omap-serial.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/gpio.h>
  41. #include <plat/omap-serial.h>
  42. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  43. #define OMAP_UART_REV_42 0x0402
  44. #define OMAP_UART_REV_46 0x0406
  45. #define OMAP_UART_REV_52 0x0502
  46. #define OMAP_UART_REV_63 0x0603
  47. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  48. /* SCR register bitmasks */
  49. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  50. /* FCR register bitmasks */
  51. #define OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT 6
  52. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  53. /* MVR register bitmasks */
  54. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  55. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  56. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  57. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  58. #define OMAP_UART_MVR_MAJ_MASK 0x700
  59. #define OMAP_UART_MVR_MAJ_SHIFT 8
  60. #define OMAP_UART_MVR_MIN_MASK 0x3f
  61. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  62. /* Forward declaration of functions */
  63. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  64. static struct workqueue_struct *serial_omap_uart_wq;
  65. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  66. {
  67. offset <<= up->port.regshift;
  68. return readw(up->port.membase + offset);
  69. }
  70. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  71. {
  72. offset <<= up->port.regshift;
  73. writew(value, up->port.membase + offset);
  74. }
  75. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  76. {
  77. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  78. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  79. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  80. serial_out(up, UART_FCR, 0);
  81. }
  82. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  83. {
  84. struct omap_uart_port_info *pdata = up->dev->platform_data;
  85. if (!pdata->get_context_loss_count)
  86. return 0;
  87. return pdata->get_context_loss_count(up->dev);
  88. }
  89. static void serial_omap_set_forceidle(struct uart_omap_port *up)
  90. {
  91. struct omap_uart_port_info *pdata = up->dev->platform_data;
  92. if (pdata->set_forceidle)
  93. pdata->set_forceidle(up->dev);
  94. }
  95. static void serial_omap_set_noidle(struct uart_omap_port *up)
  96. {
  97. struct omap_uart_port_info *pdata = up->dev->platform_data;
  98. if (pdata->set_noidle)
  99. pdata->set_noidle(up->dev);
  100. }
  101. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  102. {
  103. struct omap_uart_port_info *pdata = up->dev->platform_data;
  104. if (pdata->enable_wakeup)
  105. pdata->enable_wakeup(up->dev, enable);
  106. }
  107. /*
  108. * serial_omap_get_divisor - calculate divisor value
  109. * @port: uart port info
  110. * @baud: baudrate for which divisor needs to be calculated.
  111. *
  112. * We have written our own function to get the divisor so as to support
  113. * 13x mode. 3Mbps Baudrate as an different divisor.
  114. * Reference OMAP TRM Chapter 17:
  115. * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
  116. * referring to oversampling - divisor value
  117. * baudrate 460,800 to 3,686,400 all have divisor 13
  118. * except 3,000,000 which has divisor value 16
  119. */
  120. static unsigned int
  121. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  122. {
  123. unsigned int divisor;
  124. if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
  125. divisor = 13;
  126. else
  127. divisor = 16;
  128. return port->uartclk/(baud * divisor);
  129. }
  130. static void serial_omap_enable_ms(struct uart_port *port)
  131. {
  132. struct uart_omap_port *up = to_uart_omap_port(port);
  133. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  134. pm_runtime_get_sync(up->dev);
  135. up->ier |= UART_IER_MSI;
  136. serial_out(up, UART_IER, up->ier);
  137. pm_runtime_mark_last_busy(up->dev);
  138. pm_runtime_put_autosuspend(up->dev);
  139. }
  140. static void serial_omap_stop_tx(struct uart_port *port)
  141. {
  142. struct uart_omap_port *up = to_uart_omap_port(port);
  143. pm_runtime_get_sync(up->dev);
  144. if (up->ier & UART_IER_THRI) {
  145. up->ier &= ~UART_IER_THRI;
  146. serial_out(up, UART_IER, up->ier);
  147. }
  148. serial_omap_set_forceidle(up);
  149. pm_runtime_mark_last_busy(up->dev);
  150. pm_runtime_put_autosuspend(up->dev);
  151. }
  152. static void serial_omap_stop_rx(struct uart_port *port)
  153. {
  154. struct uart_omap_port *up = to_uart_omap_port(port);
  155. pm_runtime_get_sync(up->dev);
  156. up->ier &= ~UART_IER_RLSI;
  157. up->port.read_status_mask &= ~UART_LSR_DR;
  158. serial_out(up, UART_IER, up->ier);
  159. pm_runtime_mark_last_busy(up->dev);
  160. pm_runtime_put_autosuspend(up->dev);
  161. }
  162. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  163. {
  164. struct circ_buf *xmit = &up->port.state->xmit;
  165. int count;
  166. if (!(lsr & UART_LSR_THRE))
  167. return;
  168. if (up->port.x_char) {
  169. serial_out(up, UART_TX, up->port.x_char);
  170. up->port.icount.tx++;
  171. up->port.x_char = 0;
  172. return;
  173. }
  174. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  175. serial_omap_stop_tx(&up->port);
  176. return;
  177. }
  178. count = up->port.fifosize / 4;
  179. do {
  180. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  181. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  182. up->port.icount.tx++;
  183. if (uart_circ_empty(xmit))
  184. break;
  185. } while (--count > 0);
  186. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  187. spin_unlock(&up->port.lock);
  188. uart_write_wakeup(&up->port);
  189. spin_lock(&up->port.lock);
  190. }
  191. if (uart_circ_empty(xmit))
  192. serial_omap_stop_tx(&up->port);
  193. }
  194. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  195. {
  196. if (!(up->ier & UART_IER_THRI)) {
  197. up->ier |= UART_IER_THRI;
  198. serial_out(up, UART_IER, up->ier);
  199. }
  200. }
  201. static void serial_omap_start_tx(struct uart_port *port)
  202. {
  203. struct uart_omap_port *up = to_uart_omap_port(port);
  204. pm_runtime_get_sync(up->dev);
  205. serial_omap_enable_ier_thri(up);
  206. serial_omap_set_noidle(up);
  207. pm_runtime_mark_last_busy(up->dev);
  208. pm_runtime_put_autosuspend(up->dev);
  209. }
  210. static unsigned int check_modem_status(struct uart_omap_port *up)
  211. {
  212. unsigned int status;
  213. status = serial_in(up, UART_MSR);
  214. status |= up->msr_saved_flags;
  215. up->msr_saved_flags = 0;
  216. if ((status & UART_MSR_ANY_DELTA) == 0)
  217. return status;
  218. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  219. up->port.state != NULL) {
  220. if (status & UART_MSR_TERI)
  221. up->port.icount.rng++;
  222. if (status & UART_MSR_DDSR)
  223. up->port.icount.dsr++;
  224. if (status & UART_MSR_DDCD)
  225. uart_handle_dcd_change
  226. (&up->port, status & UART_MSR_DCD);
  227. if (status & UART_MSR_DCTS)
  228. uart_handle_cts_change
  229. (&up->port, status & UART_MSR_CTS);
  230. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  231. }
  232. return status;
  233. }
  234. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  235. {
  236. unsigned int flag;
  237. up->port.icount.rx++;
  238. flag = TTY_NORMAL;
  239. if (lsr & UART_LSR_BI) {
  240. flag = TTY_BREAK;
  241. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  242. up->port.icount.brk++;
  243. /*
  244. * We do the SysRQ and SAK checking
  245. * here because otherwise the break
  246. * may get masked by ignore_status_mask
  247. * or read_status_mask.
  248. */
  249. if (uart_handle_break(&up->port))
  250. return;
  251. }
  252. if (lsr & UART_LSR_PE) {
  253. flag = TTY_PARITY;
  254. up->port.icount.parity++;
  255. }
  256. if (lsr & UART_LSR_FE) {
  257. flag = TTY_FRAME;
  258. up->port.icount.frame++;
  259. }
  260. if (lsr & UART_LSR_OE)
  261. up->port.icount.overrun++;
  262. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  263. if (up->port.line == up->port.cons->index) {
  264. /* Recover the break flag from console xmit */
  265. lsr |= up->lsr_break_flag;
  266. }
  267. #endif
  268. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  269. }
  270. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  271. {
  272. unsigned char ch = 0;
  273. unsigned int flag;
  274. if (!(lsr & UART_LSR_DR))
  275. return;
  276. ch = serial_in(up, UART_RX);
  277. flag = TTY_NORMAL;
  278. up->port.icount.rx++;
  279. if (uart_handle_sysrq_char(&up->port, ch))
  280. return;
  281. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  282. }
  283. /**
  284. * serial_omap_irq() - This handles the interrupt from one port
  285. * @irq: uart port irq number
  286. * @dev_id: uart port info
  287. */
  288. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  289. {
  290. struct uart_omap_port *up = dev_id;
  291. struct tty_struct *tty = up->port.state->port.tty;
  292. unsigned int iir, lsr;
  293. unsigned int type;
  294. irqreturn_t ret = IRQ_NONE;
  295. int max_count = 256;
  296. spin_lock(&up->port.lock);
  297. pm_runtime_get_sync(up->dev);
  298. do {
  299. iir = serial_in(up, UART_IIR);
  300. if (iir & UART_IIR_NO_INT)
  301. break;
  302. ret = IRQ_HANDLED;
  303. lsr = serial_in(up, UART_LSR);
  304. /* extract IRQ type from IIR register */
  305. type = iir & 0x3e;
  306. switch (type) {
  307. case UART_IIR_MSI:
  308. check_modem_status(up);
  309. break;
  310. case UART_IIR_THRI:
  311. transmit_chars(up, lsr);
  312. break;
  313. case UART_IIR_RX_TIMEOUT:
  314. /* FALLTHROUGH */
  315. case UART_IIR_RDI:
  316. serial_omap_rdi(up, lsr);
  317. break;
  318. case UART_IIR_RLSI:
  319. serial_omap_rlsi(up, lsr);
  320. break;
  321. case UART_IIR_CTS_RTS_DSR:
  322. /* simply try again */
  323. break;
  324. case UART_IIR_XOFF:
  325. /* FALLTHROUGH */
  326. default:
  327. break;
  328. }
  329. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  330. spin_unlock(&up->port.lock);
  331. tty_flip_buffer_push(tty);
  332. pm_runtime_mark_last_busy(up->dev);
  333. pm_runtime_put_autosuspend(up->dev);
  334. up->port_activity = jiffies;
  335. return ret;
  336. }
  337. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  338. {
  339. struct uart_omap_port *up = to_uart_omap_port(port);
  340. unsigned long flags = 0;
  341. unsigned int ret = 0;
  342. pm_runtime_get_sync(up->dev);
  343. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  344. spin_lock_irqsave(&up->port.lock, flags);
  345. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  346. spin_unlock_irqrestore(&up->port.lock, flags);
  347. pm_runtime_mark_last_busy(up->dev);
  348. pm_runtime_put_autosuspend(up->dev);
  349. return ret;
  350. }
  351. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  352. {
  353. struct uart_omap_port *up = to_uart_omap_port(port);
  354. unsigned int status;
  355. unsigned int ret = 0;
  356. pm_runtime_get_sync(up->dev);
  357. status = check_modem_status(up);
  358. pm_runtime_mark_last_busy(up->dev);
  359. pm_runtime_put_autosuspend(up->dev);
  360. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  361. if (status & UART_MSR_DCD)
  362. ret |= TIOCM_CAR;
  363. if (status & UART_MSR_RI)
  364. ret |= TIOCM_RNG;
  365. if (status & UART_MSR_DSR)
  366. ret |= TIOCM_DSR;
  367. if (status & UART_MSR_CTS)
  368. ret |= TIOCM_CTS;
  369. return ret;
  370. }
  371. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  372. {
  373. struct uart_omap_port *up = to_uart_omap_port(port);
  374. unsigned char mcr = 0;
  375. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  376. if (mctrl & TIOCM_RTS)
  377. mcr |= UART_MCR_RTS;
  378. if (mctrl & TIOCM_DTR)
  379. mcr |= UART_MCR_DTR;
  380. if (mctrl & TIOCM_OUT1)
  381. mcr |= UART_MCR_OUT1;
  382. if (mctrl & TIOCM_OUT2)
  383. mcr |= UART_MCR_OUT2;
  384. if (mctrl & TIOCM_LOOP)
  385. mcr |= UART_MCR_LOOP;
  386. pm_runtime_get_sync(up->dev);
  387. up->mcr = serial_in(up, UART_MCR);
  388. up->mcr |= mcr;
  389. serial_out(up, UART_MCR, up->mcr);
  390. pm_runtime_mark_last_busy(up->dev);
  391. pm_runtime_put_autosuspend(up->dev);
  392. if (gpio_is_valid(up->DTR_gpio) &&
  393. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  394. up->DTR_active = !up->DTR_active;
  395. if (gpio_cansleep(up->DTR_gpio))
  396. schedule_work(&up->qos_work);
  397. else
  398. gpio_set_value(up->DTR_gpio,
  399. up->DTR_active != up->DTR_inverted);
  400. }
  401. }
  402. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  403. {
  404. struct uart_omap_port *up = to_uart_omap_port(port);
  405. unsigned long flags = 0;
  406. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  407. pm_runtime_get_sync(up->dev);
  408. spin_lock_irqsave(&up->port.lock, flags);
  409. if (break_state == -1)
  410. up->lcr |= UART_LCR_SBC;
  411. else
  412. up->lcr &= ~UART_LCR_SBC;
  413. serial_out(up, UART_LCR, up->lcr);
  414. spin_unlock_irqrestore(&up->port.lock, flags);
  415. pm_runtime_mark_last_busy(up->dev);
  416. pm_runtime_put_autosuspend(up->dev);
  417. }
  418. static int serial_omap_startup(struct uart_port *port)
  419. {
  420. struct uart_omap_port *up = to_uart_omap_port(port);
  421. unsigned long flags = 0;
  422. int retval;
  423. /*
  424. * Allocate the IRQ
  425. */
  426. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  427. up->name, up);
  428. if (retval)
  429. return retval;
  430. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  431. pm_runtime_get_sync(up->dev);
  432. /*
  433. * Clear the FIFO buffers and disable them.
  434. * (they will be reenabled in set_termios())
  435. */
  436. serial_omap_clear_fifos(up);
  437. /* For Hardware flow control */
  438. serial_out(up, UART_MCR, UART_MCR_RTS);
  439. /*
  440. * Clear the interrupt registers.
  441. */
  442. (void) serial_in(up, UART_LSR);
  443. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  444. (void) serial_in(up, UART_RX);
  445. (void) serial_in(up, UART_IIR);
  446. (void) serial_in(up, UART_MSR);
  447. /*
  448. * Now, initialize the UART
  449. */
  450. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  451. spin_lock_irqsave(&up->port.lock, flags);
  452. /*
  453. * Most PC uarts need OUT2 raised to enable interrupts.
  454. */
  455. up->port.mctrl |= TIOCM_OUT2;
  456. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  457. spin_unlock_irqrestore(&up->port.lock, flags);
  458. up->msr_saved_flags = 0;
  459. /*
  460. * Finally, enable interrupts. Note: Modem status interrupts
  461. * are set via set_termios(), which will be occurring imminently
  462. * anyway, so we don't enable them here.
  463. */
  464. up->ier = UART_IER_RLSI | UART_IER_RDI;
  465. serial_out(up, UART_IER, up->ier);
  466. /* Enable module level wake up */
  467. serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
  468. pm_runtime_mark_last_busy(up->dev);
  469. pm_runtime_put_autosuspend(up->dev);
  470. up->port_activity = jiffies;
  471. return 0;
  472. }
  473. static void serial_omap_shutdown(struct uart_port *port)
  474. {
  475. struct uart_omap_port *up = to_uart_omap_port(port);
  476. unsigned long flags = 0;
  477. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  478. pm_runtime_get_sync(up->dev);
  479. /*
  480. * Disable interrupts from this port
  481. */
  482. up->ier = 0;
  483. serial_out(up, UART_IER, 0);
  484. spin_lock_irqsave(&up->port.lock, flags);
  485. up->port.mctrl &= ~TIOCM_OUT2;
  486. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  487. spin_unlock_irqrestore(&up->port.lock, flags);
  488. /*
  489. * Disable break condition and FIFOs
  490. */
  491. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  492. serial_omap_clear_fifos(up);
  493. /*
  494. * Read data port to reset things, and then free the irq
  495. */
  496. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  497. (void) serial_in(up, UART_RX);
  498. pm_runtime_mark_last_busy(up->dev);
  499. pm_runtime_put_autosuspend(up->dev);
  500. free_irq(up->port.irq, up);
  501. }
  502. static inline void
  503. serial_omap_configure_xonxoff
  504. (struct uart_omap_port *up, struct ktermios *termios)
  505. {
  506. up->lcr = serial_in(up, UART_LCR);
  507. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  508. up->efr = serial_in(up, UART_EFR);
  509. serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
  510. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  511. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  512. /* clear SW control mode bits */
  513. up->efr &= OMAP_UART_SW_CLR;
  514. /*
  515. * IXON Flag:
  516. * Flow control for OMAP.TX
  517. * OMAP.RX should listen for XON/XOFF
  518. */
  519. if (termios->c_iflag & IXON)
  520. up->efr |= OMAP_UART_SW_RX;
  521. /*
  522. * IXOFF Flag:
  523. * Flow control for OMAP.RX
  524. * OMAP.TX should send XON/XOFF
  525. */
  526. if (termios->c_iflag & IXOFF)
  527. up->efr |= OMAP_UART_SW_TX;
  528. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  529. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  530. up->mcr = serial_in(up, UART_MCR);
  531. /*
  532. * IXANY Flag:
  533. * Enable any character to restart output.
  534. * Operation resumes after receiving any
  535. * character after recognition of the XOFF character
  536. */
  537. if (termios->c_iflag & IXANY)
  538. up->mcr |= UART_MCR_XONANY;
  539. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  540. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  541. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  542. /* Enable special char function UARTi.EFR_REG[5] and
  543. * load the new software flow control mode IXON or IXOFF
  544. * and restore the UARTi.EFR_REG[4] ENHANCED_EN value.
  545. */
  546. serial_out(up, UART_EFR, up->efr | UART_EFR_SCD);
  547. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  548. serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
  549. serial_out(up, UART_LCR, up->lcr);
  550. }
  551. static void serial_omap_uart_qos_work(struct work_struct *work)
  552. {
  553. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  554. qos_work);
  555. pm_qos_update_request(&up->pm_qos_request, up->latency);
  556. if (gpio_is_valid(up->DTR_gpio))
  557. gpio_set_value_cansleep(up->DTR_gpio,
  558. up->DTR_active != up->DTR_inverted);
  559. }
  560. static void
  561. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  562. struct ktermios *old)
  563. {
  564. struct uart_omap_port *up = to_uart_omap_port(port);
  565. unsigned char cval = 0;
  566. unsigned char efr = 0;
  567. unsigned long flags = 0;
  568. unsigned int baud, quot;
  569. switch (termios->c_cflag & CSIZE) {
  570. case CS5:
  571. cval = UART_LCR_WLEN5;
  572. break;
  573. case CS6:
  574. cval = UART_LCR_WLEN6;
  575. break;
  576. case CS7:
  577. cval = UART_LCR_WLEN7;
  578. break;
  579. default:
  580. case CS8:
  581. cval = UART_LCR_WLEN8;
  582. break;
  583. }
  584. if (termios->c_cflag & CSTOPB)
  585. cval |= UART_LCR_STOP;
  586. if (termios->c_cflag & PARENB)
  587. cval |= UART_LCR_PARITY;
  588. if (!(termios->c_cflag & PARODD))
  589. cval |= UART_LCR_EPAR;
  590. /*
  591. * Ask the core to calculate the divisor for us.
  592. */
  593. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  594. quot = serial_omap_get_divisor(port, baud);
  595. /* calculate wakeup latency constraint */
  596. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  597. up->latency = up->calc_latency;
  598. schedule_work(&up->qos_work);
  599. up->dll = quot & 0xff;
  600. up->dlh = quot >> 8;
  601. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  602. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  603. UART_FCR_ENABLE_FIFO;
  604. /*
  605. * Ok, we're now changing the port state. Do it with
  606. * interrupts disabled.
  607. */
  608. pm_runtime_get_sync(up->dev);
  609. spin_lock_irqsave(&up->port.lock, flags);
  610. /*
  611. * Update the per-port timeout.
  612. */
  613. uart_update_timeout(port, termios->c_cflag, baud);
  614. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  615. if (termios->c_iflag & INPCK)
  616. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  617. if (termios->c_iflag & (BRKINT | PARMRK))
  618. up->port.read_status_mask |= UART_LSR_BI;
  619. /*
  620. * Characters to ignore
  621. */
  622. up->port.ignore_status_mask = 0;
  623. if (termios->c_iflag & IGNPAR)
  624. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  625. if (termios->c_iflag & IGNBRK) {
  626. up->port.ignore_status_mask |= UART_LSR_BI;
  627. /*
  628. * If we're ignoring parity and break indicators,
  629. * ignore overruns too (for real raw support).
  630. */
  631. if (termios->c_iflag & IGNPAR)
  632. up->port.ignore_status_mask |= UART_LSR_OE;
  633. }
  634. /*
  635. * ignore all characters if CREAD is not set
  636. */
  637. if ((termios->c_cflag & CREAD) == 0)
  638. up->port.ignore_status_mask |= UART_LSR_DR;
  639. /*
  640. * Modem status interrupts
  641. */
  642. up->ier &= ~UART_IER_MSI;
  643. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  644. up->ier |= UART_IER_MSI;
  645. serial_out(up, UART_IER, up->ier);
  646. serial_out(up, UART_LCR, cval); /* reset DLAB */
  647. up->lcr = cval;
  648. up->scr = OMAP_UART_SCR_TX_EMPTY;
  649. /* FIFOs and DMA Settings */
  650. /* FCR can be changed only when the
  651. * baud clock is not running
  652. * DLL_REG and DLH_REG set to 0.
  653. */
  654. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  655. serial_out(up, UART_DLL, 0);
  656. serial_out(up, UART_DLM, 0);
  657. serial_out(up, UART_LCR, 0);
  658. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  659. up->efr = serial_in(up, UART_EFR);
  660. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  661. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  662. up->mcr = serial_in(up, UART_MCR);
  663. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  664. /* FIFO ENABLE, DMA MODE */
  665. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  666. /* Set receive FIFO threshold to 1 byte */
  667. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  668. up->fcr |= (0x1 << OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT);
  669. serial_out(up, UART_FCR, up->fcr);
  670. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  671. serial_out(up, UART_OMAP_SCR, up->scr);
  672. serial_out(up, UART_EFR, up->efr);
  673. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  674. serial_out(up, UART_MCR, up->mcr);
  675. /* Protocol, Baud Rate, and Interrupt Settings */
  676. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  677. serial_omap_mdr1_errataset(up, up->mdr1);
  678. else
  679. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  680. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  681. up->efr = serial_in(up, UART_EFR);
  682. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  683. serial_out(up, UART_LCR, 0);
  684. serial_out(up, UART_IER, 0);
  685. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  686. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  687. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  688. serial_out(up, UART_LCR, 0);
  689. serial_out(up, UART_IER, up->ier);
  690. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  691. serial_out(up, UART_EFR, up->efr);
  692. serial_out(up, UART_LCR, cval);
  693. if (baud > 230400 && baud != 3000000)
  694. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  695. else
  696. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  697. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  698. serial_omap_mdr1_errataset(up, up->mdr1);
  699. else
  700. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  701. /* Hardware Flow Control Configuration */
  702. if (termios->c_cflag & CRTSCTS) {
  703. efr |= (UART_EFR_CTS | UART_EFR_RTS);
  704. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  705. up->mcr = serial_in(up, UART_MCR);
  706. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  707. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  708. up->efr = serial_in(up, UART_EFR);
  709. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  710. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  711. serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
  712. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  713. serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
  714. serial_out(up, UART_LCR, cval);
  715. }
  716. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  717. /* Software Flow Control Configuration */
  718. serial_omap_configure_xonxoff(up, termios);
  719. spin_unlock_irqrestore(&up->port.lock, flags);
  720. pm_runtime_mark_last_busy(up->dev);
  721. pm_runtime_put_autosuspend(up->dev);
  722. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  723. }
  724. static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
  725. {
  726. struct uart_omap_port *up = to_uart_omap_port(port);
  727. serial_omap_enable_wakeup(up, state);
  728. return 0;
  729. }
  730. static void
  731. serial_omap_pm(struct uart_port *port, unsigned int state,
  732. unsigned int oldstate)
  733. {
  734. struct uart_omap_port *up = to_uart_omap_port(port);
  735. unsigned char efr;
  736. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  737. pm_runtime_get_sync(up->dev);
  738. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  739. efr = serial_in(up, UART_EFR);
  740. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  741. serial_out(up, UART_LCR, 0);
  742. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  743. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  744. serial_out(up, UART_EFR, efr);
  745. serial_out(up, UART_LCR, 0);
  746. if (!device_may_wakeup(up->dev)) {
  747. if (!state)
  748. pm_runtime_forbid(up->dev);
  749. else
  750. pm_runtime_allow(up->dev);
  751. }
  752. pm_runtime_mark_last_busy(up->dev);
  753. pm_runtime_put_autosuspend(up->dev);
  754. }
  755. static void serial_omap_release_port(struct uart_port *port)
  756. {
  757. dev_dbg(port->dev, "serial_omap_release_port+\n");
  758. }
  759. static int serial_omap_request_port(struct uart_port *port)
  760. {
  761. dev_dbg(port->dev, "serial_omap_request_port+\n");
  762. return 0;
  763. }
  764. static void serial_omap_config_port(struct uart_port *port, int flags)
  765. {
  766. struct uart_omap_port *up = to_uart_omap_port(port);
  767. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  768. up->port.line);
  769. up->port.type = PORT_OMAP;
  770. }
  771. static int
  772. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  773. {
  774. /* we don't want the core code to modify any port params */
  775. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  776. return -EINVAL;
  777. }
  778. static const char *
  779. serial_omap_type(struct uart_port *port)
  780. {
  781. struct uart_omap_port *up = to_uart_omap_port(port);
  782. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  783. return up->name;
  784. }
  785. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  786. static inline void wait_for_xmitr(struct uart_omap_port *up)
  787. {
  788. unsigned int status, tmout = 10000;
  789. /* Wait up to 10ms for the character(s) to be sent. */
  790. do {
  791. status = serial_in(up, UART_LSR);
  792. if (status & UART_LSR_BI)
  793. up->lsr_break_flag = UART_LSR_BI;
  794. if (--tmout == 0)
  795. break;
  796. udelay(1);
  797. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  798. /* Wait up to 1s for flow control if necessary */
  799. if (up->port.flags & UPF_CONS_FLOW) {
  800. tmout = 1000000;
  801. for (tmout = 1000000; tmout; tmout--) {
  802. unsigned int msr = serial_in(up, UART_MSR);
  803. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  804. if (msr & UART_MSR_CTS)
  805. break;
  806. udelay(1);
  807. }
  808. }
  809. }
  810. #ifdef CONFIG_CONSOLE_POLL
  811. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  812. {
  813. struct uart_omap_port *up = to_uart_omap_port(port);
  814. pm_runtime_get_sync(up->dev);
  815. wait_for_xmitr(up);
  816. serial_out(up, UART_TX, ch);
  817. pm_runtime_mark_last_busy(up->dev);
  818. pm_runtime_put_autosuspend(up->dev);
  819. }
  820. static int serial_omap_poll_get_char(struct uart_port *port)
  821. {
  822. struct uart_omap_port *up = to_uart_omap_port(port);
  823. unsigned int status;
  824. pm_runtime_get_sync(up->dev);
  825. status = serial_in(up, UART_LSR);
  826. if (!(status & UART_LSR_DR)) {
  827. status = NO_POLL_CHAR;
  828. goto out;
  829. }
  830. status = serial_in(up, UART_RX);
  831. out:
  832. pm_runtime_mark_last_busy(up->dev);
  833. pm_runtime_put_autosuspend(up->dev);
  834. return status;
  835. }
  836. #endif /* CONFIG_CONSOLE_POLL */
  837. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  838. static struct uart_omap_port *serial_omap_console_ports[4];
  839. static struct uart_driver serial_omap_reg;
  840. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  841. {
  842. struct uart_omap_port *up = to_uart_omap_port(port);
  843. wait_for_xmitr(up);
  844. serial_out(up, UART_TX, ch);
  845. }
  846. static void
  847. serial_omap_console_write(struct console *co, const char *s,
  848. unsigned int count)
  849. {
  850. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  851. unsigned long flags;
  852. unsigned int ier;
  853. int locked = 1;
  854. pm_runtime_get_sync(up->dev);
  855. local_irq_save(flags);
  856. if (up->port.sysrq)
  857. locked = 0;
  858. else if (oops_in_progress)
  859. locked = spin_trylock(&up->port.lock);
  860. else
  861. spin_lock(&up->port.lock);
  862. /*
  863. * First save the IER then disable the interrupts
  864. */
  865. ier = serial_in(up, UART_IER);
  866. serial_out(up, UART_IER, 0);
  867. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  868. /*
  869. * Finally, wait for transmitter to become empty
  870. * and restore the IER
  871. */
  872. wait_for_xmitr(up);
  873. serial_out(up, UART_IER, ier);
  874. /*
  875. * The receive handling will happen properly because the
  876. * receive ready bit will still be set; it is not cleared
  877. * on read. However, modem control will not, we must
  878. * call it if we have saved something in the saved flags
  879. * while processing with interrupts off.
  880. */
  881. if (up->msr_saved_flags)
  882. check_modem_status(up);
  883. pm_runtime_mark_last_busy(up->dev);
  884. pm_runtime_put_autosuspend(up->dev);
  885. if (locked)
  886. spin_unlock(&up->port.lock);
  887. local_irq_restore(flags);
  888. }
  889. static int __init
  890. serial_omap_console_setup(struct console *co, char *options)
  891. {
  892. struct uart_omap_port *up;
  893. int baud = 115200;
  894. int bits = 8;
  895. int parity = 'n';
  896. int flow = 'n';
  897. if (serial_omap_console_ports[co->index] == NULL)
  898. return -ENODEV;
  899. up = serial_omap_console_ports[co->index];
  900. if (options)
  901. uart_parse_options(options, &baud, &parity, &bits, &flow);
  902. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  903. }
  904. static struct console serial_omap_console = {
  905. .name = OMAP_SERIAL_NAME,
  906. .write = serial_omap_console_write,
  907. .device = uart_console_device,
  908. .setup = serial_omap_console_setup,
  909. .flags = CON_PRINTBUFFER,
  910. .index = -1,
  911. .data = &serial_omap_reg,
  912. };
  913. static void serial_omap_add_console_port(struct uart_omap_port *up)
  914. {
  915. serial_omap_console_ports[up->port.line] = up;
  916. }
  917. #define OMAP_CONSOLE (&serial_omap_console)
  918. #else
  919. #define OMAP_CONSOLE NULL
  920. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  921. {}
  922. #endif
  923. static struct uart_ops serial_omap_pops = {
  924. .tx_empty = serial_omap_tx_empty,
  925. .set_mctrl = serial_omap_set_mctrl,
  926. .get_mctrl = serial_omap_get_mctrl,
  927. .stop_tx = serial_omap_stop_tx,
  928. .start_tx = serial_omap_start_tx,
  929. .stop_rx = serial_omap_stop_rx,
  930. .enable_ms = serial_omap_enable_ms,
  931. .break_ctl = serial_omap_break_ctl,
  932. .startup = serial_omap_startup,
  933. .shutdown = serial_omap_shutdown,
  934. .set_termios = serial_omap_set_termios,
  935. .pm = serial_omap_pm,
  936. .set_wake = serial_omap_set_wake,
  937. .type = serial_omap_type,
  938. .release_port = serial_omap_release_port,
  939. .request_port = serial_omap_request_port,
  940. .config_port = serial_omap_config_port,
  941. .verify_port = serial_omap_verify_port,
  942. #ifdef CONFIG_CONSOLE_POLL
  943. .poll_put_char = serial_omap_poll_put_char,
  944. .poll_get_char = serial_omap_poll_get_char,
  945. #endif
  946. };
  947. static struct uart_driver serial_omap_reg = {
  948. .owner = THIS_MODULE,
  949. .driver_name = "OMAP-SERIAL",
  950. .dev_name = OMAP_SERIAL_NAME,
  951. .nr = OMAP_MAX_HSUART_PORTS,
  952. .cons = OMAP_CONSOLE,
  953. };
  954. #ifdef CONFIG_PM_SLEEP
  955. static int serial_omap_suspend(struct device *dev)
  956. {
  957. struct uart_omap_port *up = dev_get_drvdata(dev);
  958. if (up) {
  959. uart_suspend_port(&serial_omap_reg, &up->port);
  960. flush_work_sync(&up->qos_work);
  961. }
  962. return 0;
  963. }
  964. static int serial_omap_resume(struct device *dev)
  965. {
  966. struct uart_omap_port *up = dev_get_drvdata(dev);
  967. if (up)
  968. uart_resume_port(&serial_omap_reg, &up->port);
  969. return 0;
  970. }
  971. #endif
  972. static void __devinit omap_serial_fill_features_erratas(struct uart_omap_port *up)
  973. {
  974. u32 mvr, scheme;
  975. u16 revision, major, minor;
  976. mvr = serial_in(up, UART_OMAP_MVER);
  977. /* Check revision register scheme */
  978. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  979. switch (scheme) {
  980. case 0: /* Legacy Scheme: OMAP2/3 */
  981. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  982. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  983. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  984. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  985. break;
  986. case 1:
  987. /* New Scheme: OMAP4+ */
  988. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  989. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  990. OMAP_UART_MVR_MAJ_SHIFT;
  991. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  992. break;
  993. default:
  994. dev_warn(up->dev,
  995. "Unknown %s revision, defaulting to highest\n",
  996. up->name);
  997. /* highest possible revision */
  998. major = 0xff;
  999. minor = 0xff;
  1000. }
  1001. /* normalize revision for the driver */
  1002. revision = UART_BUILD_REVISION(major, minor);
  1003. switch (revision) {
  1004. case OMAP_UART_REV_46:
  1005. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1006. UART_ERRATA_i291_DMA_FORCEIDLE);
  1007. break;
  1008. case OMAP_UART_REV_52:
  1009. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1010. UART_ERRATA_i291_DMA_FORCEIDLE);
  1011. break;
  1012. case OMAP_UART_REV_63:
  1013. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1014. break;
  1015. default:
  1016. break;
  1017. }
  1018. }
  1019. static __devinit struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1020. {
  1021. struct omap_uart_port_info *omap_up_info;
  1022. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1023. if (!omap_up_info)
  1024. return NULL; /* out of memory */
  1025. of_property_read_u32(dev->of_node, "clock-frequency",
  1026. &omap_up_info->uartclk);
  1027. return omap_up_info;
  1028. }
  1029. static int __devinit serial_omap_probe(struct platform_device *pdev)
  1030. {
  1031. struct uart_omap_port *up;
  1032. struct resource *mem, *irq;
  1033. struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
  1034. int ret;
  1035. if (pdev->dev.of_node)
  1036. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1037. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1038. if (!mem) {
  1039. dev_err(&pdev->dev, "no mem resource?\n");
  1040. return -ENODEV;
  1041. }
  1042. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1043. if (!irq) {
  1044. dev_err(&pdev->dev, "no irq resource?\n");
  1045. return -ENODEV;
  1046. }
  1047. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1048. pdev->dev.driver->name)) {
  1049. dev_err(&pdev->dev, "memory region already claimed\n");
  1050. return -EBUSY;
  1051. }
  1052. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1053. omap_up_info->DTR_present) {
  1054. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1055. if (ret < 0)
  1056. return ret;
  1057. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1058. omap_up_info->DTR_inverted);
  1059. if (ret < 0)
  1060. return ret;
  1061. }
  1062. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1063. if (!up)
  1064. return -ENOMEM;
  1065. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1066. omap_up_info->DTR_present) {
  1067. up->DTR_gpio = omap_up_info->DTR_gpio;
  1068. up->DTR_inverted = omap_up_info->DTR_inverted;
  1069. } else
  1070. up->DTR_gpio = -EINVAL;
  1071. up->DTR_active = 0;
  1072. up->dev = &pdev->dev;
  1073. up->port.dev = &pdev->dev;
  1074. up->port.type = PORT_OMAP;
  1075. up->port.iotype = UPIO_MEM;
  1076. up->port.irq = irq->start;
  1077. up->port.regshift = 2;
  1078. up->port.fifosize = 64;
  1079. up->port.ops = &serial_omap_pops;
  1080. if (pdev->dev.of_node)
  1081. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1082. else
  1083. up->port.line = pdev->id;
  1084. if (up->port.line < 0) {
  1085. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1086. up->port.line);
  1087. ret = -ENODEV;
  1088. goto err_port_line;
  1089. }
  1090. sprintf(up->name, "OMAP UART%d", up->port.line);
  1091. up->port.mapbase = mem->start;
  1092. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1093. resource_size(mem));
  1094. if (!up->port.membase) {
  1095. dev_err(&pdev->dev, "can't ioremap UART\n");
  1096. ret = -ENOMEM;
  1097. goto err_ioremap;
  1098. }
  1099. up->port.flags = omap_up_info->flags;
  1100. up->port.uartclk = omap_up_info->uartclk;
  1101. if (!up->port.uartclk) {
  1102. up->port.uartclk = DEFAULT_CLK_SPEED;
  1103. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1104. "%d\n", DEFAULT_CLK_SPEED);
  1105. }
  1106. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1107. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1108. pm_qos_add_request(&up->pm_qos_request,
  1109. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1110. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1111. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1112. platform_set_drvdata(pdev, up);
  1113. pm_runtime_enable(&pdev->dev);
  1114. pm_runtime_use_autosuspend(&pdev->dev);
  1115. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1116. omap_up_info->autosuspend_timeout);
  1117. pm_runtime_irq_safe(&pdev->dev);
  1118. pm_runtime_get_sync(&pdev->dev);
  1119. omap_serial_fill_features_erratas(up);
  1120. ui[up->port.line] = up;
  1121. serial_omap_add_console_port(up);
  1122. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1123. if (ret != 0)
  1124. goto err_add_port;
  1125. pm_runtime_mark_last_busy(up->dev);
  1126. pm_runtime_put_autosuspend(up->dev);
  1127. return 0;
  1128. err_add_port:
  1129. pm_runtime_put(&pdev->dev);
  1130. pm_runtime_disable(&pdev->dev);
  1131. err_ioremap:
  1132. err_port_line:
  1133. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1134. pdev->id, __func__, ret);
  1135. return ret;
  1136. }
  1137. static int __devexit serial_omap_remove(struct platform_device *dev)
  1138. {
  1139. struct uart_omap_port *up = platform_get_drvdata(dev);
  1140. pm_runtime_put_sync(up->dev);
  1141. pm_runtime_disable(up->dev);
  1142. uart_remove_one_port(&serial_omap_reg, &up->port);
  1143. pm_qos_remove_request(&up->pm_qos_request);
  1144. return 0;
  1145. }
  1146. /*
  1147. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1148. * The access to uart register after MDR1 Access
  1149. * causes UART to corrupt data.
  1150. *
  1151. * Need a delay =
  1152. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1153. * give 10 times as much
  1154. */
  1155. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1156. {
  1157. u8 timeout = 255;
  1158. serial_out(up, UART_OMAP_MDR1, mdr1);
  1159. udelay(2);
  1160. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1161. UART_FCR_CLEAR_RCVR);
  1162. /*
  1163. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1164. * TX_FIFO_E bit is 1.
  1165. */
  1166. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1167. (UART_LSR_THRE | UART_LSR_DR))) {
  1168. timeout--;
  1169. if (!timeout) {
  1170. /* Should *never* happen. we warn and carry on */
  1171. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1172. serial_in(up, UART_LSR));
  1173. break;
  1174. }
  1175. udelay(1);
  1176. }
  1177. }
  1178. #ifdef CONFIG_PM_RUNTIME
  1179. static void serial_omap_restore_context(struct uart_omap_port *up)
  1180. {
  1181. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1182. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1183. else
  1184. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1185. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1186. serial_out(up, UART_EFR, UART_EFR_ECB);
  1187. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1188. serial_out(up, UART_IER, 0x0);
  1189. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1190. serial_out(up, UART_DLL, up->dll);
  1191. serial_out(up, UART_DLM, up->dlh);
  1192. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1193. serial_out(up, UART_IER, up->ier);
  1194. serial_out(up, UART_FCR, up->fcr);
  1195. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1196. serial_out(up, UART_MCR, up->mcr);
  1197. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1198. serial_out(up, UART_OMAP_SCR, up->scr);
  1199. serial_out(up, UART_EFR, up->efr);
  1200. serial_out(up, UART_LCR, up->lcr);
  1201. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1202. serial_omap_mdr1_errataset(up, up->mdr1);
  1203. else
  1204. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1205. }
  1206. static int serial_omap_runtime_suspend(struct device *dev)
  1207. {
  1208. struct uart_omap_port *up = dev_get_drvdata(dev);
  1209. struct omap_uart_port_info *pdata = dev->platform_data;
  1210. if (!up)
  1211. return -EINVAL;
  1212. if (!pdata)
  1213. return 0;
  1214. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1215. if (device_may_wakeup(dev)) {
  1216. if (!up->wakeups_enabled) {
  1217. serial_omap_enable_wakeup(up, true);
  1218. up->wakeups_enabled = true;
  1219. }
  1220. } else {
  1221. if (up->wakeups_enabled) {
  1222. serial_omap_enable_wakeup(up, false);
  1223. up->wakeups_enabled = false;
  1224. }
  1225. }
  1226. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1227. schedule_work(&up->qos_work);
  1228. return 0;
  1229. }
  1230. static int serial_omap_runtime_resume(struct device *dev)
  1231. {
  1232. struct uart_omap_port *up = dev_get_drvdata(dev);
  1233. struct omap_uart_port_info *pdata = dev->platform_data;
  1234. if (up && pdata) {
  1235. u32 loss_cnt = serial_omap_get_context_loss_count(up);
  1236. if (up->context_loss_cnt != loss_cnt)
  1237. serial_omap_restore_context(up);
  1238. up->latency = up->calc_latency;
  1239. schedule_work(&up->qos_work);
  1240. }
  1241. return 0;
  1242. }
  1243. #endif
  1244. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1245. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1246. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1247. serial_omap_runtime_resume, NULL)
  1248. };
  1249. #if defined(CONFIG_OF)
  1250. static const struct of_device_id omap_serial_of_match[] = {
  1251. { .compatible = "ti,omap2-uart" },
  1252. { .compatible = "ti,omap3-uart" },
  1253. { .compatible = "ti,omap4-uart" },
  1254. {},
  1255. };
  1256. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1257. #endif
  1258. static struct platform_driver serial_omap_driver = {
  1259. .probe = serial_omap_probe,
  1260. .remove = __devexit_p(serial_omap_remove),
  1261. .driver = {
  1262. .name = DRIVER_NAME,
  1263. .pm = &serial_omap_dev_pm_ops,
  1264. .of_match_table = of_match_ptr(omap_serial_of_match),
  1265. },
  1266. };
  1267. static int __init serial_omap_init(void)
  1268. {
  1269. int ret;
  1270. ret = uart_register_driver(&serial_omap_reg);
  1271. if (ret != 0)
  1272. return ret;
  1273. ret = platform_driver_register(&serial_omap_driver);
  1274. if (ret != 0)
  1275. uart_unregister_driver(&serial_omap_reg);
  1276. return ret;
  1277. }
  1278. static void __exit serial_omap_exit(void)
  1279. {
  1280. platform_driver_unregister(&serial_omap_driver);
  1281. uart_unregister_driver(&serial_omap_reg);
  1282. }
  1283. module_init(serial_omap_init);
  1284. module_exit(serial_omap_exit);
  1285. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1286. MODULE_LICENSE("GPL");
  1287. MODULE_AUTHOR("Texas Instruments Inc");