omap_hwmod_44xx_data.c 162 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <linux/platform_data/gpio-omap.h>
  22. #include <linux/power/smartreflex.h>
  23. #include <linux/platform_data/omap_ocp2scp.h>
  24. #include <linux/i2c-omap.h>
  25. #include <linux/omap-dma.h>
  26. #include <linux/platform_data/spi-omap2-mcspi.h>
  27. #include <linux/platform_data/asoc-ti-mcbsp.h>
  28. #include <linux/platform_data/iommu-omap.h>
  29. #include <plat/dmtimer.h>
  30. #include "omap_hwmod.h"
  31. #include "omap_hwmod_common_data.h"
  32. #include "cm1_44xx.h"
  33. #include "cm2_44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm-regbits-44xx.h"
  36. #include "i2c.h"
  37. #include "mmc.h"
  38. #include "wd_timer.h"
  39. /* Base offset for all OMAP4 interrupts external to MPUSS */
  40. #define OMAP44XX_IRQ_GIC_START 32
  41. /* Base offset for all OMAP4 dma requests */
  42. #define OMAP44XX_DMA_REQ_START 1
  43. /*
  44. * IP blocks
  45. */
  46. /*
  47. * 'c2c_target_fw' class
  48. * instance(s): c2c_target_fw
  49. */
  50. static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
  51. .name = "c2c_target_fw",
  52. };
  53. /* c2c_target_fw */
  54. static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
  55. .name = "c2c_target_fw",
  56. .class = &omap44xx_c2c_target_fw_hwmod_class,
  57. .clkdm_name = "d2d_clkdm",
  58. .prcm = {
  59. .omap4 = {
  60. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
  61. .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
  62. },
  63. },
  64. };
  65. /*
  66. * 'dmm' class
  67. * instance(s): dmm
  68. */
  69. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  70. .name = "dmm",
  71. };
  72. /* dmm */
  73. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  74. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  75. { .irq = -1 }
  76. };
  77. static struct omap_hwmod omap44xx_dmm_hwmod = {
  78. .name = "dmm",
  79. .class = &omap44xx_dmm_hwmod_class,
  80. .clkdm_name = "l3_emif_clkdm",
  81. .mpu_irqs = omap44xx_dmm_irqs,
  82. .prcm = {
  83. .omap4 = {
  84. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  85. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  86. },
  87. },
  88. };
  89. /*
  90. * 'emif_fw' class
  91. * instance(s): emif_fw
  92. */
  93. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  94. .name = "emif_fw",
  95. };
  96. /* emif_fw */
  97. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  98. .name = "emif_fw",
  99. .class = &omap44xx_emif_fw_hwmod_class,
  100. .clkdm_name = "l3_emif_clkdm",
  101. .prcm = {
  102. .omap4 = {
  103. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  104. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  105. },
  106. },
  107. };
  108. /*
  109. * 'l3' class
  110. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  111. */
  112. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  113. .name = "l3",
  114. };
  115. /* l3_instr */
  116. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  117. .name = "l3_instr",
  118. .class = &omap44xx_l3_hwmod_class,
  119. .clkdm_name = "l3_instr_clkdm",
  120. .prcm = {
  121. .omap4 = {
  122. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  123. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  124. .modulemode = MODULEMODE_HWCTRL,
  125. },
  126. },
  127. };
  128. /* l3_main_1 */
  129. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  130. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  131. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  132. { .irq = -1 }
  133. };
  134. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  135. .name = "l3_main_1",
  136. .class = &omap44xx_l3_hwmod_class,
  137. .clkdm_name = "l3_1_clkdm",
  138. .mpu_irqs = omap44xx_l3_main_1_irqs,
  139. .prcm = {
  140. .omap4 = {
  141. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  142. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  143. },
  144. },
  145. };
  146. /* l3_main_2 */
  147. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  148. .name = "l3_main_2",
  149. .class = &omap44xx_l3_hwmod_class,
  150. .clkdm_name = "l3_2_clkdm",
  151. .prcm = {
  152. .omap4 = {
  153. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  154. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  155. },
  156. },
  157. };
  158. /* l3_main_3 */
  159. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  160. .name = "l3_main_3",
  161. .class = &omap44xx_l3_hwmod_class,
  162. .clkdm_name = "l3_instr_clkdm",
  163. .prcm = {
  164. .omap4 = {
  165. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  166. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  167. .modulemode = MODULEMODE_HWCTRL,
  168. },
  169. },
  170. };
  171. /*
  172. * 'l4' class
  173. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  174. */
  175. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  176. .name = "l4",
  177. };
  178. /* l4_abe */
  179. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  180. .name = "l4_abe",
  181. .class = &omap44xx_l4_hwmod_class,
  182. .clkdm_name = "abe_clkdm",
  183. .prcm = {
  184. .omap4 = {
  185. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  186. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  187. .lostcontext_mask = OMAP4430_LOSTMEM_AESSMEM_MASK,
  188. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  189. },
  190. },
  191. };
  192. /* l4_cfg */
  193. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  194. .name = "l4_cfg",
  195. .class = &omap44xx_l4_hwmod_class,
  196. .clkdm_name = "l4_cfg_clkdm",
  197. .prcm = {
  198. .omap4 = {
  199. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  200. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  201. },
  202. },
  203. };
  204. /* l4_per */
  205. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  206. .name = "l4_per",
  207. .class = &omap44xx_l4_hwmod_class,
  208. .clkdm_name = "l4_per_clkdm",
  209. .prcm = {
  210. .omap4 = {
  211. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  212. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  213. },
  214. },
  215. };
  216. /* l4_wkup */
  217. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  218. .name = "l4_wkup",
  219. .class = &omap44xx_l4_hwmod_class,
  220. .clkdm_name = "l4_wkup_clkdm",
  221. .prcm = {
  222. .omap4 = {
  223. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  224. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  225. },
  226. },
  227. };
  228. /*
  229. * 'mpu_bus' class
  230. * instance(s): mpu_private
  231. */
  232. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  233. .name = "mpu_bus",
  234. };
  235. /* mpu_private */
  236. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  237. .name = "mpu_private",
  238. .class = &omap44xx_mpu_bus_hwmod_class,
  239. .clkdm_name = "mpuss_clkdm",
  240. .prcm = {
  241. .omap4 = {
  242. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  243. },
  244. },
  245. };
  246. /*
  247. * 'ocp_wp_noc' class
  248. * instance(s): ocp_wp_noc
  249. */
  250. static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
  251. .name = "ocp_wp_noc",
  252. };
  253. /* ocp_wp_noc */
  254. static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
  255. .name = "ocp_wp_noc",
  256. .class = &omap44xx_ocp_wp_noc_hwmod_class,
  257. .clkdm_name = "l3_instr_clkdm",
  258. .prcm = {
  259. .omap4 = {
  260. .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
  261. .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
  262. .modulemode = MODULEMODE_HWCTRL,
  263. },
  264. },
  265. };
  266. /*
  267. * Modules omap_hwmod structures
  268. *
  269. * The following IPs are excluded for the moment because:
  270. * - They do not need an explicit SW control using omap_hwmod API.
  271. * - They still need to be validated with the driver
  272. * properly adapted to omap_hwmod / omap_device
  273. *
  274. * usim
  275. */
  276. /*
  277. * 'aess' class
  278. * audio engine sub system
  279. */
  280. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  281. .rev_offs = 0x0000,
  282. .sysc_offs = 0x0010,
  283. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  284. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  285. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  286. MSTANDBY_SMART_WKUP),
  287. .sysc_fields = &omap_hwmod_sysc_type2,
  288. };
  289. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  290. .name = "aess",
  291. .sysc = &omap44xx_aess_sysc,
  292. .enable_preprogram = omap_hwmod_aess_preprogram,
  293. };
  294. /* aess */
  295. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  296. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  297. { .irq = -1 }
  298. };
  299. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  300. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  301. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  302. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  303. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  304. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  305. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  306. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  307. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  308. { .dma_req = -1 }
  309. };
  310. static struct omap_hwmod omap44xx_aess_hwmod = {
  311. .name = "aess",
  312. .class = &omap44xx_aess_hwmod_class,
  313. .clkdm_name = "abe_clkdm",
  314. .mpu_irqs = omap44xx_aess_irqs,
  315. .sdma_reqs = omap44xx_aess_sdma_reqs,
  316. .main_clk = "aess_fclk",
  317. .prcm = {
  318. .omap4 = {
  319. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  320. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  321. .lostcontext_mask = OMAP4430_LOSTCONTEXT_DFF_MASK,
  322. .modulemode = MODULEMODE_SWCTRL,
  323. },
  324. },
  325. };
  326. /*
  327. * 'c2c' class
  328. * chip 2 chip interface used to plug the ape soc (omap) with an external modem
  329. * soc
  330. */
  331. static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
  332. .name = "c2c",
  333. };
  334. /* c2c */
  335. static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
  336. { .irq = 88 + OMAP44XX_IRQ_GIC_START },
  337. { .irq = -1 }
  338. };
  339. static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
  340. { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
  341. { .dma_req = -1 }
  342. };
  343. static struct omap_hwmod omap44xx_c2c_hwmod = {
  344. .name = "c2c",
  345. .class = &omap44xx_c2c_hwmod_class,
  346. .clkdm_name = "d2d_clkdm",
  347. .mpu_irqs = omap44xx_c2c_irqs,
  348. .sdma_reqs = omap44xx_c2c_sdma_reqs,
  349. .prcm = {
  350. .omap4 = {
  351. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
  352. .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
  353. },
  354. },
  355. };
  356. /*
  357. * 'counter' class
  358. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  359. */
  360. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  361. .rev_offs = 0x0000,
  362. .sysc_offs = 0x0004,
  363. .sysc_flags = SYSC_HAS_SIDLEMODE,
  364. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  365. .sysc_fields = &omap_hwmod_sysc_type1,
  366. };
  367. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  368. .name = "counter",
  369. .sysc = &omap44xx_counter_sysc,
  370. };
  371. /* counter_32k */
  372. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  373. .name = "counter_32k",
  374. .class = &omap44xx_counter_hwmod_class,
  375. .clkdm_name = "l4_wkup_clkdm",
  376. .flags = HWMOD_SWSUP_SIDLE,
  377. .main_clk = "sys_32k_ck",
  378. .prcm = {
  379. .omap4 = {
  380. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  381. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  382. },
  383. },
  384. };
  385. /*
  386. * 'ctrl_module' class
  387. * attila core control module + core pad control module + wkup pad control
  388. * module + attila wkup control module
  389. */
  390. static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
  391. .rev_offs = 0x0000,
  392. .sysc_offs = 0x0010,
  393. .sysc_flags = SYSC_HAS_SIDLEMODE,
  394. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  395. SIDLE_SMART_WKUP),
  396. .sysc_fields = &omap_hwmod_sysc_type2,
  397. };
  398. static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
  399. .name = "ctrl_module",
  400. .sysc = &omap44xx_ctrl_module_sysc,
  401. };
  402. /* ctrl_module_core */
  403. static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
  404. { .irq = 8 + OMAP44XX_IRQ_GIC_START },
  405. { .irq = -1 }
  406. };
  407. static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
  408. .name = "ctrl_module_core",
  409. .class = &omap44xx_ctrl_module_hwmod_class,
  410. .clkdm_name = "l4_cfg_clkdm",
  411. .mpu_irqs = omap44xx_ctrl_module_core_irqs,
  412. .prcm = {
  413. .omap4 = {
  414. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  415. },
  416. },
  417. };
  418. /* ctrl_module_pad_core */
  419. static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
  420. .name = "ctrl_module_pad_core",
  421. .class = &omap44xx_ctrl_module_hwmod_class,
  422. .clkdm_name = "l4_cfg_clkdm",
  423. .prcm = {
  424. .omap4 = {
  425. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  426. },
  427. },
  428. };
  429. /* ctrl_module_wkup */
  430. static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
  431. .name = "ctrl_module_wkup",
  432. .class = &omap44xx_ctrl_module_hwmod_class,
  433. .clkdm_name = "l4_wkup_clkdm",
  434. .prcm = {
  435. .omap4 = {
  436. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  437. },
  438. },
  439. };
  440. /* ctrl_module_pad_wkup */
  441. static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
  442. .name = "ctrl_module_pad_wkup",
  443. .class = &omap44xx_ctrl_module_hwmod_class,
  444. .clkdm_name = "l4_wkup_clkdm",
  445. .prcm = {
  446. .omap4 = {
  447. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  448. },
  449. },
  450. };
  451. /*
  452. * 'debugss' class
  453. * debug and emulation sub system
  454. */
  455. static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
  456. .name = "debugss",
  457. };
  458. /* debugss */
  459. static struct omap_hwmod omap44xx_debugss_hwmod = {
  460. .name = "debugss",
  461. .class = &omap44xx_debugss_hwmod_class,
  462. .clkdm_name = "emu_sys_clkdm",
  463. .main_clk = "trace_clk_div_ck",
  464. .prcm = {
  465. .omap4 = {
  466. .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
  467. .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
  468. },
  469. },
  470. };
  471. /*
  472. * 'dma' class
  473. * dma controller for data exchange between memory to memory (i.e. internal or
  474. * external memory) and gp peripherals to memory or memory to gp peripherals
  475. */
  476. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  477. .rev_offs = 0x0000,
  478. .sysc_offs = 0x002c,
  479. .syss_offs = 0x0028,
  480. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  481. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  482. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  483. SYSS_HAS_RESET_STATUS),
  484. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  485. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  486. .sysc_fields = &omap_hwmod_sysc_type1,
  487. };
  488. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  489. .name = "dma",
  490. .sysc = &omap44xx_dma_sysc,
  491. };
  492. /* dma dev_attr */
  493. static struct omap_dma_dev_attr dma_dev_attr = {
  494. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  495. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  496. .lch_count = 32,
  497. };
  498. /* dma_system */
  499. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  500. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  501. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  502. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  503. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  504. { .irq = -1 }
  505. };
  506. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  507. .name = "dma_system",
  508. .class = &omap44xx_dma_hwmod_class,
  509. .clkdm_name = "l3_dma_clkdm",
  510. .mpu_irqs = omap44xx_dma_system_irqs,
  511. .main_clk = "l3_div_ck",
  512. .prcm = {
  513. .omap4 = {
  514. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  515. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  516. },
  517. },
  518. .dev_attr = &dma_dev_attr,
  519. };
  520. /*
  521. * 'dmic' class
  522. * digital microphone controller
  523. */
  524. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  525. .rev_offs = 0x0000,
  526. .sysc_offs = 0x0010,
  527. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  528. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  529. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  530. SIDLE_SMART_WKUP),
  531. .sysc_fields = &omap_hwmod_sysc_type2,
  532. };
  533. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  534. .name = "dmic",
  535. .sysc = &omap44xx_dmic_sysc,
  536. };
  537. /* dmic */
  538. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  539. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  540. { .irq = -1 }
  541. };
  542. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  543. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  544. { .dma_req = -1 }
  545. };
  546. static struct omap_hwmod omap44xx_dmic_hwmod = {
  547. .name = "dmic",
  548. .class = &omap44xx_dmic_hwmod_class,
  549. .clkdm_name = "abe_clkdm",
  550. .mpu_irqs = omap44xx_dmic_irqs,
  551. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  552. .main_clk = "func_dmic_abe_gfclk",
  553. .prcm = {
  554. .omap4 = {
  555. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  556. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  557. .modulemode = MODULEMODE_SWCTRL,
  558. },
  559. },
  560. };
  561. /*
  562. * 'dsp' class
  563. * dsp sub-system
  564. */
  565. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  566. .name = "dsp",
  567. };
  568. /* dsp */
  569. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  570. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  571. { .irq = -1 }
  572. };
  573. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  574. { .name = "dsp", .rst_shift = 0 },
  575. };
  576. static struct omap_hwmod omap44xx_dsp_hwmod = {
  577. .name = "dsp",
  578. .class = &omap44xx_dsp_hwmod_class,
  579. .clkdm_name = "tesla_clkdm",
  580. .mpu_irqs = omap44xx_dsp_irqs,
  581. .rst_lines = omap44xx_dsp_resets,
  582. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  583. .main_clk = "dpll_iva_m4x2_ck",
  584. .prcm = {
  585. .omap4 = {
  586. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  587. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  588. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  589. .modulemode = MODULEMODE_HWCTRL,
  590. },
  591. },
  592. };
  593. /*
  594. * 'dss' class
  595. * display sub-system
  596. */
  597. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  598. .rev_offs = 0x0000,
  599. .syss_offs = 0x0014,
  600. .sysc_flags = SYSS_HAS_RESET_STATUS,
  601. };
  602. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  603. .name = "dss",
  604. .sysc = &omap44xx_dss_sysc,
  605. .reset = omap_dss_reset,
  606. };
  607. /* dss */
  608. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  609. { .role = "sys_clk", .clk = "dss_sys_clk" },
  610. { .role = "tv_clk", .clk = "dss_tv_clk" },
  611. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  612. };
  613. static struct omap_hwmod omap44xx_dss_hwmod = {
  614. .name = "dss_core",
  615. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  616. .class = &omap44xx_dss_hwmod_class,
  617. .clkdm_name = "l3_dss_clkdm",
  618. .main_clk = "dss_dss_clk",
  619. .prcm = {
  620. .omap4 = {
  621. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  622. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  623. },
  624. },
  625. .opt_clks = dss_opt_clks,
  626. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  627. };
  628. /*
  629. * 'dispc' class
  630. * display controller
  631. */
  632. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  633. .rev_offs = 0x0000,
  634. .sysc_offs = 0x0010,
  635. .syss_offs = 0x0014,
  636. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  637. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  638. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  639. SYSS_HAS_RESET_STATUS),
  640. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  641. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  642. .sysc_fields = &omap_hwmod_sysc_type1,
  643. };
  644. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  645. .name = "dispc",
  646. .sysc = &omap44xx_dispc_sysc,
  647. };
  648. /* dss_dispc */
  649. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  650. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  651. { .irq = -1 }
  652. };
  653. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  654. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  655. { .dma_req = -1 }
  656. };
  657. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  658. .manager_count = 3,
  659. .has_framedonetv_irq = 1
  660. };
  661. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  662. .name = "dss_dispc",
  663. .class = &omap44xx_dispc_hwmod_class,
  664. .clkdm_name = "l3_dss_clkdm",
  665. .mpu_irqs = omap44xx_dss_dispc_irqs,
  666. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  667. .main_clk = "dss_dss_clk",
  668. .prcm = {
  669. .omap4 = {
  670. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  671. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  672. },
  673. },
  674. .dev_attr = &omap44xx_dss_dispc_dev_attr
  675. };
  676. /*
  677. * 'dsi' class
  678. * display serial interface controller
  679. */
  680. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  681. .rev_offs = 0x0000,
  682. .sysc_offs = 0x0010,
  683. .syss_offs = 0x0014,
  684. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  685. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  686. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  687. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  688. .sysc_fields = &omap_hwmod_sysc_type1,
  689. };
  690. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  691. .name = "dsi",
  692. .sysc = &omap44xx_dsi_sysc,
  693. };
  694. /* dss_dsi1 */
  695. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  696. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  697. { .irq = -1 }
  698. };
  699. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  700. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  701. { .dma_req = -1 }
  702. };
  703. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  704. { .role = "sys_clk", .clk = "dss_sys_clk" },
  705. };
  706. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  707. .name = "dss_dsi1",
  708. .class = &omap44xx_dsi_hwmod_class,
  709. .clkdm_name = "l3_dss_clkdm",
  710. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  711. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  712. .main_clk = "dss_dss_clk",
  713. .prcm = {
  714. .omap4 = {
  715. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  716. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  717. },
  718. },
  719. .opt_clks = dss_dsi1_opt_clks,
  720. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  721. };
  722. /* dss_dsi2 */
  723. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  724. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  725. { .irq = -1 }
  726. };
  727. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  728. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  729. { .dma_req = -1 }
  730. };
  731. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  732. { .role = "sys_clk", .clk = "dss_sys_clk" },
  733. };
  734. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  735. .name = "dss_dsi2",
  736. .class = &omap44xx_dsi_hwmod_class,
  737. .clkdm_name = "l3_dss_clkdm",
  738. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  739. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  740. .main_clk = "dss_dss_clk",
  741. .prcm = {
  742. .omap4 = {
  743. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  744. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  745. },
  746. },
  747. .opt_clks = dss_dsi2_opt_clks,
  748. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  749. };
  750. /*
  751. * 'hdmi' class
  752. * hdmi controller
  753. */
  754. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  755. .rev_offs = 0x0000,
  756. .sysc_offs = 0x0010,
  757. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  758. SYSC_HAS_SOFTRESET),
  759. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  760. SIDLE_SMART_WKUP),
  761. .sysc_fields = &omap_hwmod_sysc_type2,
  762. };
  763. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  764. .name = "hdmi",
  765. .sysc = &omap44xx_hdmi_sysc,
  766. };
  767. /* dss_hdmi */
  768. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  769. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  770. { .irq = -1 }
  771. };
  772. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  773. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  774. { .dma_req = -1 }
  775. };
  776. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  777. { .role = "sys_clk", .clk = "dss_sys_clk" },
  778. };
  779. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  780. .name = "dss_hdmi",
  781. .class = &omap44xx_hdmi_hwmod_class,
  782. .clkdm_name = "l3_dss_clkdm",
  783. /*
  784. * HDMI audio requires to use no-idle mode. Hence,
  785. * set idle mode by software.
  786. */
  787. .flags = HWMOD_SWSUP_SIDLE,
  788. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  789. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  790. .main_clk = "dss_48mhz_clk",
  791. .prcm = {
  792. .omap4 = {
  793. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  794. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  795. },
  796. },
  797. .opt_clks = dss_hdmi_opt_clks,
  798. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  799. };
  800. /*
  801. * 'rfbi' class
  802. * remote frame buffer interface
  803. */
  804. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  805. .rev_offs = 0x0000,
  806. .sysc_offs = 0x0010,
  807. .syss_offs = 0x0014,
  808. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  809. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  810. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  811. .sysc_fields = &omap_hwmod_sysc_type1,
  812. };
  813. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  814. .name = "rfbi",
  815. .sysc = &omap44xx_rfbi_sysc,
  816. };
  817. /* dss_rfbi */
  818. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  819. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  820. { .dma_req = -1 }
  821. };
  822. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  823. { .role = "ick", .clk = "dss_fck" },
  824. };
  825. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  826. .name = "dss_rfbi",
  827. .class = &omap44xx_rfbi_hwmod_class,
  828. .clkdm_name = "l3_dss_clkdm",
  829. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  830. .main_clk = "dss_dss_clk",
  831. .prcm = {
  832. .omap4 = {
  833. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  834. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  835. },
  836. },
  837. .opt_clks = dss_rfbi_opt_clks,
  838. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  839. };
  840. /*
  841. * 'venc' class
  842. * video encoder
  843. */
  844. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  845. .name = "venc",
  846. };
  847. /* dss_venc */
  848. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  849. .name = "dss_venc",
  850. .class = &omap44xx_venc_hwmod_class,
  851. .clkdm_name = "l3_dss_clkdm",
  852. .main_clk = "dss_tv_clk",
  853. .prcm = {
  854. .omap4 = {
  855. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  856. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  857. },
  858. },
  859. };
  860. /*
  861. * 'elm' class
  862. * bch error location module
  863. */
  864. static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
  865. .rev_offs = 0x0000,
  866. .sysc_offs = 0x0010,
  867. .syss_offs = 0x0014,
  868. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  869. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  870. SYSS_HAS_RESET_STATUS),
  871. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  872. .sysc_fields = &omap_hwmod_sysc_type1,
  873. };
  874. static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
  875. .name = "elm",
  876. .sysc = &omap44xx_elm_sysc,
  877. };
  878. /* elm */
  879. static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
  880. { .irq = 4 + OMAP44XX_IRQ_GIC_START },
  881. { .irq = -1 }
  882. };
  883. static struct omap_hwmod omap44xx_elm_hwmod = {
  884. .name = "elm",
  885. .class = &omap44xx_elm_hwmod_class,
  886. .clkdm_name = "l4_per_clkdm",
  887. .mpu_irqs = omap44xx_elm_irqs,
  888. .prcm = {
  889. .omap4 = {
  890. .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
  891. .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
  892. },
  893. },
  894. };
  895. /*
  896. * 'emif' class
  897. * external memory interface no1
  898. */
  899. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  900. .rev_offs = 0x0000,
  901. };
  902. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  903. .name = "emif",
  904. .sysc = &omap44xx_emif_sysc,
  905. };
  906. /* emif1 */
  907. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  908. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  909. { .irq = -1 }
  910. };
  911. static struct omap_hwmod omap44xx_emif1_hwmod = {
  912. .name = "emif1",
  913. .class = &omap44xx_emif_hwmod_class,
  914. .clkdm_name = "l3_emif_clkdm",
  915. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  916. .mpu_irqs = omap44xx_emif1_irqs,
  917. .main_clk = "ddrphy_ck",
  918. .prcm = {
  919. .omap4 = {
  920. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  921. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  922. .modulemode = MODULEMODE_HWCTRL,
  923. },
  924. },
  925. };
  926. /* emif2 */
  927. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  928. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  929. { .irq = -1 }
  930. };
  931. static struct omap_hwmod omap44xx_emif2_hwmod = {
  932. .name = "emif2",
  933. .class = &omap44xx_emif_hwmod_class,
  934. .clkdm_name = "l3_emif_clkdm",
  935. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  936. .mpu_irqs = omap44xx_emif2_irqs,
  937. .main_clk = "ddrphy_ck",
  938. .prcm = {
  939. .omap4 = {
  940. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  941. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  942. .modulemode = MODULEMODE_HWCTRL,
  943. },
  944. },
  945. };
  946. /*
  947. * 'fdif' class
  948. * face detection hw accelerator module
  949. */
  950. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  951. .rev_offs = 0x0000,
  952. .sysc_offs = 0x0010,
  953. /*
  954. * FDIF needs 100 OCP clk cycles delay after a softreset before
  955. * accessing sysconfig again.
  956. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  957. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  958. *
  959. * TODO: Indicate errata when available.
  960. */
  961. .srst_udelay = 2,
  962. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  963. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  964. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  965. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  966. .sysc_fields = &omap_hwmod_sysc_type2,
  967. };
  968. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  969. .name = "fdif",
  970. .sysc = &omap44xx_fdif_sysc,
  971. };
  972. /* fdif */
  973. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  974. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  975. { .irq = -1 }
  976. };
  977. static struct omap_hwmod omap44xx_fdif_hwmod = {
  978. .name = "fdif",
  979. .class = &omap44xx_fdif_hwmod_class,
  980. .clkdm_name = "iss_clkdm",
  981. .mpu_irqs = omap44xx_fdif_irqs,
  982. .main_clk = "fdif_fck",
  983. .prcm = {
  984. .omap4 = {
  985. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  986. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  987. .modulemode = MODULEMODE_SWCTRL,
  988. },
  989. },
  990. };
  991. /*
  992. * 'gpio' class
  993. * general purpose io module
  994. */
  995. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  996. .rev_offs = 0x0000,
  997. .sysc_offs = 0x0010,
  998. .syss_offs = 0x0114,
  999. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  1000. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1001. SYSS_HAS_RESET_STATUS),
  1002. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1003. SIDLE_SMART_WKUP),
  1004. .sysc_fields = &omap_hwmod_sysc_type1,
  1005. };
  1006. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1007. .name = "gpio",
  1008. .sysc = &omap44xx_gpio_sysc,
  1009. .rev = 2,
  1010. };
  1011. /* gpio dev_attr */
  1012. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1013. .bank_width = 32,
  1014. .dbck_flag = true,
  1015. };
  1016. /* gpio1 */
  1017. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1018. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1019. { .irq = -1 }
  1020. };
  1021. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1022. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1023. };
  1024. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1025. .name = "gpio1",
  1026. .class = &omap44xx_gpio_hwmod_class,
  1027. .clkdm_name = "l4_wkup_clkdm",
  1028. .mpu_irqs = omap44xx_gpio1_irqs,
  1029. .main_clk = "l4_wkup_clk_mux_ck",
  1030. .prcm = {
  1031. .omap4 = {
  1032. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1033. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1034. .modulemode = MODULEMODE_HWCTRL,
  1035. },
  1036. },
  1037. .opt_clks = gpio1_opt_clks,
  1038. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1039. .dev_attr = &gpio_dev_attr,
  1040. };
  1041. /* gpio2 */
  1042. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1043. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1044. { .irq = -1 }
  1045. };
  1046. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1047. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1048. };
  1049. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1050. .name = "gpio2",
  1051. .class = &omap44xx_gpio_hwmod_class,
  1052. .clkdm_name = "l4_per_clkdm",
  1053. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1054. .mpu_irqs = omap44xx_gpio2_irqs,
  1055. .main_clk = "l4_div_ck",
  1056. .prcm = {
  1057. .omap4 = {
  1058. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1059. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1060. .modulemode = MODULEMODE_HWCTRL,
  1061. },
  1062. },
  1063. .opt_clks = gpio2_opt_clks,
  1064. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1065. .dev_attr = &gpio_dev_attr,
  1066. };
  1067. /* gpio3 */
  1068. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1069. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1070. { .irq = -1 }
  1071. };
  1072. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1073. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1074. };
  1075. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1076. .name = "gpio3",
  1077. .class = &omap44xx_gpio_hwmod_class,
  1078. .clkdm_name = "l4_per_clkdm",
  1079. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1080. .mpu_irqs = omap44xx_gpio3_irqs,
  1081. .main_clk = "l4_div_ck",
  1082. .prcm = {
  1083. .omap4 = {
  1084. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1085. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1086. .modulemode = MODULEMODE_HWCTRL,
  1087. },
  1088. },
  1089. .opt_clks = gpio3_opt_clks,
  1090. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1091. .dev_attr = &gpio_dev_attr,
  1092. };
  1093. /* gpio4 */
  1094. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1095. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1096. { .irq = -1 }
  1097. };
  1098. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1099. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1100. };
  1101. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1102. .name = "gpio4",
  1103. .class = &omap44xx_gpio_hwmod_class,
  1104. .clkdm_name = "l4_per_clkdm",
  1105. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1106. .mpu_irqs = omap44xx_gpio4_irqs,
  1107. .main_clk = "l4_div_ck",
  1108. .prcm = {
  1109. .omap4 = {
  1110. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1111. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1112. .modulemode = MODULEMODE_HWCTRL,
  1113. },
  1114. },
  1115. .opt_clks = gpio4_opt_clks,
  1116. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1117. .dev_attr = &gpio_dev_attr,
  1118. };
  1119. /* gpio5 */
  1120. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1121. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1122. { .irq = -1 }
  1123. };
  1124. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1125. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1126. };
  1127. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1128. .name = "gpio5",
  1129. .class = &omap44xx_gpio_hwmod_class,
  1130. .clkdm_name = "l4_per_clkdm",
  1131. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1132. .mpu_irqs = omap44xx_gpio5_irqs,
  1133. .main_clk = "l4_div_ck",
  1134. .prcm = {
  1135. .omap4 = {
  1136. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1137. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1138. .modulemode = MODULEMODE_HWCTRL,
  1139. },
  1140. },
  1141. .opt_clks = gpio5_opt_clks,
  1142. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1143. .dev_attr = &gpio_dev_attr,
  1144. };
  1145. /* gpio6 */
  1146. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1147. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1148. { .irq = -1 }
  1149. };
  1150. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1151. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1152. };
  1153. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1154. .name = "gpio6",
  1155. .class = &omap44xx_gpio_hwmod_class,
  1156. .clkdm_name = "l4_per_clkdm",
  1157. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1158. .mpu_irqs = omap44xx_gpio6_irqs,
  1159. .main_clk = "l4_div_ck",
  1160. .prcm = {
  1161. .omap4 = {
  1162. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1163. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1164. .modulemode = MODULEMODE_HWCTRL,
  1165. },
  1166. },
  1167. .opt_clks = gpio6_opt_clks,
  1168. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1169. .dev_attr = &gpio_dev_attr,
  1170. };
  1171. /*
  1172. * 'gpmc' class
  1173. * general purpose memory controller
  1174. */
  1175. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1176. .rev_offs = 0x0000,
  1177. .sysc_offs = 0x0010,
  1178. .syss_offs = 0x0014,
  1179. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1180. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1181. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1182. .sysc_fields = &omap_hwmod_sysc_type1,
  1183. };
  1184. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1185. .name = "gpmc",
  1186. .sysc = &omap44xx_gpmc_sysc,
  1187. };
  1188. /* gpmc */
  1189. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1190. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1191. { .irq = -1 }
  1192. };
  1193. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1194. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1195. { .dma_req = -1 }
  1196. };
  1197. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1198. .name = "gpmc",
  1199. .class = &omap44xx_gpmc_hwmod_class,
  1200. .clkdm_name = "l3_2_clkdm",
  1201. /*
  1202. * XXX HWMOD_INIT_NO_RESET should not be needed for this IP
  1203. * block. It is not being added due to any known bugs with
  1204. * resetting the GPMC IP block, but rather because any timings
  1205. * set by the bootloader are not being correctly programmed by
  1206. * the kernel from the board file or DT data.
  1207. * HWMOD_INIT_NO_RESET should be removed ASAP.
  1208. */
  1209. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1210. .mpu_irqs = omap44xx_gpmc_irqs,
  1211. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1212. .prcm = {
  1213. .omap4 = {
  1214. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1215. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1216. .modulemode = MODULEMODE_HWCTRL,
  1217. },
  1218. },
  1219. };
  1220. /*
  1221. * 'gpu' class
  1222. * 2d/3d graphics accelerator
  1223. */
  1224. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1225. .rev_offs = 0x1fc00,
  1226. .sysc_offs = 0x1fc10,
  1227. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1228. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1229. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1230. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1231. .sysc_fields = &omap_hwmod_sysc_type2,
  1232. };
  1233. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1234. .name = "gpu",
  1235. .sysc = &omap44xx_gpu_sysc,
  1236. };
  1237. /* gpu */
  1238. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1239. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1240. { .irq = -1 }
  1241. };
  1242. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1243. .name = "gpu",
  1244. .class = &omap44xx_gpu_hwmod_class,
  1245. .clkdm_name = "l3_gfx_clkdm",
  1246. .mpu_irqs = omap44xx_gpu_irqs,
  1247. .main_clk = "sgx_clk_mux",
  1248. .prcm = {
  1249. .omap4 = {
  1250. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1251. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1252. .modulemode = MODULEMODE_SWCTRL,
  1253. },
  1254. },
  1255. };
  1256. /*
  1257. * 'hdq1w' class
  1258. * hdq / 1-wire serial interface controller
  1259. */
  1260. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1261. .rev_offs = 0x0000,
  1262. .sysc_offs = 0x0014,
  1263. .syss_offs = 0x0018,
  1264. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1265. SYSS_HAS_RESET_STATUS),
  1266. .sysc_fields = &omap_hwmod_sysc_type1,
  1267. };
  1268. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1269. .name = "hdq1w",
  1270. .sysc = &omap44xx_hdq1w_sysc,
  1271. };
  1272. /* hdq1w */
  1273. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1274. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1275. { .irq = -1 }
  1276. };
  1277. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1278. .name = "hdq1w",
  1279. .class = &omap44xx_hdq1w_hwmod_class,
  1280. .clkdm_name = "l4_per_clkdm",
  1281. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1282. .mpu_irqs = omap44xx_hdq1w_irqs,
  1283. .main_clk = "func_12m_fclk",
  1284. .prcm = {
  1285. .omap4 = {
  1286. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1287. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1288. .modulemode = MODULEMODE_SWCTRL,
  1289. },
  1290. },
  1291. };
  1292. /*
  1293. * 'hsi' class
  1294. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1295. * serial if)
  1296. */
  1297. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1298. .rev_offs = 0x0000,
  1299. .sysc_offs = 0x0010,
  1300. .syss_offs = 0x0014,
  1301. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1302. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1303. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1304. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1305. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1306. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1307. .sysc_fields = &omap_hwmod_sysc_type1,
  1308. };
  1309. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1310. .name = "hsi",
  1311. .sysc = &omap44xx_hsi_sysc,
  1312. };
  1313. /* hsi */
  1314. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1315. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1316. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1317. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1318. { .irq = -1 }
  1319. };
  1320. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1321. .name = "hsi",
  1322. .class = &omap44xx_hsi_hwmod_class,
  1323. .clkdm_name = "l3_init_clkdm",
  1324. .mpu_irqs = omap44xx_hsi_irqs,
  1325. .main_clk = "hsi_fck",
  1326. .prcm = {
  1327. .omap4 = {
  1328. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1329. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1330. .modulemode = MODULEMODE_HWCTRL,
  1331. },
  1332. },
  1333. };
  1334. /*
  1335. * 'i2c' class
  1336. * multimaster high-speed i2c controller
  1337. */
  1338. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1339. .sysc_offs = 0x0010,
  1340. .syss_offs = 0x0090,
  1341. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1342. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1343. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1344. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1345. SIDLE_SMART_WKUP),
  1346. .clockact = CLOCKACT_TEST_ICLK,
  1347. .sysc_fields = &omap_hwmod_sysc_type1,
  1348. };
  1349. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1350. .name = "i2c",
  1351. .sysc = &omap44xx_i2c_sysc,
  1352. .rev = OMAP_I2C_IP_VERSION_2,
  1353. .reset = &omap_i2c_reset,
  1354. };
  1355. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1356. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  1357. };
  1358. /* i2c1 */
  1359. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1360. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1361. { .irq = -1 }
  1362. };
  1363. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1364. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1365. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1366. { .dma_req = -1 }
  1367. };
  1368. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1369. .name = "i2c1",
  1370. .class = &omap44xx_i2c_hwmod_class,
  1371. .clkdm_name = "l4_per_clkdm",
  1372. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1373. .mpu_irqs = omap44xx_i2c1_irqs,
  1374. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1375. .main_clk = "func_96m_fclk",
  1376. .prcm = {
  1377. .omap4 = {
  1378. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1379. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1380. .modulemode = MODULEMODE_SWCTRL,
  1381. },
  1382. },
  1383. .dev_attr = &i2c_dev_attr,
  1384. };
  1385. /* i2c2 */
  1386. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1387. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1388. { .irq = -1 }
  1389. };
  1390. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1391. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1392. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1393. { .dma_req = -1 }
  1394. };
  1395. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1396. .name = "i2c2",
  1397. .class = &omap44xx_i2c_hwmod_class,
  1398. .clkdm_name = "l4_per_clkdm",
  1399. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1400. .mpu_irqs = omap44xx_i2c2_irqs,
  1401. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1402. .main_clk = "func_96m_fclk",
  1403. .prcm = {
  1404. .omap4 = {
  1405. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1406. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1407. .modulemode = MODULEMODE_SWCTRL,
  1408. },
  1409. },
  1410. .dev_attr = &i2c_dev_attr,
  1411. };
  1412. /* i2c3 */
  1413. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1414. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1415. { .irq = -1 }
  1416. };
  1417. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1418. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1419. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1420. { .dma_req = -1 }
  1421. };
  1422. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1423. .name = "i2c3",
  1424. .class = &omap44xx_i2c_hwmod_class,
  1425. .clkdm_name = "l4_per_clkdm",
  1426. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1427. .mpu_irqs = omap44xx_i2c3_irqs,
  1428. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1429. .main_clk = "func_96m_fclk",
  1430. .prcm = {
  1431. .omap4 = {
  1432. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1433. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1434. .modulemode = MODULEMODE_SWCTRL,
  1435. },
  1436. },
  1437. .dev_attr = &i2c_dev_attr,
  1438. };
  1439. /* i2c4 */
  1440. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1441. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1442. { .irq = -1 }
  1443. };
  1444. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1445. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1446. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1447. { .dma_req = -1 }
  1448. };
  1449. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1450. .name = "i2c4",
  1451. .class = &omap44xx_i2c_hwmod_class,
  1452. .clkdm_name = "l4_per_clkdm",
  1453. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1454. .mpu_irqs = omap44xx_i2c4_irqs,
  1455. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1456. .main_clk = "func_96m_fclk",
  1457. .prcm = {
  1458. .omap4 = {
  1459. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1460. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1461. .modulemode = MODULEMODE_SWCTRL,
  1462. },
  1463. },
  1464. .dev_attr = &i2c_dev_attr,
  1465. };
  1466. /*
  1467. * 'ipu' class
  1468. * imaging processor unit
  1469. */
  1470. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1471. .name = "ipu",
  1472. };
  1473. /* ipu */
  1474. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1475. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1476. { .irq = -1 }
  1477. };
  1478. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1479. { .name = "cpu0", .rst_shift = 0 },
  1480. { .name = "cpu1", .rst_shift = 1 },
  1481. };
  1482. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1483. .name = "ipu",
  1484. .class = &omap44xx_ipu_hwmod_class,
  1485. .clkdm_name = "ducati_clkdm",
  1486. .mpu_irqs = omap44xx_ipu_irqs,
  1487. .rst_lines = omap44xx_ipu_resets,
  1488. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1489. .main_clk = "ducati_clk_mux_ck",
  1490. .prcm = {
  1491. .omap4 = {
  1492. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1493. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1494. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1495. .modulemode = MODULEMODE_HWCTRL,
  1496. },
  1497. },
  1498. };
  1499. /*
  1500. * 'iss' class
  1501. * external images sensor pixel data processor
  1502. */
  1503. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1504. .rev_offs = 0x0000,
  1505. .sysc_offs = 0x0010,
  1506. /*
  1507. * ISS needs 100 OCP clk cycles delay after a softreset before
  1508. * accessing sysconfig again.
  1509. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1510. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1511. *
  1512. * TODO: Indicate errata when available.
  1513. */
  1514. .srst_udelay = 2,
  1515. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1516. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1517. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1518. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1519. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1520. .sysc_fields = &omap_hwmod_sysc_type2,
  1521. };
  1522. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1523. .name = "iss",
  1524. .sysc = &omap44xx_iss_sysc,
  1525. };
  1526. /* iss */
  1527. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1528. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1529. { .irq = -1 }
  1530. };
  1531. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1532. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1533. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1534. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1535. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1536. { .dma_req = -1 }
  1537. };
  1538. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1539. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1540. };
  1541. static struct omap_hwmod omap44xx_iss_hwmod = {
  1542. .name = "iss",
  1543. .class = &omap44xx_iss_hwmod_class,
  1544. .clkdm_name = "iss_clkdm",
  1545. .mpu_irqs = omap44xx_iss_irqs,
  1546. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1547. .main_clk = "ducati_clk_mux_ck",
  1548. .prcm = {
  1549. .omap4 = {
  1550. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1551. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1552. .modulemode = MODULEMODE_SWCTRL,
  1553. },
  1554. },
  1555. .opt_clks = iss_opt_clks,
  1556. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1557. };
  1558. /*
  1559. * 'iva' class
  1560. * multi-standard video encoder/decoder hardware accelerator
  1561. */
  1562. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1563. .name = "iva",
  1564. };
  1565. /* iva */
  1566. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1567. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1568. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1569. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1570. { .irq = -1 }
  1571. };
  1572. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1573. { .name = "seq0", .rst_shift = 0 },
  1574. { .name = "seq1", .rst_shift = 1 },
  1575. { .name = "logic", .rst_shift = 2 },
  1576. };
  1577. static struct omap_hwmod omap44xx_iva_hwmod = {
  1578. .name = "iva",
  1579. .class = &omap44xx_iva_hwmod_class,
  1580. .clkdm_name = "ivahd_clkdm",
  1581. .mpu_irqs = omap44xx_iva_irqs,
  1582. .rst_lines = omap44xx_iva_resets,
  1583. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1584. .main_clk = "dpll_iva_m5x2_ck",
  1585. .prcm = {
  1586. .omap4 = {
  1587. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1588. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1589. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1590. .modulemode = MODULEMODE_HWCTRL,
  1591. },
  1592. },
  1593. };
  1594. /*
  1595. * 'kbd' class
  1596. * keyboard controller
  1597. */
  1598. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1599. .rev_offs = 0x0000,
  1600. .sysc_offs = 0x0010,
  1601. .syss_offs = 0x0014,
  1602. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1603. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1604. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1605. SYSS_HAS_RESET_STATUS),
  1606. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1607. .sysc_fields = &omap_hwmod_sysc_type1,
  1608. };
  1609. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1610. .name = "kbd",
  1611. .sysc = &omap44xx_kbd_sysc,
  1612. };
  1613. /* kbd */
  1614. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1615. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1616. { .irq = -1 }
  1617. };
  1618. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1619. .name = "kbd",
  1620. .class = &omap44xx_kbd_hwmod_class,
  1621. .clkdm_name = "l4_wkup_clkdm",
  1622. .mpu_irqs = omap44xx_kbd_irqs,
  1623. .main_clk = "sys_32k_ck",
  1624. .prcm = {
  1625. .omap4 = {
  1626. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1627. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1628. .modulemode = MODULEMODE_SWCTRL,
  1629. },
  1630. },
  1631. };
  1632. /*
  1633. * 'mailbox' class
  1634. * mailbox module allowing communication between the on-chip processors using a
  1635. * queued mailbox-interrupt mechanism.
  1636. */
  1637. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1638. .rev_offs = 0x0000,
  1639. .sysc_offs = 0x0010,
  1640. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1641. SYSC_HAS_SOFTRESET),
  1642. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1643. .sysc_fields = &omap_hwmod_sysc_type2,
  1644. };
  1645. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1646. .name = "mailbox",
  1647. .sysc = &omap44xx_mailbox_sysc,
  1648. };
  1649. /* mailbox */
  1650. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1651. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1652. { .irq = -1 }
  1653. };
  1654. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1655. .name = "mailbox",
  1656. .class = &omap44xx_mailbox_hwmod_class,
  1657. .clkdm_name = "l4_cfg_clkdm",
  1658. .mpu_irqs = omap44xx_mailbox_irqs,
  1659. .prcm = {
  1660. .omap4 = {
  1661. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1662. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1663. },
  1664. },
  1665. };
  1666. /*
  1667. * 'mcasp' class
  1668. * multi-channel audio serial port controller
  1669. */
  1670. /* The IP is not compliant to type1 / type2 scheme */
  1671. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
  1672. .sidle_shift = 0,
  1673. };
  1674. static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
  1675. .sysc_offs = 0x0004,
  1676. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1677. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1678. SIDLE_SMART_WKUP),
  1679. .sysc_fields = &omap_hwmod_sysc_type_mcasp,
  1680. };
  1681. static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
  1682. .name = "mcasp",
  1683. .sysc = &omap44xx_mcasp_sysc,
  1684. };
  1685. /* mcasp */
  1686. static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
  1687. { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
  1688. { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
  1689. { .irq = -1 }
  1690. };
  1691. static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
  1692. { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
  1693. { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
  1694. { .dma_req = -1 }
  1695. };
  1696. static struct omap_hwmod omap44xx_mcasp_hwmod = {
  1697. .name = "mcasp",
  1698. .class = &omap44xx_mcasp_hwmod_class,
  1699. .clkdm_name = "abe_clkdm",
  1700. .mpu_irqs = omap44xx_mcasp_irqs,
  1701. .sdma_reqs = omap44xx_mcasp_sdma_reqs,
  1702. .main_clk = "func_mcasp_abe_gfclk",
  1703. .prcm = {
  1704. .omap4 = {
  1705. .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
  1706. .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
  1707. .modulemode = MODULEMODE_SWCTRL,
  1708. },
  1709. },
  1710. };
  1711. /*
  1712. * 'mcbsp' class
  1713. * multi channel buffered serial port controller
  1714. */
  1715. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1716. .sysc_offs = 0x008c,
  1717. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1718. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1719. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1720. .sysc_fields = &omap_hwmod_sysc_type1,
  1721. };
  1722. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1723. .name = "mcbsp",
  1724. .sysc = &omap44xx_mcbsp_sysc,
  1725. .rev = MCBSP_CONFIG_TYPE4,
  1726. };
  1727. /* mcbsp1 */
  1728. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1729. { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1730. { .irq = -1 }
  1731. };
  1732. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1733. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1734. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1735. { .dma_req = -1 }
  1736. };
  1737. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1738. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1739. { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
  1740. };
  1741. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1742. .name = "mcbsp1",
  1743. .class = &omap44xx_mcbsp_hwmod_class,
  1744. .clkdm_name = "abe_clkdm",
  1745. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1746. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1747. .main_clk = "func_mcbsp1_gfclk",
  1748. .prcm = {
  1749. .omap4 = {
  1750. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1751. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1752. .modulemode = MODULEMODE_SWCTRL,
  1753. },
  1754. },
  1755. .opt_clks = mcbsp1_opt_clks,
  1756. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1757. };
  1758. /* mcbsp2 */
  1759. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1760. { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1761. { .irq = -1 }
  1762. };
  1763. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1764. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1765. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1766. { .dma_req = -1 }
  1767. };
  1768. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1769. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1770. { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
  1771. };
  1772. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1773. .name = "mcbsp2",
  1774. .class = &omap44xx_mcbsp_hwmod_class,
  1775. .clkdm_name = "abe_clkdm",
  1776. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1777. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1778. .main_clk = "func_mcbsp2_gfclk",
  1779. .prcm = {
  1780. .omap4 = {
  1781. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1782. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1783. .modulemode = MODULEMODE_SWCTRL,
  1784. },
  1785. },
  1786. .opt_clks = mcbsp2_opt_clks,
  1787. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1788. };
  1789. /* mcbsp3 */
  1790. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1791. { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1792. { .irq = -1 }
  1793. };
  1794. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1795. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1796. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1797. { .dma_req = -1 }
  1798. };
  1799. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1800. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1801. { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
  1802. };
  1803. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1804. .name = "mcbsp3",
  1805. .class = &omap44xx_mcbsp_hwmod_class,
  1806. .clkdm_name = "abe_clkdm",
  1807. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1808. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1809. .main_clk = "func_mcbsp3_gfclk",
  1810. .prcm = {
  1811. .omap4 = {
  1812. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1813. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1814. .modulemode = MODULEMODE_SWCTRL,
  1815. },
  1816. },
  1817. .opt_clks = mcbsp3_opt_clks,
  1818. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1819. };
  1820. /* mcbsp4 */
  1821. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1822. { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1823. { .irq = -1 }
  1824. };
  1825. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1826. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1827. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1828. { .dma_req = -1 }
  1829. };
  1830. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1831. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1832. { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
  1833. };
  1834. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1835. .name = "mcbsp4",
  1836. .class = &omap44xx_mcbsp_hwmod_class,
  1837. .clkdm_name = "l4_per_clkdm",
  1838. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1839. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1840. .main_clk = "per_mcbsp4_gfclk",
  1841. .prcm = {
  1842. .omap4 = {
  1843. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1844. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1845. .modulemode = MODULEMODE_SWCTRL,
  1846. },
  1847. },
  1848. .opt_clks = mcbsp4_opt_clks,
  1849. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1850. };
  1851. /*
  1852. * 'mcpdm' class
  1853. * multi channel pdm controller (proprietary interface with phoenix power
  1854. * ic)
  1855. */
  1856. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1857. .rev_offs = 0x0000,
  1858. .sysc_offs = 0x0010,
  1859. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1860. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1861. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1862. SIDLE_SMART_WKUP),
  1863. .sysc_fields = &omap_hwmod_sysc_type2,
  1864. };
  1865. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1866. .name = "mcpdm",
  1867. .sysc = &omap44xx_mcpdm_sysc,
  1868. };
  1869. /* mcpdm */
  1870. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1871. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1872. { .irq = -1 }
  1873. };
  1874. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1875. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1876. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1877. { .dma_req = -1 }
  1878. };
  1879. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1880. .name = "mcpdm",
  1881. .class = &omap44xx_mcpdm_hwmod_class,
  1882. .clkdm_name = "abe_clkdm",
  1883. /*
  1884. * It's suspected that the McPDM requires an off-chip main
  1885. * functional clock, controlled via I2C. This IP block is
  1886. * currently reset very early during boot, before I2C is
  1887. * available, so it doesn't seem that we have any choice in
  1888. * the kernel other than to avoid resetting it.
  1889. *
  1890. * Also, McPDM needs to be configured to NO_IDLE mode when it
  1891. * is in used otherwise vital clocks will be gated which
  1892. * results 'slow motion' audio playback.
  1893. */
  1894. .flags = HWMOD_EXT_OPT_MAIN_CLK | HWMOD_SWSUP_SIDLE,
  1895. .mpu_irqs = omap44xx_mcpdm_irqs,
  1896. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1897. .main_clk = "pad_clks_ck",
  1898. .prcm = {
  1899. .omap4 = {
  1900. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1901. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1902. .modulemode = MODULEMODE_SWCTRL,
  1903. },
  1904. },
  1905. };
  1906. /*
  1907. * 'mcspi' class
  1908. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1909. * bus
  1910. */
  1911. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1912. .rev_offs = 0x0000,
  1913. .sysc_offs = 0x0010,
  1914. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1915. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1916. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1917. SIDLE_SMART_WKUP),
  1918. .sysc_fields = &omap_hwmod_sysc_type2,
  1919. };
  1920. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1921. .name = "mcspi",
  1922. .sysc = &omap44xx_mcspi_sysc,
  1923. .rev = OMAP4_MCSPI_REV,
  1924. };
  1925. /* mcspi1 */
  1926. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1927. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1928. { .irq = -1 }
  1929. };
  1930. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1931. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1932. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1933. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1934. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1935. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1936. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1937. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1938. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1939. { .dma_req = -1 }
  1940. };
  1941. /* mcspi1 dev_attr */
  1942. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1943. .num_chipselect = 4,
  1944. };
  1945. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1946. .name = "mcspi1",
  1947. .class = &omap44xx_mcspi_hwmod_class,
  1948. .clkdm_name = "l4_per_clkdm",
  1949. .mpu_irqs = omap44xx_mcspi1_irqs,
  1950. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1951. .main_clk = "func_48m_fclk",
  1952. .prcm = {
  1953. .omap4 = {
  1954. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1955. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1956. .modulemode = MODULEMODE_SWCTRL,
  1957. },
  1958. },
  1959. .dev_attr = &mcspi1_dev_attr,
  1960. };
  1961. /* mcspi2 */
  1962. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1963. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1964. { .irq = -1 }
  1965. };
  1966. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1967. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1968. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1969. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1970. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1971. { .dma_req = -1 }
  1972. };
  1973. /* mcspi2 dev_attr */
  1974. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1975. .num_chipselect = 2,
  1976. };
  1977. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1978. .name = "mcspi2",
  1979. .class = &omap44xx_mcspi_hwmod_class,
  1980. .clkdm_name = "l4_per_clkdm",
  1981. .mpu_irqs = omap44xx_mcspi2_irqs,
  1982. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1983. .main_clk = "func_48m_fclk",
  1984. .prcm = {
  1985. .omap4 = {
  1986. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1987. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1988. .modulemode = MODULEMODE_SWCTRL,
  1989. },
  1990. },
  1991. .dev_attr = &mcspi2_dev_attr,
  1992. };
  1993. /* mcspi3 */
  1994. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1995. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1996. { .irq = -1 }
  1997. };
  1998. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1999. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  2000. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  2001. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  2002. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  2003. { .dma_req = -1 }
  2004. };
  2005. /* mcspi3 dev_attr */
  2006. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  2007. .num_chipselect = 2,
  2008. };
  2009. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  2010. .name = "mcspi3",
  2011. .class = &omap44xx_mcspi_hwmod_class,
  2012. .clkdm_name = "l4_per_clkdm",
  2013. .mpu_irqs = omap44xx_mcspi3_irqs,
  2014. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  2015. .main_clk = "func_48m_fclk",
  2016. .prcm = {
  2017. .omap4 = {
  2018. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  2019. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  2020. .modulemode = MODULEMODE_SWCTRL,
  2021. },
  2022. },
  2023. .dev_attr = &mcspi3_dev_attr,
  2024. };
  2025. /* mcspi4 */
  2026. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  2027. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  2028. { .irq = -1 }
  2029. };
  2030. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  2031. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  2032. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  2033. { .dma_req = -1 }
  2034. };
  2035. /* mcspi4 dev_attr */
  2036. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  2037. .num_chipselect = 1,
  2038. };
  2039. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  2040. .name = "mcspi4",
  2041. .class = &omap44xx_mcspi_hwmod_class,
  2042. .clkdm_name = "l4_per_clkdm",
  2043. .mpu_irqs = omap44xx_mcspi4_irqs,
  2044. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  2045. .main_clk = "func_48m_fclk",
  2046. .prcm = {
  2047. .omap4 = {
  2048. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  2049. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  2050. .modulemode = MODULEMODE_SWCTRL,
  2051. },
  2052. },
  2053. .dev_attr = &mcspi4_dev_attr,
  2054. };
  2055. /*
  2056. * 'mmc' class
  2057. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  2058. */
  2059. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  2060. .rev_offs = 0x0000,
  2061. .sysc_offs = 0x0010,
  2062. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  2063. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2064. SYSC_HAS_SOFTRESET),
  2065. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2066. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2067. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2068. .sysc_fields = &omap_hwmod_sysc_type2,
  2069. };
  2070. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  2071. .name = "mmc",
  2072. .sysc = &omap44xx_mmc_sysc,
  2073. };
  2074. /* mmc1 */
  2075. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  2076. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  2077. { .irq = -1 }
  2078. };
  2079. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  2080. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  2081. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  2082. { .dma_req = -1 }
  2083. };
  2084. /* mmc1 dev_attr */
  2085. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  2086. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  2087. };
  2088. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  2089. .name = "mmc1",
  2090. .class = &omap44xx_mmc_hwmod_class,
  2091. .clkdm_name = "l3_init_clkdm",
  2092. .mpu_irqs = omap44xx_mmc1_irqs,
  2093. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  2094. .main_clk = "hsmmc1_fclk",
  2095. .prcm = {
  2096. .omap4 = {
  2097. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  2098. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  2099. .modulemode = MODULEMODE_SWCTRL,
  2100. },
  2101. },
  2102. .dev_attr = &mmc1_dev_attr,
  2103. };
  2104. /* mmc2 */
  2105. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  2106. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  2107. { .irq = -1 }
  2108. };
  2109. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  2110. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  2111. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  2112. { .dma_req = -1 }
  2113. };
  2114. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  2115. .name = "mmc2",
  2116. .class = &omap44xx_mmc_hwmod_class,
  2117. .clkdm_name = "l3_init_clkdm",
  2118. .mpu_irqs = omap44xx_mmc2_irqs,
  2119. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  2120. .main_clk = "hsmmc2_fclk",
  2121. .prcm = {
  2122. .omap4 = {
  2123. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  2124. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  2125. .modulemode = MODULEMODE_SWCTRL,
  2126. },
  2127. },
  2128. };
  2129. /* mmc3 */
  2130. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  2131. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  2132. { .irq = -1 }
  2133. };
  2134. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  2135. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  2136. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  2137. { .dma_req = -1 }
  2138. };
  2139. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  2140. .name = "mmc3",
  2141. .class = &omap44xx_mmc_hwmod_class,
  2142. .clkdm_name = "l4_per_clkdm",
  2143. .mpu_irqs = omap44xx_mmc3_irqs,
  2144. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  2145. .main_clk = "func_48m_fclk",
  2146. .prcm = {
  2147. .omap4 = {
  2148. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  2149. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  2150. .modulemode = MODULEMODE_SWCTRL,
  2151. },
  2152. },
  2153. };
  2154. /* mmc4 */
  2155. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  2156. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  2157. { .irq = -1 }
  2158. };
  2159. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  2160. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  2161. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  2162. { .dma_req = -1 }
  2163. };
  2164. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  2165. .name = "mmc4",
  2166. .class = &omap44xx_mmc_hwmod_class,
  2167. .clkdm_name = "l4_per_clkdm",
  2168. .mpu_irqs = omap44xx_mmc4_irqs,
  2169. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  2170. .main_clk = "func_48m_fclk",
  2171. .prcm = {
  2172. .omap4 = {
  2173. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  2174. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  2175. .modulemode = MODULEMODE_SWCTRL,
  2176. },
  2177. },
  2178. };
  2179. /* mmc5 */
  2180. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  2181. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  2182. { .irq = -1 }
  2183. };
  2184. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  2185. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  2186. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  2187. { .dma_req = -1 }
  2188. };
  2189. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  2190. .name = "mmc5",
  2191. .class = &omap44xx_mmc_hwmod_class,
  2192. .clkdm_name = "l4_per_clkdm",
  2193. .mpu_irqs = omap44xx_mmc5_irqs,
  2194. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  2195. .main_clk = "func_48m_fclk",
  2196. .prcm = {
  2197. .omap4 = {
  2198. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  2199. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  2200. .modulemode = MODULEMODE_SWCTRL,
  2201. },
  2202. },
  2203. };
  2204. /*
  2205. * 'mmu' class
  2206. * The memory management unit performs virtual to physical address translation
  2207. * for its requestors.
  2208. */
  2209. static struct omap_hwmod_class_sysconfig mmu_sysc = {
  2210. .rev_offs = 0x000,
  2211. .sysc_offs = 0x010,
  2212. .syss_offs = 0x014,
  2213. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2214. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  2215. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2216. .sysc_fields = &omap_hwmod_sysc_type1,
  2217. };
  2218. static struct omap_hwmod_class omap44xx_mmu_hwmod_class = {
  2219. .name = "mmu",
  2220. .sysc = &mmu_sysc,
  2221. };
  2222. /* mmu ipu */
  2223. static struct omap_mmu_dev_attr mmu_ipu_dev_attr = {
  2224. .da_start = 0x0,
  2225. .da_end = 0xfffff000,
  2226. .nr_tlb_entries = 32,
  2227. };
  2228. static struct omap_hwmod omap44xx_mmu_ipu_hwmod;
  2229. static struct omap_hwmod_irq_info omap44xx_mmu_ipu_irqs[] = {
  2230. { .irq = 100 + OMAP44XX_IRQ_GIC_START, },
  2231. { .irq = -1 }
  2232. };
  2233. static struct omap_hwmod_rst_info omap44xx_mmu_ipu_resets[] = {
  2234. { .name = "mmu_cache", .rst_shift = 2 },
  2235. };
  2236. static struct omap_hwmod_addr_space omap44xx_mmu_ipu_addrs[] = {
  2237. {
  2238. .pa_start = 0x55082000,
  2239. .pa_end = 0x550820ff,
  2240. .flags = ADDR_TYPE_RT,
  2241. },
  2242. { }
  2243. };
  2244. /* l3_main_2 -> mmu_ipu */
  2245. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__mmu_ipu = {
  2246. .master = &omap44xx_l3_main_2_hwmod,
  2247. .slave = &omap44xx_mmu_ipu_hwmod,
  2248. .clk = "l3_div_ck",
  2249. .addr = omap44xx_mmu_ipu_addrs,
  2250. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2251. };
  2252. static struct omap_hwmod omap44xx_mmu_ipu_hwmod = {
  2253. .name = "mmu_ipu",
  2254. .class = &omap44xx_mmu_hwmod_class,
  2255. .clkdm_name = "ducati_clkdm",
  2256. .mpu_irqs = omap44xx_mmu_ipu_irqs,
  2257. .rst_lines = omap44xx_mmu_ipu_resets,
  2258. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_ipu_resets),
  2259. .main_clk = "ducati_clk_mux_ck",
  2260. .prcm = {
  2261. .omap4 = {
  2262. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2263. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2264. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2265. .modulemode = MODULEMODE_HWCTRL,
  2266. },
  2267. },
  2268. .dev_attr = &mmu_ipu_dev_attr,
  2269. };
  2270. /* mmu dsp */
  2271. static struct omap_mmu_dev_attr mmu_dsp_dev_attr = {
  2272. .da_start = 0x0,
  2273. .da_end = 0xfffff000,
  2274. .nr_tlb_entries = 32,
  2275. };
  2276. static struct omap_hwmod omap44xx_mmu_dsp_hwmod;
  2277. static struct omap_hwmod_irq_info omap44xx_mmu_dsp_irqs[] = {
  2278. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  2279. { .irq = -1 }
  2280. };
  2281. static struct omap_hwmod_rst_info omap44xx_mmu_dsp_resets[] = {
  2282. { .name = "mmu_cache", .rst_shift = 1 },
  2283. };
  2284. static struct omap_hwmod_addr_space omap44xx_mmu_dsp_addrs[] = {
  2285. {
  2286. .pa_start = 0x4a066000,
  2287. .pa_end = 0x4a0660ff,
  2288. .flags = ADDR_TYPE_RT,
  2289. },
  2290. { }
  2291. };
  2292. /* l4_cfg -> dsp */
  2293. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mmu_dsp = {
  2294. .master = &omap44xx_l4_cfg_hwmod,
  2295. .slave = &omap44xx_mmu_dsp_hwmod,
  2296. .clk = "l4_div_ck",
  2297. .addr = omap44xx_mmu_dsp_addrs,
  2298. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2299. };
  2300. static struct omap_hwmod omap44xx_mmu_dsp_hwmod = {
  2301. .name = "mmu_dsp",
  2302. .class = &omap44xx_mmu_hwmod_class,
  2303. .clkdm_name = "tesla_clkdm",
  2304. .mpu_irqs = omap44xx_mmu_dsp_irqs,
  2305. .rst_lines = omap44xx_mmu_dsp_resets,
  2306. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_dsp_resets),
  2307. .main_clk = "dpll_iva_m4x2_ck",
  2308. .prcm = {
  2309. .omap4 = {
  2310. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  2311. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  2312. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  2313. .modulemode = MODULEMODE_HWCTRL,
  2314. },
  2315. },
  2316. .dev_attr = &mmu_dsp_dev_attr,
  2317. };
  2318. /*
  2319. * 'mpu' class
  2320. * mpu sub-system
  2321. */
  2322. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  2323. .name = "mpu",
  2324. };
  2325. /* mpu */
  2326. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  2327. { .name = "pmu0", .irq = 54 + OMAP44XX_IRQ_GIC_START },
  2328. { .name = "pmu1", .irq = 55 + OMAP44XX_IRQ_GIC_START },
  2329. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  2330. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  2331. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  2332. { .irq = -1 }
  2333. };
  2334. static struct omap_hwmod omap44xx_mpu_hwmod = {
  2335. .name = "mpu",
  2336. .class = &omap44xx_mpu_hwmod_class,
  2337. .clkdm_name = "mpuss_clkdm",
  2338. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2339. .mpu_irqs = omap44xx_mpu_irqs,
  2340. .main_clk = "dpll_mpu_m2_ck",
  2341. .prcm = {
  2342. .omap4 = {
  2343. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  2344. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  2345. },
  2346. },
  2347. };
  2348. /*
  2349. * 'ocmc_ram' class
  2350. * top-level core on-chip ram
  2351. */
  2352. static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
  2353. .name = "ocmc_ram",
  2354. };
  2355. /* ocmc_ram */
  2356. static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
  2357. .name = "ocmc_ram",
  2358. .class = &omap44xx_ocmc_ram_hwmod_class,
  2359. .clkdm_name = "l3_2_clkdm",
  2360. .prcm = {
  2361. .omap4 = {
  2362. .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
  2363. .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
  2364. },
  2365. },
  2366. };
  2367. /*
  2368. * 'ocp2scp' class
  2369. * bridge to transform ocp interface protocol to scp (serial control port)
  2370. * protocol
  2371. */
  2372. static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc = {
  2373. .rev_offs = 0x0000,
  2374. .sysc_offs = 0x0010,
  2375. .syss_offs = 0x0014,
  2376. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  2377. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2378. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2379. .sysc_fields = &omap_hwmod_sysc_type1,
  2380. };
  2381. static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
  2382. .name = "ocp2scp",
  2383. .sysc = &omap44xx_ocp2scp_sysc,
  2384. };
  2385. /* ocp2scp dev_attr */
  2386. static struct resource omap44xx_usb_phy_and_pll_addrs[] = {
  2387. {
  2388. .name = "usb_phy",
  2389. .start = 0x4a0ad080,
  2390. .end = 0x4a0ae000,
  2391. .flags = IORESOURCE_MEM,
  2392. },
  2393. { }
  2394. };
  2395. static struct omap_ocp2scp_dev ocp2scp_dev_attr[] = {
  2396. {
  2397. .drv_name = "omap-usb2",
  2398. .res = omap44xx_usb_phy_and_pll_addrs,
  2399. },
  2400. { }
  2401. };
  2402. /* ocp2scp_usb_phy */
  2403. static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
  2404. .name = "ocp2scp_usb_phy",
  2405. .class = &omap44xx_ocp2scp_hwmod_class,
  2406. .clkdm_name = "l3_init_clkdm",
  2407. /*
  2408. * ocp2scp_usb_phy_phy_48m is provided by the OMAP4 PRCM IP
  2409. * block as an "optional clock," and normally should never be
  2410. * specified as the main_clk for an OMAP IP block. However it
  2411. * turns out that this clock is actually the main clock for
  2412. * the ocp2scp_usb_phy IP block:
  2413. * http://lists.infradead.org/pipermail/linux-arm-kernel/2012-September/119943.html
  2414. * So listing ocp2scp_usb_phy_phy_48m as a main_clk here seems
  2415. * to be the best workaround.
  2416. */
  2417. .main_clk = "ocp2scp_usb_phy_phy_48m",
  2418. .prcm = {
  2419. .omap4 = {
  2420. .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
  2421. .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
  2422. .modulemode = MODULEMODE_HWCTRL,
  2423. },
  2424. },
  2425. .dev_attr = ocp2scp_dev_attr,
  2426. };
  2427. /*
  2428. * 'prcm' class
  2429. * power and reset manager (part of the prcm infrastructure) + clock manager 2
  2430. * + clock manager 1 (in always on power domain) + local prm in mpu
  2431. */
  2432. static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
  2433. .name = "prcm",
  2434. };
  2435. /* prcm_mpu */
  2436. static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
  2437. .name = "prcm_mpu",
  2438. .class = &omap44xx_prcm_hwmod_class,
  2439. .clkdm_name = "l4_wkup_clkdm",
  2440. .flags = HWMOD_NO_IDLEST,
  2441. .prcm = {
  2442. .omap4 = {
  2443. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2444. },
  2445. },
  2446. };
  2447. /* cm_core_aon */
  2448. static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
  2449. .name = "cm_core_aon",
  2450. .class = &omap44xx_prcm_hwmod_class,
  2451. .flags = HWMOD_NO_IDLEST,
  2452. .prcm = {
  2453. .omap4 = {
  2454. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2455. },
  2456. },
  2457. };
  2458. /* cm_core */
  2459. static struct omap_hwmod omap44xx_cm_core_hwmod = {
  2460. .name = "cm_core",
  2461. .class = &omap44xx_prcm_hwmod_class,
  2462. .flags = HWMOD_NO_IDLEST,
  2463. .prcm = {
  2464. .omap4 = {
  2465. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2466. },
  2467. },
  2468. };
  2469. /* prm */
  2470. static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
  2471. { .irq = 11 + OMAP44XX_IRQ_GIC_START },
  2472. { .irq = -1 }
  2473. };
  2474. static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
  2475. { .name = "rst_global_warm_sw", .rst_shift = 0 },
  2476. { .name = "rst_global_cold_sw", .rst_shift = 1 },
  2477. };
  2478. static struct omap_hwmod omap44xx_prm_hwmod = {
  2479. .name = "prm",
  2480. .class = &omap44xx_prcm_hwmod_class,
  2481. .mpu_irqs = omap44xx_prm_irqs,
  2482. .rst_lines = omap44xx_prm_resets,
  2483. .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
  2484. };
  2485. /*
  2486. * 'scrm' class
  2487. * system clock and reset manager
  2488. */
  2489. static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
  2490. .name = "scrm",
  2491. };
  2492. /* scrm */
  2493. static struct omap_hwmod omap44xx_scrm_hwmod = {
  2494. .name = "scrm",
  2495. .class = &omap44xx_scrm_hwmod_class,
  2496. .clkdm_name = "l4_wkup_clkdm",
  2497. .prcm = {
  2498. .omap4 = {
  2499. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2500. },
  2501. },
  2502. };
  2503. /*
  2504. * 'sl2if' class
  2505. * shared level 2 memory interface
  2506. */
  2507. static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
  2508. .name = "sl2if",
  2509. };
  2510. /* sl2if */
  2511. static struct omap_hwmod omap44xx_sl2if_hwmod = {
  2512. .name = "sl2if",
  2513. .class = &omap44xx_sl2if_hwmod_class,
  2514. .clkdm_name = "ivahd_clkdm",
  2515. .prcm = {
  2516. .omap4 = {
  2517. .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
  2518. .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
  2519. .modulemode = MODULEMODE_HWCTRL,
  2520. },
  2521. },
  2522. };
  2523. /*
  2524. * 'slimbus' class
  2525. * bidirectional, multi-drop, multi-channel two-line serial interface between
  2526. * the device and external components
  2527. */
  2528. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  2529. .rev_offs = 0x0000,
  2530. .sysc_offs = 0x0010,
  2531. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2532. SYSC_HAS_SOFTRESET),
  2533. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2534. SIDLE_SMART_WKUP),
  2535. .sysc_fields = &omap_hwmod_sysc_type2,
  2536. };
  2537. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2538. .name = "slimbus",
  2539. .sysc = &omap44xx_slimbus_sysc,
  2540. };
  2541. /* slimbus1 */
  2542. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2543. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2544. { .irq = -1 }
  2545. };
  2546. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2547. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2548. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2549. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2550. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2551. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2552. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2553. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2554. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2555. { .dma_req = -1 }
  2556. };
  2557. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2558. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2559. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2560. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2561. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2562. };
  2563. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2564. .name = "slimbus1",
  2565. .class = &omap44xx_slimbus_hwmod_class,
  2566. .clkdm_name = "abe_clkdm",
  2567. .mpu_irqs = omap44xx_slimbus1_irqs,
  2568. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2569. .prcm = {
  2570. .omap4 = {
  2571. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2572. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2573. .modulemode = MODULEMODE_SWCTRL,
  2574. },
  2575. },
  2576. .opt_clks = slimbus1_opt_clks,
  2577. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2578. };
  2579. /* slimbus2 */
  2580. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2581. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2582. { .irq = -1 }
  2583. };
  2584. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2585. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2586. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2587. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2588. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2589. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2590. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2591. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2592. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2593. { .dma_req = -1 }
  2594. };
  2595. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2596. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2597. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2598. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2599. };
  2600. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2601. .name = "slimbus2",
  2602. .class = &omap44xx_slimbus_hwmod_class,
  2603. .clkdm_name = "l4_per_clkdm",
  2604. .mpu_irqs = omap44xx_slimbus2_irqs,
  2605. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2606. .prcm = {
  2607. .omap4 = {
  2608. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2609. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2610. .modulemode = MODULEMODE_SWCTRL,
  2611. },
  2612. },
  2613. .opt_clks = slimbus2_opt_clks,
  2614. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2615. };
  2616. /*
  2617. * 'smartreflex' class
  2618. * smartreflex module (monitor silicon performance and outputs a measure of
  2619. * performance error)
  2620. */
  2621. /* The IP is not compliant to type1 / type2 scheme */
  2622. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2623. .sidle_shift = 24,
  2624. .enwkup_shift = 26,
  2625. };
  2626. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2627. .sysc_offs = 0x0038,
  2628. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2629. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2630. SIDLE_SMART_WKUP),
  2631. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2632. };
  2633. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2634. .name = "smartreflex",
  2635. .sysc = &omap44xx_smartreflex_sysc,
  2636. .rev = 2,
  2637. };
  2638. /* smartreflex_core */
  2639. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2640. .sensor_voltdm_name = "core",
  2641. };
  2642. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2643. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2644. { .irq = -1 }
  2645. };
  2646. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2647. .name = "smartreflex_core",
  2648. .class = &omap44xx_smartreflex_hwmod_class,
  2649. .clkdm_name = "l4_ao_clkdm",
  2650. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2651. .main_clk = "smartreflex_core_fck",
  2652. .prcm = {
  2653. .omap4 = {
  2654. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2655. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2656. .modulemode = MODULEMODE_SWCTRL,
  2657. },
  2658. },
  2659. .dev_attr = &smartreflex_core_dev_attr,
  2660. };
  2661. /* smartreflex_iva */
  2662. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2663. .sensor_voltdm_name = "iva",
  2664. };
  2665. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2666. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2667. { .irq = -1 }
  2668. };
  2669. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2670. .name = "smartreflex_iva",
  2671. .class = &omap44xx_smartreflex_hwmod_class,
  2672. .clkdm_name = "l4_ao_clkdm",
  2673. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2674. .main_clk = "smartreflex_iva_fck",
  2675. .prcm = {
  2676. .omap4 = {
  2677. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2678. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2679. .modulemode = MODULEMODE_SWCTRL,
  2680. },
  2681. },
  2682. .dev_attr = &smartreflex_iva_dev_attr,
  2683. };
  2684. /* smartreflex_mpu */
  2685. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2686. .sensor_voltdm_name = "mpu",
  2687. };
  2688. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2689. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2690. { .irq = -1 }
  2691. };
  2692. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2693. .name = "smartreflex_mpu",
  2694. .class = &omap44xx_smartreflex_hwmod_class,
  2695. .clkdm_name = "l4_ao_clkdm",
  2696. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2697. .main_clk = "smartreflex_mpu_fck",
  2698. .prcm = {
  2699. .omap4 = {
  2700. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2701. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2702. .modulemode = MODULEMODE_SWCTRL,
  2703. },
  2704. },
  2705. .dev_attr = &smartreflex_mpu_dev_attr,
  2706. };
  2707. /*
  2708. * 'spinlock' class
  2709. * spinlock provides hardware assistance for synchronizing the processes
  2710. * running on multiple processors
  2711. */
  2712. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2713. .rev_offs = 0x0000,
  2714. .sysc_offs = 0x0010,
  2715. .syss_offs = 0x0014,
  2716. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2717. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2718. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2719. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2720. SIDLE_SMART_WKUP),
  2721. .sysc_fields = &omap_hwmod_sysc_type1,
  2722. };
  2723. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2724. .name = "spinlock",
  2725. .sysc = &omap44xx_spinlock_sysc,
  2726. };
  2727. /* spinlock */
  2728. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2729. .name = "spinlock",
  2730. .class = &omap44xx_spinlock_hwmod_class,
  2731. .clkdm_name = "l4_cfg_clkdm",
  2732. .prcm = {
  2733. .omap4 = {
  2734. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2735. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2736. },
  2737. },
  2738. };
  2739. /*
  2740. * 'timer' class
  2741. * general purpose timer module with accurate 1ms tick
  2742. * This class contains several variants: ['timer_1ms', 'timer']
  2743. */
  2744. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2745. .rev_offs = 0x0000,
  2746. .sysc_offs = 0x0010,
  2747. .syss_offs = 0x0014,
  2748. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2749. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2750. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2751. SYSS_HAS_RESET_STATUS),
  2752. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2753. .clockact = CLOCKACT_TEST_ICLK,
  2754. .sysc_fields = &omap_hwmod_sysc_type1,
  2755. };
  2756. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2757. .name = "timer",
  2758. .sysc = &omap44xx_timer_1ms_sysc,
  2759. };
  2760. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2761. .rev_offs = 0x0000,
  2762. .sysc_offs = 0x0010,
  2763. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2764. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2765. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2766. SIDLE_SMART_WKUP),
  2767. .sysc_fields = &omap_hwmod_sysc_type2,
  2768. };
  2769. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2770. .name = "timer",
  2771. .sysc = &omap44xx_timer_sysc,
  2772. };
  2773. /* always-on timers dev attribute */
  2774. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2775. .timer_capability = OMAP_TIMER_ALWON,
  2776. };
  2777. /* pwm timers dev attribute */
  2778. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2779. .timer_capability = OMAP_TIMER_HAS_PWM,
  2780. };
  2781. /* timers with DSP interrupt dev attribute */
  2782. static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {
  2783. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ,
  2784. };
  2785. /* pwm timers with DSP interrupt dev attribute */
  2786. static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {
  2787. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,
  2788. };
  2789. /* timer1 */
  2790. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2791. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2792. { .irq = -1 }
  2793. };
  2794. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2795. .name = "timer1",
  2796. .class = &omap44xx_timer_1ms_hwmod_class,
  2797. .clkdm_name = "l4_wkup_clkdm",
  2798. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2799. .mpu_irqs = omap44xx_timer1_irqs,
  2800. .main_clk = "dmt1_clk_mux",
  2801. .prcm = {
  2802. .omap4 = {
  2803. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2804. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2805. .modulemode = MODULEMODE_SWCTRL,
  2806. },
  2807. },
  2808. .dev_attr = &capability_alwon_dev_attr,
  2809. };
  2810. /* timer2 */
  2811. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2812. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2813. { .irq = -1 }
  2814. };
  2815. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2816. .name = "timer2",
  2817. .class = &omap44xx_timer_1ms_hwmod_class,
  2818. .clkdm_name = "l4_per_clkdm",
  2819. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2820. .mpu_irqs = omap44xx_timer2_irqs,
  2821. .main_clk = "cm2_dm2_mux",
  2822. .prcm = {
  2823. .omap4 = {
  2824. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2825. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2826. .modulemode = MODULEMODE_SWCTRL,
  2827. },
  2828. },
  2829. };
  2830. /* timer3 */
  2831. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2832. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2833. { .irq = -1 }
  2834. };
  2835. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2836. .name = "timer3",
  2837. .class = &omap44xx_timer_hwmod_class,
  2838. .clkdm_name = "l4_per_clkdm",
  2839. .mpu_irqs = omap44xx_timer3_irqs,
  2840. .main_clk = "cm2_dm3_mux",
  2841. .prcm = {
  2842. .omap4 = {
  2843. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2844. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2845. .modulemode = MODULEMODE_SWCTRL,
  2846. },
  2847. },
  2848. };
  2849. /* timer4 */
  2850. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2851. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2852. { .irq = -1 }
  2853. };
  2854. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2855. .name = "timer4",
  2856. .class = &omap44xx_timer_hwmod_class,
  2857. .clkdm_name = "l4_per_clkdm",
  2858. .mpu_irqs = omap44xx_timer4_irqs,
  2859. .main_clk = "cm2_dm4_mux",
  2860. .prcm = {
  2861. .omap4 = {
  2862. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2863. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2864. .modulemode = MODULEMODE_SWCTRL,
  2865. },
  2866. },
  2867. };
  2868. /* timer5 */
  2869. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2870. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2871. { .irq = -1 }
  2872. };
  2873. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2874. .name = "timer5",
  2875. .class = &omap44xx_timer_hwmod_class,
  2876. .clkdm_name = "abe_clkdm",
  2877. .mpu_irqs = omap44xx_timer5_irqs,
  2878. .main_clk = "timer5_sync_mux",
  2879. .prcm = {
  2880. .omap4 = {
  2881. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2882. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2883. .modulemode = MODULEMODE_SWCTRL,
  2884. },
  2885. },
  2886. .dev_attr = &capability_dsp_dev_attr,
  2887. };
  2888. /* timer6 */
  2889. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2890. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2891. { .irq = -1 }
  2892. };
  2893. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2894. .name = "timer6",
  2895. .class = &omap44xx_timer_hwmod_class,
  2896. .clkdm_name = "abe_clkdm",
  2897. .mpu_irqs = omap44xx_timer6_irqs,
  2898. .main_clk = "timer6_sync_mux",
  2899. .prcm = {
  2900. .omap4 = {
  2901. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2902. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2903. .modulemode = MODULEMODE_SWCTRL,
  2904. },
  2905. },
  2906. .dev_attr = &capability_dsp_dev_attr,
  2907. };
  2908. /* timer7 */
  2909. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2910. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2911. { .irq = -1 }
  2912. };
  2913. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2914. .name = "timer7",
  2915. .class = &omap44xx_timer_hwmod_class,
  2916. .clkdm_name = "abe_clkdm",
  2917. .mpu_irqs = omap44xx_timer7_irqs,
  2918. .main_clk = "timer7_sync_mux",
  2919. .prcm = {
  2920. .omap4 = {
  2921. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2922. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2923. .modulemode = MODULEMODE_SWCTRL,
  2924. },
  2925. },
  2926. .dev_attr = &capability_dsp_dev_attr,
  2927. };
  2928. /* timer8 */
  2929. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2930. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2931. { .irq = -1 }
  2932. };
  2933. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2934. .name = "timer8",
  2935. .class = &omap44xx_timer_hwmod_class,
  2936. .clkdm_name = "abe_clkdm",
  2937. .mpu_irqs = omap44xx_timer8_irqs,
  2938. .main_clk = "timer8_sync_mux",
  2939. .prcm = {
  2940. .omap4 = {
  2941. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2942. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2943. .modulemode = MODULEMODE_SWCTRL,
  2944. },
  2945. },
  2946. .dev_attr = &capability_dsp_pwm_dev_attr,
  2947. };
  2948. /* timer9 */
  2949. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2950. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2951. { .irq = -1 }
  2952. };
  2953. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2954. .name = "timer9",
  2955. .class = &omap44xx_timer_hwmod_class,
  2956. .clkdm_name = "l4_per_clkdm",
  2957. .mpu_irqs = omap44xx_timer9_irqs,
  2958. .main_clk = "cm2_dm9_mux",
  2959. .prcm = {
  2960. .omap4 = {
  2961. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2962. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2963. .modulemode = MODULEMODE_SWCTRL,
  2964. },
  2965. },
  2966. .dev_attr = &capability_pwm_dev_attr,
  2967. };
  2968. /* timer10 */
  2969. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2970. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2971. { .irq = -1 }
  2972. };
  2973. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2974. .name = "timer10",
  2975. .class = &omap44xx_timer_1ms_hwmod_class,
  2976. .clkdm_name = "l4_per_clkdm",
  2977. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2978. .mpu_irqs = omap44xx_timer10_irqs,
  2979. .main_clk = "cm2_dm10_mux",
  2980. .prcm = {
  2981. .omap4 = {
  2982. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2983. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2984. .modulemode = MODULEMODE_SWCTRL,
  2985. },
  2986. },
  2987. .dev_attr = &capability_pwm_dev_attr,
  2988. };
  2989. /* timer11 */
  2990. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2991. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2992. { .irq = -1 }
  2993. };
  2994. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2995. .name = "timer11",
  2996. .class = &omap44xx_timer_hwmod_class,
  2997. .clkdm_name = "l4_per_clkdm",
  2998. .mpu_irqs = omap44xx_timer11_irqs,
  2999. .main_clk = "cm2_dm11_mux",
  3000. .prcm = {
  3001. .omap4 = {
  3002. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  3003. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  3004. .modulemode = MODULEMODE_SWCTRL,
  3005. },
  3006. },
  3007. .dev_attr = &capability_pwm_dev_attr,
  3008. };
  3009. /*
  3010. * 'uart' class
  3011. * universal asynchronous receiver/transmitter (uart)
  3012. */
  3013. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  3014. .rev_offs = 0x0050,
  3015. .sysc_offs = 0x0054,
  3016. .syss_offs = 0x0058,
  3017. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3018. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3019. SYSS_HAS_RESET_STATUS),
  3020. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3021. SIDLE_SMART_WKUP),
  3022. .sysc_fields = &omap_hwmod_sysc_type1,
  3023. };
  3024. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  3025. .name = "uart",
  3026. .sysc = &omap44xx_uart_sysc,
  3027. };
  3028. /* uart1 */
  3029. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  3030. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  3031. { .irq = -1 }
  3032. };
  3033. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  3034. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  3035. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  3036. { .dma_req = -1 }
  3037. };
  3038. static struct omap_hwmod omap44xx_uart1_hwmod = {
  3039. .name = "uart1",
  3040. .class = &omap44xx_uart_hwmod_class,
  3041. .clkdm_name = "l4_per_clkdm",
  3042. .mpu_irqs = omap44xx_uart1_irqs,
  3043. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  3044. .main_clk = "func_48m_fclk",
  3045. .prcm = {
  3046. .omap4 = {
  3047. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  3048. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  3049. .modulemode = MODULEMODE_SWCTRL,
  3050. },
  3051. },
  3052. };
  3053. /* uart2 */
  3054. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  3055. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  3056. { .irq = -1 }
  3057. };
  3058. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  3059. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  3060. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  3061. { .dma_req = -1 }
  3062. };
  3063. static struct omap_hwmod omap44xx_uart2_hwmod = {
  3064. .name = "uart2",
  3065. .class = &omap44xx_uart_hwmod_class,
  3066. .clkdm_name = "l4_per_clkdm",
  3067. .mpu_irqs = omap44xx_uart2_irqs,
  3068. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  3069. .main_clk = "func_48m_fclk",
  3070. .prcm = {
  3071. .omap4 = {
  3072. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  3073. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  3074. .modulemode = MODULEMODE_SWCTRL,
  3075. },
  3076. },
  3077. };
  3078. /* uart3 */
  3079. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  3080. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  3081. { .irq = -1 }
  3082. };
  3083. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  3084. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  3085. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  3086. { .dma_req = -1 }
  3087. };
  3088. static struct omap_hwmod omap44xx_uart3_hwmod = {
  3089. .name = "uart3",
  3090. .class = &omap44xx_uart_hwmod_class,
  3091. .clkdm_name = "l4_per_clkdm",
  3092. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3093. .mpu_irqs = omap44xx_uart3_irqs,
  3094. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  3095. .main_clk = "func_48m_fclk",
  3096. .prcm = {
  3097. .omap4 = {
  3098. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  3099. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  3100. .modulemode = MODULEMODE_SWCTRL,
  3101. },
  3102. },
  3103. };
  3104. /* uart4 */
  3105. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  3106. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  3107. { .irq = -1 }
  3108. };
  3109. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  3110. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  3111. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  3112. { .dma_req = -1 }
  3113. };
  3114. static struct omap_hwmod omap44xx_uart4_hwmod = {
  3115. .name = "uart4",
  3116. .class = &omap44xx_uart_hwmod_class,
  3117. .clkdm_name = "l4_per_clkdm",
  3118. .mpu_irqs = omap44xx_uart4_irqs,
  3119. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  3120. .main_clk = "func_48m_fclk",
  3121. .prcm = {
  3122. .omap4 = {
  3123. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  3124. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  3125. .modulemode = MODULEMODE_SWCTRL,
  3126. },
  3127. },
  3128. };
  3129. /*
  3130. * 'usb_host_fs' class
  3131. * full-speed usb host controller
  3132. */
  3133. /* The IP is not compliant to type1 / type2 scheme */
  3134. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
  3135. .midle_shift = 4,
  3136. .sidle_shift = 2,
  3137. .srst_shift = 1,
  3138. };
  3139. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
  3140. .rev_offs = 0x0000,
  3141. .sysc_offs = 0x0210,
  3142. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3143. SYSC_HAS_SOFTRESET),
  3144. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3145. SIDLE_SMART_WKUP),
  3146. .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
  3147. };
  3148. static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
  3149. .name = "usb_host_fs",
  3150. .sysc = &omap44xx_usb_host_fs_sysc,
  3151. };
  3152. /* usb_host_fs */
  3153. static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
  3154. { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
  3155. { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
  3156. { .irq = -1 }
  3157. };
  3158. static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
  3159. .name = "usb_host_fs",
  3160. .class = &omap44xx_usb_host_fs_hwmod_class,
  3161. .clkdm_name = "l3_init_clkdm",
  3162. .mpu_irqs = omap44xx_usb_host_fs_irqs,
  3163. .main_clk = "usb_host_fs_fck",
  3164. .prcm = {
  3165. .omap4 = {
  3166. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
  3167. .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
  3168. .modulemode = MODULEMODE_SWCTRL,
  3169. },
  3170. },
  3171. };
  3172. /*
  3173. * 'usb_host_hs' class
  3174. * high-speed multi-port usb host controller
  3175. */
  3176. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  3177. .rev_offs = 0x0000,
  3178. .sysc_offs = 0x0010,
  3179. .syss_offs = 0x0014,
  3180. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3181. SYSC_HAS_SOFTRESET),
  3182. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3183. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3184. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3185. .sysc_fields = &omap_hwmod_sysc_type2,
  3186. };
  3187. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  3188. .name = "usb_host_hs",
  3189. .sysc = &omap44xx_usb_host_hs_sysc,
  3190. };
  3191. /* usb_host_hs */
  3192. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  3193. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  3194. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  3195. { .irq = -1 }
  3196. };
  3197. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  3198. .name = "usb_host_hs",
  3199. .class = &omap44xx_usb_host_hs_hwmod_class,
  3200. .clkdm_name = "l3_init_clkdm",
  3201. .main_clk = "usb_host_hs_fck",
  3202. .prcm = {
  3203. .omap4 = {
  3204. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  3205. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  3206. .modulemode = MODULEMODE_SWCTRL,
  3207. },
  3208. },
  3209. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  3210. /*
  3211. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  3212. * id: i660
  3213. *
  3214. * Description:
  3215. * In the following configuration :
  3216. * - USBHOST module is set to smart-idle mode
  3217. * - PRCM asserts idle_req to the USBHOST module ( This typically
  3218. * happens when the system is going to a low power mode : all ports
  3219. * have been suspended, the master part of the USBHOST module has
  3220. * entered the standby state, and SW has cut the functional clocks)
  3221. * - an USBHOST interrupt occurs before the module is able to answer
  3222. * idle_ack, typically a remote wakeup IRQ.
  3223. * Then the USB HOST module will enter a deadlock situation where it
  3224. * is no more accessible nor functional.
  3225. *
  3226. * Workaround:
  3227. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  3228. */
  3229. /*
  3230. * Errata: USB host EHCI may stall when entering smart-standby mode
  3231. * Id: i571
  3232. *
  3233. * Description:
  3234. * When the USBHOST module is set to smart-standby mode, and when it is
  3235. * ready to enter the standby state (i.e. all ports are suspended and
  3236. * all attached devices are in suspend mode), then it can wrongly assert
  3237. * the Mstandby signal too early while there are still some residual OCP
  3238. * transactions ongoing. If this condition occurs, the internal state
  3239. * machine may go to an undefined state and the USB link may be stuck
  3240. * upon the next resume.
  3241. *
  3242. * Workaround:
  3243. * Don't use smart standby; use only force standby,
  3244. * hence HWMOD_SWSUP_MSTANDBY
  3245. */
  3246. /*
  3247. * During system boot; If the hwmod framework resets the module
  3248. * the module will have smart idle settings; which can lead to deadlock
  3249. * (above Errata Id:i660); so, dont reset the module during boot;
  3250. * Use HWMOD_INIT_NO_RESET.
  3251. */
  3252. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  3253. HWMOD_INIT_NO_RESET,
  3254. };
  3255. /*
  3256. * 'usb_otg_hs' class
  3257. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  3258. */
  3259. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  3260. .rev_offs = 0x0400,
  3261. .sysc_offs = 0x0404,
  3262. .syss_offs = 0x0408,
  3263. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3264. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3265. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3266. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3267. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3268. MSTANDBY_SMART),
  3269. .sysc_fields = &omap_hwmod_sysc_type1,
  3270. };
  3271. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  3272. .name = "usb_otg_hs",
  3273. .sysc = &omap44xx_usb_otg_hs_sysc,
  3274. };
  3275. /* usb_otg_hs */
  3276. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  3277. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  3278. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  3279. { .irq = -1 }
  3280. };
  3281. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  3282. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  3283. };
  3284. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  3285. .name = "usb_otg_hs",
  3286. .class = &omap44xx_usb_otg_hs_hwmod_class,
  3287. .clkdm_name = "l3_init_clkdm",
  3288. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  3289. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  3290. .main_clk = "usb_otg_hs_ick",
  3291. .prcm = {
  3292. .omap4 = {
  3293. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  3294. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  3295. .modulemode = MODULEMODE_HWCTRL,
  3296. },
  3297. },
  3298. .opt_clks = usb_otg_hs_opt_clks,
  3299. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  3300. };
  3301. /*
  3302. * 'usb_tll_hs' class
  3303. * usb_tll_hs module is the adapter on the usb_host_hs ports
  3304. */
  3305. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  3306. .rev_offs = 0x0000,
  3307. .sysc_offs = 0x0010,
  3308. .syss_offs = 0x0014,
  3309. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  3310. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  3311. SYSC_HAS_AUTOIDLE),
  3312. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3313. .sysc_fields = &omap_hwmod_sysc_type1,
  3314. };
  3315. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  3316. .name = "usb_tll_hs",
  3317. .sysc = &omap44xx_usb_tll_hs_sysc,
  3318. };
  3319. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  3320. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  3321. { .irq = -1 }
  3322. };
  3323. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  3324. .name = "usb_tll_hs",
  3325. .class = &omap44xx_usb_tll_hs_hwmod_class,
  3326. .clkdm_name = "l3_init_clkdm",
  3327. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  3328. .main_clk = "usb_tll_hs_ick",
  3329. .prcm = {
  3330. .omap4 = {
  3331. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  3332. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  3333. .modulemode = MODULEMODE_HWCTRL,
  3334. },
  3335. },
  3336. };
  3337. /*
  3338. * 'wd_timer' class
  3339. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  3340. * overflow condition
  3341. */
  3342. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  3343. .rev_offs = 0x0000,
  3344. .sysc_offs = 0x0010,
  3345. .syss_offs = 0x0014,
  3346. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  3347. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3348. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3349. SIDLE_SMART_WKUP),
  3350. .sysc_fields = &omap_hwmod_sysc_type1,
  3351. };
  3352. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  3353. .name = "wd_timer",
  3354. .sysc = &omap44xx_wd_timer_sysc,
  3355. .pre_shutdown = &omap2_wd_timer_disable,
  3356. .reset = &omap2_wd_timer_reset,
  3357. };
  3358. /* wd_timer2 */
  3359. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  3360. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  3361. { .irq = -1 }
  3362. };
  3363. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  3364. .name = "wd_timer2",
  3365. .class = &omap44xx_wd_timer_hwmod_class,
  3366. .clkdm_name = "l4_wkup_clkdm",
  3367. .mpu_irqs = omap44xx_wd_timer2_irqs,
  3368. .main_clk = "sys_32k_ck",
  3369. .prcm = {
  3370. .omap4 = {
  3371. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  3372. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  3373. .modulemode = MODULEMODE_SWCTRL,
  3374. },
  3375. },
  3376. };
  3377. /* wd_timer3 */
  3378. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  3379. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  3380. { .irq = -1 }
  3381. };
  3382. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  3383. .name = "wd_timer3",
  3384. .class = &omap44xx_wd_timer_hwmod_class,
  3385. .clkdm_name = "abe_clkdm",
  3386. .mpu_irqs = omap44xx_wd_timer3_irqs,
  3387. .main_clk = "sys_32k_ck",
  3388. .prcm = {
  3389. .omap4 = {
  3390. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  3391. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  3392. .modulemode = MODULEMODE_SWCTRL,
  3393. },
  3394. },
  3395. };
  3396. /*
  3397. * interfaces
  3398. */
  3399. static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
  3400. {
  3401. .pa_start = 0x4a204000,
  3402. .pa_end = 0x4a2040ff,
  3403. .flags = ADDR_TYPE_RT
  3404. },
  3405. { }
  3406. };
  3407. /* c2c -> c2c_target_fw */
  3408. static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
  3409. .master = &omap44xx_c2c_hwmod,
  3410. .slave = &omap44xx_c2c_target_fw_hwmod,
  3411. .clk = "div_core_ck",
  3412. .addr = omap44xx_c2c_target_fw_addrs,
  3413. .user = OCP_USER_MPU,
  3414. };
  3415. /* l4_cfg -> c2c_target_fw */
  3416. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
  3417. .master = &omap44xx_l4_cfg_hwmod,
  3418. .slave = &omap44xx_c2c_target_fw_hwmod,
  3419. .clk = "l4_div_ck",
  3420. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3421. };
  3422. /* l3_main_1 -> dmm */
  3423. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  3424. .master = &omap44xx_l3_main_1_hwmod,
  3425. .slave = &omap44xx_dmm_hwmod,
  3426. .clk = "l3_div_ck",
  3427. .user = OCP_USER_SDMA,
  3428. };
  3429. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  3430. {
  3431. .pa_start = 0x4e000000,
  3432. .pa_end = 0x4e0007ff,
  3433. .flags = ADDR_TYPE_RT
  3434. },
  3435. { }
  3436. };
  3437. /* mpu -> dmm */
  3438. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  3439. .master = &omap44xx_mpu_hwmod,
  3440. .slave = &omap44xx_dmm_hwmod,
  3441. .clk = "l3_div_ck",
  3442. .addr = omap44xx_dmm_addrs,
  3443. .user = OCP_USER_MPU,
  3444. };
  3445. /* c2c -> emif_fw */
  3446. static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
  3447. .master = &omap44xx_c2c_hwmod,
  3448. .slave = &omap44xx_emif_fw_hwmod,
  3449. .clk = "div_core_ck",
  3450. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3451. };
  3452. /* dmm -> emif_fw */
  3453. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  3454. .master = &omap44xx_dmm_hwmod,
  3455. .slave = &omap44xx_emif_fw_hwmod,
  3456. .clk = "l3_div_ck",
  3457. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3458. };
  3459. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  3460. {
  3461. .pa_start = 0x4a20c000,
  3462. .pa_end = 0x4a20c0ff,
  3463. .flags = ADDR_TYPE_RT
  3464. },
  3465. { }
  3466. };
  3467. /* l4_cfg -> emif_fw */
  3468. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  3469. .master = &omap44xx_l4_cfg_hwmod,
  3470. .slave = &omap44xx_emif_fw_hwmod,
  3471. .clk = "l4_div_ck",
  3472. .addr = omap44xx_emif_fw_addrs,
  3473. .user = OCP_USER_MPU,
  3474. };
  3475. /* iva -> l3_instr */
  3476. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  3477. .master = &omap44xx_iva_hwmod,
  3478. .slave = &omap44xx_l3_instr_hwmod,
  3479. .clk = "l3_div_ck",
  3480. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3481. };
  3482. /* l3_main_3 -> l3_instr */
  3483. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  3484. .master = &omap44xx_l3_main_3_hwmod,
  3485. .slave = &omap44xx_l3_instr_hwmod,
  3486. .clk = "l3_div_ck",
  3487. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3488. };
  3489. /* ocp_wp_noc -> l3_instr */
  3490. static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
  3491. .master = &omap44xx_ocp_wp_noc_hwmod,
  3492. .slave = &omap44xx_l3_instr_hwmod,
  3493. .clk = "l3_div_ck",
  3494. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3495. };
  3496. /* dsp -> l3_main_1 */
  3497. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  3498. .master = &omap44xx_dsp_hwmod,
  3499. .slave = &omap44xx_l3_main_1_hwmod,
  3500. .clk = "l3_div_ck",
  3501. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3502. };
  3503. /* dss -> l3_main_1 */
  3504. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  3505. .master = &omap44xx_dss_hwmod,
  3506. .slave = &omap44xx_l3_main_1_hwmod,
  3507. .clk = "l3_div_ck",
  3508. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3509. };
  3510. /* l3_main_2 -> l3_main_1 */
  3511. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  3512. .master = &omap44xx_l3_main_2_hwmod,
  3513. .slave = &omap44xx_l3_main_1_hwmod,
  3514. .clk = "l3_div_ck",
  3515. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3516. };
  3517. /* l4_cfg -> l3_main_1 */
  3518. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  3519. .master = &omap44xx_l4_cfg_hwmod,
  3520. .slave = &omap44xx_l3_main_1_hwmod,
  3521. .clk = "l4_div_ck",
  3522. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3523. };
  3524. /* mmc1 -> l3_main_1 */
  3525. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  3526. .master = &omap44xx_mmc1_hwmod,
  3527. .slave = &omap44xx_l3_main_1_hwmod,
  3528. .clk = "l3_div_ck",
  3529. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3530. };
  3531. /* mmc2 -> l3_main_1 */
  3532. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  3533. .master = &omap44xx_mmc2_hwmod,
  3534. .slave = &omap44xx_l3_main_1_hwmod,
  3535. .clk = "l3_div_ck",
  3536. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3537. };
  3538. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  3539. {
  3540. .pa_start = 0x44000000,
  3541. .pa_end = 0x44000fff,
  3542. .flags = ADDR_TYPE_RT
  3543. },
  3544. { }
  3545. };
  3546. /* mpu -> l3_main_1 */
  3547. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  3548. .master = &omap44xx_mpu_hwmod,
  3549. .slave = &omap44xx_l3_main_1_hwmod,
  3550. .clk = "l3_div_ck",
  3551. .addr = omap44xx_l3_main_1_addrs,
  3552. .user = OCP_USER_MPU,
  3553. };
  3554. /* c2c_target_fw -> l3_main_2 */
  3555. static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
  3556. .master = &omap44xx_c2c_target_fw_hwmod,
  3557. .slave = &omap44xx_l3_main_2_hwmod,
  3558. .clk = "l3_div_ck",
  3559. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3560. };
  3561. /* debugss -> l3_main_2 */
  3562. static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
  3563. .master = &omap44xx_debugss_hwmod,
  3564. .slave = &omap44xx_l3_main_2_hwmod,
  3565. .clk = "dbgclk_mux_ck",
  3566. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3567. };
  3568. /* dma_system -> l3_main_2 */
  3569. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  3570. .master = &omap44xx_dma_system_hwmod,
  3571. .slave = &omap44xx_l3_main_2_hwmod,
  3572. .clk = "l3_div_ck",
  3573. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3574. };
  3575. /* fdif -> l3_main_2 */
  3576. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  3577. .master = &omap44xx_fdif_hwmod,
  3578. .slave = &omap44xx_l3_main_2_hwmod,
  3579. .clk = "l3_div_ck",
  3580. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3581. };
  3582. /* gpu -> l3_main_2 */
  3583. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  3584. .master = &omap44xx_gpu_hwmod,
  3585. .slave = &omap44xx_l3_main_2_hwmod,
  3586. .clk = "l3_div_ck",
  3587. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3588. };
  3589. /* hsi -> l3_main_2 */
  3590. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  3591. .master = &omap44xx_hsi_hwmod,
  3592. .slave = &omap44xx_l3_main_2_hwmod,
  3593. .clk = "l3_div_ck",
  3594. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3595. };
  3596. /* ipu -> l3_main_2 */
  3597. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  3598. .master = &omap44xx_ipu_hwmod,
  3599. .slave = &omap44xx_l3_main_2_hwmod,
  3600. .clk = "l3_div_ck",
  3601. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3602. };
  3603. /* iss -> l3_main_2 */
  3604. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  3605. .master = &omap44xx_iss_hwmod,
  3606. .slave = &omap44xx_l3_main_2_hwmod,
  3607. .clk = "l3_div_ck",
  3608. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3609. };
  3610. /* iva -> l3_main_2 */
  3611. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  3612. .master = &omap44xx_iva_hwmod,
  3613. .slave = &omap44xx_l3_main_2_hwmod,
  3614. .clk = "l3_div_ck",
  3615. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3616. };
  3617. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  3618. {
  3619. .pa_start = 0x44800000,
  3620. .pa_end = 0x44801fff,
  3621. .flags = ADDR_TYPE_RT
  3622. },
  3623. { }
  3624. };
  3625. /* l3_main_1 -> l3_main_2 */
  3626. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  3627. .master = &omap44xx_l3_main_1_hwmod,
  3628. .slave = &omap44xx_l3_main_2_hwmod,
  3629. .clk = "l3_div_ck",
  3630. .addr = omap44xx_l3_main_2_addrs,
  3631. .user = OCP_USER_MPU,
  3632. };
  3633. /* l4_cfg -> l3_main_2 */
  3634. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  3635. .master = &omap44xx_l4_cfg_hwmod,
  3636. .slave = &omap44xx_l3_main_2_hwmod,
  3637. .clk = "l4_div_ck",
  3638. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3639. };
  3640. /* usb_host_fs -> l3_main_2 */
  3641. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
  3642. .master = &omap44xx_usb_host_fs_hwmod,
  3643. .slave = &omap44xx_l3_main_2_hwmod,
  3644. .clk = "l3_div_ck",
  3645. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3646. };
  3647. /* usb_host_hs -> l3_main_2 */
  3648. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3649. .master = &omap44xx_usb_host_hs_hwmod,
  3650. .slave = &omap44xx_l3_main_2_hwmod,
  3651. .clk = "l3_div_ck",
  3652. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3653. };
  3654. /* usb_otg_hs -> l3_main_2 */
  3655. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3656. .master = &omap44xx_usb_otg_hs_hwmod,
  3657. .slave = &omap44xx_l3_main_2_hwmod,
  3658. .clk = "l3_div_ck",
  3659. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3660. };
  3661. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3662. {
  3663. .pa_start = 0x45000000,
  3664. .pa_end = 0x45000fff,
  3665. .flags = ADDR_TYPE_RT
  3666. },
  3667. { }
  3668. };
  3669. /* l3_main_1 -> l3_main_3 */
  3670. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3671. .master = &omap44xx_l3_main_1_hwmod,
  3672. .slave = &omap44xx_l3_main_3_hwmod,
  3673. .clk = "l3_div_ck",
  3674. .addr = omap44xx_l3_main_3_addrs,
  3675. .user = OCP_USER_MPU,
  3676. };
  3677. /* l3_main_2 -> l3_main_3 */
  3678. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3679. .master = &omap44xx_l3_main_2_hwmod,
  3680. .slave = &omap44xx_l3_main_3_hwmod,
  3681. .clk = "l3_div_ck",
  3682. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3683. };
  3684. /* l4_cfg -> l3_main_3 */
  3685. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3686. .master = &omap44xx_l4_cfg_hwmod,
  3687. .slave = &omap44xx_l3_main_3_hwmod,
  3688. .clk = "l4_div_ck",
  3689. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3690. };
  3691. /* aess -> l4_abe */
  3692. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
  3693. .master = &omap44xx_aess_hwmod,
  3694. .slave = &omap44xx_l4_abe_hwmod,
  3695. .clk = "ocp_abe_iclk",
  3696. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3697. };
  3698. /* dsp -> l4_abe */
  3699. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3700. .master = &omap44xx_dsp_hwmod,
  3701. .slave = &omap44xx_l4_abe_hwmod,
  3702. .clk = "ocp_abe_iclk",
  3703. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3704. };
  3705. /* l3_main_1 -> l4_abe */
  3706. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3707. .master = &omap44xx_l3_main_1_hwmod,
  3708. .slave = &omap44xx_l4_abe_hwmod,
  3709. .clk = "l3_div_ck",
  3710. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3711. };
  3712. /* mpu -> l4_abe */
  3713. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3714. .master = &omap44xx_mpu_hwmod,
  3715. .slave = &omap44xx_l4_abe_hwmod,
  3716. .clk = "ocp_abe_iclk",
  3717. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3718. };
  3719. /* l3_main_1 -> l4_cfg */
  3720. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3721. .master = &omap44xx_l3_main_1_hwmod,
  3722. .slave = &omap44xx_l4_cfg_hwmod,
  3723. .clk = "l3_div_ck",
  3724. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3725. };
  3726. /* l3_main_2 -> l4_per */
  3727. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3728. .master = &omap44xx_l3_main_2_hwmod,
  3729. .slave = &omap44xx_l4_per_hwmod,
  3730. .clk = "l3_div_ck",
  3731. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3732. };
  3733. /* l4_cfg -> l4_wkup */
  3734. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3735. .master = &omap44xx_l4_cfg_hwmod,
  3736. .slave = &omap44xx_l4_wkup_hwmod,
  3737. .clk = "l4_div_ck",
  3738. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3739. };
  3740. /* mpu -> mpu_private */
  3741. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3742. .master = &omap44xx_mpu_hwmod,
  3743. .slave = &omap44xx_mpu_private_hwmod,
  3744. .clk = "l3_div_ck",
  3745. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3746. };
  3747. static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
  3748. {
  3749. .pa_start = 0x4a102000,
  3750. .pa_end = 0x4a10207f,
  3751. .flags = ADDR_TYPE_RT
  3752. },
  3753. { }
  3754. };
  3755. /* l4_cfg -> ocp_wp_noc */
  3756. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
  3757. .master = &omap44xx_l4_cfg_hwmod,
  3758. .slave = &omap44xx_ocp_wp_noc_hwmod,
  3759. .clk = "l4_div_ck",
  3760. .addr = omap44xx_ocp_wp_noc_addrs,
  3761. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3762. };
  3763. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3764. {
  3765. .name = "dmem",
  3766. .pa_start = 0x40180000,
  3767. .pa_end = 0x4018ffff
  3768. },
  3769. {
  3770. .name = "cmem",
  3771. .pa_start = 0x401a0000,
  3772. .pa_end = 0x401a1fff
  3773. },
  3774. {
  3775. .name = "smem",
  3776. .pa_start = 0x401c0000,
  3777. .pa_end = 0x401c5fff
  3778. },
  3779. {
  3780. .name = "pmem",
  3781. .pa_start = 0x401e0000,
  3782. .pa_end = 0x401e1fff
  3783. },
  3784. {
  3785. .name = "mpu",
  3786. .pa_start = 0x401f1000,
  3787. .pa_end = 0x401f13ff,
  3788. .flags = ADDR_TYPE_RT
  3789. },
  3790. { }
  3791. };
  3792. /* l4_abe -> aess */
  3793. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
  3794. .master = &omap44xx_l4_abe_hwmod,
  3795. .slave = &omap44xx_aess_hwmod,
  3796. .clk = "ocp_abe_iclk",
  3797. .addr = omap44xx_aess_addrs,
  3798. .user = OCP_USER_MPU,
  3799. };
  3800. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3801. {
  3802. .name = "dmem_dma",
  3803. .pa_start = 0x49080000,
  3804. .pa_end = 0x4908ffff
  3805. },
  3806. {
  3807. .name = "cmem_dma",
  3808. .pa_start = 0x490a0000,
  3809. .pa_end = 0x490a1fff
  3810. },
  3811. {
  3812. .name = "smem_dma",
  3813. .pa_start = 0x490c0000,
  3814. .pa_end = 0x490c5fff
  3815. },
  3816. {
  3817. .name = "pmem_dma",
  3818. .pa_start = 0x490e0000,
  3819. .pa_end = 0x490e1fff
  3820. },
  3821. {
  3822. .name = "dma",
  3823. .pa_start = 0x490f1000,
  3824. .pa_end = 0x490f13ff,
  3825. .flags = ADDR_TYPE_RT
  3826. },
  3827. { }
  3828. };
  3829. /* l4_abe -> aess (dma) */
  3830. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
  3831. .master = &omap44xx_l4_abe_hwmod,
  3832. .slave = &omap44xx_aess_hwmod,
  3833. .clk = "ocp_abe_iclk",
  3834. .addr = omap44xx_aess_dma_addrs,
  3835. .user = OCP_USER_SDMA,
  3836. };
  3837. /* l3_main_2 -> c2c */
  3838. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
  3839. .master = &omap44xx_l3_main_2_hwmod,
  3840. .slave = &omap44xx_c2c_hwmod,
  3841. .clk = "l3_div_ck",
  3842. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3843. };
  3844. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3845. {
  3846. .pa_start = 0x4a304000,
  3847. .pa_end = 0x4a30401f,
  3848. .flags = ADDR_TYPE_RT
  3849. },
  3850. { }
  3851. };
  3852. /* l4_wkup -> counter_32k */
  3853. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3854. .master = &omap44xx_l4_wkup_hwmod,
  3855. .slave = &omap44xx_counter_32k_hwmod,
  3856. .clk = "l4_wkup_clk_mux_ck",
  3857. .addr = omap44xx_counter_32k_addrs,
  3858. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3859. };
  3860. static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
  3861. {
  3862. .pa_start = 0x4a002000,
  3863. .pa_end = 0x4a0027ff,
  3864. .flags = ADDR_TYPE_RT
  3865. },
  3866. { }
  3867. };
  3868. /* l4_cfg -> ctrl_module_core */
  3869. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
  3870. .master = &omap44xx_l4_cfg_hwmod,
  3871. .slave = &omap44xx_ctrl_module_core_hwmod,
  3872. .clk = "l4_div_ck",
  3873. .addr = omap44xx_ctrl_module_core_addrs,
  3874. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3875. };
  3876. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
  3877. {
  3878. .pa_start = 0x4a100000,
  3879. .pa_end = 0x4a1007ff,
  3880. .flags = ADDR_TYPE_RT
  3881. },
  3882. { }
  3883. };
  3884. /* l4_cfg -> ctrl_module_pad_core */
  3885. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
  3886. .master = &omap44xx_l4_cfg_hwmod,
  3887. .slave = &omap44xx_ctrl_module_pad_core_hwmod,
  3888. .clk = "l4_div_ck",
  3889. .addr = omap44xx_ctrl_module_pad_core_addrs,
  3890. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3891. };
  3892. static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
  3893. {
  3894. .pa_start = 0x4a30c000,
  3895. .pa_end = 0x4a30c7ff,
  3896. .flags = ADDR_TYPE_RT
  3897. },
  3898. { }
  3899. };
  3900. /* l4_wkup -> ctrl_module_wkup */
  3901. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
  3902. .master = &omap44xx_l4_wkup_hwmod,
  3903. .slave = &omap44xx_ctrl_module_wkup_hwmod,
  3904. .clk = "l4_wkup_clk_mux_ck",
  3905. .addr = omap44xx_ctrl_module_wkup_addrs,
  3906. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3907. };
  3908. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
  3909. {
  3910. .pa_start = 0x4a31e000,
  3911. .pa_end = 0x4a31e7ff,
  3912. .flags = ADDR_TYPE_RT
  3913. },
  3914. { }
  3915. };
  3916. /* l4_wkup -> ctrl_module_pad_wkup */
  3917. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
  3918. .master = &omap44xx_l4_wkup_hwmod,
  3919. .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
  3920. .clk = "l4_wkup_clk_mux_ck",
  3921. .addr = omap44xx_ctrl_module_pad_wkup_addrs,
  3922. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3923. };
  3924. static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
  3925. {
  3926. .pa_start = 0x54160000,
  3927. .pa_end = 0x54167fff,
  3928. .flags = ADDR_TYPE_RT
  3929. },
  3930. { }
  3931. };
  3932. /* l3_instr -> debugss */
  3933. static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
  3934. .master = &omap44xx_l3_instr_hwmod,
  3935. .slave = &omap44xx_debugss_hwmod,
  3936. .clk = "l3_div_ck",
  3937. .addr = omap44xx_debugss_addrs,
  3938. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3939. };
  3940. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3941. {
  3942. .pa_start = 0x4a056000,
  3943. .pa_end = 0x4a056fff,
  3944. .flags = ADDR_TYPE_RT
  3945. },
  3946. { }
  3947. };
  3948. /* l4_cfg -> dma_system */
  3949. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3950. .master = &omap44xx_l4_cfg_hwmod,
  3951. .slave = &omap44xx_dma_system_hwmod,
  3952. .clk = "l4_div_ck",
  3953. .addr = omap44xx_dma_system_addrs,
  3954. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3955. };
  3956. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3957. {
  3958. .name = "mpu",
  3959. .pa_start = 0x4012e000,
  3960. .pa_end = 0x4012e07f,
  3961. .flags = ADDR_TYPE_RT
  3962. },
  3963. { }
  3964. };
  3965. /* l4_abe -> dmic */
  3966. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3967. .master = &omap44xx_l4_abe_hwmod,
  3968. .slave = &omap44xx_dmic_hwmod,
  3969. .clk = "ocp_abe_iclk",
  3970. .addr = omap44xx_dmic_addrs,
  3971. .user = OCP_USER_MPU,
  3972. };
  3973. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3974. {
  3975. .name = "dma",
  3976. .pa_start = 0x4902e000,
  3977. .pa_end = 0x4902e07f,
  3978. .flags = ADDR_TYPE_RT
  3979. },
  3980. { }
  3981. };
  3982. /* l4_abe -> dmic (dma) */
  3983. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3984. .master = &omap44xx_l4_abe_hwmod,
  3985. .slave = &omap44xx_dmic_hwmod,
  3986. .clk = "ocp_abe_iclk",
  3987. .addr = omap44xx_dmic_dma_addrs,
  3988. .user = OCP_USER_SDMA,
  3989. };
  3990. /* dsp -> iva */
  3991. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3992. .master = &omap44xx_dsp_hwmod,
  3993. .slave = &omap44xx_iva_hwmod,
  3994. .clk = "dpll_iva_m5x2_ck",
  3995. .user = OCP_USER_DSP,
  3996. };
  3997. /* dsp -> sl2if */
  3998. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = {
  3999. .master = &omap44xx_dsp_hwmod,
  4000. .slave = &omap44xx_sl2if_hwmod,
  4001. .clk = "dpll_iva_m5x2_ck",
  4002. .user = OCP_USER_DSP,
  4003. };
  4004. /* l4_cfg -> dsp */
  4005. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  4006. .master = &omap44xx_l4_cfg_hwmod,
  4007. .slave = &omap44xx_dsp_hwmod,
  4008. .clk = "l4_div_ck",
  4009. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4010. };
  4011. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  4012. {
  4013. .pa_start = 0x58000000,
  4014. .pa_end = 0x5800007f,
  4015. .flags = ADDR_TYPE_RT
  4016. },
  4017. { }
  4018. };
  4019. /* l3_main_2 -> dss */
  4020. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  4021. .master = &omap44xx_l3_main_2_hwmod,
  4022. .slave = &omap44xx_dss_hwmod,
  4023. .clk = "dss_fck",
  4024. .addr = omap44xx_dss_dma_addrs,
  4025. .user = OCP_USER_SDMA,
  4026. };
  4027. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  4028. {
  4029. .pa_start = 0x48040000,
  4030. .pa_end = 0x4804007f,
  4031. .flags = ADDR_TYPE_RT
  4032. },
  4033. { }
  4034. };
  4035. /* l4_per -> dss */
  4036. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  4037. .master = &omap44xx_l4_per_hwmod,
  4038. .slave = &omap44xx_dss_hwmod,
  4039. .clk = "l4_div_ck",
  4040. .addr = omap44xx_dss_addrs,
  4041. .user = OCP_USER_MPU,
  4042. };
  4043. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  4044. {
  4045. .pa_start = 0x58001000,
  4046. .pa_end = 0x58001fff,
  4047. .flags = ADDR_TYPE_RT
  4048. },
  4049. { }
  4050. };
  4051. /* l3_main_2 -> dss_dispc */
  4052. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  4053. .master = &omap44xx_l3_main_2_hwmod,
  4054. .slave = &omap44xx_dss_dispc_hwmod,
  4055. .clk = "dss_fck",
  4056. .addr = omap44xx_dss_dispc_dma_addrs,
  4057. .user = OCP_USER_SDMA,
  4058. };
  4059. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  4060. {
  4061. .pa_start = 0x48041000,
  4062. .pa_end = 0x48041fff,
  4063. .flags = ADDR_TYPE_RT
  4064. },
  4065. { }
  4066. };
  4067. /* l4_per -> dss_dispc */
  4068. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  4069. .master = &omap44xx_l4_per_hwmod,
  4070. .slave = &omap44xx_dss_dispc_hwmod,
  4071. .clk = "l4_div_ck",
  4072. .addr = omap44xx_dss_dispc_addrs,
  4073. .user = OCP_USER_MPU,
  4074. };
  4075. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  4076. {
  4077. .pa_start = 0x58004000,
  4078. .pa_end = 0x580041ff,
  4079. .flags = ADDR_TYPE_RT
  4080. },
  4081. { }
  4082. };
  4083. /* l3_main_2 -> dss_dsi1 */
  4084. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  4085. .master = &omap44xx_l3_main_2_hwmod,
  4086. .slave = &omap44xx_dss_dsi1_hwmod,
  4087. .clk = "dss_fck",
  4088. .addr = omap44xx_dss_dsi1_dma_addrs,
  4089. .user = OCP_USER_SDMA,
  4090. };
  4091. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  4092. {
  4093. .pa_start = 0x48044000,
  4094. .pa_end = 0x480441ff,
  4095. .flags = ADDR_TYPE_RT
  4096. },
  4097. { }
  4098. };
  4099. /* l4_per -> dss_dsi1 */
  4100. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  4101. .master = &omap44xx_l4_per_hwmod,
  4102. .slave = &omap44xx_dss_dsi1_hwmod,
  4103. .clk = "l4_div_ck",
  4104. .addr = omap44xx_dss_dsi1_addrs,
  4105. .user = OCP_USER_MPU,
  4106. };
  4107. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  4108. {
  4109. .pa_start = 0x58005000,
  4110. .pa_end = 0x580051ff,
  4111. .flags = ADDR_TYPE_RT
  4112. },
  4113. { }
  4114. };
  4115. /* l3_main_2 -> dss_dsi2 */
  4116. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  4117. .master = &omap44xx_l3_main_2_hwmod,
  4118. .slave = &omap44xx_dss_dsi2_hwmod,
  4119. .clk = "dss_fck",
  4120. .addr = omap44xx_dss_dsi2_dma_addrs,
  4121. .user = OCP_USER_SDMA,
  4122. };
  4123. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  4124. {
  4125. .pa_start = 0x48045000,
  4126. .pa_end = 0x480451ff,
  4127. .flags = ADDR_TYPE_RT
  4128. },
  4129. { }
  4130. };
  4131. /* l4_per -> dss_dsi2 */
  4132. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  4133. .master = &omap44xx_l4_per_hwmod,
  4134. .slave = &omap44xx_dss_dsi2_hwmod,
  4135. .clk = "l4_div_ck",
  4136. .addr = omap44xx_dss_dsi2_addrs,
  4137. .user = OCP_USER_MPU,
  4138. };
  4139. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  4140. {
  4141. .pa_start = 0x58006000,
  4142. .pa_end = 0x58006fff,
  4143. .flags = ADDR_TYPE_RT
  4144. },
  4145. { }
  4146. };
  4147. /* l3_main_2 -> dss_hdmi */
  4148. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  4149. .master = &omap44xx_l3_main_2_hwmod,
  4150. .slave = &omap44xx_dss_hdmi_hwmod,
  4151. .clk = "dss_fck",
  4152. .addr = omap44xx_dss_hdmi_dma_addrs,
  4153. .user = OCP_USER_SDMA,
  4154. };
  4155. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  4156. {
  4157. .pa_start = 0x48046000,
  4158. .pa_end = 0x48046fff,
  4159. .flags = ADDR_TYPE_RT
  4160. },
  4161. { }
  4162. };
  4163. /* l4_per -> dss_hdmi */
  4164. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  4165. .master = &omap44xx_l4_per_hwmod,
  4166. .slave = &omap44xx_dss_hdmi_hwmod,
  4167. .clk = "l4_div_ck",
  4168. .addr = omap44xx_dss_hdmi_addrs,
  4169. .user = OCP_USER_MPU,
  4170. };
  4171. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  4172. {
  4173. .pa_start = 0x58002000,
  4174. .pa_end = 0x580020ff,
  4175. .flags = ADDR_TYPE_RT
  4176. },
  4177. { }
  4178. };
  4179. /* l3_main_2 -> dss_rfbi */
  4180. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  4181. .master = &omap44xx_l3_main_2_hwmod,
  4182. .slave = &omap44xx_dss_rfbi_hwmod,
  4183. .clk = "dss_fck",
  4184. .addr = omap44xx_dss_rfbi_dma_addrs,
  4185. .user = OCP_USER_SDMA,
  4186. };
  4187. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  4188. {
  4189. .pa_start = 0x48042000,
  4190. .pa_end = 0x480420ff,
  4191. .flags = ADDR_TYPE_RT
  4192. },
  4193. { }
  4194. };
  4195. /* l4_per -> dss_rfbi */
  4196. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  4197. .master = &omap44xx_l4_per_hwmod,
  4198. .slave = &omap44xx_dss_rfbi_hwmod,
  4199. .clk = "l4_div_ck",
  4200. .addr = omap44xx_dss_rfbi_addrs,
  4201. .user = OCP_USER_MPU,
  4202. };
  4203. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  4204. {
  4205. .pa_start = 0x58003000,
  4206. .pa_end = 0x580030ff,
  4207. .flags = ADDR_TYPE_RT
  4208. },
  4209. { }
  4210. };
  4211. /* l3_main_2 -> dss_venc */
  4212. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  4213. .master = &omap44xx_l3_main_2_hwmod,
  4214. .slave = &omap44xx_dss_venc_hwmod,
  4215. .clk = "dss_fck",
  4216. .addr = omap44xx_dss_venc_dma_addrs,
  4217. .user = OCP_USER_SDMA,
  4218. };
  4219. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  4220. {
  4221. .pa_start = 0x48043000,
  4222. .pa_end = 0x480430ff,
  4223. .flags = ADDR_TYPE_RT
  4224. },
  4225. { }
  4226. };
  4227. /* l4_per -> dss_venc */
  4228. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  4229. .master = &omap44xx_l4_per_hwmod,
  4230. .slave = &omap44xx_dss_venc_hwmod,
  4231. .clk = "l4_div_ck",
  4232. .addr = omap44xx_dss_venc_addrs,
  4233. .user = OCP_USER_MPU,
  4234. };
  4235. static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
  4236. {
  4237. .pa_start = 0x48078000,
  4238. .pa_end = 0x48078fff,
  4239. .flags = ADDR_TYPE_RT
  4240. },
  4241. { }
  4242. };
  4243. /* l4_per -> elm */
  4244. static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
  4245. .master = &omap44xx_l4_per_hwmod,
  4246. .slave = &omap44xx_elm_hwmod,
  4247. .clk = "l4_div_ck",
  4248. .addr = omap44xx_elm_addrs,
  4249. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4250. };
  4251. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  4252. {
  4253. .pa_start = 0x4c000000,
  4254. .pa_end = 0x4c0000ff,
  4255. .flags = ADDR_TYPE_RT
  4256. },
  4257. { }
  4258. };
  4259. /* emif_fw -> emif1 */
  4260. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  4261. .master = &omap44xx_emif_fw_hwmod,
  4262. .slave = &omap44xx_emif1_hwmod,
  4263. .clk = "l3_div_ck",
  4264. .addr = omap44xx_emif1_addrs,
  4265. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4266. };
  4267. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  4268. {
  4269. .pa_start = 0x4d000000,
  4270. .pa_end = 0x4d0000ff,
  4271. .flags = ADDR_TYPE_RT
  4272. },
  4273. { }
  4274. };
  4275. /* emif_fw -> emif2 */
  4276. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  4277. .master = &omap44xx_emif_fw_hwmod,
  4278. .slave = &omap44xx_emif2_hwmod,
  4279. .clk = "l3_div_ck",
  4280. .addr = omap44xx_emif2_addrs,
  4281. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4282. };
  4283. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  4284. {
  4285. .pa_start = 0x4a10a000,
  4286. .pa_end = 0x4a10a1ff,
  4287. .flags = ADDR_TYPE_RT
  4288. },
  4289. { }
  4290. };
  4291. /* l4_cfg -> fdif */
  4292. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  4293. .master = &omap44xx_l4_cfg_hwmod,
  4294. .slave = &omap44xx_fdif_hwmod,
  4295. .clk = "l4_div_ck",
  4296. .addr = omap44xx_fdif_addrs,
  4297. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4298. };
  4299. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  4300. {
  4301. .pa_start = 0x4a310000,
  4302. .pa_end = 0x4a3101ff,
  4303. .flags = ADDR_TYPE_RT
  4304. },
  4305. { }
  4306. };
  4307. /* l4_wkup -> gpio1 */
  4308. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  4309. .master = &omap44xx_l4_wkup_hwmod,
  4310. .slave = &omap44xx_gpio1_hwmod,
  4311. .clk = "l4_wkup_clk_mux_ck",
  4312. .addr = omap44xx_gpio1_addrs,
  4313. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4314. };
  4315. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  4316. {
  4317. .pa_start = 0x48055000,
  4318. .pa_end = 0x480551ff,
  4319. .flags = ADDR_TYPE_RT
  4320. },
  4321. { }
  4322. };
  4323. /* l4_per -> gpio2 */
  4324. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  4325. .master = &omap44xx_l4_per_hwmod,
  4326. .slave = &omap44xx_gpio2_hwmod,
  4327. .clk = "l4_div_ck",
  4328. .addr = omap44xx_gpio2_addrs,
  4329. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4330. };
  4331. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  4332. {
  4333. .pa_start = 0x48057000,
  4334. .pa_end = 0x480571ff,
  4335. .flags = ADDR_TYPE_RT
  4336. },
  4337. { }
  4338. };
  4339. /* l4_per -> gpio3 */
  4340. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  4341. .master = &omap44xx_l4_per_hwmod,
  4342. .slave = &omap44xx_gpio3_hwmod,
  4343. .clk = "l4_div_ck",
  4344. .addr = omap44xx_gpio3_addrs,
  4345. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4346. };
  4347. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  4348. {
  4349. .pa_start = 0x48059000,
  4350. .pa_end = 0x480591ff,
  4351. .flags = ADDR_TYPE_RT
  4352. },
  4353. { }
  4354. };
  4355. /* l4_per -> gpio4 */
  4356. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  4357. .master = &omap44xx_l4_per_hwmod,
  4358. .slave = &omap44xx_gpio4_hwmod,
  4359. .clk = "l4_div_ck",
  4360. .addr = omap44xx_gpio4_addrs,
  4361. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4362. };
  4363. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  4364. {
  4365. .pa_start = 0x4805b000,
  4366. .pa_end = 0x4805b1ff,
  4367. .flags = ADDR_TYPE_RT
  4368. },
  4369. { }
  4370. };
  4371. /* l4_per -> gpio5 */
  4372. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  4373. .master = &omap44xx_l4_per_hwmod,
  4374. .slave = &omap44xx_gpio5_hwmod,
  4375. .clk = "l4_div_ck",
  4376. .addr = omap44xx_gpio5_addrs,
  4377. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4378. };
  4379. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  4380. {
  4381. .pa_start = 0x4805d000,
  4382. .pa_end = 0x4805d1ff,
  4383. .flags = ADDR_TYPE_RT
  4384. },
  4385. { }
  4386. };
  4387. /* l4_per -> gpio6 */
  4388. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  4389. .master = &omap44xx_l4_per_hwmod,
  4390. .slave = &omap44xx_gpio6_hwmod,
  4391. .clk = "l4_div_ck",
  4392. .addr = omap44xx_gpio6_addrs,
  4393. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4394. };
  4395. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  4396. {
  4397. .pa_start = 0x50000000,
  4398. .pa_end = 0x500003ff,
  4399. .flags = ADDR_TYPE_RT
  4400. },
  4401. { }
  4402. };
  4403. /* l3_main_2 -> gpmc */
  4404. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  4405. .master = &omap44xx_l3_main_2_hwmod,
  4406. .slave = &omap44xx_gpmc_hwmod,
  4407. .clk = "l3_div_ck",
  4408. .addr = omap44xx_gpmc_addrs,
  4409. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4410. };
  4411. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  4412. {
  4413. .pa_start = 0x56000000,
  4414. .pa_end = 0x5600ffff,
  4415. .flags = ADDR_TYPE_RT
  4416. },
  4417. { }
  4418. };
  4419. /* l3_main_2 -> gpu */
  4420. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  4421. .master = &omap44xx_l3_main_2_hwmod,
  4422. .slave = &omap44xx_gpu_hwmod,
  4423. .clk = "l3_div_ck",
  4424. .addr = omap44xx_gpu_addrs,
  4425. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4426. };
  4427. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  4428. {
  4429. .pa_start = 0x480b2000,
  4430. .pa_end = 0x480b201f,
  4431. .flags = ADDR_TYPE_RT
  4432. },
  4433. { }
  4434. };
  4435. /* l4_per -> hdq1w */
  4436. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  4437. .master = &omap44xx_l4_per_hwmod,
  4438. .slave = &omap44xx_hdq1w_hwmod,
  4439. .clk = "l4_div_ck",
  4440. .addr = omap44xx_hdq1w_addrs,
  4441. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4442. };
  4443. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  4444. {
  4445. .pa_start = 0x4a058000,
  4446. .pa_end = 0x4a05bfff,
  4447. .flags = ADDR_TYPE_RT
  4448. },
  4449. { }
  4450. };
  4451. /* l4_cfg -> hsi */
  4452. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  4453. .master = &omap44xx_l4_cfg_hwmod,
  4454. .slave = &omap44xx_hsi_hwmod,
  4455. .clk = "l4_div_ck",
  4456. .addr = omap44xx_hsi_addrs,
  4457. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4458. };
  4459. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  4460. {
  4461. .pa_start = 0x48070000,
  4462. .pa_end = 0x480700ff,
  4463. .flags = ADDR_TYPE_RT
  4464. },
  4465. { }
  4466. };
  4467. /* l4_per -> i2c1 */
  4468. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  4469. .master = &omap44xx_l4_per_hwmod,
  4470. .slave = &omap44xx_i2c1_hwmod,
  4471. .clk = "l4_div_ck",
  4472. .addr = omap44xx_i2c1_addrs,
  4473. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4474. };
  4475. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  4476. {
  4477. .pa_start = 0x48072000,
  4478. .pa_end = 0x480720ff,
  4479. .flags = ADDR_TYPE_RT
  4480. },
  4481. { }
  4482. };
  4483. /* l4_per -> i2c2 */
  4484. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  4485. .master = &omap44xx_l4_per_hwmod,
  4486. .slave = &omap44xx_i2c2_hwmod,
  4487. .clk = "l4_div_ck",
  4488. .addr = omap44xx_i2c2_addrs,
  4489. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4490. };
  4491. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  4492. {
  4493. .pa_start = 0x48060000,
  4494. .pa_end = 0x480600ff,
  4495. .flags = ADDR_TYPE_RT
  4496. },
  4497. { }
  4498. };
  4499. /* l4_per -> i2c3 */
  4500. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  4501. .master = &omap44xx_l4_per_hwmod,
  4502. .slave = &omap44xx_i2c3_hwmod,
  4503. .clk = "l4_div_ck",
  4504. .addr = omap44xx_i2c3_addrs,
  4505. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4506. };
  4507. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  4508. {
  4509. .pa_start = 0x48350000,
  4510. .pa_end = 0x483500ff,
  4511. .flags = ADDR_TYPE_RT
  4512. },
  4513. { }
  4514. };
  4515. /* l4_per -> i2c4 */
  4516. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  4517. .master = &omap44xx_l4_per_hwmod,
  4518. .slave = &omap44xx_i2c4_hwmod,
  4519. .clk = "l4_div_ck",
  4520. .addr = omap44xx_i2c4_addrs,
  4521. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4522. };
  4523. /* l3_main_2 -> ipu */
  4524. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  4525. .master = &omap44xx_l3_main_2_hwmod,
  4526. .slave = &omap44xx_ipu_hwmod,
  4527. .clk = "l3_div_ck",
  4528. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4529. };
  4530. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  4531. {
  4532. .pa_start = 0x52000000,
  4533. .pa_end = 0x520000ff,
  4534. .flags = ADDR_TYPE_RT
  4535. },
  4536. { }
  4537. };
  4538. /* l3_main_2 -> iss */
  4539. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  4540. .master = &omap44xx_l3_main_2_hwmod,
  4541. .slave = &omap44xx_iss_hwmod,
  4542. .clk = "l3_div_ck",
  4543. .addr = omap44xx_iss_addrs,
  4544. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4545. };
  4546. /* iva -> sl2if */
  4547. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = {
  4548. .master = &omap44xx_iva_hwmod,
  4549. .slave = &omap44xx_sl2if_hwmod,
  4550. .clk = "dpll_iva_m5x2_ck",
  4551. .user = OCP_USER_IVA,
  4552. };
  4553. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  4554. {
  4555. .pa_start = 0x5a000000,
  4556. .pa_end = 0x5a07ffff,
  4557. .flags = ADDR_TYPE_RT
  4558. },
  4559. { }
  4560. };
  4561. /* l3_main_2 -> iva */
  4562. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  4563. .master = &omap44xx_l3_main_2_hwmod,
  4564. .slave = &omap44xx_iva_hwmod,
  4565. .clk = "l3_div_ck",
  4566. .addr = omap44xx_iva_addrs,
  4567. .user = OCP_USER_MPU,
  4568. };
  4569. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  4570. {
  4571. .pa_start = 0x4a31c000,
  4572. .pa_end = 0x4a31c07f,
  4573. .flags = ADDR_TYPE_RT
  4574. },
  4575. { }
  4576. };
  4577. /* l4_wkup -> kbd */
  4578. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  4579. .master = &omap44xx_l4_wkup_hwmod,
  4580. .slave = &omap44xx_kbd_hwmod,
  4581. .clk = "l4_wkup_clk_mux_ck",
  4582. .addr = omap44xx_kbd_addrs,
  4583. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4584. };
  4585. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  4586. {
  4587. .pa_start = 0x4a0f4000,
  4588. .pa_end = 0x4a0f41ff,
  4589. .flags = ADDR_TYPE_RT
  4590. },
  4591. { }
  4592. };
  4593. /* l4_cfg -> mailbox */
  4594. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  4595. .master = &omap44xx_l4_cfg_hwmod,
  4596. .slave = &omap44xx_mailbox_hwmod,
  4597. .clk = "l4_div_ck",
  4598. .addr = omap44xx_mailbox_addrs,
  4599. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4600. };
  4601. static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
  4602. {
  4603. .pa_start = 0x40128000,
  4604. .pa_end = 0x401283ff,
  4605. .flags = ADDR_TYPE_RT
  4606. },
  4607. { }
  4608. };
  4609. /* l4_abe -> mcasp */
  4610. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
  4611. .master = &omap44xx_l4_abe_hwmod,
  4612. .slave = &omap44xx_mcasp_hwmod,
  4613. .clk = "ocp_abe_iclk",
  4614. .addr = omap44xx_mcasp_addrs,
  4615. .user = OCP_USER_MPU,
  4616. };
  4617. static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
  4618. {
  4619. .pa_start = 0x49028000,
  4620. .pa_end = 0x490283ff,
  4621. .flags = ADDR_TYPE_RT
  4622. },
  4623. { }
  4624. };
  4625. /* l4_abe -> mcasp (dma) */
  4626. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
  4627. .master = &omap44xx_l4_abe_hwmod,
  4628. .slave = &omap44xx_mcasp_hwmod,
  4629. .clk = "ocp_abe_iclk",
  4630. .addr = omap44xx_mcasp_dma_addrs,
  4631. .user = OCP_USER_SDMA,
  4632. };
  4633. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  4634. {
  4635. .name = "mpu",
  4636. .pa_start = 0x40122000,
  4637. .pa_end = 0x401220ff,
  4638. .flags = ADDR_TYPE_RT
  4639. },
  4640. { }
  4641. };
  4642. /* l4_abe -> mcbsp1 */
  4643. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  4644. .master = &omap44xx_l4_abe_hwmod,
  4645. .slave = &omap44xx_mcbsp1_hwmod,
  4646. .clk = "ocp_abe_iclk",
  4647. .addr = omap44xx_mcbsp1_addrs,
  4648. .user = OCP_USER_MPU,
  4649. };
  4650. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  4651. {
  4652. .name = "dma",
  4653. .pa_start = 0x49022000,
  4654. .pa_end = 0x490220ff,
  4655. .flags = ADDR_TYPE_RT
  4656. },
  4657. { }
  4658. };
  4659. /* l4_abe -> mcbsp1 (dma) */
  4660. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  4661. .master = &omap44xx_l4_abe_hwmod,
  4662. .slave = &omap44xx_mcbsp1_hwmod,
  4663. .clk = "ocp_abe_iclk",
  4664. .addr = omap44xx_mcbsp1_dma_addrs,
  4665. .user = OCP_USER_SDMA,
  4666. };
  4667. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  4668. {
  4669. .name = "mpu",
  4670. .pa_start = 0x40124000,
  4671. .pa_end = 0x401240ff,
  4672. .flags = ADDR_TYPE_RT
  4673. },
  4674. { }
  4675. };
  4676. /* l4_abe -> mcbsp2 */
  4677. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  4678. .master = &omap44xx_l4_abe_hwmod,
  4679. .slave = &omap44xx_mcbsp2_hwmod,
  4680. .clk = "ocp_abe_iclk",
  4681. .addr = omap44xx_mcbsp2_addrs,
  4682. .user = OCP_USER_MPU,
  4683. };
  4684. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  4685. {
  4686. .name = "dma",
  4687. .pa_start = 0x49024000,
  4688. .pa_end = 0x490240ff,
  4689. .flags = ADDR_TYPE_RT
  4690. },
  4691. { }
  4692. };
  4693. /* l4_abe -> mcbsp2 (dma) */
  4694. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  4695. .master = &omap44xx_l4_abe_hwmod,
  4696. .slave = &omap44xx_mcbsp2_hwmod,
  4697. .clk = "ocp_abe_iclk",
  4698. .addr = omap44xx_mcbsp2_dma_addrs,
  4699. .user = OCP_USER_SDMA,
  4700. };
  4701. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  4702. {
  4703. .name = "mpu",
  4704. .pa_start = 0x40126000,
  4705. .pa_end = 0x401260ff,
  4706. .flags = ADDR_TYPE_RT
  4707. },
  4708. { }
  4709. };
  4710. /* l4_abe -> mcbsp3 */
  4711. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  4712. .master = &omap44xx_l4_abe_hwmod,
  4713. .slave = &omap44xx_mcbsp3_hwmod,
  4714. .clk = "ocp_abe_iclk",
  4715. .addr = omap44xx_mcbsp3_addrs,
  4716. .user = OCP_USER_MPU,
  4717. };
  4718. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  4719. {
  4720. .name = "dma",
  4721. .pa_start = 0x49026000,
  4722. .pa_end = 0x490260ff,
  4723. .flags = ADDR_TYPE_RT
  4724. },
  4725. { }
  4726. };
  4727. /* l4_abe -> mcbsp3 (dma) */
  4728. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  4729. .master = &omap44xx_l4_abe_hwmod,
  4730. .slave = &omap44xx_mcbsp3_hwmod,
  4731. .clk = "ocp_abe_iclk",
  4732. .addr = omap44xx_mcbsp3_dma_addrs,
  4733. .user = OCP_USER_SDMA,
  4734. };
  4735. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  4736. {
  4737. .pa_start = 0x48096000,
  4738. .pa_end = 0x480960ff,
  4739. .flags = ADDR_TYPE_RT
  4740. },
  4741. { }
  4742. };
  4743. /* l4_per -> mcbsp4 */
  4744. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  4745. .master = &omap44xx_l4_per_hwmod,
  4746. .slave = &omap44xx_mcbsp4_hwmod,
  4747. .clk = "l4_div_ck",
  4748. .addr = omap44xx_mcbsp4_addrs,
  4749. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4750. };
  4751. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  4752. {
  4753. .name = "mpu",
  4754. .pa_start = 0x40132000,
  4755. .pa_end = 0x4013207f,
  4756. .flags = ADDR_TYPE_RT
  4757. },
  4758. { }
  4759. };
  4760. /* l4_abe -> mcpdm */
  4761. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  4762. .master = &omap44xx_l4_abe_hwmod,
  4763. .slave = &omap44xx_mcpdm_hwmod,
  4764. .clk = "ocp_abe_iclk",
  4765. .addr = omap44xx_mcpdm_addrs,
  4766. .user = OCP_USER_MPU,
  4767. };
  4768. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  4769. {
  4770. .name = "dma",
  4771. .pa_start = 0x49032000,
  4772. .pa_end = 0x4903207f,
  4773. .flags = ADDR_TYPE_RT
  4774. },
  4775. { }
  4776. };
  4777. /* l4_abe -> mcpdm (dma) */
  4778. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  4779. .master = &omap44xx_l4_abe_hwmod,
  4780. .slave = &omap44xx_mcpdm_hwmod,
  4781. .clk = "ocp_abe_iclk",
  4782. .addr = omap44xx_mcpdm_dma_addrs,
  4783. .user = OCP_USER_SDMA,
  4784. };
  4785. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  4786. {
  4787. .pa_start = 0x48098000,
  4788. .pa_end = 0x480981ff,
  4789. .flags = ADDR_TYPE_RT
  4790. },
  4791. { }
  4792. };
  4793. /* l4_per -> mcspi1 */
  4794. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  4795. .master = &omap44xx_l4_per_hwmod,
  4796. .slave = &omap44xx_mcspi1_hwmod,
  4797. .clk = "l4_div_ck",
  4798. .addr = omap44xx_mcspi1_addrs,
  4799. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4800. };
  4801. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  4802. {
  4803. .pa_start = 0x4809a000,
  4804. .pa_end = 0x4809a1ff,
  4805. .flags = ADDR_TYPE_RT
  4806. },
  4807. { }
  4808. };
  4809. /* l4_per -> mcspi2 */
  4810. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  4811. .master = &omap44xx_l4_per_hwmod,
  4812. .slave = &omap44xx_mcspi2_hwmod,
  4813. .clk = "l4_div_ck",
  4814. .addr = omap44xx_mcspi2_addrs,
  4815. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4816. };
  4817. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  4818. {
  4819. .pa_start = 0x480b8000,
  4820. .pa_end = 0x480b81ff,
  4821. .flags = ADDR_TYPE_RT
  4822. },
  4823. { }
  4824. };
  4825. /* l4_per -> mcspi3 */
  4826. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  4827. .master = &omap44xx_l4_per_hwmod,
  4828. .slave = &omap44xx_mcspi3_hwmod,
  4829. .clk = "l4_div_ck",
  4830. .addr = omap44xx_mcspi3_addrs,
  4831. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4832. };
  4833. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  4834. {
  4835. .pa_start = 0x480ba000,
  4836. .pa_end = 0x480ba1ff,
  4837. .flags = ADDR_TYPE_RT
  4838. },
  4839. { }
  4840. };
  4841. /* l4_per -> mcspi4 */
  4842. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  4843. .master = &omap44xx_l4_per_hwmod,
  4844. .slave = &omap44xx_mcspi4_hwmod,
  4845. .clk = "l4_div_ck",
  4846. .addr = omap44xx_mcspi4_addrs,
  4847. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4848. };
  4849. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  4850. {
  4851. .pa_start = 0x4809c000,
  4852. .pa_end = 0x4809c3ff,
  4853. .flags = ADDR_TYPE_RT
  4854. },
  4855. { }
  4856. };
  4857. /* l4_per -> mmc1 */
  4858. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  4859. .master = &omap44xx_l4_per_hwmod,
  4860. .slave = &omap44xx_mmc1_hwmod,
  4861. .clk = "l4_div_ck",
  4862. .addr = omap44xx_mmc1_addrs,
  4863. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4864. };
  4865. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  4866. {
  4867. .pa_start = 0x480b4000,
  4868. .pa_end = 0x480b43ff,
  4869. .flags = ADDR_TYPE_RT
  4870. },
  4871. { }
  4872. };
  4873. /* l4_per -> mmc2 */
  4874. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  4875. .master = &omap44xx_l4_per_hwmod,
  4876. .slave = &omap44xx_mmc2_hwmod,
  4877. .clk = "l4_div_ck",
  4878. .addr = omap44xx_mmc2_addrs,
  4879. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4880. };
  4881. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  4882. {
  4883. .pa_start = 0x480ad000,
  4884. .pa_end = 0x480ad3ff,
  4885. .flags = ADDR_TYPE_RT
  4886. },
  4887. { }
  4888. };
  4889. /* l4_per -> mmc3 */
  4890. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  4891. .master = &omap44xx_l4_per_hwmod,
  4892. .slave = &omap44xx_mmc3_hwmod,
  4893. .clk = "l4_div_ck",
  4894. .addr = omap44xx_mmc3_addrs,
  4895. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4896. };
  4897. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  4898. {
  4899. .pa_start = 0x480d1000,
  4900. .pa_end = 0x480d13ff,
  4901. .flags = ADDR_TYPE_RT
  4902. },
  4903. { }
  4904. };
  4905. /* l4_per -> mmc4 */
  4906. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  4907. .master = &omap44xx_l4_per_hwmod,
  4908. .slave = &omap44xx_mmc4_hwmod,
  4909. .clk = "l4_div_ck",
  4910. .addr = omap44xx_mmc4_addrs,
  4911. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4912. };
  4913. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  4914. {
  4915. .pa_start = 0x480d5000,
  4916. .pa_end = 0x480d53ff,
  4917. .flags = ADDR_TYPE_RT
  4918. },
  4919. { }
  4920. };
  4921. /* l4_per -> mmc5 */
  4922. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  4923. .master = &omap44xx_l4_per_hwmod,
  4924. .slave = &omap44xx_mmc5_hwmod,
  4925. .clk = "l4_div_ck",
  4926. .addr = omap44xx_mmc5_addrs,
  4927. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4928. };
  4929. /* l3_main_2 -> ocmc_ram */
  4930. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
  4931. .master = &omap44xx_l3_main_2_hwmod,
  4932. .slave = &omap44xx_ocmc_ram_hwmod,
  4933. .clk = "l3_div_ck",
  4934. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4935. };
  4936. static struct omap_hwmod_addr_space omap44xx_ocp2scp_usb_phy_addrs[] = {
  4937. {
  4938. .pa_start = 0x4a0ad000,
  4939. .pa_end = 0x4a0ad01f,
  4940. .flags = ADDR_TYPE_RT
  4941. },
  4942. { }
  4943. };
  4944. /* l4_cfg -> ocp2scp_usb_phy */
  4945. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
  4946. .master = &omap44xx_l4_cfg_hwmod,
  4947. .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
  4948. .clk = "l4_div_ck",
  4949. .addr = omap44xx_ocp2scp_usb_phy_addrs,
  4950. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4951. };
  4952. static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
  4953. {
  4954. .pa_start = 0x48243000,
  4955. .pa_end = 0x48243fff,
  4956. .flags = ADDR_TYPE_RT
  4957. },
  4958. { }
  4959. };
  4960. /* mpu_private -> prcm_mpu */
  4961. static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
  4962. .master = &omap44xx_mpu_private_hwmod,
  4963. .slave = &omap44xx_prcm_mpu_hwmod,
  4964. .clk = "l3_div_ck",
  4965. .addr = omap44xx_prcm_mpu_addrs,
  4966. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4967. };
  4968. static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
  4969. {
  4970. .pa_start = 0x4a004000,
  4971. .pa_end = 0x4a004fff,
  4972. .flags = ADDR_TYPE_RT
  4973. },
  4974. { }
  4975. };
  4976. /* l4_wkup -> cm_core_aon */
  4977. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
  4978. .master = &omap44xx_l4_wkup_hwmod,
  4979. .slave = &omap44xx_cm_core_aon_hwmod,
  4980. .clk = "l4_wkup_clk_mux_ck",
  4981. .addr = omap44xx_cm_core_aon_addrs,
  4982. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4983. };
  4984. static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
  4985. {
  4986. .pa_start = 0x4a008000,
  4987. .pa_end = 0x4a009fff,
  4988. .flags = ADDR_TYPE_RT
  4989. },
  4990. { }
  4991. };
  4992. /* l4_cfg -> cm_core */
  4993. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
  4994. .master = &omap44xx_l4_cfg_hwmod,
  4995. .slave = &omap44xx_cm_core_hwmod,
  4996. .clk = "l4_div_ck",
  4997. .addr = omap44xx_cm_core_addrs,
  4998. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4999. };
  5000. static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
  5001. {
  5002. .pa_start = 0x4a306000,
  5003. .pa_end = 0x4a307fff,
  5004. .flags = ADDR_TYPE_RT
  5005. },
  5006. { }
  5007. };
  5008. /* l4_wkup -> prm */
  5009. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
  5010. .master = &omap44xx_l4_wkup_hwmod,
  5011. .slave = &omap44xx_prm_hwmod,
  5012. .clk = "l4_wkup_clk_mux_ck",
  5013. .addr = omap44xx_prm_addrs,
  5014. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5015. };
  5016. static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
  5017. {
  5018. .pa_start = 0x4a30a000,
  5019. .pa_end = 0x4a30a7ff,
  5020. .flags = ADDR_TYPE_RT
  5021. },
  5022. { }
  5023. };
  5024. /* l4_wkup -> scrm */
  5025. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
  5026. .master = &omap44xx_l4_wkup_hwmod,
  5027. .slave = &omap44xx_scrm_hwmod,
  5028. .clk = "l4_wkup_clk_mux_ck",
  5029. .addr = omap44xx_scrm_addrs,
  5030. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5031. };
  5032. /* l3_main_2 -> sl2if */
  5033. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = {
  5034. .master = &omap44xx_l3_main_2_hwmod,
  5035. .slave = &omap44xx_sl2if_hwmod,
  5036. .clk = "l3_div_ck",
  5037. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5038. };
  5039. static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
  5040. {
  5041. .pa_start = 0x4012c000,
  5042. .pa_end = 0x4012c3ff,
  5043. .flags = ADDR_TYPE_RT
  5044. },
  5045. { }
  5046. };
  5047. /* l4_abe -> slimbus1 */
  5048. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
  5049. .master = &omap44xx_l4_abe_hwmod,
  5050. .slave = &omap44xx_slimbus1_hwmod,
  5051. .clk = "ocp_abe_iclk",
  5052. .addr = omap44xx_slimbus1_addrs,
  5053. .user = OCP_USER_MPU,
  5054. };
  5055. static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
  5056. {
  5057. .pa_start = 0x4902c000,
  5058. .pa_end = 0x4902c3ff,
  5059. .flags = ADDR_TYPE_RT
  5060. },
  5061. { }
  5062. };
  5063. /* l4_abe -> slimbus1 (dma) */
  5064. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
  5065. .master = &omap44xx_l4_abe_hwmod,
  5066. .slave = &omap44xx_slimbus1_hwmod,
  5067. .clk = "ocp_abe_iclk",
  5068. .addr = omap44xx_slimbus1_dma_addrs,
  5069. .user = OCP_USER_SDMA,
  5070. };
  5071. static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
  5072. {
  5073. .pa_start = 0x48076000,
  5074. .pa_end = 0x480763ff,
  5075. .flags = ADDR_TYPE_RT
  5076. },
  5077. { }
  5078. };
  5079. /* l4_per -> slimbus2 */
  5080. static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
  5081. .master = &omap44xx_l4_per_hwmod,
  5082. .slave = &omap44xx_slimbus2_hwmod,
  5083. .clk = "l4_div_ck",
  5084. .addr = omap44xx_slimbus2_addrs,
  5085. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5086. };
  5087. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  5088. {
  5089. .pa_start = 0x4a0dd000,
  5090. .pa_end = 0x4a0dd03f,
  5091. .flags = ADDR_TYPE_RT
  5092. },
  5093. { }
  5094. };
  5095. /* l4_cfg -> smartreflex_core */
  5096. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  5097. .master = &omap44xx_l4_cfg_hwmod,
  5098. .slave = &omap44xx_smartreflex_core_hwmod,
  5099. .clk = "l4_div_ck",
  5100. .addr = omap44xx_smartreflex_core_addrs,
  5101. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5102. };
  5103. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  5104. {
  5105. .pa_start = 0x4a0db000,
  5106. .pa_end = 0x4a0db03f,
  5107. .flags = ADDR_TYPE_RT
  5108. },
  5109. { }
  5110. };
  5111. /* l4_cfg -> smartreflex_iva */
  5112. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  5113. .master = &omap44xx_l4_cfg_hwmod,
  5114. .slave = &omap44xx_smartreflex_iva_hwmod,
  5115. .clk = "l4_div_ck",
  5116. .addr = omap44xx_smartreflex_iva_addrs,
  5117. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5118. };
  5119. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  5120. {
  5121. .pa_start = 0x4a0d9000,
  5122. .pa_end = 0x4a0d903f,
  5123. .flags = ADDR_TYPE_RT
  5124. },
  5125. { }
  5126. };
  5127. /* l4_cfg -> smartreflex_mpu */
  5128. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  5129. .master = &omap44xx_l4_cfg_hwmod,
  5130. .slave = &omap44xx_smartreflex_mpu_hwmod,
  5131. .clk = "l4_div_ck",
  5132. .addr = omap44xx_smartreflex_mpu_addrs,
  5133. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5134. };
  5135. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  5136. {
  5137. .pa_start = 0x4a0f6000,
  5138. .pa_end = 0x4a0f6fff,
  5139. .flags = ADDR_TYPE_RT
  5140. },
  5141. { }
  5142. };
  5143. /* l4_cfg -> spinlock */
  5144. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  5145. .master = &omap44xx_l4_cfg_hwmod,
  5146. .slave = &omap44xx_spinlock_hwmod,
  5147. .clk = "l4_div_ck",
  5148. .addr = omap44xx_spinlock_addrs,
  5149. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5150. };
  5151. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  5152. {
  5153. .pa_start = 0x4a318000,
  5154. .pa_end = 0x4a31807f,
  5155. .flags = ADDR_TYPE_RT
  5156. },
  5157. { }
  5158. };
  5159. /* l4_wkup -> timer1 */
  5160. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  5161. .master = &omap44xx_l4_wkup_hwmod,
  5162. .slave = &omap44xx_timer1_hwmod,
  5163. .clk = "l4_wkup_clk_mux_ck",
  5164. .addr = omap44xx_timer1_addrs,
  5165. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5166. };
  5167. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  5168. {
  5169. .pa_start = 0x48032000,
  5170. .pa_end = 0x4803207f,
  5171. .flags = ADDR_TYPE_RT
  5172. },
  5173. { }
  5174. };
  5175. /* l4_per -> timer2 */
  5176. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  5177. .master = &omap44xx_l4_per_hwmod,
  5178. .slave = &omap44xx_timer2_hwmod,
  5179. .clk = "l4_div_ck",
  5180. .addr = omap44xx_timer2_addrs,
  5181. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5182. };
  5183. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  5184. {
  5185. .pa_start = 0x48034000,
  5186. .pa_end = 0x4803407f,
  5187. .flags = ADDR_TYPE_RT
  5188. },
  5189. { }
  5190. };
  5191. /* l4_per -> timer3 */
  5192. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  5193. .master = &omap44xx_l4_per_hwmod,
  5194. .slave = &omap44xx_timer3_hwmod,
  5195. .clk = "l4_div_ck",
  5196. .addr = omap44xx_timer3_addrs,
  5197. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5198. };
  5199. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  5200. {
  5201. .pa_start = 0x48036000,
  5202. .pa_end = 0x4803607f,
  5203. .flags = ADDR_TYPE_RT
  5204. },
  5205. { }
  5206. };
  5207. /* l4_per -> timer4 */
  5208. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  5209. .master = &omap44xx_l4_per_hwmod,
  5210. .slave = &omap44xx_timer4_hwmod,
  5211. .clk = "l4_div_ck",
  5212. .addr = omap44xx_timer4_addrs,
  5213. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5214. };
  5215. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  5216. {
  5217. .pa_start = 0x40138000,
  5218. .pa_end = 0x4013807f,
  5219. .flags = ADDR_TYPE_RT
  5220. },
  5221. { }
  5222. };
  5223. /* l4_abe -> timer5 */
  5224. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  5225. .master = &omap44xx_l4_abe_hwmod,
  5226. .slave = &omap44xx_timer5_hwmod,
  5227. .clk = "ocp_abe_iclk",
  5228. .addr = omap44xx_timer5_addrs,
  5229. .user = OCP_USER_MPU,
  5230. };
  5231. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  5232. {
  5233. .pa_start = 0x49038000,
  5234. .pa_end = 0x4903807f,
  5235. .flags = ADDR_TYPE_RT
  5236. },
  5237. { }
  5238. };
  5239. /* l4_abe -> timer5 (dma) */
  5240. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  5241. .master = &omap44xx_l4_abe_hwmod,
  5242. .slave = &omap44xx_timer5_hwmod,
  5243. .clk = "ocp_abe_iclk",
  5244. .addr = omap44xx_timer5_dma_addrs,
  5245. .user = OCP_USER_SDMA,
  5246. };
  5247. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  5248. {
  5249. .pa_start = 0x4013a000,
  5250. .pa_end = 0x4013a07f,
  5251. .flags = ADDR_TYPE_RT
  5252. },
  5253. { }
  5254. };
  5255. /* l4_abe -> timer6 */
  5256. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  5257. .master = &omap44xx_l4_abe_hwmod,
  5258. .slave = &omap44xx_timer6_hwmod,
  5259. .clk = "ocp_abe_iclk",
  5260. .addr = omap44xx_timer6_addrs,
  5261. .user = OCP_USER_MPU,
  5262. };
  5263. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  5264. {
  5265. .pa_start = 0x4903a000,
  5266. .pa_end = 0x4903a07f,
  5267. .flags = ADDR_TYPE_RT
  5268. },
  5269. { }
  5270. };
  5271. /* l4_abe -> timer6 (dma) */
  5272. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  5273. .master = &omap44xx_l4_abe_hwmod,
  5274. .slave = &omap44xx_timer6_hwmod,
  5275. .clk = "ocp_abe_iclk",
  5276. .addr = omap44xx_timer6_dma_addrs,
  5277. .user = OCP_USER_SDMA,
  5278. };
  5279. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  5280. {
  5281. .pa_start = 0x4013c000,
  5282. .pa_end = 0x4013c07f,
  5283. .flags = ADDR_TYPE_RT
  5284. },
  5285. { }
  5286. };
  5287. /* l4_abe -> timer7 */
  5288. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  5289. .master = &omap44xx_l4_abe_hwmod,
  5290. .slave = &omap44xx_timer7_hwmod,
  5291. .clk = "ocp_abe_iclk",
  5292. .addr = omap44xx_timer7_addrs,
  5293. .user = OCP_USER_MPU,
  5294. };
  5295. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  5296. {
  5297. .pa_start = 0x4903c000,
  5298. .pa_end = 0x4903c07f,
  5299. .flags = ADDR_TYPE_RT
  5300. },
  5301. { }
  5302. };
  5303. /* l4_abe -> timer7 (dma) */
  5304. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  5305. .master = &omap44xx_l4_abe_hwmod,
  5306. .slave = &omap44xx_timer7_hwmod,
  5307. .clk = "ocp_abe_iclk",
  5308. .addr = omap44xx_timer7_dma_addrs,
  5309. .user = OCP_USER_SDMA,
  5310. };
  5311. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  5312. {
  5313. .pa_start = 0x4013e000,
  5314. .pa_end = 0x4013e07f,
  5315. .flags = ADDR_TYPE_RT
  5316. },
  5317. { }
  5318. };
  5319. /* l4_abe -> timer8 */
  5320. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  5321. .master = &omap44xx_l4_abe_hwmod,
  5322. .slave = &omap44xx_timer8_hwmod,
  5323. .clk = "ocp_abe_iclk",
  5324. .addr = omap44xx_timer8_addrs,
  5325. .user = OCP_USER_MPU,
  5326. };
  5327. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  5328. {
  5329. .pa_start = 0x4903e000,
  5330. .pa_end = 0x4903e07f,
  5331. .flags = ADDR_TYPE_RT
  5332. },
  5333. { }
  5334. };
  5335. /* l4_abe -> timer8 (dma) */
  5336. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  5337. .master = &omap44xx_l4_abe_hwmod,
  5338. .slave = &omap44xx_timer8_hwmod,
  5339. .clk = "ocp_abe_iclk",
  5340. .addr = omap44xx_timer8_dma_addrs,
  5341. .user = OCP_USER_SDMA,
  5342. };
  5343. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  5344. {
  5345. .pa_start = 0x4803e000,
  5346. .pa_end = 0x4803e07f,
  5347. .flags = ADDR_TYPE_RT
  5348. },
  5349. { }
  5350. };
  5351. /* l4_per -> timer9 */
  5352. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  5353. .master = &omap44xx_l4_per_hwmod,
  5354. .slave = &omap44xx_timer9_hwmod,
  5355. .clk = "l4_div_ck",
  5356. .addr = omap44xx_timer9_addrs,
  5357. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5358. };
  5359. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  5360. {
  5361. .pa_start = 0x48086000,
  5362. .pa_end = 0x4808607f,
  5363. .flags = ADDR_TYPE_RT
  5364. },
  5365. { }
  5366. };
  5367. /* l4_per -> timer10 */
  5368. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  5369. .master = &omap44xx_l4_per_hwmod,
  5370. .slave = &omap44xx_timer10_hwmod,
  5371. .clk = "l4_div_ck",
  5372. .addr = omap44xx_timer10_addrs,
  5373. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5374. };
  5375. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  5376. {
  5377. .pa_start = 0x48088000,
  5378. .pa_end = 0x4808807f,
  5379. .flags = ADDR_TYPE_RT
  5380. },
  5381. { }
  5382. };
  5383. /* l4_per -> timer11 */
  5384. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  5385. .master = &omap44xx_l4_per_hwmod,
  5386. .slave = &omap44xx_timer11_hwmod,
  5387. .clk = "l4_div_ck",
  5388. .addr = omap44xx_timer11_addrs,
  5389. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5390. };
  5391. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  5392. {
  5393. .pa_start = 0x4806a000,
  5394. .pa_end = 0x4806a0ff,
  5395. .flags = ADDR_TYPE_RT
  5396. },
  5397. { }
  5398. };
  5399. /* l4_per -> uart1 */
  5400. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  5401. .master = &omap44xx_l4_per_hwmod,
  5402. .slave = &omap44xx_uart1_hwmod,
  5403. .clk = "l4_div_ck",
  5404. .addr = omap44xx_uart1_addrs,
  5405. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5406. };
  5407. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  5408. {
  5409. .pa_start = 0x4806c000,
  5410. .pa_end = 0x4806c0ff,
  5411. .flags = ADDR_TYPE_RT
  5412. },
  5413. { }
  5414. };
  5415. /* l4_per -> uart2 */
  5416. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  5417. .master = &omap44xx_l4_per_hwmod,
  5418. .slave = &omap44xx_uart2_hwmod,
  5419. .clk = "l4_div_ck",
  5420. .addr = omap44xx_uart2_addrs,
  5421. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5422. };
  5423. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  5424. {
  5425. .pa_start = 0x48020000,
  5426. .pa_end = 0x480200ff,
  5427. .flags = ADDR_TYPE_RT
  5428. },
  5429. { }
  5430. };
  5431. /* l4_per -> uart3 */
  5432. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  5433. .master = &omap44xx_l4_per_hwmod,
  5434. .slave = &omap44xx_uart3_hwmod,
  5435. .clk = "l4_div_ck",
  5436. .addr = omap44xx_uart3_addrs,
  5437. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5438. };
  5439. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  5440. {
  5441. .pa_start = 0x4806e000,
  5442. .pa_end = 0x4806e0ff,
  5443. .flags = ADDR_TYPE_RT
  5444. },
  5445. { }
  5446. };
  5447. /* l4_per -> uart4 */
  5448. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  5449. .master = &omap44xx_l4_per_hwmod,
  5450. .slave = &omap44xx_uart4_hwmod,
  5451. .clk = "l4_div_ck",
  5452. .addr = omap44xx_uart4_addrs,
  5453. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5454. };
  5455. static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
  5456. {
  5457. .pa_start = 0x4a0a9000,
  5458. .pa_end = 0x4a0a93ff,
  5459. .flags = ADDR_TYPE_RT
  5460. },
  5461. { }
  5462. };
  5463. /* l4_cfg -> usb_host_fs */
  5464. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = {
  5465. .master = &omap44xx_l4_cfg_hwmod,
  5466. .slave = &omap44xx_usb_host_fs_hwmod,
  5467. .clk = "l4_div_ck",
  5468. .addr = omap44xx_usb_host_fs_addrs,
  5469. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5470. };
  5471. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  5472. {
  5473. .name = "uhh",
  5474. .pa_start = 0x4a064000,
  5475. .pa_end = 0x4a0647ff,
  5476. .flags = ADDR_TYPE_RT
  5477. },
  5478. {
  5479. .name = "ohci",
  5480. .pa_start = 0x4a064800,
  5481. .pa_end = 0x4a064bff,
  5482. },
  5483. {
  5484. .name = "ehci",
  5485. .pa_start = 0x4a064c00,
  5486. .pa_end = 0x4a064fff,
  5487. },
  5488. {}
  5489. };
  5490. /* l4_cfg -> usb_host_hs */
  5491. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  5492. .master = &omap44xx_l4_cfg_hwmod,
  5493. .slave = &omap44xx_usb_host_hs_hwmod,
  5494. .clk = "l4_div_ck",
  5495. .addr = omap44xx_usb_host_hs_addrs,
  5496. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5497. };
  5498. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  5499. {
  5500. .pa_start = 0x4a0ab000,
  5501. .pa_end = 0x4a0ab7ff,
  5502. .flags = ADDR_TYPE_RT
  5503. },
  5504. { }
  5505. };
  5506. /* l4_cfg -> usb_otg_hs */
  5507. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  5508. .master = &omap44xx_l4_cfg_hwmod,
  5509. .slave = &omap44xx_usb_otg_hs_hwmod,
  5510. .clk = "l4_div_ck",
  5511. .addr = omap44xx_usb_otg_hs_addrs,
  5512. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5513. };
  5514. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  5515. {
  5516. .name = "tll",
  5517. .pa_start = 0x4a062000,
  5518. .pa_end = 0x4a063fff,
  5519. .flags = ADDR_TYPE_RT
  5520. },
  5521. {}
  5522. };
  5523. /* l4_cfg -> usb_tll_hs */
  5524. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  5525. .master = &omap44xx_l4_cfg_hwmod,
  5526. .slave = &omap44xx_usb_tll_hs_hwmod,
  5527. .clk = "l4_div_ck",
  5528. .addr = omap44xx_usb_tll_hs_addrs,
  5529. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5530. };
  5531. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  5532. {
  5533. .pa_start = 0x4a314000,
  5534. .pa_end = 0x4a31407f,
  5535. .flags = ADDR_TYPE_RT
  5536. },
  5537. { }
  5538. };
  5539. /* l4_wkup -> wd_timer2 */
  5540. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  5541. .master = &omap44xx_l4_wkup_hwmod,
  5542. .slave = &omap44xx_wd_timer2_hwmod,
  5543. .clk = "l4_wkup_clk_mux_ck",
  5544. .addr = omap44xx_wd_timer2_addrs,
  5545. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5546. };
  5547. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  5548. {
  5549. .pa_start = 0x40130000,
  5550. .pa_end = 0x4013007f,
  5551. .flags = ADDR_TYPE_RT
  5552. },
  5553. { }
  5554. };
  5555. /* l4_abe -> wd_timer3 */
  5556. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  5557. .master = &omap44xx_l4_abe_hwmod,
  5558. .slave = &omap44xx_wd_timer3_hwmod,
  5559. .clk = "ocp_abe_iclk",
  5560. .addr = omap44xx_wd_timer3_addrs,
  5561. .user = OCP_USER_MPU,
  5562. };
  5563. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  5564. {
  5565. .pa_start = 0x49030000,
  5566. .pa_end = 0x4903007f,
  5567. .flags = ADDR_TYPE_RT
  5568. },
  5569. { }
  5570. };
  5571. /* l4_abe -> wd_timer3 (dma) */
  5572. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  5573. .master = &omap44xx_l4_abe_hwmod,
  5574. .slave = &omap44xx_wd_timer3_hwmod,
  5575. .clk = "ocp_abe_iclk",
  5576. .addr = omap44xx_wd_timer3_dma_addrs,
  5577. .user = OCP_USER_SDMA,
  5578. };
  5579. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  5580. &omap44xx_c2c__c2c_target_fw,
  5581. &omap44xx_l4_cfg__c2c_target_fw,
  5582. &omap44xx_l3_main_1__dmm,
  5583. &omap44xx_mpu__dmm,
  5584. &omap44xx_c2c__emif_fw,
  5585. &omap44xx_dmm__emif_fw,
  5586. &omap44xx_l4_cfg__emif_fw,
  5587. &omap44xx_iva__l3_instr,
  5588. &omap44xx_l3_main_3__l3_instr,
  5589. &omap44xx_ocp_wp_noc__l3_instr,
  5590. &omap44xx_dsp__l3_main_1,
  5591. &omap44xx_dss__l3_main_1,
  5592. &omap44xx_l3_main_2__l3_main_1,
  5593. &omap44xx_l4_cfg__l3_main_1,
  5594. &omap44xx_mmc1__l3_main_1,
  5595. &omap44xx_mmc2__l3_main_1,
  5596. &omap44xx_mpu__l3_main_1,
  5597. &omap44xx_c2c_target_fw__l3_main_2,
  5598. &omap44xx_debugss__l3_main_2,
  5599. &omap44xx_dma_system__l3_main_2,
  5600. &omap44xx_fdif__l3_main_2,
  5601. &omap44xx_gpu__l3_main_2,
  5602. &omap44xx_hsi__l3_main_2,
  5603. &omap44xx_ipu__l3_main_2,
  5604. &omap44xx_iss__l3_main_2,
  5605. &omap44xx_iva__l3_main_2,
  5606. &omap44xx_l3_main_1__l3_main_2,
  5607. &omap44xx_l4_cfg__l3_main_2,
  5608. /* &omap44xx_usb_host_fs__l3_main_2, */
  5609. &omap44xx_usb_host_hs__l3_main_2,
  5610. &omap44xx_usb_otg_hs__l3_main_2,
  5611. &omap44xx_l3_main_1__l3_main_3,
  5612. &omap44xx_l3_main_2__l3_main_3,
  5613. &omap44xx_l4_cfg__l3_main_3,
  5614. &omap44xx_aess__l4_abe,
  5615. &omap44xx_dsp__l4_abe,
  5616. &omap44xx_l3_main_1__l4_abe,
  5617. &omap44xx_mpu__l4_abe,
  5618. &omap44xx_l3_main_1__l4_cfg,
  5619. &omap44xx_l3_main_2__l4_per,
  5620. &omap44xx_l4_cfg__l4_wkup,
  5621. &omap44xx_mpu__mpu_private,
  5622. &omap44xx_l4_cfg__ocp_wp_noc,
  5623. &omap44xx_l4_abe__aess,
  5624. &omap44xx_l4_abe__aess_dma,
  5625. &omap44xx_l3_main_2__c2c,
  5626. &omap44xx_l4_wkup__counter_32k,
  5627. &omap44xx_l4_cfg__ctrl_module_core,
  5628. &omap44xx_l4_cfg__ctrl_module_pad_core,
  5629. &omap44xx_l4_wkup__ctrl_module_wkup,
  5630. &omap44xx_l4_wkup__ctrl_module_pad_wkup,
  5631. &omap44xx_l3_instr__debugss,
  5632. &omap44xx_l4_cfg__dma_system,
  5633. &omap44xx_l4_abe__dmic,
  5634. &omap44xx_l4_abe__dmic_dma,
  5635. &omap44xx_dsp__iva,
  5636. /* &omap44xx_dsp__sl2if, */
  5637. &omap44xx_l4_cfg__dsp,
  5638. &omap44xx_l3_main_2__dss,
  5639. &omap44xx_l4_per__dss,
  5640. &omap44xx_l3_main_2__dss_dispc,
  5641. &omap44xx_l4_per__dss_dispc,
  5642. &omap44xx_l3_main_2__dss_dsi1,
  5643. &omap44xx_l4_per__dss_dsi1,
  5644. &omap44xx_l3_main_2__dss_dsi2,
  5645. &omap44xx_l4_per__dss_dsi2,
  5646. &omap44xx_l3_main_2__dss_hdmi,
  5647. &omap44xx_l4_per__dss_hdmi,
  5648. &omap44xx_l3_main_2__dss_rfbi,
  5649. &omap44xx_l4_per__dss_rfbi,
  5650. &omap44xx_l3_main_2__dss_venc,
  5651. &omap44xx_l4_per__dss_venc,
  5652. &omap44xx_l4_per__elm,
  5653. &omap44xx_emif_fw__emif1,
  5654. &omap44xx_emif_fw__emif2,
  5655. &omap44xx_l4_cfg__fdif,
  5656. &omap44xx_l4_wkup__gpio1,
  5657. &omap44xx_l4_per__gpio2,
  5658. &omap44xx_l4_per__gpio3,
  5659. &omap44xx_l4_per__gpio4,
  5660. &omap44xx_l4_per__gpio5,
  5661. &omap44xx_l4_per__gpio6,
  5662. &omap44xx_l3_main_2__gpmc,
  5663. &omap44xx_l3_main_2__gpu,
  5664. &omap44xx_l4_per__hdq1w,
  5665. &omap44xx_l4_cfg__hsi,
  5666. &omap44xx_l4_per__i2c1,
  5667. &omap44xx_l4_per__i2c2,
  5668. &omap44xx_l4_per__i2c3,
  5669. &omap44xx_l4_per__i2c4,
  5670. &omap44xx_l3_main_2__ipu,
  5671. &omap44xx_l3_main_2__iss,
  5672. /* &omap44xx_iva__sl2if, */
  5673. &omap44xx_l3_main_2__iva,
  5674. &omap44xx_l4_wkup__kbd,
  5675. &omap44xx_l4_cfg__mailbox,
  5676. &omap44xx_l4_abe__mcasp,
  5677. &omap44xx_l4_abe__mcasp_dma,
  5678. &omap44xx_l4_abe__mcbsp1,
  5679. &omap44xx_l4_abe__mcbsp1_dma,
  5680. &omap44xx_l4_abe__mcbsp2,
  5681. &omap44xx_l4_abe__mcbsp2_dma,
  5682. &omap44xx_l4_abe__mcbsp3,
  5683. &omap44xx_l4_abe__mcbsp3_dma,
  5684. &omap44xx_l4_per__mcbsp4,
  5685. &omap44xx_l4_abe__mcpdm,
  5686. &omap44xx_l4_abe__mcpdm_dma,
  5687. &omap44xx_l4_per__mcspi1,
  5688. &omap44xx_l4_per__mcspi2,
  5689. &omap44xx_l4_per__mcspi3,
  5690. &omap44xx_l4_per__mcspi4,
  5691. &omap44xx_l4_per__mmc1,
  5692. &omap44xx_l4_per__mmc2,
  5693. &omap44xx_l4_per__mmc3,
  5694. &omap44xx_l4_per__mmc4,
  5695. &omap44xx_l4_per__mmc5,
  5696. &omap44xx_l3_main_2__mmu_ipu,
  5697. &omap44xx_l4_cfg__mmu_dsp,
  5698. &omap44xx_l3_main_2__ocmc_ram,
  5699. &omap44xx_l4_cfg__ocp2scp_usb_phy,
  5700. &omap44xx_mpu_private__prcm_mpu,
  5701. &omap44xx_l4_wkup__cm_core_aon,
  5702. &omap44xx_l4_cfg__cm_core,
  5703. &omap44xx_l4_wkup__prm,
  5704. &omap44xx_l4_wkup__scrm,
  5705. /* &omap44xx_l3_main_2__sl2if, */
  5706. &omap44xx_l4_abe__slimbus1,
  5707. &omap44xx_l4_abe__slimbus1_dma,
  5708. &omap44xx_l4_per__slimbus2,
  5709. &omap44xx_l4_cfg__smartreflex_core,
  5710. &omap44xx_l4_cfg__smartreflex_iva,
  5711. &omap44xx_l4_cfg__smartreflex_mpu,
  5712. &omap44xx_l4_cfg__spinlock,
  5713. &omap44xx_l4_wkup__timer1,
  5714. &omap44xx_l4_per__timer2,
  5715. &omap44xx_l4_per__timer3,
  5716. &omap44xx_l4_per__timer4,
  5717. &omap44xx_l4_abe__timer5,
  5718. &omap44xx_l4_abe__timer5_dma,
  5719. &omap44xx_l4_abe__timer6,
  5720. &omap44xx_l4_abe__timer6_dma,
  5721. &omap44xx_l4_abe__timer7,
  5722. &omap44xx_l4_abe__timer7_dma,
  5723. &omap44xx_l4_abe__timer8,
  5724. &omap44xx_l4_abe__timer8_dma,
  5725. &omap44xx_l4_per__timer9,
  5726. &omap44xx_l4_per__timer10,
  5727. &omap44xx_l4_per__timer11,
  5728. &omap44xx_l4_per__uart1,
  5729. &omap44xx_l4_per__uart2,
  5730. &omap44xx_l4_per__uart3,
  5731. &omap44xx_l4_per__uart4,
  5732. /* &omap44xx_l4_cfg__usb_host_fs, */
  5733. &omap44xx_l4_cfg__usb_host_hs,
  5734. &omap44xx_l4_cfg__usb_otg_hs,
  5735. &omap44xx_l4_cfg__usb_tll_hs,
  5736. &omap44xx_l4_wkup__wd_timer2,
  5737. &omap44xx_l4_abe__wd_timer3,
  5738. &omap44xx_l4_abe__wd_timer3_dma,
  5739. NULL,
  5740. };
  5741. int __init omap44xx_hwmod_init(void)
  5742. {
  5743. omap_hwmod_init();
  5744. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  5745. }