au1550_ac97.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157
  1. /*
  2. * au1550_ac97.c -- Sound driver for Alchemy Au1550 MIPS Internet Edge
  3. * Processor.
  4. *
  5. * Copyright 2004 Embedded Edge, LLC
  6. * dan@embeddededge.com
  7. *
  8. * Mostly copied from the au1000.c driver and some from the
  9. * PowerMac dbdma driver.
  10. * We assume the processor can do memory coherent DMA.
  11. *
  12. * Ported to 2.6 by Matt Porter <mporter@kernel.crashing.org>
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License as published by the
  16. * Free Software Foundation; either version 2 of the License, or (at your
  17. * option) any later version.
  18. *
  19. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  20. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  21. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  22. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  23. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  24. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  25. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  26. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  27. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  28. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  29. *
  30. * You should have received a copy of the GNU General Public License along
  31. * with this program; if not, write to the Free Software Foundation, Inc.,
  32. * 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. */
  35. #undef DEBUG
  36. #include <linux/module.h>
  37. #include <linux/string.h>
  38. #include <linux/ioport.h>
  39. #include <linux/sched.h>
  40. #include <linux/delay.h>
  41. #include <linux/sound.h>
  42. #include <linux/slab.h>
  43. #include <linux/soundcard.h>
  44. #include <linux/smp_lock.h>
  45. #include <linux/init.h>
  46. #include <linux/interrupt.h>
  47. #include <linux/kernel.h>
  48. #include <linux/poll.h>
  49. #include <linux/bitops.h>
  50. #include <linux/spinlock.h>
  51. #include <linux/smp_lock.h>
  52. #include <linux/ac97_codec.h>
  53. #include <linux/mutex.h>
  54. #include <asm/io.h>
  55. #include <asm/uaccess.h>
  56. #include <asm/hardirq.h>
  57. #include <asm/mach-au1x00/au1xxx_psc.h>
  58. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  59. #include <asm/mach-au1x00/au1xxx.h>
  60. #undef OSS_DOCUMENTED_MIXER_SEMANTICS
  61. /* misc stuff */
  62. #define POLL_COUNT 0x50000
  63. #define AC97_EXT_DACS (AC97_EXTID_SDAC | AC97_EXTID_CDAC | AC97_EXTID_LDAC)
  64. /* The number of DBDMA ring descriptors to allocate. No sense making
  65. * this too large....if you can't keep up with a few you aren't likely
  66. * to be able to with lots of them, either.
  67. */
  68. #define NUM_DBDMA_DESCRIPTORS 4
  69. #define err(format, arg...) printk(KERN_ERR format "\n" , ## arg)
  70. /* Boot options
  71. * 0 = no VRA, 1 = use VRA if codec supports it
  72. */
  73. static int vra = 1;
  74. module_param(vra, bool, 0);
  75. MODULE_PARM_DESC(vra, "if 1 use VRA if codec supports it");
  76. static struct au1550_state {
  77. /* soundcore stuff */
  78. int dev_audio;
  79. struct ac97_codec *codec;
  80. unsigned codec_base_caps; /* AC'97 reg 00h, "Reset Register" */
  81. unsigned codec_ext_caps; /* AC'97 reg 28h, "Extended Audio ID" */
  82. int no_vra; /* do not use VRA */
  83. spinlock_t lock;
  84. struct mutex open_mutex;
  85. struct mutex sem;
  86. fmode_t open_mode;
  87. wait_queue_head_t open_wait;
  88. struct dmabuf {
  89. u32 dmanr;
  90. unsigned sample_rate;
  91. unsigned src_factor;
  92. unsigned sample_size;
  93. int num_channels;
  94. int dma_bytes_per_sample;
  95. int user_bytes_per_sample;
  96. int cnt_factor;
  97. void *rawbuf;
  98. unsigned buforder;
  99. unsigned numfrag;
  100. unsigned fragshift;
  101. void *nextIn;
  102. void *nextOut;
  103. int count;
  104. unsigned total_bytes;
  105. unsigned error;
  106. wait_queue_head_t wait;
  107. /* redundant, but makes calculations easier */
  108. unsigned fragsize;
  109. unsigned dma_fragsize;
  110. unsigned dmasize;
  111. unsigned dma_qcount;
  112. /* OSS stuff */
  113. unsigned mapped:1;
  114. unsigned ready:1;
  115. unsigned stopped:1;
  116. unsigned ossfragshift;
  117. int ossmaxfrags;
  118. unsigned subdivision;
  119. } dma_dac, dma_adc;
  120. } au1550_state;
  121. static unsigned
  122. ld2(unsigned int x)
  123. {
  124. unsigned r = 0;
  125. if (x >= 0x10000) {
  126. x >>= 16;
  127. r += 16;
  128. }
  129. if (x >= 0x100) {
  130. x >>= 8;
  131. r += 8;
  132. }
  133. if (x >= 0x10) {
  134. x >>= 4;
  135. r += 4;
  136. }
  137. if (x >= 4) {
  138. x >>= 2;
  139. r += 2;
  140. }
  141. if (x >= 2)
  142. r++;
  143. return r;
  144. }
  145. static void
  146. au1550_delay(int msec)
  147. {
  148. unsigned long tmo;
  149. signed long tmo2;
  150. if (in_interrupt())
  151. return;
  152. tmo = jiffies + (msec * HZ) / 1000;
  153. for (;;) {
  154. tmo2 = tmo - jiffies;
  155. if (tmo2 <= 0)
  156. break;
  157. schedule_timeout(tmo2);
  158. }
  159. }
  160. static u16
  161. rdcodec(struct ac97_codec *codec, u8 addr)
  162. {
  163. struct au1550_state *s = (struct au1550_state *)codec->private_data;
  164. unsigned long flags;
  165. u32 cmd, val;
  166. u16 data;
  167. int i;
  168. spin_lock_irqsave(&s->lock, flags);
  169. for (i = 0; i < POLL_COUNT; i++) {
  170. val = au_readl(PSC_AC97STAT);
  171. au_sync();
  172. if (!(val & PSC_AC97STAT_CP))
  173. break;
  174. }
  175. if (i == POLL_COUNT)
  176. err("rdcodec: codec cmd pending expired!");
  177. cmd = (u32)PSC_AC97CDC_INDX(addr);
  178. cmd |= PSC_AC97CDC_RD; /* read command */
  179. au_writel(cmd, PSC_AC97CDC);
  180. au_sync();
  181. /* now wait for the data
  182. */
  183. for (i = 0; i < POLL_COUNT; i++) {
  184. val = au_readl(PSC_AC97STAT);
  185. au_sync();
  186. if (!(val & PSC_AC97STAT_CP))
  187. break;
  188. }
  189. if (i == POLL_COUNT) {
  190. err("rdcodec: read poll expired!");
  191. data = 0;
  192. goto out;
  193. }
  194. /* wait for command done?
  195. */
  196. for (i = 0; i < POLL_COUNT; i++) {
  197. val = au_readl(PSC_AC97EVNT);
  198. au_sync();
  199. if (val & PSC_AC97EVNT_CD)
  200. break;
  201. }
  202. if (i == POLL_COUNT) {
  203. err("rdcodec: read cmdwait expired!");
  204. data = 0;
  205. goto out;
  206. }
  207. data = au_readl(PSC_AC97CDC) & 0xffff;
  208. au_sync();
  209. /* Clear command done event.
  210. */
  211. au_writel(PSC_AC97EVNT_CD, PSC_AC97EVNT);
  212. au_sync();
  213. out:
  214. spin_unlock_irqrestore(&s->lock, flags);
  215. return data;
  216. }
  217. static void
  218. wrcodec(struct ac97_codec *codec, u8 addr, u16 data)
  219. {
  220. struct au1550_state *s = (struct au1550_state *)codec->private_data;
  221. unsigned long flags;
  222. u32 cmd, val;
  223. int i;
  224. spin_lock_irqsave(&s->lock, flags);
  225. for (i = 0; i < POLL_COUNT; i++) {
  226. val = au_readl(PSC_AC97STAT);
  227. au_sync();
  228. if (!(val & PSC_AC97STAT_CP))
  229. break;
  230. }
  231. if (i == POLL_COUNT)
  232. err("wrcodec: codec cmd pending expired!");
  233. cmd = (u32)PSC_AC97CDC_INDX(addr);
  234. cmd |= (u32)data;
  235. au_writel(cmd, PSC_AC97CDC);
  236. au_sync();
  237. for (i = 0; i < POLL_COUNT; i++) {
  238. val = au_readl(PSC_AC97STAT);
  239. au_sync();
  240. if (!(val & PSC_AC97STAT_CP))
  241. break;
  242. }
  243. if (i == POLL_COUNT)
  244. err("wrcodec: codec cmd pending expired!");
  245. for (i = 0; i < POLL_COUNT; i++) {
  246. val = au_readl(PSC_AC97EVNT);
  247. au_sync();
  248. if (val & PSC_AC97EVNT_CD)
  249. break;
  250. }
  251. if (i == POLL_COUNT)
  252. err("wrcodec: read cmdwait expired!");
  253. /* Clear command done event.
  254. */
  255. au_writel(PSC_AC97EVNT_CD, PSC_AC97EVNT);
  256. au_sync();
  257. spin_unlock_irqrestore(&s->lock, flags);
  258. }
  259. static void
  260. waitcodec(struct ac97_codec *codec)
  261. {
  262. u16 temp;
  263. u32 val;
  264. int i;
  265. /* codec_wait is used to wait for a ready state after
  266. * an AC97C_RESET.
  267. */
  268. au1550_delay(10);
  269. /* first poll the CODEC_READY tag bit
  270. */
  271. for (i = 0; i < POLL_COUNT; i++) {
  272. val = au_readl(PSC_AC97STAT);
  273. au_sync();
  274. if (val & PSC_AC97STAT_CR)
  275. break;
  276. }
  277. if (i == POLL_COUNT) {
  278. err("waitcodec: CODEC_READY poll expired!");
  279. return;
  280. }
  281. /* get AC'97 powerdown control/status register
  282. */
  283. temp = rdcodec(codec, AC97_POWER_CONTROL);
  284. /* If anything is powered down, power'em up
  285. */
  286. if (temp & 0x7f00) {
  287. /* Power on
  288. */
  289. wrcodec(codec, AC97_POWER_CONTROL, 0);
  290. au1550_delay(100);
  291. /* Reread
  292. */
  293. temp = rdcodec(codec, AC97_POWER_CONTROL);
  294. }
  295. /* Check if Codec REF,ANL,DAC,ADC ready
  296. */
  297. if ((temp & 0x7f0f) != 0x000f)
  298. err("codec reg 26 status (0x%x) not ready!!", temp);
  299. }
  300. /* stop the ADC before calling */
  301. static void
  302. set_adc_rate(struct au1550_state *s, unsigned rate)
  303. {
  304. struct dmabuf *adc = &s->dma_adc;
  305. struct dmabuf *dac = &s->dma_dac;
  306. unsigned adc_rate, dac_rate;
  307. u16 ac97_extstat;
  308. if (s->no_vra) {
  309. /* calc SRC factor
  310. */
  311. adc->src_factor = ((96000 / rate) + 1) >> 1;
  312. adc->sample_rate = 48000 / adc->src_factor;
  313. return;
  314. }
  315. adc->src_factor = 1;
  316. ac97_extstat = rdcodec(s->codec, AC97_EXTENDED_STATUS);
  317. rate = rate > 48000 ? 48000 : rate;
  318. /* enable VRA
  319. */
  320. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  321. ac97_extstat | AC97_EXTSTAT_VRA);
  322. /* now write the sample rate
  323. */
  324. wrcodec(s->codec, AC97_PCM_LR_ADC_RATE, (u16) rate);
  325. /* read it back for actual supported rate
  326. */
  327. adc_rate = rdcodec(s->codec, AC97_PCM_LR_ADC_RATE);
  328. pr_debug("set_adc_rate: set to %d Hz\n", adc_rate);
  329. /* some codec's don't allow unequal DAC and ADC rates, in which case
  330. * writing one rate reg actually changes both.
  331. */
  332. dac_rate = rdcodec(s->codec, AC97_PCM_FRONT_DAC_RATE);
  333. if (dac->num_channels > 2)
  334. wrcodec(s->codec, AC97_PCM_SURR_DAC_RATE, dac_rate);
  335. if (dac->num_channels > 4)
  336. wrcodec(s->codec, AC97_PCM_LFE_DAC_RATE, dac_rate);
  337. adc->sample_rate = adc_rate;
  338. dac->sample_rate = dac_rate;
  339. }
  340. /* stop the DAC before calling */
  341. static void
  342. set_dac_rate(struct au1550_state *s, unsigned rate)
  343. {
  344. struct dmabuf *dac = &s->dma_dac;
  345. struct dmabuf *adc = &s->dma_adc;
  346. unsigned adc_rate, dac_rate;
  347. u16 ac97_extstat;
  348. if (s->no_vra) {
  349. /* calc SRC factor
  350. */
  351. dac->src_factor = ((96000 / rate) + 1) >> 1;
  352. dac->sample_rate = 48000 / dac->src_factor;
  353. return;
  354. }
  355. dac->src_factor = 1;
  356. ac97_extstat = rdcodec(s->codec, AC97_EXTENDED_STATUS);
  357. rate = rate > 48000 ? 48000 : rate;
  358. /* enable VRA
  359. */
  360. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  361. ac97_extstat | AC97_EXTSTAT_VRA);
  362. /* now write the sample rate
  363. */
  364. wrcodec(s->codec, AC97_PCM_FRONT_DAC_RATE, (u16) rate);
  365. /* I don't support different sample rates for multichannel,
  366. * so make these channels the same.
  367. */
  368. if (dac->num_channels > 2)
  369. wrcodec(s->codec, AC97_PCM_SURR_DAC_RATE, (u16) rate);
  370. if (dac->num_channels > 4)
  371. wrcodec(s->codec, AC97_PCM_LFE_DAC_RATE, (u16) rate);
  372. /* read it back for actual supported rate
  373. */
  374. dac_rate = rdcodec(s->codec, AC97_PCM_FRONT_DAC_RATE);
  375. pr_debug("set_dac_rate: set to %d Hz\n", dac_rate);
  376. /* some codec's don't allow unequal DAC and ADC rates, in which case
  377. * writing one rate reg actually changes both.
  378. */
  379. adc_rate = rdcodec(s->codec, AC97_PCM_LR_ADC_RATE);
  380. dac->sample_rate = dac_rate;
  381. adc->sample_rate = adc_rate;
  382. }
  383. static void
  384. stop_dac(struct au1550_state *s)
  385. {
  386. struct dmabuf *db = &s->dma_dac;
  387. u32 stat;
  388. unsigned long flags;
  389. if (db->stopped)
  390. return;
  391. spin_lock_irqsave(&s->lock, flags);
  392. au_writel(PSC_AC97PCR_TP, PSC_AC97PCR);
  393. au_sync();
  394. /* Wait for Transmit Busy to show disabled.
  395. */
  396. do {
  397. stat = au_readl(PSC_AC97STAT);
  398. au_sync();
  399. } while ((stat & PSC_AC97STAT_TB) != 0);
  400. au1xxx_dbdma_reset(db->dmanr);
  401. db->stopped = 1;
  402. spin_unlock_irqrestore(&s->lock, flags);
  403. }
  404. static void
  405. stop_adc(struct au1550_state *s)
  406. {
  407. struct dmabuf *db = &s->dma_adc;
  408. unsigned long flags;
  409. u32 stat;
  410. if (db->stopped)
  411. return;
  412. spin_lock_irqsave(&s->lock, flags);
  413. au_writel(PSC_AC97PCR_RP, PSC_AC97PCR);
  414. au_sync();
  415. /* Wait for Receive Busy to show disabled.
  416. */
  417. do {
  418. stat = au_readl(PSC_AC97STAT);
  419. au_sync();
  420. } while ((stat & PSC_AC97STAT_RB) != 0);
  421. au1xxx_dbdma_reset(db->dmanr);
  422. db->stopped = 1;
  423. spin_unlock_irqrestore(&s->lock, flags);
  424. }
  425. static void
  426. set_xmit_slots(int num_channels)
  427. {
  428. u32 ac97_config, stat;
  429. ac97_config = au_readl(PSC_AC97CFG);
  430. au_sync();
  431. ac97_config &= ~(PSC_AC97CFG_TXSLOT_MASK | PSC_AC97CFG_DE_ENABLE);
  432. au_writel(ac97_config, PSC_AC97CFG);
  433. au_sync();
  434. switch (num_channels) {
  435. case 6: /* stereo with surround and center/LFE,
  436. * slots 3,4,6,7,8,9
  437. */
  438. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(6);
  439. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(9);
  440. case 4: /* stereo with surround, slots 3,4,7,8 */
  441. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(7);
  442. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(8);
  443. case 2: /* stereo, slots 3,4 */
  444. case 1: /* mono */
  445. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(3);
  446. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(4);
  447. }
  448. au_writel(ac97_config, PSC_AC97CFG);
  449. au_sync();
  450. ac97_config |= PSC_AC97CFG_DE_ENABLE;
  451. au_writel(ac97_config, PSC_AC97CFG);
  452. au_sync();
  453. /* Wait for Device ready.
  454. */
  455. do {
  456. stat = au_readl(PSC_AC97STAT);
  457. au_sync();
  458. } while ((stat & PSC_AC97STAT_DR) == 0);
  459. }
  460. static void
  461. set_recv_slots(int num_channels)
  462. {
  463. u32 ac97_config, stat;
  464. ac97_config = au_readl(PSC_AC97CFG);
  465. au_sync();
  466. ac97_config &= ~(PSC_AC97CFG_RXSLOT_MASK | PSC_AC97CFG_DE_ENABLE);
  467. au_writel(ac97_config, PSC_AC97CFG);
  468. au_sync();
  469. /* Always enable slots 3 and 4 (stereo). Slot 6 is
  470. * optional Mic ADC, which we don't support yet.
  471. */
  472. ac97_config |= PSC_AC97CFG_RXSLOT_ENA(3);
  473. ac97_config |= PSC_AC97CFG_RXSLOT_ENA(4);
  474. au_writel(ac97_config, PSC_AC97CFG);
  475. au_sync();
  476. ac97_config |= PSC_AC97CFG_DE_ENABLE;
  477. au_writel(ac97_config, PSC_AC97CFG);
  478. au_sync();
  479. /* Wait for Device ready.
  480. */
  481. do {
  482. stat = au_readl(PSC_AC97STAT);
  483. au_sync();
  484. } while ((stat & PSC_AC97STAT_DR) == 0);
  485. }
  486. /* Hold spinlock for both start_dac() and start_adc() calls */
  487. static void
  488. start_dac(struct au1550_state *s)
  489. {
  490. struct dmabuf *db = &s->dma_dac;
  491. if (!db->stopped)
  492. return;
  493. set_xmit_slots(db->num_channels);
  494. au_writel(PSC_AC97PCR_TC, PSC_AC97PCR);
  495. au_sync();
  496. au_writel(PSC_AC97PCR_TS, PSC_AC97PCR);
  497. au_sync();
  498. au1xxx_dbdma_start(db->dmanr);
  499. db->stopped = 0;
  500. }
  501. static void
  502. start_adc(struct au1550_state *s)
  503. {
  504. struct dmabuf *db = &s->dma_adc;
  505. int i;
  506. if (!db->stopped)
  507. return;
  508. /* Put two buffers on the ring to get things started.
  509. */
  510. for (i=0; i<2; i++) {
  511. au1xxx_dbdma_put_dest(db->dmanr, virt_to_phys(db->nextIn),
  512. db->dma_fragsize, DDMA_FLAGS_IE);
  513. db->nextIn += db->dma_fragsize;
  514. if (db->nextIn >= db->rawbuf + db->dmasize)
  515. db->nextIn -= db->dmasize;
  516. }
  517. set_recv_slots(db->num_channels);
  518. au1xxx_dbdma_start(db->dmanr);
  519. au_writel(PSC_AC97PCR_RC, PSC_AC97PCR);
  520. au_sync();
  521. au_writel(PSC_AC97PCR_RS, PSC_AC97PCR);
  522. au_sync();
  523. db->stopped = 0;
  524. }
  525. static int
  526. prog_dmabuf(struct au1550_state *s, struct dmabuf *db)
  527. {
  528. unsigned user_bytes_per_sec;
  529. unsigned bufs;
  530. unsigned rate = db->sample_rate;
  531. if (!db->rawbuf) {
  532. db->ready = db->mapped = 0;
  533. db->buforder = 5; /* 32 * PAGE_SIZE */
  534. db->rawbuf = kmalloc((PAGE_SIZE << db->buforder), GFP_KERNEL);
  535. if (!db->rawbuf)
  536. return -ENOMEM;
  537. }
  538. db->cnt_factor = 1;
  539. if (db->sample_size == 8)
  540. db->cnt_factor *= 2;
  541. if (db->num_channels == 1)
  542. db->cnt_factor *= 2;
  543. db->cnt_factor *= db->src_factor;
  544. db->count = 0;
  545. db->dma_qcount = 0;
  546. db->nextIn = db->nextOut = db->rawbuf;
  547. db->user_bytes_per_sample = (db->sample_size>>3) * db->num_channels;
  548. db->dma_bytes_per_sample = 2 * ((db->num_channels == 1) ?
  549. 2 : db->num_channels);
  550. user_bytes_per_sec = rate * db->user_bytes_per_sample;
  551. bufs = PAGE_SIZE << db->buforder;
  552. if (db->ossfragshift) {
  553. if ((1000 << db->ossfragshift) < user_bytes_per_sec)
  554. db->fragshift = ld2(user_bytes_per_sec/1000);
  555. else
  556. db->fragshift = db->ossfragshift;
  557. } else {
  558. db->fragshift = ld2(user_bytes_per_sec / 100 /
  559. (db->subdivision ? db->subdivision : 1));
  560. if (db->fragshift < 3)
  561. db->fragshift = 3;
  562. }
  563. db->fragsize = 1 << db->fragshift;
  564. db->dma_fragsize = db->fragsize * db->cnt_factor;
  565. db->numfrag = bufs / db->dma_fragsize;
  566. while (db->numfrag < 4 && db->fragshift > 3) {
  567. db->fragshift--;
  568. db->fragsize = 1 << db->fragshift;
  569. db->dma_fragsize = db->fragsize * db->cnt_factor;
  570. db->numfrag = bufs / db->dma_fragsize;
  571. }
  572. if (db->ossmaxfrags >= 4 && db->ossmaxfrags < db->numfrag)
  573. db->numfrag = db->ossmaxfrags;
  574. db->dmasize = db->dma_fragsize * db->numfrag;
  575. memset(db->rawbuf, 0, bufs);
  576. pr_debug("prog_dmabuf: rate=%d, samplesize=%d, channels=%d\n",
  577. rate, db->sample_size, db->num_channels);
  578. pr_debug("prog_dmabuf: fragsize=%d, cnt_factor=%d, dma_fragsize=%d\n",
  579. db->fragsize, db->cnt_factor, db->dma_fragsize);
  580. pr_debug("prog_dmabuf: numfrag=%d, dmasize=%d\n", db->numfrag, db->dmasize);
  581. db->ready = 1;
  582. return 0;
  583. }
  584. static int
  585. prog_dmabuf_adc(struct au1550_state *s)
  586. {
  587. stop_adc(s);
  588. return prog_dmabuf(s, &s->dma_adc);
  589. }
  590. static int
  591. prog_dmabuf_dac(struct au1550_state *s)
  592. {
  593. stop_dac(s);
  594. return prog_dmabuf(s, &s->dma_dac);
  595. }
  596. static void dac_dma_interrupt(int irq, void *dev_id)
  597. {
  598. struct au1550_state *s = (struct au1550_state *) dev_id;
  599. struct dmabuf *db = &s->dma_dac;
  600. u32 ac97c_stat;
  601. spin_lock(&s->lock);
  602. ac97c_stat = au_readl(PSC_AC97STAT);
  603. if (ac97c_stat & (AC97C_XU | AC97C_XO | AC97C_TE))
  604. pr_debug("AC97C status = 0x%08x\n", ac97c_stat);
  605. db->dma_qcount--;
  606. if (db->count >= db->fragsize) {
  607. if (au1xxx_dbdma_put_source(db->dmanr,
  608. virt_to_phys(db->nextOut), db->fragsize,
  609. DDMA_FLAGS_IE) == 0) {
  610. err("qcount < 2 and no ring room!");
  611. }
  612. db->nextOut += db->fragsize;
  613. if (db->nextOut >= db->rawbuf + db->dmasize)
  614. db->nextOut -= db->dmasize;
  615. db->count -= db->fragsize;
  616. db->total_bytes += db->dma_fragsize;
  617. db->dma_qcount++;
  618. }
  619. /* wake up anybody listening */
  620. if (waitqueue_active(&db->wait))
  621. wake_up(&db->wait);
  622. spin_unlock(&s->lock);
  623. }
  624. static void adc_dma_interrupt(int irq, void *dev_id)
  625. {
  626. struct au1550_state *s = (struct au1550_state *)dev_id;
  627. struct dmabuf *dp = &s->dma_adc;
  628. u32 obytes;
  629. char *obuf;
  630. spin_lock(&s->lock);
  631. /* Pull the buffer from the dma queue.
  632. */
  633. au1xxx_dbdma_get_dest(dp->dmanr, (void *)(&obuf), &obytes);
  634. if ((dp->count + obytes) > dp->dmasize) {
  635. /* Overrun. Stop ADC and log the error
  636. */
  637. spin_unlock(&s->lock);
  638. stop_adc(s);
  639. dp->error++;
  640. err("adc overrun");
  641. return;
  642. }
  643. /* Put a new empty buffer on the destination DMA.
  644. */
  645. au1xxx_dbdma_put_dest(dp->dmanr, virt_to_phys(dp->nextIn),
  646. dp->dma_fragsize, DDMA_FLAGS_IE);
  647. dp->nextIn += dp->dma_fragsize;
  648. if (dp->nextIn >= dp->rawbuf + dp->dmasize)
  649. dp->nextIn -= dp->dmasize;
  650. dp->count += obytes;
  651. dp->total_bytes += obytes;
  652. /* wake up anybody listening
  653. */
  654. if (waitqueue_active(&dp->wait))
  655. wake_up(&dp->wait);
  656. spin_unlock(&s->lock);
  657. }
  658. static loff_t
  659. au1550_llseek(struct file *file, loff_t offset, int origin)
  660. {
  661. return -ESPIPE;
  662. }
  663. static int
  664. au1550_open_mixdev(struct inode *inode, struct file *file)
  665. {
  666. lock_kernel();
  667. file->private_data = &au1550_state;
  668. unlock_kernel();
  669. return 0;
  670. }
  671. static int
  672. au1550_release_mixdev(struct inode *inode, struct file *file)
  673. {
  674. return 0;
  675. }
  676. static int
  677. mixdev_ioctl(struct ac97_codec *codec, unsigned int cmd,
  678. unsigned long arg)
  679. {
  680. return codec->mixer_ioctl(codec, cmd, arg);
  681. }
  682. static long
  683. au1550_ioctl_mixdev(struct file *file, unsigned int cmd, unsigned long arg)
  684. {
  685. struct au1550_state *s = (struct au1550_state *)file->private_data;
  686. struct ac97_codec *codec = s->codec;
  687. int ret;
  688. lock_kernel();
  689. ret = mixdev_ioctl(codec, cmd, arg);
  690. unlock_kernel();
  691. return ret;
  692. }
  693. static /*const */ struct file_operations au1550_mixer_fops = {
  694. .owner = THIS_MODULE,
  695. .llseek = au1550_llseek,
  696. .unlocked_ioctl = au1550_ioctl_mixdev,
  697. .open = au1550_open_mixdev,
  698. .release = au1550_release_mixdev,
  699. };
  700. static int
  701. drain_dac(struct au1550_state *s, int nonblock)
  702. {
  703. unsigned long flags;
  704. int count, tmo;
  705. if (s->dma_dac.mapped || !s->dma_dac.ready || s->dma_dac.stopped)
  706. return 0;
  707. for (;;) {
  708. spin_lock_irqsave(&s->lock, flags);
  709. count = s->dma_dac.count;
  710. spin_unlock_irqrestore(&s->lock, flags);
  711. if (count <= s->dma_dac.fragsize)
  712. break;
  713. if (signal_pending(current))
  714. break;
  715. if (nonblock)
  716. return -EBUSY;
  717. tmo = 1000 * count / (s->no_vra ?
  718. 48000 : s->dma_dac.sample_rate);
  719. tmo /= s->dma_dac.dma_bytes_per_sample;
  720. au1550_delay(tmo);
  721. }
  722. if (signal_pending(current))
  723. return -ERESTARTSYS;
  724. return 0;
  725. }
  726. static inline u8 S16_TO_U8(s16 ch)
  727. {
  728. return (u8) (ch >> 8) + 0x80;
  729. }
  730. static inline s16 U8_TO_S16(u8 ch)
  731. {
  732. return (s16) (ch - 0x80) << 8;
  733. }
  734. /*
  735. * Translates user samples to dma buffer suitable for AC'97 DAC data:
  736. * If mono, copy left channel to right channel in dma buffer.
  737. * If 8 bit samples, cvt to 16-bit before writing to dma buffer.
  738. * If interpolating (no VRA), duplicate every audio frame src_factor times.
  739. */
  740. static int
  741. translate_from_user(struct dmabuf *db, char* dmabuf, char* userbuf,
  742. int dmacount)
  743. {
  744. int sample, i;
  745. int interp_bytes_per_sample;
  746. int num_samples;
  747. int mono = (db->num_channels == 1);
  748. char usersample[12];
  749. s16 ch, dmasample[6];
  750. if (db->sample_size == 16 && !mono && db->src_factor == 1) {
  751. /* no translation necessary, just copy
  752. */
  753. if (copy_from_user(dmabuf, userbuf, dmacount))
  754. return -EFAULT;
  755. return dmacount;
  756. }
  757. interp_bytes_per_sample = db->dma_bytes_per_sample * db->src_factor;
  758. num_samples = dmacount / interp_bytes_per_sample;
  759. for (sample = 0; sample < num_samples; sample++) {
  760. if (copy_from_user(usersample, userbuf,
  761. db->user_bytes_per_sample)) {
  762. return -EFAULT;
  763. }
  764. for (i = 0; i < db->num_channels; i++) {
  765. if (db->sample_size == 8)
  766. ch = U8_TO_S16(usersample[i]);
  767. else
  768. ch = *((s16 *) (&usersample[i * 2]));
  769. dmasample[i] = ch;
  770. if (mono)
  771. dmasample[i + 1] = ch; /* right channel */
  772. }
  773. /* duplicate every audio frame src_factor times
  774. */
  775. for (i = 0; i < db->src_factor; i++)
  776. memcpy(dmabuf, dmasample, db->dma_bytes_per_sample);
  777. userbuf += db->user_bytes_per_sample;
  778. dmabuf += interp_bytes_per_sample;
  779. }
  780. return num_samples * interp_bytes_per_sample;
  781. }
  782. /*
  783. * Translates AC'97 ADC samples to user buffer:
  784. * If mono, send only left channel to user buffer.
  785. * If 8 bit samples, cvt from 16 to 8 bit before writing to user buffer.
  786. * If decimating (no VRA), skip over src_factor audio frames.
  787. */
  788. static int
  789. translate_to_user(struct dmabuf *db, char* userbuf, char* dmabuf,
  790. int dmacount)
  791. {
  792. int sample, i;
  793. int interp_bytes_per_sample;
  794. int num_samples;
  795. int mono = (db->num_channels == 1);
  796. char usersample[12];
  797. if (db->sample_size == 16 && !mono && db->src_factor == 1) {
  798. /* no translation necessary, just copy
  799. */
  800. if (copy_to_user(userbuf, dmabuf, dmacount))
  801. return -EFAULT;
  802. return dmacount;
  803. }
  804. interp_bytes_per_sample = db->dma_bytes_per_sample * db->src_factor;
  805. num_samples = dmacount / interp_bytes_per_sample;
  806. for (sample = 0; sample < num_samples; sample++) {
  807. for (i = 0; i < db->num_channels; i++) {
  808. if (db->sample_size == 8)
  809. usersample[i] =
  810. S16_TO_U8(*((s16 *) (&dmabuf[i * 2])));
  811. else
  812. *((s16 *) (&usersample[i * 2])) =
  813. *((s16 *) (&dmabuf[i * 2]));
  814. }
  815. if (copy_to_user(userbuf, usersample,
  816. db->user_bytes_per_sample)) {
  817. return -EFAULT;
  818. }
  819. userbuf += db->user_bytes_per_sample;
  820. dmabuf += interp_bytes_per_sample;
  821. }
  822. return num_samples * interp_bytes_per_sample;
  823. }
  824. /*
  825. * Copy audio data to/from user buffer from/to dma buffer, taking care
  826. * that we wrap when reading/writing the dma buffer. Returns actual byte
  827. * count written to or read from the dma buffer.
  828. */
  829. static int
  830. copy_dmabuf_user(struct dmabuf *db, char* userbuf, int count, int to_user)
  831. {
  832. char *bufptr = to_user ? db->nextOut : db->nextIn;
  833. char *bufend = db->rawbuf + db->dmasize;
  834. int cnt, ret;
  835. if (bufptr + count > bufend) {
  836. int partial = (int) (bufend - bufptr);
  837. if (to_user) {
  838. if ((cnt = translate_to_user(db, userbuf,
  839. bufptr, partial)) < 0)
  840. return cnt;
  841. ret = cnt;
  842. if ((cnt = translate_to_user(db, userbuf + partial,
  843. db->rawbuf,
  844. count - partial)) < 0)
  845. return cnt;
  846. ret += cnt;
  847. } else {
  848. if ((cnt = translate_from_user(db, bufptr, userbuf,
  849. partial)) < 0)
  850. return cnt;
  851. ret = cnt;
  852. if ((cnt = translate_from_user(db, db->rawbuf,
  853. userbuf + partial,
  854. count - partial)) < 0)
  855. return cnt;
  856. ret += cnt;
  857. }
  858. } else {
  859. if (to_user)
  860. ret = translate_to_user(db, userbuf, bufptr, count);
  861. else
  862. ret = translate_from_user(db, bufptr, userbuf, count);
  863. }
  864. return ret;
  865. }
  866. static ssize_t
  867. au1550_read(struct file *file, char *buffer, size_t count, loff_t *ppos)
  868. {
  869. struct au1550_state *s = (struct au1550_state *)file->private_data;
  870. struct dmabuf *db = &s->dma_adc;
  871. DECLARE_WAITQUEUE(wait, current);
  872. ssize_t ret;
  873. unsigned long flags;
  874. int cnt, usercnt, avail;
  875. if (db->mapped)
  876. return -ENXIO;
  877. if (!access_ok(VERIFY_WRITE, buffer, count))
  878. return -EFAULT;
  879. ret = 0;
  880. count *= db->cnt_factor;
  881. mutex_lock(&s->sem);
  882. add_wait_queue(&db->wait, &wait);
  883. while (count > 0) {
  884. /* wait for samples in ADC dma buffer
  885. */
  886. do {
  887. spin_lock_irqsave(&s->lock, flags);
  888. if (db->stopped)
  889. start_adc(s);
  890. avail = db->count;
  891. if (avail <= 0)
  892. __set_current_state(TASK_INTERRUPTIBLE);
  893. spin_unlock_irqrestore(&s->lock, flags);
  894. if (avail <= 0) {
  895. if (file->f_flags & O_NONBLOCK) {
  896. if (!ret)
  897. ret = -EAGAIN;
  898. goto out;
  899. }
  900. mutex_unlock(&s->sem);
  901. schedule();
  902. if (signal_pending(current)) {
  903. if (!ret)
  904. ret = -ERESTARTSYS;
  905. goto out2;
  906. }
  907. mutex_lock(&s->sem);
  908. }
  909. } while (avail <= 0);
  910. /* copy from nextOut to user
  911. */
  912. if ((cnt = copy_dmabuf_user(db, buffer,
  913. count > avail ?
  914. avail : count, 1)) < 0) {
  915. if (!ret)
  916. ret = -EFAULT;
  917. goto out;
  918. }
  919. spin_lock_irqsave(&s->lock, flags);
  920. db->count -= cnt;
  921. db->nextOut += cnt;
  922. if (db->nextOut >= db->rawbuf + db->dmasize)
  923. db->nextOut -= db->dmasize;
  924. spin_unlock_irqrestore(&s->lock, flags);
  925. count -= cnt;
  926. usercnt = cnt / db->cnt_factor;
  927. buffer += usercnt;
  928. ret += usercnt;
  929. } /* while (count > 0) */
  930. out:
  931. mutex_unlock(&s->sem);
  932. out2:
  933. remove_wait_queue(&db->wait, &wait);
  934. set_current_state(TASK_RUNNING);
  935. return ret;
  936. }
  937. static ssize_t
  938. au1550_write(struct file *file, const char *buffer, size_t count, loff_t * ppos)
  939. {
  940. struct au1550_state *s = (struct au1550_state *)file->private_data;
  941. struct dmabuf *db = &s->dma_dac;
  942. DECLARE_WAITQUEUE(wait, current);
  943. ssize_t ret = 0;
  944. unsigned long flags;
  945. int cnt, usercnt, avail;
  946. pr_debug("write: count=%d\n", count);
  947. if (db->mapped)
  948. return -ENXIO;
  949. if (!access_ok(VERIFY_READ, buffer, count))
  950. return -EFAULT;
  951. count *= db->cnt_factor;
  952. mutex_lock(&s->sem);
  953. add_wait_queue(&db->wait, &wait);
  954. while (count > 0) {
  955. /* wait for space in playback buffer
  956. */
  957. do {
  958. spin_lock_irqsave(&s->lock, flags);
  959. avail = (int) db->dmasize - db->count;
  960. if (avail <= 0)
  961. __set_current_state(TASK_INTERRUPTIBLE);
  962. spin_unlock_irqrestore(&s->lock, flags);
  963. if (avail <= 0) {
  964. if (file->f_flags & O_NONBLOCK) {
  965. if (!ret)
  966. ret = -EAGAIN;
  967. goto out;
  968. }
  969. mutex_unlock(&s->sem);
  970. schedule();
  971. if (signal_pending(current)) {
  972. if (!ret)
  973. ret = -ERESTARTSYS;
  974. goto out2;
  975. }
  976. mutex_lock(&s->sem);
  977. }
  978. } while (avail <= 0);
  979. /* copy from user to nextIn
  980. */
  981. if ((cnt = copy_dmabuf_user(db, (char *) buffer,
  982. count > avail ?
  983. avail : count, 0)) < 0) {
  984. if (!ret)
  985. ret = -EFAULT;
  986. goto out;
  987. }
  988. spin_lock_irqsave(&s->lock, flags);
  989. db->count += cnt;
  990. db->nextIn += cnt;
  991. if (db->nextIn >= db->rawbuf + db->dmasize)
  992. db->nextIn -= db->dmasize;
  993. /* If the data is available, we want to keep two buffers
  994. * on the dma queue. If the queue count reaches zero,
  995. * we know the dma has stopped.
  996. */
  997. while ((db->dma_qcount < 2) && (db->count >= db->fragsize)) {
  998. if (au1xxx_dbdma_put_source(db->dmanr,
  999. virt_to_phys(db->nextOut), db->fragsize,
  1000. DDMA_FLAGS_IE) == 0) {
  1001. err("qcount < 2 and no ring room!");
  1002. }
  1003. db->nextOut += db->fragsize;
  1004. if (db->nextOut >= db->rawbuf + db->dmasize)
  1005. db->nextOut -= db->dmasize;
  1006. db->total_bytes += db->dma_fragsize;
  1007. if (db->dma_qcount == 0)
  1008. start_dac(s);
  1009. db->dma_qcount++;
  1010. }
  1011. spin_unlock_irqrestore(&s->lock, flags);
  1012. count -= cnt;
  1013. usercnt = cnt / db->cnt_factor;
  1014. buffer += usercnt;
  1015. ret += usercnt;
  1016. } /* while (count > 0) */
  1017. out:
  1018. mutex_unlock(&s->sem);
  1019. out2:
  1020. remove_wait_queue(&db->wait, &wait);
  1021. set_current_state(TASK_RUNNING);
  1022. return ret;
  1023. }
  1024. /* No kernel lock - we have our own spinlock */
  1025. static unsigned int
  1026. au1550_poll(struct file *file, struct poll_table_struct *wait)
  1027. {
  1028. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1029. unsigned long flags;
  1030. unsigned int mask = 0;
  1031. if (file->f_mode & FMODE_WRITE) {
  1032. if (!s->dma_dac.ready)
  1033. return 0;
  1034. poll_wait(file, &s->dma_dac.wait, wait);
  1035. }
  1036. if (file->f_mode & FMODE_READ) {
  1037. if (!s->dma_adc.ready)
  1038. return 0;
  1039. poll_wait(file, &s->dma_adc.wait, wait);
  1040. }
  1041. spin_lock_irqsave(&s->lock, flags);
  1042. if (file->f_mode & FMODE_READ) {
  1043. if (s->dma_adc.count >= (signed)s->dma_adc.dma_fragsize)
  1044. mask |= POLLIN | POLLRDNORM;
  1045. }
  1046. if (file->f_mode & FMODE_WRITE) {
  1047. if (s->dma_dac.mapped) {
  1048. if (s->dma_dac.count >=
  1049. (signed)s->dma_dac.dma_fragsize)
  1050. mask |= POLLOUT | POLLWRNORM;
  1051. } else {
  1052. if ((signed) s->dma_dac.dmasize >=
  1053. s->dma_dac.count + (signed)s->dma_dac.dma_fragsize)
  1054. mask |= POLLOUT | POLLWRNORM;
  1055. }
  1056. }
  1057. spin_unlock_irqrestore(&s->lock, flags);
  1058. return mask;
  1059. }
  1060. static int
  1061. au1550_mmap(struct file *file, struct vm_area_struct *vma)
  1062. {
  1063. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1064. struct dmabuf *db;
  1065. unsigned long size;
  1066. int ret = 0;
  1067. lock_kernel();
  1068. mutex_lock(&s->sem);
  1069. if (vma->vm_flags & VM_WRITE)
  1070. db = &s->dma_dac;
  1071. else if (vma->vm_flags & VM_READ)
  1072. db = &s->dma_adc;
  1073. else {
  1074. ret = -EINVAL;
  1075. goto out;
  1076. }
  1077. if (vma->vm_pgoff != 0) {
  1078. ret = -EINVAL;
  1079. goto out;
  1080. }
  1081. size = vma->vm_end - vma->vm_start;
  1082. if (size > (PAGE_SIZE << db->buforder)) {
  1083. ret = -EINVAL;
  1084. goto out;
  1085. }
  1086. if (remap_pfn_range(vma, vma->vm_start, page_to_pfn(virt_to_page(db->rawbuf)),
  1087. size, vma->vm_page_prot)) {
  1088. ret = -EAGAIN;
  1089. goto out;
  1090. }
  1091. vma->vm_flags &= ~VM_IO;
  1092. db->mapped = 1;
  1093. out:
  1094. mutex_unlock(&s->sem);
  1095. unlock_kernel();
  1096. return ret;
  1097. }
  1098. #ifdef DEBUG
  1099. static struct ioctl_str_t {
  1100. unsigned int cmd;
  1101. const char *str;
  1102. } ioctl_str[] = {
  1103. {SNDCTL_DSP_RESET, "SNDCTL_DSP_RESET"},
  1104. {SNDCTL_DSP_SYNC, "SNDCTL_DSP_SYNC"},
  1105. {SNDCTL_DSP_SPEED, "SNDCTL_DSP_SPEED"},
  1106. {SNDCTL_DSP_STEREO, "SNDCTL_DSP_STEREO"},
  1107. {SNDCTL_DSP_GETBLKSIZE, "SNDCTL_DSP_GETBLKSIZE"},
  1108. {SNDCTL_DSP_SAMPLESIZE, "SNDCTL_DSP_SAMPLESIZE"},
  1109. {SNDCTL_DSP_CHANNELS, "SNDCTL_DSP_CHANNELS"},
  1110. {SOUND_PCM_WRITE_CHANNELS, "SOUND_PCM_WRITE_CHANNELS"},
  1111. {SOUND_PCM_WRITE_FILTER, "SOUND_PCM_WRITE_FILTER"},
  1112. {SNDCTL_DSP_POST, "SNDCTL_DSP_POST"},
  1113. {SNDCTL_DSP_SUBDIVIDE, "SNDCTL_DSP_SUBDIVIDE"},
  1114. {SNDCTL_DSP_SETFRAGMENT, "SNDCTL_DSP_SETFRAGMENT"},
  1115. {SNDCTL_DSP_GETFMTS, "SNDCTL_DSP_GETFMTS"},
  1116. {SNDCTL_DSP_SETFMT, "SNDCTL_DSP_SETFMT"},
  1117. {SNDCTL_DSP_GETOSPACE, "SNDCTL_DSP_GETOSPACE"},
  1118. {SNDCTL_DSP_GETISPACE, "SNDCTL_DSP_GETISPACE"},
  1119. {SNDCTL_DSP_NONBLOCK, "SNDCTL_DSP_NONBLOCK"},
  1120. {SNDCTL_DSP_GETCAPS, "SNDCTL_DSP_GETCAPS"},
  1121. {SNDCTL_DSP_GETTRIGGER, "SNDCTL_DSP_GETTRIGGER"},
  1122. {SNDCTL_DSP_SETTRIGGER, "SNDCTL_DSP_SETTRIGGER"},
  1123. {SNDCTL_DSP_GETIPTR, "SNDCTL_DSP_GETIPTR"},
  1124. {SNDCTL_DSP_GETOPTR, "SNDCTL_DSP_GETOPTR"},
  1125. {SNDCTL_DSP_MAPINBUF, "SNDCTL_DSP_MAPINBUF"},
  1126. {SNDCTL_DSP_MAPOUTBUF, "SNDCTL_DSP_MAPOUTBUF"},
  1127. {SNDCTL_DSP_SETSYNCRO, "SNDCTL_DSP_SETSYNCRO"},
  1128. {SNDCTL_DSP_SETDUPLEX, "SNDCTL_DSP_SETDUPLEX"},
  1129. {SNDCTL_DSP_GETODELAY, "SNDCTL_DSP_GETODELAY"},
  1130. {SNDCTL_DSP_GETCHANNELMASK, "SNDCTL_DSP_GETCHANNELMASK"},
  1131. {SNDCTL_DSP_BIND_CHANNEL, "SNDCTL_DSP_BIND_CHANNEL"},
  1132. {OSS_GETVERSION, "OSS_GETVERSION"},
  1133. {SOUND_PCM_READ_RATE, "SOUND_PCM_READ_RATE"},
  1134. {SOUND_PCM_READ_CHANNELS, "SOUND_PCM_READ_CHANNELS"},
  1135. {SOUND_PCM_READ_BITS, "SOUND_PCM_READ_BITS"},
  1136. {SOUND_PCM_READ_FILTER, "SOUND_PCM_READ_FILTER"}
  1137. };
  1138. #endif
  1139. static int
  1140. dma_count_done(struct dmabuf *db)
  1141. {
  1142. if (db->stopped)
  1143. return 0;
  1144. return db->dma_fragsize - au1xxx_get_dma_residue(db->dmanr);
  1145. }
  1146. static int
  1147. au1550_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
  1148. {
  1149. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1150. unsigned long flags;
  1151. audio_buf_info abinfo;
  1152. count_info cinfo;
  1153. int count;
  1154. int val, mapped, ret, diff;
  1155. mapped = ((file->f_mode & FMODE_WRITE) && s->dma_dac.mapped) ||
  1156. ((file->f_mode & FMODE_READ) && s->dma_adc.mapped);
  1157. #ifdef DEBUG
  1158. for (count = 0; count < ARRAY_SIZE(ioctl_str); count++) {
  1159. if (ioctl_str[count].cmd == cmd)
  1160. break;
  1161. }
  1162. if (count < ARRAY_SIZE(ioctl_str))
  1163. pr_debug("ioctl %s, arg=0x%lxn", ioctl_str[count].str, arg);
  1164. else
  1165. pr_debug("ioctl 0x%x unknown, arg=0x%lx\n", cmd, arg);
  1166. #endif
  1167. switch (cmd) {
  1168. case OSS_GETVERSION:
  1169. return put_user(SOUND_VERSION, (int *) arg);
  1170. case SNDCTL_DSP_SYNC:
  1171. if (file->f_mode & FMODE_WRITE)
  1172. return drain_dac(s, file->f_flags & O_NONBLOCK);
  1173. return 0;
  1174. case SNDCTL_DSP_SETDUPLEX:
  1175. return 0;
  1176. case SNDCTL_DSP_GETCAPS:
  1177. return put_user(DSP_CAP_DUPLEX | DSP_CAP_REALTIME |
  1178. DSP_CAP_TRIGGER | DSP_CAP_MMAP, (int *)arg);
  1179. case SNDCTL_DSP_RESET:
  1180. if (file->f_mode & FMODE_WRITE) {
  1181. stop_dac(s);
  1182. synchronize_irq();
  1183. s->dma_dac.count = s->dma_dac.total_bytes = 0;
  1184. s->dma_dac.nextIn = s->dma_dac.nextOut =
  1185. s->dma_dac.rawbuf;
  1186. }
  1187. if (file->f_mode & FMODE_READ) {
  1188. stop_adc(s);
  1189. synchronize_irq();
  1190. s->dma_adc.count = s->dma_adc.total_bytes = 0;
  1191. s->dma_adc.nextIn = s->dma_adc.nextOut =
  1192. s->dma_adc.rawbuf;
  1193. }
  1194. return 0;
  1195. case SNDCTL_DSP_SPEED:
  1196. if (get_user(val, (int *) arg))
  1197. return -EFAULT;
  1198. if (val >= 0) {
  1199. if (file->f_mode & FMODE_READ) {
  1200. stop_adc(s);
  1201. set_adc_rate(s, val);
  1202. }
  1203. if (file->f_mode & FMODE_WRITE) {
  1204. stop_dac(s);
  1205. set_dac_rate(s, val);
  1206. }
  1207. if (s->open_mode & FMODE_READ)
  1208. if ((ret = prog_dmabuf_adc(s)))
  1209. return ret;
  1210. if (s->open_mode & FMODE_WRITE)
  1211. if ((ret = prog_dmabuf_dac(s)))
  1212. return ret;
  1213. }
  1214. return put_user((file->f_mode & FMODE_READ) ?
  1215. s->dma_adc.sample_rate :
  1216. s->dma_dac.sample_rate,
  1217. (int *)arg);
  1218. case SNDCTL_DSP_STEREO:
  1219. if (get_user(val, (int *) arg))
  1220. return -EFAULT;
  1221. if (file->f_mode & FMODE_READ) {
  1222. stop_adc(s);
  1223. s->dma_adc.num_channels = val ? 2 : 1;
  1224. if ((ret = prog_dmabuf_adc(s)))
  1225. return ret;
  1226. }
  1227. if (file->f_mode & FMODE_WRITE) {
  1228. stop_dac(s);
  1229. s->dma_dac.num_channels = val ? 2 : 1;
  1230. if (s->codec_ext_caps & AC97_EXT_DACS) {
  1231. /* disable surround and center/lfe in AC'97
  1232. */
  1233. u16 ext_stat = rdcodec(s->codec,
  1234. AC97_EXTENDED_STATUS);
  1235. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  1236. ext_stat | (AC97_EXTSTAT_PRI |
  1237. AC97_EXTSTAT_PRJ |
  1238. AC97_EXTSTAT_PRK));
  1239. }
  1240. if ((ret = prog_dmabuf_dac(s)))
  1241. return ret;
  1242. }
  1243. return 0;
  1244. case SNDCTL_DSP_CHANNELS:
  1245. if (get_user(val, (int *) arg))
  1246. return -EFAULT;
  1247. if (val != 0) {
  1248. if (file->f_mode & FMODE_READ) {
  1249. if (val < 0 || val > 2)
  1250. return -EINVAL;
  1251. stop_adc(s);
  1252. s->dma_adc.num_channels = val;
  1253. if ((ret = prog_dmabuf_adc(s)))
  1254. return ret;
  1255. }
  1256. if (file->f_mode & FMODE_WRITE) {
  1257. switch (val) {
  1258. case 1:
  1259. case 2:
  1260. break;
  1261. case 3:
  1262. case 5:
  1263. return -EINVAL;
  1264. case 4:
  1265. if (!(s->codec_ext_caps &
  1266. AC97_EXTID_SDAC))
  1267. return -EINVAL;
  1268. break;
  1269. case 6:
  1270. if ((s->codec_ext_caps &
  1271. AC97_EXT_DACS) != AC97_EXT_DACS)
  1272. return -EINVAL;
  1273. break;
  1274. default:
  1275. return -EINVAL;
  1276. }
  1277. stop_dac(s);
  1278. if (val <= 2 &&
  1279. (s->codec_ext_caps & AC97_EXT_DACS)) {
  1280. /* disable surround and center/lfe
  1281. * channels in AC'97
  1282. */
  1283. u16 ext_stat =
  1284. rdcodec(s->codec,
  1285. AC97_EXTENDED_STATUS);
  1286. wrcodec(s->codec,
  1287. AC97_EXTENDED_STATUS,
  1288. ext_stat | (AC97_EXTSTAT_PRI |
  1289. AC97_EXTSTAT_PRJ |
  1290. AC97_EXTSTAT_PRK));
  1291. } else if (val >= 4) {
  1292. /* enable surround, center/lfe
  1293. * channels in AC'97
  1294. */
  1295. u16 ext_stat =
  1296. rdcodec(s->codec,
  1297. AC97_EXTENDED_STATUS);
  1298. ext_stat &= ~AC97_EXTSTAT_PRJ;
  1299. if (val == 6)
  1300. ext_stat &=
  1301. ~(AC97_EXTSTAT_PRI |
  1302. AC97_EXTSTAT_PRK);
  1303. wrcodec(s->codec,
  1304. AC97_EXTENDED_STATUS,
  1305. ext_stat);
  1306. }
  1307. s->dma_dac.num_channels = val;
  1308. if ((ret = prog_dmabuf_dac(s)))
  1309. return ret;
  1310. }
  1311. }
  1312. return put_user(val, (int *) arg);
  1313. case SNDCTL_DSP_GETFMTS: /* Returns a mask */
  1314. return put_user(AFMT_S16_LE | AFMT_U8, (int *) arg);
  1315. case SNDCTL_DSP_SETFMT: /* Selects ONE fmt */
  1316. if (get_user(val, (int *) arg))
  1317. return -EFAULT;
  1318. if (val != AFMT_QUERY) {
  1319. if (file->f_mode & FMODE_READ) {
  1320. stop_adc(s);
  1321. if (val == AFMT_S16_LE)
  1322. s->dma_adc.sample_size = 16;
  1323. else {
  1324. val = AFMT_U8;
  1325. s->dma_adc.sample_size = 8;
  1326. }
  1327. if ((ret = prog_dmabuf_adc(s)))
  1328. return ret;
  1329. }
  1330. if (file->f_mode & FMODE_WRITE) {
  1331. stop_dac(s);
  1332. if (val == AFMT_S16_LE)
  1333. s->dma_dac.sample_size = 16;
  1334. else {
  1335. val = AFMT_U8;
  1336. s->dma_dac.sample_size = 8;
  1337. }
  1338. if ((ret = prog_dmabuf_dac(s)))
  1339. return ret;
  1340. }
  1341. } else {
  1342. if (file->f_mode & FMODE_READ)
  1343. val = (s->dma_adc.sample_size == 16) ?
  1344. AFMT_S16_LE : AFMT_U8;
  1345. else
  1346. val = (s->dma_dac.sample_size == 16) ?
  1347. AFMT_S16_LE : AFMT_U8;
  1348. }
  1349. return put_user(val, (int *) arg);
  1350. case SNDCTL_DSP_POST:
  1351. return 0;
  1352. case SNDCTL_DSP_GETTRIGGER:
  1353. val = 0;
  1354. spin_lock_irqsave(&s->lock, flags);
  1355. if (file->f_mode & FMODE_READ && !s->dma_adc.stopped)
  1356. val |= PCM_ENABLE_INPUT;
  1357. if (file->f_mode & FMODE_WRITE && !s->dma_dac.stopped)
  1358. val |= PCM_ENABLE_OUTPUT;
  1359. spin_unlock_irqrestore(&s->lock, flags);
  1360. return put_user(val, (int *) arg);
  1361. case SNDCTL_DSP_SETTRIGGER:
  1362. if (get_user(val, (int *) arg))
  1363. return -EFAULT;
  1364. if (file->f_mode & FMODE_READ) {
  1365. if (val & PCM_ENABLE_INPUT) {
  1366. spin_lock_irqsave(&s->lock, flags);
  1367. start_adc(s);
  1368. spin_unlock_irqrestore(&s->lock, flags);
  1369. } else
  1370. stop_adc(s);
  1371. }
  1372. if (file->f_mode & FMODE_WRITE) {
  1373. if (val & PCM_ENABLE_OUTPUT) {
  1374. spin_lock_irqsave(&s->lock, flags);
  1375. start_dac(s);
  1376. spin_unlock_irqrestore(&s->lock, flags);
  1377. } else
  1378. stop_dac(s);
  1379. }
  1380. return 0;
  1381. case SNDCTL_DSP_GETOSPACE:
  1382. if (!(file->f_mode & FMODE_WRITE))
  1383. return -EINVAL;
  1384. abinfo.fragsize = s->dma_dac.fragsize;
  1385. spin_lock_irqsave(&s->lock, flags);
  1386. count = s->dma_dac.count;
  1387. count -= dma_count_done(&s->dma_dac);
  1388. spin_unlock_irqrestore(&s->lock, flags);
  1389. if (count < 0)
  1390. count = 0;
  1391. abinfo.bytes = (s->dma_dac.dmasize - count) /
  1392. s->dma_dac.cnt_factor;
  1393. abinfo.fragstotal = s->dma_dac.numfrag;
  1394. abinfo.fragments = abinfo.bytes >> s->dma_dac.fragshift;
  1395. pr_debug("ioctl SNDCTL_DSP_GETOSPACE: bytes=%d, fragments=%d\n", abinfo.bytes, abinfo.fragments);
  1396. return copy_to_user((void *) arg, &abinfo,
  1397. sizeof(abinfo)) ? -EFAULT : 0;
  1398. case SNDCTL_DSP_GETISPACE:
  1399. if (!(file->f_mode & FMODE_READ))
  1400. return -EINVAL;
  1401. abinfo.fragsize = s->dma_adc.fragsize;
  1402. spin_lock_irqsave(&s->lock, flags);
  1403. count = s->dma_adc.count;
  1404. count += dma_count_done(&s->dma_adc);
  1405. spin_unlock_irqrestore(&s->lock, flags);
  1406. if (count < 0)
  1407. count = 0;
  1408. abinfo.bytes = count / s->dma_adc.cnt_factor;
  1409. abinfo.fragstotal = s->dma_adc.numfrag;
  1410. abinfo.fragments = abinfo.bytes >> s->dma_adc.fragshift;
  1411. return copy_to_user((void *) arg, &abinfo,
  1412. sizeof(abinfo)) ? -EFAULT : 0;
  1413. case SNDCTL_DSP_NONBLOCK:
  1414. spin_lock(&file->f_lock);
  1415. file->f_flags |= O_NONBLOCK;
  1416. spin_unlock(&file->f_lock);
  1417. return 0;
  1418. case SNDCTL_DSP_GETODELAY:
  1419. if (!(file->f_mode & FMODE_WRITE))
  1420. return -EINVAL;
  1421. spin_lock_irqsave(&s->lock, flags);
  1422. count = s->dma_dac.count;
  1423. count -= dma_count_done(&s->dma_dac);
  1424. spin_unlock_irqrestore(&s->lock, flags);
  1425. if (count < 0)
  1426. count = 0;
  1427. count /= s->dma_dac.cnt_factor;
  1428. return put_user(count, (int *) arg);
  1429. case SNDCTL_DSP_GETIPTR:
  1430. if (!(file->f_mode & FMODE_READ))
  1431. return -EINVAL;
  1432. spin_lock_irqsave(&s->lock, flags);
  1433. cinfo.bytes = s->dma_adc.total_bytes;
  1434. count = s->dma_adc.count;
  1435. if (!s->dma_adc.stopped) {
  1436. diff = dma_count_done(&s->dma_adc);
  1437. count += diff;
  1438. cinfo.bytes += diff;
  1439. cinfo.ptr = virt_to_phys(s->dma_adc.nextIn) + diff -
  1440. virt_to_phys(s->dma_adc.rawbuf);
  1441. } else
  1442. cinfo.ptr = virt_to_phys(s->dma_adc.nextIn) -
  1443. virt_to_phys(s->dma_adc.rawbuf);
  1444. if (s->dma_adc.mapped)
  1445. s->dma_adc.count &= (s->dma_adc.dma_fragsize-1);
  1446. spin_unlock_irqrestore(&s->lock, flags);
  1447. if (count < 0)
  1448. count = 0;
  1449. cinfo.blocks = count >> s->dma_adc.fragshift;
  1450. return copy_to_user((void *) arg, &cinfo, sizeof(cinfo));
  1451. case SNDCTL_DSP_GETOPTR:
  1452. if (!(file->f_mode & FMODE_READ))
  1453. return -EINVAL;
  1454. spin_lock_irqsave(&s->lock, flags);
  1455. cinfo.bytes = s->dma_dac.total_bytes;
  1456. count = s->dma_dac.count;
  1457. if (!s->dma_dac.stopped) {
  1458. diff = dma_count_done(&s->dma_dac);
  1459. count -= diff;
  1460. cinfo.bytes += diff;
  1461. cinfo.ptr = virt_to_phys(s->dma_dac.nextOut) + diff -
  1462. virt_to_phys(s->dma_dac.rawbuf);
  1463. } else
  1464. cinfo.ptr = virt_to_phys(s->dma_dac.nextOut) -
  1465. virt_to_phys(s->dma_dac.rawbuf);
  1466. if (s->dma_dac.mapped)
  1467. s->dma_dac.count &= (s->dma_dac.dma_fragsize-1);
  1468. spin_unlock_irqrestore(&s->lock, flags);
  1469. if (count < 0)
  1470. count = 0;
  1471. cinfo.blocks = count >> s->dma_dac.fragshift;
  1472. return copy_to_user((void *) arg, &cinfo, sizeof(cinfo));
  1473. case SNDCTL_DSP_GETBLKSIZE:
  1474. if (file->f_mode & FMODE_WRITE)
  1475. return put_user(s->dma_dac.fragsize, (int *) arg);
  1476. else
  1477. return put_user(s->dma_adc.fragsize, (int *) arg);
  1478. case SNDCTL_DSP_SETFRAGMENT:
  1479. if (get_user(val, (int *) arg))
  1480. return -EFAULT;
  1481. if (file->f_mode & FMODE_READ) {
  1482. stop_adc(s);
  1483. s->dma_adc.ossfragshift = val & 0xffff;
  1484. s->dma_adc.ossmaxfrags = (val >> 16) & 0xffff;
  1485. if (s->dma_adc.ossfragshift < 4)
  1486. s->dma_adc.ossfragshift = 4;
  1487. if (s->dma_adc.ossfragshift > 15)
  1488. s->dma_adc.ossfragshift = 15;
  1489. if (s->dma_adc.ossmaxfrags < 4)
  1490. s->dma_adc.ossmaxfrags = 4;
  1491. if ((ret = prog_dmabuf_adc(s)))
  1492. return ret;
  1493. }
  1494. if (file->f_mode & FMODE_WRITE) {
  1495. stop_dac(s);
  1496. s->dma_dac.ossfragshift = val & 0xffff;
  1497. s->dma_dac.ossmaxfrags = (val >> 16) & 0xffff;
  1498. if (s->dma_dac.ossfragshift < 4)
  1499. s->dma_dac.ossfragshift = 4;
  1500. if (s->dma_dac.ossfragshift > 15)
  1501. s->dma_dac.ossfragshift = 15;
  1502. if (s->dma_dac.ossmaxfrags < 4)
  1503. s->dma_dac.ossmaxfrags = 4;
  1504. if ((ret = prog_dmabuf_dac(s)))
  1505. return ret;
  1506. }
  1507. return 0;
  1508. case SNDCTL_DSP_SUBDIVIDE:
  1509. if ((file->f_mode & FMODE_READ && s->dma_adc.subdivision) ||
  1510. (file->f_mode & FMODE_WRITE && s->dma_dac.subdivision))
  1511. return -EINVAL;
  1512. if (get_user(val, (int *) arg))
  1513. return -EFAULT;
  1514. if (val != 1 && val != 2 && val != 4)
  1515. return -EINVAL;
  1516. if (file->f_mode & FMODE_READ) {
  1517. stop_adc(s);
  1518. s->dma_adc.subdivision = val;
  1519. if ((ret = prog_dmabuf_adc(s)))
  1520. return ret;
  1521. }
  1522. if (file->f_mode & FMODE_WRITE) {
  1523. stop_dac(s);
  1524. s->dma_dac.subdivision = val;
  1525. if ((ret = prog_dmabuf_dac(s)))
  1526. return ret;
  1527. }
  1528. return 0;
  1529. case SOUND_PCM_READ_RATE:
  1530. return put_user((file->f_mode & FMODE_READ) ?
  1531. s->dma_adc.sample_rate :
  1532. s->dma_dac.sample_rate,
  1533. (int *)arg);
  1534. case SOUND_PCM_READ_CHANNELS:
  1535. if (file->f_mode & FMODE_READ)
  1536. return put_user(s->dma_adc.num_channels, (int *)arg);
  1537. else
  1538. return put_user(s->dma_dac.num_channels, (int *)arg);
  1539. case SOUND_PCM_READ_BITS:
  1540. if (file->f_mode & FMODE_READ)
  1541. return put_user(s->dma_adc.sample_size, (int *)arg);
  1542. else
  1543. return put_user(s->dma_dac.sample_size, (int *)arg);
  1544. case SOUND_PCM_WRITE_FILTER:
  1545. case SNDCTL_DSP_SETSYNCRO:
  1546. case SOUND_PCM_READ_FILTER:
  1547. return -EINVAL;
  1548. }
  1549. return mixdev_ioctl(s->codec, cmd, arg);
  1550. }
  1551. static long
  1552. au1550_unlocked_ioctl(struct file *file, unsigned int cmd, unsigned long arg)
  1553. {
  1554. int ret;
  1555. lock_kernel();
  1556. ret = au1550_ioctl(file, cmd, arg);
  1557. unlock_kernel();
  1558. return ret;
  1559. }
  1560. static int
  1561. au1550_open(struct inode *inode, struct file *file)
  1562. {
  1563. int minor = MINOR(inode->i_rdev);
  1564. DECLARE_WAITQUEUE(wait, current);
  1565. struct au1550_state *s = &au1550_state;
  1566. int ret;
  1567. #ifdef DEBUG
  1568. if (file->f_flags & O_NONBLOCK)
  1569. pr_debug("open: non-blocking\n");
  1570. else
  1571. pr_debug("open: blocking\n");
  1572. #endif
  1573. file->private_data = s;
  1574. lock_kernel();
  1575. /* wait for device to become free */
  1576. mutex_lock(&s->open_mutex);
  1577. while (s->open_mode & file->f_mode) {
  1578. ret = -EBUSY;
  1579. if (file->f_flags & O_NONBLOCK)
  1580. goto out;
  1581. add_wait_queue(&s->open_wait, &wait);
  1582. __set_current_state(TASK_INTERRUPTIBLE);
  1583. mutex_unlock(&s->open_mutex);
  1584. schedule();
  1585. remove_wait_queue(&s->open_wait, &wait);
  1586. set_current_state(TASK_RUNNING);
  1587. ret = -ERESTARTSYS;
  1588. if (signal_pending(current))
  1589. goto out2;
  1590. mutex_lock(&s->open_mutex);
  1591. }
  1592. stop_dac(s);
  1593. stop_adc(s);
  1594. if (file->f_mode & FMODE_READ) {
  1595. s->dma_adc.ossfragshift = s->dma_adc.ossmaxfrags =
  1596. s->dma_adc.subdivision = s->dma_adc.total_bytes = 0;
  1597. s->dma_adc.num_channels = 1;
  1598. s->dma_adc.sample_size = 8;
  1599. set_adc_rate(s, 8000);
  1600. if ((minor & 0xf) == SND_DEV_DSP16)
  1601. s->dma_adc.sample_size = 16;
  1602. }
  1603. if (file->f_mode & FMODE_WRITE) {
  1604. s->dma_dac.ossfragshift = s->dma_dac.ossmaxfrags =
  1605. s->dma_dac.subdivision = s->dma_dac.total_bytes = 0;
  1606. s->dma_dac.num_channels = 1;
  1607. s->dma_dac.sample_size = 8;
  1608. set_dac_rate(s, 8000);
  1609. if ((minor & 0xf) == SND_DEV_DSP16)
  1610. s->dma_dac.sample_size = 16;
  1611. }
  1612. if (file->f_mode & FMODE_READ) {
  1613. if ((ret = prog_dmabuf_adc(s)))
  1614. goto out;
  1615. }
  1616. if (file->f_mode & FMODE_WRITE) {
  1617. if ((ret = prog_dmabuf_dac(s)))
  1618. goto out;
  1619. }
  1620. s->open_mode |= file->f_mode & (FMODE_READ | FMODE_WRITE);
  1621. mutex_init(&s->sem);
  1622. ret = 0;
  1623. out:
  1624. mutex_unlock(&s->open_mutex);
  1625. out2:
  1626. unlock_kernel();
  1627. return ret;
  1628. }
  1629. static int
  1630. au1550_release(struct inode *inode, struct file *file)
  1631. {
  1632. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1633. lock_kernel();
  1634. if (file->f_mode & FMODE_WRITE) {
  1635. unlock_kernel();
  1636. drain_dac(s, file->f_flags & O_NONBLOCK);
  1637. lock_kernel();
  1638. }
  1639. mutex_lock(&s->open_mutex);
  1640. if (file->f_mode & FMODE_WRITE) {
  1641. stop_dac(s);
  1642. kfree(s->dma_dac.rawbuf);
  1643. s->dma_dac.rawbuf = NULL;
  1644. }
  1645. if (file->f_mode & FMODE_READ) {
  1646. stop_adc(s);
  1647. kfree(s->dma_adc.rawbuf);
  1648. s->dma_adc.rawbuf = NULL;
  1649. }
  1650. s->open_mode &= ((~file->f_mode) & (FMODE_READ|FMODE_WRITE));
  1651. mutex_unlock(&s->open_mutex);
  1652. wake_up(&s->open_wait);
  1653. unlock_kernel();
  1654. return 0;
  1655. }
  1656. static /*const */ struct file_operations au1550_audio_fops = {
  1657. .owner = THIS_MODULE,
  1658. .llseek = au1550_llseek,
  1659. .read = au1550_read,
  1660. .write = au1550_write,
  1661. .poll = au1550_poll,
  1662. .unlocked_ioctl = au1550_unlocked_ioctl,
  1663. .mmap = au1550_mmap,
  1664. .open = au1550_open,
  1665. .release = au1550_release,
  1666. };
  1667. MODULE_AUTHOR("Advanced Micro Devices (AMD), dan@embeddededge.com");
  1668. MODULE_DESCRIPTION("Au1550 AC97 Audio Driver");
  1669. MODULE_LICENSE("GPL");
  1670. static int __devinit
  1671. au1550_probe(void)
  1672. {
  1673. struct au1550_state *s = &au1550_state;
  1674. int val;
  1675. memset(s, 0, sizeof(struct au1550_state));
  1676. init_waitqueue_head(&s->dma_adc.wait);
  1677. init_waitqueue_head(&s->dma_dac.wait);
  1678. init_waitqueue_head(&s->open_wait);
  1679. mutex_init(&s->open_mutex);
  1680. spin_lock_init(&s->lock);
  1681. s->codec = ac97_alloc_codec();
  1682. if(s->codec == NULL) {
  1683. err("Out of memory");
  1684. return -1;
  1685. }
  1686. s->codec->private_data = s;
  1687. s->codec->id = 0;
  1688. s->codec->codec_read = rdcodec;
  1689. s->codec->codec_write = wrcodec;
  1690. s->codec->codec_wait = waitcodec;
  1691. if (!request_mem_region(CPHYSADDR(AC97_PSC_SEL),
  1692. 0x30, "Au1550 AC97")) {
  1693. err("AC'97 ports in use");
  1694. }
  1695. /* Allocate the DMA Channels
  1696. */
  1697. if ((s->dma_dac.dmanr = au1xxx_dbdma_chan_alloc(DBDMA_MEM_CHAN,
  1698. DBDMA_AC97_TX_CHAN, dac_dma_interrupt, (void *)s)) == 0) {
  1699. err("Can't get DAC DMA");
  1700. goto err_dma1;
  1701. }
  1702. au1xxx_dbdma_set_devwidth(s->dma_dac.dmanr, 16);
  1703. if (au1xxx_dbdma_ring_alloc(s->dma_dac.dmanr,
  1704. NUM_DBDMA_DESCRIPTORS) == 0) {
  1705. err("Can't get DAC DMA descriptors");
  1706. goto err_dma1;
  1707. }
  1708. if ((s->dma_adc.dmanr = au1xxx_dbdma_chan_alloc(DBDMA_AC97_RX_CHAN,
  1709. DBDMA_MEM_CHAN, adc_dma_interrupt, (void *)s)) == 0) {
  1710. err("Can't get ADC DMA");
  1711. goto err_dma2;
  1712. }
  1713. au1xxx_dbdma_set_devwidth(s->dma_adc.dmanr, 16);
  1714. if (au1xxx_dbdma_ring_alloc(s->dma_adc.dmanr,
  1715. NUM_DBDMA_DESCRIPTORS) == 0) {
  1716. err("Can't get ADC DMA descriptors");
  1717. goto err_dma2;
  1718. }
  1719. pr_info("DAC: DMA%d, ADC: DMA%d", DBDMA_AC97_TX_CHAN, DBDMA_AC97_RX_CHAN);
  1720. /* register devices */
  1721. if ((s->dev_audio = register_sound_dsp(&au1550_audio_fops, -1)) < 0)
  1722. goto err_dev1;
  1723. if ((s->codec->dev_mixer =
  1724. register_sound_mixer(&au1550_mixer_fops, -1)) < 0)
  1725. goto err_dev2;
  1726. /* The GPIO for the appropriate PSC was configured by the
  1727. * board specific start up.
  1728. *
  1729. * configure PSC for AC'97
  1730. */
  1731. au_writel(0, AC97_PSC_CTRL); /* Disable PSC */
  1732. au_sync();
  1733. au_writel((PSC_SEL_CLK_SERCLK | PSC_SEL_PS_AC97MODE), AC97_PSC_SEL);
  1734. au_sync();
  1735. /* cold reset the AC'97
  1736. */
  1737. au_writel(PSC_AC97RST_RST, PSC_AC97RST);
  1738. au_sync();
  1739. au1550_delay(10);
  1740. au_writel(0, PSC_AC97RST);
  1741. au_sync();
  1742. /* need to delay around 500msec(bleech) to give
  1743. some CODECs enough time to wakeup */
  1744. au1550_delay(500);
  1745. /* warm reset the AC'97 to start the bitclk
  1746. */
  1747. au_writel(PSC_AC97RST_SNC, PSC_AC97RST);
  1748. au_sync();
  1749. udelay(100);
  1750. au_writel(0, PSC_AC97RST);
  1751. au_sync();
  1752. /* Enable PSC
  1753. */
  1754. au_writel(PSC_CTRL_ENABLE, AC97_PSC_CTRL);
  1755. au_sync();
  1756. /* Wait for PSC ready.
  1757. */
  1758. do {
  1759. val = au_readl(PSC_AC97STAT);
  1760. au_sync();
  1761. } while ((val & PSC_AC97STAT_SR) == 0);
  1762. /* Configure AC97 controller.
  1763. * Deep FIFO, 16-bit sample, DMA, make sure DMA matches fifo size.
  1764. */
  1765. val = PSC_AC97CFG_SET_LEN(16);
  1766. val |= PSC_AC97CFG_RT_FIFO8 | PSC_AC97CFG_TT_FIFO8;
  1767. /* Enable device so we can at least
  1768. * talk over the AC-link.
  1769. */
  1770. au_writel(val, PSC_AC97CFG);
  1771. au_writel(PSC_AC97MSK_ALLMASK, PSC_AC97MSK);
  1772. au_sync();
  1773. val |= PSC_AC97CFG_DE_ENABLE;
  1774. au_writel(val, PSC_AC97CFG);
  1775. au_sync();
  1776. /* Wait for Device ready.
  1777. */
  1778. do {
  1779. val = au_readl(PSC_AC97STAT);
  1780. au_sync();
  1781. } while ((val & PSC_AC97STAT_DR) == 0);
  1782. /* codec init */
  1783. if (!ac97_probe_codec(s->codec))
  1784. goto err_dev3;
  1785. s->codec_base_caps = rdcodec(s->codec, AC97_RESET);
  1786. s->codec_ext_caps = rdcodec(s->codec, AC97_EXTENDED_ID);
  1787. pr_info("AC'97 Base/Extended ID = %04x/%04x",
  1788. s->codec_base_caps, s->codec_ext_caps);
  1789. if (!(s->codec_ext_caps & AC97_EXTID_VRA)) {
  1790. /* codec does not support VRA
  1791. */
  1792. s->no_vra = 1;
  1793. } else if (!vra) {
  1794. /* Boot option says disable VRA
  1795. */
  1796. u16 ac97_extstat = rdcodec(s->codec, AC97_EXTENDED_STATUS);
  1797. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  1798. ac97_extstat & ~AC97_EXTSTAT_VRA);
  1799. s->no_vra = 1;
  1800. }
  1801. if (s->no_vra)
  1802. pr_info("no VRA, interpolating and decimating");
  1803. /* set mic to be the recording source */
  1804. val = SOUND_MASK_MIC;
  1805. mixdev_ioctl(s->codec, SOUND_MIXER_WRITE_RECSRC,
  1806. (unsigned long) &val);
  1807. return 0;
  1808. err_dev3:
  1809. unregister_sound_mixer(s->codec->dev_mixer);
  1810. err_dev2:
  1811. unregister_sound_dsp(s->dev_audio);
  1812. err_dev1:
  1813. au1xxx_dbdma_chan_free(s->dma_adc.dmanr);
  1814. err_dma2:
  1815. au1xxx_dbdma_chan_free(s->dma_dac.dmanr);
  1816. err_dma1:
  1817. release_mem_region(CPHYSADDR(AC97_PSC_SEL), 0x30);
  1818. ac97_release_codec(s->codec);
  1819. return -1;
  1820. }
  1821. static void __devinit
  1822. au1550_remove(void)
  1823. {
  1824. struct au1550_state *s = &au1550_state;
  1825. if (!s)
  1826. return;
  1827. synchronize_irq();
  1828. au1xxx_dbdma_chan_free(s->dma_adc.dmanr);
  1829. au1xxx_dbdma_chan_free(s->dma_dac.dmanr);
  1830. release_mem_region(CPHYSADDR(AC97_PSC_SEL), 0x30);
  1831. unregister_sound_dsp(s->dev_audio);
  1832. unregister_sound_mixer(s->codec->dev_mixer);
  1833. ac97_release_codec(s->codec);
  1834. }
  1835. static int __init
  1836. init_au1550(void)
  1837. {
  1838. return au1550_probe();
  1839. }
  1840. static void __exit
  1841. cleanup_au1550(void)
  1842. {
  1843. au1550_remove();
  1844. }
  1845. module_init(init_au1550);
  1846. module_exit(cleanup_au1550);
  1847. #ifndef MODULE
  1848. static int __init
  1849. au1550_setup(char *options)
  1850. {
  1851. char *this_opt;
  1852. if (!options || !*options)
  1853. return 0;
  1854. while ((this_opt = strsep(&options, ","))) {
  1855. if (!*this_opt)
  1856. continue;
  1857. if (!strncmp(this_opt, "vra", 3)) {
  1858. vra = 1;
  1859. }
  1860. }
  1861. return 1;
  1862. }
  1863. __setup("au1550_audio=", au1550_setup);
  1864. #endif /* MODULE */