mxl5007t.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881
  1. /*
  2. * mxl5007t.c - driver for the MaxLinear MxL5007T silicon tuner
  3. *
  4. * Copyright (C) 2008 Michael Krufky <mkrufky@linuxtv.org>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #include <linux/i2c.h>
  21. #include <linux/types.h>
  22. #include <linux/videodev2.h>
  23. #include "tuner-i2c.h"
  24. #include "mxl5007t.h"
  25. static DEFINE_MUTEX(mxl5007t_list_mutex);
  26. static LIST_HEAD(hybrid_tuner_instance_list);
  27. static int mxl5007t_debug;
  28. module_param_named(debug, mxl5007t_debug, int, 0644);
  29. MODULE_PARM_DESC(debug, "set debug level");
  30. /* ------------------------------------------------------------------------- */
  31. #define mxl_printk(kern, fmt, arg...) \
  32. printk(kern "%s: " fmt "\n", __func__, ##arg)
  33. #define mxl_err(fmt, arg...) \
  34. mxl_printk(KERN_ERR, "%d: " fmt, __LINE__, ##arg)
  35. #define mxl_warn(fmt, arg...) \
  36. mxl_printk(KERN_WARNING, fmt, ##arg)
  37. #define mxl_info(fmt, arg...) \
  38. mxl_printk(KERN_INFO, fmt, ##arg)
  39. #define mxl_debug(fmt, arg...) \
  40. ({ \
  41. if (mxl5007t_debug) \
  42. mxl_printk(KERN_DEBUG, fmt, ##arg); \
  43. })
  44. #define mxl_fail(ret) \
  45. ({ \
  46. int __ret; \
  47. __ret = (ret < 0); \
  48. if (__ret) \
  49. mxl_printk(KERN_ERR, "error %d on line %d", \
  50. ret, __LINE__); \
  51. __ret; \
  52. })
  53. /* ------------------------------------------------------------------------- */
  54. #define MHz 1000000
  55. enum mxl5007t_mode {
  56. MxL_MODE_OTA_DVBT_ATSC = 0,
  57. MxL_MODE_OTA_ISDBT = 4,
  58. MxL_MODE_CABLE_DIGITAL = 0x10,
  59. };
  60. enum mxl5007t_chip_version {
  61. MxL_UNKNOWN_ID = 0x00,
  62. MxL_5007_V1_F1 = 0x11,
  63. MxL_5007_V1_F2 = 0x12,
  64. MxL_5007_V2_100_F1 = 0x21,
  65. MxL_5007_V2_100_F2 = 0x22,
  66. MxL_5007_V2_200_F1 = 0x23,
  67. MxL_5007_V2_200_F2 = 0x24,
  68. };
  69. struct reg_pair_t {
  70. u8 reg;
  71. u8 val;
  72. };
  73. /* ------------------------------------------------------------------------- */
  74. static struct reg_pair_t init_tab[] = {
  75. { 0x0b, 0x44 }, /* XTAL */
  76. { 0x0c, 0x60 }, /* IF */
  77. { 0x10, 0x00 }, /* MISC */
  78. { 0x12, 0xca }, /* IDAC */
  79. { 0x16, 0x90 }, /* MODE */
  80. { 0x32, 0x38 }, /* MODE Analog/Digital */
  81. { 0xd8, 0x18 }, /* CLK_OUT_ENABLE */
  82. { 0x2c, 0x34 }, /* OVERRIDE */
  83. { 0x4d, 0x40 }, /* OVERRIDE */
  84. { 0x7f, 0x02 }, /* OVERRIDE */
  85. { 0x9a, 0x52 }, /* OVERRIDE */
  86. { 0x48, 0x5a }, /* OVERRIDE */
  87. { 0x76, 0x1a }, /* OVERRIDE */
  88. { 0x6a, 0x48 }, /* OVERRIDE */
  89. { 0x64, 0x28 }, /* OVERRIDE */
  90. { 0x66, 0xe6 }, /* OVERRIDE */
  91. { 0x35, 0x0e }, /* OVERRIDE */
  92. { 0x7e, 0x01 }, /* OVERRIDE */
  93. { 0x83, 0x00 }, /* OVERRIDE */
  94. { 0x04, 0x0b }, /* OVERRIDE */
  95. { 0x05, 0x01 }, /* TOP_MASTER_ENABLE */
  96. { 0, 0 }
  97. };
  98. static struct reg_pair_t init_tab_cable[] = {
  99. { 0x0b, 0x44 }, /* XTAL */
  100. { 0x0c, 0x60 }, /* IF */
  101. { 0x10, 0x00 }, /* MISC */
  102. { 0x12, 0xca }, /* IDAC */
  103. { 0x16, 0x90 }, /* MODE */
  104. { 0x32, 0x38 }, /* MODE A/D */
  105. { 0x71, 0x3f }, /* TOP1 */
  106. { 0x72, 0x3f }, /* TOP2 */
  107. { 0x74, 0x3f }, /* TOP3 */
  108. { 0xd8, 0x18 }, /* CLK_OUT_ENABLE */
  109. { 0x2c, 0x34 }, /* OVERRIDE */
  110. { 0x4d, 0x40 }, /* OVERRIDE */
  111. { 0x7f, 0x02 }, /* OVERRIDE */
  112. { 0x9a, 0x52 }, /* OVERRIDE */
  113. { 0x48, 0x5a }, /* OVERRIDE */
  114. { 0x76, 0x1a }, /* OVERRIDE */
  115. { 0x6a, 0x48 }, /* OVERRIDE */
  116. { 0x64, 0x28 }, /* OVERRIDE */
  117. { 0x66, 0xe6 }, /* OVERRIDE */
  118. { 0x35, 0x0e }, /* OVERRIDE */
  119. { 0x7e, 0x01 }, /* OVERRIDE */
  120. { 0x04, 0x0b }, /* OVERRIDE */
  121. { 0x68, 0xb4 }, /* OVERRIDE */
  122. { 0x36, 0x00 }, /* OVERRIDE */
  123. { 0x05, 0x01 }, /* TOP_MASTER_ENABLE */
  124. { 0, 0 }
  125. };
  126. /* ------------------------------------------------------------------------- */
  127. static struct reg_pair_t reg_pair_rftune[] = {
  128. { 0x11, 0x00 }, /* abort tune */
  129. { 0x13, 0x15 },
  130. { 0x14, 0x40 },
  131. { 0x15, 0x0e },
  132. { 0x11, 0x02 }, /* start tune */
  133. { 0, 0 }
  134. };
  135. /* ------------------------------------------------------------------------- */
  136. struct mxl5007t_state {
  137. struct list_head hybrid_tuner_instance_list;
  138. struct tuner_i2c_props i2c_props;
  139. struct mutex lock;
  140. struct mxl5007t_config *config;
  141. enum mxl5007t_chip_version chip_id;
  142. struct reg_pair_t tab_init[ARRAY_SIZE(init_tab)];
  143. struct reg_pair_t tab_init_cable[ARRAY_SIZE(init_tab_cable)];
  144. struct reg_pair_t tab_rftune[ARRAY_SIZE(reg_pair_rftune)];
  145. u32 frequency;
  146. u32 bandwidth;
  147. };
  148. /* ------------------------------------------------------------------------- */
  149. /* called by _init and _rftun to manipulate the register arrays */
  150. static void set_reg_bits(struct reg_pair_t *reg_pair, u8 reg, u8 mask, u8 val)
  151. {
  152. unsigned int i = 0;
  153. while (reg_pair[i].reg || reg_pair[i].val) {
  154. if (reg_pair[i].reg == reg) {
  155. reg_pair[i].val &= ~mask;
  156. reg_pair[i].val |= val;
  157. }
  158. i++;
  159. }
  160. return;
  161. }
  162. static void copy_reg_bits(struct reg_pair_t *reg_pair1,
  163. struct reg_pair_t *reg_pair2)
  164. {
  165. unsigned int i, j;
  166. i = j = 0;
  167. while (reg_pair1[i].reg || reg_pair1[i].val) {
  168. while (reg_pair2[j].reg || reg_pair2[j].reg) {
  169. if (reg_pair1[i].reg != reg_pair2[j].reg) {
  170. j++;
  171. continue;
  172. }
  173. reg_pair2[j].val = reg_pair1[i].val;
  174. break;
  175. }
  176. i++;
  177. }
  178. return;
  179. }
  180. /* ------------------------------------------------------------------------- */
  181. static void mxl5007t_set_mode_bits(struct mxl5007t_state *state,
  182. enum mxl5007t_mode mode,
  183. s32 if_diff_out_level)
  184. {
  185. switch (mode) {
  186. case MxL_MODE_OTA_DVBT_ATSC:
  187. set_reg_bits(state->tab_init, 0x32, 0x0f, 0x06);
  188. set_reg_bits(state->tab_init, 0x35, 0xff, 0x0e);
  189. break;
  190. case MxL_MODE_OTA_ISDBT:
  191. set_reg_bits(state->tab_init, 0x32, 0x0f, 0x06);
  192. set_reg_bits(state->tab_init, 0x35, 0xff, 0x12);
  193. break;
  194. case MxL_MODE_CABLE_DIGITAL:
  195. set_reg_bits(state->tab_init_cable, 0x71, 0xff, 0x01);
  196. set_reg_bits(state->tab_init_cable, 0x72, 0xff,
  197. 8 - if_diff_out_level);
  198. set_reg_bits(state->tab_init_cable, 0x74, 0xff, 0x17);
  199. break;
  200. default:
  201. mxl_fail(-EINVAL);
  202. }
  203. return;
  204. }
  205. static void mxl5007t_set_if_freq_bits(struct mxl5007t_state *state,
  206. enum mxl5007t_if_freq if_freq,
  207. int invert_if)
  208. {
  209. u8 val;
  210. switch (if_freq) {
  211. case MxL_IF_4_MHZ:
  212. val = 0x00;
  213. break;
  214. case MxL_IF_4_5_MHZ:
  215. val = 0x20;
  216. break;
  217. case MxL_IF_4_57_MHZ:
  218. val = 0x30;
  219. break;
  220. case MxL_IF_5_MHZ:
  221. val = 0x40;
  222. break;
  223. case MxL_IF_5_38_MHZ:
  224. val = 0x50;
  225. break;
  226. case MxL_IF_6_MHZ:
  227. val = 0x60;
  228. break;
  229. case MxL_IF_6_28_MHZ:
  230. val = 0x70;
  231. break;
  232. case MxL_IF_9_1915_MHZ:
  233. val = 0x80;
  234. break;
  235. case MxL_IF_35_25_MHZ:
  236. val = 0x90;
  237. break;
  238. case MxL_IF_36_15_MHZ:
  239. val = 0xa0;
  240. break;
  241. case MxL_IF_44_MHZ:
  242. val = 0xb0;
  243. break;
  244. default:
  245. mxl_fail(-EINVAL);
  246. return;
  247. }
  248. set_reg_bits(state->tab_init, 0x0c, 0xf0, val);
  249. /* set inverted IF or normal IF */
  250. set_reg_bits(state->tab_init, 0x0c, 0x08, invert_if ? 0x08 : 0x00);
  251. return;
  252. }
  253. static void mxl5007t_set_xtal_freq_bits(struct mxl5007t_state *state,
  254. enum mxl5007t_xtal_freq xtal_freq)
  255. {
  256. u8 val;
  257. switch (xtal_freq) {
  258. case MxL_XTAL_16_MHZ:
  259. val = 0x00; /* select xtal freq & Ref Freq */
  260. break;
  261. case MxL_XTAL_20_MHZ:
  262. val = 0x11;
  263. break;
  264. case MxL_XTAL_20_25_MHZ:
  265. val = 0x22;
  266. break;
  267. case MxL_XTAL_20_48_MHZ:
  268. val = 0x33;
  269. break;
  270. case MxL_XTAL_24_MHZ:
  271. val = 0x44;
  272. break;
  273. case MxL_XTAL_25_MHZ:
  274. val = 0x55;
  275. break;
  276. case MxL_XTAL_25_14_MHZ:
  277. val = 0x66;
  278. break;
  279. case MxL_XTAL_27_MHZ:
  280. val = 0x77;
  281. break;
  282. case MxL_XTAL_28_8_MHZ:
  283. val = 0x88;
  284. break;
  285. case MxL_XTAL_32_MHZ:
  286. val = 0x99;
  287. break;
  288. case MxL_XTAL_40_MHZ:
  289. val = 0xaa;
  290. break;
  291. case MxL_XTAL_44_MHZ:
  292. val = 0xbb;
  293. break;
  294. case MxL_XTAL_48_MHZ:
  295. val = 0xcc;
  296. break;
  297. case MxL_XTAL_49_3811_MHZ:
  298. val = 0xdd;
  299. break;
  300. default:
  301. mxl_fail(-EINVAL);
  302. return;
  303. }
  304. set_reg_bits(state->tab_init, 0x0b, 0xff, val);
  305. return;
  306. }
  307. static struct reg_pair_t *mxl5007t_calc_init_regs(struct mxl5007t_state *state,
  308. enum mxl5007t_mode mode)
  309. {
  310. struct mxl5007t_config *cfg = state->config;
  311. memcpy(&state->tab_init, &init_tab, sizeof(init_tab));
  312. memcpy(&state->tab_init_cable, &init_tab_cable, sizeof(init_tab_cable));
  313. mxl5007t_set_mode_bits(state, mode, cfg->if_diff_out_level);
  314. mxl5007t_set_if_freq_bits(state, cfg->if_freq_hz, cfg->invert_if);
  315. mxl5007t_set_xtal_freq_bits(state, cfg->xtal_freq_hz);
  316. set_reg_bits(state->tab_init, 0x10, 0x40, cfg->loop_thru_enable << 6);
  317. set_reg_bits(state->tab_init, 0xd8, 0x08, cfg->clk_out_enable << 3);
  318. set_reg_bits(state->tab_init, 0x10, 0x07, cfg->clk_out_amp);
  319. /* set IDAC to automatic mode control by AGC */
  320. set_reg_bits(state->tab_init, 0x12, 0x80, 0x00);
  321. if (mode >= MxL_MODE_CABLE_DIGITAL) {
  322. copy_reg_bits(state->tab_init, state->tab_init_cable);
  323. return state->tab_init_cable;
  324. } else
  325. return state->tab_init;
  326. }
  327. /* ------------------------------------------------------------------------- */
  328. enum mxl5007t_bw_mhz {
  329. MxL_BW_6MHz = 6,
  330. MxL_BW_7MHz = 7,
  331. MxL_BW_8MHz = 8,
  332. };
  333. static void mxl5007t_set_bw_bits(struct mxl5007t_state *state,
  334. enum mxl5007t_bw_mhz bw)
  335. {
  336. u8 val;
  337. switch (bw) {
  338. case MxL_BW_6MHz:
  339. val = 0x15; /* set DIG_MODEINDEX, DIG_MODEINDEX_A,
  340. * and DIG_MODEINDEX_CSF */
  341. break;
  342. case MxL_BW_7MHz:
  343. val = 0x21;
  344. break;
  345. case MxL_BW_8MHz:
  346. val = 0x3f;
  347. break;
  348. default:
  349. mxl_fail(-EINVAL);
  350. return;
  351. }
  352. set_reg_bits(state->tab_rftune, 0x13, 0x3f, val);
  353. return;
  354. }
  355. static struct
  356. reg_pair_t *mxl5007t_calc_rf_tune_regs(struct mxl5007t_state *state,
  357. u32 rf_freq, enum mxl5007t_bw_mhz bw)
  358. {
  359. u32 dig_rf_freq = 0;
  360. u32 temp;
  361. u32 frac_divider = 1000000;
  362. unsigned int i;
  363. memcpy(&state->tab_rftune, &reg_pair_rftune, sizeof(reg_pair_rftune));
  364. mxl5007t_set_bw_bits(state, bw);
  365. /* Convert RF frequency into 16 bits =>
  366. * 10 bit integer (MHz) + 6 bit fraction */
  367. dig_rf_freq = rf_freq / MHz;
  368. temp = rf_freq % MHz;
  369. for (i = 0; i < 6; i++) {
  370. dig_rf_freq <<= 1;
  371. frac_divider /= 2;
  372. if (temp > frac_divider) {
  373. temp -= frac_divider;
  374. dig_rf_freq++;
  375. }
  376. }
  377. /* add to have shift center point by 7.8124 kHz */
  378. if (temp > 7812)
  379. dig_rf_freq++;
  380. set_reg_bits(state->tab_rftune, 0x14, 0xff, (u8)dig_rf_freq);
  381. set_reg_bits(state->tab_rftune, 0x15, 0xff, (u8)(dig_rf_freq >> 8));
  382. return state->tab_rftune;
  383. }
  384. /* ------------------------------------------------------------------------- */
  385. static int mxl5007t_write_reg(struct mxl5007t_state *state, u8 reg, u8 val)
  386. {
  387. u8 buf[] = { reg, val };
  388. struct i2c_msg msg = { .addr = state->i2c_props.addr, .flags = 0,
  389. .buf = buf, .len = 2 };
  390. int ret;
  391. ret = i2c_transfer(state->i2c_props.adap, &msg, 1);
  392. if (ret != 1) {
  393. mxl_err("failed!");
  394. return -EREMOTEIO;
  395. }
  396. return 0;
  397. }
  398. static int mxl5007t_write_regs(struct mxl5007t_state *state,
  399. struct reg_pair_t *reg_pair)
  400. {
  401. unsigned int i = 0;
  402. int ret = 0;
  403. while ((ret == 0) && (reg_pair[i].reg || reg_pair[i].val)) {
  404. ret = mxl5007t_write_reg(state,
  405. reg_pair[i].reg, reg_pair[i].val);
  406. i++;
  407. }
  408. return ret;
  409. }
  410. static int mxl5007t_read_reg(struct mxl5007t_state *state, u8 reg, u8 *val)
  411. {
  412. struct i2c_msg msg[] = {
  413. { .addr = state->i2c_props.addr, .flags = 0,
  414. .buf = &reg, .len = 1 },
  415. { .addr = state->i2c_props.addr, .flags = I2C_M_RD,
  416. .buf = val, .len = 1 },
  417. };
  418. int ret;
  419. ret = i2c_transfer(state->i2c_props.adap, msg, 2);
  420. if (ret != 2) {
  421. mxl_err("failed!");
  422. return -EREMOTEIO;
  423. }
  424. return 0;
  425. }
  426. static int mxl5007t_soft_reset(struct mxl5007t_state *state)
  427. {
  428. u8 d = 0xff;
  429. struct i2c_msg msg = { .addr = state->i2c_props.addr, .flags = 0,
  430. .buf = &d, .len = 1 };
  431. int ret = i2c_transfer(state->i2c_props.adap, &msg, 1);
  432. if (ret != 1) {
  433. mxl_err("failed!");
  434. return -EREMOTEIO;
  435. }
  436. return 0;
  437. }
  438. static int mxl5007t_tuner_init(struct mxl5007t_state *state,
  439. enum mxl5007t_mode mode)
  440. {
  441. struct reg_pair_t *init_regs;
  442. int ret;
  443. ret = mxl5007t_soft_reset(state);
  444. if (mxl_fail(ret))
  445. goto fail;
  446. /* calculate initialization reg array */
  447. init_regs = mxl5007t_calc_init_regs(state, mode);
  448. ret = mxl5007t_write_regs(state, init_regs);
  449. if (mxl_fail(ret))
  450. goto fail;
  451. mdelay(1);
  452. ret = mxl5007t_write_reg(state, 0x2c, 0x35);
  453. mxl_fail(ret);
  454. fail:
  455. return ret;
  456. }
  457. static int mxl5007t_tuner_rf_tune(struct mxl5007t_state *state, u32 rf_freq_hz,
  458. enum mxl5007t_bw_mhz bw)
  459. {
  460. struct reg_pair_t *rf_tune_regs;
  461. int ret;
  462. /* calculate channel change reg array */
  463. rf_tune_regs = mxl5007t_calc_rf_tune_regs(state, rf_freq_hz, bw);
  464. ret = mxl5007t_write_regs(state, rf_tune_regs);
  465. if (mxl_fail(ret))
  466. goto fail;
  467. msleep(3);
  468. fail:
  469. return ret;
  470. }
  471. /* ------------------------------------------------------------------------- */
  472. static int mxl5007t_synth_lock_status(struct mxl5007t_state *state,
  473. int *rf_locked, int *ref_locked)
  474. {
  475. u8 d;
  476. int ret;
  477. *rf_locked = 0;
  478. *ref_locked = 0;
  479. ret = mxl5007t_read_reg(state, 0xcf, &d);
  480. if (mxl_fail(ret))
  481. goto fail;
  482. if ((d & 0x0c) == 0x0c)
  483. *rf_locked = 1;
  484. if ((d & 0x03) == 0x03)
  485. *ref_locked = 1;
  486. fail:
  487. return ret;
  488. }
  489. /* ------------------------------------------------------------------------- */
  490. static int mxl5007t_get_status(struct dvb_frontend *fe, u32 *status)
  491. {
  492. struct mxl5007t_state *state = fe->tuner_priv;
  493. int rf_locked, ref_locked, ret;
  494. *status = 0;
  495. if (fe->ops.i2c_gate_ctrl)
  496. fe->ops.i2c_gate_ctrl(fe, 1);
  497. ret = mxl5007t_synth_lock_status(state, &rf_locked, &ref_locked);
  498. if (mxl_fail(ret))
  499. goto fail;
  500. mxl_debug("%s%s", rf_locked ? "rf locked " : "",
  501. ref_locked ? "ref locked" : "");
  502. if ((rf_locked) || (ref_locked))
  503. *status |= TUNER_STATUS_LOCKED;
  504. fail:
  505. if (fe->ops.i2c_gate_ctrl)
  506. fe->ops.i2c_gate_ctrl(fe, 0);
  507. return ret;
  508. }
  509. /* ------------------------------------------------------------------------- */
  510. static int mxl5007t_set_params(struct dvb_frontend *fe,
  511. struct dvb_frontend_parameters *params)
  512. {
  513. struct mxl5007t_state *state = fe->tuner_priv;
  514. enum mxl5007t_bw_mhz bw;
  515. enum mxl5007t_mode mode;
  516. int ret;
  517. u32 freq = params->frequency;
  518. if (fe->ops.info.type == FE_ATSC) {
  519. switch (params->u.vsb.modulation) {
  520. case VSB_8:
  521. case VSB_16:
  522. mode = MxL_MODE_OTA_DVBT_ATSC;
  523. break;
  524. case QAM_64:
  525. case QAM_256:
  526. mode = MxL_MODE_CABLE_DIGITAL;
  527. break;
  528. default:
  529. mxl_err("modulation not set!");
  530. return -EINVAL;
  531. }
  532. bw = MxL_BW_6MHz;
  533. } else if (fe->ops.info.type == FE_OFDM) {
  534. switch (params->u.ofdm.bandwidth) {
  535. case BANDWIDTH_6_MHZ:
  536. bw = MxL_BW_6MHz;
  537. break;
  538. case BANDWIDTH_7_MHZ:
  539. bw = MxL_BW_7MHz;
  540. break;
  541. case BANDWIDTH_8_MHZ:
  542. bw = MxL_BW_8MHz;
  543. break;
  544. default:
  545. mxl_err("bandwidth not set!");
  546. return -EINVAL;
  547. }
  548. mode = MxL_MODE_OTA_DVBT_ATSC;
  549. } else {
  550. mxl_err("modulation type not supported!");
  551. return -EINVAL;
  552. }
  553. if (fe->ops.i2c_gate_ctrl)
  554. fe->ops.i2c_gate_ctrl(fe, 1);
  555. mutex_lock(&state->lock);
  556. ret = mxl5007t_tuner_init(state, mode);
  557. if (mxl_fail(ret))
  558. goto fail;
  559. ret = mxl5007t_tuner_rf_tune(state, freq, bw);
  560. if (mxl_fail(ret))
  561. goto fail;
  562. state->frequency = freq;
  563. state->bandwidth = (fe->ops.info.type == FE_OFDM) ?
  564. params->u.ofdm.bandwidth : 0;
  565. fail:
  566. mutex_unlock(&state->lock);
  567. if (fe->ops.i2c_gate_ctrl)
  568. fe->ops.i2c_gate_ctrl(fe, 0);
  569. return ret;
  570. }
  571. /* ------------------------------------------------------------------------- */
  572. static int mxl5007t_init(struct dvb_frontend *fe)
  573. {
  574. struct mxl5007t_state *state = fe->tuner_priv;
  575. int ret;
  576. u8 d;
  577. if (fe->ops.i2c_gate_ctrl)
  578. fe->ops.i2c_gate_ctrl(fe, 1);
  579. ret = mxl5007t_read_reg(state, 0x05, &d);
  580. if (mxl_fail(ret))
  581. goto fail;
  582. ret = mxl5007t_write_reg(state, 0x05, d | 0x01);
  583. mxl_fail(ret);
  584. fail:
  585. if (fe->ops.i2c_gate_ctrl)
  586. fe->ops.i2c_gate_ctrl(fe, 0);
  587. return ret;
  588. }
  589. static int mxl5007t_sleep(struct dvb_frontend *fe)
  590. {
  591. struct mxl5007t_state *state = fe->tuner_priv;
  592. int ret;
  593. u8 d;
  594. if (fe->ops.i2c_gate_ctrl)
  595. fe->ops.i2c_gate_ctrl(fe, 1);
  596. ret = mxl5007t_read_reg(state, 0x05, &d);
  597. if (mxl_fail(ret))
  598. goto fail;
  599. ret = mxl5007t_write_reg(state, 0x05, d & ~0x01);
  600. mxl_fail(ret);
  601. fail:
  602. if (fe->ops.i2c_gate_ctrl)
  603. fe->ops.i2c_gate_ctrl(fe, 0);
  604. return ret;
  605. }
  606. /* ------------------------------------------------------------------------- */
  607. static int mxl5007t_get_frequency(struct dvb_frontend *fe, u32 *frequency)
  608. {
  609. struct mxl5007t_state *state = fe->tuner_priv;
  610. *frequency = state->frequency;
  611. return 0;
  612. }
  613. static int mxl5007t_get_bandwidth(struct dvb_frontend *fe, u32 *bandwidth)
  614. {
  615. struct mxl5007t_state *state = fe->tuner_priv;
  616. *bandwidth = state->bandwidth;
  617. return 0;
  618. }
  619. static int mxl5007t_release(struct dvb_frontend *fe)
  620. {
  621. struct mxl5007t_state *state = fe->tuner_priv;
  622. mutex_lock(&mxl5007t_list_mutex);
  623. if (state)
  624. hybrid_tuner_release_state(state);
  625. mutex_unlock(&mxl5007t_list_mutex);
  626. fe->tuner_priv = NULL;
  627. return 0;
  628. }
  629. /* ------------------------------------------------------------------------- */
  630. static struct dvb_tuner_ops mxl5007t_tuner_ops = {
  631. .info = {
  632. .name = "MaxLinear MxL5007T",
  633. },
  634. .init = mxl5007t_init,
  635. .sleep = mxl5007t_sleep,
  636. .set_params = mxl5007t_set_params,
  637. .get_status = mxl5007t_get_status,
  638. .get_frequency = mxl5007t_get_frequency,
  639. .get_bandwidth = mxl5007t_get_bandwidth,
  640. .release = mxl5007t_release,
  641. };
  642. static int mxl5007t_get_chip_id(struct mxl5007t_state *state)
  643. {
  644. char *name;
  645. int ret;
  646. u8 id;
  647. ret = mxl5007t_read_reg(state, 0xd3, &id);
  648. if (mxl_fail(ret))
  649. goto fail;
  650. switch (id) {
  651. case MxL_5007_V1_F1:
  652. name = "MxL5007.v1.f1";
  653. break;
  654. case MxL_5007_V1_F2:
  655. name = "MxL5007.v1.f2";
  656. break;
  657. case MxL_5007_V2_100_F1:
  658. name = "MxL5007.v2.100.f1";
  659. break;
  660. case MxL_5007_V2_100_F2:
  661. name = "MxL5007.v2.100.f2";
  662. break;
  663. case MxL_5007_V2_200_F1:
  664. name = "MxL5007.v2.200.f1";
  665. break;
  666. case MxL_5007_V2_200_F2:
  667. name = "MxL5007.v2.200.f2";
  668. break;
  669. default:
  670. name = "MxL5007T";
  671. printk(KERN_WARNING "%s: unknown rev (%02x)\n", __func__, id);
  672. id = MxL_UNKNOWN_ID;
  673. }
  674. state->chip_id = id;
  675. mxl_info("%s detected @ %d-%04x", name,
  676. i2c_adapter_id(state->i2c_props.adap),
  677. state->i2c_props.addr);
  678. return 0;
  679. fail:
  680. mxl_warn("unable to identify device @ %d-%04x",
  681. i2c_adapter_id(state->i2c_props.adap),
  682. state->i2c_props.addr);
  683. state->chip_id = MxL_UNKNOWN_ID;
  684. return ret;
  685. }
  686. struct dvb_frontend *mxl5007t_attach(struct dvb_frontend *fe,
  687. struct i2c_adapter *i2c, u8 addr,
  688. struct mxl5007t_config *cfg)
  689. {
  690. struct mxl5007t_state *state = NULL;
  691. int instance, ret;
  692. mutex_lock(&mxl5007t_list_mutex);
  693. instance = hybrid_tuner_request_state(struct mxl5007t_state, state,
  694. hybrid_tuner_instance_list,
  695. i2c, addr, "mxl5007");
  696. switch (instance) {
  697. case 0:
  698. goto fail;
  699. case 1:
  700. /* new tuner instance */
  701. state->config = cfg;
  702. mutex_init(&state->lock);
  703. if (fe->ops.i2c_gate_ctrl)
  704. fe->ops.i2c_gate_ctrl(fe, 1);
  705. ret = mxl5007t_get_chip_id(state);
  706. if (fe->ops.i2c_gate_ctrl)
  707. fe->ops.i2c_gate_ctrl(fe, 0);
  708. /* check return value of mxl5007t_get_chip_id */
  709. if (mxl_fail(ret))
  710. goto fail;
  711. break;
  712. default:
  713. /* existing tuner instance */
  714. break;
  715. }
  716. fe->tuner_priv = state;
  717. mutex_unlock(&mxl5007t_list_mutex);
  718. memcpy(&fe->ops.tuner_ops, &mxl5007t_tuner_ops,
  719. sizeof(struct dvb_tuner_ops));
  720. return fe;
  721. fail:
  722. mutex_unlock(&mxl5007t_list_mutex);
  723. mxl5007t_release(fe);
  724. return NULL;
  725. }
  726. EXPORT_SYMBOL_GPL(mxl5007t_attach);
  727. MODULE_DESCRIPTION("MaxLinear MxL5007T Silicon IC tuner driver");
  728. MODULE_AUTHOR("Michael Krufky <mkrufky@linuxtv.org>");
  729. MODULE_LICENSE("GPL");
  730. MODULE_VERSION("0.1");
  731. /*
  732. * Overrides for Emacs so that we follow Linus's tabbing style.
  733. * ---------------------------------------------------------------------------
  734. * Local variables:
  735. * c-basic-offset: 8
  736. * End:
  737. */