iwl-trans-pcie.c 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called LICENSE.GPL.
  26. *
  27. * Contact Information:
  28. * Intel Linux Wireless <ilw@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *
  62. *****************************************************************************/
  63. #include <linux/pci.h>
  64. #include <linux/pci-aspm.h>
  65. #include <linux/interrupt.h>
  66. #include <linux/debugfs.h>
  67. #include <linux/sched.h>
  68. #include <linux/bitops.h>
  69. #include <linux/gfp.h>
  70. #include "iwl-drv.h"
  71. #include "iwl-trans.h"
  72. #include "iwl-shared.h"
  73. #include "iwl-trans-pcie-int.h"
  74. #include "iwl-csr.h"
  75. #include "iwl-prph.h"
  76. #include "iwl-eeprom.h"
  77. #include "iwl-agn-hw.h"
  78. /* FIXME: need to abstract out TX command (once we know what it looks like) */
  79. #include "iwl-commands.h"
  80. #define IWL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
  81. #define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
  82. (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
  83. (~(1<<(trans_pcie)->cmd_queue)))
  84. static int iwl_trans_rx_alloc(struct iwl_trans *trans)
  85. {
  86. struct iwl_trans_pcie *trans_pcie =
  87. IWL_TRANS_GET_PCIE_TRANS(trans);
  88. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  89. struct device *dev = trans->dev;
  90. memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
  91. spin_lock_init(&rxq->lock);
  92. if (WARN_ON(rxq->bd || rxq->rb_stts))
  93. return -EINVAL;
  94. /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
  95. rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
  96. &rxq->bd_dma, GFP_KERNEL);
  97. if (!rxq->bd)
  98. goto err_bd;
  99. /*Allocate the driver's pointer to receive buffer status */
  100. rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
  101. &rxq->rb_stts_dma, GFP_KERNEL);
  102. if (!rxq->rb_stts)
  103. goto err_rb_stts;
  104. return 0;
  105. err_rb_stts:
  106. dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
  107. rxq->bd, rxq->bd_dma);
  108. memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
  109. rxq->bd = NULL;
  110. err_bd:
  111. return -ENOMEM;
  112. }
  113. static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
  114. {
  115. struct iwl_trans_pcie *trans_pcie =
  116. IWL_TRANS_GET_PCIE_TRANS(trans);
  117. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  118. int i;
  119. /* Fill the rx_used queue with _all_ of the Rx buffers */
  120. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  121. /* In the reset function, these buffers may have been allocated
  122. * to an SKB, so we need to unmap and free potential storage */
  123. if (rxq->pool[i].page != NULL) {
  124. dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
  125. PAGE_SIZE << trans_pcie->rx_page_order,
  126. DMA_FROM_DEVICE);
  127. __free_pages(rxq->pool[i].page,
  128. trans_pcie->rx_page_order);
  129. rxq->pool[i].page = NULL;
  130. }
  131. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  132. }
  133. }
  134. static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
  135. struct iwl_rx_queue *rxq)
  136. {
  137. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  138. u32 rb_size;
  139. const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
  140. u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
  141. if (trans_pcie->rx_buf_size_8k)
  142. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  143. else
  144. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  145. /* Stop Rx DMA */
  146. iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  147. /* Reset driver's Rx queue write index */
  148. iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  149. /* Tell device where to find RBD circular buffer in DRAM */
  150. iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  151. (u32)(rxq->bd_dma >> 8));
  152. /* Tell device where in DRAM to update its Rx status */
  153. iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
  154. rxq->rb_stts_dma >> 4);
  155. /* Enable Rx DMA
  156. * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
  157. * the credit mechanism in 5000 HW RX FIFO
  158. * Direct rx interrupts to hosts
  159. * Rx buffer size 4 or 8k
  160. * RB timeout 0x10
  161. * 256 RBDs
  162. */
  163. iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
  164. FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  165. FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
  166. FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  167. rb_size|
  168. (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
  169. (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
  170. /* Set interrupt coalescing timer to default (2048 usecs) */
  171. iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
  172. }
  173. static int iwl_rx_init(struct iwl_trans *trans)
  174. {
  175. struct iwl_trans_pcie *trans_pcie =
  176. IWL_TRANS_GET_PCIE_TRANS(trans);
  177. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  178. int i, err;
  179. unsigned long flags;
  180. if (!rxq->bd) {
  181. err = iwl_trans_rx_alloc(trans);
  182. if (err)
  183. return err;
  184. }
  185. spin_lock_irqsave(&rxq->lock, flags);
  186. INIT_LIST_HEAD(&rxq->rx_free);
  187. INIT_LIST_HEAD(&rxq->rx_used);
  188. iwl_trans_rxq_free_rx_bufs(trans);
  189. for (i = 0; i < RX_QUEUE_SIZE; i++)
  190. rxq->queue[i] = NULL;
  191. /* Set us so that we have processed and used all buffers, but have
  192. * not restocked the Rx queue with fresh buffers */
  193. rxq->read = rxq->write = 0;
  194. rxq->write_actual = 0;
  195. rxq->free_count = 0;
  196. spin_unlock_irqrestore(&rxq->lock, flags);
  197. iwlagn_rx_replenish(trans);
  198. iwl_trans_rx_hw_init(trans, rxq);
  199. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  200. rxq->need_update = 1;
  201. iwl_rx_queue_update_write_ptr(trans, rxq);
  202. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  203. return 0;
  204. }
  205. static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
  206. {
  207. struct iwl_trans_pcie *trans_pcie =
  208. IWL_TRANS_GET_PCIE_TRANS(trans);
  209. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  210. unsigned long flags;
  211. /*if rxq->bd is NULL, it means that nothing has been allocated,
  212. * exit now */
  213. if (!rxq->bd) {
  214. IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
  215. return;
  216. }
  217. spin_lock_irqsave(&rxq->lock, flags);
  218. iwl_trans_rxq_free_rx_bufs(trans);
  219. spin_unlock_irqrestore(&rxq->lock, flags);
  220. dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
  221. rxq->bd, rxq->bd_dma);
  222. memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
  223. rxq->bd = NULL;
  224. if (rxq->rb_stts)
  225. dma_free_coherent(trans->dev,
  226. sizeof(struct iwl_rb_status),
  227. rxq->rb_stts, rxq->rb_stts_dma);
  228. else
  229. IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
  230. memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
  231. rxq->rb_stts = NULL;
  232. }
  233. static int iwl_trans_rx_stop(struct iwl_trans *trans)
  234. {
  235. /* stop Rx DMA */
  236. iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  237. return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
  238. FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  239. }
  240. static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
  241. struct iwl_dma_ptr *ptr, size_t size)
  242. {
  243. if (WARN_ON(ptr->addr))
  244. return -EINVAL;
  245. ptr->addr = dma_alloc_coherent(trans->dev, size,
  246. &ptr->dma, GFP_KERNEL);
  247. if (!ptr->addr)
  248. return -ENOMEM;
  249. ptr->size = size;
  250. return 0;
  251. }
  252. static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
  253. struct iwl_dma_ptr *ptr)
  254. {
  255. if (unlikely(!ptr->addr))
  256. return;
  257. dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
  258. memset(ptr, 0, sizeof(*ptr));
  259. }
  260. static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
  261. {
  262. struct iwl_tx_queue *txq = (void *)data;
  263. struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
  264. struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
  265. spin_lock(&txq->lock);
  266. /* check if triggered erroneously */
  267. if (txq->q.read_ptr == txq->q.write_ptr) {
  268. spin_unlock(&txq->lock);
  269. return;
  270. }
  271. spin_unlock(&txq->lock);
  272. IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
  273. jiffies_to_msecs(trans_pcie->wd_timeout));
  274. IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
  275. txq->q.read_ptr, txq->q.write_ptr);
  276. IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
  277. iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq->q.id))
  278. & (TFD_QUEUE_SIZE_MAX - 1),
  279. iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq->q.id)));
  280. iwl_op_mode_nic_error(trans->op_mode);
  281. }
  282. static int iwl_trans_txq_alloc(struct iwl_trans *trans,
  283. struct iwl_tx_queue *txq, int slots_num,
  284. u32 txq_id)
  285. {
  286. size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
  287. int i;
  288. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  289. if (WARN_ON(txq->entries || txq->tfds))
  290. return -EINVAL;
  291. setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
  292. (unsigned long)txq);
  293. txq->trans_pcie = trans_pcie;
  294. txq->q.n_window = slots_num;
  295. txq->entries = kcalloc(slots_num,
  296. sizeof(struct iwl_pcie_tx_queue_entry),
  297. GFP_KERNEL);
  298. if (!txq->entries)
  299. goto error;
  300. if (txq_id == trans_pcie->cmd_queue)
  301. for (i = 0; i < slots_num; i++) {
  302. txq->entries[i].cmd =
  303. kmalloc(sizeof(struct iwl_device_cmd),
  304. GFP_KERNEL);
  305. if (!txq->entries[i].cmd)
  306. goto error;
  307. }
  308. /* Circular buffer of transmit frame descriptors (TFDs),
  309. * shared with device */
  310. txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
  311. &txq->q.dma_addr, GFP_KERNEL);
  312. if (!txq->tfds) {
  313. IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
  314. goto error;
  315. }
  316. txq->q.id = txq_id;
  317. return 0;
  318. error:
  319. if (txq->entries && txq_id == trans_pcie->cmd_queue)
  320. for (i = 0; i < slots_num; i++)
  321. kfree(txq->entries[i].cmd);
  322. kfree(txq->entries);
  323. txq->entries = NULL;
  324. return -ENOMEM;
  325. }
  326. static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
  327. int slots_num, u32 txq_id)
  328. {
  329. int ret;
  330. txq->need_update = 0;
  331. /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
  332. * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
  333. BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
  334. /* Initialize queue's high/low-water marks, and head/tail indexes */
  335. ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
  336. txq_id);
  337. if (ret)
  338. return ret;
  339. spin_lock_init(&txq->lock);
  340. /*
  341. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  342. * given Tx queue, and enable the DMA channel used for that queue.
  343. * Circular buffer (TFD queue in DRAM) physical base address */
  344. iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
  345. txq->q.dma_addr >> 8);
  346. return 0;
  347. }
  348. /**
  349. * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
  350. */
  351. static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
  352. {
  353. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  354. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  355. struct iwl_queue *q = &txq->q;
  356. enum dma_data_direction dma_dir;
  357. if (!q->n_bd)
  358. return;
  359. /* In the command queue, all the TBs are mapped as BIDI
  360. * so unmap them as such.
  361. */
  362. if (txq_id == trans_pcie->cmd_queue)
  363. dma_dir = DMA_BIDIRECTIONAL;
  364. else
  365. dma_dir = DMA_TO_DEVICE;
  366. spin_lock_bh(&txq->lock);
  367. while (q->write_ptr != q->read_ptr) {
  368. /* The read_ptr needs to bound by q->n_window */
  369. iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
  370. dma_dir);
  371. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
  372. }
  373. spin_unlock_bh(&txq->lock);
  374. }
  375. /**
  376. * iwl_tx_queue_free - Deallocate DMA queue.
  377. * @txq: Transmit queue to deallocate.
  378. *
  379. * Empty queue by removing and destroying all BD's.
  380. * Free all buffers.
  381. * 0-fill, but do not free "txq" descriptor structure.
  382. */
  383. static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
  384. {
  385. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  386. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  387. struct device *dev = trans->dev;
  388. int i;
  389. if (WARN_ON(!txq))
  390. return;
  391. iwl_tx_queue_unmap(trans, txq_id);
  392. /* De-alloc array of command/tx buffers */
  393. if (txq_id == trans_pcie->cmd_queue)
  394. for (i = 0; i < txq->q.n_window; i++)
  395. kfree(txq->entries[i].cmd);
  396. /* De-alloc circular buffer of TFDs */
  397. if (txq->q.n_bd) {
  398. dma_free_coherent(dev, sizeof(struct iwl_tfd) *
  399. txq->q.n_bd, txq->tfds, txq->q.dma_addr);
  400. memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
  401. }
  402. kfree(txq->entries);
  403. txq->entries = NULL;
  404. del_timer_sync(&txq->stuck_timer);
  405. /* 0-fill queue descriptor structure */
  406. memset(txq, 0, sizeof(*txq));
  407. }
  408. /**
  409. * iwl_trans_tx_free - Free TXQ Context
  410. *
  411. * Destroy all TX DMA queues and structures
  412. */
  413. static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
  414. {
  415. int txq_id;
  416. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  417. /* Tx queues */
  418. if (trans_pcie->txq) {
  419. for (txq_id = 0;
  420. txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
  421. iwl_tx_queue_free(trans, txq_id);
  422. }
  423. kfree(trans_pcie->txq);
  424. trans_pcie->txq = NULL;
  425. iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
  426. iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
  427. }
  428. /**
  429. * iwl_trans_tx_alloc - allocate TX context
  430. * Allocate all Tx DMA structures and initialize them
  431. *
  432. * @param priv
  433. * @return error code
  434. */
  435. static int iwl_trans_tx_alloc(struct iwl_trans *trans)
  436. {
  437. int ret;
  438. int txq_id, slots_num;
  439. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  440. u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
  441. sizeof(struct iwlagn_scd_bc_tbl);
  442. /*It is not allowed to alloc twice, so warn when this happens.
  443. * We cannot rely on the previous allocation, so free and fail */
  444. if (WARN_ON(trans_pcie->txq)) {
  445. ret = -EINVAL;
  446. goto error;
  447. }
  448. ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
  449. scd_bc_tbls_size);
  450. if (ret) {
  451. IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
  452. goto error;
  453. }
  454. /* Alloc keep-warm buffer */
  455. ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
  456. if (ret) {
  457. IWL_ERR(trans, "Keep Warm allocation failed\n");
  458. goto error;
  459. }
  460. trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
  461. sizeof(struct iwl_tx_queue), GFP_KERNEL);
  462. if (!trans_pcie->txq) {
  463. IWL_ERR(trans, "Not enough memory for txq\n");
  464. ret = ENOMEM;
  465. goto error;
  466. }
  467. /* Alloc and init all Tx queues, including the command queue (#4/#9) */
  468. for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
  469. txq_id++) {
  470. slots_num = (txq_id == trans_pcie->cmd_queue) ?
  471. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  472. ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
  473. slots_num, txq_id);
  474. if (ret) {
  475. IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
  476. goto error;
  477. }
  478. }
  479. return 0;
  480. error:
  481. iwl_trans_pcie_tx_free(trans);
  482. return ret;
  483. }
  484. static int iwl_tx_init(struct iwl_trans *trans)
  485. {
  486. int ret;
  487. int txq_id, slots_num;
  488. unsigned long flags;
  489. bool alloc = false;
  490. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  491. if (!trans_pcie->txq) {
  492. ret = iwl_trans_tx_alloc(trans);
  493. if (ret)
  494. goto error;
  495. alloc = true;
  496. }
  497. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  498. /* Turn off all Tx DMA fifos */
  499. iwl_write_prph(trans, SCD_TXFACT, 0);
  500. /* Tell NIC where to find the "keep warm" buffer */
  501. iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
  502. trans_pcie->kw.dma >> 4);
  503. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  504. /* Alloc and init all Tx queues, including the command queue (#4/#9) */
  505. for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
  506. txq_id++) {
  507. slots_num = (txq_id == trans_pcie->cmd_queue) ?
  508. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  509. ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
  510. slots_num, txq_id);
  511. if (ret) {
  512. IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
  513. goto error;
  514. }
  515. }
  516. return 0;
  517. error:
  518. /*Upon error, free only if we allocated something */
  519. if (alloc)
  520. iwl_trans_pcie_tx_free(trans);
  521. return ret;
  522. }
  523. static void iwl_set_pwr_vmain(struct iwl_trans *trans)
  524. {
  525. /*
  526. * (for documentation purposes)
  527. * to set power to V_AUX, do:
  528. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  529. iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
  530. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  531. ~APMG_PS_CTRL_MSK_PWR_SRC);
  532. */
  533. iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
  534. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  535. ~APMG_PS_CTRL_MSK_PWR_SRC);
  536. }
  537. /* PCI registers */
  538. #define PCI_CFG_RETRY_TIMEOUT 0x041
  539. #define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
  540. #define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
  541. static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
  542. {
  543. int pos;
  544. u16 pci_lnk_ctl;
  545. struct iwl_trans_pcie *trans_pcie =
  546. IWL_TRANS_GET_PCIE_TRANS(trans);
  547. struct pci_dev *pci_dev = trans_pcie->pci_dev;
  548. pos = pci_pcie_cap(pci_dev);
  549. pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
  550. return pci_lnk_ctl;
  551. }
  552. static void iwl_apm_config(struct iwl_trans *trans)
  553. {
  554. /*
  555. * HW bug W/A for instability in PCIe bus L0S->L1 transition.
  556. * Check if BIOS (or OS) enabled L1-ASPM on this device.
  557. * If so (likely), disable L0S, so device moves directly L0->L1;
  558. * costs negligible amount of power savings.
  559. * If not (unlikely), enable L0S, so there is at least some
  560. * power savings, even without L1.
  561. */
  562. u16 lctl = iwl_pciexp_link_ctrl(trans);
  563. if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
  564. PCI_CFG_LINK_CTRL_VAL_L1_EN) {
  565. /* L1-ASPM enabled; disable(!) L0S */
  566. iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  567. dev_printk(KERN_INFO, trans->dev,
  568. "L1 Enabled; Disabling L0S\n");
  569. } else {
  570. /* L1-ASPM disabled; enable(!) L0S */
  571. iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  572. dev_printk(KERN_INFO, trans->dev,
  573. "L1 Disabled; Enabling L0S\n");
  574. }
  575. trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
  576. }
  577. /*
  578. * Start up NIC's basic functionality after it has been reset
  579. * (e.g. after platform boot, or shutdown via iwl_apm_stop())
  580. * NOTE: This does not load uCode nor start the embedded processor
  581. */
  582. static int iwl_apm_init(struct iwl_trans *trans)
  583. {
  584. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  585. int ret = 0;
  586. IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
  587. /*
  588. * Use "set_bit" below rather than "write", to preserve any hardware
  589. * bits already set by default after reset.
  590. */
  591. /* Disable L0S exit timer (platform NMI Work/Around) */
  592. iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
  593. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  594. /*
  595. * Disable L0s without affecting L1;
  596. * don't wait for ICH L0s (ICH bug W/A)
  597. */
  598. iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
  599. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  600. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  601. iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  602. /*
  603. * Enable HAP INTA (interrupt from management bus) to
  604. * wake device's PCI Express link L1a -> L0s
  605. */
  606. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  607. CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
  608. iwl_apm_config(trans);
  609. /* Configure analog phase-lock-loop before activating to D0A */
  610. if (trans->cfg->base_params->pll_cfg_val)
  611. iwl_set_bit(trans, CSR_ANA_PLL_CFG,
  612. trans->cfg->base_params->pll_cfg_val);
  613. /*
  614. * Set "initialization complete" bit to move adapter from
  615. * D0U* --> D0A* (powered-up active) state.
  616. */
  617. iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  618. /*
  619. * Wait for clock stabilization; once stabilized, access to
  620. * device-internal resources is supported, e.g. iwl_write_prph()
  621. * and accesses to uCode SRAM.
  622. */
  623. ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
  624. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  625. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  626. if (ret < 0) {
  627. IWL_DEBUG_INFO(trans, "Failed to init the card\n");
  628. goto out;
  629. }
  630. /*
  631. * Enable DMA clock and wait for it to stabilize.
  632. *
  633. * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
  634. * do not disable clocks. This preserves any hardware bits already
  635. * set by default in "CLK_CTRL_REG" after reset.
  636. */
  637. iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  638. udelay(20);
  639. /* Disable L1-Active */
  640. iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
  641. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  642. set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  643. out:
  644. return ret;
  645. }
  646. static int iwl_apm_stop_master(struct iwl_trans *trans)
  647. {
  648. int ret = 0;
  649. /* stop device's busmaster DMA activity */
  650. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  651. ret = iwl_poll_bit(trans, CSR_RESET,
  652. CSR_RESET_REG_FLAG_MASTER_DISABLED,
  653. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  654. if (ret)
  655. IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
  656. IWL_DEBUG_INFO(trans, "stop master\n");
  657. return ret;
  658. }
  659. static void iwl_apm_stop(struct iwl_trans *trans)
  660. {
  661. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  662. IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
  663. clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  664. /* Stop device's DMA activity */
  665. iwl_apm_stop_master(trans);
  666. /* Reset the entire device */
  667. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  668. udelay(10);
  669. /*
  670. * Clear "initialization complete" bit to move adapter from
  671. * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
  672. */
  673. iwl_clear_bit(trans, CSR_GP_CNTRL,
  674. CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  675. }
  676. static int iwl_nic_init(struct iwl_trans *trans)
  677. {
  678. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  679. unsigned long flags;
  680. /* nic_init */
  681. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  682. iwl_apm_init(trans);
  683. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  684. iwl_write8(trans, CSR_INT_COALESCING,
  685. IWL_HOST_INT_CALIB_TIMEOUT_DEF);
  686. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  687. iwl_set_pwr_vmain(trans);
  688. iwl_op_mode_nic_config(trans->op_mode);
  689. #ifndef CONFIG_IWLWIFI_IDI
  690. /* Allocate the RX queue, or reset if it is already allocated */
  691. iwl_rx_init(trans);
  692. #endif
  693. /* Allocate or reset and init all Tx and Command queues */
  694. if (iwl_tx_init(trans))
  695. return -ENOMEM;
  696. if (trans->cfg->base_params->shadow_reg_enable) {
  697. /* enable shadow regs in HW */
  698. iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
  699. 0x800FFFFF);
  700. }
  701. return 0;
  702. }
  703. #define HW_READY_TIMEOUT (50)
  704. /* Note: returns poll_bit return value, which is >= 0 if success */
  705. static int iwl_set_hw_ready(struct iwl_trans *trans)
  706. {
  707. int ret;
  708. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  709. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  710. /* See if we got it */
  711. ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
  712. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  713. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  714. HW_READY_TIMEOUT);
  715. IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
  716. return ret;
  717. }
  718. /* Note: returns standard 0/-ERROR code */
  719. static int iwl_prepare_card_hw(struct iwl_trans *trans)
  720. {
  721. int ret;
  722. IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
  723. ret = iwl_set_hw_ready(trans);
  724. /* If the card is ready, exit 0 */
  725. if (ret >= 0)
  726. return 0;
  727. /* If HW is not ready, prepare the conditions to check again */
  728. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  729. CSR_HW_IF_CONFIG_REG_PREPARE);
  730. ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
  731. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  732. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  733. if (ret < 0)
  734. return ret;
  735. /* HW should be ready by now, check again. */
  736. ret = iwl_set_hw_ready(trans);
  737. if (ret >= 0)
  738. return 0;
  739. return ret;
  740. }
  741. /*
  742. * ucode
  743. */
  744. static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
  745. const struct fw_desc *section)
  746. {
  747. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  748. dma_addr_t phy_addr = section->p_addr;
  749. u32 byte_cnt = section->len;
  750. u32 dst_addr = section->offset;
  751. int ret;
  752. trans_pcie->ucode_write_complete = false;
  753. iwl_write_direct32(trans,
  754. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  755. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
  756. iwl_write_direct32(trans,
  757. FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
  758. iwl_write_direct32(trans,
  759. FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
  760. phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
  761. iwl_write_direct32(trans,
  762. FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
  763. (iwl_get_dma_hi_addr(phy_addr)
  764. << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
  765. iwl_write_direct32(trans,
  766. FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
  767. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
  768. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
  769. FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
  770. iwl_write_direct32(trans,
  771. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  772. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  773. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
  774. FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
  775. IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
  776. section_num);
  777. ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
  778. trans_pcie->ucode_write_complete, 5 * HZ);
  779. if (!ret) {
  780. IWL_ERR(trans, "Could not load the [%d] uCode section\n",
  781. section_num);
  782. return -ETIMEDOUT;
  783. }
  784. return 0;
  785. }
  786. static int iwl_load_given_ucode(struct iwl_trans *trans,
  787. const struct fw_img *image)
  788. {
  789. int ret = 0;
  790. int i;
  791. for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
  792. if (!image->sec[i].p_addr)
  793. break;
  794. ret = iwl_load_section(trans, i, &image->sec[i]);
  795. if (ret)
  796. return ret;
  797. }
  798. /* Remove all resets to allow NIC to operate */
  799. iwl_write32(trans, CSR_RESET, 0);
  800. return 0;
  801. }
  802. static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
  803. const struct fw_img *fw)
  804. {
  805. int ret;
  806. bool hw_rfkill;
  807. /* This may fail if AMT took ownership of the device */
  808. if (iwl_prepare_card_hw(trans)) {
  809. IWL_WARN(trans, "Exit HW not ready\n");
  810. return -EIO;
  811. }
  812. iwl_enable_rfkill_int(trans);
  813. /* If platform's RF_KILL switch is NOT set to KILL */
  814. hw_rfkill = iwl_is_rfkill_set(trans);
  815. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  816. if (hw_rfkill)
  817. return -ERFKILL;
  818. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  819. ret = iwl_nic_init(trans);
  820. if (ret) {
  821. IWL_ERR(trans, "Unable to init nic\n");
  822. return ret;
  823. }
  824. /* make sure rfkill handshake bits are cleared */
  825. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  826. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
  827. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  828. /* clear (again), then enable host interrupts */
  829. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  830. iwl_enable_interrupts(trans);
  831. /* really make sure rfkill handshake bits are cleared */
  832. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  833. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  834. /* Load the given image to the HW */
  835. return iwl_load_given_ucode(trans, fw);
  836. }
  837. /*
  838. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  839. * must be called under the irq lock and with MAC access
  840. */
  841. static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
  842. {
  843. struct iwl_trans_pcie __maybe_unused *trans_pcie =
  844. IWL_TRANS_GET_PCIE_TRANS(trans);
  845. lockdep_assert_held(&trans_pcie->irq_lock);
  846. iwl_write_prph(trans, SCD_TXFACT, mask);
  847. }
  848. static void iwl_tx_start(struct iwl_trans *trans)
  849. {
  850. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  851. u32 a;
  852. unsigned long flags;
  853. int i, chan;
  854. u32 reg_val;
  855. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  856. trans_pcie->scd_base_addr =
  857. iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
  858. a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
  859. /* reset conext data memory */
  860. for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
  861. a += 4)
  862. iwl_write_targ_mem(trans, a, 0);
  863. /* reset tx status memory */
  864. for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
  865. a += 4)
  866. iwl_write_targ_mem(trans, a, 0);
  867. for (; a < trans_pcie->scd_base_addr +
  868. SCD_TRANS_TBL_OFFSET_QUEUE(
  869. trans->cfg->base_params->num_of_queues);
  870. a += 4)
  871. iwl_write_targ_mem(trans, a, 0);
  872. iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
  873. trans_pcie->scd_bc_tbls.dma >> 10);
  874. /* Enable DMA channel */
  875. for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
  876. iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
  877. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  878. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
  879. /* Update FH chicken bits */
  880. reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
  881. iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
  882. reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
  883. iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
  884. SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie));
  885. iwl_write_prph(trans, SCD_AGGR_SEL, 0);
  886. /* initiate the queues */
  887. for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
  888. iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
  889. iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
  890. iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
  891. SCD_CONTEXT_QUEUE_OFFSET(i), 0);
  892. iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
  893. SCD_CONTEXT_QUEUE_OFFSET(i) +
  894. sizeof(u32),
  895. ((SCD_WIN_SIZE <<
  896. SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
  897. SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
  898. ((SCD_FRAME_LIMIT <<
  899. SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  900. SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
  901. }
  902. iwl_write_prph(trans, SCD_INTERRUPT_MASK,
  903. IWL_MASK(0, trans->cfg->base_params->num_of_queues));
  904. /* Activate all Tx DMA/FIFO channels */
  905. iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
  906. iwl_trans_set_wr_ptrs(trans, trans_pcie->cmd_queue, 0);
  907. /* make sure all queue are not stopped/used */
  908. memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
  909. memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
  910. for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
  911. int fifo = trans_pcie->setup_q_to_fifo[i];
  912. set_bit(i, trans_pcie->queue_used);
  913. iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
  914. fifo, true);
  915. }
  916. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  917. /* Enable L1-Active */
  918. iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
  919. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  920. }
  921. static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
  922. {
  923. iwl_reset_ict(trans);
  924. iwl_tx_start(trans);
  925. }
  926. /**
  927. * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
  928. */
  929. static int iwl_trans_tx_stop(struct iwl_trans *trans)
  930. {
  931. int ch, txq_id, ret;
  932. unsigned long flags;
  933. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  934. /* Turn off all Tx DMA fifos */
  935. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  936. iwl_trans_txq_set_sched(trans, 0);
  937. /* Stop each Tx DMA channel, and wait for it to be idle */
  938. for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
  939. iwl_write_direct32(trans,
  940. FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
  941. ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
  942. FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
  943. 1000);
  944. if (ret < 0)
  945. IWL_ERR(trans, "Failing on timeout while stopping"
  946. " DMA channel %d [0x%08x]", ch,
  947. iwl_read_direct32(trans,
  948. FH_TSSR_TX_STATUS_REG));
  949. }
  950. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  951. if (!trans_pcie->txq) {
  952. IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
  953. return 0;
  954. }
  955. /* Unmap DMA from host system and free skb's */
  956. for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
  957. txq_id++)
  958. iwl_tx_queue_unmap(trans, txq_id);
  959. return 0;
  960. }
  961. static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
  962. {
  963. unsigned long flags;
  964. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  965. /* tell the device to stop sending interrupts */
  966. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  967. iwl_disable_interrupts(trans);
  968. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  969. /* device going down, Stop using ICT table */
  970. iwl_disable_ict(trans);
  971. /*
  972. * If a HW restart happens during firmware loading,
  973. * then the firmware loading might call this function
  974. * and later it might be called again due to the
  975. * restart. So don't process again if the device is
  976. * already dead.
  977. */
  978. if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
  979. iwl_trans_tx_stop(trans);
  980. #ifndef CONFIG_IWLWIFI_IDI
  981. iwl_trans_rx_stop(trans);
  982. #endif
  983. /* Power-down device's busmaster DMA clocks */
  984. iwl_write_prph(trans, APMG_CLK_DIS_REG,
  985. APMG_CLK_VAL_DMA_CLK_RQT);
  986. udelay(5);
  987. }
  988. /* Make sure (redundant) we've released our request to stay awake */
  989. iwl_clear_bit(trans, CSR_GP_CNTRL,
  990. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  991. /* Stop the device, and put it in low power state */
  992. iwl_apm_stop(trans);
  993. /* Upon stop, the APM issues an interrupt if HW RF kill is set.
  994. * Clean again the interrupt here
  995. */
  996. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  997. iwl_disable_interrupts(trans);
  998. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  999. iwl_enable_rfkill_int(trans);
  1000. /* wait to make sure we flush pending tasklet*/
  1001. synchronize_irq(trans_pcie->irq);
  1002. tasklet_kill(&trans_pcie->irq_tasklet);
  1003. cancel_work_sync(&trans_pcie->rx_replenish);
  1004. /* stop and reset the on-board processor */
  1005. iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  1006. /* clear all status bits */
  1007. clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
  1008. clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
  1009. clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  1010. clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  1011. }
  1012. static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
  1013. {
  1014. /* let the ucode operate on its own */
  1015. iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
  1016. CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
  1017. iwl_disable_interrupts(trans);
  1018. iwl_clear_bit(trans, CSR_GP_CNTRL,
  1019. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  1020. }
  1021. static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
  1022. struct iwl_device_cmd *dev_cmd, int txq_id)
  1023. {
  1024. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1025. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1026. struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
  1027. struct iwl_cmd_meta *out_meta;
  1028. struct iwl_tx_queue *txq;
  1029. struct iwl_queue *q;
  1030. dma_addr_t phys_addr = 0;
  1031. dma_addr_t txcmd_phys;
  1032. dma_addr_t scratch_phys;
  1033. u16 len, firstlen, secondlen;
  1034. u8 wait_write_ptr = 0;
  1035. __le16 fc = hdr->frame_control;
  1036. u8 hdr_len = ieee80211_hdrlen(fc);
  1037. u16 __maybe_unused wifi_seq;
  1038. txq = &trans_pcie->txq[txq_id];
  1039. q = &txq->q;
  1040. if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
  1041. WARN_ON_ONCE(1);
  1042. return -EINVAL;
  1043. }
  1044. spin_lock(&txq->lock);
  1045. /* Set up driver data for this TFD */
  1046. txq->entries[q->write_ptr].skb = skb;
  1047. txq->entries[q->write_ptr].cmd = dev_cmd;
  1048. dev_cmd->hdr.cmd = REPLY_TX;
  1049. dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
  1050. INDEX_TO_SEQ(q->write_ptr)));
  1051. /* Set up first empty entry in queue's array of Tx/cmd buffers */
  1052. out_meta = &txq->entries[q->write_ptr].meta;
  1053. /*
  1054. * Use the first empty entry in this queue's command buffer array
  1055. * to contain the Tx command and MAC header concatenated together
  1056. * (payload data will be in another buffer).
  1057. * Size of this varies, due to varying MAC header length.
  1058. * If end is not dword aligned, we'll have 2 extra bytes at the end
  1059. * of the MAC header (device reads on dword boundaries).
  1060. * We'll tell device about this padding later.
  1061. */
  1062. len = sizeof(struct iwl_tx_cmd) +
  1063. sizeof(struct iwl_cmd_header) + hdr_len;
  1064. firstlen = (len + 3) & ~3;
  1065. /* Tell NIC about any 2-byte padding after MAC header */
  1066. if (firstlen != len)
  1067. tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  1068. /* Physical address of this Tx command's header (not MAC header!),
  1069. * within command buffer array. */
  1070. txcmd_phys = dma_map_single(trans->dev,
  1071. &dev_cmd->hdr, firstlen,
  1072. DMA_BIDIRECTIONAL);
  1073. if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
  1074. goto out_err;
  1075. dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
  1076. dma_unmap_len_set(out_meta, len, firstlen);
  1077. if (!ieee80211_has_morefrags(fc)) {
  1078. txq->need_update = 1;
  1079. } else {
  1080. wait_write_ptr = 1;
  1081. txq->need_update = 0;
  1082. }
  1083. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  1084. * if any (802.11 null frames have no payload). */
  1085. secondlen = skb->len - hdr_len;
  1086. if (secondlen > 0) {
  1087. phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
  1088. secondlen, DMA_TO_DEVICE);
  1089. if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
  1090. dma_unmap_single(trans->dev,
  1091. dma_unmap_addr(out_meta, mapping),
  1092. dma_unmap_len(out_meta, len),
  1093. DMA_BIDIRECTIONAL);
  1094. goto out_err;
  1095. }
  1096. }
  1097. /* Attach buffers to TFD */
  1098. iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
  1099. if (secondlen > 0)
  1100. iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
  1101. secondlen, 0);
  1102. scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
  1103. offsetof(struct iwl_tx_cmd, scratch);
  1104. /* take back ownership of DMA buffer to enable update */
  1105. dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
  1106. DMA_BIDIRECTIONAL);
  1107. tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
  1108. tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
  1109. IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
  1110. le16_to_cpu(dev_cmd->hdr.sequence));
  1111. IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
  1112. /* Set up entry for this TFD in Tx byte-count array */
  1113. iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
  1114. dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
  1115. DMA_BIDIRECTIONAL);
  1116. trace_iwlwifi_dev_tx(trans->dev,
  1117. &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
  1118. sizeof(struct iwl_tfd),
  1119. &dev_cmd->hdr, firstlen,
  1120. skb->data + hdr_len, secondlen);
  1121. /* start timer if queue currently empty */
  1122. if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
  1123. mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
  1124. /* Tell device the write index *just past* this latest filled TFD */
  1125. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  1126. iwl_txq_update_write_ptr(trans, txq);
  1127. /*
  1128. * At this point the frame is "transmitted" successfully
  1129. * and we will get a TX status notification eventually,
  1130. * regardless of the value of ret. "ret" only indicates
  1131. * whether or not we should update the write pointer.
  1132. */
  1133. if (iwl_queue_space(q) < q->high_mark) {
  1134. if (wait_write_ptr) {
  1135. txq->need_update = 1;
  1136. iwl_txq_update_write_ptr(trans, txq);
  1137. } else {
  1138. iwl_stop_queue(trans, txq);
  1139. }
  1140. }
  1141. spin_unlock(&txq->lock);
  1142. return 0;
  1143. out_err:
  1144. spin_unlock(&txq->lock);
  1145. return -1;
  1146. }
  1147. static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
  1148. {
  1149. struct iwl_trans_pcie *trans_pcie =
  1150. IWL_TRANS_GET_PCIE_TRANS(trans);
  1151. int err;
  1152. bool hw_rfkill;
  1153. trans_pcie->inta_mask = CSR_INI_SET_MASK;
  1154. if (!trans_pcie->irq_requested) {
  1155. tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
  1156. iwl_irq_tasklet, (unsigned long)trans);
  1157. iwl_alloc_isr_ict(trans);
  1158. err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
  1159. DRV_NAME, trans);
  1160. if (err) {
  1161. IWL_ERR(trans, "Error allocating IRQ %d\n",
  1162. trans_pcie->irq);
  1163. goto error;
  1164. }
  1165. INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
  1166. trans_pcie->irq_requested = true;
  1167. }
  1168. err = iwl_prepare_card_hw(trans);
  1169. if (err) {
  1170. IWL_ERR(trans, "Error while preparing HW: %d", err);
  1171. goto err_free_irq;
  1172. }
  1173. iwl_apm_init(trans);
  1174. /* From now on, the op_mode will be kept updated about RF kill state */
  1175. iwl_enable_rfkill_int(trans);
  1176. hw_rfkill = iwl_is_rfkill_set(trans);
  1177. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  1178. return err;
  1179. err_free_irq:
  1180. free_irq(trans_pcie->irq, trans);
  1181. error:
  1182. iwl_free_isr_ict(trans);
  1183. tasklet_kill(&trans_pcie->irq_tasklet);
  1184. return err;
  1185. }
  1186. static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
  1187. bool op_mode_leaving)
  1188. {
  1189. bool hw_rfkill;
  1190. unsigned long flags;
  1191. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1192. iwl_apm_stop(trans);
  1193. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  1194. iwl_disable_interrupts(trans);
  1195. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  1196. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  1197. if (!op_mode_leaving) {
  1198. /*
  1199. * Even if we stop the HW, we still want the RF kill
  1200. * interrupt
  1201. */
  1202. iwl_enable_rfkill_int(trans);
  1203. /*
  1204. * Check again since the RF kill state may have changed while
  1205. * all the interrupts were disabled, in this case we couldn't
  1206. * receive the RF kill interrupt and update the state in the
  1207. * op_mode.
  1208. */
  1209. hw_rfkill = iwl_is_rfkill_set(trans);
  1210. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  1211. }
  1212. }
  1213. static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
  1214. struct sk_buff_head *skbs)
  1215. {
  1216. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1217. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  1218. /* n_bd is usually 256 => n_bd - 1 = 0xff */
  1219. int tfd_num = ssn & (txq->q.n_bd - 1);
  1220. int freed = 0;
  1221. spin_lock(&txq->lock);
  1222. if (txq->q.read_ptr != tfd_num) {
  1223. IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
  1224. txq_id, txq->q.read_ptr, tfd_num, ssn);
  1225. freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
  1226. if (iwl_queue_space(&txq->q) > txq->q.low_mark)
  1227. iwl_wake_queue(trans, txq);
  1228. }
  1229. spin_unlock(&txq->lock);
  1230. }
  1231. static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
  1232. {
  1233. writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  1234. }
  1235. static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
  1236. {
  1237. writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  1238. }
  1239. static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
  1240. {
  1241. return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  1242. }
  1243. static void iwl_trans_pcie_configure(struct iwl_trans *trans,
  1244. const struct iwl_trans_config *trans_cfg)
  1245. {
  1246. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1247. trans_pcie->cmd_queue = trans_cfg->cmd_queue;
  1248. if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
  1249. trans_pcie->n_no_reclaim_cmds = 0;
  1250. else
  1251. trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
  1252. if (trans_pcie->n_no_reclaim_cmds)
  1253. memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
  1254. trans_pcie->n_no_reclaim_cmds * sizeof(u8));
  1255. trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;
  1256. if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
  1257. trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;
  1258. /* at least the command queue must be mapped */
  1259. WARN_ON(!trans_pcie->n_q_to_fifo);
  1260. memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
  1261. trans_pcie->n_q_to_fifo * sizeof(u8));
  1262. trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
  1263. if (trans_pcie->rx_buf_size_8k)
  1264. trans_pcie->rx_page_order = get_order(8 * 1024);
  1265. else
  1266. trans_pcie->rx_page_order = get_order(4 * 1024);
  1267. trans_pcie->wd_timeout =
  1268. msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
  1269. trans_pcie->command_names = trans_cfg->command_names;
  1270. }
  1271. void iwl_trans_pcie_free(struct iwl_trans *trans)
  1272. {
  1273. struct iwl_trans_pcie *trans_pcie =
  1274. IWL_TRANS_GET_PCIE_TRANS(trans);
  1275. iwl_trans_pcie_tx_free(trans);
  1276. #ifndef CONFIG_IWLWIFI_IDI
  1277. iwl_trans_pcie_rx_free(trans);
  1278. #endif
  1279. if (trans_pcie->irq_requested == true) {
  1280. free_irq(trans_pcie->irq, trans);
  1281. iwl_free_isr_ict(trans);
  1282. }
  1283. pci_disable_msi(trans_pcie->pci_dev);
  1284. iounmap(trans_pcie->hw_base);
  1285. pci_release_regions(trans_pcie->pci_dev);
  1286. pci_disable_device(trans_pcie->pci_dev);
  1287. kfree(trans);
  1288. }
  1289. static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
  1290. {
  1291. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1292. if (state)
  1293. set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  1294. else
  1295. clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  1296. }
  1297. #ifdef CONFIG_PM_SLEEP
  1298. static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
  1299. {
  1300. return 0;
  1301. }
  1302. static int iwl_trans_pcie_resume(struct iwl_trans *trans)
  1303. {
  1304. bool hw_rfkill;
  1305. iwl_enable_rfkill_int(trans);
  1306. hw_rfkill = iwl_is_rfkill_set(trans);
  1307. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  1308. if (!hw_rfkill)
  1309. iwl_enable_interrupts(trans);
  1310. return 0;
  1311. }
  1312. #endif /* CONFIG_PM_SLEEP */
  1313. #define IWL_FLUSH_WAIT_MS 2000
  1314. static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
  1315. {
  1316. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1317. struct iwl_tx_queue *txq;
  1318. struct iwl_queue *q;
  1319. int cnt;
  1320. unsigned long now = jiffies;
  1321. int ret = 0;
  1322. /* waiting for all the tx frames complete might take a while */
  1323. for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
  1324. if (cnt == trans_pcie->cmd_queue)
  1325. continue;
  1326. txq = &trans_pcie->txq[cnt];
  1327. q = &txq->q;
  1328. while (q->read_ptr != q->write_ptr && !time_after(jiffies,
  1329. now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
  1330. msleep(1);
  1331. if (q->read_ptr != q->write_ptr) {
  1332. IWL_ERR(trans, "fail to flush all tx fifo queues\n");
  1333. ret = -ETIMEDOUT;
  1334. break;
  1335. }
  1336. }
  1337. return ret;
  1338. }
  1339. static const char *get_fh_string(int cmd)
  1340. {
  1341. #define IWL_CMD(x) case x: return #x
  1342. switch (cmd) {
  1343. IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
  1344. IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
  1345. IWL_CMD(FH_RSCSR_CHNL0_WPTR);
  1346. IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
  1347. IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
  1348. IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
  1349. IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
  1350. IWL_CMD(FH_TSSR_TX_STATUS_REG);
  1351. IWL_CMD(FH_TSSR_TX_ERROR_REG);
  1352. default:
  1353. return "UNKNOWN";
  1354. }
  1355. #undef IWL_CMD
  1356. }
  1357. int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
  1358. {
  1359. int i;
  1360. #ifdef CONFIG_IWLWIFI_DEBUG
  1361. int pos = 0;
  1362. size_t bufsz = 0;
  1363. #endif
  1364. static const u32 fh_tbl[] = {
  1365. FH_RSCSR_CHNL0_STTS_WPTR_REG,
  1366. FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  1367. FH_RSCSR_CHNL0_WPTR,
  1368. FH_MEM_RCSR_CHNL0_CONFIG_REG,
  1369. FH_MEM_RSSR_SHARED_CTRL_REG,
  1370. FH_MEM_RSSR_RX_STATUS_REG,
  1371. FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
  1372. FH_TSSR_TX_STATUS_REG,
  1373. FH_TSSR_TX_ERROR_REG
  1374. };
  1375. #ifdef CONFIG_IWLWIFI_DEBUG
  1376. if (display) {
  1377. bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
  1378. *buf = kmalloc(bufsz, GFP_KERNEL);
  1379. if (!*buf)
  1380. return -ENOMEM;
  1381. pos += scnprintf(*buf + pos, bufsz - pos,
  1382. "FH register values:\n");
  1383. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1384. pos += scnprintf(*buf + pos, bufsz - pos,
  1385. " %34s: 0X%08x\n",
  1386. get_fh_string(fh_tbl[i]),
  1387. iwl_read_direct32(trans, fh_tbl[i]));
  1388. }
  1389. return pos;
  1390. }
  1391. #endif
  1392. IWL_ERR(trans, "FH register values:\n");
  1393. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1394. IWL_ERR(trans, " %34s: 0X%08x\n",
  1395. get_fh_string(fh_tbl[i]),
  1396. iwl_read_direct32(trans, fh_tbl[i]));
  1397. }
  1398. return 0;
  1399. }
  1400. static const char *get_csr_string(int cmd)
  1401. {
  1402. #define IWL_CMD(x) case x: return #x
  1403. switch (cmd) {
  1404. IWL_CMD(CSR_HW_IF_CONFIG_REG);
  1405. IWL_CMD(CSR_INT_COALESCING);
  1406. IWL_CMD(CSR_INT);
  1407. IWL_CMD(CSR_INT_MASK);
  1408. IWL_CMD(CSR_FH_INT_STATUS);
  1409. IWL_CMD(CSR_GPIO_IN);
  1410. IWL_CMD(CSR_RESET);
  1411. IWL_CMD(CSR_GP_CNTRL);
  1412. IWL_CMD(CSR_HW_REV);
  1413. IWL_CMD(CSR_EEPROM_REG);
  1414. IWL_CMD(CSR_EEPROM_GP);
  1415. IWL_CMD(CSR_OTP_GP_REG);
  1416. IWL_CMD(CSR_GIO_REG);
  1417. IWL_CMD(CSR_GP_UCODE_REG);
  1418. IWL_CMD(CSR_GP_DRIVER_REG);
  1419. IWL_CMD(CSR_UCODE_DRV_GP1);
  1420. IWL_CMD(CSR_UCODE_DRV_GP2);
  1421. IWL_CMD(CSR_LED_REG);
  1422. IWL_CMD(CSR_DRAM_INT_TBL_REG);
  1423. IWL_CMD(CSR_GIO_CHICKEN_BITS);
  1424. IWL_CMD(CSR_ANA_PLL_CFG);
  1425. IWL_CMD(CSR_HW_REV_WA_REG);
  1426. IWL_CMD(CSR_DBG_HPET_MEM_REG);
  1427. default:
  1428. return "UNKNOWN";
  1429. }
  1430. #undef IWL_CMD
  1431. }
  1432. void iwl_dump_csr(struct iwl_trans *trans)
  1433. {
  1434. int i;
  1435. static const u32 csr_tbl[] = {
  1436. CSR_HW_IF_CONFIG_REG,
  1437. CSR_INT_COALESCING,
  1438. CSR_INT,
  1439. CSR_INT_MASK,
  1440. CSR_FH_INT_STATUS,
  1441. CSR_GPIO_IN,
  1442. CSR_RESET,
  1443. CSR_GP_CNTRL,
  1444. CSR_HW_REV,
  1445. CSR_EEPROM_REG,
  1446. CSR_EEPROM_GP,
  1447. CSR_OTP_GP_REG,
  1448. CSR_GIO_REG,
  1449. CSR_GP_UCODE_REG,
  1450. CSR_GP_DRIVER_REG,
  1451. CSR_UCODE_DRV_GP1,
  1452. CSR_UCODE_DRV_GP2,
  1453. CSR_LED_REG,
  1454. CSR_DRAM_INT_TBL_REG,
  1455. CSR_GIO_CHICKEN_BITS,
  1456. CSR_ANA_PLL_CFG,
  1457. CSR_HW_REV_WA_REG,
  1458. CSR_DBG_HPET_MEM_REG
  1459. };
  1460. IWL_ERR(trans, "CSR values:\n");
  1461. IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
  1462. "CSR_INT_PERIODIC_REG)\n");
  1463. for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
  1464. IWL_ERR(trans, " %25s: 0X%08x\n",
  1465. get_csr_string(csr_tbl[i]),
  1466. iwl_read32(trans, csr_tbl[i]));
  1467. }
  1468. }
  1469. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1470. /* create and remove of files */
  1471. #define DEBUGFS_ADD_FILE(name, parent, mode) do { \
  1472. if (!debugfs_create_file(#name, mode, parent, trans, \
  1473. &iwl_dbgfs_##name##_ops)) \
  1474. return -ENOMEM; \
  1475. } while (0)
  1476. /* file operation */
  1477. #define DEBUGFS_READ_FUNC(name) \
  1478. static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
  1479. char __user *user_buf, \
  1480. size_t count, loff_t *ppos);
  1481. #define DEBUGFS_WRITE_FUNC(name) \
  1482. static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
  1483. const char __user *user_buf, \
  1484. size_t count, loff_t *ppos);
  1485. #define DEBUGFS_READ_FILE_OPS(name) \
  1486. DEBUGFS_READ_FUNC(name); \
  1487. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1488. .read = iwl_dbgfs_##name##_read, \
  1489. .open = simple_open, \
  1490. .llseek = generic_file_llseek, \
  1491. };
  1492. #define DEBUGFS_WRITE_FILE_OPS(name) \
  1493. DEBUGFS_WRITE_FUNC(name); \
  1494. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1495. .write = iwl_dbgfs_##name##_write, \
  1496. .open = simple_open, \
  1497. .llseek = generic_file_llseek, \
  1498. };
  1499. #define DEBUGFS_READ_WRITE_FILE_OPS(name) \
  1500. DEBUGFS_READ_FUNC(name); \
  1501. DEBUGFS_WRITE_FUNC(name); \
  1502. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1503. .write = iwl_dbgfs_##name##_write, \
  1504. .read = iwl_dbgfs_##name##_read, \
  1505. .open = simple_open, \
  1506. .llseek = generic_file_llseek, \
  1507. };
  1508. static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
  1509. char __user *user_buf,
  1510. size_t count, loff_t *ppos)
  1511. {
  1512. struct iwl_trans *trans = file->private_data;
  1513. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1514. struct iwl_tx_queue *txq;
  1515. struct iwl_queue *q;
  1516. char *buf;
  1517. int pos = 0;
  1518. int cnt;
  1519. int ret;
  1520. size_t bufsz;
  1521. bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
  1522. if (!trans_pcie->txq)
  1523. return -EAGAIN;
  1524. buf = kzalloc(bufsz, GFP_KERNEL);
  1525. if (!buf)
  1526. return -ENOMEM;
  1527. for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
  1528. txq = &trans_pcie->txq[cnt];
  1529. q = &txq->q;
  1530. pos += scnprintf(buf + pos, bufsz - pos,
  1531. "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
  1532. cnt, q->read_ptr, q->write_ptr,
  1533. !!test_bit(cnt, trans_pcie->queue_used),
  1534. !!test_bit(cnt, trans_pcie->queue_stopped));
  1535. }
  1536. ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1537. kfree(buf);
  1538. return ret;
  1539. }
  1540. static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
  1541. char __user *user_buf,
  1542. size_t count, loff_t *ppos) {
  1543. struct iwl_trans *trans = file->private_data;
  1544. struct iwl_trans_pcie *trans_pcie =
  1545. IWL_TRANS_GET_PCIE_TRANS(trans);
  1546. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  1547. char buf[256];
  1548. int pos = 0;
  1549. const size_t bufsz = sizeof(buf);
  1550. pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
  1551. rxq->read);
  1552. pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
  1553. rxq->write);
  1554. pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
  1555. rxq->free_count);
  1556. if (rxq->rb_stts) {
  1557. pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
  1558. le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
  1559. } else {
  1560. pos += scnprintf(buf + pos, bufsz - pos,
  1561. "closed_rb_num: Not Allocated\n");
  1562. }
  1563. return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1564. }
  1565. static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
  1566. char __user *user_buf,
  1567. size_t count, loff_t *ppos) {
  1568. struct iwl_trans *trans = file->private_data;
  1569. struct iwl_trans_pcie *trans_pcie =
  1570. IWL_TRANS_GET_PCIE_TRANS(trans);
  1571. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  1572. int pos = 0;
  1573. char *buf;
  1574. int bufsz = 24 * 64; /* 24 items * 64 char per item */
  1575. ssize_t ret;
  1576. buf = kzalloc(bufsz, GFP_KERNEL);
  1577. if (!buf)
  1578. return -ENOMEM;
  1579. pos += scnprintf(buf + pos, bufsz - pos,
  1580. "Interrupt Statistics Report:\n");
  1581. pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
  1582. isr_stats->hw);
  1583. pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
  1584. isr_stats->sw);
  1585. if (isr_stats->sw || isr_stats->hw) {
  1586. pos += scnprintf(buf + pos, bufsz - pos,
  1587. "\tLast Restarting Code: 0x%X\n",
  1588. isr_stats->err_code);
  1589. }
  1590. #ifdef CONFIG_IWLWIFI_DEBUG
  1591. pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
  1592. isr_stats->sch);
  1593. pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
  1594. isr_stats->alive);
  1595. #endif
  1596. pos += scnprintf(buf + pos, bufsz - pos,
  1597. "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
  1598. pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
  1599. isr_stats->ctkill);
  1600. pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
  1601. isr_stats->wakeup);
  1602. pos += scnprintf(buf + pos, bufsz - pos,
  1603. "Rx command responses:\t\t %u\n", isr_stats->rx);
  1604. pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
  1605. isr_stats->tx);
  1606. pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
  1607. isr_stats->unhandled);
  1608. ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1609. kfree(buf);
  1610. return ret;
  1611. }
  1612. static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
  1613. const char __user *user_buf,
  1614. size_t count, loff_t *ppos)
  1615. {
  1616. struct iwl_trans *trans = file->private_data;
  1617. struct iwl_trans_pcie *trans_pcie =
  1618. IWL_TRANS_GET_PCIE_TRANS(trans);
  1619. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  1620. char buf[8];
  1621. int buf_size;
  1622. u32 reset_flag;
  1623. memset(buf, 0, sizeof(buf));
  1624. buf_size = min(count, sizeof(buf) - 1);
  1625. if (copy_from_user(buf, user_buf, buf_size))
  1626. return -EFAULT;
  1627. if (sscanf(buf, "%x", &reset_flag) != 1)
  1628. return -EFAULT;
  1629. if (reset_flag == 0)
  1630. memset(isr_stats, 0, sizeof(*isr_stats));
  1631. return count;
  1632. }
  1633. static ssize_t iwl_dbgfs_csr_write(struct file *file,
  1634. const char __user *user_buf,
  1635. size_t count, loff_t *ppos)
  1636. {
  1637. struct iwl_trans *trans = file->private_data;
  1638. char buf[8];
  1639. int buf_size;
  1640. int csr;
  1641. memset(buf, 0, sizeof(buf));
  1642. buf_size = min(count, sizeof(buf) - 1);
  1643. if (copy_from_user(buf, user_buf, buf_size))
  1644. return -EFAULT;
  1645. if (sscanf(buf, "%d", &csr) != 1)
  1646. return -EFAULT;
  1647. iwl_dump_csr(trans);
  1648. return count;
  1649. }
  1650. static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
  1651. char __user *user_buf,
  1652. size_t count, loff_t *ppos)
  1653. {
  1654. struct iwl_trans *trans = file->private_data;
  1655. char *buf;
  1656. int pos = 0;
  1657. ssize_t ret = -EFAULT;
  1658. ret = pos = iwl_dump_fh(trans, &buf, true);
  1659. if (buf) {
  1660. ret = simple_read_from_buffer(user_buf,
  1661. count, ppos, buf, pos);
  1662. kfree(buf);
  1663. }
  1664. return ret;
  1665. }
  1666. static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
  1667. const char __user *user_buf,
  1668. size_t count, loff_t *ppos)
  1669. {
  1670. struct iwl_trans *trans = file->private_data;
  1671. if (!trans->op_mode)
  1672. return -EAGAIN;
  1673. iwl_op_mode_nic_error(trans->op_mode);
  1674. return count;
  1675. }
  1676. DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
  1677. DEBUGFS_READ_FILE_OPS(fh_reg);
  1678. DEBUGFS_READ_FILE_OPS(rx_queue);
  1679. DEBUGFS_READ_FILE_OPS(tx_queue);
  1680. DEBUGFS_WRITE_FILE_OPS(csr);
  1681. DEBUGFS_WRITE_FILE_OPS(fw_restart);
  1682. /*
  1683. * Create the debugfs files and directories
  1684. *
  1685. */
  1686. static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
  1687. struct dentry *dir)
  1688. {
  1689. DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
  1690. DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
  1691. DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
  1692. DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
  1693. DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
  1694. DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
  1695. return 0;
  1696. }
  1697. #else
  1698. static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
  1699. struct dentry *dir)
  1700. { return 0; }
  1701. #endif /*CONFIG_IWLWIFI_DEBUGFS */
  1702. static const struct iwl_trans_ops trans_ops_pcie = {
  1703. .start_hw = iwl_trans_pcie_start_hw,
  1704. .stop_hw = iwl_trans_pcie_stop_hw,
  1705. .fw_alive = iwl_trans_pcie_fw_alive,
  1706. .start_fw = iwl_trans_pcie_start_fw,
  1707. .stop_device = iwl_trans_pcie_stop_device,
  1708. .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
  1709. .send_cmd = iwl_trans_pcie_send_cmd,
  1710. .tx = iwl_trans_pcie_tx,
  1711. .reclaim = iwl_trans_pcie_reclaim,
  1712. .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
  1713. .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
  1714. .dbgfs_register = iwl_trans_pcie_dbgfs_register,
  1715. .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
  1716. #ifdef CONFIG_PM_SLEEP
  1717. .suspend = iwl_trans_pcie_suspend,
  1718. .resume = iwl_trans_pcie_resume,
  1719. #endif
  1720. .write8 = iwl_trans_pcie_write8,
  1721. .write32 = iwl_trans_pcie_write32,
  1722. .read32 = iwl_trans_pcie_read32,
  1723. .configure = iwl_trans_pcie_configure,
  1724. .set_pmi = iwl_trans_pcie_set_pmi,
  1725. };
  1726. struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
  1727. const struct pci_device_id *ent,
  1728. const struct iwl_cfg *cfg)
  1729. {
  1730. struct iwl_trans_pcie *trans_pcie;
  1731. struct iwl_trans *trans;
  1732. u16 pci_cmd;
  1733. int err;
  1734. trans = kzalloc(sizeof(struct iwl_trans) +
  1735. sizeof(struct iwl_trans_pcie), GFP_KERNEL);
  1736. if (WARN_ON(!trans))
  1737. return NULL;
  1738. trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1739. trans->ops = &trans_ops_pcie;
  1740. trans->cfg = cfg;
  1741. trans_pcie->trans = trans;
  1742. spin_lock_init(&trans_pcie->irq_lock);
  1743. init_waitqueue_head(&trans_pcie->ucode_write_waitq);
  1744. /* W/A - seems to solve weird behavior. We need to remove this if we
  1745. * don't want to stay in L1 all the time. This wastes a lot of power */
  1746. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  1747. PCIE_LINK_STATE_CLKPM);
  1748. if (pci_enable_device(pdev)) {
  1749. err = -ENODEV;
  1750. goto out_no_pci;
  1751. }
  1752. pci_set_master(pdev);
  1753. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  1754. if (!err)
  1755. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  1756. if (err) {
  1757. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1758. if (!err)
  1759. err = pci_set_consistent_dma_mask(pdev,
  1760. DMA_BIT_MASK(32));
  1761. /* both attempts failed: */
  1762. if (err) {
  1763. dev_printk(KERN_ERR, &pdev->dev,
  1764. "No suitable DMA available.\n");
  1765. goto out_pci_disable_device;
  1766. }
  1767. }
  1768. err = pci_request_regions(pdev, DRV_NAME);
  1769. if (err) {
  1770. dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
  1771. goto out_pci_disable_device;
  1772. }
  1773. trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
  1774. if (!trans_pcie->hw_base) {
  1775. dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
  1776. err = -ENODEV;
  1777. goto out_pci_release_regions;
  1778. }
  1779. dev_printk(KERN_INFO, &pdev->dev,
  1780. "pci_resource_len = 0x%08llx\n",
  1781. (unsigned long long) pci_resource_len(pdev, 0));
  1782. dev_printk(KERN_INFO, &pdev->dev,
  1783. "pci_resource_base = %p\n", trans_pcie->hw_base);
  1784. dev_printk(KERN_INFO, &pdev->dev,
  1785. "HW Revision ID = 0x%X\n", pdev->revision);
  1786. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  1787. * PCI Tx retries from interfering with C3 CPU state */
  1788. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  1789. err = pci_enable_msi(pdev);
  1790. if (err)
  1791. dev_printk(KERN_ERR, &pdev->dev,
  1792. "pci_enable_msi failed(0X%x)", err);
  1793. trans->dev = &pdev->dev;
  1794. trans_pcie->irq = pdev->irq;
  1795. trans_pcie->pci_dev = pdev;
  1796. trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
  1797. trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
  1798. snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
  1799. "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
  1800. /* TODO: Move this away, not needed if not MSI */
  1801. /* enable rfkill interrupt: hw bug w/a */
  1802. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  1803. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  1804. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  1805. pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
  1806. }
  1807. /* Initialize the wait queue for commands */
  1808. init_waitqueue_head(&trans->wait_command_queue);
  1809. return trans;
  1810. out_pci_release_regions:
  1811. pci_release_regions(pdev);
  1812. out_pci_disable_device:
  1813. pci_disable_device(pdev);
  1814. out_no_pci:
  1815. kfree(trans);
  1816. return NULL;
  1817. }