emulate.c 108 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstDX (8<<1) /* Destination is in DX register */
  47. #define DstMask (0xf<<1)
  48. /* Source operand type. */
  49. #define SrcNone (0<<5) /* No source operand. */
  50. #define SrcReg (1<<5) /* Register operand. */
  51. #define SrcMem (2<<5) /* Memory operand. */
  52. #define SrcMem16 (3<<5) /* Memory operand (16-bit). */
  53. #define SrcMem32 (4<<5) /* Memory operand (32-bit). */
  54. #define SrcImm (5<<5) /* Immediate operand. */
  55. #define SrcImmByte (6<<5) /* 8-bit sign-extended immediate operand. */
  56. #define SrcOne (7<<5) /* Implied '1' */
  57. #define SrcImmUByte (8<<5) /* 8-bit unsigned immediate operand. */
  58. #define SrcImmU (9<<5) /* Immediate operand, unsigned */
  59. #define SrcSI (0xa<<5) /* Source is in the DS:RSI */
  60. #define SrcImmFAddr (0xb<<5) /* Source is immediate far address */
  61. #define SrcMemFAddr (0xc<<5) /* Source is far address in memory */
  62. #define SrcAcc (0xd<<5) /* Source Accumulator */
  63. #define SrcImmU16 (0xe<<5) /* Immediate operand, unsigned, 16 bits */
  64. #define SrcDX (0xf<<5) /* Source is in DX register */
  65. #define SrcMask (0xf<<5)
  66. /* Generic ModRM decode. */
  67. #define ModRM (1<<9)
  68. /* Destination is only written; never read. */
  69. #define Mov (1<<10)
  70. #define BitOp (1<<11)
  71. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  72. #define String (1<<13) /* String instruction (rep capable) */
  73. #define Stack (1<<14) /* Stack instruction (push/pop) */
  74. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  75. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  76. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  77. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  78. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  79. #define Sse (1<<18) /* SSE Vector instruction */
  80. /* Misc flags */
  81. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  82. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  83. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  84. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  85. #define Undefined (1<<25) /* No Such Instruction */
  86. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  87. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  88. #define No64 (1<<28)
  89. /* Source 2 operand type */
  90. #define Src2None (0<<29)
  91. #define Src2CL (1<<29)
  92. #define Src2ImmByte (2<<29)
  93. #define Src2One (3<<29)
  94. #define Src2Imm (4<<29)
  95. #define Src2Mask (7<<29)
  96. #define X2(x...) x, x
  97. #define X3(x...) X2(x), x
  98. #define X4(x...) X2(x), X2(x)
  99. #define X5(x...) X4(x), x
  100. #define X6(x...) X4(x), X2(x)
  101. #define X7(x...) X4(x), X3(x)
  102. #define X8(x...) X4(x), X4(x)
  103. #define X16(x...) X8(x), X8(x)
  104. struct opcode {
  105. u32 flags;
  106. u8 intercept;
  107. union {
  108. int (*execute)(struct x86_emulate_ctxt *ctxt);
  109. struct opcode *group;
  110. struct group_dual *gdual;
  111. struct gprefix *gprefix;
  112. } u;
  113. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  114. };
  115. struct group_dual {
  116. struct opcode mod012[8];
  117. struct opcode mod3[8];
  118. };
  119. struct gprefix {
  120. struct opcode pfx_no;
  121. struct opcode pfx_66;
  122. struct opcode pfx_f2;
  123. struct opcode pfx_f3;
  124. };
  125. /* EFLAGS bit definitions. */
  126. #define EFLG_ID (1<<21)
  127. #define EFLG_VIP (1<<20)
  128. #define EFLG_VIF (1<<19)
  129. #define EFLG_AC (1<<18)
  130. #define EFLG_VM (1<<17)
  131. #define EFLG_RF (1<<16)
  132. #define EFLG_IOPL (3<<12)
  133. #define EFLG_NT (1<<14)
  134. #define EFLG_OF (1<<11)
  135. #define EFLG_DF (1<<10)
  136. #define EFLG_IF (1<<9)
  137. #define EFLG_TF (1<<8)
  138. #define EFLG_SF (1<<7)
  139. #define EFLG_ZF (1<<6)
  140. #define EFLG_AF (1<<4)
  141. #define EFLG_PF (1<<2)
  142. #define EFLG_CF (1<<0)
  143. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  144. #define EFLG_RESERVED_ONE_MASK 2
  145. /*
  146. * Instruction emulation:
  147. * Most instructions are emulated directly via a fragment of inline assembly
  148. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  149. * any modified flags.
  150. */
  151. #if defined(CONFIG_X86_64)
  152. #define _LO32 "k" /* force 32-bit operand */
  153. #define _STK "%%rsp" /* stack pointer */
  154. #elif defined(__i386__)
  155. #define _LO32 "" /* force 32-bit operand */
  156. #define _STK "%%esp" /* stack pointer */
  157. #endif
  158. /*
  159. * These EFLAGS bits are restored from saved value during emulation, and
  160. * any changes are written back to the saved value after emulation.
  161. */
  162. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  163. /* Before executing instruction: restore necessary bits in EFLAGS. */
  164. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  165. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  166. "movl %"_sav",%"_LO32 _tmp"; " \
  167. "push %"_tmp"; " \
  168. "push %"_tmp"; " \
  169. "movl %"_msk",%"_LO32 _tmp"; " \
  170. "andl %"_LO32 _tmp",("_STK"); " \
  171. "pushf; " \
  172. "notl %"_LO32 _tmp"; " \
  173. "andl %"_LO32 _tmp",("_STK"); " \
  174. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  175. "pop %"_tmp"; " \
  176. "orl %"_LO32 _tmp",("_STK"); " \
  177. "popf; " \
  178. "pop %"_sav"; "
  179. /* After executing instruction: write-back necessary bits in EFLAGS. */
  180. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  181. /* _sav |= EFLAGS & _msk; */ \
  182. "pushf; " \
  183. "pop %"_tmp"; " \
  184. "andl %"_msk",%"_LO32 _tmp"; " \
  185. "orl %"_LO32 _tmp",%"_sav"; "
  186. #ifdef CONFIG_X86_64
  187. #define ON64(x) x
  188. #else
  189. #define ON64(x)
  190. #endif
  191. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  192. do { \
  193. __asm__ __volatile__ ( \
  194. _PRE_EFLAGS("0", "4", "2") \
  195. _op _suffix " %"_x"3,%1; " \
  196. _POST_EFLAGS("0", "4", "2") \
  197. : "=m" ((ctxt)->eflags), \
  198. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  199. "=&r" (_tmp) \
  200. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  201. } while (0)
  202. /* Raw emulation: instruction has two explicit operands. */
  203. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  204. do { \
  205. unsigned long _tmp; \
  206. \
  207. switch ((ctxt)->dst.bytes) { \
  208. case 2: \
  209. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  210. break; \
  211. case 4: \
  212. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  213. break; \
  214. case 8: \
  215. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  216. break; \
  217. } \
  218. } while (0)
  219. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  220. do { \
  221. unsigned long _tmp; \
  222. switch ((ctxt)->dst.bytes) { \
  223. case 1: \
  224. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  225. break; \
  226. default: \
  227. __emulate_2op_nobyte(ctxt, _op, \
  228. _wx, _wy, _lx, _ly, _qx, _qy); \
  229. break; \
  230. } \
  231. } while (0)
  232. /* Source operand is byte-sized and may be restricted to just %cl. */
  233. #define emulate_2op_SrcB(ctxt, _op) \
  234. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  235. /* Source operand is byte, word, long or quad sized. */
  236. #define emulate_2op_SrcV(ctxt, _op) \
  237. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  238. /* Source operand is word, long or quad sized. */
  239. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  240. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  241. /* Instruction has three operands and one operand is stored in ECX register */
  242. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  243. do { \
  244. unsigned long _tmp; \
  245. _type _clv = (ctxt)->src2.val; \
  246. _type _srcv = (ctxt)->src.val; \
  247. _type _dstv = (ctxt)->dst.val; \
  248. \
  249. __asm__ __volatile__ ( \
  250. _PRE_EFLAGS("0", "5", "2") \
  251. _op _suffix " %4,%1 \n" \
  252. _POST_EFLAGS("0", "5", "2") \
  253. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  254. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  255. ); \
  256. \
  257. (ctxt)->src2.val = (unsigned long) _clv; \
  258. (ctxt)->src2.val = (unsigned long) _srcv; \
  259. (ctxt)->dst.val = (unsigned long) _dstv; \
  260. } while (0)
  261. #define emulate_2op_cl(ctxt, _op) \
  262. do { \
  263. switch ((ctxt)->dst.bytes) { \
  264. case 2: \
  265. __emulate_2op_cl(ctxt, _op, "w", u16); \
  266. break; \
  267. case 4: \
  268. __emulate_2op_cl(ctxt, _op, "l", u32); \
  269. break; \
  270. case 8: \
  271. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  272. break; \
  273. } \
  274. } while (0)
  275. #define __emulate_1op(ctxt, _op, _suffix) \
  276. do { \
  277. unsigned long _tmp; \
  278. \
  279. __asm__ __volatile__ ( \
  280. _PRE_EFLAGS("0", "3", "2") \
  281. _op _suffix " %1; " \
  282. _POST_EFLAGS("0", "3", "2") \
  283. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  284. "=&r" (_tmp) \
  285. : "i" (EFLAGS_MASK)); \
  286. } while (0)
  287. /* Instruction has only one explicit operand (no source operand). */
  288. #define emulate_1op(ctxt, _op) \
  289. do { \
  290. switch ((ctxt)->dst.bytes) { \
  291. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  292. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  293. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  294. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  295. } \
  296. } while (0)
  297. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  298. do { \
  299. unsigned long _tmp; \
  300. \
  301. __asm__ __volatile__ ( \
  302. _PRE_EFLAGS("0", "4", "1") \
  303. _op _suffix " %5; " \
  304. _POST_EFLAGS("0", "4", "1") \
  305. : "=m" (_eflags), "=&r" (_tmp), \
  306. "+a" (_rax), "+d" (_rdx) \
  307. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  308. "a" (_rax), "d" (_rdx)); \
  309. } while (0)
  310. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  311. do { \
  312. unsigned long _tmp; \
  313. \
  314. __asm__ __volatile__ ( \
  315. _PRE_EFLAGS("0", "5", "1") \
  316. "1: \n\t" \
  317. _op _suffix " %6; " \
  318. "2: \n\t" \
  319. _POST_EFLAGS("0", "5", "1") \
  320. ".pushsection .fixup,\"ax\" \n\t" \
  321. "3: movb $1, %4 \n\t" \
  322. "jmp 2b \n\t" \
  323. ".popsection \n\t" \
  324. _ASM_EXTABLE(1b, 3b) \
  325. : "=m" (_eflags), "=&r" (_tmp), \
  326. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  327. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  328. "a" (_rax), "d" (_rdx)); \
  329. } while (0)
  330. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  331. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  332. do { \
  333. switch((_src).bytes) { \
  334. case 1: \
  335. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  336. _eflags, "b"); \
  337. break; \
  338. case 2: \
  339. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  340. _eflags, "w"); \
  341. break; \
  342. case 4: \
  343. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  344. _eflags, "l"); \
  345. break; \
  346. case 8: \
  347. ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  348. _eflags, "q")); \
  349. break; \
  350. } \
  351. } while (0)
  352. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  353. do { \
  354. switch((_src).bytes) { \
  355. case 1: \
  356. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  357. _eflags, "b", _ex); \
  358. break; \
  359. case 2: \
  360. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  361. _eflags, "w", _ex); \
  362. break; \
  363. case 4: \
  364. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  365. _eflags, "l", _ex); \
  366. break; \
  367. case 8: ON64( \
  368. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  369. _eflags, "q", _ex)); \
  370. break; \
  371. } \
  372. } while (0)
  373. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  374. enum x86_intercept intercept,
  375. enum x86_intercept_stage stage)
  376. {
  377. struct x86_instruction_info info = {
  378. .intercept = intercept,
  379. .rep_prefix = ctxt->rep_prefix,
  380. .modrm_mod = ctxt->modrm_mod,
  381. .modrm_reg = ctxt->modrm_reg,
  382. .modrm_rm = ctxt->modrm_rm,
  383. .src_val = ctxt->src.val64,
  384. .src_bytes = ctxt->src.bytes,
  385. .dst_bytes = ctxt->dst.bytes,
  386. .ad_bytes = ctxt->ad_bytes,
  387. .next_rip = ctxt->eip,
  388. };
  389. return ctxt->ops->intercept(ctxt, &info, stage);
  390. }
  391. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  392. {
  393. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  394. }
  395. /* Access/update address held in a register, based on addressing mode. */
  396. static inline unsigned long
  397. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  398. {
  399. if (ctxt->ad_bytes == sizeof(unsigned long))
  400. return reg;
  401. else
  402. return reg & ad_mask(ctxt);
  403. }
  404. static inline unsigned long
  405. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  406. {
  407. return address_mask(ctxt, reg);
  408. }
  409. static inline void
  410. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  411. {
  412. if (ctxt->ad_bytes == sizeof(unsigned long))
  413. *reg += inc;
  414. else
  415. *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
  416. }
  417. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  418. {
  419. register_address_increment(ctxt, &ctxt->_eip, rel);
  420. }
  421. static u32 desc_limit_scaled(struct desc_struct *desc)
  422. {
  423. u32 limit = get_desc_limit(desc);
  424. return desc->g ? (limit << 12) | 0xfff : limit;
  425. }
  426. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  427. {
  428. ctxt->has_seg_override = true;
  429. ctxt->seg_override = seg;
  430. }
  431. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  432. {
  433. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  434. return 0;
  435. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  436. }
  437. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  438. {
  439. if (!ctxt->has_seg_override)
  440. return 0;
  441. return ctxt->seg_override;
  442. }
  443. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  444. u32 error, bool valid)
  445. {
  446. ctxt->exception.vector = vec;
  447. ctxt->exception.error_code = error;
  448. ctxt->exception.error_code_valid = valid;
  449. return X86EMUL_PROPAGATE_FAULT;
  450. }
  451. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  452. {
  453. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  454. }
  455. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  456. {
  457. return emulate_exception(ctxt, GP_VECTOR, err, true);
  458. }
  459. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  460. {
  461. return emulate_exception(ctxt, SS_VECTOR, err, true);
  462. }
  463. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  464. {
  465. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  466. }
  467. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  468. {
  469. return emulate_exception(ctxt, TS_VECTOR, err, true);
  470. }
  471. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  472. {
  473. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  474. }
  475. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  476. {
  477. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  478. }
  479. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  480. {
  481. u16 selector;
  482. struct desc_struct desc;
  483. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  484. return selector;
  485. }
  486. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  487. unsigned seg)
  488. {
  489. u16 dummy;
  490. u32 base3;
  491. struct desc_struct desc;
  492. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  493. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  494. }
  495. static int __linearize(struct x86_emulate_ctxt *ctxt,
  496. struct segmented_address addr,
  497. unsigned size, bool write, bool fetch,
  498. ulong *linear)
  499. {
  500. struct desc_struct desc;
  501. bool usable;
  502. ulong la;
  503. u32 lim;
  504. u16 sel;
  505. unsigned cpl, rpl;
  506. la = seg_base(ctxt, addr.seg) + addr.ea;
  507. switch (ctxt->mode) {
  508. case X86EMUL_MODE_REAL:
  509. break;
  510. case X86EMUL_MODE_PROT64:
  511. if (((signed long)la << 16) >> 16 != la)
  512. return emulate_gp(ctxt, 0);
  513. break;
  514. default:
  515. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  516. addr.seg);
  517. if (!usable)
  518. goto bad;
  519. /* code segment or read-only data segment */
  520. if (((desc.type & 8) || !(desc.type & 2)) && write)
  521. goto bad;
  522. /* unreadable code segment */
  523. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  524. goto bad;
  525. lim = desc_limit_scaled(&desc);
  526. if ((desc.type & 8) || !(desc.type & 4)) {
  527. /* expand-up segment */
  528. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  529. goto bad;
  530. } else {
  531. /* exapand-down segment */
  532. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  533. goto bad;
  534. lim = desc.d ? 0xffffffff : 0xffff;
  535. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  536. goto bad;
  537. }
  538. cpl = ctxt->ops->cpl(ctxt);
  539. rpl = sel & 3;
  540. cpl = max(cpl, rpl);
  541. if (!(desc.type & 8)) {
  542. /* data segment */
  543. if (cpl > desc.dpl)
  544. goto bad;
  545. } else if ((desc.type & 8) && !(desc.type & 4)) {
  546. /* nonconforming code segment */
  547. if (cpl != desc.dpl)
  548. goto bad;
  549. } else if ((desc.type & 8) && (desc.type & 4)) {
  550. /* conforming code segment */
  551. if (cpl < desc.dpl)
  552. goto bad;
  553. }
  554. break;
  555. }
  556. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  557. la &= (u32)-1;
  558. *linear = la;
  559. return X86EMUL_CONTINUE;
  560. bad:
  561. if (addr.seg == VCPU_SREG_SS)
  562. return emulate_ss(ctxt, addr.seg);
  563. else
  564. return emulate_gp(ctxt, addr.seg);
  565. }
  566. static int linearize(struct x86_emulate_ctxt *ctxt,
  567. struct segmented_address addr,
  568. unsigned size, bool write,
  569. ulong *linear)
  570. {
  571. return __linearize(ctxt, addr, size, write, false, linear);
  572. }
  573. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  574. struct segmented_address addr,
  575. void *data,
  576. unsigned size)
  577. {
  578. int rc;
  579. ulong linear;
  580. rc = linearize(ctxt, addr, size, false, &linear);
  581. if (rc != X86EMUL_CONTINUE)
  582. return rc;
  583. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  584. }
  585. /*
  586. * Fetch the next byte of the instruction being emulated which is pointed to
  587. * by ctxt->_eip, then increment ctxt->_eip.
  588. *
  589. * Also prefetch the remaining bytes of the instruction without crossing page
  590. * boundary if they are not in fetch_cache yet.
  591. */
  592. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  593. {
  594. struct fetch_cache *fc = &ctxt->fetch;
  595. int rc;
  596. int size, cur_size;
  597. if (ctxt->_eip == fc->end) {
  598. unsigned long linear;
  599. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  600. .ea = ctxt->_eip };
  601. cur_size = fc->end - fc->start;
  602. size = min(15UL - cur_size,
  603. PAGE_SIZE - offset_in_page(ctxt->_eip));
  604. rc = __linearize(ctxt, addr, size, false, true, &linear);
  605. if (unlikely(rc != X86EMUL_CONTINUE))
  606. return rc;
  607. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  608. size, &ctxt->exception);
  609. if (unlikely(rc != X86EMUL_CONTINUE))
  610. return rc;
  611. fc->end += size;
  612. }
  613. *dest = fc->data[ctxt->_eip - fc->start];
  614. ctxt->_eip++;
  615. return X86EMUL_CONTINUE;
  616. }
  617. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  618. void *dest, unsigned size)
  619. {
  620. int rc;
  621. /* x86 instructions are limited to 15 bytes. */
  622. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  623. return X86EMUL_UNHANDLEABLE;
  624. while (size--) {
  625. rc = do_insn_fetch_byte(ctxt, dest++);
  626. if (rc != X86EMUL_CONTINUE)
  627. return rc;
  628. }
  629. return X86EMUL_CONTINUE;
  630. }
  631. /* Fetch next part of the instruction being emulated. */
  632. #define insn_fetch(_type, _ctxt) \
  633. ({ unsigned long _x; \
  634. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  635. if (rc != X86EMUL_CONTINUE) \
  636. goto done; \
  637. (_type)_x; \
  638. })
  639. #define insn_fetch_arr(_arr, _size, _ctxt) \
  640. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  641. if (rc != X86EMUL_CONTINUE) \
  642. goto done; \
  643. })
  644. /*
  645. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  646. * pointer into the block that addresses the relevant register.
  647. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  648. */
  649. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  650. int highbyte_regs)
  651. {
  652. void *p;
  653. p = &regs[modrm_reg];
  654. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  655. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  656. return p;
  657. }
  658. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  659. struct segmented_address addr,
  660. u16 *size, unsigned long *address, int op_bytes)
  661. {
  662. int rc;
  663. if (op_bytes == 2)
  664. op_bytes = 3;
  665. *address = 0;
  666. rc = segmented_read_std(ctxt, addr, size, 2);
  667. if (rc != X86EMUL_CONTINUE)
  668. return rc;
  669. addr.ea += 2;
  670. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  671. return rc;
  672. }
  673. static int test_cc(unsigned int condition, unsigned int flags)
  674. {
  675. int rc = 0;
  676. switch ((condition & 15) >> 1) {
  677. case 0: /* o */
  678. rc |= (flags & EFLG_OF);
  679. break;
  680. case 1: /* b/c/nae */
  681. rc |= (flags & EFLG_CF);
  682. break;
  683. case 2: /* z/e */
  684. rc |= (flags & EFLG_ZF);
  685. break;
  686. case 3: /* be/na */
  687. rc |= (flags & (EFLG_CF|EFLG_ZF));
  688. break;
  689. case 4: /* s */
  690. rc |= (flags & EFLG_SF);
  691. break;
  692. case 5: /* p/pe */
  693. rc |= (flags & EFLG_PF);
  694. break;
  695. case 7: /* le/ng */
  696. rc |= (flags & EFLG_ZF);
  697. /* fall through */
  698. case 6: /* l/nge */
  699. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  700. break;
  701. }
  702. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  703. return (!!rc ^ (condition & 1));
  704. }
  705. static void fetch_register_operand(struct operand *op)
  706. {
  707. switch (op->bytes) {
  708. case 1:
  709. op->val = *(u8 *)op->addr.reg;
  710. break;
  711. case 2:
  712. op->val = *(u16 *)op->addr.reg;
  713. break;
  714. case 4:
  715. op->val = *(u32 *)op->addr.reg;
  716. break;
  717. case 8:
  718. op->val = *(u64 *)op->addr.reg;
  719. break;
  720. }
  721. }
  722. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  723. {
  724. ctxt->ops->get_fpu(ctxt);
  725. switch (reg) {
  726. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  727. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  728. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  729. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  730. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  731. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  732. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  733. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  734. #ifdef CONFIG_X86_64
  735. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  736. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  737. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  738. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  739. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  740. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  741. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  742. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  743. #endif
  744. default: BUG();
  745. }
  746. ctxt->ops->put_fpu(ctxt);
  747. }
  748. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  749. int reg)
  750. {
  751. ctxt->ops->get_fpu(ctxt);
  752. switch (reg) {
  753. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  754. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  755. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  756. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  757. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  758. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  759. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  760. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  761. #ifdef CONFIG_X86_64
  762. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  763. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  764. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  765. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  766. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  767. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  768. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  769. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  770. #endif
  771. default: BUG();
  772. }
  773. ctxt->ops->put_fpu(ctxt);
  774. }
  775. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  776. struct operand *op,
  777. int inhibit_bytereg)
  778. {
  779. unsigned reg = ctxt->modrm_reg;
  780. int highbyte_regs = ctxt->rex_prefix == 0;
  781. if (!(ctxt->d & ModRM))
  782. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  783. if (ctxt->d & Sse) {
  784. op->type = OP_XMM;
  785. op->bytes = 16;
  786. op->addr.xmm = reg;
  787. read_sse_reg(ctxt, &op->vec_val, reg);
  788. return;
  789. }
  790. op->type = OP_REG;
  791. if ((ctxt->d & ByteOp) && !inhibit_bytereg) {
  792. op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
  793. op->bytes = 1;
  794. } else {
  795. op->addr.reg = decode_register(reg, ctxt->regs, 0);
  796. op->bytes = ctxt->op_bytes;
  797. }
  798. fetch_register_operand(op);
  799. op->orig_val = op->val;
  800. }
  801. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  802. struct operand *op)
  803. {
  804. u8 sib;
  805. int index_reg = 0, base_reg = 0, scale;
  806. int rc = X86EMUL_CONTINUE;
  807. ulong modrm_ea = 0;
  808. if (ctxt->rex_prefix) {
  809. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  810. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  811. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  812. }
  813. ctxt->modrm = insn_fetch(u8, ctxt);
  814. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  815. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  816. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  817. ctxt->modrm_seg = VCPU_SREG_DS;
  818. if (ctxt->modrm_mod == 3) {
  819. op->type = OP_REG;
  820. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  821. op->addr.reg = decode_register(ctxt->modrm_rm,
  822. ctxt->regs, ctxt->d & ByteOp);
  823. if (ctxt->d & Sse) {
  824. op->type = OP_XMM;
  825. op->bytes = 16;
  826. op->addr.xmm = ctxt->modrm_rm;
  827. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  828. return rc;
  829. }
  830. fetch_register_operand(op);
  831. return rc;
  832. }
  833. op->type = OP_MEM;
  834. if (ctxt->ad_bytes == 2) {
  835. unsigned bx = ctxt->regs[VCPU_REGS_RBX];
  836. unsigned bp = ctxt->regs[VCPU_REGS_RBP];
  837. unsigned si = ctxt->regs[VCPU_REGS_RSI];
  838. unsigned di = ctxt->regs[VCPU_REGS_RDI];
  839. /* 16-bit ModR/M decode. */
  840. switch (ctxt->modrm_mod) {
  841. case 0:
  842. if (ctxt->modrm_rm == 6)
  843. modrm_ea += insn_fetch(u16, ctxt);
  844. break;
  845. case 1:
  846. modrm_ea += insn_fetch(s8, ctxt);
  847. break;
  848. case 2:
  849. modrm_ea += insn_fetch(u16, ctxt);
  850. break;
  851. }
  852. switch (ctxt->modrm_rm) {
  853. case 0:
  854. modrm_ea += bx + si;
  855. break;
  856. case 1:
  857. modrm_ea += bx + di;
  858. break;
  859. case 2:
  860. modrm_ea += bp + si;
  861. break;
  862. case 3:
  863. modrm_ea += bp + di;
  864. break;
  865. case 4:
  866. modrm_ea += si;
  867. break;
  868. case 5:
  869. modrm_ea += di;
  870. break;
  871. case 6:
  872. if (ctxt->modrm_mod != 0)
  873. modrm_ea += bp;
  874. break;
  875. case 7:
  876. modrm_ea += bx;
  877. break;
  878. }
  879. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  880. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  881. ctxt->modrm_seg = VCPU_SREG_SS;
  882. modrm_ea = (u16)modrm_ea;
  883. } else {
  884. /* 32/64-bit ModR/M decode. */
  885. if ((ctxt->modrm_rm & 7) == 4) {
  886. sib = insn_fetch(u8, ctxt);
  887. index_reg |= (sib >> 3) & 7;
  888. base_reg |= sib & 7;
  889. scale = sib >> 6;
  890. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  891. modrm_ea += insn_fetch(s32, ctxt);
  892. else
  893. modrm_ea += ctxt->regs[base_reg];
  894. if (index_reg != 4)
  895. modrm_ea += ctxt->regs[index_reg] << scale;
  896. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  897. if (ctxt->mode == X86EMUL_MODE_PROT64)
  898. ctxt->rip_relative = 1;
  899. } else
  900. modrm_ea += ctxt->regs[ctxt->modrm_rm];
  901. switch (ctxt->modrm_mod) {
  902. case 0:
  903. if (ctxt->modrm_rm == 5)
  904. modrm_ea += insn_fetch(s32, ctxt);
  905. break;
  906. case 1:
  907. modrm_ea += insn_fetch(s8, ctxt);
  908. break;
  909. case 2:
  910. modrm_ea += insn_fetch(s32, ctxt);
  911. break;
  912. }
  913. }
  914. op->addr.mem.ea = modrm_ea;
  915. done:
  916. return rc;
  917. }
  918. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  919. struct operand *op)
  920. {
  921. int rc = X86EMUL_CONTINUE;
  922. op->type = OP_MEM;
  923. switch (ctxt->ad_bytes) {
  924. case 2:
  925. op->addr.mem.ea = insn_fetch(u16, ctxt);
  926. break;
  927. case 4:
  928. op->addr.mem.ea = insn_fetch(u32, ctxt);
  929. break;
  930. case 8:
  931. op->addr.mem.ea = insn_fetch(u64, ctxt);
  932. break;
  933. }
  934. done:
  935. return rc;
  936. }
  937. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  938. {
  939. long sv = 0, mask;
  940. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  941. mask = ~(ctxt->dst.bytes * 8 - 1);
  942. if (ctxt->src.bytes == 2)
  943. sv = (s16)ctxt->src.val & (s16)mask;
  944. else if (ctxt->src.bytes == 4)
  945. sv = (s32)ctxt->src.val & (s32)mask;
  946. ctxt->dst.addr.mem.ea += (sv >> 3);
  947. }
  948. /* only subword offset */
  949. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  950. }
  951. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  952. unsigned long addr, void *dest, unsigned size)
  953. {
  954. int rc;
  955. struct read_cache *mc = &ctxt->mem_read;
  956. while (size) {
  957. int n = min(size, 8u);
  958. size -= n;
  959. if (mc->pos < mc->end)
  960. goto read_cached;
  961. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  962. &ctxt->exception);
  963. if (rc != X86EMUL_CONTINUE)
  964. return rc;
  965. mc->end += n;
  966. read_cached:
  967. memcpy(dest, mc->data + mc->pos, n);
  968. mc->pos += n;
  969. dest += n;
  970. addr += n;
  971. }
  972. return X86EMUL_CONTINUE;
  973. }
  974. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  975. struct segmented_address addr,
  976. void *data,
  977. unsigned size)
  978. {
  979. int rc;
  980. ulong linear;
  981. rc = linearize(ctxt, addr, size, false, &linear);
  982. if (rc != X86EMUL_CONTINUE)
  983. return rc;
  984. return read_emulated(ctxt, linear, data, size);
  985. }
  986. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  987. struct segmented_address addr,
  988. const void *data,
  989. unsigned size)
  990. {
  991. int rc;
  992. ulong linear;
  993. rc = linearize(ctxt, addr, size, true, &linear);
  994. if (rc != X86EMUL_CONTINUE)
  995. return rc;
  996. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  997. &ctxt->exception);
  998. }
  999. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1000. struct segmented_address addr,
  1001. const void *orig_data, const void *data,
  1002. unsigned size)
  1003. {
  1004. int rc;
  1005. ulong linear;
  1006. rc = linearize(ctxt, addr, size, true, &linear);
  1007. if (rc != X86EMUL_CONTINUE)
  1008. return rc;
  1009. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1010. size, &ctxt->exception);
  1011. }
  1012. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1013. unsigned int size, unsigned short port,
  1014. void *dest)
  1015. {
  1016. struct read_cache *rc = &ctxt->io_read;
  1017. if (rc->pos == rc->end) { /* refill pio read ahead */
  1018. unsigned int in_page, n;
  1019. unsigned int count = ctxt->rep_prefix ?
  1020. address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
  1021. in_page = (ctxt->eflags & EFLG_DF) ?
  1022. offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
  1023. PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
  1024. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1025. count);
  1026. if (n == 0)
  1027. n = 1;
  1028. rc->pos = rc->end = 0;
  1029. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1030. return 0;
  1031. rc->end = n * size;
  1032. }
  1033. memcpy(dest, rc->data + rc->pos, size);
  1034. rc->pos += size;
  1035. return 1;
  1036. }
  1037. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1038. u16 selector, struct desc_ptr *dt)
  1039. {
  1040. struct x86_emulate_ops *ops = ctxt->ops;
  1041. if (selector & 1 << 2) {
  1042. struct desc_struct desc;
  1043. u16 sel;
  1044. memset (dt, 0, sizeof *dt);
  1045. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1046. return;
  1047. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1048. dt->address = get_desc_base(&desc);
  1049. } else
  1050. ops->get_gdt(ctxt, dt);
  1051. }
  1052. /* allowed just for 8 bytes segments */
  1053. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1054. u16 selector, struct desc_struct *desc)
  1055. {
  1056. struct desc_ptr dt;
  1057. u16 index = selector >> 3;
  1058. ulong addr;
  1059. get_descriptor_table_ptr(ctxt, selector, &dt);
  1060. if (dt.size < index * 8 + 7)
  1061. return emulate_gp(ctxt, selector & 0xfffc);
  1062. addr = dt.address + index * 8;
  1063. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1064. &ctxt->exception);
  1065. }
  1066. /* allowed just for 8 bytes segments */
  1067. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1068. u16 selector, struct desc_struct *desc)
  1069. {
  1070. struct desc_ptr dt;
  1071. u16 index = selector >> 3;
  1072. ulong addr;
  1073. get_descriptor_table_ptr(ctxt, selector, &dt);
  1074. if (dt.size < index * 8 + 7)
  1075. return emulate_gp(ctxt, selector & 0xfffc);
  1076. addr = dt.address + index * 8;
  1077. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1078. &ctxt->exception);
  1079. }
  1080. /* Does not support long mode */
  1081. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1082. u16 selector, int seg)
  1083. {
  1084. struct desc_struct seg_desc;
  1085. u8 dpl, rpl, cpl;
  1086. unsigned err_vec = GP_VECTOR;
  1087. u32 err_code = 0;
  1088. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1089. int ret;
  1090. memset(&seg_desc, 0, sizeof seg_desc);
  1091. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1092. || ctxt->mode == X86EMUL_MODE_REAL) {
  1093. /* set real mode segment descriptor */
  1094. set_desc_base(&seg_desc, selector << 4);
  1095. set_desc_limit(&seg_desc, 0xffff);
  1096. seg_desc.type = 3;
  1097. seg_desc.p = 1;
  1098. seg_desc.s = 1;
  1099. goto load;
  1100. }
  1101. /* NULL selector is not valid for TR, CS and SS */
  1102. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1103. && null_selector)
  1104. goto exception;
  1105. /* TR should be in GDT only */
  1106. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1107. goto exception;
  1108. if (null_selector) /* for NULL selector skip all following checks */
  1109. goto load;
  1110. ret = read_segment_descriptor(ctxt, selector, &seg_desc);
  1111. if (ret != X86EMUL_CONTINUE)
  1112. return ret;
  1113. err_code = selector & 0xfffc;
  1114. err_vec = GP_VECTOR;
  1115. /* can't load system descriptor into segment selecor */
  1116. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1117. goto exception;
  1118. if (!seg_desc.p) {
  1119. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1120. goto exception;
  1121. }
  1122. rpl = selector & 3;
  1123. dpl = seg_desc.dpl;
  1124. cpl = ctxt->ops->cpl(ctxt);
  1125. switch (seg) {
  1126. case VCPU_SREG_SS:
  1127. /*
  1128. * segment is not a writable data segment or segment
  1129. * selector's RPL != CPL or segment selector's RPL != CPL
  1130. */
  1131. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1132. goto exception;
  1133. break;
  1134. case VCPU_SREG_CS:
  1135. if (!(seg_desc.type & 8))
  1136. goto exception;
  1137. if (seg_desc.type & 4) {
  1138. /* conforming */
  1139. if (dpl > cpl)
  1140. goto exception;
  1141. } else {
  1142. /* nonconforming */
  1143. if (rpl > cpl || dpl != cpl)
  1144. goto exception;
  1145. }
  1146. /* CS(RPL) <- CPL */
  1147. selector = (selector & 0xfffc) | cpl;
  1148. break;
  1149. case VCPU_SREG_TR:
  1150. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1151. goto exception;
  1152. break;
  1153. case VCPU_SREG_LDTR:
  1154. if (seg_desc.s || seg_desc.type != 2)
  1155. goto exception;
  1156. break;
  1157. default: /* DS, ES, FS, or GS */
  1158. /*
  1159. * segment is not a data or readable code segment or
  1160. * ((segment is a data or nonconforming code segment)
  1161. * and (both RPL and CPL > DPL))
  1162. */
  1163. if ((seg_desc.type & 0xa) == 0x8 ||
  1164. (((seg_desc.type & 0xc) != 0xc) &&
  1165. (rpl > dpl && cpl > dpl)))
  1166. goto exception;
  1167. break;
  1168. }
  1169. if (seg_desc.s) {
  1170. /* mark segment as accessed */
  1171. seg_desc.type |= 1;
  1172. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1173. if (ret != X86EMUL_CONTINUE)
  1174. return ret;
  1175. }
  1176. load:
  1177. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1178. return X86EMUL_CONTINUE;
  1179. exception:
  1180. emulate_exception(ctxt, err_vec, err_code, true);
  1181. return X86EMUL_PROPAGATE_FAULT;
  1182. }
  1183. static void write_register_operand(struct operand *op)
  1184. {
  1185. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1186. switch (op->bytes) {
  1187. case 1:
  1188. *(u8 *)op->addr.reg = (u8)op->val;
  1189. break;
  1190. case 2:
  1191. *(u16 *)op->addr.reg = (u16)op->val;
  1192. break;
  1193. case 4:
  1194. *op->addr.reg = (u32)op->val;
  1195. break; /* 64b: zero-extend */
  1196. case 8:
  1197. *op->addr.reg = op->val;
  1198. break;
  1199. }
  1200. }
  1201. static int writeback(struct x86_emulate_ctxt *ctxt)
  1202. {
  1203. int rc;
  1204. switch (ctxt->dst.type) {
  1205. case OP_REG:
  1206. write_register_operand(&ctxt->dst);
  1207. break;
  1208. case OP_MEM:
  1209. if (ctxt->lock_prefix)
  1210. rc = segmented_cmpxchg(ctxt,
  1211. ctxt->dst.addr.mem,
  1212. &ctxt->dst.orig_val,
  1213. &ctxt->dst.val,
  1214. ctxt->dst.bytes);
  1215. else
  1216. rc = segmented_write(ctxt,
  1217. ctxt->dst.addr.mem,
  1218. &ctxt->dst.val,
  1219. ctxt->dst.bytes);
  1220. if (rc != X86EMUL_CONTINUE)
  1221. return rc;
  1222. break;
  1223. case OP_XMM:
  1224. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1225. break;
  1226. case OP_NONE:
  1227. /* no writeback */
  1228. break;
  1229. default:
  1230. break;
  1231. }
  1232. return X86EMUL_CONTINUE;
  1233. }
  1234. static int em_push(struct x86_emulate_ctxt *ctxt)
  1235. {
  1236. struct segmented_address addr;
  1237. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
  1238. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1239. addr.seg = VCPU_SREG_SS;
  1240. /* Disable writeback. */
  1241. ctxt->dst.type = OP_NONE;
  1242. return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
  1243. }
  1244. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1245. void *dest, int len)
  1246. {
  1247. int rc;
  1248. struct segmented_address addr;
  1249. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1250. addr.seg = VCPU_SREG_SS;
  1251. rc = segmented_read(ctxt, addr, dest, len);
  1252. if (rc != X86EMUL_CONTINUE)
  1253. return rc;
  1254. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
  1255. return rc;
  1256. }
  1257. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1258. {
  1259. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1260. }
  1261. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1262. void *dest, int len)
  1263. {
  1264. int rc;
  1265. unsigned long val, change_mask;
  1266. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1267. int cpl = ctxt->ops->cpl(ctxt);
  1268. rc = emulate_pop(ctxt, &val, len);
  1269. if (rc != X86EMUL_CONTINUE)
  1270. return rc;
  1271. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1272. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1273. switch(ctxt->mode) {
  1274. case X86EMUL_MODE_PROT64:
  1275. case X86EMUL_MODE_PROT32:
  1276. case X86EMUL_MODE_PROT16:
  1277. if (cpl == 0)
  1278. change_mask |= EFLG_IOPL;
  1279. if (cpl <= iopl)
  1280. change_mask |= EFLG_IF;
  1281. break;
  1282. case X86EMUL_MODE_VM86:
  1283. if (iopl < 3)
  1284. return emulate_gp(ctxt, 0);
  1285. change_mask |= EFLG_IF;
  1286. break;
  1287. default: /* real mode */
  1288. change_mask |= (EFLG_IOPL | EFLG_IF);
  1289. break;
  1290. }
  1291. *(unsigned long *)dest =
  1292. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1293. return rc;
  1294. }
  1295. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1296. {
  1297. ctxt->dst.type = OP_REG;
  1298. ctxt->dst.addr.reg = &ctxt->eflags;
  1299. ctxt->dst.bytes = ctxt->op_bytes;
  1300. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1301. }
  1302. static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1303. {
  1304. ctxt->src.val = get_segment_selector(ctxt, seg);
  1305. return em_push(ctxt);
  1306. }
  1307. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1308. {
  1309. unsigned long selector;
  1310. int rc;
  1311. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1312. if (rc != X86EMUL_CONTINUE)
  1313. return rc;
  1314. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1315. return rc;
  1316. }
  1317. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1318. {
  1319. unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
  1320. int rc = X86EMUL_CONTINUE;
  1321. int reg = VCPU_REGS_RAX;
  1322. while (reg <= VCPU_REGS_RDI) {
  1323. (reg == VCPU_REGS_RSP) ?
  1324. (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
  1325. rc = em_push(ctxt);
  1326. if (rc != X86EMUL_CONTINUE)
  1327. return rc;
  1328. ++reg;
  1329. }
  1330. return rc;
  1331. }
  1332. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1333. {
  1334. ctxt->src.val = (unsigned long)ctxt->eflags;
  1335. return em_push(ctxt);
  1336. }
  1337. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1338. {
  1339. int rc = X86EMUL_CONTINUE;
  1340. int reg = VCPU_REGS_RDI;
  1341. while (reg >= VCPU_REGS_RAX) {
  1342. if (reg == VCPU_REGS_RSP) {
  1343. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
  1344. ctxt->op_bytes);
  1345. --reg;
  1346. }
  1347. rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
  1348. if (rc != X86EMUL_CONTINUE)
  1349. break;
  1350. --reg;
  1351. }
  1352. return rc;
  1353. }
  1354. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1355. {
  1356. struct x86_emulate_ops *ops = ctxt->ops;
  1357. int rc;
  1358. struct desc_ptr dt;
  1359. gva_t cs_addr;
  1360. gva_t eip_addr;
  1361. u16 cs, eip;
  1362. /* TODO: Add limit checks */
  1363. ctxt->src.val = ctxt->eflags;
  1364. rc = em_push(ctxt);
  1365. if (rc != X86EMUL_CONTINUE)
  1366. return rc;
  1367. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1368. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1369. rc = em_push(ctxt);
  1370. if (rc != X86EMUL_CONTINUE)
  1371. return rc;
  1372. ctxt->src.val = ctxt->_eip;
  1373. rc = em_push(ctxt);
  1374. if (rc != X86EMUL_CONTINUE)
  1375. return rc;
  1376. ops->get_idt(ctxt, &dt);
  1377. eip_addr = dt.address + (irq << 2);
  1378. cs_addr = dt.address + (irq << 2) + 2;
  1379. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1380. if (rc != X86EMUL_CONTINUE)
  1381. return rc;
  1382. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1383. if (rc != X86EMUL_CONTINUE)
  1384. return rc;
  1385. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1386. if (rc != X86EMUL_CONTINUE)
  1387. return rc;
  1388. ctxt->_eip = eip;
  1389. return rc;
  1390. }
  1391. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1392. {
  1393. switch(ctxt->mode) {
  1394. case X86EMUL_MODE_REAL:
  1395. return emulate_int_real(ctxt, irq);
  1396. case X86EMUL_MODE_VM86:
  1397. case X86EMUL_MODE_PROT16:
  1398. case X86EMUL_MODE_PROT32:
  1399. case X86EMUL_MODE_PROT64:
  1400. default:
  1401. /* Protected mode interrupts unimplemented yet */
  1402. return X86EMUL_UNHANDLEABLE;
  1403. }
  1404. }
  1405. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1406. {
  1407. int rc = X86EMUL_CONTINUE;
  1408. unsigned long temp_eip = 0;
  1409. unsigned long temp_eflags = 0;
  1410. unsigned long cs = 0;
  1411. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1412. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1413. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1414. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1415. /* TODO: Add stack limit check */
  1416. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1417. if (rc != X86EMUL_CONTINUE)
  1418. return rc;
  1419. if (temp_eip & ~0xffff)
  1420. return emulate_gp(ctxt, 0);
  1421. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1422. if (rc != X86EMUL_CONTINUE)
  1423. return rc;
  1424. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1425. if (rc != X86EMUL_CONTINUE)
  1426. return rc;
  1427. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1428. if (rc != X86EMUL_CONTINUE)
  1429. return rc;
  1430. ctxt->_eip = temp_eip;
  1431. if (ctxt->op_bytes == 4)
  1432. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1433. else if (ctxt->op_bytes == 2) {
  1434. ctxt->eflags &= ~0xffff;
  1435. ctxt->eflags |= temp_eflags;
  1436. }
  1437. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1438. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1439. return rc;
  1440. }
  1441. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1442. {
  1443. switch(ctxt->mode) {
  1444. case X86EMUL_MODE_REAL:
  1445. return emulate_iret_real(ctxt);
  1446. case X86EMUL_MODE_VM86:
  1447. case X86EMUL_MODE_PROT16:
  1448. case X86EMUL_MODE_PROT32:
  1449. case X86EMUL_MODE_PROT64:
  1450. default:
  1451. /* iret from protected mode unimplemented yet */
  1452. return X86EMUL_UNHANDLEABLE;
  1453. }
  1454. }
  1455. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1456. {
  1457. int rc;
  1458. unsigned short sel;
  1459. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1460. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1461. if (rc != X86EMUL_CONTINUE)
  1462. return rc;
  1463. ctxt->_eip = 0;
  1464. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1465. return X86EMUL_CONTINUE;
  1466. }
  1467. static int em_grp1a(struct x86_emulate_ctxt *ctxt)
  1468. {
  1469. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->dst.bytes);
  1470. }
  1471. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1472. {
  1473. switch (ctxt->modrm_reg) {
  1474. case 0: /* rol */
  1475. emulate_2op_SrcB(ctxt, "rol");
  1476. break;
  1477. case 1: /* ror */
  1478. emulate_2op_SrcB(ctxt, "ror");
  1479. break;
  1480. case 2: /* rcl */
  1481. emulate_2op_SrcB(ctxt, "rcl");
  1482. break;
  1483. case 3: /* rcr */
  1484. emulate_2op_SrcB(ctxt, "rcr");
  1485. break;
  1486. case 4: /* sal/shl */
  1487. case 6: /* sal/shl */
  1488. emulate_2op_SrcB(ctxt, "sal");
  1489. break;
  1490. case 5: /* shr */
  1491. emulate_2op_SrcB(ctxt, "shr");
  1492. break;
  1493. case 7: /* sar */
  1494. emulate_2op_SrcB(ctxt, "sar");
  1495. break;
  1496. }
  1497. return X86EMUL_CONTINUE;
  1498. }
  1499. static int em_grp3(struct x86_emulate_ctxt *ctxt)
  1500. {
  1501. unsigned long *rax = &ctxt->regs[VCPU_REGS_RAX];
  1502. unsigned long *rdx = &ctxt->regs[VCPU_REGS_RDX];
  1503. u8 de = 0;
  1504. switch (ctxt->modrm_reg) {
  1505. case 0 ... 1: /* test */
  1506. emulate_2op_SrcV(ctxt, "test");
  1507. break;
  1508. case 2: /* not */
  1509. ctxt->dst.val = ~ctxt->dst.val;
  1510. break;
  1511. case 3: /* neg */
  1512. emulate_1op(ctxt, "neg");
  1513. break;
  1514. case 4: /* mul */
  1515. emulate_1op_rax_rdx("mul", ctxt->src, *rax, *rdx, ctxt->eflags);
  1516. break;
  1517. case 5: /* imul */
  1518. emulate_1op_rax_rdx("imul", ctxt->src, *rax, *rdx, ctxt->eflags);
  1519. break;
  1520. case 6: /* div */
  1521. emulate_1op_rax_rdx_ex("div", ctxt->src, *rax, *rdx,
  1522. ctxt->eflags, de);
  1523. break;
  1524. case 7: /* idiv */
  1525. emulate_1op_rax_rdx_ex("idiv", ctxt->src, *rax, *rdx,
  1526. ctxt->eflags, de);
  1527. break;
  1528. default:
  1529. return X86EMUL_UNHANDLEABLE;
  1530. }
  1531. if (de)
  1532. return emulate_de(ctxt);
  1533. return X86EMUL_CONTINUE;
  1534. }
  1535. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1536. {
  1537. int rc = X86EMUL_CONTINUE;
  1538. switch (ctxt->modrm_reg) {
  1539. case 0: /* inc */
  1540. emulate_1op(ctxt, "inc");
  1541. break;
  1542. case 1: /* dec */
  1543. emulate_1op(ctxt, "dec");
  1544. break;
  1545. case 2: /* call near abs */ {
  1546. long int old_eip;
  1547. old_eip = ctxt->_eip;
  1548. ctxt->_eip = ctxt->src.val;
  1549. ctxt->src.val = old_eip;
  1550. rc = em_push(ctxt);
  1551. break;
  1552. }
  1553. case 4: /* jmp abs */
  1554. ctxt->_eip = ctxt->src.val;
  1555. break;
  1556. case 5: /* jmp far */
  1557. rc = em_jmp_far(ctxt);
  1558. break;
  1559. case 6: /* push */
  1560. rc = em_push(ctxt);
  1561. break;
  1562. }
  1563. return rc;
  1564. }
  1565. static int em_grp9(struct x86_emulate_ctxt *ctxt)
  1566. {
  1567. u64 old = ctxt->dst.orig_val64;
  1568. if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
  1569. ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
  1570. ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1571. ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1572. ctxt->eflags &= ~EFLG_ZF;
  1573. } else {
  1574. ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
  1575. (u32) ctxt->regs[VCPU_REGS_RBX];
  1576. ctxt->eflags |= EFLG_ZF;
  1577. }
  1578. return X86EMUL_CONTINUE;
  1579. }
  1580. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1581. {
  1582. ctxt->dst.type = OP_REG;
  1583. ctxt->dst.addr.reg = &ctxt->_eip;
  1584. ctxt->dst.bytes = ctxt->op_bytes;
  1585. return em_pop(ctxt);
  1586. }
  1587. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1588. {
  1589. int rc;
  1590. unsigned long cs;
  1591. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1592. if (rc != X86EMUL_CONTINUE)
  1593. return rc;
  1594. if (ctxt->op_bytes == 4)
  1595. ctxt->_eip = (u32)ctxt->_eip;
  1596. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1597. if (rc != X86EMUL_CONTINUE)
  1598. return rc;
  1599. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1600. return rc;
  1601. }
  1602. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt, int seg)
  1603. {
  1604. unsigned short sel;
  1605. int rc;
  1606. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1607. rc = load_segment_descriptor(ctxt, sel, seg);
  1608. if (rc != X86EMUL_CONTINUE)
  1609. return rc;
  1610. ctxt->dst.val = ctxt->src.val;
  1611. return rc;
  1612. }
  1613. static void
  1614. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1615. struct desc_struct *cs, struct desc_struct *ss)
  1616. {
  1617. u16 selector;
  1618. memset(cs, 0, sizeof(struct desc_struct));
  1619. ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1620. memset(ss, 0, sizeof(struct desc_struct));
  1621. cs->l = 0; /* will be adjusted later */
  1622. set_desc_base(cs, 0); /* flat segment */
  1623. cs->g = 1; /* 4kb granularity */
  1624. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1625. cs->type = 0x0b; /* Read, Execute, Accessed */
  1626. cs->s = 1;
  1627. cs->dpl = 0; /* will be adjusted later */
  1628. cs->p = 1;
  1629. cs->d = 1;
  1630. set_desc_base(ss, 0); /* flat segment */
  1631. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1632. ss->g = 1; /* 4kb granularity */
  1633. ss->s = 1;
  1634. ss->type = 0x03; /* Read/Write, Accessed */
  1635. ss->d = 1; /* 32bit stack segment */
  1636. ss->dpl = 0;
  1637. ss->p = 1;
  1638. }
  1639. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1640. {
  1641. struct x86_emulate_ops *ops = ctxt->ops;
  1642. struct desc_struct cs, ss;
  1643. u64 msr_data;
  1644. u16 cs_sel, ss_sel;
  1645. u64 efer = 0;
  1646. /* syscall is not available in real mode */
  1647. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1648. ctxt->mode == X86EMUL_MODE_VM86)
  1649. return emulate_ud(ctxt);
  1650. ops->get_msr(ctxt, MSR_EFER, &efer);
  1651. setup_syscalls_segments(ctxt, &cs, &ss);
  1652. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1653. msr_data >>= 32;
  1654. cs_sel = (u16)(msr_data & 0xfffc);
  1655. ss_sel = (u16)(msr_data + 8);
  1656. if (efer & EFER_LMA) {
  1657. cs.d = 0;
  1658. cs.l = 1;
  1659. }
  1660. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1661. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1662. ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
  1663. if (efer & EFER_LMA) {
  1664. #ifdef CONFIG_X86_64
  1665. ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1666. ops->get_msr(ctxt,
  1667. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1668. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1669. ctxt->_eip = msr_data;
  1670. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1671. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1672. #endif
  1673. } else {
  1674. /* legacy mode */
  1675. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1676. ctxt->_eip = (u32)msr_data;
  1677. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1678. }
  1679. return X86EMUL_CONTINUE;
  1680. }
  1681. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1682. {
  1683. struct x86_emulate_ops *ops = ctxt->ops;
  1684. struct desc_struct cs, ss;
  1685. u64 msr_data;
  1686. u16 cs_sel, ss_sel;
  1687. u64 efer = 0;
  1688. ops->get_msr(ctxt, MSR_EFER, &efer);
  1689. /* inject #GP if in real mode */
  1690. if (ctxt->mode == X86EMUL_MODE_REAL)
  1691. return emulate_gp(ctxt, 0);
  1692. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1693. * Therefore, we inject an #UD.
  1694. */
  1695. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1696. return emulate_ud(ctxt);
  1697. setup_syscalls_segments(ctxt, &cs, &ss);
  1698. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1699. switch (ctxt->mode) {
  1700. case X86EMUL_MODE_PROT32:
  1701. if ((msr_data & 0xfffc) == 0x0)
  1702. return emulate_gp(ctxt, 0);
  1703. break;
  1704. case X86EMUL_MODE_PROT64:
  1705. if (msr_data == 0x0)
  1706. return emulate_gp(ctxt, 0);
  1707. break;
  1708. }
  1709. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1710. cs_sel = (u16)msr_data;
  1711. cs_sel &= ~SELECTOR_RPL_MASK;
  1712. ss_sel = cs_sel + 8;
  1713. ss_sel &= ~SELECTOR_RPL_MASK;
  1714. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1715. cs.d = 0;
  1716. cs.l = 1;
  1717. }
  1718. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1719. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1720. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1721. ctxt->_eip = msr_data;
  1722. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1723. ctxt->regs[VCPU_REGS_RSP] = msr_data;
  1724. return X86EMUL_CONTINUE;
  1725. }
  1726. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1727. {
  1728. struct x86_emulate_ops *ops = ctxt->ops;
  1729. struct desc_struct cs, ss;
  1730. u64 msr_data;
  1731. int usermode;
  1732. u16 cs_sel = 0, ss_sel = 0;
  1733. /* inject #GP if in real mode or Virtual 8086 mode */
  1734. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1735. ctxt->mode == X86EMUL_MODE_VM86)
  1736. return emulate_gp(ctxt, 0);
  1737. setup_syscalls_segments(ctxt, &cs, &ss);
  1738. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1739. usermode = X86EMUL_MODE_PROT64;
  1740. else
  1741. usermode = X86EMUL_MODE_PROT32;
  1742. cs.dpl = 3;
  1743. ss.dpl = 3;
  1744. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1745. switch (usermode) {
  1746. case X86EMUL_MODE_PROT32:
  1747. cs_sel = (u16)(msr_data + 16);
  1748. if ((msr_data & 0xfffc) == 0x0)
  1749. return emulate_gp(ctxt, 0);
  1750. ss_sel = (u16)(msr_data + 24);
  1751. break;
  1752. case X86EMUL_MODE_PROT64:
  1753. cs_sel = (u16)(msr_data + 32);
  1754. if (msr_data == 0x0)
  1755. return emulate_gp(ctxt, 0);
  1756. ss_sel = cs_sel + 8;
  1757. cs.d = 0;
  1758. cs.l = 1;
  1759. break;
  1760. }
  1761. cs_sel |= SELECTOR_RPL_MASK;
  1762. ss_sel |= SELECTOR_RPL_MASK;
  1763. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1764. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1765. ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
  1766. ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
  1767. return X86EMUL_CONTINUE;
  1768. }
  1769. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1770. {
  1771. int iopl;
  1772. if (ctxt->mode == X86EMUL_MODE_REAL)
  1773. return false;
  1774. if (ctxt->mode == X86EMUL_MODE_VM86)
  1775. return true;
  1776. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1777. return ctxt->ops->cpl(ctxt) > iopl;
  1778. }
  1779. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1780. u16 port, u16 len)
  1781. {
  1782. struct x86_emulate_ops *ops = ctxt->ops;
  1783. struct desc_struct tr_seg;
  1784. u32 base3;
  1785. int r;
  1786. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1787. unsigned mask = (1 << len) - 1;
  1788. unsigned long base;
  1789. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  1790. if (!tr_seg.p)
  1791. return false;
  1792. if (desc_limit_scaled(&tr_seg) < 103)
  1793. return false;
  1794. base = get_desc_base(&tr_seg);
  1795. #ifdef CONFIG_X86_64
  1796. base |= ((u64)base3) << 32;
  1797. #endif
  1798. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1799. if (r != X86EMUL_CONTINUE)
  1800. return false;
  1801. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1802. return false;
  1803. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1804. if (r != X86EMUL_CONTINUE)
  1805. return false;
  1806. if ((perm >> bit_idx) & mask)
  1807. return false;
  1808. return true;
  1809. }
  1810. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1811. u16 port, u16 len)
  1812. {
  1813. if (ctxt->perm_ok)
  1814. return true;
  1815. if (emulator_bad_iopl(ctxt))
  1816. if (!emulator_io_port_access_allowed(ctxt, port, len))
  1817. return false;
  1818. ctxt->perm_ok = true;
  1819. return true;
  1820. }
  1821. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1822. struct tss_segment_16 *tss)
  1823. {
  1824. tss->ip = ctxt->_eip;
  1825. tss->flag = ctxt->eflags;
  1826. tss->ax = ctxt->regs[VCPU_REGS_RAX];
  1827. tss->cx = ctxt->regs[VCPU_REGS_RCX];
  1828. tss->dx = ctxt->regs[VCPU_REGS_RDX];
  1829. tss->bx = ctxt->regs[VCPU_REGS_RBX];
  1830. tss->sp = ctxt->regs[VCPU_REGS_RSP];
  1831. tss->bp = ctxt->regs[VCPU_REGS_RBP];
  1832. tss->si = ctxt->regs[VCPU_REGS_RSI];
  1833. tss->di = ctxt->regs[VCPU_REGS_RDI];
  1834. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1835. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1836. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1837. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1838. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1839. }
  1840. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1841. struct tss_segment_16 *tss)
  1842. {
  1843. int ret;
  1844. ctxt->_eip = tss->ip;
  1845. ctxt->eflags = tss->flag | 2;
  1846. ctxt->regs[VCPU_REGS_RAX] = tss->ax;
  1847. ctxt->regs[VCPU_REGS_RCX] = tss->cx;
  1848. ctxt->regs[VCPU_REGS_RDX] = tss->dx;
  1849. ctxt->regs[VCPU_REGS_RBX] = tss->bx;
  1850. ctxt->regs[VCPU_REGS_RSP] = tss->sp;
  1851. ctxt->regs[VCPU_REGS_RBP] = tss->bp;
  1852. ctxt->regs[VCPU_REGS_RSI] = tss->si;
  1853. ctxt->regs[VCPU_REGS_RDI] = tss->di;
  1854. /*
  1855. * SDM says that segment selectors are loaded before segment
  1856. * descriptors
  1857. */
  1858. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1859. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1860. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1861. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1862. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1863. /*
  1864. * Now load segment descriptors. If fault happenes at this stage
  1865. * it is handled in a context of new task
  1866. */
  1867. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1868. if (ret != X86EMUL_CONTINUE)
  1869. return ret;
  1870. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1871. if (ret != X86EMUL_CONTINUE)
  1872. return ret;
  1873. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1874. if (ret != X86EMUL_CONTINUE)
  1875. return ret;
  1876. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1877. if (ret != X86EMUL_CONTINUE)
  1878. return ret;
  1879. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1880. if (ret != X86EMUL_CONTINUE)
  1881. return ret;
  1882. return X86EMUL_CONTINUE;
  1883. }
  1884. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1885. u16 tss_selector, u16 old_tss_sel,
  1886. ulong old_tss_base, struct desc_struct *new_desc)
  1887. {
  1888. struct x86_emulate_ops *ops = ctxt->ops;
  1889. struct tss_segment_16 tss_seg;
  1890. int ret;
  1891. u32 new_tss_base = get_desc_base(new_desc);
  1892. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1893. &ctxt->exception);
  1894. if (ret != X86EMUL_CONTINUE)
  1895. /* FIXME: need to provide precise fault address */
  1896. return ret;
  1897. save_state_to_tss16(ctxt, &tss_seg);
  1898. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1899. &ctxt->exception);
  1900. if (ret != X86EMUL_CONTINUE)
  1901. /* FIXME: need to provide precise fault address */
  1902. return ret;
  1903. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1904. &ctxt->exception);
  1905. if (ret != X86EMUL_CONTINUE)
  1906. /* FIXME: need to provide precise fault address */
  1907. return ret;
  1908. if (old_tss_sel != 0xffff) {
  1909. tss_seg.prev_task_link = old_tss_sel;
  1910. ret = ops->write_std(ctxt, new_tss_base,
  1911. &tss_seg.prev_task_link,
  1912. sizeof tss_seg.prev_task_link,
  1913. &ctxt->exception);
  1914. if (ret != X86EMUL_CONTINUE)
  1915. /* FIXME: need to provide precise fault address */
  1916. return ret;
  1917. }
  1918. return load_state_from_tss16(ctxt, &tss_seg);
  1919. }
  1920. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1921. struct tss_segment_32 *tss)
  1922. {
  1923. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  1924. tss->eip = ctxt->_eip;
  1925. tss->eflags = ctxt->eflags;
  1926. tss->eax = ctxt->regs[VCPU_REGS_RAX];
  1927. tss->ecx = ctxt->regs[VCPU_REGS_RCX];
  1928. tss->edx = ctxt->regs[VCPU_REGS_RDX];
  1929. tss->ebx = ctxt->regs[VCPU_REGS_RBX];
  1930. tss->esp = ctxt->regs[VCPU_REGS_RSP];
  1931. tss->ebp = ctxt->regs[VCPU_REGS_RBP];
  1932. tss->esi = ctxt->regs[VCPU_REGS_RSI];
  1933. tss->edi = ctxt->regs[VCPU_REGS_RDI];
  1934. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1935. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1936. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1937. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1938. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  1939. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  1940. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1941. }
  1942. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1943. struct tss_segment_32 *tss)
  1944. {
  1945. int ret;
  1946. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  1947. return emulate_gp(ctxt, 0);
  1948. ctxt->_eip = tss->eip;
  1949. ctxt->eflags = tss->eflags | 2;
  1950. ctxt->regs[VCPU_REGS_RAX] = tss->eax;
  1951. ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
  1952. ctxt->regs[VCPU_REGS_RDX] = tss->edx;
  1953. ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
  1954. ctxt->regs[VCPU_REGS_RSP] = tss->esp;
  1955. ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
  1956. ctxt->regs[VCPU_REGS_RSI] = tss->esi;
  1957. ctxt->regs[VCPU_REGS_RDI] = tss->edi;
  1958. /*
  1959. * SDM says that segment selectors are loaded before segment
  1960. * descriptors
  1961. */
  1962. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1963. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1964. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1965. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1966. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1967. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  1968. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  1969. /*
  1970. * Now load segment descriptors. If fault happenes at this stage
  1971. * it is handled in a context of new task
  1972. */
  1973. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1974. if (ret != X86EMUL_CONTINUE)
  1975. return ret;
  1976. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1977. if (ret != X86EMUL_CONTINUE)
  1978. return ret;
  1979. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1980. if (ret != X86EMUL_CONTINUE)
  1981. return ret;
  1982. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1983. if (ret != X86EMUL_CONTINUE)
  1984. return ret;
  1985. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1986. if (ret != X86EMUL_CONTINUE)
  1987. return ret;
  1988. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  1989. if (ret != X86EMUL_CONTINUE)
  1990. return ret;
  1991. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  1992. if (ret != X86EMUL_CONTINUE)
  1993. return ret;
  1994. return X86EMUL_CONTINUE;
  1995. }
  1996. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1997. u16 tss_selector, u16 old_tss_sel,
  1998. ulong old_tss_base, struct desc_struct *new_desc)
  1999. {
  2000. struct x86_emulate_ops *ops = ctxt->ops;
  2001. struct tss_segment_32 tss_seg;
  2002. int ret;
  2003. u32 new_tss_base = get_desc_base(new_desc);
  2004. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2005. &ctxt->exception);
  2006. if (ret != X86EMUL_CONTINUE)
  2007. /* FIXME: need to provide precise fault address */
  2008. return ret;
  2009. save_state_to_tss32(ctxt, &tss_seg);
  2010. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2011. &ctxt->exception);
  2012. if (ret != X86EMUL_CONTINUE)
  2013. /* FIXME: need to provide precise fault address */
  2014. return ret;
  2015. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2016. &ctxt->exception);
  2017. if (ret != X86EMUL_CONTINUE)
  2018. /* FIXME: need to provide precise fault address */
  2019. return ret;
  2020. if (old_tss_sel != 0xffff) {
  2021. tss_seg.prev_task_link = old_tss_sel;
  2022. ret = ops->write_std(ctxt, new_tss_base,
  2023. &tss_seg.prev_task_link,
  2024. sizeof tss_seg.prev_task_link,
  2025. &ctxt->exception);
  2026. if (ret != X86EMUL_CONTINUE)
  2027. /* FIXME: need to provide precise fault address */
  2028. return ret;
  2029. }
  2030. return load_state_from_tss32(ctxt, &tss_seg);
  2031. }
  2032. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2033. u16 tss_selector, int reason,
  2034. bool has_error_code, u32 error_code)
  2035. {
  2036. struct x86_emulate_ops *ops = ctxt->ops;
  2037. struct desc_struct curr_tss_desc, next_tss_desc;
  2038. int ret;
  2039. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2040. ulong old_tss_base =
  2041. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2042. u32 desc_limit;
  2043. /* FIXME: old_tss_base == ~0 ? */
  2044. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2045. if (ret != X86EMUL_CONTINUE)
  2046. return ret;
  2047. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2048. if (ret != X86EMUL_CONTINUE)
  2049. return ret;
  2050. /* FIXME: check that next_tss_desc is tss */
  2051. if (reason != TASK_SWITCH_IRET) {
  2052. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2053. ops->cpl(ctxt) > next_tss_desc.dpl)
  2054. return emulate_gp(ctxt, 0);
  2055. }
  2056. desc_limit = desc_limit_scaled(&next_tss_desc);
  2057. if (!next_tss_desc.p ||
  2058. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2059. desc_limit < 0x2b)) {
  2060. emulate_ts(ctxt, tss_selector & 0xfffc);
  2061. return X86EMUL_PROPAGATE_FAULT;
  2062. }
  2063. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2064. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2065. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2066. }
  2067. if (reason == TASK_SWITCH_IRET)
  2068. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2069. /* set back link to prev task only if NT bit is set in eflags
  2070. note that old_tss_sel is not used afetr this point */
  2071. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2072. old_tss_sel = 0xffff;
  2073. if (next_tss_desc.type & 8)
  2074. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2075. old_tss_base, &next_tss_desc);
  2076. else
  2077. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2078. old_tss_base, &next_tss_desc);
  2079. if (ret != X86EMUL_CONTINUE)
  2080. return ret;
  2081. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2082. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2083. if (reason != TASK_SWITCH_IRET) {
  2084. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2085. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2086. }
  2087. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2088. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2089. if (has_error_code) {
  2090. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2091. ctxt->lock_prefix = 0;
  2092. ctxt->src.val = (unsigned long) error_code;
  2093. ret = em_push(ctxt);
  2094. }
  2095. return ret;
  2096. }
  2097. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2098. u16 tss_selector, int reason,
  2099. bool has_error_code, u32 error_code)
  2100. {
  2101. int rc;
  2102. ctxt->_eip = ctxt->eip;
  2103. ctxt->dst.type = OP_NONE;
  2104. rc = emulator_do_task_switch(ctxt, tss_selector, reason,
  2105. has_error_code, error_code);
  2106. if (rc == X86EMUL_CONTINUE)
  2107. ctxt->eip = ctxt->_eip;
  2108. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2109. }
  2110. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2111. int reg, struct operand *op)
  2112. {
  2113. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2114. register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
  2115. op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
  2116. op->addr.mem.seg = seg;
  2117. }
  2118. static int em_das(struct x86_emulate_ctxt *ctxt)
  2119. {
  2120. u8 al, old_al;
  2121. bool af, cf, old_cf;
  2122. cf = ctxt->eflags & X86_EFLAGS_CF;
  2123. al = ctxt->dst.val;
  2124. old_al = al;
  2125. old_cf = cf;
  2126. cf = false;
  2127. af = ctxt->eflags & X86_EFLAGS_AF;
  2128. if ((al & 0x0f) > 9 || af) {
  2129. al -= 6;
  2130. cf = old_cf | (al >= 250);
  2131. af = true;
  2132. } else {
  2133. af = false;
  2134. }
  2135. if (old_al > 0x99 || old_cf) {
  2136. al -= 0x60;
  2137. cf = true;
  2138. }
  2139. ctxt->dst.val = al;
  2140. /* Set PF, ZF, SF */
  2141. ctxt->src.type = OP_IMM;
  2142. ctxt->src.val = 0;
  2143. ctxt->src.bytes = 1;
  2144. emulate_2op_SrcV(ctxt, "or");
  2145. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2146. if (cf)
  2147. ctxt->eflags |= X86_EFLAGS_CF;
  2148. if (af)
  2149. ctxt->eflags |= X86_EFLAGS_AF;
  2150. return X86EMUL_CONTINUE;
  2151. }
  2152. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2153. {
  2154. u16 sel, old_cs;
  2155. ulong old_eip;
  2156. int rc;
  2157. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2158. old_eip = ctxt->_eip;
  2159. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2160. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2161. return X86EMUL_CONTINUE;
  2162. ctxt->_eip = 0;
  2163. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2164. ctxt->src.val = old_cs;
  2165. rc = em_push(ctxt);
  2166. if (rc != X86EMUL_CONTINUE)
  2167. return rc;
  2168. ctxt->src.val = old_eip;
  2169. return em_push(ctxt);
  2170. }
  2171. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2172. {
  2173. int rc;
  2174. ctxt->dst.type = OP_REG;
  2175. ctxt->dst.addr.reg = &ctxt->_eip;
  2176. ctxt->dst.bytes = ctxt->op_bytes;
  2177. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2178. if (rc != X86EMUL_CONTINUE)
  2179. return rc;
  2180. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
  2181. return X86EMUL_CONTINUE;
  2182. }
  2183. static int em_add(struct x86_emulate_ctxt *ctxt)
  2184. {
  2185. emulate_2op_SrcV(ctxt, "add");
  2186. return X86EMUL_CONTINUE;
  2187. }
  2188. static int em_or(struct x86_emulate_ctxt *ctxt)
  2189. {
  2190. emulate_2op_SrcV(ctxt, "or");
  2191. return X86EMUL_CONTINUE;
  2192. }
  2193. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2194. {
  2195. emulate_2op_SrcV(ctxt, "adc");
  2196. return X86EMUL_CONTINUE;
  2197. }
  2198. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2199. {
  2200. emulate_2op_SrcV(ctxt, "sbb");
  2201. return X86EMUL_CONTINUE;
  2202. }
  2203. static int em_and(struct x86_emulate_ctxt *ctxt)
  2204. {
  2205. emulate_2op_SrcV(ctxt, "and");
  2206. return X86EMUL_CONTINUE;
  2207. }
  2208. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2209. {
  2210. emulate_2op_SrcV(ctxt, "sub");
  2211. return X86EMUL_CONTINUE;
  2212. }
  2213. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2214. {
  2215. emulate_2op_SrcV(ctxt, "xor");
  2216. return X86EMUL_CONTINUE;
  2217. }
  2218. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2219. {
  2220. emulate_2op_SrcV(ctxt, "cmp");
  2221. /* Disable writeback. */
  2222. ctxt->dst.type = OP_NONE;
  2223. return X86EMUL_CONTINUE;
  2224. }
  2225. static int em_test(struct x86_emulate_ctxt *ctxt)
  2226. {
  2227. emulate_2op_SrcV(ctxt, "test");
  2228. return X86EMUL_CONTINUE;
  2229. }
  2230. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2231. {
  2232. /* Write back the register source. */
  2233. ctxt->src.val = ctxt->dst.val;
  2234. write_register_operand(&ctxt->src);
  2235. /* Write back the memory destination with implicit LOCK prefix. */
  2236. ctxt->dst.val = ctxt->src.orig_val;
  2237. ctxt->lock_prefix = 1;
  2238. return X86EMUL_CONTINUE;
  2239. }
  2240. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2241. {
  2242. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2243. return X86EMUL_CONTINUE;
  2244. }
  2245. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2246. {
  2247. ctxt->dst.val = ctxt->src2.val;
  2248. return em_imul(ctxt);
  2249. }
  2250. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2251. {
  2252. ctxt->dst.type = OP_REG;
  2253. ctxt->dst.bytes = ctxt->src.bytes;
  2254. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2255. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2256. return X86EMUL_CONTINUE;
  2257. }
  2258. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2259. {
  2260. u64 tsc = 0;
  2261. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2262. ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
  2263. ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
  2264. return X86EMUL_CONTINUE;
  2265. }
  2266. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2267. {
  2268. ctxt->dst.val = ctxt->src.val;
  2269. return X86EMUL_CONTINUE;
  2270. }
  2271. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2272. {
  2273. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2274. return emulate_ud(ctxt);
  2275. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2276. return X86EMUL_CONTINUE;
  2277. }
  2278. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2279. {
  2280. u16 sel = ctxt->src.val;
  2281. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2282. return emulate_ud(ctxt);
  2283. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2284. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2285. /* Disable writeback. */
  2286. ctxt->dst.type = OP_NONE;
  2287. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2288. }
  2289. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2290. {
  2291. memcpy(&ctxt->dst.vec_val, &ctxt->src.vec_val, ctxt->op_bytes);
  2292. return X86EMUL_CONTINUE;
  2293. }
  2294. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2295. {
  2296. int rc;
  2297. ulong linear;
  2298. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2299. if (rc == X86EMUL_CONTINUE)
  2300. ctxt->ops->invlpg(ctxt, linear);
  2301. /* Disable writeback. */
  2302. ctxt->dst.type = OP_NONE;
  2303. return X86EMUL_CONTINUE;
  2304. }
  2305. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2306. {
  2307. ulong cr0;
  2308. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2309. cr0 &= ~X86_CR0_TS;
  2310. ctxt->ops->set_cr(ctxt, 0, cr0);
  2311. return X86EMUL_CONTINUE;
  2312. }
  2313. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2314. {
  2315. int rc;
  2316. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2317. return X86EMUL_UNHANDLEABLE;
  2318. rc = ctxt->ops->fix_hypercall(ctxt);
  2319. if (rc != X86EMUL_CONTINUE)
  2320. return rc;
  2321. /* Let the processor re-execute the fixed hypercall */
  2322. ctxt->_eip = ctxt->eip;
  2323. /* Disable writeback. */
  2324. ctxt->dst.type = OP_NONE;
  2325. return X86EMUL_CONTINUE;
  2326. }
  2327. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2328. {
  2329. struct desc_ptr desc_ptr;
  2330. int rc;
  2331. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2332. &desc_ptr.size, &desc_ptr.address,
  2333. ctxt->op_bytes);
  2334. if (rc != X86EMUL_CONTINUE)
  2335. return rc;
  2336. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2337. /* Disable writeback. */
  2338. ctxt->dst.type = OP_NONE;
  2339. return X86EMUL_CONTINUE;
  2340. }
  2341. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2342. {
  2343. int rc;
  2344. rc = ctxt->ops->fix_hypercall(ctxt);
  2345. /* Disable writeback. */
  2346. ctxt->dst.type = OP_NONE;
  2347. return rc;
  2348. }
  2349. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2350. {
  2351. struct desc_ptr desc_ptr;
  2352. int rc;
  2353. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2354. &desc_ptr.size, &desc_ptr.address,
  2355. ctxt->op_bytes);
  2356. if (rc != X86EMUL_CONTINUE)
  2357. return rc;
  2358. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2359. /* Disable writeback. */
  2360. ctxt->dst.type = OP_NONE;
  2361. return X86EMUL_CONTINUE;
  2362. }
  2363. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2364. {
  2365. ctxt->dst.bytes = 2;
  2366. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2367. return X86EMUL_CONTINUE;
  2368. }
  2369. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2370. {
  2371. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2372. | (ctxt->src.val & 0x0f));
  2373. ctxt->dst.type = OP_NONE;
  2374. return X86EMUL_CONTINUE;
  2375. }
  2376. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2377. {
  2378. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  2379. if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
  2380. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2381. jmp_rel(ctxt, ctxt->src.val);
  2382. return X86EMUL_CONTINUE;
  2383. }
  2384. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2385. {
  2386. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
  2387. jmp_rel(ctxt, ctxt->src.val);
  2388. return X86EMUL_CONTINUE;
  2389. }
  2390. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2391. {
  2392. if (emulator_bad_iopl(ctxt))
  2393. return emulate_gp(ctxt, 0);
  2394. ctxt->eflags &= ~X86_EFLAGS_IF;
  2395. return X86EMUL_CONTINUE;
  2396. }
  2397. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2398. {
  2399. if (emulator_bad_iopl(ctxt))
  2400. return emulate_gp(ctxt, 0);
  2401. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2402. ctxt->eflags |= X86_EFLAGS_IF;
  2403. return X86EMUL_CONTINUE;
  2404. }
  2405. static bool valid_cr(int nr)
  2406. {
  2407. switch (nr) {
  2408. case 0:
  2409. case 2 ... 4:
  2410. case 8:
  2411. return true;
  2412. default:
  2413. return false;
  2414. }
  2415. }
  2416. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2417. {
  2418. if (!valid_cr(ctxt->modrm_reg))
  2419. return emulate_ud(ctxt);
  2420. return X86EMUL_CONTINUE;
  2421. }
  2422. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2423. {
  2424. u64 new_val = ctxt->src.val64;
  2425. int cr = ctxt->modrm_reg;
  2426. u64 efer = 0;
  2427. static u64 cr_reserved_bits[] = {
  2428. 0xffffffff00000000ULL,
  2429. 0, 0, 0, /* CR3 checked later */
  2430. CR4_RESERVED_BITS,
  2431. 0, 0, 0,
  2432. CR8_RESERVED_BITS,
  2433. };
  2434. if (!valid_cr(cr))
  2435. return emulate_ud(ctxt);
  2436. if (new_val & cr_reserved_bits[cr])
  2437. return emulate_gp(ctxt, 0);
  2438. switch (cr) {
  2439. case 0: {
  2440. u64 cr4;
  2441. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2442. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2443. return emulate_gp(ctxt, 0);
  2444. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2445. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2446. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2447. !(cr4 & X86_CR4_PAE))
  2448. return emulate_gp(ctxt, 0);
  2449. break;
  2450. }
  2451. case 3: {
  2452. u64 rsvd = 0;
  2453. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2454. if (efer & EFER_LMA)
  2455. rsvd = CR3_L_MODE_RESERVED_BITS;
  2456. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2457. rsvd = CR3_PAE_RESERVED_BITS;
  2458. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2459. rsvd = CR3_NONPAE_RESERVED_BITS;
  2460. if (new_val & rsvd)
  2461. return emulate_gp(ctxt, 0);
  2462. break;
  2463. }
  2464. case 4: {
  2465. u64 cr4;
  2466. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2467. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2468. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2469. return emulate_gp(ctxt, 0);
  2470. break;
  2471. }
  2472. }
  2473. return X86EMUL_CONTINUE;
  2474. }
  2475. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2476. {
  2477. unsigned long dr7;
  2478. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2479. /* Check if DR7.Global_Enable is set */
  2480. return dr7 & (1 << 13);
  2481. }
  2482. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2483. {
  2484. int dr = ctxt->modrm_reg;
  2485. u64 cr4;
  2486. if (dr > 7)
  2487. return emulate_ud(ctxt);
  2488. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2489. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2490. return emulate_ud(ctxt);
  2491. if (check_dr7_gd(ctxt))
  2492. return emulate_db(ctxt);
  2493. return X86EMUL_CONTINUE;
  2494. }
  2495. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2496. {
  2497. u64 new_val = ctxt->src.val64;
  2498. int dr = ctxt->modrm_reg;
  2499. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2500. return emulate_gp(ctxt, 0);
  2501. return check_dr_read(ctxt);
  2502. }
  2503. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2504. {
  2505. u64 efer;
  2506. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2507. if (!(efer & EFER_SVME))
  2508. return emulate_ud(ctxt);
  2509. return X86EMUL_CONTINUE;
  2510. }
  2511. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2512. {
  2513. u64 rax = ctxt->regs[VCPU_REGS_RAX];
  2514. /* Valid physical address? */
  2515. if (rax & 0xffff000000000000ULL)
  2516. return emulate_gp(ctxt, 0);
  2517. return check_svme(ctxt);
  2518. }
  2519. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2520. {
  2521. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2522. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2523. return emulate_ud(ctxt);
  2524. return X86EMUL_CONTINUE;
  2525. }
  2526. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2527. {
  2528. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2529. u64 rcx = ctxt->regs[VCPU_REGS_RCX];
  2530. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2531. (rcx > 3))
  2532. return emulate_gp(ctxt, 0);
  2533. return X86EMUL_CONTINUE;
  2534. }
  2535. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2536. {
  2537. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2538. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2539. return emulate_gp(ctxt, 0);
  2540. return X86EMUL_CONTINUE;
  2541. }
  2542. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2543. {
  2544. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2545. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2546. return emulate_gp(ctxt, 0);
  2547. return X86EMUL_CONTINUE;
  2548. }
  2549. #define D(_y) { .flags = (_y) }
  2550. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2551. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2552. .check_perm = (_p) }
  2553. #define N D(0)
  2554. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2555. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2556. #define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
  2557. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2558. #define II(_f, _e, _i) \
  2559. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2560. #define IIP(_f, _e, _i, _p) \
  2561. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2562. .check_perm = (_p) }
  2563. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2564. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2565. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2566. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2567. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2568. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2569. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2570. static struct opcode group7_rm1[] = {
  2571. DI(SrcNone | ModRM | Priv, monitor),
  2572. DI(SrcNone | ModRM | Priv, mwait),
  2573. N, N, N, N, N, N,
  2574. };
  2575. static struct opcode group7_rm3[] = {
  2576. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2577. II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2578. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2579. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2580. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2581. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2582. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2583. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2584. };
  2585. static struct opcode group7_rm7[] = {
  2586. N,
  2587. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2588. N, N, N, N, N, N,
  2589. };
  2590. static struct opcode group1[] = {
  2591. I(Lock, em_add),
  2592. I(Lock, em_or),
  2593. I(Lock, em_adc),
  2594. I(Lock, em_sbb),
  2595. I(Lock, em_and),
  2596. I(Lock, em_sub),
  2597. I(Lock, em_xor),
  2598. I(0, em_cmp),
  2599. };
  2600. static struct opcode group1A[] = {
  2601. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2602. };
  2603. static struct opcode group3[] = {
  2604. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2605. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2606. X4(D(SrcMem | ModRM)),
  2607. };
  2608. static struct opcode group4[] = {
  2609. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2610. N, N, N, N, N, N,
  2611. };
  2612. static struct opcode group5[] = {
  2613. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2614. D(SrcMem | ModRM | Stack),
  2615. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2616. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2617. D(SrcMem | ModRM | Stack), N,
  2618. };
  2619. static struct opcode group6[] = {
  2620. DI(ModRM | Prot, sldt),
  2621. DI(ModRM | Prot, str),
  2622. DI(ModRM | Prot | Priv, lldt),
  2623. DI(ModRM | Prot | Priv, ltr),
  2624. N, N, N, N,
  2625. };
  2626. static struct group_dual group7 = { {
  2627. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2628. DI(ModRM | Mov | DstMem | Priv, sidt),
  2629. II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
  2630. II(ModRM | SrcMem | Priv, em_lidt, lidt),
  2631. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2632. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
  2633. II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2634. }, {
  2635. I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
  2636. EXT(0, group7_rm1),
  2637. N, EXT(0, group7_rm3),
  2638. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2639. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
  2640. } };
  2641. static struct opcode group8[] = {
  2642. N, N, N, N,
  2643. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2644. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2645. };
  2646. static struct group_dual group9 = { {
  2647. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2648. }, {
  2649. N, N, N, N, N, N, N, N,
  2650. } };
  2651. static struct opcode group11[] = {
  2652. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2653. };
  2654. static struct gprefix pfx_0f_6f_0f_7f = {
  2655. N, N, N, I(Sse, em_movdqu),
  2656. };
  2657. static struct opcode opcode_table[256] = {
  2658. /* 0x00 - 0x07 */
  2659. I6ALU(Lock, em_add),
  2660. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2661. /* 0x08 - 0x0F */
  2662. I6ALU(Lock, em_or),
  2663. D(ImplicitOps | Stack | No64), N,
  2664. /* 0x10 - 0x17 */
  2665. I6ALU(Lock, em_adc),
  2666. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2667. /* 0x18 - 0x1F */
  2668. I6ALU(Lock, em_sbb),
  2669. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2670. /* 0x20 - 0x27 */
  2671. I6ALU(Lock, em_and), N, N,
  2672. /* 0x28 - 0x2F */
  2673. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  2674. /* 0x30 - 0x37 */
  2675. I6ALU(Lock, em_xor), N, N,
  2676. /* 0x38 - 0x3F */
  2677. I6ALU(0, em_cmp), N, N,
  2678. /* 0x40 - 0x4F */
  2679. X16(D(DstReg)),
  2680. /* 0x50 - 0x57 */
  2681. X8(I(SrcReg | Stack, em_push)),
  2682. /* 0x58 - 0x5F */
  2683. X8(I(DstReg | Stack, em_pop)),
  2684. /* 0x60 - 0x67 */
  2685. I(ImplicitOps | Stack | No64, em_pusha),
  2686. I(ImplicitOps | Stack | No64, em_popa),
  2687. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2688. N, N, N, N,
  2689. /* 0x68 - 0x6F */
  2690. I(SrcImm | Mov | Stack, em_push),
  2691. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2692. I(SrcImmByte | Mov | Stack, em_push),
  2693. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2694. D2bvIP(DstDI | SrcDX | Mov | String, ins, check_perm_in), /* insb, insw/insd */
  2695. D2bvIP(SrcSI | DstDX | String, outs, check_perm_out), /* outsb, outsw/outsd */
  2696. /* 0x70 - 0x7F */
  2697. X16(D(SrcImmByte)),
  2698. /* 0x80 - 0x87 */
  2699. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2700. G(DstMem | SrcImm | ModRM | Group, group1),
  2701. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2702. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2703. I2bv(DstMem | SrcReg | ModRM, em_test),
  2704. I2bv(DstMem | SrcReg | ModRM | Lock, em_xchg),
  2705. /* 0x88 - 0x8F */
  2706. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2707. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2708. I(DstMem | SrcNone | ModRM | Mov, em_mov_rm_sreg),
  2709. D(ModRM | SrcMem | NoAccess | DstReg),
  2710. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  2711. G(0, group1A),
  2712. /* 0x90 - 0x97 */
  2713. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2714. /* 0x98 - 0x9F */
  2715. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2716. I(SrcImmFAddr | No64, em_call_far), N,
  2717. II(ImplicitOps | Stack, em_pushf, pushf),
  2718. II(ImplicitOps | Stack, em_popf, popf), N, N,
  2719. /* 0xA0 - 0xA7 */
  2720. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2721. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2722. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2723. I2bv(SrcSI | DstDI | String, em_cmp),
  2724. /* 0xA8 - 0xAF */
  2725. I2bv(DstAcc | SrcImm, em_test),
  2726. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2727. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2728. I2bv(SrcAcc | DstDI | String, em_cmp),
  2729. /* 0xB0 - 0xB7 */
  2730. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2731. /* 0xB8 - 0xBF */
  2732. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2733. /* 0xC0 - 0xC7 */
  2734. D2bv(DstMem | SrcImmByte | ModRM),
  2735. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2736. I(ImplicitOps | Stack, em_ret),
  2737. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2738. G(ByteOp, group11), G(0, group11),
  2739. /* 0xC8 - 0xCF */
  2740. N, N, N, I(ImplicitOps | Stack, em_ret_far),
  2741. D(ImplicitOps), DI(SrcImmByte, intn),
  2742. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  2743. /* 0xD0 - 0xD7 */
  2744. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2745. N, N, N, N,
  2746. /* 0xD8 - 0xDF */
  2747. N, N, N, N, N, N, N, N,
  2748. /* 0xE0 - 0xE7 */
  2749. X3(I(SrcImmByte, em_loop)),
  2750. I(SrcImmByte, em_jcxz),
  2751. D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
  2752. D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
  2753. /* 0xE8 - 0xEF */
  2754. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2755. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  2756. D2bvIP(SrcDX | DstAcc, in, check_perm_in),
  2757. D2bvIP(SrcAcc | DstDX, out, check_perm_out),
  2758. /* 0xF0 - 0xF7 */
  2759. N, DI(ImplicitOps, icebp), N, N,
  2760. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2761. G(ByteOp, group3), G(0, group3),
  2762. /* 0xF8 - 0xFF */
  2763. D(ImplicitOps), D(ImplicitOps),
  2764. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  2765. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2766. };
  2767. static struct opcode twobyte_table[256] = {
  2768. /* 0x00 - 0x0F */
  2769. G(0, group6), GD(0, &group7), N, N,
  2770. N, I(ImplicitOps | VendorSpecific, em_syscall),
  2771. II(ImplicitOps | Priv, em_clts, clts), N,
  2772. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2773. N, D(ImplicitOps | ModRM), N, N,
  2774. /* 0x10 - 0x1F */
  2775. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2776. /* 0x20 - 0x2F */
  2777. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2778. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2779. DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
  2780. DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
  2781. N, N, N, N,
  2782. N, N, N, N, N, N, N, N,
  2783. /* 0x30 - 0x3F */
  2784. DI(ImplicitOps | Priv, wrmsr),
  2785. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2786. DI(ImplicitOps | Priv, rdmsr),
  2787. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2788. I(ImplicitOps | VendorSpecific, em_sysenter),
  2789. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  2790. N, N,
  2791. N, N, N, N, N, N, N, N,
  2792. /* 0x40 - 0x4F */
  2793. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2794. /* 0x50 - 0x5F */
  2795. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2796. /* 0x60 - 0x6F */
  2797. N, N, N, N,
  2798. N, N, N, N,
  2799. N, N, N, N,
  2800. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2801. /* 0x70 - 0x7F */
  2802. N, N, N, N,
  2803. N, N, N, N,
  2804. N, N, N, N,
  2805. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2806. /* 0x80 - 0x8F */
  2807. X16(D(SrcImm)),
  2808. /* 0x90 - 0x9F */
  2809. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2810. /* 0xA0 - 0xA7 */
  2811. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2812. DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
  2813. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2814. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2815. /* 0xA8 - 0xAF */
  2816. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2817. DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2818. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2819. D(DstMem | SrcReg | Src2CL | ModRM),
  2820. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2821. /* 0xB0 - 0xB7 */
  2822. D2bv(DstMem | SrcReg | ModRM | Lock),
  2823. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2824. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2825. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2826. /* 0xB8 - 0xBF */
  2827. N, N,
  2828. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2829. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2830. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2831. /* 0xC0 - 0xCF */
  2832. D2bv(DstMem | SrcReg | ModRM | Lock),
  2833. N, D(DstMem | SrcReg | ModRM | Mov),
  2834. N, N, N, GD(0, &group9),
  2835. N, N, N, N, N, N, N, N,
  2836. /* 0xD0 - 0xDF */
  2837. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2838. /* 0xE0 - 0xEF */
  2839. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2840. /* 0xF0 - 0xFF */
  2841. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2842. };
  2843. #undef D
  2844. #undef N
  2845. #undef G
  2846. #undef GD
  2847. #undef I
  2848. #undef GP
  2849. #undef EXT
  2850. #undef D2bv
  2851. #undef D2bvIP
  2852. #undef I2bv
  2853. #undef I6ALU
  2854. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  2855. {
  2856. unsigned size;
  2857. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2858. if (size == 8)
  2859. size = 4;
  2860. return size;
  2861. }
  2862. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2863. unsigned size, bool sign_extension)
  2864. {
  2865. int rc = X86EMUL_CONTINUE;
  2866. op->type = OP_IMM;
  2867. op->bytes = size;
  2868. op->addr.mem.ea = ctxt->_eip;
  2869. /* NB. Immediates are sign-extended as necessary. */
  2870. switch (op->bytes) {
  2871. case 1:
  2872. op->val = insn_fetch(s8, ctxt);
  2873. break;
  2874. case 2:
  2875. op->val = insn_fetch(s16, ctxt);
  2876. break;
  2877. case 4:
  2878. op->val = insn_fetch(s32, ctxt);
  2879. break;
  2880. }
  2881. if (!sign_extension) {
  2882. switch (op->bytes) {
  2883. case 1:
  2884. op->val &= 0xff;
  2885. break;
  2886. case 2:
  2887. op->val &= 0xffff;
  2888. break;
  2889. case 4:
  2890. op->val &= 0xffffffff;
  2891. break;
  2892. }
  2893. }
  2894. done:
  2895. return rc;
  2896. }
  2897. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2898. {
  2899. int rc = X86EMUL_CONTINUE;
  2900. int mode = ctxt->mode;
  2901. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  2902. bool op_prefix = false;
  2903. struct opcode opcode;
  2904. struct operand memop = { .type = OP_NONE }, *memopp = NULL;
  2905. ctxt->_eip = ctxt->eip;
  2906. ctxt->fetch.start = ctxt->_eip;
  2907. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  2908. if (insn_len > 0)
  2909. memcpy(ctxt->fetch.data, insn, insn_len);
  2910. switch (mode) {
  2911. case X86EMUL_MODE_REAL:
  2912. case X86EMUL_MODE_VM86:
  2913. case X86EMUL_MODE_PROT16:
  2914. def_op_bytes = def_ad_bytes = 2;
  2915. break;
  2916. case X86EMUL_MODE_PROT32:
  2917. def_op_bytes = def_ad_bytes = 4;
  2918. break;
  2919. #ifdef CONFIG_X86_64
  2920. case X86EMUL_MODE_PROT64:
  2921. def_op_bytes = 4;
  2922. def_ad_bytes = 8;
  2923. break;
  2924. #endif
  2925. default:
  2926. return EMULATION_FAILED;
  2927. }
  2928. ctxt->op_bytes = def_op_bytes;
  2929. ctxt->ad_bytes = def_ad_bytes;
  2930. /* Legacy prefixes. */
  2931. for (;;) {
  2932. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  2933. case 0x66: /* operand-size override */
  2934. op_prefix = true;
  2935. /* switch between 2/4 bytes */
  2936. ctxt->op_bytes = def_op_bytes ^ 6;
  2937. break;
  2938. case 0x67: /* address-size override */
  2939. if (mode == X86EMUL_MODE_PROT64)
  2940. /* switch between 4/8 bytes */
  2941. ctxt->ad_bytes = def_ad_bytes ^ 12;
  2942. else
  2943. /* switch between 2/4 bytes */
  2944. ctxt->ad_bytes = def_ad_bytes ^ 6;
  2945. break;
  2946. case 0x26: /* ES override */
  2947. case 0x2e: /* CS override */
  2948. case 0x36: /* SS override */
  2949. case 0x3e: /* DS override */
  2950. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  2951. break;
  2952. case 0x64: /* FS override */
  2953. case 0x65: /* GS override */
  2954. set_seg_override(ctxt, ctxt->b & 7);
  2955. break;
  2956. case 0x40 ... 0x4f: /* REX */
  2957. if (mode != X86EMUL_MODE_PROT64)
  2958. goto done_prefixes;
  2959. ctxt->rex_prefix = ctxt->b;
  2960. continue;
  2961. case 0xf0: /* LOCK */
  2962. ctxt->lock_prefix = 1;
  2963. break;
  2964. case 0xf2: /* REPNE/REPNZ */
  2965. case 0xf3: /* REP/REPE/REPZ */
  2966. ctxt->rep_prefix = ctxt->b;
  2967. break;
  2968. default:
  2969. goto done_prefixes;
  2970. }
  2971. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2972. ctxt->rex_prefix = 0;
  2973. }
  2974. done_prefixes:
  2975. /* REX prefix. */
  2976. if (ctxt->rex_prefix & 8)
  2977. ctxt->op_bytes = 8; /* REX.W */
  2978. /* Opcode byte(s). */
  2979. opcode = opcode_table[ctxt->b];
  2980. /* Two-byte opcode? */
  2981. if (ctxt->b == 0x0f) {
  2982. ctxt->twobyte = 1;
  2983. ctxt->b = insn_fetch(u8, ctxt);
  2984. opcode = twobyte_table[ctxt->b];
  2985. }
  2986. ctxt->d = opcode.flags;
  2987. while (ctxt->d & GroupMask) {
  2988. switch (ctxt->d & GroupMask) {
  2989. case Group:
  2990. ctxt->modrm = insn_fetch(u8, ctxt);
  2991. --ctxt->_eip;
  2992. goffset = (ctxt->modrm >> 3) & 7;
  2993. opcode = opcode.u.group[goffset];
  2994. break;
  2995. case GroupDual:
  2996. ctxt->modrm = insn_fetch(u8, ctxt);
  2997. --ctxt->_eip;
  2998. goffset = (ctxt->modrm >> 3) & 7;
  2999. if ((ctxt->modrm >> 6) == 3)
  3000. opcode = opcode.u.gdual->mod3[goffset];
  3001. else
  3002. opcode = opcode.u.gdual->mod012[goffset];
  3003. break;
  3004. case RMExt:
  3005. goffset = ctxt->modrm & 7;
  3006. opcode = opcode.u.group[goffset];
  3007. break;
  3008. case Prefix:
  3009. if (ctxt->rep_prefix && op_prefix)
  3010. return EMULATION_FAILED;
  3011. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3012. switch (simd_prefix) {
  3013. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3014. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3015. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3016. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3017. }
  3018. break;
  3019. default:
  3020. return EMULATION_FAILED;
  3021. }
  3022. ctxt->d &= ~GroupMask;
  3023. ctxt->d |= opcode.flags;
  3024. }
  3025. ctxt->execute = opcode.u.execute;
  3026. ctxt->check_perm = opcode.check_perm;
  3027. ctxt->intercept = opcode.intercept;
  3028. /* Unrecognised? */
  3029. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3030. return EMULATION_FAILED;
  3031. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3032. return EMULATION_FAILED;
  3033. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3034. ctxt->op_bytes = 8;
  3035. if (ctxt->d & Op3264) {
  3036. if (mode == X86EMUL_MODE_PROT64)
  3037. ctxt->op_bytes = 8;
  3038. else
  3039. ctxt->op_bytes = 4;
  3040. }
  3041. if (ctxt->d & Sse)
  3042. ctxt->op_bytes = 16;
  3043. /* ModRM and SIB bytes. */
  3044. if (ctxt->d & ModRM) {
  3045. rc = decode_modrm(ctxt, &memop);
  3046. if (!ctxt->has_seg_override)
  3047. set_seg_override(ctxt, ctxt->modrm_seg);
  3048. } else if (ctxt->d & MemAbs)
  3049. rc = decode_abs(ctxt, &memop);
  3050. if (rc != X86EMUL_CONTINUE)
  3051. goto done;
  3052. if (!ctxt->has_seg_override)
  3053. set_seg_override(ctxt, VCPU_SREG_DS);
  3054. memop.addr.mem.seg = seg_override(ctxt);
  3055. if (memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3056. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  3057. /*
  3058. * Decode and fetch the source operand: register, memory
  3059. * or immediate.
  3060. */
  3061. switch (ctxt->d & SrcMask) {
  3062. case SrcNone:
  3063. break;
  3064. case SrcReg:
  3065. decode_register_operand(ctxt, &ctxt->src, 0);
  3066. break;
  3067. case SrcMem16:
  3068. memop.bytes = 2;
  3069. goto srcmem_common;
  3070. case SrcMem32:
  3071. memop.bytes = 4;
  3072. goto srcmem_common;
  3073. case SrcMem:
  3074. memop.bytes = (ctxt->d & ByteOp) ? 1 :
  3075. ctxt->op_bytes;
  3076. srcmem_common:
  3077. ctxt->src = memop;
  3078. memopp = &ctxt->src;
  3079. break;
  3080. case SrcImmU16:
  3081. rc = decode_imm(ctxt, &ctxt->src, 2, false);
  3082. break;
  3083. case SrcImm:
  3084. rc = decode_imm(ctxt, &ctxt->src, imm_size(ctxt), true);
  3085. break;
  3086. case SrcImmU:
  3087. rc = decode_imm(ctxt, &ctxt->src, imm_size(ctxt), false);
  3088. break;
  3089. case SrcImmByte:
  3090. rc = decode_imm(ctxt, &ctxt->src, 1, true);
  3091. break;
  3092. case SrcImmUByte:
  3093. rc = decode_imm(ctxt, &ctxt->src, 1, false);
  3094. break;
  3095. case SrcAcc:
  3096. ctxt->src.type = OP_REG;
  3097. ctxt->src.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3098. ctxt->src.addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  3099. fetch_register_operand(&ctxt->src);
  3100. break;
  3101. case SrcOne:
  3102. ctxt->src.bytes = 1;
  3103. ctxt->src.val = 1;
  3104. break;
  3105. case SrcSI:
  3106. ctxt->src.type = OP_MEM;
  3107. ctxt->src.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3108. ctxt->src.addr.mem.ea =
  3109. register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
  3110. ctxt->src.addr.mem.seg = seg_override(ctxt);
  3111. ctxt->src.val = 0;
  3112. break;
  3113. case SrcImmFAddr:
  3114. ctxt->src.type = OP_IMM;
  3115. ctxt->src.addr.mem.ea = ctxt->_eip;
  3116. ctxt->src.bytes = ctxt->op_bytes + 2;
  3117. insn_fetch_arr(ctxt->src.valptr, ctxt->src.bytes, ctxt);
  3118. break;
  3119. case SrcMemFAddr:
  3120. memop.bytes = ctxt->op_bytes + 2;
  3121. goto srcmem_common;
  3122. break;
  3123. case SrcDX:
  3124. ctxt->src.type = OP_REG;
  3125. ctxt->src.bytes = 2;
  3126. ctxt->src.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  3127. fetch_register_operand(&ctxt->src);
  3128. break;
  3129. }
  3130. if (rc != X86EMUL_CONTINUE)
  3131. goto done;
  3132. /*
  3133. * Decode and fetch the second source operand: register, memory
  3134. * or immediate.
  3135. */
  3136. switch (ctxt->d & Src2Mask) {
  3137. case Src2None:
  3138. break;
  3139. case Src2CL:
  3140. ctxt->src2.bytes = 1;
  3141. ctxt->src2.val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
  3142. break;
  3143. case Src2ImmByte:
  3144. rc = decode_imm(ctxt, &ctxt->src2, 1, true);
  3145. break;
  3146. case Src2One:
  3147. ctxt->src2.bytes = 1;
  3148. ctxt->src2.val = 1;
  3149. break;
  3150. case Src2Imm:
  3151. rc = decode_imm(ctxt, &ctxt->src2, imm_size(ctxt), true);
  3152. break;
  3153. }
  3154. if (rc != X86EMUL_CONTINUE)
  3155. goto done;
  3156. /* Decode and fetch the destination operand: register or memory. */
  3157. switch (ctxt->d & DstMask) {
  3158. case DstReg:
  3159. decode_register_operand(ctxt, &ctxt->dst,
  3160. ctxt->twobyte && (ctxt->b == 0xb6 || ctxt->b == 0xb7));
  3161. break;
  3162. case DstImmUByte:
  3163. ctxt->dst.type = OP_IMM;
  3164. ctxt->dst.addr.mem.ea = ctxt->_eip;
  3165. ctxt->dst.bytes = 1;
  3166. ctxt->dst.val = insn_fetch(u8, ctxt);
  3167. break;
  3168. case DstMem:
  3169. case DstMem64:
  3170. ctxt->dst = memop;
  3171. memopp = &ctxt->dst;
  3172. if ((ctxt->d & DstMask) == DstMem64)
  3173. ctxt->dst.bytes = 8;
  3174. else
  3175. ctxt->dst.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3176. if (ctxt->d & BitOp)
  3177. fetch_bit_operand(ctxt);
  3178. ctxt->dst.orig_val = ctxt->dst.val;
  3179. break;
  3180. case DstAcc:
  3181. ctxt->dst.type = OP_REG;
  3182. ctxt->dst.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3183. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  3184. fetch_register_operand(&ctxt->dst);
  3185. ctxt->dst.orig_val = ctxt->dst.val;
  3186. break;
  3187. case DstDI:
  3188. ctxt->dst.type = OP_MEM;
  3189. ctxt->dst.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3190. ctxt->dst.addr.mem.ea =
  3191. register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
  3192. ctxt->dst.addr.mem.seg = VCPU_SREG_ES;
  3193. ctxt->dst.val = 0;
  3194. break;
  3195. case DstDX:
  3196. ctxt->dst.type = OP_REG;
  3197. ctxt->dst.bytes = 2;
  3198. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  3199. fetch_register_operand(&ctxt->dst);
  3200. break;
  3201. case ImplicitOps:
  3202. /* Special instructions do their own operand decoding. */
  3203. default:
  3204. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3205. break;
  3206. }
  3207. done:
  3208. if (memopp && memopp->type == OP_MEM && ctxt->rip_relative)
  3209. memopp->addr.mem.ea += ctxt->_eip;
  3210. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3211. }
  3212. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3213. {
  3214. /* The second termination condition only applies for REPE
  3215. * and REPNE. Test if the repeat string operation prefix is
  3216. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3217. * corresponding termination condition according to:
  3218. * - if REPE/REPZ and ZF = 0 then done
  3219. * - if REPNE/REPNZ and ZF = 1 then done
  3220. */
  3221. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3222. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3223. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3224. ((ctxt->eflags & EFLG_ZF) == 0))
  3225. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3226. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3227. return true;
  3228. return false;
  3229. }
  3230. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3231. {
  3232. struct x86_emulate_ops *ops = ctxt->ops;
  3233. u64 msr_data;
  3234. int rc = X86EMUL_CONTINUE;
  3235. int saved_dst_type = ctxt->dst.type;
  3236. ctxt->mem_read.pos = 0;
  3237. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3238. rc = emulate_ud(ctxt);
  3239. goto done;
  3240. }
  3241. /* LOCK prefix is allowed only with some instructions */
  3242. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3243. rc = emulate_ud(ctxt);
  3244. goto done;
  3245. }
  3246. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3247. rc = emulate_ud(ctxt);
  3248. goto done;
  3249. }
  3250. if ((ctxt->d & Sse)
  3251. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3252. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3253. rc = emulate_ud(ctxt);
  3254. goto done;
  3255. }
  3256. if ((ctxt->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3257. rc = emulate_nm(ctxt);
  3258. goto done;
  3259. }
  3260. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3261. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3262. X86_ICPT_PRE_EXCEPT);
  3263. if (rc != X86EMUL_CONTINUE)
  3264. goto done;
  3265. }
  3266. /* Privileged instruction can be executed only in CPL=0 */
  3267. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3268. rc = emulate_gp(ctxt, 0);
  3269. goto done;
  3270. }
  3271. /* Instruction can only be executed in protected mode */
  3272. if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3273. rc = emulate_ud(ctxt);
  3274. goto done;
  3275. }
  3276. /* Do instruction specific permission checks */
  3277. if (ctxt->check_perm) {
  3278. rc = ctxt->check_perm(ctxt);
  3279. if (rc != X86EMUL_CONTINUE)
  3280. goto done;
  3281. }
  3282. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3283. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3284. X86_ICPT_POST_EXCEPT);
  3285. if (rc != X86EMUL_CONTINUE)
  3286. goto done;
  3287. }
  3288. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3289. /* All REP prefixes have the same first termination condition */
  3290. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
  3291. ctxt->eip = ctxt->_eip;
  3292. goto done;
  3293. }
  3294. }
  3295. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3296. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3297. ctxt->src.valptr, ctxt->src.bytes);
  3298. if (rc != X86EMUL_CONTINUE)
  3299. goto done;
  3300. ctxt->src.orig_val64 = ctxt->src.val64;
  3301. }
  3302. if (ctxt->src2.type == OP_MEM) {
  3303. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3304. &ctxt->src2.val, ctxt->src2.bytes);
  3305. if (rc != X86EMUL_CONTINUE)
  3306. goto done;
  3307. }
  3308. if ((ctxt->d & DstMask) == ImplicitOps)
  3309. goto special_insn;
  3310. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3311. /* optimisation - avoid slow emulated read if Mov */
  3312. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3313. &ctxt->dst.val, ctxt->dst.bytes);
  3314. if (rc != X86EMUL_CONTINUE)
  3315. goto done;
  3316. }
  3317. ctxt->dst.orig_val = ctxt->dst.val;
  3318. special_insn:
  3319. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3320. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3321. X86_ICPT_POST_MEMACCESS);
  3322. if (rc != X86EMUL_CONTINUE)
  3323. goto done;
  3324. }
  3325. if (ctxt->execute) {
  3326. rc = ctxt->execute(ctxt);
  3327. if (rc != X86EMUL_CONTINUE)
  3328. goto done;
  3329. goto writeback;
  3330. }
  3331. if (ctxt->twobyte)
  3332. goto twobyte_insn;
  3333. switch (ctxt->b) {
  3334. case 0x06: /* push es */
  3335. rc = emulate_push_sreg(ctxt, VCPU_SREG_ES);
  3336. break;
  3337. case 0x07: /* pop es */
  3338. rc = emulate_pop_sreg(ctxt, VCPU_SREG_ES);
  3339. break;
  3340. case 0x0e: /* push cs */
  3341. rc = emulate_push_sreg(ctxt, VCPU_SREG_CS);
  3342. break;
  3343. case 0x16: /* push ss */
  3344. rc = emulate_push_sreg(ctxt, VCPU_SREG_SS);
  3345. break;
  3346. case 0x17: /* pop ss */
  3347. rc = emulate_pop_sreg(ctxt, VCPU_SREG_SS);
  3348. break;
  3349. case 0x1e: /* push ds */
  3350. rc = emulate_push_sreg(ctxt, VCPU_SREG_DS);
  3351. break;
  3352. case 0x1f: /* pop ds */
  3353. rc = emulate_pop_sreg(ctxt, VCPU_SREG_DS);
  3354. break;
  3355. case 0x40 ... 0x47: /* inc r16/r32 */
  3356. emulate_1op(ctxt, "inc");
  3357. break;
  3358. case 0x48 ... 0x4f: /* dec r16/r32 */
  3359. emulate_1op(ctxt, "dec");
  3360. break;
  3361. case 0x63: /* movsxd */
  3362. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3363. goto cannot_emulate;
  3364. ctxt->dst.val = (s32) ctxt->src.val;
  3365. break;
  3366. case 0x6c: /* insb */
  3367. case 0x6d: /* insw/insd */
  3368. ctxt->src.val = ctxt->regs[VCPU_REGS_RDX];
  3369. goto do_io_in;
  3370. case 0x6e: /* outsb */
  3371. case 0x6f: /* outsw/outsd */
  3372. ctxt->dst.val = ctxt->regs[VCPU_REGS_RDX];
  3373. goto do_io_out;
  3374. break;
  3375. case 0x70 ... 0x7f: /* jcc (short) */
  3376. if (test_cc(ctxt->b, ctxt->eflags))
  3377. jmp_rel(ctxt, ctxt->src.val);
  3378. break;
  3379. case 0x8d: /* lea r16/r32, m */
  3380. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3381. break;
  3382. case 0x8f: /* pop (sole member of Grp1a) */
  3383. rc = em_grp1a(ctxt);
  3384. break;
  3385. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3386. if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
  3387. break;
  3388. rc = em_xchg(ctxt);
  3389. break;
  3390. case 0x98: /* cbw/cwde/cdqe */
  3391. switch (ctxt->op_bytes) {
  3392. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3393. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3394. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3395. }
  3396. break;
  3397. case 0xc0 ... 0xc1:
  3398. rc = em_grp2(ctxt);
  3399. break;
  3400. case 0xc4: /* les */
  3401. rc = emulate_load_segment(ctxt, VCPU_SREG_ES);
  3402. break;
  3403. case 0xc5: /* lds */
  3404. rc = emulate_load_segment(ctxt, VCPU_SREG_DS);
  3405. break;
  3406. case 0xcc: /* int3 */
  3407. rc = emulate_int(ctxt, 3);
  3408. break;
  3409. case 0xcd: /* int n */
  3410. rc = emulate_int(ctxt, ctxt->src.val);
  3411. break;
  3412. case 0xce: /* into */
  3413. if (ctxt->eflags & EFLG_OF)
  3414. rc = emulate_int(ctxt, 4);
  3415. break;
  3416. case 0xd0 ... 0xd1: /* Grp2 */
  3417. rc = em_grp2(ctxt);
  3418. break;
  3419. case 0xd2 ... 0xd3: /* Grp2 */
  3420. ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
  3421. rc = em_grp2(ctxt);
  3422. break;
  3423. case 0xe4: /* inb */
  3424. case 0xe5: /* in */
  3425. goto do_io_in;
  3426. case 0xe6: /* outb */
  3427. case 0xe7: /* out */
  3428. goto do_io_out;
  3429. case 0xe8: /* call (near) */ {
  3430. long int rel = ctxt->src.val;
  3431. ctxt->src.val = (unsigned long) ctxt->_eip;
  3432. jmp_rel(ctxt, rel);
  3433. rc = em_push(ctxt);
  3434. break;
  3435. }
  3436. case 0xe9: /* jmp rel */
  3437. case 0xeb: /* jmp rel short */
  3438. jmp_rel(ctxt, ctxt->src.val);
  3439. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3440. break;
  3441. case 0xec: /* in al,dx */
  3442. case 0xed: /* in (e/r)ax,dx */
  3443. do_io_in:
  3444. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  3445. &ctxt->dst.val))
  3446. goto done; /* IO is needed */
  3447. break;
  3448. case 0xee: /* out dx,al */
  3449. case 0xef: /* out dx,(e/r)ax */
  3450. do_io_out:
  3451. ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  3452. &ctxt->src.val, 1);
  3453. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3454. break;
  3455. case 0xf4: /* hlt */
  3456. ctxt->ops->halt(ctxt);
  3457. break;
  3458. case 0xf5: /* cmc */
  3459. /* complement carry flag from eflags reg */
  3460. ctxt->eflags ^= EFLG_CF;
  3461. break;
  3462. case 0xf6 ... 0xf7: /* Grp3 */
  3463. rc = em_grp3(ctxt);
  3464. break;
  3465. case 0xf8: /* clc */
  3466. ctxt->eflags &= ~EFLG_CF;
  3467. break;
  3468. case 0xf9: /* stc */
  3469. ctxt->eflags |= EFLG_CF;
  3470. break;
  3471. case 0xfc: /* cld */
  3472. ctxt->eflags &= ~EFLG_DF;
  3473. break;
  3474. case 0xfd: /* std */
  3475. ctxt->eflags |= EFLG_DF;
  3476. break;
  3477. case 0xfe: /* Grp4 */
  3478. rc = em_grp45(ctxt);
  3479. break;
  3480. case 0xff: /* Grp5 */
  3481. rc = em_grp45(ctxt);
  3482. break;
  3483. default:
  3484. goto cannot_emulate;
  3485. }
  3486. if (rc != X86EMUL_CONTINUE)
  3487. goto done;
  3488. writeback:
  3489. rc = writeback(ctxt);
  3490. if (rc != X86EMUL_CONTINUE)
  3491. goto done;
  3492. /*
  3493. * restore dst type in case the decoding will be reused
  3494. * (happens for string instruction )
  3495. */
  3496. ctxt->dst.type = saved_dst_type;
  3497. if ((ctxt->d & SrcMask) == SrcSI)
  3498. string_addr_inc(ctxt, seg_override(ctxt),
  3499. VCPU_REGS_RSI, &ctxt->src);
  3500. if ((ctxt->d & DstMask) == DstDI)
  3501. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3502. &ctxt->dst);
  3503. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3504. struct read_cache *r = &ctxt->io_read;
  3505. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  3506. if (!string_insn_completed(ctxt)) {
  3507. /*
  3508. * Re-enter guest when pio read ahead buffer is empty
  3509. * or, if it is not used, after each 1024 iteration.
  3510. */
  3511. if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3512. (r->end == 0 || r->end != r->pos)) {
  3513. /*
  3514. * Reset read cache. Usually happens before
  3515. * decode, but since instruction is restarted
  3516. * we have to do it here.
  3517. */
  3518. ctxt->mem_read.end = 0;
  3519. return EMULATION_RESTART;
  3520. }
  3521. goto done; /* skip rip writeback */
  3522. }
  3523. }
  3524. ctxt->eip = ctxt->_eip;
  3525. done:
  3526. if (rc == X86EMUL_PROPAGATE_FAULT)
  3527. ctxt->have_exception = true;
  3528. if (rc == X86EMUL_INTERCEPTED)
  3529. return EMULATION_INTERCEPTED;
  3530. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3531. twobyte_insn:
  3532. switch (ctxt->b) {
  3533. case 0x09: /* wbinvd */
  3534. (ctxt->ops->wbinvd)(ctxt);
  3535. break;
  3536. case 0x08: /* invd */
  3537. case 0x0d: /* GrpP (prefetch) */
  3538. case 0x18: /* Grp16 (prefetch/nop) */
  3539. break;
  3540. case 0x20: /* mov cr, reg */
  3541. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  3542. break;
  3543. case 0x21: /* mov from dr to reg */
  3544. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  3545. break;
  3546. case 0x22: /* mov reg, cr */
  3547. if (ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val)) {
  3548. emulate_gp(ctxt, 0);
  3549. rc = X86EMUL_PROPAGATE_FAULT;
  3550. goto done;
  3551. }
  3552. ctxt->dst.type = OP_NONE;
  3553. break;
  3554. case 0x23: /* mov from reg to dr */
  3555. if (ops->set_dr(ctxt, ctxt->modrm_reg, ctxt->src.val &
  3556. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3557. ~0ULL : ~0U)) < 0) {
  3558. /* #UD condition is already handled by the code above */
  3559. emulate_gp(ctxt, 0);
  3560. rc = X86EMUL_PROPAGATE_FAULT;
  3561. goto done;
  3562. }
  3563. ctxt->dst.type = OP_NONE; /* no writeback */
  3564. break;
  3565. case 0x30:
  3566. /* wrmsr */
  3567. msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
  3568. | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
  3569. if (ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data)) {
  3570. emulate_gp(ctxt, 0);
  3571. rc = X86EMUL_PROPAGATE_FAULT;
  3572. goto done;
  3573. }
  3574. rc = X86EMUL_CONTINUE;
  3575. break;
  3576. case 0x32:
  3577. /* rdmsr */
  3578. if (ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data)) {
  3579. emulate_gp(ctxt, 0);
  3580. rc = X86EMUL_PROPAGATE_FAULT;
  3581. goto done;
  3582. } else {
  3583. ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3584. ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3585. }
  3586. rc = X86EMUL_CONTINUE;
  3587. break;
  3588. case 0x40 ... 0x4f: /* cmov */
  3589. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  3590. if (!test_cc(ctxt->b, ctxt->eflags))
  3591. ctxt->dst.type = OP_NONE; /* no writeback */
  3592. break;
  3593. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3594. if (test_cc(ctxt->b, ctxt->eflags))
  3595. jmp_rel(ctxt, ctxt->src.val);
  3596. break;
  3597. case 0x90 ... 0x9f: /* setcc r/m8 */
  3598. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  3599. break;
  3600. case 0xa0: /* push fs */
  3601. rc = emulate_push_sreg(ctxt, VCPU_SREG_FS);
  3602. break;
  3603. case 0xa1: /* pop fs */
  3604. rc = emulate_pop_sreg(ctxt, VCPU_SREG_FS);
  3605. break;
  3606. case 0xa3:
  3607. bt: /* bt */
  3608. ctxt->dst.type = OP_NONE;
  3609. /* only subword offset */
  3610. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  3611. emulate_2op_SrcV_nobyte(ctxt, "bt");
  3612. break;
  3613. case 0xa4: /* shld imm8, r, r/m */
  3614. case 0xa5: /* shld cl, r, r/m */
  3615. emulate_2op_cl(ctxt, "shld");
  3616. break;
  3617. case 0xa8: /* push gs */
  3618. rc = emulate_push_sreg(ctxt, VCPU_SREG_GS);
  3619. break;
  3620. case 0xa9: /* pop gs */
  3621. rc = emulate_pop_sreg(ctxt, VCPU_SREG_GS);
  3622. break;
  3623. case 0xab:
  3624. bts: /* bts */
  3625. emulate_2op_SrcV_nobyte(ctxt, "bts");
  3626. break;
  3627. case 0xac: /* shrd imm8, r, r/m */
  3628. case 0xad: /* shrd cl, r, r/m */
  3629. emulate_2op_cl(ctxt, "shrd");
  3630. break;
  3631. case 0xae: /* clflush */
  3632. break;
  3633. case 0xb0 ... 0xb1: /* cmpxchg */
  3634. /*
  3635. * Save real source value, then compare EAX against
  3636. * destination.
  3637. */
  3638. ctxt->src.orig_val = ctxt->src.val;
  3639. ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
  3640. emulate_2op_SrcV(ctxt, "cmp");
  3641. if (ctxt->eflags & EFLG_ZF) {
  3642. /* Success: write back to memory. */
  3643. ctxt->dst.val = ctxt->src.orig_val;
  3644. } else {
  3645. /* Failure: write the value we saw to EAX. */
  3646. ctxt->dst.type = OP_REG;
  3647. ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
  3648. }
  3649. break;
  3650. case 0xb2: /* lss */
  3651. rc = emulate_load_segment(ctxt, VCPU_SREG_SS);
  3652. break;
  3653. case 0xb3:
  3654. btr: /* btr */
  3655. emulate_2op_SrcV_nobyte(ctxt, "btr");
  3656. break;
  3657. case 0xb4: /* lfs */
  3658. rc = emulate_load_segment(ctxt, VCPU_SREG_FS);
  3659. break;
  3660. case 0xb5: /* lgs */
  3661. rc = emulate_load_segment(ctxt, VCPU_SREG_GS);
  3662. break;
  3663. case 0xb6 ... 0xb7: /* movzx */
  3664. ctxt->dst.bytes = ctxt->op_bytes;
  3665. ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
  3666. : (u16) ctxt->src.val;
  3667. break;
  3668. case 0xba: /* Grp8 */
  3669. switch (ctxt->modrm_reg & 3) {
  3670. case 0:
  3671. goto bt;
  3672. case 1:
  3673. goto bts;
  3674. case 2:
  3675. goto btr;
  3676. case 3:
  3677. goto btc;
  3678. }
  3679. break;
  3680. case 0xbb:
  3681. btc: /* btc */
  3682. emulate_2op_SrcV_nobyte(ctxt, "btc");
  3683. break;
  3684. case 0xbc: { /* bsf */
  3685. u8 zf;
  3686. __asm__ ("bsf %2, %0; setz %1"
  3687. : "=r"(ctxt->dst.val), "=q"(zf)
  3688. : "r"(ctxt->src.val));
  3689. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3690. if (zf) {
  3691. ctxt->eflags |= X86_EFLAGS_ZF;
  3692. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3693. }
  3694. break;
  3695. }
  3696. case 0xbd: { /* bsr */
  3697. u8 zf;
  3698. __asm__ ("bsr %2, %0; setz %1"
  3699. : "=r"(ctxt->dst.val), "=q"(zf)
  3700. : "r"(ctxt->src.val));
  3701. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3702. if (zf) {
  3703. ctxt->eflags |= X86_EFLAGS_ZF;
  3704. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3705. }
  3706. break;
  3707. }
  3708. case 0xbe ... 0xbf: /* movsx */
  3709. ctxt->dst.bytes = ctxt->op_bytes;
  3710. ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
  3711. (s16) ctxt->src.val;
  3712. break;
  3713. case 0xc0 ... 0xc1: /* xadd */
  3714. emulate_2op_SrcV(ctxt, "add");
  3715. /* Write back the register source. */
  3716. ctxt->src.val = ctxt->dst.orig_val;
  3717. write_register_operand(&ctxt->src);
  3718. break;
  3719. case 0xc3: /* movnti */
  3720. ctxt->dst.bytes = ctxt->op_bytes;
  3721. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  3722. (u64) ctxt->src.val;
  3723. break;
  3724. case 0xc7: /* Grp9 (cmpxchg8b) */
  3725. rc = em_grp9(ctxt);
  3726. break;
  3727. default:
  3728. goto cannot_emulate;
  3729. }
  3730. if (rc != X86EMUL_CONTINUE)
  3731. goto done;
  3732. goto writeback;
  3733. cannot_emulate:
  3734. return EMULATION_FAILED;
  3735. }