bcm43xx_main.c 107 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959
  1. /*
  2. Broadcom BCM43xx wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
  4. Stefano Brivio <st3@riseup.net>
  5. Michael Buesch <mbuesch@freenet.de>
  6. Danny van Dyk <kugelfang@gentoo.org>
  7. Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/version.h>
  29. #include <linux/firmware.h>
  30. #include <linux/wireless.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/dma-mapping.h>
  34. #include <net/iw_handler.h>
  35. #include "bcm43xx.h"
  36. #include "bcm43xx_main.h"
  37. #include "bcm43xx_debugfs.h"
  38. #include "bcm43xx_radio.h"
  39. #include "bcm43xx_phy.h"
  40. #include "bcm43xx_dma.h"
  41. #include "bcm43xx_pio.h"
  42. #include "bcm43xx_power.h"
  43. #include "bcm43xx_wx.h"
  44. #include "bcm43xx_ethtool.h"
  45. #include "bcm43xx_xmit.h"
  46. MODULE_DESCRIPTION("Broadcom BCM43xx wireless driver");
  47. MODULE_AUTHOR("Martin Langer");
  48. MODULE_AUTHOR("Stefano Brivio");
  49. MODULE_AUTHOR("Michael Buesch");
  50. MODULE_LICENSE("GPL");
  51. #ifdef CONFIG_BCM947XX
  52. extern char *nvram_get(char *name);
  53. #endif
  54. #if defined(CONFIG_BCM43XX_DMA) && defined(CONFIG_BCM43XX_PIO)
  55. static int modparam_pio;
  56. module_param_named(pio, modparam_pio, int, 0444);
  57. MODULE_PARM_DESC(pio, "enable(1) / disable(0) PIO mode");
  58. #elif defined(CONFIG_BCM43XX_DMA)
  59. # define modparam_pio 0
  60. #elif defined(CONFIG_BCM43XX_PIO)
  61. # define modparam_pio 1
  62. #endif
  63. static int modparam_bad_frames_preempt;
  64. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  65. MODULE_PARM_DESC(bad_frames_preempt, "enable(1) / disable(0) Bad Frames Preemption");
  66. static int modparam_short_retry = BCM43xx_DEFAULT_SHORT_RETRY_LIMIT;
  67. module_param_named(short_retry, modparam_short_retry, int, 0444);
  68. MODULE_PARM_DESC(short_retry, "Short-Retry-Limit (0 - 15)");
  69. static int modparam_long_retry = BCM43xx_DEFAULT_LONG_RETRY_LIMIT;
  70. module_param_named(long_retry, modparam_long_retry, int, 0444);
  71. MODULE_PARM_DESC(long_retry, "Long-Retry-Limit (0 - 15)");
  72. static int modparam_locale = -1;
  73. module_param_named(locale, modparam_locale, int, 0444);
  74. MODULE_PARM_DESC(country, "Select LocaleCode 0-11 (For travelers)");
  75. static int modparam_noleds;
  76. module_param_named(noleds, modparam_noleds, int, 0444);
  77. MODULE_PARM_DESC(noleds, "Turn off all LED activity");
  78. #ifdef CONFIG_BCM43XX_DEBUG
  79. static char modparam_fwpostfix[64];
  80. module_param_string(fwpostfix, modparam_fwpostfix, 64, 0444);
  81. MODULE_PARM_DESC(fwpostfix, "Postfix for .fw files. Useful for debugging.");
  82. #else
  83. # define modparam_fwpostfix ""
  84. #endif /* CONFIG_BCM43XX_DEBUG*/
  85. /* If you want to debug with just a single device, enable this,
  86. * where the string is the pci device ID (as given by the kernel's
  87. * pci_name function) of the device to be used.
  88. */
  89. //#define DEBUG_SINGLE_DEVICE_ONLY "0001:11:00.0"
  90. /* If you want to enable printing of each MMIO access, enable this. */
  91. //#define DEBUG_ENABLE_MMIO_PRINT
  92. /* If you want to enable printing of MMIO access within
  93. * ucode/pcm upload, initvals write, enable this.
  94. */
  95. //#define DEBUG_ENABLE_UCODE_MMIO_PRINT
  96. /* If you want to enable printing of PCI Config Space access, enable this */
  97. //#define DEBUG_ENABLE_PCILOG
  98. /* Detailed list maintained at:
  99. * http://openfacts.berlios.de/index-en.phtml?title=Bcm43xxDevices
  100. */
  101. static struct pci_device_id bcm43xx_pci_tbl[] = {
  102. /* Broadcom 4303 802.11b */
  103. { PCI_VENDOR_ID_BROADCOM, 0x4301, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  104. /* Broadcom 4307 802.11b */
  105. { PCI_VENDOR_ID_BROADCOM, 0x4307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  106. /* Broadcom 4318 802.11b/g */
  107. { PCI_VENDOR_ID_BROADCOM, 0x4318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  108. /* Broadcom 4306 802.11b/g */
  109. { PCI_VENDOR_ID_BROADCOM, 0x4320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  110. /* Broadcom 4306 802.11a */
  111. // { PCI_VENDOR_ID_BROADCOM, 0x4321, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  112. /* Broadcom 4309 802.11a/b/g */
  113. { PCI_VENDOR_ID_BROADCOM, 0x4324, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  114. /* Broadcom 43XG 802.11b/g */
  115. { PCI_VENDOR_ID_BROADCOM, 0x4325, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  116. #ifdef CONFIG_BCM947XX
  117. /* SB bus on BCM947xx */
  118. { PCI_VENDOR_ID_BROADCOM, 0x0800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  119. #endif
  120. { 0 },
  121. };
  122. MODULE_DEVICE_TABLE(pci, bcm43xx_pci_tbl);
  123. static void bcm43xx_ram_write(struct bcm43xx_private *bcm, u16 offset, u32 val)
  124. {
  125. u32 status;
  126. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  127. if (!(status & BCM43xx_SBF_XFER_REG_BYTESWAP))
  128. val = swab32(val);
  129. bcm43xx_write32(bcm, BCM43xx_MMIO_RAM_CONTROL, offset);
  130. mmiowb();
  131. bcm43xx_write32(bcm, BCM43xx_MMIO_RAM_DATA, val);
  132. }
  133. static inline
  134. void bcm43xx_shm_control_word(struct bcm43xx_private *bcm,
  135. u16 routing, u16 offset)
  136. {
  137. u32 control;
  138. /* "offset" is the WORD offset. */
  139. control = routing;
  140. control <<= 16;
  141. control |= offset;
  142. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_CONTROL, control);
  143. }
  144. u32 bcm43xx_shm_read32(struct bcm43xx_private *bcm,
  145. u16 routing, u16 offset)
  146. {
  147. u32 ret;
  148. if (routing == BCM43xx_SHM_SHARED) {
  149. if (offset & 0x0003) {
  150. /* Unaligned access */
  151. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  152. ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED);
  153. ret <<= 16;
  154. bcm43xx_shm_control_word(bcm, routing, (offset >> 2) + 1);
  155. ret |= bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA);
  156. return ret;
  157. }
  158. offset >>= 2;
  159. }
  160. bcm43xx_shm_control_word(bcm, routing, offset);
  161. ret = bcm43xx_read32(bcm, BCM43xx_MMIO_SHM_DATA);
  162. return ret;
  163. }
  164. u16 bcm43xx_shm_read16(struct bcm43xx_private *bcm,
  165. u16 routing, u16 offset)
  166. {
  167. u16 ret;
  168. if (routing == BCM43xx_SHM_SHARED) {
  169. if (offset & 0x0003) {
  170. /* Unaligned access */
  171. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  172. ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED);
  173. return ret;
  174. }
  175. offset >>= 2;
  176. }
  177. bcm43xx_shm_control_word(bcm, routing, offset);
  178. ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA);
  179. return ret;
  180. }
  181. void bcm43xx_shm_write32(struct bcm43xx_private *bcm,
  182. u16 routing, u16 offset,
  183. u32 value)
  184. {
  185. if (routing == BCM43xx_SHM_SHARED) {
  186. if (offset & 0x0003) {
  187. /* Unaligned access */
  188. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  189. mmiowb();
  190. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED,
  191. (value >> 16) & 0xffff);
  192. mmiowb();
  193. bcm43xx_shm_control_word(bcm, routing, (offset >> 2) + 1);
  194. mmiowb();
  195. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA,
  196. value & 0xffff);
  197. return;
  198. }
  199. offset >>= 2;
  200. }
  201. bcm43xx_shm_control_word(bcm, routing, offset);
  202. mmiowb();
  203. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA, value);
  204. }
  205. void bcm43xx_shm_write16(struct bcm43xx_private *bcm,
  206. u16 routing, u16 offset,
  207. u16 value)
  208. {
  209. if (routing == BCM43xx_SHM_SHARED) {
  210. if (offset & 0x0003) {
  211. /* Unaligned access */
  212. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  213. mmiowb();
  214. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED,
  215. value);
  216. return;
  217. }
  218. offset >>= 2;
  219. }
  220. bcm43xx_shm_control_word(bcm, routing, offset);
  221. mmiowb();
  222. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA, value);
  223. }
  224. void bcm43xx_tsf_read(struct bcm43xx_private *bcm, u64 *tsf)
  225. {
  226. /* We need to be careful. As we read the TSF from multiple
  227. * registers, we should take care of register overflows.
  228. * In theory, the whole tsf read process should be atomic.
  229. * We try to be atomic here, by restaring the read process,
  230. * if any of the high registers changed (overflew).
  231. */
  232. if (bcm->current_core->rev >= 3) {
  233. u32 low, high, high2;
  234. do {
  235. high = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH);
  236. low = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW);
  237. high2 = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH);
  238. } while (unlikely(high != high2));
  239. *tsf = high;
  240. *tsf <<= 32;
  241. *tsf |= low;
  242. } else {
  243. u64 tmp;
  244. u16 v0, v1, v2, v3;
  245. u16 test1, test2, test3;
  246. do {
  247. v3 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_3);
  248. v2 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_2);
  249. v1 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_1);
  250. v0 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_0);
  251. test3 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_3);
  252. test2 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_2);
  253. test1 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_1);
  254. } while (v3 != test3 || v2 != test2 || v1 != test1);
  255. *tsf = v3;
  256. *tsf <<= 48;
  257. tmp = v2;
  258. tmp <<= 32;
  259. *tsf |= tmp;
  260. tmp = v1;
  261. tmp <<= 16;
  262. *tsf |= tmp;
  263. *tsf |= v0;
  264. }
  265. }
  266. void bcm43xx_tsf_write(struct bcm43xx_private *bcm, u64 tsf)
  267. {
  268. u32 status;
  269. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  270. status |= BCM43xx_SBF_TIME_UPDATE;
  271. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
  272. mmiowb();
  273. /* Be careful with the in-progress timer.
  274. * First zero out the low register, so we have a full
  275. * register-overflow duration to complete the operation.
  276. */
  277. if (bcm->current_core->rev >= 3) {
  278. u32 lo = (tsf & 0x00000000FFFFFFFFULL);
  279. u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
  280. bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW, 0);
  281. mmiowb();
  282. bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH, hi);
  283. mmiowb();
  284. bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW, lo);
  285. } else {
  286. u16 v0 = (tsf & 0x000000000000FFFFULL);
  287. u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
  288. u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
  289. u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
  290. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_0, 0);
  291. mmiowb();
  292. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_3, v3);
  293. mmiowb();
  294. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_2, v2);
  295. mmiowb();
  296. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_1, v1);
  297. mmiowb();
  298. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_0, v0);
  299. }
  300. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  301. status &= ~BCM43xx_SBF_TIME_UPDATE;
  302. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
  303. }
  304. static
  305. void bcm43xx_macfilter_set(struct bcm43xx_private *bcm,
  306. u16 offset,
  307. const u8 *mac)
  308. {
  309. u16 data;
  310. offset |= 0x0020;
  311. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_CONTROL, offset);
  312. data = mac[0];
  313. data |= mac[1] << 8;
  314. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
  315. data = mac[2];
  316. data |= mac[3] << 8;
  317. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
  318. data = mac[4];
  319. data |= mac[5] << 8;
  320. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
  321. }
  322. static void bcm43xx_macfilter_clear(struct bcm43xx_private *bcm,
  323. u16 offset)
  324. {
  325. const u8 zero_addr[ETH_ALEN] = { 0 };
  326. bcm43xx_macfilter_set(bcm, offset, zero_addr);
  327. }
  328. static void bcm43xx_write_mac_bssid_templates(struct bcm43xx_private *bcm)
  329. {
  330. const u8 *mac = (const u8 *)(bcm->net_dev->dev_addr);
  331. const u8 *bssid = (const u8 *)(bcm->ieee->bssid);
  332. u8 mac_bssid[ETH_ALEN * 2];
  333. int i;
  334. memcpy(mac_bssid, mac, ETH_ALEN);
  335. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  336. /* Write our MAC address and BSSID to template ram */
  337. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
  338. bcm43xx_ram_write(bcm, 0x20 + i, *((u32 *)(mac_bssid + i)));
  339. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
  340. bcm43xx_ram_write(bcm, 0x78 + i, *((u32 *)(mac_bssid + i)));
  341. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
  342. bcm43xx_ram_write(bcm, 0x478 + i, *((u32 *)(mac_bssid + i)));
  343. }
  344. static void bcm43xx_set_slot_time(struct bcm43xx_private *bcm, u16 slot_time)
  345. {
  346. /* slot_time is in usec. */
  347. if (bcm43xx_current_phy(bcm)->type != BCM43xx_PHYTYPE_G)
  348. return;
  349. bcm43xx_write16(bcm, 0x684, 510 + slot_time);
  350. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0010, slot_time);
  351. }
  352. static void bcm43xx_short_slot_timing_enable(struct bcm43xx_private *bcm)
  353. {
  354. bcm43xx_set_slot_time(bcm, 9);
  355. }
  356. static void bcm43xx_short_slot_timing_disable(struct bcm43xx_private *bcm)
  357. {
  358. bcm43xx_set_slot_time(bcm, 20);
  359. }
  360. //FIXME: rename this func?
  361. static void bcm43xx_disassociate(struct bcm43xx_private *bcm)
  362. {
  363. bcm43xx_mac_suspend(bcm);
  364. bcm43xx_macfilter_clear(bcm, BCM43xx_MACFILTER_ASSOC);
  365. bcm43xx_ram_write(bcm, 0x0026, 0x0000);
  366. bcm43xx_ram_write(bcm, 0x0028, 0x0000);
  367. bcm43xx_ram_write(bcm, 0x007E, 0x0000);
  368. bcm43xx_ram_write(bcm, 0x0080, 0x0000);
  369. bcm43xx_ram_write(bcm, 0x047E, 0x0000);
  370. bcm43xx_ram_write(bcm, 0x0480, 0x0000);
  371. if (bcm->current_core->rev < 3) {
  372. bcm43xx_write16(bcm, 0x0610, 0x8000);
  373. bcm43xx_write16(bcm, 0x060E, 0x0000);
  374. } else
  375. bcm43xx_write32(bcm, 0x0188, 0x80000000);
  376. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0004, 0x000003ff);
  377. if (bcm43xx_current_phy(bcm)->type == BCM43xx_PHYTYPE_G &&
  378. ieee80211_is_ofdm_rate(bcm->softmac->txrates.default_rate))
  379. bcm43xx_short_slot_timing_enable(bcm);
  380. bcm43xx_mac_enable(bcm);
  381. }
  382. //FIXME: rename this func?
  383. static void bcm43xx_associate(struct bcm43xx_private *bcm,
  384. const u8 *mac)
  385. {
  386. memcpy(bcm->ieee->bssid, mac, ETH_ALEN);
  387. bcm43xx_mac_suspend(bcm);
  388. bcm43xx_macfilter_set(bcm, BCM43xx_MACFILTER_ASSOC, mac);
  389. bcm43xx_write_mac_bssid_templates(bcm);
  390. bcm43xx_mac_enable(bcm);
  391. }
  392. /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
  393. * Returns the _previously_ enabled IRQ mask.
  394. */
  395. static inline u32 bcm43xx_interrupt_enable(struct bcm43xx_private *bcm, u32 mask)
  396. {
  397. u32 old_mask;
  398. old_mask = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
  399. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK, old_mask | mask);
  400. return old_mask;
  401. }
  402. /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
  403. * Returns the _previously_ enabled IRQ mask.
  404. */
  405. static inline u32 bcm43xx_interrupt_disable(struct bcm43xx_private *bcm, u32 mask)
  406. {
  407. u32 old_mask;
  408. old_mask = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
  409. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
  410. return old_mask;
  411. }
  412. /* Make sure we don't receive more data from the device. */
  413. static int bcm43xx_disable_interrupts_sync(struct bcm43xx_private *bcm, u32 *oldstate)
  414. {
  415. u32 old;
  416. unsigned long flags;
  417. bcm43xx_lock_mmio(bcm, flags);
  418. if (bcm43xx_is_initializing(bcm) || bcm->shutting_down) {
  419. bcm43xx_unlock_mmio(bcm, flags);
  420. return -EBUSY;
  421. }
  422. old = bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  423. tasklet_disable(&bcm->isr_tasklet);
  424. bcm43xx_unlock_mmio(bcm, flags);
  425. if (oldstate)
  426. *oldstate = old;
  427. return 0;
  428. }
  429. static int bcm43xx_read_radioinfo(struct bcm43xx_private *bcm)
  430. {
  431. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  432. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  433. u32 radio_id;
  434. u16 manufact;
  435. u16 version;
  436. u8 revision;
  437. s8 i;
  438. if (bcm->chip_id == 0x4317) {
  439. if (bcm->chip_rev == 0x00)
  440. radio_id = 0x3205017F;
  441. else if (bcm->chip_rev == 0x01)
  442. radio_id = 0x4205017F;
  443. else
  444. radio_id = 0x5205017F;
  445. } else {
  446. bcm43xx_write16(bcm, BCM43xx_MMIO_RADIO_CONTROL, BCM43xx_RADIOCTL_ID);
  447. radio_id = bcm43xx_read16(bcm, BCM43xx_MMIO_RADIO_DATA_HIGH);
  448. radio_id <<= 16;
  449. bcm43xx_write16(bcm, BCM43xx_MMIO_RADIO_CONTROL, BCM43xx_RADIOCTL_ID);
  450. radio_id |= bcm43xx_read16(bcm, BCM43xx_MMIO_RADIO_DATA_LOW);
  451. }
  452. manufact = (radio_id & 0x00000FFF);
  453. version = (radio_id & 0x0FFFF000) >> 12;
  454. revision = (radio_id & 0xF0000000) >> 28;
  455. dprintk(KERN_INFO PFX "Detected Radio: ID: %x (Manuf: %x Ver: %x Rev: %x)\n",
  456. radio_id, manufact, version, revision);
  457. switch (phy->type) {
  458. case BCM43xx_PHYTYPE_A:
  459. if ((version != 0x2060) || (revision != 1) || (manufact != 0x17f))
  460. goto err_unsupported_radio;
  461. break;
  462. case BCM43xx_PHYTYPE_B:
  463. if ((version & 0xFFF0) != 0x2050)
  464. goto err_unsupported_radio;
  465. break;
  466. case BCM43xx_PHYTYPE_G:
  467. if (version != 0x2050)
  468. goto err_unsupported_radio;
  469. break;
  470. }
  471. radio->manufact = manufact;
  472. radio->version = version;
  473. radio->revision = revision;
  474. /* Set default attenuation values. */
  475. radio->baseband_atten = bcm43xx_default_baseband_attenuation(bcm);
  476. radio->radio_atten = bcm43xx_default_radio_attenuation(bcm);
  477. radio->txctl1 = bcm43xx_default_txctl1(bcm);
  478. if (phy->type == BCM43xx_PHYTYPE_A)
  479. radio->txpower_desired = bcm->sprom.maxpower_aphy;
  480. else
  481. radio->txpower_desired = bcm->sprom.maxpower_bgphy;
  482. /* Initialize the in-memory nrssi Lookup Table. */
  483. for (i = 0; i < 64; i++)
  484. radio->nrssi_lt[i] = i;
  485. return 0;
  486. err_unsupported_radio:
  487. printk(KERN_ERR PFX "Unsupported Radio connected to the PHY!\n");
  488. return -ENODEV;
  489. }
  490. static const char * bcm43xx_locale_iso(u8 locale)
  491. {
  492. /* ISO 3166-1 country codes.
  493. * Note that there aren't ISO 3166-1 codes for
  494. * all or locales. (Not all locales are countries)
  495. */
  496. switch (locale) {
  497. case BCM43xx_LOCALE_WORLD:
  498. case BCM43xx_LOCALE_ALL:
  499. return "XX";
  500. case BCM43xx_LOCALE_THAILAND:
  501. return "TH";
  502. case BCM43xx_LOCALE_ISRAEL:
  503. return "IL";
  504. case BCM43xx_LOCALE_JORDAN:
  505. return "JO";
  506. case BCM43xx_LOCALE_CHINA:
  507. return "CN";
  508. case BCM43xx_LOCALE_JAPAN:
  509. case BCM43xx_LOCALE_JAPAN_HIGH:
  510. return "JP";
  511. case BCM43xx_LOCALE_USA_CANADA_ANZ:
  512. case BCM43xx_LOCALE_USA_LOW:
  513. return "US";
  514. case BCM43xx_LOCALE_EUROPE:
  515. return "EU";
  516. case BCM43xx_LOCALE_NONE:
  517. return " ";
  518. }
  519. assert(0);
  520. return " ";
  521. }
  522. static const char * bcm43xx_locale_string(u8 locale)
  523. {
  524. switch (locale) {
  525. case BCM43xx_LOCALE_WORLD:
  526. return "World";
  527. case BCM43xx_LOCALE_THAILAND:
  528. return "Thailand";
  529. case BCM43xx_LOCALE_ISRAEL:
  530. return "Israel";
  531. case BCM43xx_LOCALE_JORDAN:
  532. return "Jordan";
  533. case BCM43xx_LOCALE_CHINA:
  534. return "China";
  535. case BCM43xx_LOCALE_JAPAN:
  536. return "Japan";
  537. case BCM43xx_LOCALE_USA_CANADA_ANZ:
  538. return "USA/Canada/ANZ";
  539. case BCM43xx_LOCALE_EUROPE:
  540. return "Europe";
  541. case BCM43xx_LOCALE_USA_LOW:
  542. return "USAlow";
  543. case BCM43xx_LOCALE_JAPAN_HIGH:
  544. return "JapanHigh";
  545. case BCM43xx_LOCALE_ALL:
  546. return "All";
  547. case BCM43xx_LOCALE_NONE:
  548. return "None";
  549. }
  550. assert(0);
  551. return "";
  552. }
  553. static inline u8 bcm43xx_crc8(u8 crc, u8 data)
  554. {
  555. static const u8 t[] = {
  556. 0x00, 0xF7, 0xB9, 0x4E, 0x25, 0xD2, 0x9C, 0x6B,
  557. 0x4A, 0xBD, 0xF3, 0x04, 0x6F, 0x98, 0xD6, 0x21,
  558. 0x94, 0x63, 0x2D, 0xDA, 0xB1, 0x46, 0x08, 0xFF,
  559. 0xDE, 0x29, 0x67, 0x90, 0xFB, 0x0C, 0x42, 0xB5,
  560. 0x7F, 0x88, 0xC6, 0x31, 0x5A, 0xAD, 0xE3, 0x14,
  561. 0x35, 0xC2, 0x8C, 0x7B, 0x10, 0xE7, 0xA9, 0x5E,
  562. 0xEB, 0x1C, 0x52, 0xA5, 0xCE, 0x39, 0x77, 0x80,
  563. 0xA1, 0x56, 0x18, 0xEF, 0x84, 0x73, 0x3D, 0xCA,
  564. 0xFE, 0x09, 0x47, 0xB0, 0xDB, 0x2C, 0x62, 0x95,
  565. 0xB4, 0x43, 0x0D, 0xFA, 0x91, 0x66, 0x28, 0xDF,
  566. 0x6A, 0x9D, 0xD3, 0x24, 0x4F, 0xB8, 0xF6, 0x01,
  567. 0x20, 0xD7, 0x99, 0x6E, 0x05, 0xF2, 0xBC, 0x4B,
  568. 0x81, 0x76, 0x38, 0xCF, 0xA4, 0x53, 0x1D, 0xEA,
  569. 0xCB, 0x3C, 0x72, 0x85, 0xEE, 0x19, 0x57, 0xA0,
  570. 0x15, 0xE2, 0xAC, 0x5B, 0x30, 0xC7, 0x89, 0x7E,
  571. 0x5F, 0xA8, 0xE6, 0x11, 0x7A, 0x8D, 0xC3, 0x34,
  572. 0xAB, 0x5C, 0x12, 0xE5, 0x8E, 0x79, 0x37, 0xC0,
  573. 0xE1, 0x16, 0x58, 0xAF, 0xC4, 0x33, 0x7D, 0x8A,
  574. 0x3F, 0xC8, 0x86, 0x71, 0x1A, 0xED, 0xA3, 0x54,
  575. 0x75, 0x82, 0xCC, 0x3B, 0x50, 0xA7, 0xE9, 0x1E,
  576. 0xD4, 0x23, 0x6D, 0x9A, 0xF1, 0x06, 0x48, 0xBF,
  577. 0x9E, 0x69, 0x27, 0xD0, 0xBB, 0x4C, 0x02, 0xF5,
  578. 0x40, 0xB7, 0xF9, 0x0E, 0x65, 0x92, 0xDC, 0x2B,
  579. 0x0A, 0xFD, 0xB3, 0x44, 0x2F, 0xD8, 0x96, 0x61,
  580. 0x55, 0xA2, 0xEC, 0x1B, 0x70, 0x87, 0xC9, 0x3E,
  581. 0x1F, 0xE8, 0xA6, 0x51, 0x3A, 0xCD, 0x83, 0x74,
  582. 0xC1, 0x36, 0x78, 0x8F, 0xE4, 0x13, 0x5D, 0xAA,
  583. 0x8B, 0x7C, 0x32, 0xC5, 0xAE, 0x59, 0x17, 0xE0,
  584. 0x2A, 0xDD, 0x93, 0x64, 0x0F, 0xF8, 0xB6, 0x41,
  585. 0x60, 0x97, 0xD9, 0x2E, 0x45, 0xB2, 0xFC, 0x0B,
  586. 0xBE, 0x49, 0x07, 0xF0, 0x9B, 0x6C, 0x22, 0xD5,
  587. 0xF4, 0x03, 0x4D, 0xBA, 0xD1, 0x26, 0x68, 0x9F,
  588. };
  589. return t[crc ^ data];
  590. }
  591. static u8 bcm43xx_sprom_crc(const u16 *sprom)
  592. {
  593. int word;
  594. u8 crc = 0xFF;
  595. for (word = 0; word < BCM43xx_SPROM_SIZE - 1; word++) {
  596. crc = bcm43xx_crc8(crc, sprom[word] & 0x00FF);
  597. crc = bcm43xx_crc8(crc, (sprom[word] & 0xFF00) >> 8);
  598. }
  599. crc = bcm43xx_crc8(crc, sprom[BCM43xx_SPROM_VERSION] & 0x00FF);
  600. crc ^= 0xFF;
  601. return crc;
  602. }
  603. int bcm43xx_sprom_read(struct bcm43xx_private *bcm, u16 *sprom)
  604. {
  605. int i;
  606. u8 crc, expected_crc;
  607. for (i = 0; i < BCM43xx_SPROM_SIZE; i++)
  608. sprom[i] = bcm43xx_read16(bcm, BCM43xx_SPROM_BASE + (i * 2));
  609. /* CRC-8 check. */
  610. crc = bcm43xx_sprom_crc(sprom);
  611. expected_crc = (sprom[BCM43xx_SPROM_VERSION] & 0xFF00) >> 8;
  612. if (crc != expected_crc) {
  613. printk(KERN_WARNING PFX "WARNING: Invalid SPROM checksum "
  614. "(0x%02X, expected: 0x%02X)\n",
  615. crc, expected_crc);
  616. return -EINVAL;
  617. }
  618. return 0;
  619. }
  620. int bcm43xx_sprom_write(struct bcm43xx_private *bcm, const u16 *sprom)
  621. {
  622. int i, err;
  623. u8 crc, expected_crc;
  624. u32 spromctl;
  625. /* CRC-8 validation of the input data. */
  626. crc = bcm43xx_sprom_crc(sprom);
  627. expected_crc = (sprom[BCM43xx_SPROM_VERSION] & 0xFF00) >> 8;
  628. if (crc != expected_crc) {
  629. printk(KERN_ERR PFX "SPROM input data: Invalid CRC\n");
  630. return -EINVAL;
  631. }
  632. printk(KERN_INFO PFX "Writing SPROM. Do NOT turn off the power! Please stand by...\n");
  633. err = bcm43xx_pci_read_config32(bcm, BCM43xx_PCICFG_SPROMCTL, &spromctl);
  634. if (err)
  635. goto err_ctlreg;
  636. spromctl |= 0x10; /* SPROM WRITE enable. */
  637. bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_SPROMCTL, spromctl);
  638. if (err)
  639. goto err_ctlreg;
  640. /* We must burn lots of CPU cycles here, but that does not
  641. * really matter as one does not write the SPROM every other minute...
  642. */
  643. printk(KERN_INFO PFX "[ 0%%");
  644. mdelay(500);
  645. for (i = 0; i < BCM43xx_SPROM_SIZE; i++) {
  646. if (i == 16)
  647. printk("25%%");
  648. else if (i == 32)
  649. printk("50%%");
  650. else if (i == 48)
  651. printk("75%%");
  652. else if (i % 2)
  653. printk(".");
  654. bcm43xx_write16(bcm, BCM43xx_SPROM_BASE + (i * 2), sprom[i]);
  655. mmiowb();
  656. mdelay(20);
  657. }
  658. spromctl &= ~0x10; /* SPROM WRITE enable. */
  659. bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_SPROMCTL, spromctl);
  660. if (err)
  661. goto err_ctlreg;
  662. mdelay(500);
  663. printk("100%% ]\n");
  664. printk(KERN_INFO PFX "SPROM written.\n");
  665. bcm43xx_controller_restart(bcm, "SPROM update");
  666. return 0;
  667. err_ctlreg:
  668. printk(KERN_ERR PFX "Could not access SPROM control register.\n");
  669. return -ENODEV;
  670. }
  671. static int bcm43xx_sprom_extract(struct bcm43xx_private *bcm)
  672. {
  673. u16 value;
  674. u16 *sprom;
  675. #ifdef CONFIG_BCM947XX
  676. char *c;
  677. #endif
  678. sprom = kzalloc(BCM43xx_SPROM_SIZE * sizeof(u16),
  679. GFP_KERNEL);
  680. if (!sprom) {
  681. printk(KERN_ERR PFX "sprom_extract OOM\n");
  682. return -ENOMEM;
  683. }
  684. #ifdef CONFIG_BCM947XX
  685. sprom[BCM43xx_SPROM_BOARDFLAGS2] = atoi(nvram_get("boardflags2"));
  686. sprom[BCM43xx_SPROM_BOARDFLAGS] = atoi(nvram_get("boardflags"));
  687. if ((c = nvram_get("il0macaddr")) != NULL)
  688. e_aton(c, (char *) &(sprom[BCM43xx_SPROM_IL0MACADDR]));
  689. if ((c = nvram_get("et1macaddr")) != NULL)
  690. e_aton(c, (char *) &(sprom[BCM43xx_SPROM_ET1MACADDR]));
  691. sprom[BCM43xx_SPROM_PA0B0] = atoi(nvram_get("pa0b0"));
  692. sprom[BCM43xx_SPROM_PA0B1] = atoi(nvram_get("pa0b1"));
  693. sprom[BCM43xx_SPROM_PA0B2] = atoi(nvram_get("pa0b2"));
  694. sprom[BCM43xx_SPROM_PA1B0] = atoi(nvram_get("pa1b0"));
  695. sprom[BCM43xx_SPROM_PA1B1] = atoi(nvram_get("pa1b1"));
  696. sprom[BCM43xx_SPROM_PA1B2] = atoi(nvram_get("pa1b2"));
  697. sprom[BCM43xx_SPROM_BOARDREV] = atoi(nvram_get("boardrev"));
  698. #else
  699. bcm43xx_sprom_read(bcm, sprom);
  700. #endif
  701. /* boardflags2 */
  702. value = sprom[BCM43xx_SPROM_BOARDFLAGS2];
  703. bcm->sprom.boardflags2 = value;
  704. /* il0macaddr */
  705. value = sprom[BCM43xx_SPROM_IL0MACADDR + 0];
  706. *(((u16 *)bcm->sprom.il0macaddr) + 0) = cpu_to_be16(value);
  707. value = sprom[BCM43xx_SPROM_IL0MACADDR + 1];
  708. *(((u16 *)bcm->sprom.il0macaddr) + 1) = cpu_to_be16(value);
  709. value = sprom[BCM43xx_SPROM_IL0MACADDR + 2];
  710. *(((u16 *)bcm->sprom.il0macaddr) + 2) = cpu_to_be16(value);
  711. /* et0macaddr */
  712. value = sprom[BCM43xx_SPROM_ET0MACADDR + 0];
  713. *(((u16 *)bcm->sprom.et0macaddr) + 0) = cpu_to_be16(value);
  714. value = sprom[BCM43xx_SPROM_ET0MACADDR + 1];
  715. *(((u16 *)bcm->sprom.et0macaddr) + 1) = cpu_to_be16(value);
  716. value = sprom[BCM43xx_SPROM_ET0MACADDR + 2];
  717. *(((u16 *)bcm->sprom.et0macaddr) + 2) = cpu_to_be16(value);
  718. /* et1macaddr */
  719. value = sprom[BCM43xx_SPROM_ET1MACADDR + 0];
  720. *(((u16 *)bcm->sprom.et1macaddr) + 0) = cpu_to_be16(value);
  721. value = sprom[BCM43xx_SPROM_ET1MACADDR + 1];
  722. *(((u16 *)bcm->sprom.et1macaddr) + 1) = cpu_to_be16(value);
  723. value = sprom[BCM43xx_SPROM_ET1MACADDR + 2];
  724. *(((u16 *)bcm->sprom.et1macaddr) + 2) = cpu_to_be16(value);
  725. /* ethernet phy settings */
  726. value = sprom[BCM43xx_SPROM_ETHPHY];
  727. bcm->sprom.et0phyaddr = (value & 0x001F);
  728. bcm->sprom.et1phyaddr = (value & 0x03E0) >> 5;
  729. bcm->sprom.et0mdcport = (value & (1 << 14)) >> 14;
  730. bcm->sprom.et1mdcport = (value & (1 << 15)) >> 15;
  731. /* boardrev, antennas, locale */
  732. value = sprom[BCM43xx_SPROM_BOARDREV];
  733. bcm->sprom.boardrev = (value & 0x00FF);
  734. bcm->sprom.locale = (value & 0x0F00) >> 8;
  735. bcm->sprom.antennas_aphy = (value & 0x3000) >> 12;
  736. bcm->sprom.antennas_bgphy = (value & 0xC000) >> 14;
  737. if (modparam_locale != -1) {
  738. if (modparam_locale >= 0 && modparam_locale <= 11) {
  739. bcm->sprom.locale = modparam_locale;
  740. printk(KERN_WARNING PFX "Operating with modified "
  741. "LocaleCode %u (%s)\n",
  742. bcm->sprom.locale,
  743. bcm43xx_locale_string(bcm->sprom.locale));
  744. } else {
  745. printk(KERN_WARNING PFX "Module parameter \"locale\" "
  746. "invalid value. (0 - 11)\n");
  747. }
  748. }
  749. /* pa0b* */
  750. value = sprom[BCM43xx_SPROM_PA0B0];
  751. bcm->sprom.pa0b0 = value;
  752. value = sprom[BCM43xx_SPROM_PA0B1];
  753. bcm->sprom.pa0b1 = value;
  754. value = sprom[BCM43xx_SPROM_PA0B2];
  755. bcm->sprom.pa0b2 = value;
  756. /* wl0gpio* */
  757. value = sprom[BCM43xx_SPROM_WL0GPIO0];
  758. if (value == 0x0000)
  759. value = 0xFFFF;
  760. bcm->sprom.wl0gpio0 = value & 0x00FF;
  761. bcm->sprom.wl0gpio1 = (value & 0xFF00) >> 8;
  762. value = sprom[BCM43xx_SPROM_WL0GPIO2];
  763. if (value == 0x0000)
  764. value = 0xFFFF;
  765. bcm->sprom.wl0gpio2 = value & 0x00FF;
  766. bcm->sprom.wl0gpio3 = (value & 0xFF00) >> 8;
  767. /* maxpower */
  768. value = sprom[BCM43xx_SPROM_MAXPWR];
  769. bcm->sprom.maxpower_aphy = (value & 0xFF00) >> 8;
  770. bcm->sprom.maxpower_bgphy = value & 0x00FF;
  771. /* pa1b* */
  772. value = sprom[BCM43xx_SPROM_PA1B0];
  773. bcm->sprom.pa1b0 = value;
  774. value = sprom[BCM43xx_SPROM_PA1B1];
  775. bcm->sprom.pa1b1 = value;
  776. value = sprom[BCM43xx_SPROM_PA1B2];
  777. bcm->sprom.pa1b2 = value;
  778. /* idle tssi target */
  779. value = sprom[BCM43xx_SPROM_IDL_TSSI_TGT];
  780. bcm->sprom.idle_tssi_tgt_aphy = value & 0x00FF;
  781. bcm->sprom.idle_tssi_tgt_bgphy = (value & 0xFF00) >> 8;
  782. /* boardflags */
  783. value = sprom[BCM43xx_SPROM_BOARDFLAGS];
  784. if (value == 0xFFFF)
  785. value = 0x0000;
  786. bcm->sprom.boardflags = value;
  787. /* boardflags workarounds */
  788. if (bcm->board_vendor == PCI_VENDOR_ID_DELL &&
  789. bcm->chip_id == 0x4301 &&
  790. bcm->board_revision == 0x74)
  791. bcm->sprom.boardflags |= BCM43xx_BFL_BTCOEXIST;
  792. if (bcm->board_vendor == PCI_VENDOR_ID_APPLE &&
  793. bcm->board_type == 0x4E &&
  794. bcm->board_revision > 0x40)
  795. bcm->sprom.boardflags |= BCM43xx_BFL_PACTRL;
  796. /* antenna gain */
  797. value = sprom[BCM43xx_SPROM_ANTENNA_GAIN];
  798. if (value == 0x0000 || value == 0xFFFF)
  799. value = 0x0202;
  800. /* convert values to Q5.2 */
  801. bcm->sprom.antennagain_aphy = ((value & 0xFF00) >> 8) * 4;
  802. bcm->sprom.antennagain_bgphy = (value & 0x00FF) * 4;
  803. kfree(sprom);
  804. return 0;
  805. }
  806. static void bcm43xx_geo_init(struct bcm43xx_private *bcm)
  807. {
  808. struct ieee80211_geo geo;
  809. struct ieee80211_channel *chan;
  810. int have_a = 0, have_bg = 0;
  811. int i;
  812. u8 channel;
  813. struct bcm43xx_phyinfo *phy;
  814. const char *iso_country;
  815. memset(&geo, 0, sizeof(geo));
  816. for (i = 0; i < bcm->nr_80211_available; i++) {
  817. phy = &(bcm->core_80211_ext[i].phy);
  818. switch (phy->type) {
  819. case BCM43xx_PHYTYPE_B:
  820. case BCM43xx_PHYTYPE_G:
  821. have_bg = 1;
  822. break;
  823. case BCM43xx_PHYTYPE_A:
  824. have_a = 1;
  825. break;
  826. default:
  827. assert(0);
  828. }
  829. }
  830. iso_country = bcm43xx_locale_iso(bcm->sprom.locale);
  831. if (have_a) {
  832. for (i = 0, channel = 0; channel < 201; channel++) {
  833. chan = &geo.a[i++];
  834. chan->freq = bcm43xx_channel_to_freq_a(channel);
  835. chan->channel = channel;
  836. }
  837. geo.a_channels = i;
  838. }
  839. if (have_bg) {
  840. for (i = 0, channel = 1; channel < 15; channel++) {
  841. chan = &geo.bg[i++];
  842. chan->freq = bcm43xx_channel_to_freq_bg(channel);
  843. chan->channel = channel;
  844. }
  845. geo.bg_channels = i;
  846. }
  847. memcpy(geo.name, iso_country, 2);
  848. if (0 /*TODO: Outdoor use only */)
  849. geo.name[2] = 'O';
  850. else if (0 /*TODO: Indoor use only */)
  851. geo.name[2] = 'I';
  852. else
  853. geo.name[2] = ' ';
  854. geo.name[3] = '\0';
  855. ieee80211_set_geo(bcm->ieee, &geo);
  856. }
  857. /* DummyTransmission function, as documented on
  858. * http://bcm-specs.sipsolutions.net/DummyTransmission
  859. */
  860. void bcm43xx_dummy_transmission(struct bcm43xx_private *bcm)
  861. {
  862. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  863. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  864. unsigned int i, max_loop;
  865. u16 value = 0;
  866. u32 buffer[5] = {
  867. 0x00000000,
  868. 0x0000D400,
  869. 0x00000000,
  870. 0x00000001,
  871. 0x00000000,
  872. };
  873. switch (phy->type) {
  874. case BCM43xx_PHYTYPE_A:
  875. max_loop = 0x1E;
  876. buffer[0] = 0xCC010200;
  877. break;
  878. case BCM43xx_PHYTYPE_B:
  879. case BCM43xx_PHYTYPE_G:
  880. max_loop = 0xFA;
  881. buffer[0] = 0x6E840B00;
  882. break;
  883. default:
  884. assert(0);
  885. return;
  886. }
  887. for (i = 0; i < 5; i++)
  888. bcm43xx_ram_write(bcm, i * 4, buffer[i]);
  889. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD); /* dummy read */
  890. bcm43xx_write16(bcm, 0x0568, 0x0000);
  891. bcm43xx_write16(bcm, 0x07C0, 0x0000);
  892. bcm43xx_write16(bcm, 0x050C, ((phy->type == BCM43xx_PHYTYPE_A) ? 1 : 0));
  893. bcm43xx_write16(bcm, 0x0508, 0x0000);
  894. bcm43xx_write16(bcm, 0x050A, 0x0000);
  895. bcm43xx_write16(bcm, 0x054C, 0x0000);
  896. bcm43xx_write16(bcm, 0x056A, 0x0014);
  897. bcm43xx_write16(bcm, 0x0568, 0x0826);
  898. bcm43xx_write16(bcm, 0x0500, 0x0000);
  899. bcm43xx_write16(bcm, 0x0502, 0x0030);
  900. if (radio->version == 0x2050 && radio->revision <= 0x5)
  901. bcm43xx_radio_write16(bcm, 0x0051, 0x0017);
  902. for (i = 0x00; i < max_loop; i++) {
  903. value = bcm43xx_read16(bcm, 0x050E);
  904. if (value & 0x0080)
  905. break;
  906. udelay(10);
  907. }
  908. for (i = 0x00; i < 0x0A; i++) {
  909. value = bcm43xx_read16(bcm, 0x050E);
  910. if (value & 0x0400)
  911. break;
  912. udelay(10);
  913. }
  914. for (i = 0x00; i < 0x0A; i++) {
  915. value = bcm43xx_read16(bcm, 0x0690);
  916. if (!(value & 0x0100))
  917. break;
  918. udelay(10);
  919. }
  920. if (radio->version == 0x2050 && radio->revision <= 0x5)
  921. bcm43xx_radio_write16(bcm, 0x0051, 0x0037);
  922. }
  923. static void key_write(struct bcm43xx_private *bcm,
  924. u8 index, u8 algorithm, const u16 *key)
  925. {
  926. unsigned int i, basic_wep = 0;
  927. u32 offset;
  928. u16 value;
  929. /* Write associated key information */
  930. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x100 + (index * 2),
  931. ((index << 4) | (algorithm & 0x0F)));
  932. /* The first 4 WEP keys need extra love */
  933. if (((algorithm == BCM43xx_SEC_ALGO_WEP) ||
  934. (algorithm == BCM43xx_SEC_ALGO_WEP104)) && (index < 4))
  935. basic_wep = 1;
  936. /* Write key payload, 8 little endian words */
  937. offset = bcm->security_offset + (index * BCM43xx_SEC_KEYSIZE);
  938. for (i = 0; i < (BCM43xx_SEC_KEYSIZE / sizeof(u16)); i++) {
  939. value = cpu_to_le16(key[i]);
  940. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  941. offset + (i * 2), value);
  942. if (!basic_wep)
  943. continue;
  944. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  945. offset + (i * 2) + 4 * BCM43xx_SEC_KEYSIZE,
  946. value);
  947. }
  948. }
  949. static void keymac_write(struct bcm43xx_private *bcm,
  950. u8 index, const u32 *addr)
  951. {
  952. /* for keys 0-3 there is no associated mac address */
  953. if (index < 4)
  954. return;
  955. index -= 4;
  956. if (bcm->current_core->rev >= 5) {
  957. bcm43xx_shm_write32(bcm,
  958. BCM43xx_SHM_HWMAC,
  959. index * 2,
  960. cpu_to_be32(*addr));
  961. bcm43xx_shm_write16(bcm,
  962. BCM43xx_SHM_HWMAC,
  963. (index * 2) + 1,
  964. cpu_to_be16(*((u16 *)(addr + 1))));
  965. } else {
  966. if (index < 8) {
  967. TODO(); /* Put them in the macaddress filter */
  968. } else {
  969. TODO();
  970. /* Put them BCM43xx_SHM_SHARED, stating index 0x0120.
  971. Keep in mind to update the count of keymacs in 0x003E as well! */
  972. }
  973. }
  974. }
  975. static int bcm43xx_key_write(struct bcm43xx_private *bcm,
  976. u8 index, u8 algorithm,
  977. const u8 *_key, int key_len,
  978. const u8 *mac_addr)
  979. {
  980. u8 key[BCM43xx_SEC_KEYSIZE] = { 0 };
  981. if (index >= ARRAY_SIZE(bcm->key))
  982. return -EINVAL;
  983. if (key_len > ARRAY_SIZE(key))
  984. return -EINVAL;
  985. if (algorithm < 1 || algorithm > 5)
  986. return -EINVAL;
  987. memcpy(key, _key, key_len);
  988. key_write(bcm, index, algorithm, (const u16 *)key);
  989. keymac_write(bcm, index, (const u32 *)mac_addr);
  990. bcm->key[index].algorithm = algorithm;
  991. return 0;
  992. }
  993. static void bcm43xx_clear_keys(struct bcm43xx_private *bcm)
  994. {
  995. static const u32 zero_mac[2] = { 0 };
  996. unsigned int i,j, nr_keys = 54;
  997. u16 offset;
  998. if (bcm->current_core->rev < 5)
  999. nr_keys = 16;
  1000. assert(nr_keys <= ARRAY_SIZE(bcm->key));
  1001. for (i = 0; i < nr_keys; i++) {
  1002. bcm->key[i].enabled = 0;
  1003. /* returns for i < 4 immediately */
  1004. keymac_write(bcm, i, zero_mac);
  1005. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  1006. 0x100 + (i * 2), 0x0000);
  1007. for (j = 0; j < 8; j++) {
  1008. offset = bcm->security_offset + (j * 4) + (i * BCM43xx_SEC_KEYSIZE);
  1009. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  1010. offset, 0x0000);
  1011. }
  1012. }
  1013. dprintk(KERN_INFO PFX "Keys cleared\n");
  1014. }
  1015. /* Lowlevel core-switch function. This is only to be used in
  1016. * bcm43xx_switch_core() and bcm43xx_probe_cores()
  1017. */
  1018. static int _switch_core(struct bcm43xx_private *bcm, int core)
  1019. {
  1020. int err;
  1021. int attempts = 0;
  1022. u32 current_core;
  1023. assert(core >= 0);
  1024. while (1) {
  1025. err = bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_ACTIVE_CORE,
  1026. (core * 0x1000) + 0x18000000);
  1027. if (unlikely(err))
  1028. goto error;
  1029. err = bcm43xx_pci_read_config32(bcm, BCM43xx_PCICFG_ACTIVE_CORE,
  1030. &current_core);
  1031. if (unlikely(err))
  1032. goto error;
  1033. current_core = (current_core - 0x18000000) / 0x1000;
  1034. if (current_core == core)
  1035. break;
  1036. if (unlikely(attempts++ > BCM43xx_SWITCH_CORE_MAX_RETRIES))
  1037. goto error;
  1038. udelay(10);
  1039. }
  1040. #ifdef CONFIG_BCM947XX
  1041. if (bcm->pci_dev->bus->number == 0)
  1042. bcm->current_core_offset = 0x1000 * core;
  1043. else
  1044. bcm->current_core_offset = 0;
  1045. #endif
  1046. return 0;
  1047. error:
  1048. printk(KERN_ERR PFX "Failed to switch to core %d\n", core);
  1049. return -ENODEV;
  1050. }
  1051. int bcm43xx_switch_core(struct bcm43xx_private *bcm, struct bcm43xx_coreinfo *new_core)
  1052. {
  1053. int err;
  1054. if (unlikely(!new_core))
  1055. return 0;
  1056. if (!new_core->available)
  1057. return -ENODEV;
  1058. if (bcm->current_core == new_core)
  1059. return 0;
  1060. err = _switch_core(bcm, new_core->index);
  1061. if (unlikely(err))
  1062. goto out;
  1063. bcm->current_core = new_core;
  1064. bcm->current_80211_core_idx = -1;
  1065. if (new_core->id == BCM43xx_COREID_80211)
  1066. bcm->current_80211_core_idx = (int)(new_core - &(bcm->core_80211[0]));
  1067. out:
  1068. return err;
  1069. }
  1070. static int bcm43xx_core_enabled(struct bcm43xx_private *bcm)
  1071. {
  1072. u32 value;
  1073. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1074. value &= BCM43xx_SBTMSTATELOW_CLOCK | BCM43xx_SBTMSTATELOW_RESET
  1075. | BCM43xx_SBTMSTATELOW_REJECT;
  1076. return (value == BCM43xx_SBTMSTATELOW_CLOCK);
  1077. }
  1078. /* disable current core */
  1079. static int bcm43xx_core_disable(struct bcm43xx_private *bcm, u32 core_flags)
  1080. {
  1081. u32 sbtmstatelow;
  1082. u32 sbtmstatehigh;
  1083. int i;
  1084. /* fetch sbtmstatelow from core information registers */
  1085. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1086. /* core is already in reset */
  1087. if (sbtmstatelow & BCM43xx_SBTMSTATELOW_RESET)
  1088. goto out;
  1089. if (sbtmstatelow & BCM43xx_SBTMSTATELOW_CLOCK) {
  1090. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
  1091. BCM43xx_SBTMSTATELOW_REJECT;
  1092. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1093. for (i = 0; i < 1000; i++) {
  1094. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1095. if (sbtmstatelow & BCM43xx_SBTMSTATELOW_REJECT) {
  1096. i = -1;
  1097. break;
  1098. }
  1099. udelay(10);
  1100. }
  1101. if (i != -1) {
  1102. printk(KERN_ERR PFX "Error: core_disable() REJECT timeout!\n");
  1103. return -EBUSY;
  1104. }
  1105. for (i = 0; i < 1000; i++) {
  1106. sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
  1107. if (!(sbtmstatehigh & BCM43xx_SBTMSTATEHIGH_BUSY)) {
  1108. i = -1;
  1109. break;
  1110. }
  1111. udelay(10);
  1112. }
  1113. if (i != -1) {
  1114. printk(KERN_ERR PFX "Error: core_disable() BUSY timeout!\n");
  1115. return -EBUSY;
  1116. }
  1117. sbtmstatelow = BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
  1118. BCM43xx_SBTMSTATELOW_REJECT |
  1119. BCM43xx_SBTMSTATELOW_RESET |
  1120. BCM43xx_SBTMSTATELOW_CLOCK |
  1121. core_flags;
  1122. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1123. udelay(10);
  1124. }
  1125. sbtmstatelow = BCM43xx_SBTMSTATELOW_RESET |
  1126. BCM43xx_SBTMSTATELOW_REJECT |
  1127. core_flags;
  1128. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1129. out:
  1130. bcm->current_core->enabled = 0;
  1131. return 0;
  1132. }
  1133. /* enable (reset) current core */
  1134. static int bcm43xx_core_enable(struct bcm43xx_private *bcm, u32 core_flags)
  1135. {
  1136. u32 sbtmstatelow;
  1137. u32 sbtmstatehigh;
  1138. u32 sbimstate;
  1139. int err;
  1140. err = bcm43xx_core_disable(bcm, core_flags);
  1141. if (err)
  1142. goto out;
  1143. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
  1144. BCM43xx_SBTMSTATELOW_RESET |
  1145. BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
  1146. core_flags;
  1147. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1148. udelay(1);
  1149. sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
  1150. if (sbtmstatehigh & BCM43xx_SBTMSTATEHIGH_SERROR) {
  1151. sbtmstatehigh = 0x00000000;
  1152. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATEHIGH, sbtmstatehigh);
  1153. }
  1154. sbimstate = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMSTATE);
  1155. if (sbimstate & (BCM43xx_SBIMSTATE_IB_ERROR | BCM43xx_SBIMSTATE_TIMEOUT)) {
  1156. sbimstate &= ~(BCM43xx_SBIMSTATE_IB_ERROR | BCM43xx_SBIMSTATE_TIMEOUT);
  1157. bcm43xx_write32(bcm, BCM43xx_CIR_SBIMSTATE, sbimstate);
  1158. }
  1159. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
  1160. BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
  1161. core_flags;
  1162. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1163. udelay(1);
  1164. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK | core_flags;
  1165. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1166. udelay(1);
  1167. bcm->current_core->enabled = 1;
  1168. assert(err == 0);
  1169. out:
  1170. return err;
  1171. }
  1172. /* http://bcm-specs.sipsolutions.net/80211CoreReset */
  1173. void bcm43xx_wireless_core_reset(struct bcm43xx_private *bcm, int connect_phy)
  1174. {
  1175. u32 flags = 0x00040000;
  1176. if ((bcm43xx_core_enabled(bcm)) &&
  1177. !bcm43xx_using_pio(bcm)) {
  1178. //FIXME: Do we _really_ want #ifndef CONFIG_BCM947XX here?
  1179. #ifndef CONFIG_BCM947XX
  1180. /* reset all used DMA controllers. */
  1181. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA1_BASE);
  1182. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA2_BASE);
  1183. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA3_BASE);
  1184. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA4_BASE);
  1185. bcm43xx_dmacontroller_rx_reset(bcm, BCM43xx_MMIO_DMA1_BASE);
  1186. if (bcm->current_core->rev < 5)
  1187. bcm43xx_dmacontroller_rx_reset(bcm, BCM43xx_MMIO_DMA4_BASE);
  1188. #endif
  1189. }
  1190. if (bcm->shutting_down) {
  1191. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1192. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1193. & ~(BCM43xx_SBF_MAC_ENABLED | 0x00000002));
  1194. } else {
  1195. if (connect_phy)
  1196. flags |= 0x20000000;
  1197. bcm43xx_phy_connect(bcm, connect_phy);
  1198. bcm43xx_core_enable(bcm, flags);
  1199. bcm43xx_write16(bcm, 0x03E6, 0x0000);
  1200. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1201. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1202. | BCM43xx_SBF_400);
  1203. }
  1204. }
  1205. static void bcm43xx_wireless_core_disable(struct bcm43xx_private *bcm)
  1206. {
  1207. bcm43xx_radio_turn_off(bcm);
  1208. bcm43xx_write16(bcm, 0x03E6, 0x00F4);
  1209. bcm43xx_core_disable(bcm, 0);
  1210. }
  1211. /* Mark the current 80211 core inactive.
  1212. * "active_80211_core" is the other 80211 core, which is used.
  1213. */
  1214. static int bcm43xx_wireless_core_mark_inactive(struct bcm43xx_private *bcm,
  1215. struct bcm43xx_coreinfo *active_80211_core)
  1216. {
  1217. u32 sbtmstatelow;
  1218. struct bcm43xx_coreinfo *old_core;
  1219. int err = 0;
  1220. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  1221. bcm43xx_radio_turn_off(bcm);
  1222. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1223. sbtmstatelow &= ~0x200a0000;
  1224. sbtmstatelow |= 0xa0000;
  1225. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1226. udelay(1);
  1227. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1228. sbtmstatelow &= ~0xa0000;
  1229. sbtmstatelow |= 0x80000;
  1230. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1231. udelay(1);
  1232. if (bcm43xx_current_phy(bcm)->type == BCM43xx_PHYTYPE_G) {
  1233. old_core = bcm->current_core;
  1234. err = bcm43xx_switch_core(bcm, active_80211_core);
  1235. if (err)
  1236. goto out;
  1237. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1238. sbtmstatelow &= ~0x20000000;
  1239. sbtmstatelow |= 0x20000000;
  1240. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1241. err = bcm43xx_switch_core(bcm, old_core);
  1242. }
  1243. out:
  1244. return err;
  1245. }
  1246. static void handle_irq_transmit_status(struct bcm43xx_private *bcm)
  1247. {
  1248. u32 v0, v1;
  1249. u16 tmp;
  1250. struct bcm43xx_xmitstatus stat;
  1251. while (1) {
  1252. v0 = bcm43xx_read32(bcm, BCM43xx_MMIO_XMITSTAT_0);
  1253. if (!v0)
  1254. break;
  1255. v1 = bcm43xx_read32(bcm, BCM43xx_MMIO_XMITSTAT_1);
  1256. stat.cookie = (v0 >> 16) & 0x0000FFFF;
  1257. tmp = (u16)((v0 & 0xFFF0) | ((v0 & 0xF) >> 1));
  1258. stat.flags = tmp & 0xFF;
  1259. stat.cnt1 = (tmp & 0x0F00) >> 8;
  1260. stat.cnt2 = (tmp & 0xF000) >> 12;
  1261. stat.seq = (u16)(v1 & 0xFFFF);
  1262. stat.unknown = (u16)((v1 >> 16) & 0xFF);
  1263. bcm43xx_debugfs_log_txstat(bcm, &stat);
  1264. if (stat.flags & BCM43xx_TXSTAT_FLAG_IGNORE)
  1265. continue;
  1266. if (!(stat.flags & BCM43xx_TXSTAT_FLAG_ACK)) {
  1267. //TODO: packet was not acked (was lost)
  1268. }
  1269. //TODO: There are more (unknown) flags to test. see bcm43xx_main.h
  1270. if (bcm43xx_using_pio(bcm))
  1271. bcm43xx_pio_handle_xmitstatus(bcm, &stat);
  1272. else
  1273. bcm43xx_dma_handle_xmitstatus(bcm, &stat);
  1274. }
  1275. }
  1276. static void bcm43xx_generate_noise_sample(struct bcm43xx_private *bcm)
  1277. {
  1278. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x408, 0x7F7F);
  1279. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x40A, 0x7F7F);
  1280. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD,
  1281. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD) | (1 << 4));
  1282. assert(bcm->noisecalc.core_at_start == bcm->current_core);
  1283. assert(bcm->noisecalc.channel_at_start == bcm43xx_current_radio(bcm)->channel);
  1284. }
  1285. static void bcm43xx_calculate_link_quality(struct bcm43xx_private *bcm)
  1286. {
  1287. /* Top half of Link Quality calculation. */
  1288. if (bcm->noisecalc.calculation_running)
  1289. return;
  1290. bcm->noisecalc.core_at_start = bcm->current_core;
  1291. bcm->noisecalc.channel_at_start = bcm43xx_current_radio(bcm)->channel;
  1292. bcm->noisecalc.calculation_running = 1;
  1293. bcm->noisecalc.nr_samples = 0;
  1294. bcm43xx_generate_noise_sample(bcm);
  1295. }
  1296. static void handle_irq_noise(struct bcm43xx_private *bcm)
  1297. {
  1298. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  1299. u16 tmp;
  1300. u8 noise[4];
  1301. u8 i, j;
  1302. s32 average;
  1303. /* Bottom half of Link Quality calculation. */
  1304. assert(bcm->noisecalc.calculation_running);
  1305. if (bcm->noisecalc.core_at_start != bcm->current_core ||
  1306. bcm->noisecalc.channel_at_start != radio->channel)
  1307. goto drop_calculation;
  1308. tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x408);
  1309. noise[0] = (tmp & 0x00FF);
  1310. noise[1] = (tmp & 0xFF00) >> 8;
  1311. tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x40A);
  1312. noise[2] = (tmp & 0x00FF);
  1313. noise[3] = (tmp & 0xFF00) >> 8;
  1314. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1315. noise[2] == 0x7F || noise[3] == 0x7F)
  1316. goto generate_new;
  1317. /* Get the noise samples. */
  1318. assert(bcm->noisecalc.nr_samples <= 8);
  1319. i = bcm->noisecalc.nr_samples;
  1320. noise[0] = limit_value(noise[0], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1321. noise[1] = limit_value(noise[1], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1322. noise[2] = limit_value(noise[2], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1323. noise[3] = limit_value(noise[3], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1324. bcm->noisecalc.samples[i][0] = radio->nrssi_lt[noise[0]];
  1325. bcm->noisecalc.samples[i][1] = radio->nrssi_lt[noise[1]];
  1326. bcm->noisecalc.samples[i][2] = radio->nrssi_lt[noise[2]];
  1327. bcm->noisecalc.samples[i][3] = radio->nrssi_lt[noise[3]];
  1328. bcm->noisecalc.nr_samples++;
  1329. if (bcm->noisecalc.nr_samples == 8) {
  1330. /* Calculate the Link Quality by the noise samples. */
  1331. average = 0;
  1332. for (i = 0; i < 8; i++) {
  1333. for (j = 0; j < 4; j++)
  1334. average += bcm->noisecalc.samples[i][j];
  1335. }
  1336. average /= (8 * 4);
  1337. average *= 125;
  1338. average += 64;
  1339. average /= 128;
  1340. tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x40C);
  1341. tmp = (tmp / 128) & 0x1F;
  1342. if (tmp >= 8)
  1343. average += 2;
  1344. else
  1345. average -= 25;
  1346. if (tmp == 8)
  1347. average -= 72;
  1348. else
  1349. average -= 48;
  1350. /* FIXME: This is wrong, but people want fancy stats. well... */
  1351. bcm->stats.noise = average;
  1352. if (average > -65)
  1353. bcm->stats.link_quality = 0;
  1354. else if (average > -75)
  1355. bcm->stats.link_quality = 1;
  1356. else if (average > -85)
  1357. bcm->stats.link_quality = 2;
  1358. else
  1359. bcm->stats.link_quality = 3;
  1360. // dprintk(KERN_INFO PFX "Link Quality: %u (avg was %d)\n", bcm->stats.link_quality, average);
  1361. drop_calculation:
  1362. bcm->noisecalc.calculation_running = 0;
  1363. return;
  1364. }
  1365. generate_new:
  1366. bcm43xx_generate_noise_sample(bcm);
  1367. }
  1368. static void handle_irq_ps(struct bcm43xx_private *bcm)
  1369. {
  1370. if (bcm->ieee->iw_mode == IW_MODE_MASTER) {
  1371. ///TODO: PS TBTT
  1372. } else {
  1373. if (1/*FIXME: the last PSpoll frame was sent successfully */)
  1374. bcm43xx_power_saving_ctl_bits(bcm, -1, -1);
  1375. }
  1376. if (bcm->ieee->iw_mode == IW_MODE_ADHOC)
  1377. bcm->reg124_set_0x4 = 1;
  1378. //FIXME else set to false?
  1379. }
  1380. static void handle_irq_reg124(struct bcm43xx_private *bcm)
  1381. {
  1382. if (!bcm->reg124_set_0x4)
  1383. return;
  1384. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD,
  1385. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD)
  1386. | 0x4);
  1387. //FIXME: reset reg124_set_0x4 to false?
  1388. }
  1389. static void handle_irq_pmq(struct bcm43xx_private *bcm)
  1390. {
  1391. u32 tmp;
  1392. //TODO: AP mode.
  1393. while (1) {
  1394. tmp = bcm43xx_read32(bcm, BCM43xx_MMIO_PS_STATUS);
  1395. if (!(tmp & 0x00000008))
  1396. break;
  1397. }
  1398. /* 16bit write is odd, but correct. */
  1399. bcm43xx_write16(bcm, BCM43xx_MMIO_PS_STATUS, 0x0002);
  1400. }
  1401. static void bcm43xx_generate_beacon_template(struct bcm43xx_private *bcm,
  1402. u16 ram_offset, u16 shm_size_offset)
  1403. {
  1404. u32 value;
  1405. u16 size = 0;
  1406. /* Timestamp. */
  1407. //FIXME: assumption: The chip sets the timestamp
  1408. value = 0;
  1409. bcm43xx_ram_write(bcm, ram_offset++, value);
  1410. bcm43xx_ram_write(bcm, ram_offset++, value);
  1411. size += 8;
  1412. /* Beacon Interval / Capability Information */
  1413. value = 0x0000;//FIXME: Which interval?
  1414. value |= (1 << 0) << 16; /* ESS */
  1415. value |= (1 << 2) << 16; /* CF Pollable */ //FIXME?
  1416. value |= (1 << 3) << 16; /* CF Poll Request */ //FIXME?
  1417. if (!bcm->ieee->open_wep)
  1418. value |= (1 << 4) << 16; /* Privacy */
  1419. bcm43xx_ram_write(bcm, ram_offset++, value);
  1420. size += 4;
  1421. /* SSID */
  1422. //TODO
  1423. /* FH Parameter Set */
  1424. //TODO
  1425. /* DS Parameter Set */
  1426. //TODO
  1427. /* CF Parameter Set */
  1428. //TODO
  1429. /* TIM */
  1430. //TODO
  1431. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, shm_size_offset, size);
  1432. }
  1433. static void handle_irq_beacon(struct bcm43xx_private *bcm)
  1434. {
  1435. u32 status;
  1436. bcm->irq_savedstate &= ~BCM43xx_IRQ_BEACON;
  1437. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD);
  1438. if ((status & 0x1) && (status & 0x2)) {
  1439. /* ACK beacon IRQ. */
  1440. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON,
  1441. BCM43xx_IRQ_BEACON);
  1442. bcm->irq_savedstate |= BCM43xx_IRQ_BEACON;
  1443. return;
  1444. }
  1445. if (!(status & 0x1)) {
  1446. bcm43xx_generate_beacon_template(bcm, 0x68, 0x18);
  1447. status |= 0x1;
  1448. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD, status);
  1449. }
  1450. if (!(status & 0x2)) {
  1451. bcm43xx_generate_beacon_template(bcm, 0x468, 0x1A);
  1452. status |= 0x2;
  1453. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD, status);
  1454. }
  1455. }
  1456. /* Interrupt handler bottom-half */
  1457. static void bcm43xx_interrupt_tasklet(struct bcm43xx_private *bcm)
  1458. {
  1459. u32 reason;
  1460. u32 dma_reason[4];
  1461. int activity = 0;
  1462. unsigned long flags;
  1463. #ifdef CONFIG_BCM43XX_DEBUG
  1464. u32 _handled = 0x00000000;
  1465. # define bcmirq_handled(irq) do { _handled |= (irq); } while (0)
  1466. #else
  1467. # define bcmirq_handled(irq) do { /* nothing */ } while (0)
  1468. #endif /* CONFIG_BCM43XX_DEBUG*/
  1469. bcm43xx_lock_mmio(bcm, flags);
  1470. reason = bcm->irq_reason;
  1471. dma_reason[0] = bcm->dma_reason[0];
  1472. dma_reason[1] = bcm->dma_reason[1];
  1473. dma_reason[2] = bcm->dma_reason[2];
  1474. dma_reason[3] = bcm->dma_reason[3];
  1475. if (unlikely(reason & BCM43xx_IRQ_XMIT_ERROR)) {
  1476. /* TX error. We get this when Template Ram is written in wrong endianess
  1477. * in dummy_tx(). We also get this if something is wrong with the TX header
  1478. * on DMA or PIO queues.
  1479. * Maybe we get this in other error conditions, too.
  1480. */
  1481. printkl(KERN_ERR PFX "FATAL ERROR: BCM43xx_IRQ_XMIT_ERROR\n");
  1482. bcmirq_handled(BCM43xx_IRQ_XMIT_ERROR);
  1483. }
  1484. if (unlikely((dma_reason[0] & BCM43xx_DMAIRQ_FATALMASK) |
  1485. (dma_reason[1] & BCM43xx_DMAIRQ_FATALMASK) |
  1486. (dma_reason[2] & BCM43xx_DMAIRQ_FATALMASK) |
  1487. (dma_reason[3] & BCM43xx_DMAIRQ_FATALMASK))) {
  1488. printkl(KERN_ERR PFX "FATAL ERROR: Fatal DMA error: "
  1489. "0x%08X, 0x%08X, 0x%08X, 0x%08X\n",
  1490. dma_reason[0], dma_reason[1],
  1491. dma_reason[2], dma_reason[3]);
  1492. bcm43xx_controller_restart(bcm, "DMA error");
  1493. bcm43xx_unlock_mmio(bcm, flags);
  1494. return;
  1495. }
  1496. if (unlikely((dma_reason[0] & BCM43xx_DMAIRQ_NONFATALMASK) |
  1497. (dma_reason[1] & BCM43xx_DMAIRQ_NONFATALMASK) |
  1498. (dma_reason[2] & BCM43xx_DMAIRQ_NONFATALMASK) |
  1499. (dma_reason[3] & BCM43xx_DMAIRQ_NONFATALMASK))) {
  1500. printkl(KERN_ERR PFX "DMA error: "
  1501. "0x%08X, 0x%08X, 0x%08X, 0x%08X\n",
  1502. dma_reason[0], dma_reason[1],
  1503. dma_reason[2], dma_reason[3]);
  1504. }
  1505. if (reason & BCM43xx_IRQ_PS) {
  1506. handle_irq_ps(bcm);
  1507. bcmirq_handled(BCM43xx_IRQ_PS);
  1508. }
  1509. if (reason & BCM43xx_IRQ_REG124) {
  1510. handle_irq_reg124(bcm);
  1511. bcmirq_handled(BCM43xx_IRQ_REG124);
  1512. }
  1513. if (reason & BCM43xx_IRQ_BEACON) {
  1514. if (bcm->ieee->iw_mode == IW_MODE_MASTER)
  1515. handle_irq_beacon(bcm);
  1516. bcmirq_handled(BCM43xx_IRQ_BEACON);
  1517. }
  1518. if (reason & BCM43xx_IRQ_PMQ) {
  1519. handle_irq_pmq(bcm);
  1520. bcmirq_handled(BCM43xx_IRQ_PMQ);
  1521. }
  1522. if (reason & BCM43xx_IRQ_SCAN) {
  1523. /*TODO*/
  1524. //bcmirq_handled(BCM43xx_IRQ_SCAN);
  1525. }
  1526. if (reason & BCM43xx_IRQ_NOISE) {
  1527. handle_irq_noise(bcm);
  1528. bcmirq_handled(BCM43xx_IRQ_NOISE);
  1529. }
  1530. /* Check the DMA reason registers for received data. */
  1531. assert(!(dma_reason[1] & BCM43xx_DMAIRQ_RX_DONE));
  1532. assert(!(dma_reason[2] & BCM43xx_DMAIRQ_RX_DONE));
  1533. if (dma_reason[0] & BCM43xx_DMAIRQ_RX_DONE) {
  1534. if (bcm43xx_using_pio(bcm))
  1535. bcm43xx_pio_rx(bcm43xx_current_pio(bcm)->queue0);
  1536. else
  1537. bcm43xx_dma_rx(bcm43xx_current_dma(bcm)->rx_ring0);
  1538. /* We intentionally don't set "activity" to 1, here. */
  1539. }
  1540. if (dma_reason[3] & BCM43xx_DMAIRQ_RX_DONE) {
  1541. if (bcm43xx_using_pio(bcm))
  1542. bcm43xx_pio_rx(bcm43xx_current_pio(bcm)->queue3);
  1543. else
  1544. bcm43xx_dma_rx(bcm43xx_current_dma(bcm)->rx_ring1);
  1545. activity = 1;
  1546. }
  1547. bcmirq_handled(BCM43xx_IRQ_RX);
  1548. if (reason & BCM43xx_IRQ_XMIT_STATUS) {
  1549. handle_irq_transmit_status(bcm);
  1550. activity = 1;
  1551. //TODO: In AP mode, this also causes sending of powersave responses.
  1552. bcmirq_handled(BCM43xx_IRQ_XMIT_STATUS);
  1553. }
  1554. /* IRQ_PIO_WORKAROUND is handled in the top-half. */
  1555. bcmirq_handled(BCM43xx_IRQ_PIO_WORKAROUND);
  1556. #ifdef CONFIG_BCM43XX_DEBUG
  1557. if (unlikely(reason & ~_handled)) {
  1558. printkl(KERN_WARNING PFX
  1559. "Unhandled IRQ! Reason: 0x%08x, Unhandled: 0x%08x, "
  1560. "DMA: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  1561. reason, (reason & ~_handled),
  1562. dma_reason[0], dma_reason[1],
  1563. dma_reason[2], dma_reason[3]);
  1564. }
  1565. #endif
  1566. #undef bcmirq_handled
  1567. if (!modparam_noleds)
  1568. bcm43xx_leds_update(bcm, activity);
  1569. bcm43xx_interrupt_enable(bcm, bcm->irq_savedstate);
  1570. bcm43xx_unlock_mmio(bcm, flags);
  1571. }
  1572. static void pio_irq_workaround(struct bcm43xx_private *bcm,
  1573. u16 base, int queueidx)
  1574. {
  1575. u16 rxctl;
  1576. rxctl = bcm43xx_read16(bcm, base + BCM43xx_PIO_RXCTL);
  1577. if (rxctl & BCM43xx_PIO_RXCTL_DATAAVAILABLE)
  1578. bcm->dma_reason[queueidx] |= BCM43xx_DMAIRQ_RX_DONE;
  1579. else
  1580. bcm->dma_reason[queueidx] &= ~BCM43xx_DMAIRQ_RX_DONE;
  1581. }
  1582. static void bcm43xx_interrupt_ack(struct bcm43xx_private *bcm, u32 reason)
  1583. {
  1584. if (bcm43xx_using_pio(bcm) &&
  1585. (bcm->current_core->rev < 3) &&
  1586. (!(reason & BCM43xx_IRQ_PIO_WORKAROUND))) {
  1587. /* Apply a PIO specific workaround to the dma_reasons */
  1588. pio_irq_workaround(bcm, BCM43xx_MMIO_PIO1_BASE, 0);
  1589. pio_irq_workaround(bcm, BCM43xx_MMIO_PIO2_BASE, 1);
  1590. pio_irq_workaround(bcm, BCM43xx_MMIO_PIO3_BASE, 2);
  1591. pio_irq_workaround(bcm, BCM43xx_MMIO_PIO4_BASE, 3);
  1592. }
  1593. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, reason);
  1594. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA1_REASON,
  1595. bcm->dma_reason[0]);
  1596. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA2_REASON,
  1597. bcm->dma_reason[1]);
  1598. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA3_REASON,
  1599. bcm->dma_reason[2]);
  1600. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA4_REASON,
  1601. bcm->dma_reason[3]);
  1602. }
  1603. /* Interrupt handler top-half */
  1604. static irqreturn_t bcm43xx_interrupt_handler(int irq, void *dev_id, struct pt_regs *regs)
  1605. {
  1606. irqreturn_t ret = IRQ_HANDLED;
  1607. struct bcm43xx_private *bcm = dev_id;
  1608. u32 reason;
  1609. if (!bcm)
  1610. return IRQ_NONE;
  1611. spin_lock(&bcm->_lock);
  1612. reason = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  1613. if (reason == 0xffffffff) {
  1614. /* irq not for us (shared irq) */
  1615. ret = IRQ_NONE;
  1616. goto out;
  1617. }
  1618. reason &= bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
  1619. if (!reason)
  1620. goto out;
  1621. bcm->dma_reason[0] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA1_REASON)
  1622. & 0x0001dc00;
  1623. bcm->dma_reason[1] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA2_REASON)
  1624. & 0x0000dc00;
  1625. bcm->dma_reason[2] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA3_REASON)
  1626. & 0x0000dc00;
  1627. bcm->dma_reason[3] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA4_REASON)
  1628. & 0x0001dc00;
  1629. bcm43xx_interrupt_ack(bcm, reason);
  1630. /* Only accept IRQs, if we are initialized properly.
  1631. * This avoids an RX race while initializing.
  1632. * We should probably not enable IRQs before we are initialized
  1633. * completely, but some careful work is needed to fix this. I think it
  1634. * is best to stay with this cheap workaround for now... .
  1635. */
  1636. if (likely(bcm->initialized)) {
  1637. /* disable all IRQs. They are enabled again in the bottom half. */
  1638. bcm->irq_savedstate = bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  1639. /* save the reason code and call our bottom half. */
  1640. bcm->irq_reason = reason;
  1641. tasklet_schedule(&bcm->isr_tasklet);
  1642. }
  1643. out:
  1644. mmiowb();
  1645. spin_unlock(&bcm->_lock);
  1646. return ret;
  1647. }
  1648. static void bcm43xx_release_firmware(struct bcm43xx_private *bcm, int force)
  1649. {
  1650. if (bcm->firmware_norelease && !force)
  1651. return; /* Suspending or controller reset. */
  1652. release_firmware(bcm->ucode);
  1653. bcm->ucode = NULL;
  1654. release_firmware(bcm->pcm);
  1655. bcm->pcm = NULL;
  1656. release_firmware(bcm->initvals0);
  1657. bcm->initvals0 = NULL;
  1658. release_firmware(bcm->initvals1);
  1659. bcm->initvals1 = NULL;
  1660. }
  1661. static int bcm43xx_request_firmware(struct bcm43xx_private *bcm)
  1662. {
  1663. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  1664. u8 rev = bcm->current_core->rev;
  1665. int err = 0;
  1666. int nr;
  1667. char buf[22 + sizeof(modparam_fwpostfix) - 1] = { 0 };
  1668. if (!bcm->ucode) {
  1669. snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_microcode%d%s.fw",
  1670. (rev >= 5 ? 5 : rev),
  1671. modparam_fwpostfix);
  1672. err = request_firmware(&bcm->ucode, buf, &bcm->pci_dev->dev);
  1673. if (err) {
  1674. printk(KERN_ERR PFX
  1675. "Error: Microcode \"%s\" not available or load failed.\n",
  1676. buf);
  1677. goto error;
  1678. }
  1679. }
  1680. if (!bcm->pcm) {
  1681. snprintf(buf, ARRAY_SIZE(buf),
  1682. "bcm43xx_pcm%d%s.fw",
  1683. (rev < 5 ? 4 : 5),
  1684. modparam_fwpostfix);
  1685. err = request_firmware(&bcm->pcm, buf, &bcm->pci_dev->dev);
  1686. if (err) {
  1687. printk(KERN_ERR PFX
  1688. "Error: PCM \"%s\" not available or load failed.\n",
  1689. buf);
  1690. goto error;
  1691. }
  1692. }
  1693. if (!bcm->initvals0) {
  1694. if (rev == 2 || rev == 4) {
  1695. switch (phy->type) {
  1696. case BCM43xx_PHYTYPE_A:
  1697. nr = 3;
  1698. break;
  1699. case BCM43xx_PHYTYPE_B:
  1700. case BCM43xx_PHYTYPE_G:
  1701. nr = 1;
  1702. break;
  1703. default:
  1704. goto err_noinitval;
  1705. }
  1706. } else if (rev >= 5) {
  1707. switch (phy->type) {
  1708. case BCM43xx_PHYTYPE_A:
  1709. nr = 7;
  1710. break;
  1711. case BCM43xx_PHYTYPE_B:
  1712. case BCM43xx_PHYTYPE_G:
  1713. nr = 5;
  1714. break;
  1715. default:
  1716. goto err_noinitval;
  1717. }
  1718. } else
  1719. goto err_noinitval;
  1720. snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_initval%02d%s.fw",
  1721. nr, modparam_fwpostfix);
  1722. err = request_firmware(&bcm->initvals0, buf, &bcm->pci_dev->dev);
  1723. if (err) {
  1724. printk(KERN_ERR PFX
  1725. "Error: InitVals \"%s\" not available or load failed.\n",
  1726. buf);
  1727. goto error;
  1728. }
  1729. if (bcm->initvals0->size % sizeof(struct bcm43xx_initval)) {
  1730. printk(KERN_ERR PFX "InitVals fileformat error.\n");
  1731. goto error;
  1732. }
  1733. }
  1734. if (!bcm->initvals1) {
  1735. if (rev >= 5) {
  1736. u32 sbtmstatehigh;
  1737. switch (phy->type) {
  1738. case BCM43xx_PHYTYPE_A:
  1739. sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
  1740. if (sbtmstatehigh & 0x00010000)
  1741. nr = 9;
  1742. else
  1743. nr = 10;
  1744. break;
  1745. case BCM43xx_PHYTYPE_B:
  1746. case BCM43xx_PHYTYPE_G:
  1747. nr = 6;
  1748. break;
  1749. default:
  1750. goto err_noinitval;
  1751. }
  1752. snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_initval%02d%s.fw",
  1753. nr, modparam_fwpostfix);
  1754. err = request_firmware(&bcm->initvals1, buf, &bcm->pci_dev->dev);
  1755. if (err) {
  1756. printk(KERN_ERR PFX
  1757. "Error: InitVals \"%s\" not available or load failed.\n",
  1758. buf);
  1759. goto error;
  1760. }
  1761. if (bcm->initvals1->size % sizeof(struct bcm43xx_initval)) {
  1762. printk(KERN_ERR PFX "InitVals fileformat error.\n");
  1763. goto error;
  1764. }
  1765. }
  1766. }
  1767. out:
  1768. return err;
  1769. error:
  1770. bcm43xx_release_firmware(bcm, 1);
  1771. goto out;
  1772. err_noinitval:
  1773. printk(KERN_ERR PFX "Error: No InitVals available!\n");
  1774. err = -ENOENT;
  1775. goto error;
  1776. }
  1777. static void bcm43xx_upload_microcode(struct bcm43xx_private *bcm)
  1778. {
  1779. const u32 *data;
  1780. unsigned int i, len;
  1781. /* Upload Microcode. */
  1782. data = (u32 *)(bcm->ucode->data);
  1783. len = bcm->ucode->size / sizeof(u32);
  1784. bcm43xx_shm_control_word(bcm, BCM43xx_SHM_UCODE, 0x0000);
  1785. for (i = 0; i < len; i++) {
  1786. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA,
  1787. be32_to_cpu(data[i]));
  1788. udelay(10);
  1789. }
  1790. /* Upload PCM data. */
  1791. data = (u32 *)(bcm->pcm->data);
  1792. len = bcm->pcm->size / sizeof(u32);
  1793. bcm43xx_shm_control_word(bcm, BCM43xx_SHM_PCM, 0x01ea);
  1794. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA, 0x00004000);
  1795. bcm43xx_shm_control_word(bcm, BCM43xx_SHM_PCM, 0x01eb);
  1796. for (i = 0; i < len; i++) {
  1797. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA,
  1798. be32_to_cpu(data[i]));
  1799. udelay(10);
  1800. }
  1801. }
  1802. static int bcm43xx_write_initvals(struct bcm43xx_private *bcm,
  1803. const struct bcm43xx_initval *data,
  1804. const unsigned int len)
  1805. {
  1806. u16 offset, size;
  1807. u32 value;
  1808. unsigned int i;
  1809. for (i = 0; i < len; i++) {
  1810. offset = be16_to_cpu(data[i].offset);
  1811. size = be16_to_cpu(data[i].size);
  1812. value = be32_to_cpu(data[i].value);
  1813. if (unlikely(offset >= 0x1000))
  1814. goto err_format;
  1815. if (size == 2) {
  1816. if (unlikely(value & 0xFFFF0000))
  1817. goto err_format;
  1818. bcm43xx_write16(bcm, offset, (u16)value);
  1819. } else if (size == 4) {
  1820. bcm43xx_write32(bcm, offset, value);
  1821. } else
  1822. goto err_format;
  1823. }
  1824. return 0;
  1825. err_format:
  1826. printk(KERN_ERR PFX "InitVals (bcm43xx_initvalXX.fw) file-format error. "
  1827. "Please fix your bcm43xx firmware files.\n");
  1828. return -EPROTO;
  1829. }
  1830. static int bcm43xx_upload_initvals(struct bcm43xx_private *bcm)
  1831. {
  1832. int err;
  1833. err = bcm43xx_write_initvals(bcm, (struct bcm43xx_initval *)bcm->initvals0->data,
  1834. bcm->initvals0->size / sizeof(struct bcm43xx_initval));
  1835. if (err)
  1836. goto out;
  1837. if (bcm->initvals1) {
  1838. err = bcm43xx_write_initvals(bcm, (struct bcm43xx_initval *)bcm->initvals1->data,
  1839. bcm->initvals1->size / sizeof(struct bcm43xx_initval));
  1840. if (err)
  1841. goto out;
  1842. }
  1843. out:
  1844. return err;
  1845. }
  1846. static int bcm43xx_initialize_irq(struct bcm43xx_private *bcm)
  1847. {
  1848. int res;
  1849. unsigned int i;
  1850. u32 data;
  1851. bcm->irq = bcm->pci_dev->irq;
  1852. #ifdef CONFIG_BCM947XX
  1853. if (bcm->pci_dev->bus->number == 0) {
  1854. struct pci_dev *d = NULL;
  1855. /* FIXME: we will probably need more device IDs here... */
  1856. d = pci_find_device(PCI_VENDOR_ID_BROADCOM, 0x4324, NULL);
  1857. if (d != NULL) {
  1858. bcm->irq = d->irq;
  1859. }
  1860. }
  1861. #endif
  1862. res = request_irq(bcm->irq, bcm43xx_interrupt_handler,
  1863. SA_SHIRQ, KBUILD_MODNAME, bcm);
  1864. if (res) {
  1865. printk(KERN_ERR PFX "Cannot register IRQ%d\n", bcm->irq);
  1866. return -ENODEV;
  1867. }
  1868. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, 0xffffffff);
  1869. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, 0x00020402);
  1870. i = 0;
  1871. while (1) {
  1872. data = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  1873. if (data == BCM43xx_IRQ_READY)
  1874. break;
  1875. i++;
  1876. if (i >= BCM43xx_IRQWAIT_MAX_RETRIES) {
  1877. printk(KERN_ERR PFX "Card IRQ register not responding. "
  1878. "Giving up.\n");
  1879. free_irq(bcm->irq, bcm);
  1880. return -ENODEV;
  1881. }
  1882. udelay(10);
  1883. }
  1884. // dummy read
  1885. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  1886. return 0;
  1887. }
  1888. /* Switch to the core used to write the GPIO register.
  1889. * This is either the ChipCommon, or the PCI core.
  1890. */
  1891. static int switch_to_gpio_core(struct bcm43xx_private *bcm)
  1892. {
  1893. int err;
  1894. /* Where to find the GPIO register depends on the chipset.
  1895. * If it has a ChipCommon, its register at offset 0x6c is the GPIO
  1896. * control register. Otherwise the register at offset 0x6c in the
  1897. * PCI core is the GPIO control register.
  1898. */
  1899. err = bcm43xx_switch_core(bcm, &bcm->core_chipcommon);
  1900. if (err == -ENODEV) {
  1901. err = bcm43xx_switch_core(bcm, &bcm->core_pci);
  1902. if (unlikely(err == -ENODEV)) {
  1903. printk(KERN_ERR PFX "gpio error: "
  1904. "Neither ChipCommon nor PCI core available!\n");
  1905. }
  1906. }
  1907. return err;
  1908. }
  1909. /* Initialize the GPIOs
  1910. * http://bcm-specs.sipsolutions.net/GPIO
  1911. */
  1912. static int bcm43xx_gpio_init(struct bcm43xx_private *bcm)
  1913. {
  1914. struct bcm43xx_coreinfo *old_core;
  1915. int err;
  1916. u32 mask, set;
  1917. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1918. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1919. & 0xFFFF3FFF);
  1920. bcm43xx_leds_switch_all(bcm, 0);
  1921. bcm43xx_write16(bcm, BCM43xx_MMIO_GPIO_MASK,
  1922. bcm43xx_read16(bcm, BCM43xx_MMIO_GPIO_MASK) | 0x000F);
  1923. mask = 0x0000001F;
  1924. set = 0x0000000F;
  1925. if (bcm->chip_id == 0x4301) {
  1926. mask |= 0x0060;
  1927. set |= 0x0060;
  1928. }
  1929. if (0 /* FIXME: conditional unknown */) {
  1930. bcm43xx_write16(bcm, BCM43xx_MMIO_GPIO_MASK,
  1931. bcm43xx_read16(bcm, BCM43xx_MMIO_GPIO_MASK)
  1932. | 0x0100);
  1933. mask |= 0x0180;
  1934. set |= 0x0180;
  1935. }
  1936. if (bcm->sprom.boardflags & BCM43xx_BFL_PACTRL) {
  1937. bcm43xx_write16(bcm, BCM43xx_MMIO_GPIO_MASK,
  1938. bcm43xx_read16(bcm, BCM43xx_MMIO_GPIO_MASK)
  1939. | 0x0200);
  1940. mask |= 0x0200;
  1941. set |= 0x0200;
  1942. }
  1943. if (bcm->current_core->rev >= 2)
  1944. mask |= 0x0010; /* FIXME: This is redundant. */
  1945. old_core = bcm->current_core;
  1946. err = switch_to_gpio_core(bcm);
  1947. if (err)
  1948. goto out;
  1949. bcm43xx_write32(bcm, BCM43xx_GPIO_CONTROL,
  1950. (bcm43xx_read32(bcm, BCM43xx_GPIO_CONTROL) & mask) | set);
  1951. err = bcm43xx_switch_core(bcm, old_core);
  1952. out:
  1953. return err;
  1954. }
  1955. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  1956. static int bcm43xx_gpio_cleanup(struct bcm43xx_private *bcm)
  1957. {
  1958. struct bcm43xx_coreinfo *old_core;
  1959. int err;
  1960. old_core = bcm->current_core;
  1961. err = switch_to_gpio_core(bcm);
  1962. if (err)
  1963. return err;
  1964. bcm43xx_write32(bcm, BCM43xx_GPIO_CONTROL, 0x00000000);
  1965. err = bcm43xx_switch_core(bcm, old_core);
  1966. assert(err == 0);
  1967. return 0;
  1968. }
  1969. /* http://bcm-specs.sipsolutions.net/EnableMac */
  1970. void bcm43xx_mac_enable(struct bcm43xx_private *bcm)
  1971. {
  1972. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1973. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1974. | BCM43xx_SBF_MAC_ENABLED);
  1975. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, BCM43xx_IRQ_READY);
  1976. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD); /* dummy read */
  1977. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON); /* dummy read */
  1978. bcm43xx_power_saving_ctl_bits(bcm, -1, -1);
  1979. }
  1980. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  1981. void bcm43xx_mac_suspend(struct bcm43xx_private *bcm)
  1982. {
  1983. int i;
  1984. u32 tmp;
  1985. bcm43xx_power_saving_ctl_bits(bcm, -1, 1);
  1986. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1987. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1988. & ~BCM43xx_SBF_MAC_ENABLED);
  1989. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON); /* dummy read */
  1990. for (i = 100000; i; i--) {
  1991. tmp = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  1992. if (tmp & BCM43xx_IRQ_READY)
  1993. return;
  1994. udelay(10);
  1995. }
  1996. printkl(KERN_ERR PFX "MAC suspend failed\n");
  1997. }
  1998. void bcm43xx_set_iwmode(struct bcm43xx_private *bcm,
  1999. int iw_mode)
  2000. {
  2001. unsigned long flags;
  2002. struct net_device *net_dev = bcm->net_dev;
  2003. u32 status;
  2004. u16 value;
  2005. spin_lock_irqsave(&bcm->ieee->lock, flags);
  2006. bcm->ieee->iw_mode = iw_mode;
  2007. spin_unlock_irqrestore(&bcm->ieee->lock, flags);
  2008. if (iw_mode == IW_MODE_MONITOR)
  2009. net_dev->type = ARPHRD_IEEE80211;
  2010. else
  2011. net_dev->type = ARPHRD_ETHER;
  2012. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2013. /* Reset status to infrastructured mode */
  2014. status &= ~(BCM43xx_SBF_MODE_AP | BCM43xx_SBF_MODE_MONITOR);
  2015. status &= ~BCM43xx_SBF_MODE_PROMISC;
  2016. status |= BCM43xx_SBF_MODE_NOTADHOC;
  2017. /* FIXME: Always enable promisc mode, until we get the MAC filters working correctly. */
  2018. status |= BCM43xx_SBF_MODE_PROMISC;
  2019. switch (iw_mode) {
  2020. case IW_MODE_MONITOR:
  2021. status |= BCM43xx_SBF_MODE_MONITOR;
  2022. status |= BCM43xx_SBF_MODE_PROMISC;
  2023. break;
  2024. case IW_MODE_ADHOC:
  2025. status &= ~BCM43xx_SBF_MODE_NOTADHOC;
  2026. break;
  2027. case IW_MODE_MASTER:
  2028. status |= BCM43xx_SBF_MODE_AP;
  2029. break;
  2030. case IW_MODE_SECOND:
  2031. case IW_MODE_REPEAT:
  2032. TODO(); /* TODO */
  2033. break;
  2034. case IW_MODE_INFRA:
  2035. /* nothing to be done here... */
  2036. break;
  2037. default:
  2038. dprintk(KERN_ERR PFX "Unknown mode in set_iwmode: %d\n", iw_mode);
  2039. }
  2040. if (net_dev->flags & IFF_PROMISC)
  2041. status |= BCM43xx_SBF_MODE_PROMISC;
  2042. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
  2043. value = 0x0002;
  2044. if (iw_mode != IW_MODE_ADHOC && iw_mode != IW_MODE_MASTER) {
  2045. if (bcm->chip_id == 0x4306 && bcm->chip_rev == 3)
  2046. value = 0x0064;
  2047. else
  2048. value = 0x0032;
  2049. }
  2050. bcm43xx_write16(bcm, 0x0612, value);
  2051. }
  2052. /* This is the opposite of bcm43xx_chip_init() */
  2053. static void bcm43xx_chip_cleanup(struct bcm43xx_private *bcm)
  2054. {
  2055. bcm43xx_radio_turn_off(bcm);
  2056. if (!modparam_noleds)
  2057. bcm43xx_leds_exit(bcm);
  2058. bcm43xx_gpio_cleanup(bcm);
  2059. free_irq(bcm->irq, bcm);
  2060. bcm43xx_release_firmware(bcm, 0);
  2061. }
  2062. /* Initialize the chip
  2063. * http://bcm-specs.sipsolutions.net/ChipInit
  2064. */
  2065. static int bcm43xx_chip_init(struct bcm43xx_private *bcm)
  2066. {
  2067. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  2068. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2069. int err;
  2070. int tmp;
  2071. u32 value32;
  2072. u16 value16;
  2073. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  2074. BCM43xx_SBF_CORE_READY
  2075. | BCM43xx_SBF_400);
  2076. err = bcm43xx_request_firmware(bcm);
  2077. if (err)
  2078. goto out;
  2079. bcm43xx_upload_microcode(bcm);
  2080. err = bcm43xx_initialize_irq(bcm);
  2081. if (err)
  2082. goto err_release_fw;
  2083. err = bcm43xx_gpio_init(bcm);
  2084. if (err)
  2085. goto err_free_irq;
  2086. err = bcm43xx_upload_initvals(bcm);
  2087. if (err)
  2088. goto err_gpio_cleanup;
  2089. bcm43xx_radio_turn_on(bcm);
  2090. bcm43xx_write16(bcm, 0x03E6, 0x0000);
  2091. err = bcm43xx_phy_init(bcm);
  2092. if (err)
  2093. goto err_radio_off;
  2094. /* Select initial Interference Mitigation. */
  2095. tmp = radio->interfmode;
  2096. radio->interfmode = BCM43xx_RADIO_INTERFMODE_NONE;
  2097. bcm43xx_radio_set_interference_mitigation(bcm, tmp);
  2098. bcm43xx_phy_set_antenna_diversity(bcm);
  2099. bcm43xx_radio_set_txantenna(bcm, BCM43xx_RADIO_TXANTENNA_DEFAULT);
  2100. if (phy->type == BCM43xx_PHYTYPE_B) {
  2101. value16 = bcm43xx_read16(bcm, 0x005E);
  2102. value16 |= 0x0004;
  2103. bcm43xx_write16(bcm, 0x005E, value16);
  2104. }
  2105. bcm43xx_write32(bcm, 0x0100, 0x01000000);
  2106. if (bcm->current_core->rev < 5)
  2107. bcm43xx_write32(bcm, 0x010C, 0x01000000);
  2108. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2109. value32 &= ~ BCM43xx_SBF_MODE_NOTADHOC;
  2110. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2111. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2112. value32 |= BCM43xx_SBF_MODE_NOTADHOC;
  2113. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2114. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2115. value32 |= 0x100000;
  2116. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2117. if (bcm43xx_using_pio(bcm)) {
  2118. bcm43xx_write32(bcm, 0x0210, 0x00000100);
  2119. bcm43xx_write32(bcm, 0x0230, 0x00000100);
  2120. bcm43xx_write32(bcm, 0x0250, 0x00000100);
  2121. bcm43xx_write32(bcm, 0x0270, 0x00000100);
  2122. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0034, 0x0000);
  2123. }
  2124. /* Probe Response Timeout value */
  2125. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2126. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0074, 0x0000);
  2127. /* Initially set the wireless operation mode. */
  2128. bcm43xx_set_iwmode(bcm, bcm->ieee->iw_mode);
  2129. if (bcm->current_core->rev < 3) {
  2130. bcm43xx_write16(bcm, 0x060E, 0x0000);
  2131. bcm43xx_write16(bcm, 0x0610, 0x8000);
  2132. bcm43xx_write16(bcm, 0x0604, 0x0000);
  2133. bcm43xx_write16(bcm, 0x0606, 0x0200);
  2134. } else {
  2135. bcm43xx_write32(bcm, 0x0188, 0x80000000);
  2136. bcm43xx_write32(bcm, 0x018C, 0x02000000);
  2137. }
  2138. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, 0x00004000);
  2139. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA1_IRQ_MASK, 0x0001DC00);
  2140. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2141. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA3_IRQ_MASK, 0x0000DC00);
  2142. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA4_IRQ_MASK, 0x0001DC00);
  2143. value32 = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  2144. value32 |= 0x00100000;
  2145. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, value32);
  2146. bcm43xx_write16(bcm, BCM43xx_MMIO_POWERUP_DELAY, bcm43xx_pctl_powerup_delay(bcm));
  2147. assert(err == 0);
  2148. dprintk(KERN_INFO PFX "Chip initialized\n");
  2149. out:
  2150. return err;
  2151. err_radio_off:
  2152. bcm43xx_radio_turn_off(bcm);
  2153. err_gpio_cleanup:
  2154. bcm43xx_gpio_cleanup(bcm);
  2155. err_free_irq:
  2156. free_irq(bcm->irq, bcm);
  2157. err_release_fw:
  2158. bcm43xx_release_firmware(bcm, 1);
  2159. goto out;
  2160. }
  2161. /* Validate chip access
  2162. * http://bcm-specs.sipsolutions.net/ValidateChipAccess */
  2163. static int bcm43xx_validate_chip(struct bcm43xx_private *bcm)
  2164. {
  2165. u32 value;
  2166. u32 shm_backup;
  2167. shm_backup = bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000);
  2168. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, 0xAA5555AA);
  2169. if (bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000) != 0xAA5555AA)
  2170. goto error;
  2171. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, 0x55AAAA55);
  2172. if (bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000) != 0x55AAAA55)
  2173. goto error;
  2174. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, shm_backup);
  2175. value = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2176. if ((value | 0x80000000) != 0x80000400)
  2177. goto error;
  2178. value = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  2179. if (value != 0x00000000)
  2180. goto error;
  2181. return 0;
  2182. error:
  2183. printk(KERN_ERR PFX "Failed to validate the chipaccess\n");
  2184. return -ENODEV;
  2185. }
  2186. void bcm43xx_init_struct_phyinfo(struct bcm43xx_phyinfo *phy)
  2187. {
  2188. /* Initialize a "phyinfo" structure. The structure is already
  2189. * zeroed out.
  2190. */
  2191. phy->antenna_diversity = 0xFFFF;
  2192. phy->savedpctlreg = 0xFFFF;
  2193. phy->minlowsig[0] = 0xFFFF;
  2194. phy->minlowsig[1] = 0xFFFF;
  2195. spin_lock_init(&phy->lock);
  2196. }
  2197. void bcm43xx_init_struct_radioinfo(struct bcm43xx_radioinfo *radio)
  2198. {
  2199. /* Initialize a "radioinfo" structure. The structure is already
  2200. * zeroed out.
  2201. */
  2202. radio->interfmode = BCM43xx_RADIO_INTERFMODE_NONE;
  2203. radio->channel = 0xFF;
  2204. radio->initial_channel = 0xFF;
  2205. radio->lofcal = 0xFFFF;
  2206. radio->initval = 0xFFFF;
  2207. radio->nrssi[0] = -1000;
  2208. radio->nrssi[1] = -1000;
  2209. }
  2210. static int bcm43xx_probe_cores(struct bcm43xx_private *bcm)
  2211. {
  2212. int err, i;
  2213. int current_core;
  2214. u32 core_vendor, core_id, core_rev;
  2215. u32 sb_id_hi, chip_id_32 = 0;
  2216. u16 pci_device, chip_id_16;
  2217. u8 core_count;
  2218. memset(&bcm->core_chipcommon, 0, sizeof(struct bcm43xx_coreinfo));
  2219. memset(&bcm->core_pci, 0, sizeof(struct bcm43xx_coreinfo));
  2220. memset(&bcm->core_80211, 0, sizeof(struct bcm43xx_coreinfo)
  2221. * BCM43xx_MAX_80211_CORES);
  2222. memset(&bcm->core_80211_ext, 0, sizeof(struct bcm43xx_coreinfo_80211)
  2223. * BCM43xx_MAX_80211_CORES);
  2224. bcm->current_80211_core_idx = -1;
  2225. bcm->nr_80211_available = 0;
  2226. bcm->current_core = NULL;
  2227. bcm->active_80211_core = NULL;
  2228. /* map core 0 */
  2229. err = _switch_core(bcm, 0);
  2230. if (err)
  2231. goto out;
  2232. /* fetch sb_id_hi from core information registers */
  2233. sb_id_hi = bcm43xx_read32(bcm, BCM43xx_CIR_SB_ID_HI);
  2234. core_id = (sb_id_hi & 0xFFF0) >> 4;
  2235. core_rev = (sb_id_hi & 0xF);
  2236. core_vendor = (sb_id_hi & 0xFFFF0000) >> 16;
  2237. /* if present, chipcommon is always core 0; read the chipid from it */
  2238. if (core_id == BCM43xx_COREID_CHIPCOMMON) {
  2239. chip_id_32 = bcm43xx_read32(bcm, 0);
  2240. chip_id_16 = chip_id_32 & 0xFFFF;
  2241. bcm->core_chipcommon.available = 1;
  2242. bcm->core_chipcommon.id = core_id;
  2243. bcm->core_chipcommon.rev = core_rev;
  2244. bcm->core_chipcommon.index = 0;
  2245. /* While we are at it, also read the capabilities. */
  2246. bcm->chipcommon_capabilities = bcm43xx_read32(bcm, BCM43xx_CHIPCOMMON_CAPABILITIES);
  2247. } else {
  2248. /* without a chipCommon, use a hard coded table. */
  2249. pci_device = bcm->pci_dev->device;
  2250. if (pci_device == 0x4301)
  2251. chip_id_16 = 0x4301;
  2252. else if ((pci_device >= 0x4305) && (pci_device <= 0x4307))
  2253. chip_id_16 = 0x4307;
  2254. else if ((pci_device >= 0x4402) && (pci_device <= 0x4403))
  2255. chip_id_16 = 0x4402;
  2256. else if ((pci_device >= 0x4610) && (pci_device <= 0x4615))
  2257. chip_id_16 = 0x4610;
  2258. else if ((pci_device >= 0x4710) && (pci_device <= 0x4715))
  2259. chip_id_16 = 0x4710;
  2260. #ifdef CONFIG_BCM947XX
  2261. else if ((pci_device >= 0x4320) && (pci_device <= 0x4325))
  2262. chip_id_16 = 0x4309;
  2263. #endif
  2264. else {
  2265. printk(KERN_ERR PFX "Could not determine Chip ID\n");
  2266. return -ENODEV;
  2267. }
  2268. }
  2269. /* ChipCommon with Core Rev >=4 encodes number of cores,
  2270. * otherwise consult hardcoded table */
  2271. if ((core_id == BCM43xx_COREID_CHIPCOMMON) && (core_rev >= 4)) {
  2272. core_count = (chip_id_32 & 0x0F000000) >> 24;
  2273. } else {
  2274. switch (chip_id_16) {
  2275. case 0x4610:
  2276. case 0x4704:
  2277. case 0x4710:
  2278. core_count = 9;
  2279. break;
  2280. case 0x4310:
  2281. core_count = 8;
  2282. break;
  2283. case 0x5365:
  2284. core_count = 7;
  2285. break;
  2286. case 0x4306:
  2287. core_count = 6;
  2288. break;
  2289. case 0x4301:
  2290. case 0x4307:
  2291. core_count = 5;
  2292. break;
  2293. case 0x4402:
  2294. core_count = 3;
  2295. break;
  2296. default:
  2297. /* SOL if we get here */
  2298. assert(0);
  2299. core_count = 1;
  2300. }
  2301. }
  2302. bcm->chip_id = chip_id_16;
  2303. bcm->chip_rev = (chip_id_32 & 0x000f0000) >> 16;
  2304. dprintk(KERN_INFO PFX "Chip ID 0x%x, rev 0x%x\n",
  2305. bcm->chip_id, bcm->chip_rev);
  2306. dprintk(KERN_INFO PFX "Number of cores: %d\n", core_count);
  2307. if (bcm->core_chipcommon.available) {
  2308. dprintk(KERN_INFO PFX "Core 0: ID 0x%x, rev 0x%x, vendor 0x%x, %s\n",
  2309. core_id, core_rev, core_vendor,
  2310. bcm43xx_core_enabled(bcm) ? "enabled" : "disabled");
  2311. }
  2312. if (bcm->core_chipcommon.available)
  2313. current_core = 1;
  2314. else
  2315. current_core = 0;
  2316. for ( ; current_core < core_count; current_core++) {
  2317. struct bcm43xx_coreinfo *core;
  2318. struct bcm43xx_coreinfo_80211 *ext_80211;
  2319. err = _switch_core(bcm, current_core);
  2320. if (err)
  2321. goto out;
  2322. /* Gather information */
  2323. /* fetch sb_id_hi from core information registers */
  2324. sb_id_hi = bcm43xx_read32(bcm, BCM43xx_CIR_SB_ID_HI);
  2325. /* extract core_id, core_rev, core_vendor */
  2326. core_id = (sb_id_hi & 0xFFF0) >> 4;
  2327. core_rev = (sb_id_hi & 0xF);
  2328. core_vendor = (sb_id_hi & 0xFFFF0000) >> 16;
  2329. dprintk(KERN_INFO PFX "Core %d: ID 0x%x, rev 0x%x, vendor 0x%x, %s\n",
  2330. current_core, core_id, core_rev, core_vendor,
  2331. bcm43xx_core_enabled(bcm) ? "enabled" : "disabled" );
  2332. core = NULL;
  2333. switch (core_id) {
  2334. case BCM43xx_COREID_PCI:
  2335. core = &bcm->core_pci;
  2336. if (core->available) {
  2337. printk(KERN_WARNING PFX "Multiple PCI cores found.\n");
  2338. continue;
  2339. }
  2340. break;
  2341. case BCM43xx_COREID_80211:
  2342. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  2343. core = &(bcm->core_80211[i]);
  2344. ext_80211 = &(bcm->core_80211_ext[i]);
  2345. if (!core->available)
  2346. break;
  2347. core = NULL;
  2348. }
  2349. if (!core) {
  2350. printk(KERN_WARNING PFX "More than %d cores of type 802.11 found.\n",
  2351. BCM43xx_MAX_80211_CORES);
  2352. continue;
  2353. }
  2354. if (i != 0) {
  2355. /* More than one 80211 core is only supported
  2356. * by special chips.
  2357. * There are chips with two 80211 cores, but with
  2358. * dangling pins on the second core. Be careful
  2359. * and ignore these cores here.
  2360. */
  2361. if (bcm->pci_dev->device != 0x4324) {
  2362. dprintk(KERN_INFO PFX "Ignoring additional 802.11 core.\n");
  2363. continue;
  2364. }
  2365. }
  2366. switch (core_rev) {
  2367. case 2:
  2368. case 4:
  2369. case 5:
  2370. case 6:
  2371. case 7:
  2372. case 9:
  2373. break;
  2374. default:
  2375. printk(KERN_ERR PFX "Error: Unsupported 80211 core revision %u\n",
  2376. core_rev);
  2377. err = -ENODEV;
  2378. goto out;
  2379. }
  2380. bcm->nr_80211_available++;
  2381. bcm43xx_init_struct_phyinfo(&ext_80211->phy);
  2382. bcm43xx_init_struct_radioinfo(&ext_80211->radio);
  2383. break;
  2384. case BCM43xx_COREID_CHIPCOMMON:
  2385. printk(KERN_WARNING PFX "Multiple CHIPCOMMON cores found.\n");
  2386. break;
  2387. }
  2388. if (core) {
  2389. core->available = 1;
  2390. core->id = core_id;
  2391. core->rev = core_rev;
  2392. core->index = current_core;
  2393. }
  2394. }
  2395. if (!bcm->core_80211[0].available) {
  2396. printk(KERN_ERR PFX "Error: No 80211 core found!\n");
  2397. err = -ENODEV;
  2398. goto out;
  2399. }
  2400. err = bcm43xx_switch_core(bcm, &bcm->core_80211[0]);
  2401. assert(err == 0);
  2402. out:
  2403. return err;
  2404. }
  2405. static void bcm43xx_gen_bssid(struct bcm43xx_private *bcm)
  2406. {
  2407. const u8 *mac = (const u8*)(bcm->net_dev->dev_addr);
  2408. u8 *bssid = bcm->ieee->bssid;
  2409. switch (bcm->ieee->iw_mode) {
  2410. case IW_MODE_ADHOC:
  2411. random_ether_addr(bssid);
  2412. break;
  2413. case IW_MODE_MASTER:
  2414. case IW_MODE_INFRA:
  2415. case IW_MODE_REPEAT:
  2416. case IW_MODE_SECOND:
  2417. case IW_MODE_MONITOR:
  2418. memcpy(bssid, mac, ETH_ALEN);
  2419. break;
  2420. default:
  2421. assert(0);
  2422. }
  2423. }
  2424. static void bcm43xx_rate_memory_write(struct bcm43xx_private *bcm,
  2425. u16 rate,
  2426. int is_ofdm)
  2427. {
  2428. u16 offset;
  2429. if (is_ofdm) {
  2430. offset = 0x480;
  2431. offset += (bcm43xx_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2432. }
  2433. else {
  2434. offset = 0x4C0;
  2435. offset += (bcm43xx_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2436. }
  2437. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, offset + 0x20,
  2438. bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, offset));
  2439. }
  2440. static void bcm43xx_rate_memory_init(struct bcm43xx_private *bcm)
  2441. {
  2442. switch (bcm43xx_current_phy(bcm)->type) {
  2443. case BCM43xx_PHYTYPE_A:
  2444. case BCM43xx_PHYTYPE_G:
  2445. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_6MB, 1);
  2446. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_12MB, 1);
  2447. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_18MB, 1);
  2448. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_24MB, 1);
  2449. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_36MB, 1);
  2450. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_48MB, 1);
  2451. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_54MB, 1);
  2452. case BCM43xx_PHYTYPE_B:
  2453. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_1MB, 0);
  2454. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_2MB, 0);
  2455. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_5MB, 0);
  2456. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_11MB, 0);
  2457. break;
  2458. default:
  2459. assert(0);
  2460. }
  2461. }
  2462. static void bcm43xx_wireless_core_cleanup(struct bcm43xx_private *bcm)
  2463. {
  2464. bcm43xx_chip_cleanup(bcm);
  2465. bcm43xx_pio_free(bcm);
  2466. bcm43xx_dma_free(bcm);
  2467. bcm->current_core->initialized = 0;
  2468. }
  2469. /* http://bcm-specs.sipsolutions.net/80211Init */
  2470. static int bcm43xx_wireless_core_init(struct bcm43xx_private *bcm)
  2471. {
  2472. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2473. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  2474. u32 ucodeflags;
  2475. int err;
  2476. u32 sbimconfiglow;
  2477. u8 limit;
  2478. if (bcm->chip_rev < 5) {
  2479. sbimconfiglow = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMCONFIGLOW);
  2480. sbimconfiglow &= ~ BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_MASK;
  2481. sbimconfiglow &= ~ BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_MASK;
  2482. if (bcm->bustype == BCM43xx_BUSTYPE_PCI)
  2483. sbimconfiglow |= 0x32;
  2484. else if (bcm->bustype == BCM43xx_BUSTYPE_SB)
  2485. sbimconfiglow |= 0x53;
  2486. else
  2487. assert(0);
  2488. bcm43xx_write32(bcm, BCM43xx_CIR_SBIMCONFIGLOW, sbimconfiglow);
  2489. }
  2490. bcm43xx_phy_calibrate(bcm);
  2491. err = bcm43xx_chip_init(bcm);
  2492. if (err)
  2493. goto out;
  2494. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0016, bcm->current_core->rev);
  2495. ucodeflags = bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, BCM43xx_UCODEFLAGS_OFFSET);
  2496. if (0 /*FIXME: which condition has to be used here? */)
  2497. ucodeflags |= 0x00000010;
  2498. /* HW decryption needs to be set now */
  2499. ucodeflags |= 0x40000000;
  2500. if (phy->type == BCM43xx_PHYTYPE_G) {
  2501. ucodeflags |= BCM43xx_UCODEFLAG_UNKBGPHY;
  2502. if (phy->rev == 1)
  2503. ucodeflags |= BCM43xx_UCODEFLAG_UNKGPHY;
  2504. if (bcm->sprom.boardflags & BCM43xx_BFL_PACTRL)
  2505. ucodeflags |= BCM43xx_UCODEFLAG_UNKPACTRL;
  2506. } else if (phy->type == BCM43xx_PHYTYPE_B) {
  2507. ucodeflags |= BCM43xx_UCODEFLAG_UNKBGPHY;
  2508. if (phy->rev >= 2 && radio->version == 0x2050)
  2509. ucodeflags &= ~BCM43xx_UCODEFLAG_UNKGPHY;
  2510. }
  2511. if (ucodeflags != bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED,
  2512. BCM43xx_UCODEFLAGS_OFFSET)) {
  2513. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED,
  2514. BCM43xx_UCODEFLAGS_OFFSET, ucodeflags);
  2515. }
  2516. /* Short/Long Retry Limit.
  2517. * The retry-limit is a 4-bit counter. Enforce this to avoid overflowing
  2518. * the chip-internal counter.
  2519. */
  2520. limit = limit_value(modparam_short_retry, 0, 0xF);
  2521. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0006, limit);
  2522. limit = limit_value(modparam_long_retry, 0, 0xF);
  2523. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0007, limit);
  2524. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0044, 3);
  2525. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0046, 2);
  2526. bcm43xx_rate_memory_init(bcm);
  2527. /* Minimum Contention Window */
  2528. if (phy->type == BCM43xx_PHYTYPE_B)
  2529. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0003, 0x0000001f);
  2530. else
  2531. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0003, 0x0000000f);
  2532. /* Maximum Contention Window */
  2533. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0004, 0x000003ff);
  2534. bcm43xx_gen_bssid(bcm);
  2535. bcm43xx_write_mac_bssid_templates(bcm);
  2536. if (bcm->current_core->rev >= 5)
  2537. bcm43xx_write16(bcm, 0x043C, 0x000C);
  2538. if (bcm43xx_using_pio(bcm))
  2539. err = bcm43xx_pio_init(bcm);
  2540. else
  2541. err = bcm43xx_dma_init(bcm);
  2542. if (err)
  2543. goto err_chip_cleanup;
  2544. bcm43xx_write16(bcm, 0x0612, 0x0050);
  2545. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0416, 0x0050);
  2546. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0414, 0x01F4);
  2547. bcm43xx_mac_enable(bcm);
  2548. bcm43xx_interrupt_enable(bcm, bcm->irq_savedstate);
  2549. bcm->current_core->initialized = 1;
  2550. out:
  2551. return err;
  2552. err_chip_cleanup:
  2553. bcm43xx_chip_cleanup(bcm);
  2554. goto out;
  2555. }
  2556. static int bcm43xx_chipset_attach(struct bcm43xx_private *bcm)
  2557. {
  2558. int err;
  2559. u16 pci_status;
  2560. err = bcm43xx_pctl_set_crystal(bcm, 1);
  2561. if (err)
  2562. goto out;
  2563. bcm43xx_pci_read_config16(bcm, PCI_STATUS, &pci_status);
  2564. bcm43xx_pci_write_config16(bcm, PCI_STATUS, pci_status & ~PCI_STATUS_SIG_TARGET_ABORT);
  2565. out:
  2566. return err;
  2567. }
  2568. static void bcm43xx_chipset_detach(struct bcm43xx_private *bcm)
  2569. {
  2570. bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_SLOW);
  2571. bcm43xx_pctl_set_crystal(bcm, 0);
  2572. }
  2573. static void bcm43xx_pcicore_broadcast_value(struct bcm43xx_private *bcm,
  2574. u32 address,
  2575. u32 data)
  2576. {
  2577. bcm43xx_write32(bcm, BCM43xx_PCICORE_BCAST_ADDR, address);
  2578. bcm43xx_write32(bcm, BCM43xx_PCICORE_BCAST_DATA, data);
  2579. }
  2580. static int bcm43xx_pcicore_commit_settings(struct bcm43xx_private *bcm)
  2581. {
  2582. int err;
  2583. struct bcm43xx_coreinfo *old_core;
  2584. old_core = bcm->current_core;
  2585. err = bcm43xx_switch_core(bcm, &bcm->core_pci);
  2586. if (err)
  2587. goto out;
  2588. bcm43xx_pcicore_broadcast_value(bcm, 0xfd8, 0x00000000);
  2589. bcm43xx_switch_core(bcm, old_core);
  2590. assert(err == 0);
  2591. out:
  2592. return err;
  2593. }
  2594. /* Make an I/O Core usable. "core_mask" is the bitmask of the cores to enable.
  2595. * To enable core 0, pass a core_mask of 1<<0
  2596. */
  2597. static int bcm43xx_setup_backplane_pci_connection(struct bcm43xx_private *bcm,
  2598. u32 core_mask)
  2599. {
  2600. u32 backplane_flag_nr;
  2601. u32 value;
  2602. struct bcm43xx_coreinfo *old_core;
  2603. int err = 0;
  2604. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBTPSFLAG);
  2605. backplane_flag_nr = value & BCM43xx_BACKPLANE_FLAG_NR_MASK;
  2606. old_core = bcm->current_core;
  2607. err = bcm43xx_switch_core(bcm, &bcm->core_pci);
  2608. if (err)
  2609. goto out;
  2610. if (bcm->core_pci.rev < 6) {
  2611. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBINTVEC);
  2612. value |= (1 << backplane_flag_nr);
  2613. bcm43xx_write32(bcm, BCM43xx_CIR_SBINTVEC, value);
  2614. } else {
  2615. err = bcm43xx_pci_read_config32(bcm, BCM43xx_PCICFG_ICR, &value);
  2616. if (err) {
  2617. printk(KERN_ERR PFX "Error: ICR setup failure!\n");
  2618. goto out_switch_back;
  2619. }
  2620. value |= core_mask << 8;
  2621. err = bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_ICR, value);
  2622. if (err) {
  2623. printk(KERN_ERR PFX "Error: ICR setup failure!\n");
  2624. goto out_switch_back;
  2625. }
  2626. }
  2627. value = bcm43xx_read32(bcm, BCM43xx_PCICORE_SBTOPCI2);
  2628. value |= BCM43xx_SBTOPCI2_PREFETCH | BCM43xx_SBTOPCI2_BURST;
  2629. bcm43xx_write32(bcm, BCM43xx_PCICORE_SBTOPCI2, value);
  2630. if (bcm->core_pci.rev < 5) {
  2631. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMCONFIGLOW);
  2632. value |= (2 << BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_SHIFT)
  2633. & BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_MASK;
  2634. value |= (3 << BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_SHIFT)
  2635. & BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_MASK;
  2636. bcm43xx_write32(bcm, BCM43xx_CIR_SBIMCONFIGLOW, value);
  2637. err = bcm43xx_pcicore_commit_settings(bcm);
  2638. assert(err == 0);
  2639. }
  2640. out_switch_back:
  2641. err = bcm43xx_switch_core(bcm, old_core);
  2642. out:
  2643. return err;
  2644. }
  2645. static void bcm43xx_softmac_init(struct bcm43xx_private *bcm)
  2646. {
  2647. ieee80211softmac_start(bcm->net_dev);
  2648. }
  2649. static void bcm43xx_periodic_every120sec(struct bcm43xx_private *bcm)
  2650. {
  2651. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2652. if (phy->type != BCM43xx_PHYTYPE_G || phy->rev < 2)
  2653. return;
  2654. bcm43xx_mac_suspend(bcm);
  2655. bcm43xx_phy_lo_g_measure(bcm);
  2656. bcm43xx_mac_enable(bcm);
  2657. }
  2658. static void bcm43xx_periodic_every60sec(struct bcm43xx_private *bcm)
  2659. {
  2660. bcm43xx_phy_lo_mark_all_unused(bcm);
  2661. if (bcm->sprom.boardflags & BCM43xx_BFL_RSSI) {
  2662. bcm43xx_mac_suspend(bcm);
  2663. bcm43xx_calc_nrssi_slope(bcm);
  2664. bcm43xx_mac_enable(bcm);
  2665. }
  2666. }
  2667. static void bcm43xx_periodic_every30sec(struct bcm43xx_private *bcm)
  2668. {
  2669. /* Update device statistics. */
  2670. bcm43xx_calculate_link_quality(bcm);
  2671. }
  2672. static void bcm43xx_periodic_every15sec(struct bcm43xx_private *bcm)
  2673. {
  2674. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2675. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  2676. if (phy->type == BCM43xx_PHYTYPE_G) {
  2677. //TODO: update_aci_moving_average
  2678. if (radio->aci_enable && radio->aci_wlan_automatic) {
  2679. bcm43xx_mac_suspend(bcm);
  2680. if (!radio->aci_enable && 1 /*TODO: not scanning? */) {
  2681. if (0 /*TODO: bunch of conditions*/) {
  2682. bcm43xx_radio_set_interference_mitigation(bcm,
  2683. BCM43xx_RADIO_INTERFMODE_MANUALWLAN);
  2684. }
  2685. } else if (1/*TODO*/) {
  2686. /*
  2687. if ((aci_average > 1000) && !(bcm43xx_radio_aci_scan(bcm))) {
  2688. bcm43xx_radio_set_interference_mitigation(bcm,
  2689. BCM43xx_RADIO_INTERFMODE_NONE);
  2690. }
  2691. */
  2692. }
  2693. bcm43xx_mac_enable(bcm);
  2694. } else if (radio->interfmode == BCM43xx_RADIO_INTERFMODE_NONWLAN &&
  2695. phy->rev == 1) {
  2696. //TODO: implement rev1 workaround
  2697. }
  2698. }
  2699. bcm43xx_phy_xmitpower(bcm); //FIXME: unless scanning?
  2700. //TODO for APHY (temperature?)
  2701. }
  2702. static void bcm43xx_periodic_task_handler(unsigned long d)
  2703. {
  2704. struct bcm43xx_private *bcm = (struct bcm43xx_private *)d;
  2705. unsigned long flags;
  2706. unsigned int state;
  2707. bcm43xx_lock_mmio(bcm, flags);
  2708. assert(bcm->initialized);
  2709. state = bcm->periodic_state;
  2710. if (state % 8 == 0)
  2711. bcm43xx_periodic_every120sec(bcm);
  2712. if (state % 4 == 0)
  2713. bcm43xx_periodic_every60sec(bcm);
  2714. if (state % 2 == 0)
  2715. bcm43xx_periodic_every30sec(bcm);
  2716. bcm43xx_periodic_every15sec(bcm);
  2717. bcm->periodic_state = state + 1;
  2718. mod_timer(&bcm->periodic_tasks, jiffies + (HZ * 15));
  2719. bcm43xx_unlock_mmio(bcm, flags);
  2720. }
  2721. static void bcm43xx_periodic_tasks_delete(struct bcm43xx_private *bcm)
  2722. {
  2723. del_timer_sync(&bcm->periodic_tasks);
  2724. }
  2725. static void bcm43xx_periodic_tasks_setup(struct bcm43xx_private *bcm)
  2726. {
  2727. struct timer_list *timer = &(bcm->periodic_tasks);
  2728. assert(bcm->initialized);
  2729. setup_timer(timer,
  2730. bcm43xx_periodic_task_handler,
  2731. (unsigned long)bcm);
  2732. timer->expires = jiffies;
  2733. add_timer(timer);
  2734. }
  2735. static void bcm43xx_security_init(struct bcm43xx_private *bcm)
  2736. {
  2737. bcm->security_offset = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
  2738. 0x0056) * 2;
  2739. bcm43xx_clear_keys(bcm);
  2740. }
  2741. /* This is the opposite of bcm43xx_init_board() */
  2742. static void bcm43xx_free_board(struct bcm43xx_private *bcm)
  2743. {
  2744. int i, err;
  2745. unsigned long flags;
  2746. bcm43xx_sysfs_unregister(bcm);
  2747. bcm43xx_periodic_tasks_delete(bcm);
  2748. bcm43xx_lock(bcm, flags);
  2749. bcm->initialized = 0;
  2750. bcm->shutting_down = 1;
  2751. bcm43xx_unlock(bcm, flags);
  2752. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  2753. if (!bcm->core_80211[i].available)
  2754. continue;
  2755. if (!bcm->core_80211[i].initialized)
  2756. continue;
  2757. err = bcm43xx_switch_core(bcm, &bcm->core_80211[i]);
  2758. assert(err == 0);
  2759. bcm43xx_wireless_core_cleanup(bcm);
  2760. }
  2761. bcm43xx_pctl_set_crystal(bcm, 0);
  2762. bcm43xx_lock(bcm, flags);
  2763. bcm->shutting_down = 0;
  2764. bcm43xx_unlock(bcm, flags);
  2765. }
  2766. static int bcm43xx_init_board(struct bcm43xx_private *bcm)
  2767. {
  2768. int i, err;
  2769. int connect_phy;
  2770. unsigned long flags;
  2771. might_sleep();
  2772. bcm43xx_lock(bcm, flags);
  2773. bcm->initialized = 0;
  2774. bcm->shutting_down = 0;
  2775. bcm43xx_unlock(bcm, flags);
  2776. err = bcm43xx_pctl_set_crystal(bcm, 1);
  2777. if (err)
  2778. goto out;
  2779. err = bcm43xx_pctl_init(bcm);
  2780. if (err)
  2781. goto err_crystal_off;
  2782. err = bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_FAST);
  2783. if (err)
  2784. goto err_crystal_off;
  2785. tasklet_enable(&bcm->isr_tasklet);
  2786. for (i = 0; i < bcm->nr_80211_available; i++) {
  2787. err = bcm43xx_switch_core(bcm, &bcm->core_80211[i]);
  2788. assert(err != -ENODEV);
  2789. if (err)
  2790. goto err_80211_unwind;
  2791. /* Enable the selected wireless core.
  2792. * Connect PHY only on the first core.
  2793. */
  2794. if (!bcm43xx_core_enabled(bcm)) {
  2795. if (bcm->nr_80211_available == 1) {
  2796. connect_phy = bcm43xx_current_phy(bcm)->connected;
  2797. } else {
  2798. if (i == 0)
  2799. connect_phy = 1;
  2800. else
  2801. connect_phy = 0;
  2802. }
  2803. bcm43xx_wireless_core_reset(bcm, connect_phy);
  2804. }
  2805. if (i != 0)
  2806. bcm43xx_wireless_core_mark_inactive(bcm, &bcm->core_80211[0]);
  2807. err = bcm43xx_wireless_core_init(bcm);
  2808. if (err)
  2809. goto err_80211_unwind;
  2810. if (i != 0) {
  2811. bcm43xx_mac_suspend(bcm);
  2812. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  2813. bcm43xx_radio_turn_off(bcm);
  2814. }
  2815. }
  2816. bcm->active_80211_core = &bcm->core_80211[0];
  2817. if (bcm->nr_80211_available >= 2) {
  2818. bcm43xx_switch_core(bcm, &bcm->core_80211[0]);
  2819. bcm43xx_mac_enable(bcm);
  2820. }
  2821. bcm43xx_macfilter_clear(bcm, BCM43xx_MACFILTER_ASSOC);
  2822. bcm43xx_macfilter_set(bcm, BCM43xx_MACFILTER_SELF, (u8 *)(bcm->net_dev->dev_addr));
  2823. dprintk(KERN_INFO PFX "80211 cores initialized\n");
  2824. bcm43xx_security_init(bcm);
  2825. bcm43xx_softmac_init(bcm);
  2826. bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_DYNAMIC);
  2827. if (bcm43xx_current_radio(bcm)->initial_channel != 0xFF) {
  2828. bcm43xx_mac_suspend(bcm);
  2829. bcm43xx_radio_selectchannel(bcm, bcm43xx_current_radio(bcm)->initial_channel, 0);
  2830. bcm43xx_mac_enable(bcm);
  2831. }
  2832. /* Initialization of the board is done. Flag it as such. */
  2833. bcm43xx_lock(bcm, flags);
  2834. bcm->initialized = 1;
  2835. bcm43xx_unlock(bcm, flags);
  2836. bcm43xx_periodic_tasks_setup(bcm);
  2837. bcm43xx_sysfs_register(bcm);
  2838. //FIXME: check for bcm43xx_sysfs_register failure. This function is a bit messy regarding unwinding, though...
  2839. assert(err == 0);
  2840. out:
  2841. return err;
  2842. err_80211_unwind:
  2843. tasklet_disable(&bcm->isr_tasklet);
  2844. /* unwind all 80211 initialization */
  2845. for (i = 0; i < bcm->nr_80211_available; i++) {
  2846. if (!bcm->core_80211[i].initialized)
  2847. continue;
  2848. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  2849. bcm43xx_wireless_core_cleanup(bcm);
  2850. }
  2851. err_crystal_off:
  2852. bcm43xx_pctl_set_crystal(bcm, 0);
  2853. goto out;
  2854. }
  2855. static void bcm43xx_detach_board(struct bcm43xx_private *bcm)
  2856. {
  2857. struct pci_dev *pci_dev = bcm->pci_dev;
  2858. int i;
  2859. bcm43xx_chipset_detach(bcm);
  2860. /* Do _not_ access the chip, after it is detached. */
  2861. iounmap(bcm->mmio_addr);
  2862. pci_release_regions(pci_dev);
  2863. pci_disable_device(pci_dev);
  2864. /* Free allocated structures/fields */
  2865. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  2866. kfree(bcm->core_80211_ext[i].phy._lo_pairs);
  2867. if (bcm->core_80211_ext[i].phy.dyn_tssi_tbl)
  2868. kfree(bcm->core_80211_ext[i].phy.tssi2dbm);
  2869. }
  2870. }
  2871. static int bcm43xx_read_phyinfo(struct bcm43xx_private *bcm)
  2872. {
  2873. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2874. u16 value;
  2875. u8 phy_version;
  2876. u8 phy_type;
  2877. u8 phy_rev;
  2878. int phy_rev_ok = 1;
  2879. void *p;
  2880. value = bcm43xx_read16(bcm, BCM43xx_MMIO_PHY_VER);
  2881. phy_version = (value & 0xF000) >> 12;
  2882. phy_type = (value & 0x0F00) >> 8;
  2883. phy_rev = (value & 0x000F);
  2884. dprintk(KERN_INFO PFX "Detected PHY: Version: %x, Type %x, Revision %x\n",
  2885. phy_version, phy_type, phy_rev);
  2886. switch (phy_type) {
  2887. case BCM43xx_PHYTYPE_A:
  2888. if (phy_rev >= 4)
  2889. phy_rev_ok = 0;
  2890. /*FIXME: We need to switch the ieee->modulation, etc.. flags,
  2891. * if we switch 80211 cores after init is done.
  2892. * As we do not implement on the fly switching between
  2893. * wireless cores, I will leave this as a future task.
  2894. */
  2895. bcm->ieee->modulation = IEEE80211_OFDM_MODULATION;
  2896. bcm->ieee->mode = IEEE_A;
  2897. bcm->ieee->freq_band = IEEE80211_52GHZ_BAND |
  2898. IEEE80211_24GHZ_BAND;
  2899. break;
  2900. case BCM43xx_PHYTYPE_B:
  2901. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6 && phy_rev != 7)
  2902. phy_rev_ok = 0;
  2903. bcm->ieee->modulation = IEEE80211_CCK_MODULATION;
  2904. bcm->ieee->mode = IEEE_B;
  2905. bcm->ieee->freq_band = IEEE80211_24GHZ_BAND;
  2906. break;
  2907. case BCM43xx_PHYTYPE_G:
  2908. if (phy_rev > 7)
  2909. phy_rev_ok = 0;
  2910. bcm->ieee->modulation = IEEE80211_OFDM_MODULATION |
  2911. IEEE80211_CCK_MODULATION;
  2912. bcm->ieee->mode = IEEE_G;
  2913. bcm->ieee->freq_band = IEEE80211_24GHZ_BAND;
  2914. break;
  2915. default:
  2916. printk(KERN_ERR PFX "Error: Unknown PHY Type %x\n",
  2917. phy_type);
  2918. return -ENODEV;
  2919. };
  2920. if (!phy_rev_ok) {
  2921. printk(KERN_WARNING PFX "Invalid PHY Revision %x\n",
  2922. phy_rev);
  2923. }
  2924. phy->version = phy_version;
  2925. phy->type = phy_type;
  2926. phy->rev = phy_rev;
  2927. if ((phy_type == BCM43xx_PHYTYPE_B) || (phy_type == BCM43xx_PHYTYPE_G)) {
  2928. p = kzalloc(sizeof(struct bcm43xx_lopair) * BCM43xx_LO_COUNT,
  2929. GFP_KERNEL);
  2930. if (!p)
  2931. return -ENOMEM;
  2932. phy->_lo_pairs = p;
  2933. }
  2934. return 0;
  2935. }
  2936. static int bcm43xx_attach_board(struct bcm43xx_private *bcm)
  2937. {
  2938. struct pci_dev *pci_dev = bcm->pci_dev;
  2939. struct net_device *net_dev = bcm->net_dev;
  2940. int err;
  2941. int i;
  2942. unsigned long mmio_start, mmio_flags, mmio_len;
  2943. u32 coremask;
  2944. err = pci_enable_device(pci_dev);
  2945. if (err) {
  2946. printk(KERN_ERR PFX "unable to wake up pci device (%i)\n", err);
  2947. goto out;
  2948. }
  2949. mmio_start = pci_resource_start(pci_dev, 0);
  2950. mmio_flags = pci_resource_flags(pci_dev, 0);
  2951. mmio_len = pci_resource_len(pci_dev, 0);
  2952. if (!(mmio_flags & IORESOURCE_MEM)) {
  2953. printk(KERN_ERR PFX
  2954. "%s, region #0 not an MMIO resource, aborting\n",
  2955. pci_name(pci_dev));
  2956. err = -ENODEV;
  2957. goto err_pci_disable;
  2958. }
  2959. err = pci_request_regions(pci_dev, KBUILD_MODNAME);
  2960. if (err) {
  2961. printk(KERN_ERR PFX
  2962. "could not access PCI resources (%i)\n", err);
  2963. goto err_pci_disable;
  2964. }
  2965. /* enable PCI bus-mastering */
  2966. pci_set_master(pci_dev);
  2967. bcm->mmio_addr = ioremap(mmio_start, mmio_len);
  2968. if (!bcm->mmio_addr) {
  2969. printk(KERN_ERR PFX "%s: cannot remap MMIO, aborting\n",
  2970. pci_name(pci_dev));
  2971. err = -EIO;
  2972. goto err_pci_release;
  2973. }
  2974. bcm->mmio_len = mmio_len;
  2975. net_dev->base_addr = (unsigned long)bcm->mmio_addr;
  2976. bcm43xx_pci_read_config16(bcm, PCI_SUBSYSTEM_VENDOR_ID,
  2977. &bcm->board_vendor);
  2978. bcm43xx_pci_read_config16(bcm, PCI_SUBSYSTEM_ID,
  2979. &bcm->board_type);
  2980. bcm43xx_pci_read_config16(bcm, PCI_REVISION_ID,
  2981. &bcm->board_revision);
  2982. err = bcm43xx_chipset_attach(bcm);
  2983. if (err)
  2984. goto err_iounmap;
  2985. err = bcm43xx_pctl_init(bcm);
  2986. if (err)
  2987. goto err_chipset_detach;
  2988. err = bcm43xx_probe_cores(bcm);
  2989. if (err)
  2990. goto err_chipset_detach;
  2991. /* Attach all IO cores to the backplane. */
  2992. coremask = 0;
  2993. for (i = 0; i < bcm->nr_80211_available; i++)
  2994. coremask |= (1 << bcm->core_80211[i].index);
  2995. //FIXME: Also attach some non80211 cores?
  2996. err = bcm43xx_setup_backplane_pci_connection(bcm, coremask);
  2997. if (err) {
  2998. printk(KERN_ERR PFX "Backplane->PCI connection failed!\n");
  2999. goto err_chipset_detach;
  3000. }
  3001. err = bcm43xx_sprom_extract(bcm);
  3002. if (err)
  3003. goto err_chipset_detach;
  3004. err = bcm43xx_leds_init(bcm);
  3005. if (err)
  3006. goto err_chipset_detach;
  3007. for (i = 0; i < bcm->nr_80211_available; i++) {
  3008. err = bcm43xx_switch_core(bcm, &bcm->core_80211[i]);
  3009. assert(err != -ENODEV);
  3010. if (err)
  3011. goto err_80211_unwind;
  3012. /* Enable the selected wireless core.
  3013. * Connect PHY only on the first core.
  3014. */
  3015. bcm43xx_wireless_core_reset(bcm, (i == 0));
  3016. err = bcm43xx_read_phyinfo(bcm);
  3017. if (err && (i == 0))
  3018. goto err_80211_unwind;
  3019. err = bcm43xx_read_radioinfo(bcm);
  3020. if (err && (i == 0))
  3021. goto err_80211_unwind;
  3022. err = bcm43xx_validate_chip(bcm);
  3023. if (err && (i == 0))
  3024. goto err_80211_unwind;
  3025. bcm43xx_radio_turn_off(bcm);
  3026. err = bcm43xx_phy_init_tssi2dbm_table(bcm);
  3027. if (err)
  3028. goto err_80211_unwind;
  3029. bcm43xx_wireless_core_disable(bcm);
  3030. }
  3031. bcm43xx_pctl_set_crystal(bcm, 0);
  3032. /* Set the MAC address in the networking subsystem */
  3033. if (bcm43xx_current_phy(bcm)->type == BCM43xx_PHYTYPE_A)
  3034. memcpy(bcm->net_dev->dev_addr, bcm->sprom.et1macaddr, 6);
  3035. else
  3036. memcpy(bcm->net_dev->dev_addr, bcm->sprom.il0macaddr, 6);
  3037. bcm43xx_geo_init(bcm);
  3038. snprintf(bcm->nick, IW_ESSID_MAX_SIZE,
  3039. "Broadcom %04X", bcm->chip_id);
  3040. assert(err == 0);
  3041. out:
  3042. return err;
  3043. err_80211_unwind:
  3044. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  3045. kfree(bcm->core_80211_ext[i].phy._lo_pairs);
  3046. if (bcm->core_80211_ext[i].phy.dyn_tssi_tbl)
  3047. kfree(bcm->core_80211_ext[i].phy.tssi2dbm);
  3048. }
  3049. err_chipset_detach:
  3050. bcm43xx_chipset_detach(bcm);
  3051. err_iounmap:
  3052. iounmap(bcm->mmio_addr);
  3053. err_pci_release:
  3054. pci_release_regions(pci_dev);
  3055. err_pci_disable:
  3056. pci_disable_device(pci_dev);
  3057. goto out;
  3058. }
  3059. /* Do the Hardware IO operations to send the txb */
  3060. static inline int bcm43xx_tx(struct bcm43xx_private *bcm,
  3061. struct ieee80211_txb *txb)
  3062. {
  3063. int err = -ENODEV;
  3064. if (bcm43xx_using_pio(bcm))
  3065. err = bcm43xx_pio_tx(bcm, txb);
  3066. else
  3067. err = bcm43xx_dma_tx(bcm, txb);
  3068. return err;
  3069. }
  3070. static void bcm43xx_ieee80211_set_chan(struct net_device *net_dev,
  3071. u8 channel)
  3072. {
  3073. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3074. unsigned long flags;
  3075. bcm43xx_lock_mmio(bcm, flags);
  3076. bcm43xx_mac_suspend(bcm);
  3077. bcm43xx_radio_selectchannel(bcm, channel, 0);
  3078. bcm43xx_mac_enable(bcm);
  3079. bcm43xx_unlock_mmio(bcm, flags);
  3080. }
  3081. /* set_security() callback in struct ieee80211_device */
  3082. static void bcm43xx_ieee80211_set_security(struct net_device *net_dev,
  3083. struct ieee80211_security *sec)
  3084. {
  3085. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3086. struct ieee80211_security *secinfo = &bcm->ieee->sec;
  3087. unsigned long flags;
  3088. int keyidx;
  3089. dprintk(KERN_INFO PFX "set security called\n");
  3090. bcm43xx_lock_mmio(bcm, flags);
  3091. for (keyidx = 0; keyidx<WEP_KEYS; keyidx++)
  3092. if (sec->flags & (1<<keyidx)) {
  3093. secinfo->encode_alg[keyidx] = sec->encode_alg[keyidx];
  3094. secinfo->key_sizes[keyidx] = sec->key_sizes[keyidx];
  3095. memcpy(secinfo->keys[keyidx], sec->keys[keyidx], SCM_KEY_LEN);
  3096. }
  3097. if (sec->flags & SEC_ACTIVE_KEY) {
  3098. secinfo->active_key = sec->active_key;
  3099. dprintk(KERN_INFO PFX " .active_key = %d\n", sec->active_key);
  3100. }
  3101. if (sec->flags & SEC_UNICAST_GROUP) {
  3102. secinfo->unicast_uses_group = sec->unicast_uses_group;
  3103. dprintk(KERN_INFO PFX " .unicast_uses_group = %d\n", sec->unicast_uses_group);
  3104. }
  3105. if (sec->flags & SEC_LEVEL) {
  3106. secinfo->level = sec->level;
  3107. dprintk(KERN_INFO PFX " .level = %d\n", sec->level);
  3108. }
  3109. if (sec->flags & SEC_ENABLED) {
  3110. secinfo->enabled = sec->enabled;
  3111. dprintk(KERN_INFO PFX " .enabled = %d\n", sec->enabled);
  3112. }
  3113. if (sec->flags & SEC_ENCRYPT) {
  3114. secinfo->encrypt = sec->encrypt;
  3115. dprintk(KERN_INFO PFX " .encrypt = %d\n", sec->encrypt);
  3116. }
  3117. if (bcm->initialized && !bcm->ieee->host_encrypt) {
  3118. if (secinfo->enabled) {
  3119. /* upload WEP keys to hardware */
  3120. char null_address[6] = { 0 };
  3121. u8 algorithm = 0;
  3122. for (keyidx = 0; keyidx<WEP_KEYS; keyidx++) {
  3123. if (!(sec->flags & (1<<keyidx)))
  3124. continue;
  3125. switch (sec->encode_alg[keyidx]) {
  3126. case SEC_ALG_NONE: algorithm = BCM43xx_SEC_ALGO_NONE; break;
  3127. case SEC_ALG_WEP:
  3128. algorithm = BCM43xx_SEC_ALGO_WEP;
  3129. if (secinfo->key_sizes[keyidx] == 13)
  3130. algorithm = BCM43xx_SEC_ALGO_WEP104;
  3131. break;
  3132. case SEC_ALG_TKIP:
  3133. FIXME();
  3134. algorithm = BCM43xx_SEC_ALGO_TKIP;
  3135. break;
  3136. case SEC_ALG_CCMP:
  3137. FIXME();
  3138. algorithm = BCM43xx_SEC_ALGO_AES;
  3139. break;
  3140. default:
  3141. assert(0);
  3142. break;
  3143. }
  3144. bcm43xx_key_write(bcm, keyidx, algorithm, sec->keys[keyidx], secinfo->key_sizes[keyidx], &null_address[0]);
  3145. bcm->key[keyidx].enabled = 1;
  3146. bcm->key[keyidx].algorithm = algorithm;
  3147. }
  3148. } else
  3149. bcm43xx_clear_keys(bcm);
  3150. }
  3151. bcm43xx_unlock_mmio(bcm, flags);
  3152. }
  3153. /* hard_start_xmit() callback in struct ieee80211_device */
  3154. static int bcm43xx_ieee80211_hard_start_xmit(struct ieee80211_txb *txb,
  3155. struct net_device *net_dev,
  3156. int pri)
  3157. {
  3158. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3159. int err = -ENODEV;
  3160. unsigned long flags;
  3161. bcm43xx_lock_mmio(bcm, flags);
  3162. if (likely(bcm->initialized))
  3163. err = bcm43xx_tx(bcm, txb);
  3164. bcm43xx_unlock_mmio(bcm, flags);
  3165. return err;
  3166. }
  3167. static struct net_device_stats * bcm43xx_net_get_stats(struct net_device *net_dev)
  3168. {
  3169. return &(bcm43xx_priv(net_dev)->ieee->stats);
  3170. }
  3171. static void bcm43xx_net_tx_timeout(struct net_device *net_dev)
  3172. {
  3173. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3174. unsigned long flags;
  3175. bcm43xx_lock_mmio(bcm, flags);
  3176. bcm43xx_controller_restart(bcm, "TX timeout");
  3177. bcm43xx_unlock_mmio(bcm, flags);
  3178. }
  3179. #ifdef CONFIG_NET_POLL_CONTROLLER
  3180. static void bcm43xx_net_poll_controller(struct net_device *net_dev)
  3181. {
  3182. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3183. unsigned long flags;
  3184. local_irq_save(flags);
  3185. bcm43xx_interrupt_handler(bcm->irq, bcm, NULL);
  3186. local_irq_restore(flags);
  3187. }
  3188. #endif /* CONFIG_NET_POLL_CONTROLLER */
  3189. static int bcm43xx_net_open(struct net_device *net_dev)
  3190. {
  3191. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3192. return bcm43xx_init_board(bcm);
  3193. }
  3194. static int bcm43xx_net_stop(struct net_device *net_dev)
  3195. {
  3196. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3197. ieee80211softmac_stop(net_dev);
  3198. bcm43xx_disable_interrupts_sync(bcm, NULL);
  3199. bcm43xx_free_board(bcm);
  3200. return 0;
  3201. }
  3202. static int bcm43xx_init_private(struct bcm43xx_private *bcm,
  3203. struct net_device *net_dev,
  3204. struct pci_dev *pci_dev)
  3205. {
  3206. int err;
  3207. bcm->ieee = netdev_priv(net_dev);
  3208. bcm->softmac = ieee80211_priv(net_dev);
  3209. bcm->softmac->set_channel = bcm43xx_ieee80211_set_chan;
  3210. bcm->irq_savedstate = BCM43xx_IRQ_INITIAL;
  3211. bcm->pci_dev = pci_dev;
  3212. bcm->net_dev = net_dev;
  3213. bcm->bad_frames_preempt = modparam_bad_frames_preempt;
  3214. spin_lock_init(&bcm->_lock);
  3215. tasklet_init(&bcm->isr_tasklet,
  3216. (void (*)(unsigned long))bcm43xx_interrupt_tasklet,
  3217. (unsigned long)bcm);
  3218. tasklet_disable_nosync(&bcm->isr_tasklet);
  3219. if (modparam_pio) {
  3220. bcm->__using_pio = 1;
  3221. } else {
  3222. err = pci_set_dma_mask(pci_dev, DMA_30BIT_MASK);
  3223. err |= pci_set_consistent_dma_mask(pci_dev, DMA_30BIT_MASK);
  3224. if (err) {
  3225. #ifdef CONFIG_BCM43XX_PIO
  3226. printk(KERN_WARNING PFX "DMA not supported. Falling back to PIO.\n");
  3227. bcm->__using_pio = 1;
  3228. #else
  3229. printk(KERN_ERR PFX "FATAL: DMA not supported and PIO not configured. "
  3230. "Recompile the driver with PIO support, please.\n");
  3231. return -ENODEV;
  3232. #endif /* CONFIG_BCM43XX_PIO */
  3233. }
  3234. }
  3235. bcm->rts_threshold = BCM43xx_DEFAULT_RTS_THRESHOLD;
  3236. /* default to sw encryption for now */
  3237. bcm->ieee->host_build_iv = 0;
  3238. bcm->ieee->host_encrypt = 1;
  3239. bcm->ieee->host_decrypt = 1;
  3240. bcm->ieee->iw_mode = BCM43xx_INITIAL_IWMODE;
  3241. bcm->ieee->tx_headroom = sizeof(struct bcm43xx_txhdr);
  3242. bcm->ieee->set_security = bcm43xx_ieee80211_set_security;
  3243. bcm->ieee->hard_start_xmit = bcm43xx_ieee80211_hard_start_xmit;
  3244. return 0;
  3245. }
  3246. static int __devinit bcm43xx_init_one(struct pci_dev *pdev,
  3247. const struct pci_device_id *ent)
  3248. {
  3249. struct net_device *net_dev;
  3250. struct bcm43xx_private *bcm;
  3251. int err;
  3252. #ifdef CONFIG_BCM947XX
  3253. if ((pdev->bus->number == 0) && (pdev->device != 0x0800))
  3254. return -ENODEV;
  3255. #endif
  3256. #ifdef DEBUG_SINGLE_DEVICE_ONLY
  3257. if (strcmp(pci_name(pdev), DEBUG_SINGLE_DEVICE_ONLY))
  3258. return -ENODEV;
  3259. #endif
  3260. net_dev = alloc_ieee80211softmac(sizeof(*bcm));
  3261. if (!net_dev) {
  3262. printk(KERN_ERR PFX
  3263. "could not allocate ieee80211 device %s\n",
  3264. pci_name(pdev));
  3265. err = -ENOMEM;
  3266. goto out;
  3267. }
  3268. /* initialize the net_device struct */
  3269. SET_MODULE_OWNER(net_dev);
  3270. SET_NETDEV_DEV(net_dev, &pdev->dev);
  3271. net_dev->open = bcm43xx_net_open;
  3272. net_dev->stop = bcm43xx_net_stop;
  3273. net_dev->get_stats = bcm43xx_net_get_stats;
  3274. net_dev->tx_timeout = bcm43xx_net_tx_timeout;
  3275. #ifdef CONFIG_NET_POLL_CONTROLLER
  3276. net_dev->poll_controller = bcm43xx_net_poll_controller;
  3277. #endif
  3278. net_dev->wireless_handlers = &bcm43xx_wx_handlers_def;
  3279. net_dev->irq = pdev->irq;
  3280. SET_ETHTOOL_OPS(net_dev, &bcm43xx_ethtool_ops);
  3281. /* initialize the bcm43xx_private struct */
  3282. bcm = bcm43xx_priv(net_dev);
  3283. memset(bcm, 0, sizeof(*bcm));
  3284. err = bcm43xx_init_private(bcm, net_dev, pdev);
  3285. if (err)
  3286. goto err_free_netdev;
  3287. pci_set_drvdata(pdev, net_dev);
  3288. err = bcm43xx_attach_board(bcm);
  3289. if (err)
  3290. goto err_free_netdev;
  3291. err = register_netdev(net_dev);
  3292. if (err) {
  3293. printk(KERN_ERR PFX "Cannot register net device, "
  3294. "aborting.\n");
  3295. err = -ENOMEM;
  3296. goto err_detach_board;
  3297. }
  3298. bcm43xx_debugfs_add_device(bcm);
  3299. assert(err == 0);
  3300. out:
  3301. return err;
  3302. err_detach_board:
  3303. bcm43xx_detach_board(bcm);
  3304. err_free_netdev:
  3305. free_ieee80211softmac(net_dev);
  3306. goto out;
  3307. }
  3308. static void __devexit bcm43xx_remove_one(struct pci_dev *pdev)
  3309. {
  3310. struct net_device *net_dev = pci_get_drvdata(pdev);
  3311. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3312. bcm43xx_debugfs_remove_device(bcm);
  3313. unregister_netdev(net_dev);
  3314. bcm43xx_detach_board(bcm);
  3315. assert(bcm->ucode == NULL);
  3316. free_ieee80211softmac(net_dev);
  3317. }
  3318. /* Hard-reset the chip. Do not call this directly.
  3319. * Use bcm43xx_controller_restart()
  3320. */
  3321. static void bcm43xx_chip_reset(void *_bcm)
  3322. {
  3323. struct bcm43xx_private *bcm = _bcm;
  3324. struct net_device *net_dev = bcm->net_dev;
  3325. struct pci_dev *pci_dev = bcm->pci_dev;
  3326. int err;
  3327. int was_initialized = bcm->initialized;
  3328. netif_stop_queue(bcm->net_dev);
  3329. tasklet_disable(&bcm->isr_tasklet);
  3330. bcm->firmware_norelease = 1;
  3331. if (was_initialized)
  3332. bcm43xx_free_board(bcm);
  3333. bcm->firmware_norelease = 0;
  3334. bcm43xx_detach_board(bcm);
  3335. err = bcm43xx_init_private(bcm, net_dev, pci_dev);
  3336. if (err)
  3337. goto failure;
  3338. err = bcm43xx_attach_board(bcm);
  3339. if (err)
  3340. goto failure;
  3341. if (was_initialized) {
  3342. err = bcm43xx_init_board(bcm);
  3343. if (err)
  3344. goto failure;
  3345. }
  3346. netif_wake_queue(bcm->net_dev);
  3347. printk(KERN_INFO PFX "Controller restarted\n");
  3348. return;
  3349. failure:
  3350. printk(KERN_ERR PFX "Controller restart failed\n");
  3351. }
  3352. /* Hard-reset the chip.
  3353. * This can be called from interrupt or process context.
  3354. * Make sure to _not_ re-enable device interrupts after this has been called.
  3355. */
  3356. void bcm43xx_controller_restart(struct bcm43xx_private *bcm, const char *reason)
  3357. {
  3358. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  3359. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD); /* dummy read */
  3360. printk(KERN_ERR PFX "Controller RESET (%s) ...\n", reason);
  3361. INIT_WORK(&bcm->restart_work, bcm43xx_chip_reset, bcm);
  3362. schedule_work(&bcm->restart_work);
  3363. }
  3364. #ifdef CONFIG_PM
  3365. static int bcm43xx_suspend(struct pci_dev *pdev, pm_message_t state)
  3366. {
  3367. struct net_device *net_dev = pci_get_drvdata(pdev);
  3368. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3369. unsigned long flags;
  3370. int try_to_shutdown = 0, err;
  3371. dprintk(KERN_INFO PFX "Suspending...\n");
  3372. bcm43xx_lock(bcm, flags);
  3373. bcm->was_initialized = bcm->initialized;
  3374. if (bcm->initialized)
  3375. try_to_shutdown = 1;
  3376. bcm43xx_unlock(bcm, flags);
  3377. netif_device_detach(net_dev);
  3378. if (try_to_shutdown) {
  3379. ieee80211softmac_stop(net_dev);
  3380. err = bcm43xx_disable_interrupts_sync(bcm, &bcm->irq_savedstate);
  3381. if (unlikely(err)) {
  3382. dprintk(KERN_ERR PFX "Suspend failed.\n");
  3383. return -EAGAIN;
  3384. }
  3385. bcm->firmware_norelease = 1;
  3386. bcm43xx_free_board(bcm);
  3387. bcm->firmware_norelease = 0;
  3388. }
  3389. bcm43xx_chipset_detach(bcm);
  3390. pci_save_state(pdev);
  3391. pci_disable_device(pdev);
  3392. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3393. dprintk(KERN_INFO PFX "Device suspended.\n");
  3394. return 0;
  3395. }
  3396. static int bcm43xx_resume(struct pci_dev *pdev)
  3397. {
  3398. struct net_device *net_dev = pci_get_drvdata(pdev);
  3399. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3400. int err = 0;
  3401. dprintk(KERN_INFO PFX "Resuming...\n");
  3402. pci_set_power_state(pdev, 0);
  3403. pci_enable_device(pdev);
  3404. pci_restore_state(pdev);
  3405. bcm43xx_chipset_attach(bcm);
  3406. if (bcm->was_initialized) {
  3407. bcm->irq_savedstate = BCM43xx_IRQ_INITIAL;
  3408. err = bcm43xx_init_board(bcm);
  3409. }
  3410. if (err) {
  3411. printk(KERN_ERR PFX "Resume failed!\n");
  3412. return err;
  3413. }
  3414. netif_device_attach(net_dev);
  3415. /*FIXME: This should be handled by softmac instead. */
  3416. schedule_work(&bcm->softmac->associnfo.work);
  3417. dprintk(KERN_INFO PFX "Device resumed.\n");
  3418. return 0;
  3419. }
  3420. #endif /* CONFIG_PM */
  3421. static struct pci_driver bcm43xx_pci_driver = {
  3422. .name = KBUILD_MODNAME,
  3423. .id_table = bcm43xx_pci_tbl,
  3424. .probe = bcm43xx_init_one,
  3425. .remove = __devexit_p(bcm43xx_remove_one),
  3426. #ifdef CONFIG_PM
  3427. .suspend = bcm43xx_suspend,
  3428. .resume = bcm43xx_resume,
  3429. #endif /* CONFIG_PM */
  3430. };
  3431. static int __init bcm43xx_init(void)
  3432. {
  3433. printk(KERN_INFO KBUILD_MODNAME " driver\n");
  3434. bcm43xx_debugfs_init();
  3435. return pci_register_driver(&bcm43xx_pci_driver);
  3436. }
  3437. static void __exit bcm43xx_exit(void)
  3438. {
  3439. pci_unregister_driver(&bcm43xx_pci_driver);
  3440. bcm43xx_debugfs_exit();
  3441. }
  3442. module_init(bcm43xx_init)
  3443. module_exit(bcm43xx_exit)