dmtimer.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952
  1. /*
  2. * linux/arch/arm/plat-omap/dmtimer.c
  3. *
  4. * OMAP Dual-Mode Timers
  5. *
  6. * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
  7. * Tarun Kanti DebBarma <tarun.kanti@ti.com>
  8. * Thara Gopinath <thara@ti.com>
  9. *
  10. * dmtimer adaptation to platform_driver.
  11. *
  12. * Copyright (C) 2005 Nokia Corporation
  13. * OMAP2 support by Juha Yrjola
  14. * API improvements and OMAP2 clock framework support by Timo Teras
  15. *
  16. * Copyright (C) 2009 Texas Instruments
  17. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  18. *
  19. * This program is free software; you can redistribute it and/or modify it
  20. * under the terms of the GNU General Public License as published by the
  21. * Free Software Foundation; either version 2 of the License, or (at your
  22. * option) any later version.
  23. *
  24. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  25. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  26. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  27. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  28. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. * You should have received a copy of the GNU General Public License along
  34. * with this program; if not, write to the Free Software Foundation, Inc.,
  35. * 675 Mass Ave, Cambridge, MA 02139, USA.
  36. */
  37. #include <linux/clk.h>
  38. #include <linux/module.h>
  39. #include <linux/io.h>
  40. #include <linux/device.h>
  41. #include <linux/err.h>
  42. #include <linux/pm_runtime.h>
  43. #include <linux/of.h>
  44. #include <linux/of_device.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/platform_data/dmtimer-omap.h>
  47. #include <plat/dmtimer.h>
  48. static u32 omap_reserved_systimers;
  49. static LIST_HEAD(omap_timer_list);
  50. static DEFINE_SPINLOCK(dm_timer_lock);
  51. enum {
  52. REQUEST_ANY = 0,
  53. REQUEST_BY_ID,
  54. REQUEST_BY_CAP,
  55. REQUEST_BY_NODE,
  56. };
  57. /**
  58. * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
  59. * @timer: timer pointer over which read operation to perform
  60. * @reg: lowest byte holds the register offset
  61. *
  62. * The posted mode bit is encoded in reg. Note that in posted mode write
  63. * pending bit must be checked. Otherwise a read of a non completed write
  64. * will produce an error.
  65. */
  66. static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
  67. {
  68. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  69. return __omap_dm_timer_read(timer, reg, timer->posted);
  70. }
  71. /**
  72. * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
  73. * @timer: timer pointer over which write operation is to perform
  74. * @reg: lowest byte holds the register offset
  75. * @value: data to write into the register
  76. *
  77. * The posted mode bit is encoded in reg. Note that in posted mode the write
  78. * pending bit must be checked. Otherwise a write on a register which has a
  79. * pending write will be lost.
  80. */
  81. static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
  82. u32 value)
  83. {
  84. WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
  85. __omap_dm_timer_write(timer, reg, value, timer->posted);
  86. }
  87. static void omap_timer_restore_context(struct omap_dm_timer *timer)
  88. {
  89. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
  90. timer->context.twer);
  91. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
  92. timer->context.tcrr);
  93. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
  94. timer->context.tldr);
  95. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
  96. timer->context.tmar);
  97. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
  98. timer->context.tsicr);
  99. __raw_writel(timer->context.tier, timer->irq_ena);
  100. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
  101. timer->context.tclr);
  102. }
  103. static int omap_dm_timer_reset(struct omap_dm_timer *timer)
  104. {
  105. u32 l, timeout = 100000;
  106. if (timer->revision != 1)
  107. return -EINVAL;
  108. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
  109. do {
  110. l = __omap_dm_timer_read(timer,
  111. OMAP_TIMER_V1_SYS_STAT_OFFSET, 0);
  112. } while (!l && timeout--);
  113. if (!timeout) {
  114. dev_err(&timer->pdev->dev, "Timer failed to reset\n");
  115. return -ETIMEDOUT;
  116. }
  117. /* Configure timer for smart-idle mode */
  118. l = __omap_dm_timer_read(timer, OMAP_TIMER_OCP_CFG_OFFSET, 0);
  119. l |= 0x2 << 0x3;
  120. __omap_dm_timer_write(timer, OMAP_TIMER_OCP_CFG_OFFSET, l, 0);
  121. timer->posted = 0;
  122. return 0;
  123. }
  124. static int omap_dm_timer_prepare(struct omap_dm_timer *timer)
  125. {
  126. int rc;
  127. /*
  128. * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
  129. * do not call clk_get() for these devices.
  130. */
  131. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
  132. timer->fclk = clk_get(&timer->pdev->dev, "fck");
  133. if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
  134. timer->fclk = NULL;
  135. dev_err(&timer->pdev->dev, ": No fclk handle.\n");
  136. return -EINVAL;
  137. }
  138. }
  139. omap_dm_timer_enable(timer);
  140. if (timer->capability & OMAP_TIMER_NEEDS_RESET) {
  141. rc = omap_dm_timer_reset(timer);
  142. if (rc) {
  143. omap_dm_timer_disable(timer);
  144. return rc;
  145. }
  146. }
  147. __omap_dm_timer_enable_posted(timer);
  148. omap_dm_timer_disable(timer);
  149. return omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
  150. }
  151. static inline u32 omap_dm_timer_reserved_systimer(int id)
  152. {
  153. return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
  154. }
  155. int omap_dm_timer_reserve_systimer(int id)
  156. {
  157. if (omap_dm_timer_reserved_systimer(id))
  158. return -ENODEV;
  159. omap_reserved_systimers |= (1 << (id - 1));
  160. return 0;
  161. }
  162. static struct omap_dm_timer *_omap_dm_timer_request(int req_type, void *data)
  163. {
  164. struct omap_dm_timer *timer = NULL, *t;
  165. struct device_node *np = NULL;
  166. unsigned long flags;
  167. u32 cap = 0;
  168. int id = 0;
  169. switch (req_type) {
  170. case REQUEST_BY_ID:
  171. id = *(int *)data;
  172. break;
  173. case REQUEST_BY_CAP:
  174. cap = *(u32 *)data;
  175. break;
  176. case REQUEST_BY_NODE:
  177. np = (struct device_node *)data;
  178. break;
  179. default:
  180. /* REQUEST_ANY */
  181. break;
  182. }
  183. spin_lock_irqsave(&dm_timer_lock, flags);
  184. list_for_each_entry(t, &omap_timer_list, node) {
  185. if (t->reserved)
  186. continue;
  187. switch (req_type) {
  188. case REQUEST_BY_ID:
  189. if (id == t->pdev->id) {
  190. timer = t;
  191. timer->reserved = 1;
  192. goto found;
  193. }
  194. break;
  195. case REQUEST_BY_CAP:
  196. if (cap == (t->capability & cap)) {
  197. /*
  198. * If timer is not NULL, we have already found
  199. * one timer but it was not an exact match
  200. * because it had more capabilites that what
  201. * was required. Therefore, unreserve the last
  202. * timer found and see if this one is a better
  203. * match.
  204. */
  205. if (timer)
  206. timer->reserved = 0;
  207. timer = t;
  208. timer->reserved = 1;
  209. /* Exit loop early if we find an exact match */
  210. if (t->capability == cap)
  211. goto found;
  212. }
  213. break;
  214. case REQUEST_BY_NODE:
  215. if (np == t->pdev->dev.of_node) {
  216. timer = t;
  217. timer->reserved = 1;
  218. goto found;
  219. }
  220. break;
  221. default:
  222. /* REQUEST_ANY */
  223. timer = t;
  224. timer->reserved = 1;
  225. goto found;
  226. }
  227. }
  228. found:
  229. spin_unlock_irqrestore(&dm_timer_lock, flags);
  230. if (timer && omap_dm_timer_prepare(timer)) {
  231. timer->reserved = 0;
  232. timer = NULL;
  233. }
  234. if (!timer)
  235. pr_debug("%s: timer request failed!\n", __func__);
  236. return timer;
  237. }
  238. struct omap_dm_timer *omap_dm_timer_request(void)
  239. {
  240. return _omap_dm_timer_request(REQUEST_ANY, NULL);
  241. }
  242. EXPORT_SYMBOL_GPL(omap_dm_timer_request);
  243. struct omap_dm_timer *omap_dm_timer_request_specific(int id)
  244. {
  245. /* Requesting timer by ID is not supported when device tree is used */
  246. if (of_have_populated_dt()) {
  247. pr_warn("%s: Please use omap_dm_timer_request_by_cap/node()\n",
  248. __func__);
  249. return NULL;
  250. }
  251. return _omap_dm_timer_request(REQUEST_BY_ID, &id);
  252. }
  253. EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
  254. /**
  255. * omap_dm_timer_request_by_cap - Request a timer by capability
  256. * @cap: Bit mask of capabilities to match
  257. *
  258. * Find a timer based upon capabilities bit mask. Callers of this function
  259. * should use the definitions found in the plat/dmtimer.h file under the
  260. * comment "timer capabilities used in hwmod database". Returns pointer to
  261. * timer handle on success and a NULL pointer on failure.
  262. */
  263. struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
  264. {
  265. return _omap_dm_timer_request(REQUEST_BY_CAP, &cap);
  266. }
  267. EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_cap);
  268. /**
  269. * omap_dm_timer_request_by_node - Request a timer by device-tree node
  270. * @np: Pointer to device-tree timer node
  271. *
  272. * Request a timer based upon a device node pointer. Returns pointer to
  273. * timer handle on success and a NULL pointer on failure.
  274. */
  275. struct omap_dm_timer *omap_dm_timer_request_by_node(struct device_node *np)
  276. {
  277. if (!np)
  278. return NULL;
  279. return _omap_dm_timer_request(REQUEST_BY_NODE, np);
  280. }
  281. EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_node);
  282. int omap_dm_timer_free(struct omap_dm_timer *timer)
  283. {
  284. if (unlikely(!timer))
  285. return -EINVAL;
  286. clk_put(timer->fclk);
  287. WARN_ON(!timer->reserved);
  288. timer->reserved = 0;
  289. return 0;
  290. }
  291. EXPORT_SYMBOL_GPL(omap_dm_timer_free);
  292. void omap_dm_timer_enable(struct omap_dm_timer *timer)
  293. {
  294. int c;
  295. pm_runtime_get_sync(&timer->pdev->dev);
  296. if (!(timer->capability & OMAP_TIMER_ALWON)) {
  297. if (timer->get_context_loss_count) {
  298. c = timer->get_context_loss_count(&timer->pdev->dev);
  299. if (c != timer->ctx_loss_count) {
  300. omap_timer_restore_context(timer);
  301. timer->ctx_loss_count = c;
  302. }
  303. } else {
  304. omap_timer_restore_context(timer);
  305. }
  306. }
  307. }
  308. EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
  309. void omap_dm_timer_disable(struct omap_dm_timer *timer)
  310. {
  311. pm_runtime_put_sync(&timer->pdev->dev);
  312. }
  313. EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
  314. int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
  315. {
  316. if (timer)
  317. return timer->irq;
  318. return -EINVAL;
  319. }
  320. EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
  321. #if defined(CONFIG_ARCH_OMAP1)
  322. #include <mach/hardware.h>
  323. /**
  324. * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
  325. * @inputmask: current value of idlect mask
  326. */
  327. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  328. {
  329. int i = 0;
  330. struct omap_dm_timer *timer = NULL;
  331. unsigned long flags;
  332. /* If ARMXOR cannot be idled this function call is unnecessary */
  333. if (!(inputmask & (1 << 1)))
  334. return inputmask;
  335. /* If any active timer is using ARMXOR return modified mask */
  336. spin_lock_irqsave(&dm_timer_lock, flags);
  337. list_for_each_entry(timer, &omap_timer_list, node) {
  338. u32 l;
  339. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  340. if (l & OMAP_TIMER_CTRL_ST) {
  341. if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
  342. inputmask &= ~(1 << 1);
  343. else
  344. inputmask &= ~(1 << 2);
  345. }
  346. i++;
  347. }
  348. spin_unlock_irqrestore(&dm_timer_lock, flags);
  349. return inputmask;
  350. }
  351. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  352. #else
  353. struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
  354. {
  355. if (timer)
  356. return timer->fclk;
  357. return NULL;
  358. }
  359. EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
  360. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  361. {
  362. BUG();
  363. return 0;
  364. }
  365. EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
  366. #endif
  367. int omap_dm_timer_trigger(struct omap_dm_timer *timer)
  368. {
  369. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  370. pr_err("%s: timer not available or enabled.\n", __func__);
  371. return -EINVAL;
  372. }
  373. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  374. return 0;
  375. }
  376. EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
  377. int omap_dm_timer_start(struct omap_dm_timer *timer)
  378. {
  379. u32 l;
  380. if (unlikely(!timer))
  381. return -EINVAL;
  382. omap_dm_timer_enable(timer);
  383. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  384. if (!(l & OMAP_TIMER_CTRL_ST)) {
  385. l |= OMAP_TIMER_CTRL_ST;
  386. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  387. }
  388. /* Save the context */
  389. timer->context.tclr = l;
  390. return 0;
  391. }
  392. EXPORT_SYMBOL_GPL(omap_dm_timer_start);
  393. int omap_dm_timer_stop(struct omap_dm_timer *timer)
  394. {
  395. unsigned long rate = 0;
  396. if (unlikely(!timer))
  397. return -EINVAL;
  398. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
  399. rate = clk_get_rate(timer->fclk);
  400. __omap_dm_timer_stop(timer, timer->posted, rate);
  401. /*
  402. * Since the register values are computed and written within
  403. * __omap_dm_timer_stop, we need to use read to retrieve the
  404. * context.
  405. */
  406. timer->context.tclr =
  407. omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  408. omap_dm_timer_disable(timer);
  409. return 0;
  410. }
  411. EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
  412. int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  413. {
  414. int ret;
  415. char *parent_name = NULL;
  416. struct clk *parent;
  417. struct dmtimer_platform_data *pdata;
  418. if (unlikely(!timer))
  419. return -EINVAL;
  420. pdata = timer->pdev->dev.platform_data;
  421. if (source < 0 || source >= 3)
  422. return -EINVAL;
  423. /*
  424. * FIXME: Used for OMAP1 devices only because they do not currently
  425. * use the clock framework to set the parent clock. To be removed
  426. * once OMAP1 migrated to using clock framework for dmtimers
  427. */
  428. if (pdata && pdata->set_timer_src)
  429. return pdata->set_timer_src(timer->pdev, source);
  430. if (!timer->fclk)
  431. return -EINVAL;
  432. switch (source) {
  433. case OMAP_TIMER_SRC_SYS_CLK:
  434. parent_name = "timer_sys_ck";
  435. break;
  436. case OMAP_TIMER_SRC_32_KHZ:
  437. parent_name = "timer_32k_ck";
  438. break;
  439. case OMAP_TIMER_SRC_EXT_CLK:
  440. parent_name = "timer_ext_ck";
  441. break;
  442. }
  443. parent = clk_get(&timer->pdev->dev, parent_name);
  444. if (IS_ERR_OR_NULL(parent)) {
  445. pr_err("%s: %s not found\n", __func__, parent_name);
  446. return -EINVAL;
  447. }
  448. ret = clk_set_parent(timer->fclk, parent);
  449. if (IS_ERR_VALUE(ret))
  450. pr_err("%s: failed to set %s as parent\n", __func__,
  451. parent_name);
  452. clk_put(parent);
  453. return ret;
  454. }
  455. EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
  456. int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
  457. unsigned int load)
  458. {
  459. u32 l;
  460. if (unlikely(!timer))
  461. return -EINVAL;
  462. omap_dm_timer_enable(timer);
  463. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  464. if (autoreload)
  465. l |= OMAP_TIMER_CTRL_AR;
  466. else
  467. l &= ~OMAP_TIMER_CTRL_AR;
  468. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  469. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  470. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  471. /* Save the context */
  472. timer->context.tclr = l;
  473. timer->context.tldr = load;
  474. omap_dm_timer_disable(timer);
  475. return 0;
  476. }
  477. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
  478. /* Optimized set_load which removes costly spin wait in timer_start */
  479. int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
  480. unsigned int load)
  481. {
  482. u32 l;
  483. if (unlikely(!timer))
  484. return -EINVAL;
  485. omap_dm_timer_enable(timer);
  486. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  487. if (autoreload) {
  488. l |= OMAP_TIMER_CTRL_AR;
  489. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  490. } else {
  491. l &= ~OMAP_TIMER_CTRL_AR;
  492. }
  493. l |= OMAP_TIMER_CTRL_ST;
  494. __omap_dm_timer_load_start(timer, l, load, timer->posted);
  495. /* Save the context */
  496. timer->context.tclr = l;
  497. timer->context.tldr = load;
  498. timer->context.tcrr = load;
  499. return 0;
  500. }
  501. EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
  502. int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
  503. unsigned int match)
  504. {
  505. u32 l;
  506. if (unlikely(!timer))
  507. return -EINVAL;
  508. omap_dm_timer_enable(timer);
  509. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  510. if (enable)
  511. l |= OMAP_TIMER_CTRL_CE;
  512. else
  513. l &= ~OMAP_TIMER_CTRL_CE;
  514. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
  515. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  516. /* Save the context */
  517. timer->context.tclr = l;
  518. timer->context.tmar = match;
  519. omap_dm_timer_disable(timer);
  520. return 0;
  521. }
  522. EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
  523. int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
  524. int toggle, int trigger)
  525. {
  526. u32 l;
  527. if (unlikely(!timer))
  528. return -EINVAL;
  529. omap_dm_timer_enable(timer);
  530. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  531. l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
  532. OMAP_TIMER_CTRL_PT | (0x03 << 10));
  533. if (def_on)
  534. l |= OMAP_TIMER_CTRL_SCPWM;
  535. if (toggle)
  536. l |= OMAP_TIMER_CTRL_PT;
  537. l |= trigger << 10;
  538. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  539. /* Save the context */
  540. timer->context.tclr = l;
  541. omap_dm_timer_disable(timer);
  542. return 0;
  543. }
  544. EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
  545. int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
  546. {
  547. u32 l;
  548. if (unlikely(!timer))
  549. return -EINVAL;
  550. omap_dm_timer_enable(timer);
  551. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  552. l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
  553. if (prescaler >= 0x00 && prescaler <= 0x07) {
  554. l |= OMAP_TIMER_CTRL_PRE;
  555. l |= prescaler << 2;
  556. }
  557. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  558. /* Save the context */
  559. timer->context.tclr = l;
  560. omap_dm_timer_disable(timer);
  561. return 0;
  562. }
  563. EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
  564. int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
  565. unsigned int value)
  566. {
  567. if (unlikely(!timer))
  568. return -EINVAL;
  569. omap_dm_timer_enable(timer);
  570. __omap_dm_timer_int_enable(timer, value);
  571. /* Save the context */
  572. timer->context.tier = value;
  573. timer->context.twer = value;
  574. omap_dm_timer_disable(timer);
  575. return 0;
  576. }
  577. EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
  578. /**
  579. * omap_dm_timer_set_int_disable - disable timer interrupts
  580. * @timer: pointer to timer handle
  581. * @mask: bit mask of interrupts to be disabled
  582. *
  583. * Disables the specified timer interrupts for a timer.
  584. */
  585. int omap_dm_timer_set_int_disable(struct omap_dm_timer *timer, u32 mask)
  586. {
  587. u32 l = mask;
  588. if (unlikely(!timer))
  589. return -EINVAL;
  590. omap_dm_timer_enable(timer);
  591. if (timer->revision == 1)
  592. l = __raw_readl(timer->irq_ena) & ~mask;
  593. __raw_writel(l, timer->irq_dis);
  594. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_WAKEUP_EN_REG) & ~mask;
  595. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, l);
  596. /* Save the context */
  597. timer->context.tier &= ~mask;
  598. timer->context.twer &= ~mask;
  599. omap_dm_timer_disable(timer);
  600. return 0;
  601. }
  602. EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_disable);
  603. unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
  604. {
  605. unsigned int l;
  606. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  607. pr_err("%s: timer not available or enabled.\n", __func__);
  608. return 0;
  609. }
  610. l = __raw_readl(timer->irq_stat);
  611. return l;
  612. }
  613. EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
  614. int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
  615. {
  616. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
  617. return -EINVAL;
  618. __omap_dm_timer_write_status(timer, value);
  619. return 0;
  620. }
  621. EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
  622. unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
  623. {
  624. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  625. pr_err("%s: timer not iavailable or enabled.\n", __func__);
  626. return 0;
  627. }
  628. return __omap_dm_timer_read_counter(timer, timer->posted);
  629. }
  630. EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
  631. int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
  632. {
  633. if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
  634. pr_err("%s: timer not available or enabled.\n", __func__);
  635. return -EINVAL;
  636. }
  637. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
  638. /* Save the context */
  639. timer->context.tcrr = value;
  640. return 0;
  641. }
  642. EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
  643. int omap_dm_timers_active(void)
  644. {
  645. struct omap_dm_timer *timer;
  646. list_for_each_entry(timer, &omap_timer_list, node) {
  647. if (!timer->reserved)
  648. continue;
  649. if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
  650. OMAP_TIMER_CTRL_ST) {
  651. return 1;
  652. }
  653. }
  654. return 0;
  655. }
  656. EXPORT_SYMBOL_GPL(omap_dm_timers_active);
  657. static const struct of_device_id omap_timer_match[];
  658. /**
  659. * omap_dm_timer_probe - probe function called for every registered device
  660. * @pdev: pointer to current timer platform device
  661. *
  662. * Called by driver framework at the end of device registration for all
  663. * timer devices.
  664. */
  665. static int omap_dm_timer_probe(struct platform_device *pdev)
  666. {
  667. unsigned long flags;
  668. struct omap_dm_timer *timer;
  669. struct resource *mem, *irq;
  670. struct device *dev = &pdev->dev;
  671. const struct of_device_id *match;
  672. const struct dmtimer_platform_data *pdata;
  673. match = of_match_device(of_match_ptr(omap_timer_match), dev);
  674. pdata = match ? match->data : dev->platform_data;
  675. if (!pdata && !dev->of_node) {
  676. dev_err(dev, "%s: no platform data.\n", __func__);
  677. return -ENODEV;
  678. }
  679. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  680. if (unlikely(!irq)) {
  681. dev_err(dev, "%s: no IRQ resource.\n", __func__);
  682. return -ENODEV;
  683. }
  684. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  685. if (unlikely(!mem)) {
  686. dev_err(dev, "%s: no memory resource.\n", __func__);
  687. return -ENODEV;
  688. }
  689. timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
  690. if (!timer) {
  691. dev_err(dev, "%s: memory alloc failed!\n", __func__);
  692. return -ENOMEM;
  693. }
  694. timer->io_base = devm_ioremap_resource(dev, mem);
  695. if (IS_ERR(timer->io_base))
  696. return PTR_ERR(timer->io_base);
  697. if (dev->of_node) {
  698. if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
  699. timer->capability |= OMAP_TIMER_ALWON;
  700. if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
  701. timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
  702. if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
  703. timer->capability |= OMAP_TIMER_HAS_PWM;
  704. if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
  705. timer->capability |= OMAP_TIMER_SECURE;
  706. } else {
  707. timer->id = pdev->id;
  708. timer->capability = pdata->timer_capability;
  709. timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
  710. timer->get_context_loss_count = pdata->get_context_loss_count;
  711. }
  712. if (pdata)
  713. timer->errata = pdata->timer_errata;
  714. timer->irq = irq->start;
  715. timer->pdev = pdev;
  716. /* Skip pm_runtime_enable for OMAP1 */
  717. if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
  718. pm_runtime_enable(dev);
  719. pm_runtime_irq_safe(dev);
  720. }
  721. if (!timer->reserved) {
  722. pm_runtime_get_sync(dev);
  723. __omap_dm_timer_init_regs(timer);
  724. pm_runtime_put(dev);
  725. }
  726. /* add the timer element to the list */
  727. spin_lock_irqsave(&dm_timer_lock, flags);
  728. list_add_tail(&timer->node, &omap_timer_list);
  729. spin_unlock_irqrestore(&dm_timer_lock, flags);
  730. dev_dbg(dev, "Device Probed.\n");
  731. return 0;
  732. }
  733. /**
  734. * omap_dm_timer_remove - cleanup a registered timer device
  735. * @pdev: pointer to current timer platform device
  736. *
  737. * Called by driver framework whenever a timer device is unregistered.
  738. * In addition to freeing platform resources it also deletes the timer
  739. * entry from the local list.
  740. */
  741. static int omap_dm_timer_remove(struct platform_device *pdev)
  742. {
  743. struct omap_dm_timer *timer;
  744. unsigned long flags;
  745. int ret = -EINVAL;
  746. spin_lock_irqsave(&dm_timer_lock, flags);
  747. list_for_each_entry(timer, &omap_timer_list, node)
  748. if (!strcmp(dev_name(&timer->pdev->dev),
  749. dev_name(&pdev->dev))) {
  750. list_del(&timer->node);
  751. ret = 0;
  752. break;
  753. }
  754. spin_unlock_irqrestore(&dm_timer_lock, flags);
  755. return ret;
  756. }
  757. static const struct dmtimer_platform_data omap3plus_pdata = {
  758. .timer_errata = OMAP_TIMER_ERRATA_I103_I767,
  759. };
  760. static const struct of_device_id omap_timer_match[] = {
  761. {
  762. .compatible = "ti,omap2420-timer",
  763. },
  764. {
  765. .compatible = "ti,omap3430-timer",
  766. .data = &omap3plus_pdata,
  767. },
  768. {
  769. .compatible = "ti,omap4430-timer",
  770. .data = &omap3plus_pdata,
  771. },
  772. {
  773. .compatible = "ti,omap5430-timer",
  774. .data = &omap3plus_pdata,
  775. },
  776. {
  777. .compatible = "ti,am335x-timer",
  778. .data = &omap3plus_pdata,
  779. },
  780. {
  781. .compatible = "ti,am335x-timer-1ms",
  782. .data = &omap3plus_pdata,
  783. },
  784. {},
  785. };
  786. MODULE_DEVICE_TABLE(of, omap_timer_match);
  787. static struct platform_driver omap_dm_timer_driver = {
  788. .probe = omap_dm_timer_probe,
  789. .remove = omap_dm_timer_remove,
  790. .driver = {
  791. .name = "omap_timer",
  792. .of_match_table = of_match_ptr(omap_timer_match),
  793. },
  794. };
  795. early_platform_init("earlytimer", &omap_dm_timer_driver);
  796. module_platform_driver(omap_dm_timer_driver);
  797. MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
  798. MODULE_LICENSE("GPL");
  799. MODULE_ALIAS("platform:" DRIVER_NAME);
  800. MODULE_AUTHOR("Texas Instruments Inc");