interrupt.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471
  1. /*
  2. * Copyright (c) 2012 Qualcomm Atheros, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/interrupt.h>
  17. #include "wil6210.h"
  18. /**
  19. * Theory of operation:
  20. *
  21. * There is ISR pseudo-cause register,
  22. * dma_rgf->DMA_RGF.PSEUDO_CAUSE.PSEUDO_CAUSE
  23. * Its bits represents OR'ed bits from 3 real ISR registers:
  24. * TX, RX, and MISC.
  25. *
  26. * Registers may be configured to either "write 1 to clear" or
  27. * "clear on read" mode
  28. *
  29. * When handling interrupt, one have to mask/unmask interrupts for the
  30. * real ISR registers, or hardware may malfunction.
  31. *
  32. */
  33. #define WIL6210_IRQ_DISABLE (0xFFFFFFFFUL)
  34. #define WIL6210_IMC_RX BIT_DMA_EP_RX_ICR_RX_DONE
  35. #define WIL6210_IMC_TX (BIT_DMA_EP_TX_ICR_TX_DONE | \
  36. BIT_DMA_EP_TX_ICR_TX_DONE_N(0))
  37. #define WIL6210_IMC_MISC (ISR_MISC_FW_READY | ISR_MISC_MBOX_EVT)
  38. #define WIL6210_IRQ_PSEUDO_MASK (u32)(~(BIT_DMA_PSEUDO_CAUSE_RX | \
  39. BIT_DMA_PSEUDO_CAUSE_TX | \
  40. BIT_DMA_PSEUDO_CAUSE_MISC))
  41. #if defined(CONFIG_WIL6210_ISR_COR)
  42. /* configure to Clear-On-Read mode */
  43. #define WIL_ICR_ICC_VALUE (0xFFFFFFFFUL)
  44. static inline void wil_icr_clear(u32 x, void __iomem *addr)
  45. {
  46. }
  47. #else /* defined(CONFIG_WIL6210_ISR_COR) */
  48. /* configure to Write-1-to-Clear mode */
  49. #define WIL_ICR_ICC_VALUE (0UL)
  50. static inline void wil_icr_clear(u32 x, void __iomem *addr)
  51. {
  52. iowrite32(x, addr);
  53. }
  54. #endif /* defined(CONFIG_WIL6210_ISR_COR) */
  55. static inline u32 wil_ioread32_and_clear(void __iomem *addr)
  56. {
  57. u32 x = ioread32(addr);
  58. wil_icr_clear(x, addr);
  59. return x;
  60. }
  61. static void wil6210_mask_irq_tx(struct wil6210_priv *wil)
  62. {
  63. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  64. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  65. offsetof(struct RGF_ICR, IMS));
  66. }
  67. static void wil6210_mask_irq_rx(struct wil6210_priv *wil)
  68. {
  69. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  70. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  71. offsetof(struct RGF_ICR, IMS));
  72. }
  73. static void wil6210_mask_irq_misc(struct wil6210_priv *wil)
  74. {
  75. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  76. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  77. offsetof(struct RGF_ICR, IMS));
  78. }
  79. static void wil6210_mask_irq_pseudo(struct wil6210_priv *wil)
  80. {
  81. wil_dbg_IRQ(wil, "%s()\n", __func__);
  82. iowrite32(WIL6210_IRQ_DISABLE, wil->csr +
  83. HOSTADDR(RGF_DMA_PSEUDO_CAUSE_MASK_SW));
  84. clear_bit(wil_status_irqen, &wil->status);
  85. }
  86. static void wil6210_unmask_irq_tx(struct wil6210_priv *wil)
  87. {
  88. iowrite32(WIL6210_IMC_TX, wil->csr +
  89. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  90. offsetof(struct RGF_ICR, IMC));
  91. }
  92. static void wil6210_unmask_irq_rx(struct wil6210_priv *wil)
  93. {
  94. iowrite32(WIL6210_IMC_RX, wil->csr +
  95. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  96. offsetof(struct RGF_ICR, IMC));
  97. }
  98. static void wil6210_unmask_irq_misc(struct wil6210_priv *wil)
  99. {
  100. iowrite32(WIL6210_IMC_MISC, wil->csr +
  101. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  102. offsetof(struct RGF_ICR, IMC));
  103. }
  104. static void wil6210_unmask_irq_pseudo(struct wil6210_priv *wil)
  105. {
  106. wil_dbg_IRQ(wil, "%s()\n", __func__);
  107. set_bit(wil_status_irqen, &wil->status);
  108. iowrite32(WIL6210_IRQ_PSEUDO_MASK, wil->csr +
  109. HOSTADDR(RGF_DMA_PSEUDO_CAUSE_MASK_SW));
  110. }
  111. void wil6210_disable_irq(struct wil6210_priv *wil)
  112. {
  113. wil_dbg_IRQ(wil, "%s()\n", __func__);
  114. wil6210_mask_irq_tx(wil);
  115. wil6210_mask_irq_rx(wil);
  116. wil6210_mask_irq_misc(wil);
  117. wil6210_mask_irq_pseudo(wil);
  118. }
  119. void wil6210_enable_irq(struct wil6210_priv *wil)
  120. {
  121. wil_dbg_IRQ(wil, "%s()\n", __func__);
  122. iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_RX_ICR) +
  123. offsetof(struct RGF_ICR, ICC));
  124. iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_TX_ICR) +
  125. offsetof(struct RGF_ICR, ICC));
  126. iowrite32(WIL_ICR_ICC_VALUE, wil->csr + HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  127. offsetof(struct RGF_ICR, ICC));
  128. wil6210_unmask_irq_pseudo(wil);
  129. wil6210_unmask_irq_tx(wil);
  130. wil6210_unmask_irq_rx(wil);
  131. wil6210_unmask_irq_misc(wil);
  132. }
  133. static irqreturn_t wil6210_irq_rx(int irq, void *cookie)
  134. {
  135. struct wil6210_priv *wil = cookie;
  136. u32 isr = wil_ioread32_and_clear(wil->csr +
  137. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  138. offsetof(struct RGF_ICR, ICR));
  139. wil_dbg_IRQ(wil, "ISR RX 0x%08x\n", isr);
  140. if (!isr) {
  141. wil_err(wil, "spurious IRQ: RX\n");
  142. return IRQ_NONE;
  143. }
  144. wil6210_mask_irq_rx(wil);
  145. if (isr & BIT_DMA_EP_RX_ICR_RX_DONE) {
  146. wil_dbg_IRQ(wil, "RX done\n");
  147. isr &= ~BIT_DMA_EP_RX_ICR_RX_DONE;
  148. wil_rx_handle(wil);
  149. }
  150. if (isr)
  151. wil_err(wil, "un-handled RX ISR bits 0x%08x\n", isr);
  152. wil6210_unmask_irq_rx(wil);
  153. return IRQ_HANDLED;
  154. }
  155. static irqreturn_t wil6210_irq_tx(int irq, void *cookie)
  156. {
  157. struct wil6210_priv *wil = cookie;
  158. u32 isr = wil_ioread32_and_clear(wil->csr +
  159. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  160. offsetof(struct RGF_ICR, ICR));
  161. wil_dbg_IRQ(wil, "ISR TX 0x%08x\n", isr);
  162. if (!isr) {
  163. wil_err(wil, "spurious IRQ: TX\n");
  164. return IRQ_NONE;
  165. }
  166. wil6210_mask_irq_tx(wil);
  167. if (isr & BIT_DMA_EP_TX_ICR_TX_DONE) {
  168. uint i;
  169. wil_dbg_IRQ(wil, "TX done\n");
  170. isr &= ~BIT_DMA_EP_TX_ICR_TX_DONE;
  171. for (i = 0; i < 24; i++) {
  172. u32 mask = BIT_DMA_EP_TX_ICR_TX_DONE_N(i);
  173. if (isr & mask) {
  174. isr &= ~mask;
  175. wil_dbg_IRQ(wil, "TX done(%i)\n", i);
  176. wil_tx_complete(wil, i);
  177. }
  178. }
  179. }
  180. if (isr)
  181. wil_err(wil, "un-handled TX ISR bits 0x%08x\n", isr);
  182. wil6210_unmask_irq_tx(wil);
  183. return IRQ_HANDLED;
  184. }
  185. static irqreturn_t wil6210_irq_misc(int irq, void *cookie)
  186. {
  187. struct wil6210_priv *wil = cookie;
  188. u32 isr = wil_ioread32_and_clear(wil->csr +
  189. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  190. offsetof(struct RGF_ICR, ICR));
  191. wil_dbg_IRQ(wil, "ISR MISC 0x%08x\n", isr);
  192. if (!isr) {
  193. wil_err(wil, "spurious IRQ: MISC\n");
  194. return IRQ_NONE;
  195. }
  196. wil6210_mask_irq_misc(wil);
  197. if (isr & ISR_MISC_FW_READY) {
  198. wil_dbg_IRQ(wil, "IRQ: FW ready\n");
  199. /**
  200. * Actual FW ready indicated by the
  201. * WMI_FW_READY_EVENTID
  202. */
  203. isr &= ~ISR_MISC_FW_READY;
  204. }
  205. wil->isr_misc = isr;
  206. if (isr) {
  207. return IRQ_WAKE_THREAD;
  208. } else {
  209. wil6210_unmask_irq_misc(wil);
  210. return IRQ_HANDLED;
  211. }
  212. }
  213. static irqreturn_t wil6210_irq_misc_thread(int irq, void *cookie)
  214. {
  215. struct wil6210_priv *wil = cookie;
  216. u32 isr = wil->isr_misc;
  217. wil_dbg_IRQ(wil, "Thread ISR MISC 0x%08x\n", isr);
  218. if (isr & ISR_MISC_MBOX_EVT) {
  219. wil_dbg_IRQ(wil, "MBOX event\n");
  220. wmi_recv_cmd(wil);
  221. isr &= ~ISR_MISC_MBOX_EVT;
  222. }
  223. if (isr)
  224. wil_err(wil, "un-handled MISC ISR bits 0x%08x\n", isr);
  225. wil->isr_misc = 0;
  226. wil6210_unmask_irq_misc(wil);
  227. return IRQ_HANDLED;
  228. }
  229. /**
  230. * thread IRQ handler
  231. */
  232. static irqreturn_t wil6210_thread_irq(int irq, void *cookie)
  233. {
  234. struct wil6210_priv *wil = cookie;
  235. wil_dbg_IRQ(wil, "Thread IRQ\n");
  236. /* Discover real IRQ cause */
  237. if (wil->isr_misc)
  238. wil6210_irq_misc_thread(irq, cookie);
  239. wil6210_unmask_irq_pseudo(wil);
  240. return IRQ_HANDLED;
  241. }
  242. /* DEBUG
  243. * There is subtle bug in hardware that causes IRQ to raise when it should be
  244. * masked. It is quite rare and hard to debug.
  245. *
  246. * Catch irq issue if it happens and print all I can.
  247. */
  248. static int wil6210_debug_irq_mask(struct wil6210_priv *wil, u32 pseudo_cause)
  249. {
  250. if (!test_bit(wil_status_irqen, &wil->status)) {
  251. u32 icm_rx = wil_ioread32_and_clear(wil->csr +
  252. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  253. offsetof(struct RGF_ICR, ICM));
  254. u32 icr_rx = wil_ioread32_and_clear(wil->csr +
  255. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  256. offsetof(struct RGF_ICR, ICR));
  257. u32 imv_rx = ioread32(wil->csr +
  258. HOSTADDR(RGF_DMA_EP_RX_ICR) +
  259. offsetof(struct RGF_ICR, IMV));
  260. u32 icm_tx = wil_ioread32_and_clear(wil->csr +
  261. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  262. offsetof(struct RGF_ICR, ICM));
  263. u32 icr_tx = wil_ioread32_and_clear(wil->csr +
  264. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  265. offsetof(struct RGF_ICR, ICR));
  266. u32 imv_tx = ioread32(wil->csr +
  267. HOSTADDR(RGF_DMA_EP_TX_ICR) +
  268. offsetof(struct RGF_ICR, IMV));
  269. u32 icm_misc = wil_ioread32_and_clear(wil->csr +
  270. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  271. offsetof(struct RGF_ICR, ICM));
  272. u32 icr_misc = wil_ioread32_and_clear(wil->csr +
  273. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  274. offsetof(struct RGF_ICR, ICR));
  275. u32 imv_misc = ioread32(wil->csr +
  276. HOSTADDR(RGF_DMA_EP_MISC_ICR) +
  277. offsetof(struct RGF_ICR, IMV));
  278. wil_err(wil, "IRQ when it should be masked: pseudo 0x%08x\n"
  279. "Rx icm:icr:imv 0x%08x 0x%08x 0x%08x\n"
  280. "Tx icm:icr:imv 0x%08x 0x%08x 0x%08x\n"
  281. "Misc icm:icr:imv 0x%08x 0x%08x 0x%08x\n",
  282. pseudo_cause,
  283. icm_rx, icr_rx, imv_rx,
  284. icm_tx, icr_tx, imv_tx,
  285. icm_misc, icr_misc, imv_misc);
  286. return -EINVAL;
  287. }
  288. return 0;
  289. }
  290. static irqreturn_t wil6210_hardirq(int irq, void *cookie)
  291. {
  292. irqreturn_t rc = IRQ_HANDLED;
  293. struct wil6210_priv *wil = cookie;
  294. u32 pseudo_cause = ioread32(wil->csr + HOSTADDR(RGF_DMA_PSEUDO_CAUSE));
  295. /**
  296. * pseudo_cause is Clear-On-Read, no need to ACK
  297. */
  298. if ((pseudo_cause == 0) || ((pseudo_cause & 0xff) == 0xff))
  299. return IRQ_NONE;
  300. /* FIXME: IRQ mask debug */
  301. if (wil6210_debug_irq_mask(wil, pseudo_cause))
  302. return IRQ_NONE;
  303. wil6210_mask_irq_pseudo(wil);
  304. /* Discover real IRQ cause
  305. * There are 2 possible phases for every IRQ:
  306. * - hard IRQ handler called right here
  307. * - threaded handler called later
  308. *
  309. * Hard IRQ handler reads and clears ISR.
  310. *
  311. * If threaded handler requested, hard IRQ handler
  312. * returns IRQ_WAKE_THREAD and saves ISR register value
  313. * for the threaded handler use.
  314. *
  315. * voting for wake thread - need at least 1 vote
  316. */
  317. if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_RX) &&
  318. (wil6210_irq_rx(irq, cookie) == IRQ_WAKE_THREAD))
  319. rc = IRQ_WAKE_THREAD;
  320. if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_TX) &&
  321. (wil6210_irq_tx(irq, cookie) == IRQ_WAKE_THREAD))
  322. rc = IRQ_WAKE_THREAD;
  323. if ((pseudo_cause & BIT_DMA_PSEUDO_CAUSE_MISC) &&
  324. (wil6210_irq_misc(irq, cookie) == IRQ_WAKE_THREAD))
  325. rc = IRQ_WAKE_THREAD;
  326. /* if thread is requested, it will unmask IRQ */
  327. if (rc != IRQ_WAKE_THREAD)
  328. wil6210_unmask_irq_pseudo(wil);
  329. wil_dbg_IRQ(wil, "Hard IRQ 0x%08x\n", pseudo_cause);
  330. return rc;
  331. }
  332. static int wil6210_request_3msi(struct wil6210_priv *wil, int irq)
  333. {
  334. int rc;
  335. /*
  336. * IRQ's are in the following order:
  337. * - Tx
  338. * - Rx
  339. * - Misc
  340. */
  341. rc = request_irq(irq, wil6210_irq_tx, IRQF_SHARED,
  342. WIL_NAME"_tx", wil);
  343. if (rc)
  344. return rc;
  345. rc = request_irq(irq + 1, wil6210_irq_rx, IRQF_SHARED,
  346. WIL_NAME"_rx", wil);
  347. if (rc)
  348. goto free0;
  349. rc = request_threaded_irq(irq + 2, wil6210_irq_misc,
  350. wil6210_irq_misc_thread,
  351. IRQF_SHARED, WIL_NAME"_misc", wil);
  352. if (rc)
  353. goto free1;
  354. return 0;
  355. /* error branch */
  356. free1:
  357. free_irq(irq + 1, wil);
  358. free0:
  359. free_irq(irq, wil);
  360. return rc;
  361. }
  362. int wil6210_init_irq(struct wil6210_priv *wil, int irq)
  363. {
  364. int rc;
  365. if (wil->n_msi == 3)
  366. rc = wil6210_request_3msi(wil, irq);
  367. else
  368. rc = request_threaded_irq(irq, wil6210_hardirq,
  369. wil6210_thread_irq,
  370. wil->n_msi ? 0 : IRQF_SHARED,
  371. WIL_NAME, wil);
  372. if (rc)
  373. return rc;
  374. wil6210_enable_irq(wil);
  375. return 0;
  376. }
  377. void wil6210_fini_irq(struct wil6210_priv *wil, int irq)
  378. {
  379. wil6210_disable_irq(wil);
  380. free_irq(irq, wil);
  381. if (wil->n_msi == 3) {
  382. free_irq(irq + 1, wil);
  383. free_irq(irq + 2, wil);
  384. }
  385. }