ath9k.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/leds.h>
  22. #include <linux/completion.h>
  23. #include "debug.h"
  24. #include "common.h"
  25. #include "mci.h"
  26. #include "dfs.h"
  27. /*
  28. * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
  29. * should rely on this file or its contents.
  30. */
  31. struct ath_node;
  32. /* Macro to expand scalars to 64-bit objects */
  33. #define ito64(x) (sizeof(x) == 1) ? \
  34. (((unsigned long long int)(x)) & (0xff)) : \
  35. (sizeof(x) == 2) ? \
  36. (((unsigned long long int)(x)) & 0xffff) : \
  37. ((sizeof(x) == 4) ? \
  38. (((unsigned long long int)(x)) & 0xffffffff) : \
  39. (unsigned long long int)(x))
  40. /* increment with wrap-around */
  41. #define INCR(_l, _sz) do { \
  42. (_l)++; \
  43. (_l) &= ((_sz) - 1); \
  44. } while (0)
  45. /* decrement with wrap-around */
  46. #define DECR(_l, _sz) do { \
  47. (_l)--; \
  48. (_l) &= ((_sz) - 1); \
  49. } while (0)
  50. #define TSF_TO_TU(_h,_l) \
  51. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  52. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  53. struct ath_config {
  54. u16 txpowlimit;
  55. u8 cabqReadytime;
  56. };
  57. /*************************/
  58. /* Descriptor Management */
  59. /*************************/
  60. #define ATH_TXBUF_RESET(_bf) do { \
  61. (_bf)->bf_stale = false; \
  62. (_bf)->bf_lastbf = NULL; \
  63. (_bf)->bf_next = NULL; \
  64. memset(&((_bf)->bf_state), 0, \
  65. sizeof(struct ath_buf_state)); \
  66. } while (0)
  67. #define ATH_RXBUF_RESET(_bf) do { \
  68. (_bf)->bf_stale = false; \
  69. } while (0)
  70. /**
  71. * enum buffer_type - Buffer type flags
  72. *
  73. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  74. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  75. * (used in aggregation scheduling)
  76. */
  77. enum buffer_type {
  78. BUF_AMPDU = BIT(0),
  79. BUF_AGGR = BIT(1),
  80. };
  81. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  82. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  83. #define ATH_TXSTATUS_RING_SIZE 512
  84. #define DS2PHYS(_dd, _ds) \
  85. ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
  86. #define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
  87. #define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
  88. struct ath_descdma {
  89. void *dd_desc;
  90. dma_addr_t dd_desc_paddr;
  91. u32 dd_desc_len;
  92. };
  93. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  94. struct list_head *head, const char *name,
  95. int nbuf, int ndesc, bool is_tx);
  96. /***********/
  97. /* RX / TX */
  98. /***********/
  99. #define ATH_RXBUF 512
  100. #define ATH_TXBUF 512
  101. #define ATH_TXBUF_RESERVE 5
  102. #define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
  103. #define ATH_TXMAXTRY 13
  104. #define TID_TO_WME_AC(_tid) \
  105. ((((_tid) == 0) || ((_tid) == 3)) ? IEEE80211_AC_BE : \
  106. (((_tid) == 1) || ((_tid) == 2)) ? IEEE80211_AC_BK : \
  107. (((_tid) == 4) || ((_tid) == 5)) ? IEEE80211_AC_VI : \
  108. IEEE80211_AC_VO)
  109. #define ATH_AGGR_DELIM_SZ 4
  110. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  111. /* number of delimiters for encryption padding */
  112. #define ATH_AGGR_ENCRYPTDELIM 10
  113. /* minimum h/w qdepth to be sustained to maximize aggregation */
  114. #define ATH_AGGR_MIN_QDEPTH 2
  115. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  116. #define IEEE80211_SEQ_SEQ_SHIFT 4
  117. #define IEEE80211_SEQ_MAX 4096
  118. #define IEEE80211_WEP_IVLEN 3
  119. #define IEEE80211_WEP_KIDLEN 1
  120. #define IEEE80211_WEP_CRCLEN 4
  121. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  122. (IEEE80211_WEP_IVLEN + \
  123. IEEE80211_WEP_KIDLEN + \
  124. IEEE80211_WEP_CRCLEN))
  125. /* return whether a bit at index _n in bitmap _bm is set
  126. * _sz is the size of the bitmap */
  127. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  128. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  129. /* return block-ack bitmap index given sequence and starting sequence */
  130. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  131. /* return the seqno for _start + _offset */
  132. #define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
  133. /* returns delimiter padding required given the packet length */
  134. #define ATH_AGGR_GET_NDELIM(_len) \
  135. (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
  136. DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
  137. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  138. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  139. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  140. #define IS_CCK_RATE(rate) ((rate >= 0x18) && (rate <= 0x1e))
  141. #define ATH_TX_COMPLETE_POLL_INT 1000
  142. enum ATH_AGGR_STATUS {
  143. ATH_AGGR_DONE,
  144. ATH_AGGR_BAW_CLOSED,
  145. ATH_AGGR_LIMITED,
  146. };
  147. #define ATH_TXFIFO_DEPTH 8
  148. struct ath_txq {
  149. int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
  150. u32 axq_qnum; /* ath9k hardware queue number */
  151. void *axq_link;
  152. struct list_head axq_q;
  153. spinlock_t axq_lock;
  154. u32 axq_depth;
  155. u32 axq_ampdu_depth;
  156. bool stopped;
  157. bool axq_tx_inprogress;
  158. struct list_head axq_acq;
  159. struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
  160. u8 txq_headidx;
  161. u8 txq_tailidx;
  162. int pending_frames;
  163. struct sk_buff_head complete_q;
  164. };
  165. struct ath_atx_ac {
  166. struct ath_txq *txq;
  167. int sched;
  168. struct list_head list;
  169. struct list_head tid_q;
  170. bool clear_ps_filter;
  171. };
  172. struct ath_frame_info {
  173. struct ath_buf *bf;
  174. int framelen;
  175. enum ath9k_key_type keytype;
  176. u8 keyix;
  177. u8 retries;
  178. u8 rtscts_rate;
  179. };
  180. struct ath_buf_state {
  181. u8 bf_type;
  182. u8 bfs_paprd;
  183. u8 ndelim;
  184. u16 seqno;
  185. unsigned long bfs_paprd_timestamp;
  186. };
  187. struct ath_buf {
  188. struct list_head list;
  189. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  190. an aggregate) */
  191. struct ath_buf *bf_next; /* next subframe in the aggregate */
  192. struct sk_buff *bf_mpdu; /* enclosing frame structure */
  193. void *bf_desc; /* virtual addr of desc */
  194. dma_addr_t bf_daddr; /* physical addr of desc */
  195. dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
  196. bool bf_stale;
  197. struct ath_buf_state bf_state;
  198. };
  199. struct ath_atx_tid {
  200. struct list_head list;
  201. struct sk_buff_head buf_q;
  202. struct ath_node *an;
  203. struct ath_atx_ac *ac;
  204. unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
  205. int bar_index;
  206. u16 seq_start;
  207. u16 seq_next;
  208. u16 baw_size;
  209. int tidno;
  210. int baw_head; /* first un-acked tx buffer */
  211. int baw_tail; /* next unused tx buffer slot */
  212. int sched;
  213. int paused;
  214. u8 state;
  215. };
  216. struct ath_node {
  217. struct ath_softc *sc;
  218. struct ieee80211_sta *sta; /* station struct we're part of */
  219. struct ieee80211_vif *vif; /* interface with which we're associated */
  220. struct ath_atx_tid tid[IEEE80211_NUM_TIDS];
  221. struct ath_atx_ac ac[IEEE80211_NUM_ACS];
  222. int ps_key;
  223. u16 maxampdu;
  224. u8 mpdudensity;
  225. bool sleeping;
  226. #if defined(CONFIG_MAC80211_DEBUGFS) && defined(CONFIG_ATH9K_DEBUGFS)
  227. struct dentry *node_stat;
  228. #endif
  229. };
  230. #define AGGR_CLEANUP BIT(1)
  231. #define AGGR_ADDBA_COMPLETE BIT(2)
  232. #define AGGR_ADDBA_PROGRESS BIT(3)
  233. struct ath_tx_control {
  234. struct ath_txq *txq;
  235. struct ath_node *an;
  236. u8 paprd;
  237. struct ieee80211_sta *sta;
  238. };
  239. #define ATH_TX_ERROR 0x01
  240. /**
  241. * @txq_map: Index is mac80211 queue number. This is
  242. * not necessarily the same as the hardware queue number
  243. * (axq_qnum).
  244. */
  245. struct ath_tx {
  246. u16 seq_no;
  247. u32 txqsetup;
  248. spinlock_t txbuflock;
  249. struct list_head txbuf;
  250. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  251. struct ath_descdma txdma;
  252. struct ath_txq *txq_map[IEEE80211_NUM_ACS];
  253. u32 txq_max_pending[IEEE80211_NUM_ACS];
  254. u16 max_aggr_framelen[IEEE80211_NUM_ACS][4][32];
  255. };
  256. struct ath_rx_edma {
  257. struct sk_buff_head rx_fifo;
  258. u32 rx_fifo_hwsize;
  259. };
  260. struct ath_rx {
  261. u8 defant;
  262. u8 rxotherant;
  263. u32 *rxlink;
  264. u32 num_pkts;
  265. unsigned int rxfilter;
  266. struct list_head rxbuf;
  267. struct ath_descdma rxdma;
  268. struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
  269. struct sk_buff *frag;
  270. };
  271. int ath_startrecv(struct ath_softc *sc);
  272. bool ath_stoprecv(struct ath_softc *sc);
  273. u32 ath_calcrxfilter(struct ath_softc *sc);
  274. int ath_rx_init(struct ath_softc *sc, int nbufs);
  275. void ath_rx_cleanup(struct ath_softc *sc);
  276. int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
  277. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  278. void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq);
  279. void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq);
  280. void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
  281. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  282. bool ath_drain_all_txq(struct ath_softc *sc);
  283. void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq);
  284. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  285. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  286. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  287. int ath_tx_init(struct ath_softc *sc, int nbufs);
  288. int ath_txq_update(struct ath_softc *sc, int qnum,
  289. struct ath9k_tx_queue_info *q);
  290. void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop);
  291. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  292. struct ath_tx_control *txctl);
  293. void ath_tx_tasklet(struct ath_softc *sc);
  294. void ath_tx_edma_tasklet(struct ath_softc *sc);
  295. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  296. u16 tid, u16 *ssn);
  297. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  298. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  299. void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
  300. void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
  301. struct ath_node *an);
  302. /********/
  303. /* VIFs */
  304. /********/
  305. struct ath_vif {
  306. int av_bslot;
  307. bool primary_sta_vif;
  308. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  309. struct ath_buf *av_bcbuf;
  310. };
  311. /*******************/
  312. /* Beacon Handling */
  313. /*******************/
  314. /*
  315. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  316. * number of BSSIDs) if a given beacon does not go out even after waiting this
  317. * number of beacon intervals, the game's up.
  318. */
  319. #define BSTUCK_THRESH 9
  320. #define ATH_BCBUF 8
  321. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  322. #define ATH_DEFAULT_BMISS_LIMIT 10
  323. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  324. struct ath_beacon_config {
  325. int beacon_interval;
  326. u16 listen_interval;
  327. u16 dtim_period;
  328. u16 bmiss_timeout;
  329. u8 dtim_count;
  330. bool enable_beacon;
  331. };
  332. struct ath_beacon {
  333. enum {
  334. OK, /* no change needed */
  335. UPDATE, /* update pending */
  336. COMMIT /* beacon sent, commit change */
  337. } updateslot; /* slot time update fsm */
  338. u32 beaconq;
  339. u32 bmisscnt;
  340. u32 bc_tstamp;
  341. struct ieee80211_vif *bslot[ATH_BCBUF];
  342. int slottime;
  343. int slotupdate;
  344. struct ath9k_tx_queue_info beacon_qi;
  345. struct ath_descdma bdma;
  346. struct ath_txq *cabq;
  347. struct list_head bbuf;
  348. bool tx_processed;
  349. bool tx_last;
  350. };
  351. void ath9k_beacon_tasklet(unsigned long data);
  352. bool ath9k_allow_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
  353. void ath9k_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif,
  354. u32 changed);
  355. void ath9k_beacon_assign_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
  356. void ath9k_beacon_remove_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
  357. void ath9k_set_tsfadjust(struct ath_softc *sc, struct ieee80211_vif *vif);
  358. void ath9k_set_beacon(struct ath_softc *sc);
  359. /*******************/
  360. /* Link Monitoring */
  361. /*******************/
  362. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  363. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  364. #define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
  365. #define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
  366. #define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
  367. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  368. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  369. #define ATH_ANI_MAX_SKIP_COUNT 10
  370. #define ATH_PAPRD_TIMEOUT 100 /* msecs */
  371. #define ATH_PLL_WORK_INTERVAL 100
  372. void ath_tx_complete_poll_work(struct work_struct *work);
  373. void ath_reset_work(struct work_struct *work);
  374. void ath_hw_check(struct work_struct *work);
  375. void ath_hw_pll_work(struct work_struct *work);
  376. void ath_rx_poll(unsigned long data);
  377. void ath_start_rx_poll(struct ath_softc *sc, u8 nbeacon);
  378. void ath_paprd_calibrate(struct work_struct *work);
  379. void ath_ani_calibrate(unsigned long data);
  380. void ath_start_ani(struct ath_softc *sc);
  381. void ath_stop_ani(struct ath_softc *sc);
  382. void ath_check_ani(struct ath_softc *sc);
  383. int ath_update_survey_stats(struct ath_softc *sc);
  384. void ath_update_survey_nf(struct ath_softc *sc, int channel);
  385. void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type);
  386. /**********/
  387. /* BTCOEX */
  388. /**********/
  389. #define ATH_DUMP_BTCOEX(_s, _val) \
  390. do { \
  391. len += snprintf(buf + len, size - len, \
  392. "%20s : %10d\n", _s, (_val)); \
  393. } while (0)
  394. enum bt_op_flags {
  395. BT_OP_PRIORITY_DETECTED,
  396. BT_OP_SCAN,
  397. };
  398. struct ath_btcoex {
  399. bool hw_timer_enabled;
  400. spinlock_t btcoex_lock;
  401. struct timer_list period_timer; /* Timer for BT period */
  402. u32 bt_priority_cnt;
  403. unsigned long bt_priority_time;
  404. unsigned long op_flags;
  405. int bt_stomp_type; /* Types of BT stomping */
  406. u32 btcoex_no_stomp; /* in usec */
  407. u32 btcoex_period; /* in msec */
  408. u32 btscan_no_stomp; /* in usec */
  409. u32 duty_cycle;
  410. u32 bt_wait_time;
  411. int rssi_count;
  412. struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
  413. struct ath_mci_profile mci;
  414. u8 stomp_audio;
  415. };
  416. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  417. int ath9k_init_btcoex(struct ath_softc *sc);
  418. void ath9k_deinit_btcoex(struct ath_softc *sc);
  419. void ath9k_start_btcoex(struct ath_softc *sc);
  420. void ath9k_stop_btcoex(struct ath_softc *sc);
  421. void ath9k_btcoex_timer_resume(struct ath_softc *sc);
  422. void ath9k_btcoex_timer_pause(struct ath_softc *sc);
  423. void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
  424. u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
  425. void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
  426. int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size);
  427. #else
  428. static inline int ath9k_init_btcoex(struct ath_softc *sc)
  429. {
  430. return 0;
  431. }
  432. static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
  433. {
  434. }
  435. static inline void ath9k_start_btcoex(struct ath_softc *sc)
  436. {
  437. }
  438. static inline void ath9k_stop_btcoex(struct ath_softc *sc)
  439. {
  440. }
  441. static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
  442. u32 status)
  443. {
  444. }
  445. static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
  446. u32 max_4ms_framelen)
  447. {
  448. return 0;
  449. }
  450. static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
  451. {
  452. }
  453. static inline int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size)
  454. {
  455. return 0;
  456. }
  457. #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
  458. struct ath9k_wow_pattern {
  459. u8 pattern_bytes[MAX_PATTERN_SIZE];
  460. u8 mask_bytes[MAX_PATTERN_SIZE];
  461. u32 pattern_len;
  462. };
  463. /********************/
  464. /* LED Control */
  465. /********************/
  466. #define ATH_LED_PIN_DEF 1
  467. #define ATH_LED_PIN_9287 8
  468. #define ATH_LED_PIN_9300 10
  469. #define ATH_LED_PIN_9485 6
  470. #define ATH_LED_PIN_9462 4
  471. #ifdef CONFIG_MAC80211_LEDS
  472. void ath_init_leds(struct ath_softc *sc);
  473. void ath_deinit_leds(struct ath_softc *sc);
  474. void ath_fill_led_pin(struct ath_softc *sc);
  475. #else
  476. static inline void ath_init_leds(struct ath_softc *sc)
  477. {
  478. }
  479. static inline void ath_deinit_leds(struct ath_softc *sc)
  480. {
  481. }
  482. static inline void ath_fill_led_pin(struct ath_softc *sc)
  483. {
  484. }
  485. #endif
  486. /*******************************/
  487. /* Antenna diversity/combining */
  488. /*******************************/
  489. #define ATH_ANT_RX_CURRENT_SHIFT 4
  490. #define ATH_ANT_RX_MAIN_SHIFT 2
  491. #define ATH_ANT_RX_MASK 0x3
  492. #define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
  493. #define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
  494. #define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
  495. #define ATH_ANT_DIV_COMB_INIT_COUNT 95
  496. #define ATH_ANT_DIV_COMB_MAX_COUNT 100
  497. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
  498. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
  499. #define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
  500. #define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
  501. #define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
  502. #define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
  503. enum ath9k_ant_div_comb_lna_conf {
  504. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
  505. ATH_ANT_DIV_COMB_LNA2,
  506. ATH_ANT_DIV_COMB_LNA1,
  507. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
  508. };
  509. struct ath_ant_comb {
  510. u16 count;
  511. u16 total_pkt_count;
  512. bool scan;
  513. bool scan_not_start;
  514. int main_total_rssi;
  515. int alt_total_rssi;
  516. int alt_recv_cnt;
  517. int main_recv_cnt;
  518. int rssi_lna1;
  519. int rssi_lna2;
  520. int rssi_add;
  521. int rssi_sub;
  522. int rssi_first;
  523. int rssi_second;
  524. int rssi_third;
  525. bool alt_good;
  526. int quick_scan_cnt;
  527. int main_conf;
  528. enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
  529. enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
  530. bool first_ratio;
  531. bool second_ratio;
  532. unsigned long scan_start_time;
  533. };
  534. void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
  535. void ath_ant_comb_update(struct ath_softc *sc);
  536. /********************/
  537. /* Main driver core */
  538. /********************/
  539. /*
  540. * Default cache line size, in bytes.
  541. * Used when PCI device not fully initialized by bootrom/BIOS
  542. */
  543. #define DEFAULT_CACHELINE 32
  544. #define ATH_REGCLASSIDS_MAX 10
  545. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  546. #define ATH_MAX_SW_RETRIES 30
  547. #define ATH_CHAN_MAX 255
  548. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  549. #define ATH_RATE_DUMMY_MARKER 0
  550. enum sc_op_flags {
  551. SC_OP_INVALID,
  552. SC_OP_BEACONS,
  553. SC_OP_ANI_RUN,
  554. SC_OP_PRIM_STA_VIF,
  555. SC_OP_HW_RESET,
  556. };
  557. /* Powersave flags */
  558. #define PS_WAIT_FOR_BEACON BIT(0)
  559. #define PS_WAIT_FOR_CAB BIT(1)
  560. #define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
  561. #define PS_WAIT_FOR_TX_ACK BIT(3)
  562. #define PS_BEACON_SYNC BIT(4)
  563. #define PS_WAIT_FOR_ANI BIT(5)
  564. struct ath_rate_table;
  565. struct ath9k_vif_iter_data {
  566. const u8 *hw_macaddr; /* phy's hardware address, set
  567. * before starting iteration for
  568. * valid bssid mask.
  569. */
  570. u8 mask[ETH_ALEN]; /* bssid mask */
  571. int naps; /* number of AP vifs */
  572. int nmeshes; /* number of mesh vifs */
  573. int nstations; /* number of station vifs */
  574. int nwds; /* number of WDS vifs */
  575. int nadhocs; /* number of adhoc vifs */
  576. };
  577. /* enum spectral_mode:
  578. *
  579. * @SPECTRAL_DISABLED: spectral mode is disabled
  580. * @SPECTRAL_BACKGROUND: hardware sends samples when it is not busy with
  581. * something else.
  582. * @SPECTRAL_MANUAL: spectral scan is enabled, triggering for samples
  583. * is performed manually.
  584. * @SPECTRAL_CHANSCAN: Like manual, but also triggered when changing channels
  585. * during a channel scan.
  586. */
  587. enum spectral_mode {
  588. SPECTRAL_DISABLED = 0,
  589. SPECTRAL_BACKGROUND,
  590. SPECTRAL_MANUAL,
  591. SPECTRAL_CHANSCAN,
  592. };
  593. struct ath_softc {
  594. struct ieee80211_hw *hw;
  595. struct device *dev;
  596. struct survey_info *cur_survey;
  597. struct survey_info survey[ATH9K_NUM_CHANNELS];
  598. struct tasklet_struct intr_tq;
  599. struct tasklet_struct bcon_tasklet;
  600. struct ath_hw *sc_ah;
  601. void __iomem *mem;
  602. int irq;
  603. spinlock_t sc_serial_rw;
  604. spinlock_t sc_pm_lock;
  605. spinlock_t sc_pcu_lock;
  606. struct mutex mutex;
  607. struct work_struct paprd_work;
  608. struct work_struct hw_check_work;
  609. struct work_struct hw_reset_work;
  610. struct completion paprd_complete;
  611. unsigned int hw_busy_count;
  612. unsigned long sc_flags;
  613. u32 intrstatus;
  614. u16 ps_flags; /* PS_* */
  615. u16 curtxpow;
  616. bool ps_enabled;
  617. bool ps_idle;
  618. short nbcnvifs;
  619. short nvifs;
  620. unsigned long ps_usecount;
  621. struct ath_config config;
  622. struct ath_rx rx;
  623. struct ath_tx tx;
  624. struct ath_beacon beacon;
  625. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  626. #ifdef CONFIG_MAC80211_LEDS
  627. bool led_registered;
  628. char led_name[32];
  629. struct led_classdev led_cdev;
  630. #endif
  631. struct ath9k_hw_cal_data caldata;
  632. int last_rssi;
  633. #ifdef CONFIG_ATH9K_DEBUGFS
  634. struct ath9k_debug debug;
  635. #endif
  636. struct ath_beacon_config cur_beacon_conf;
  637. struct delayed_work tx_complete_work;
  638. struct delayed_work hw_pll_work;
  639. struct timer_list rx_poll_timer;
  640. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  641. struct ath_btcoex btcoex;
  642. struct ath_mci_coex mci_coex;
  643. struct work_struct mci_work;
  644. #endif
  645. struct ath_descdma txsdma;
  646. struct ath_ant_comb ant_comb;
  647. u8 ant_tx, ant_rx;
  648. struct dfs_pattern_detector *dfs_detector;
  649. u32 wow_enabled;
  650. /* relay(fs) channel for spectral scan */
  651. struct rchan *rfs_chan_spec_scan;
  652. enum spectral_mode spectral_mode;
  653. int scanning;
  654. #ifdef CONFIG_PM_SLEEP
  655. atomic_t wow_got_bmiss_intr;
  656. atomic_t wow_sleep_proc_intr; /* in the middle of WoW sleep ? */
  657. u32 wow_intr_before_sleep;
  658. #endif
  659. };
  660. #define SPECTRAL_SCAN_BITMASK 0x10
  661. /* Radar info packet format, used for DFS and spectral formats. */
  662. struct ath_radar_info {
  663. u8 pulse_length_pri;
  664. u8 pulse_length_ext;
  665. u8 pulse_bw_info;
  666. } __packed;
  667. /* The HT20 spectral data has 4 bytes of additional information at it's end.
  668. *
  669. * [7:0]: all bins {max_magnitude[1:0], bitmap_weight[5:0]}
  670. * [7:0]: all bins max_magnitude[9:2]
  671. * [7:0]: all bins {max_index[5:0], max_magnitude[11:10]}
  672. * [3:0]: max_exp (shift amount to size max bin to 8-bit unsigned)
  673. */
  674. struct ath_ht20_mag_info {
  675. u8 all_bins[3];
  676. u8 max_exp;
  677. } __packed;
  678. #define SPECTRAL_HT20_NUM_BINS 56
  679. /* WARNING: don't actually use this struct! MAC may vary the amount of
  680. * data by -1/+2. This struct is for reference only.
  681. */
  682. struct ath_ht20_fft_packet {
  683. u8 data[SPECTRAL_HT20_NUM_BINS];
  684. struct ath_ht20_mag_info mag_info;
  685. struct ath_radar_info radar_info;
  686. } __packed;
  687. #define SPECTRAL_HT20_TOTAL_DATA_LEN (sizeof(struct ath_ht20_fft_packet))
  688. /* Dynamic 20/40 mode:
  689. *
  690. * [7:0]: lower bins {max_magnitude[1:0], bitmap_weight[5:0]}
  691. * [7:0]: lower bins max_magnitude[9:2]
  692. * [7:0]: lower bins {max_index[5:0], max_magnitude[11:10]}
  693. * [7:0]: upper bins {max_magnitude[1:0], bitmap_weight[5:0]}
  694. * [7:0]: upper bins max_magnitude[9:2]
  695. * [7:0]: upper bins {max_index[5:0], max_magnitude[11:10]}
  696. * [3:0]: max_exp (shift amount to size max bin to 8-bit unsigned)
  697. */
  698. struct ath_ht20_40_mag_info {
  699. u8 lower_bins[3];
  700. u8 upper_bins[3];
  701. u8 max_exp;
  702. } __packed;
  703. #define SPECTRAL_HT20_40_NUM_BINS 128
  704. /* WARNING: don't actually use this struct! MAC may vary the amount of
  705. * data. This struct is for reference only.
  706. */
  707. struct ath_ht20_40_fft_packet {
  708. u8 data[SPECTRAL_HT20_40_NUM_BINS];
  709. struct ath_ht20_40_mag_info mag_info;
  710. struct ath_radar_info radar_info;
  711. } __packed;
  712. #define SPECTRAL_HT20_40_TOTAL_DATA_LEN (sizeof(struct ath_ht20_40_fft_packet))
  713. /* grabs the max magnitude from the all/upper/lower bins */
  714. static inline u16 spectral_max_magnitude(u8 *bins)
  715. {
  716. return (bins[0] & 0xc0) >> 6 |
  717. (bins[1] & 0xff) << 2 |
  718. (bins[2] & 0x03) << 10;
  719. }
  720. /* return the max magnitude from the all/upper/lower bins */
  721. static inline u8 spectral_max_index(u8 *bins)
  722. {
  723. s8 m = (bins[2] & 0xfc) >> 2;
  724. /* TODO: this still doesn't always report the right values ... */
  725. if (m > 32)
  726. m |= 0xe0;
  727. else
  728. m &= ~0xe0;
  729. return m + 29;
  730. }
  731. /* return the bitmap weight from the all/upper/lower bins */
  732. static inline u8 spectral_bitmap_weight(u8 *bins)
  733. {
  734. return bins[0] & 0x3f;
  735. }
  736. /* FFT sample format given to userspace via debugfs.
  737. *
  738. * Please keep the type/length at the front position and change
  739. * other fields after adding another sample type
  740. *
  741. * TODO: this might need rework when switching to nl80211-based
  742. * interface.
  743. */
  744. enum ath_fft_sample_type {
  745. ATH_FFT_SAMPLE_HT20 = 0,
  746. };
  747. struct fft_sample_tlv {
  748. u8 type; /* see ath_fft_sample */
  749. u16 length;
  750. /* type dependent data follows */
  751. } __packed;
  752. struct fft_sample_ht20 {
  753. struct fft_sample_tlv tlv;
  754. u8 __alignment;
  755. u16 freq;
  756. s8 rssi;
  757. s8 noise;
  758. u16 max_magnitude;
  759. u8 max_index;
  760. u8 bitmap_weight;
  761. u64 tsf;
  762. u16 data[SPECTRAL_HT20_NUM_BINS];
  763. } __packed;
  764. void ath9k_tasklet(unsigned long data);
  765. int ath_cabq_update(struct ath_softc *);
  766. static inline void ath_read_cachesize(struct ath_common *common, int *csz)
  767. {
  768. common->bus_ops->read_cachesize(common, csz);
  769. }
  770. extern struct ieee80211_ops ath9k_ops;
  771. extern int ath9k_modparam_nohwcrypt;
  772. extern int led_blink;
  773. extern bool is_ath9k_unloaded;
  774. u8 ath9k_parse_mpdudensity(u8 mpdudensity);
  775. irqreturn_t ath_isr(int irq, void *dev);
  776. int ath9k_init_device(u16 devid, struct ath_softc *sc,
  777. const struct ath_bus_ops *bus_ops);
  778. void ath9k_deinit_device(struct ath_softc *sc);
  779. void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
  780. void ath9k_reload_chainmask_settings(struct ath_softc *sc);
  781. bool ath9k_uses_beacons(int type);
  782. void ath9k_spectral_scan_trigger(struct ieee80211_hw *hw);
  783. int ath9k_spectral_scan_config(struct ieee80211_hw *hw,
  784. enum spectral_mode spectral_mode);
  785. #ifdef CONFIG_ATH9K_PCI
  786. int ath_pci_init(void);
  787. void ath_pci_exit(void);
  788. #else
  789. static inline int ath_pci_init(void) { return 0; };
  790. static inline void ath_pci_exit(void) {};
  791. #endif
  792. #ifdef CONFIG_ATH9K_AHB
  793. int ath_ahb_init(void);
  794. void ath_ahb_exit(void);
  795. #else
  796. static inline int ath_ahb_init(void) { return 0; };
  797. static inline void ath_ahb_exit(void) {};
  798. #endif
  799. void ath9k_ps_wakeup(struct ath_softc *sc);
  800. void ath9k_ps_restore(struct ath_softc *sc);
  801. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
  802. void ath_start_rfkill_poll(struct ath_softc *sc);
  803. extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
  804. void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
  805. struct ieee80211_vif *vif,
  806. struct ath9k_vif_iter_data *iter_data);
  807. #endif /* ATH9K_H */