vmxnet3_drv.c 87 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2009, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: Shreyas Bhatewara <pv-drivers@vmware.com>
  24. *
  25. */
  26. #include <linux/module.h>
  27. #include <net/ip6_checksum.h>
  28. #include "vmxnet3_int.h"
  29. char vmxnet3_driver_name[] = "vmxnet3";
  30. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  31. /*
  32. * PCI Device ID Table
  33. * Last entry must be all 0s
  34. */
  35. static DEFINE_PCI_DEVICE_TABLE(vmxnet3_pciid_table) = {
  36. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  37. {0}
  38. };
  39. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  40. static int enable_mq = 1;
  41. static void
  42. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac);
  43. /*
  44. * Enable/Disable the given intr
  45. */
  46. static void
  47. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  48. {
  49. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  50. }
  51. static void
  52. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  53. {
  54. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  55. }
  56. /*
  57. * Enable/Disable all intrs used by the device
  58. */
  59. static void
  60. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  61. {
  62. int i;
  63. for (i = 0; i < adapter->intr.num_intrs; i++)
  64. vmxnet3_enable_intr(adapter, i);
  65. adapter->shared->devRead.intrConf.intrCtrl &=
  66. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  67. }
  68. static void
  69. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  70. {
  71. int i;
  72. adapter->shared->devRead.intrConf.intrCtrl |=
  73. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  74. for (i = 0; i < adapter->intr.num_intrs; i++)
  75. vmxnet3_disable_intr(adapter, i);
  76. }
  77. static void
  78. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  79. {
  80. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  81. }
  82. static bool
  83. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  84. {
  85. return tq->stopped;
  86. }
  87. static void
  88. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  89. {
  90. tq->stopped = false;
  91. netif_start_subqueue(adapter->netdev, tq - adapter->tx_queue);
  92. }
  93. static void
  94. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  95. {
  96. tq->stopped = false;
  97. netif_wake_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  98. }
  99. static void
  100. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  101. {
  102. tq->stopped = true;
  103. tq->num_stop++;
  104. netif_stop_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  105. }
  106. /*
  107. * Check the link state. This may start or stop the tx queue.
  108. */
  109. static void
  110. vmxnet3_check_link(struct vmxnet3_adapter *adapter, bool affectTxQueue)
  111. {
  112. u32 ret;
  113. int i;
  114. unsigned long flags;
  115. spin_lock_irqsave(&adapter->cmd_lock, flags);
  116. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  117. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  118. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  119. adapter->link_speed = ret >> 16;
  120. if (ret & 1) { /* Link is up. */
  121. netdev_info(adapter->netdev, "NIC Link is Up %d Mbps\n",
  122. adapter->link_speed);
  123. if (!netif_carrier_ok(adapter->netdev))
  124. netif_carrier_on(adapter->netdev);
  125. if (affectTxQueue) {
  126. for (i = 0; i < adapter->num_tx_queues; i++)
  127. vmxnet3_tq_start(&adapter->tx_queue[i],
  128. adapter);
  129. }
  130. } else {
  131. netdev_info(adapter->netdev, "NIC Link is Down\n");
  132. if (netif_carrier_ok(adapter->netdev))
  133. netif_carrier_off(adapter->netdev);
  134. if (affectTxQueue) {
  135. for (i = 0; i < adapter->num_tx_queues; i++)
  136. vmxnet3_tq_stop(&adapter->tx_queue[i], adapter);
  137. }
  138. }
  139. }
  140. static void
  141. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  142. {
  143. int i;
  144. unsigned long flags;
  145. u32 events = le32_to_cpu(adapter->shared->ecr);
  146. if (!events)
  147. return;
  148. vmxnet3_ack_events(adapter, events);
  149. /* Check if link state has changed */
  150. if (events & VMXNET3_ECR_LINK)
  151. vmxnet3_check_link(adapter, true);
  152. /* Check if there is an error on xmit/recv queues */
  153. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  154. spin_lock_irqsave(&adapter->cmd_lock, flags);
  155. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  156. VMXNET3_CMD_GET_QUEUE_STATUS);
  157. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  158. for (i = 0; i < adapter->num_tx_queues; i++)
  159. if (adapter->tqd_start[i].status.stopped)
  160. dev_err(&adapter->netdev->dev,
  161. "%s: tq[%d] error 0x%x\n",
  162. adapter->netdev->name, i, le32_to_cpu(
  163. adapter->tqd_start[i].status.error));
  164. for (i = 0; i < adapter->num_rx_queues; i++)
  165. if (adapter->rqd_start[i].status.stopped)
  166. dev_err(&adapter->netdev->dev,
  167. "%s: rq[%d] error 0x%x\n",
  168. adapter->netdev->name, i,
  169. adapter->rqd_start[i].status.error);
  170. schedule_work(&adapter->work);
  171. }
  172. }
  173. #ifdef __BIG_ENDIAN_BITFIELD
  174. /*
  175. * The device expects the bitfields in shared structures to be written in
  176. * little endian. When CPU is big endian, the following routines are used to
  177. * correctly read and write into ABI.
  178. * The general technique used here is : double word bitfields are defined in
  179. * opposite order for big endian architecture. Then before reading them in
  180. * driver the complete double word is translated using le32_to_cpu. Similarly
  181. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  182. * double words into required format.
  183. * In order to avoid touching bits in shared structure more than once, temporary
  184. * descriptors are used. These are passed as srcDesc to following functions.
  185. */
  186. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  187. struct Vmxnet3_RxDesc *dstDesc)
  188. {
  189. u32 *src = (u32 *)srcDesc + 2;
  190. u32 *dst = (u32 *)dstDesc + 2;
  191. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  192. *dst = le32_to_cpu(*src);
  193. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  194. }
  195. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  196. struct Vmxnet3_TxDesc *dstDesc)
  197. {
  198. int i;
  199. u32 *src = (u32 *)(srcDesc + 1);
  200. u32 *dst = (u32 *)(dstDesc + 1);
  201. /* Working backwards so that the gen bit is set at the end. */
  202. for (i = 2; i > 0; i--) {
  203. src--;
  204. dst--;
  205. *dst = cpu_to_le32(*src);
  206. }
  207. }
  208. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  209. struct Vmxnet3_RxCompDesc *dstDesc)
  210. {
  211. int i = 0;
  212. u32 *src = (u32 *)srcDesc;
  213. u32 *dst = (u32 *)dstDesc;
  214. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  215. *dst = le32_to_cpu(*src);
  216. src++;
  217. dst++;
  218. }
  219. }
  220. /* Used to read bitfield values from double words. */
  221. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  222. {
  223. u32 temp = le32_to_cpu(*bitfield);
  224. u32 mask = ((1 << size) - 1) << pos;
  225. temp &= mask;
  226. temp >>= pos;
  227. return temp;
  228. }
  229. #endif /* __BIG_ENDIAN_BITFIELD */
  230. #ifdef __BIG_ENDIAN_BITFIELD
  231. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  232. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  233. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  234. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  235. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  236. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  237. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  238. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  239. VMXNET3_TCD_GEN_SIZE)
  240. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  241. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  242. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  243. (dstrcd) = (tmp); \
  244. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  245. } while (0)
  246. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  247. (dstrxd) = (tmp); \
  248. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  249. } while (0)
  250. #else
  251. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  252. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  253. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  254. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  255. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  256. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  257. #endif /* __BIG_ENDIAN_BITFIELD */
  258. static void
  259. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  260. struct pci_dev *pdev)
  261. {
  262. if (tbi->map_type == VMXNET3_MAP_SINGLE)
  263. pci_unmap_single(pdev, tbi->dma_addr, tbi->len,
  264. PCI_DMA_TODEVICE);
  265. else if (tbi->map_type == VMXNET3_MAP_PAGE)
  266. pci_unmap_page(pdev, tbi->dma_addr, tbi->len,
  267. PCI_DMA_TODEVICE);
  268. else
  269. BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
  270. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  271. }
  272. static int
  273. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  274. struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
  275. {
  276. struct sk_buff *skb;
  277. int entries = 0;
  278. /* no out of order completion */
  279. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  280. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  281. skb = tq->buf_info[eop_idx].skb;
  282. BUG_ON(skb == NULL);
  283. tq->buf_info[eop_idx].skb = NULL;
  284. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  285. while (tq->tx_ring.next2comp != eop_idx) {
  286. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  287. pdev);
  288. /* update next2comp w/o tx_lock. Since we are marking more,
  289. * instead of less, tx ring entries avail, the worst case is
  290. * that the tx routine incorrectly re-queues a pkt due to
  291. * insufficient tx ring entries.
  292. */
  293. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  294. entries++;
  295. }
  296. dev_kfree_skb_any(skb);
  297. return entries;
  298. }
  299. static int
  300. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  301. struct vmxnet3_adapter *adapter)
  302. {
  303. int completed = 0;
  304. union Vmxnet3_GenericDesc *gdesc;
  305. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  306. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  307. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  308. &gdesc->tcd), tq, adapter->pdev,
  309. adapter);
  310. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  311. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  312. }
  313. if (completed) {
  314. spin_lock(&tq->tx_lock);
  315. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  316. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  317. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  318. netif_carrier_ok(adapter->netdev))) {
  319. vmxnet3_tq_wake(tq, adapter);
  320. }
  321. spin_unlock(&tq->tx_lock);
  322. }
  323. return completed;
  324. }
  325. static void
  326. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  327. struct vmxnet3_adapter *adapter)
  328. {
  329. int i;
  330. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  331. struct vmxnet3_tx_buf_info *tbi;
  332. tbi = tq->buf_info + tq->tx_ring.next2comp;
  333. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  334. if (tbi->skb) {
  335. dev_kfree_skb_any(tbi->skb);
  336. tbi->skb = NULL;
  337. }
  338. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  339. }
  340. /* sanity check, verify all buffers are indeed unmapped and freed */
  341. for (i = 0; i < tq->tx_ring.size; i++) {
  342. BUG_ON(tq->buf_info[i].skb != NULL ||
  343. tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  344. }
  345. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  346. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  347. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  348. tq->comp_ring.next2proc = 0;
  349. }
  350. static void
  351. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  352. struct vmxnet3_adapter *adapter)
  353. {
  354. if (tq->tx_ring.base) {
  355. pci_free_consistent(adapter->pdev, tq->tx_ring.size *
  356. sizeof(struct Vmxnet3_TxDesc),
  357. tq->tx_ring.base, tq->tx_ring.basePA);
  358. tq->tx_ring.base = NULL;
  359. }
  360. if (tq->data_ring.base) {
  361. pci_free_consistent(adapter->pdev, tq->data_ring.size *
  362. sizeof(struct Vmxnet3_TxDataDesc),
  363. tq->data_ring.base, tq->data_ring.basePA);
  364. tq->data_ring.base = NULL;
  365. }
  366. if (tq->comp_ring.base) {
  367. pci_free_consistent(adapter->pdev, tq->comp_ring.size *
  368. sizeof(struct Vmxnet3_TxCompDesc),
  369. tq->comp_ring.base, tq->comp_ring.basePA);
  370. tq->comp_ring.base = NULL;
  371. }
  372. kfree(tq->buf_info);
  373. tq->buf_info = NULL;
  374. }
  375. /* Destroy all tx queues */
  376. void
  377. vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter)
  378. {
  379. int i;
  380. for (i = 0; i < adapter->num_tx_queues; i++)
  381. vmxnet3_tq_destroy(&adapter->tx_queue[i], adapter);
  382. }
  383. static void
  384. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  385. struct vmxnet3_adapter *adapter)
  386. {
  387. int i;
  388. /* reset the tx ring contents to 0 and reset the tx ring states */
  389. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  390. sizeof(struct Vmxnet3_TxDesc));
  391. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  392. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  393. memset(tq->data_ring.base, 0, tq->data_ring.size *
  394. sizeof(struct Vmxnet3_TxDataDesc));
  395. /* reset the tx comp ring contents to 0 and reset comp ring states */
  396. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  397. sizeof(struct Vmxnet3_TxCompDesc));
  398. tq->comp_ring.next2proc = 0;
  399. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  400. /* reset the bookkeeping data */
  401. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  402. for (i = 0; i < tq->tx_ring.size; i++)
  403. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  404. /* stats are not reset */
  405. }
  406. static int
  407. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  408. struct vmxnet3_adapter *adapter)
  409. {
  410. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  411. tq->comp_ring.base || tq->buf_info);
  412. tq->tx_ring.base = pci_alloc_consistent(adapter->pdev, tq->tx_ring.size
  413. * sizeof(struct Vmxnet3_TxDesc),
  414. &tq->tx_ring.basePA);
  415. if (!tq->tx_ring.base) {
  416. netdev_err(adapter->netdev, "failed to allocate tx ring\n");
  417. goto err;
  418. }
  419. tq->data_ring.base = pci_alloc_consistent(adapter->pdev,
  420. tq->data_ring.size *
  421. sizeof(struct Vmxnet3_TxDataDesc),
  422. &tq->data_ring.basePA);
  423. if (!tq->data_ring.base) {
  424. netdev_err(adapter->netdev, "failed to allocate data ring\n");
  425. goto err;
  426. }
  427. tq->comp_ring.base = pci_alloc_consistent(adapter->pdev,
  428. tq->comp_ring.size *
  429. sizeof(struct Vmxnet3_TxCompDesc),
  430. &tq->comp_ring.basePA);
  431. if (!tq->comp_ring.base) {
  432. netdev_err(adapter->netdev, "failed to allocate tx comp ring\n");
  433. goto err;
  434. }
  435. tq->buf_info = kcalloc(tq->tx_ring.size, sizeof(tq->buf_info[0]),
  436. GFP_KERNEL);
  437. if (!tq->buf_info)
  438. goto err;
  439. return 0;
  440. err:
  441. vmxnet3_tq_destroy(tq, adapter);
  442. return -ENOMEM;
  443. }
  444. static void
  445. vmxnet3_tq_cleanup_all(struct vmxnet3_adapter *adapter)
  446. {
  447. int i;
  448. for (i = 0; i < adapter->num_tx_queues; i++)
  449. vmxnet3_tq_cleanup(&adapter->tx_queue[i], adapter);
  450. }
  451. /*
  452. * starting from ring->next2fill, allocate rx buffers for the given ring
  453. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  454. * are allocated or allocation fails
  455. */
  456. static int
  457. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  458. int num_to_alloc, struct vmxnet3_adapter *adapter)
  459. {
  460. int num_allocated = 0;
  461. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  462. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  463. u32 val;
  464. while (num_allocated <= num_to_alloc) {
  465. struct vmxnet3_rx_buf_info *rbi;
  466. union Vmxnet3_GenericDesc *gd;
  467. rbi = rbi_base + ring->next2fill;
  468. gd = ring->base + ring->next2fill;
  469. if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  470. if (rbi->skb == NULL) {
  471. rbi->skb = __netdev_alloc_skb_ip_align(adapter->netdev,
  472. rbi->len,
  473. GFP_KERNEL);
  474. if (unlikely(rbi->skb == NULL)) {
  475. rq->stats.rx_buf_alloc_failure++;
  476. break;
  477. }
  478. rbi->dma_addr = pci_map_single(adapter->pdev,
  479. rbi->skb->data, rbi->len,
  480. PCI_DMA_FROMDEVICE);
  481. } else {
  482. /* rx buffer skipped by the device */
  483. }
  484. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  485. } else {
  486. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  487. rbi->len != PAGE_SIZE);
  488. if (rbi->page == NULL) {
  489. rbi->page = alloc_page(GFP_ATOMIC);
  490. if (unlikely(rbi->page == NULL)) {
  491. rq->stats.rx_buf_alloc_failure++;
  492. break;
  493. }
  494. rbi->dma_addr = pci_map_page(adapter->pdev,
  495. rbi->page, 0, PAGE_SIZE,
  496. PCI_DMA_FROMDEVICE);
  497. } else {
  498. /* rx buffers skipped by the device */
  499. }
  500. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  501. }
  502. BUG_ON(rbi->dma_addr == 0);
  503. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  504. gd->dword[2] = cpu_to_le32((!ring->gen << VMXNET3_RXD_GEN_SHIFT)
  505. | val | rbi->len);
  506. /* Fill the last buffer but dont mark it ready, or else the
  507. * device will think that the queue is full */
  508. if (num_allocated == num_to_alloc)
  509. break;
  510. gd->dword[2] |= cpu_to_le32(ring->gen << VMXNET3_RXD_GEN_SHIFT);
  511. num_allocated++;
  512. vmxnet3_cmd_ring_adv_next2fill(ring);
  513. }
  514. netdev_dbg(adapter->netdev,
  515. "alloc_rx_buf: %d allocated, next2fill %u, next2comp %u\n",
  516. num_allocated, ring->next2fill, ring->next2comp);
  517. /* so that the device can distinguish a full ring and an empty ring */
  518. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  519. return num_allocated;
  520. }
  521. static void
  522. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  523. struct vmxnet3_rx_buf_info *rbi)
  524. {
  525. struct skb_frag_struct *frag = skb_shinfo(skb)->frags +
  526. skb_shinfo(skb)->nr_frags;
  527. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  528. __skb_frag_set_page(frag, rbi->page);
  529. frag->page_offset = 0;
  530. skb_frag_size_set(frag, rcd->len);
  531. skb->data_len += rcd->len;
  532. skb->truesize += PAGE_SIZE;
  533. skb_shinfo(skb)->nr_frags++;
  534. }
  535. static void
  536. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  537. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  538. struct vmxnet3_adapter *adapter)
  539. {
  540. u32 dw2, len;
  541. unsigned long buf_offset;
  542. int i;
  543. union Vmxnet3_GenericDesc *gdesc;
  544. struct vmxnet3_tx_buf_info *tbi = NULL;
  545. BUG_ON(ctx->copy_size > skb_headlen(skb));
  546. /* use the previous gen bit for the SOP desc */
  547. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  548. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  549. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  550. /* no need to map the buffer if headers are copied */
  551. if (ctx->copy_size) {
  552. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  553. tq->tx_ring.next2fill *
  554. sizeof(struct Vmxnet3_TxDataDesc));
  555. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  556. ctx->sop_txd->dword[3] = 0;
  557. tbi = tq->buf_info + tq->tx_ring.next2fill;
  558. tbi->map_type = VMXNET3_MAP_NONE;
  559. netdev_dbg(adapter->netdev,
  560. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  561. tq->tx_ring.next2fill,
  562. le64_to_cpu(ctx->sop_txd->txd.addr),
  563. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  564. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  565. /* use the right gen for non-SOP desc */
  566. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  567. }
  568. /* linear part can use multiple tx desc if it's big */
  569. len = skb_headlen(skb) - ctx->copy_size;
  570. buf_offset = ctx->copy_size;
  571. while (len) {
  572. u32 buf_size;
  573. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  574. buf_size = len;
  575. dw2 |= len;
  576. } else {
  577. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  578. /* spec says that for TxDesc.len, 0 == 2^14 */
  579. }
  580. tbi = tq->buf_info + tq->tx_ring.next2fill;
  581. tbi->map_type = VMXNET3_MAP_SINGLE;
  582. tbi->dma_addr = pci_map_single(adapter->pdev,
  583. skb->data + buf_offset, buf_size,
  584. PCI_DMA_TODEVICE);
  585. tbi->len = buf_size;
  586. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  587. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  588. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  589. gdesc->dword[2] = cpu_to_le32(dw2);
  590. gdesc->dword[3] = 0;
  591. netdev_dbg(adapter->netdev,
  592. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  593. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  594. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  595. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  596. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  597. len -= buf_size;
  598. buf_offset += buf_size;
  599. }
  600. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  601. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  602. u32 buf_size;
  603. buf_offset = 0;
  604. len = skb_frag_size(frag);
  605. while (len) {
  606. tbi = tq->buf_info + tq->tx_ring.next2fill;
  607. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  608. buf_size = len;
  609. dw2 |= len;
  610. } else {
  611. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  612. /* spec says that for TxDesc.len, 0 == 2^14 */
  613. }
  614. tbi->map_type = VMXNET3_MAP_PAGE;
  615. tbi->dma_addr = skb_frag_dma_map(&adapter->pdev->dev, frag,
  616. buf_offset, buf_size,
  617. DMA_TO_DEVICE);
  618. tbi->len = buf_size;
  619. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  620. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  621. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  622. gdesc->dword[2] = cpu_to_le32(dw2);
  623. gdesc->dword[3] = 0;
  624. netdev_dbg(adapter->netdev,
  625. "txd[%u]: 0x%llu %u %u\n",
  626. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  627. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  628. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  629. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  630. len -= buf_size;
  631. buf_offset += buf_size;
  632. }
  633. }
  634. ctx->eop_txd = gdesc;
  635. /* set the last buf_info for the pkt */
  636. tbi->skb = skb;
  637. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  638. }
  639. /* Init all tx queues */
  640. static void
  641. vmxnet3_tq_init_all(struct vmxnet3_adapter *adapter)
  642. {
  643. int i;
  644. for (i = 0; i < adapter->num_tx_queues; i++)
  645. vmxnet3_tq_init(&adapter->tx_queue[i], adapter);
  646. }
  647. /*
  648. * parse and copy relevant protocol headers:
  649. * For a tso pkt, relevant headers are L2/3/4 including options
  650. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  651. * if it's a TCP/UDP pkt
  652. *
  653. * Returns:
  654. * -1: error happens during parsing
  655. * 0: protocol headers parsed, but too big to be copied
  656. * 1: protocol headers parsed and copied
  657. *
  658. * Other effects:
  659. * 1. related *ctx fields are updated.
  660. * 2. ctx->copy_size is # of bytes copied
  661. * 3. the portion copied is guaranteed to be in the linear part
  662. *
  663. */
  664. static int
  665. vmxnet3_parse_and_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  666. struct vmxnet3_tx_ctx *ctx,
  667. struct vmxnet3_adapter *adapter)
  668. {
  669. struct Vmxnet3_TxDataDesc *tdd;
  670. if (ctx->mss) { /* TSO */
  671. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  672. ctx->l4_hdr_size = tcp_hdrlen(skb);
  673. ctx->copy_size = ctx->eth_ip_hdr_size + ctx->l4_hdr_size;
  674. } else {
  675. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  676. ctx->eth_ip_hdr_size = skb_checksum_start_offset(skb);
  677. if (ctx->ipv4) {
  678. const struct iphdr *iph = ip_hdr(skb);
  679. if (iph->protocol == IPPROTO_TCP)
  680. ctx->l4_hdr_size = tcp_hdrlen(skb);
  681. else if (iph->protocol == IPPROTO_UDP)
  682. ctx->l4_hdr_size = sizeof(struct udphdr);
  683. else
  684. ctx->l4_hdr_size = 0;
  685. } else {
  686. /* for simplicity, don't copy L4 headers */
  687. ctx->l4_hdr_size = 0;
  688. }
  689. ctx->copy_size = min(ctx->eth_ip_hdr_size +
  690. ctx->l4_hdr_size, skb->len);
  691. } else {
  692. ctx->eth_ip_hdr_size = 0;
  693. ctx->l4_hdr_size = 0;
  694. /* copy as much as allowed */
  695. ctx->copy_size = min((unsigned int)VMXNET3_HDR_COPY_SIZE
  696. , skb_headlen(skb));
  697. }
  698. /* make sure headers are accessible directly */
  699. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  700. goto err;
  701. }
  702. if (unlikely(ctx->copy_size > VMXNET3_HDR_COPY_SIZE)) {
  703. tq->stats.oversized_hdr++;
  704. ctx->copy_size = 0;
  705. return 0;
  706. }
  707. tdd = tq->data_ring.base + tq->tx_ring.next2fill;
  708. memcpy(tdd->data, skb->data, ctx->copy_size);
  709. netdev_dbg(adapter->netdev,
  710. "copy %u bytes to dataRing[%u]\n",
  711. ctx->copy_size, tq->tx_ring.next2fill);
  712. return 1;
  713. err:
  714. return -1;
  715. }
  716. static void
  717. vmxnet3_prepare_tso(struct sk_buff *skb,
  718. struct vmxnet3_tx_ctx *ctx)
  719. {
  720. struct tcphdr *tcph = tcp_hdr(skb);
  721. if (ctx->ipv4) {
  722. struct iphdr *iph = ip_hdr(skb);
  723. iph->check = 0;
  724. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  725. IPPROTO_TCP, 0);
  726. } else {
  727. struct ipv6hdr *iph = ipv6_hdr(skb);
  728. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  729. IPPROTO_TCP, 0);
  730. }
  731. }
  732. static int txd_estimate(const struct sk_buff *skb)
  733. {
  734. int count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  735. int i;
  736. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  737. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  738. count += VMXNET3_TXD_NEEDED(skb_frag_size(frag));
  739. }
  740. return count;
  741. }
  742. /*
  743. * Transmits a pkt thru a given tq
  744. * Returns:
  745. * NETDEV_TX_OK: descriptors are setup successfully
  746. * NETDEV_TX_OK: error occurred, the pkt is dropped
  747. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  748. *
  749. * Side-effects:
  750. * 1. tx ring may be changed
  751. * 2. tq stats may be updated accordingly
  752. * 3. shared->txNumDeferred may be updated
  753. */
  754. static int
  755. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  756. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  757. {
  758. int ret;
  759. u32 count;
  760. unsigned long flags;
  761. struct vmxnet3_tx_ctx ctx;
  762. union Vmxnet3_GenericDesc *gdesc;
  763. #ifdef __BIG_ENDIAN_BITFIELD
  764. /* Use temporary descriptor to avoid touching bits multiple times */
  765. union Vmxnet3_GenericDesc tempTxDesc;
  766. #endif
  767. count = txd_estimate(skb);
  768. ctx.ipv4 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IP));
  769. ctx.mss = skb_shinfo(skb)->gso_size;
  770. if (ctx.mss) {
  771. if (skb_header_cloned(skb)) {
  772. if (unlikely(pskb_expand_head(skb, 0, 0,
  773. GFP_ATOMIC) != 0)) {
  774. tq->stats.drop_tso++;
  775. goto drop_pkt;
  776. }
  777. tq->stats.copy_skb_header++;
  778. }
  779. vmxnet3_prepare_tso(skb, &ctx);
  780. } else {
  781. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  782. /* non-tso pkts must not use more than
  783. * VMXNET3_MAX_TXD_PER_PKT entries
  784. */
  785. if (skb_linearize(skb) != 0) {
  786. tq->stats.drop_too_many_frags++;
  787. goto drop_pkt;
  788. }
  789. tq->stats.linearized++;
  790. /* recalculate the # of descriptors to use */
  791. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  792. }
  793. }
  794. spin_lock_irqsave(&tq->tx_lock, flags);
  795. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  796. tq->stats.tx_ring_full++;
  797. netdev_dbg(adapter->netdev,
  798. "tx queue stopped on %s, next2comp %u"
  799. " next2fill %u\n", adapter->netdev->name,
  800. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  801. vmxnet3_tq_stop(tq, adapter);
  802. spin_unlock_irqrestore(&tq->tx_lock, flags);
  803. return NETDEV_TX_BUSY;
  804. }
  805. ret = vmxnet3_parse_and_copy_hdr(skb, tq, &ctx, adapter);
  806. if (ret >= 0) {
  807. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  808. /* hdrs parsed, check against other limits */
  809. if (ctx.mss) {
  810. if (unlikely(ctx.eth_ip_hdr_size + ctx.l4_hdr_size >
  811. VMXNET3_MAX_TX_BUF_SIZE)) {
  812. goto hdr_too_big;
  813. }
  814. } else {
  815. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  816. if (unlikely(ctx.eth_ip_hdr_size +
  817. skb->csum_offset >
  818. VMXNET3_MAX_CSUM_OFFSET)) {
  819. goto hdr_too_big;
  820. }
  821. }
  822. }
  823. } else {
  824. tq->stats.drop_hdr_inspect_err++;
  825. goto unlock_drop_pkt;
  826. }
  827. /* fill tx descs related to addr & len */
  828. vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter);
  829. /* setup the EOP desc */
  830. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  831. /* setup the SOP desc */
  832. #ifdef __BIG_ENDIAN_BITFIELD
  833. gdesc = &tempTxDesc;
  834. gdesc->dword[2] = ctx.sop_txd->dword[2];
  835. gdesc->dword[3] = ctx.sop_txd->dword[3];
  836. #else
  837. gdesc = ctx.sop_txd;
  838. #endif
  839. if (ctx.mss) {
  840. gdesc->txd.hlen = ctx.eth_ip_hdr_size + ctx.l4_hdr_size;
  841. gdesc->txd.om = VMXNET3_OM_TSO;
  842. gdesc->txd.msscof = ctx.mss;
  843. le32_add_cpu(&tq->shared->txNumDeferred, (skb->len -
  844. gdesc->txd.hlen + ctx.mss - 1) / ctx.mss);
  845. } else {
  846. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  847. gdesc->txd.hlen = ctx.eth_ip_hdr_size;
  848. gdesc->txd.om = VMXNET3_OM_CSUM;
  849. gdesc->txd.msscof = ctx.eth_ip_hdr_size +
  850. skb->csum_offset;
  851. } else {
  852. gdesc->txd.om = 0;
  853. gdesc->txd.msscof = 0;
  854. }
  855. le32_add_cpu(&tq->shared->txNumDeferred, 1);
  856. }
  857. if (vlan_tx_tag_present(skb)) {
  858. gdesc->txd.ti = 1;
  859. gdesc->txd.tci = vlan_tx_tag_get(skb);
  860. }
  861. /* finally flips the GEN bit of the SOP desc. */
  862. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  863. VMXNET3_TXD_GEN);
  864. #ifdef __BIG_ENDIAN_BITFIELD
  865. /* Finished updating in bitfields of Tx Desc, so write them in original
  866. * place.
  867. */
  868. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  869. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  870. gdesc = ctx.sop_txd;
  871. #endif
  872. netdev_dbg(adapter->netdev,
  873. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  874. (u32)(ctx.sop_txd -
  875. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  876. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  877. spin_unlock_irqrestore(&tq->tx_lock, flags);
  878. if (le32_to_cpu(tq->shared->txNumDeferred) >=
  879. le32_to_cpu(tq->shared->txThreshold)) {
  880. tq->shared->txNumDeferred = 0;
  881. VMXNET3_WRITE_BAR0_REG(adapter,
  882. VMXNET3_REG_TXPROD + tq->qid * 8,
  883. tq->tx_ring.next2fill);
  884. }
  885. return NETDEV_TX_OK;
  886. hdr_too_big:
  887. tq->stats.drop_oversized_hdr++;
  888. unlock_drop_pkt:
  889. spin_unlock_irqrestore(&tq->tx_lock, flags);
  890. drop_pkt:
  891. tq->stats.drop_total++;
  892. dev_kfree_skb(skb);
  893. return NETDEV_TX_OK;
  894. }
  895. static netdev_tx_t
  896. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  897. {
  898. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  899. BUG_ON(skb->queue_mapping > adapter->num_tx_queues);
  900. return vmxnet3_tq_xmit(skb,
  901. &adapter->tx_queue[skb->queue_mapping],
  902. adapter, netdev);
  903. }
  904. static void
  905. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  906. struct sk_buff *skb,
  907. union Vmxnet3_GenericDesc *gdesc)
  908. {
  909. if (!gdesc->rcd.cnc && adapter->netdev->features & NETIF_F_RXCSUM) {
  910. /* typical case: TCP/UDP over IP and both csums are correct */
  911. if ((le32_to_cpu(gdesc->dword[3]) & VMXNET3_RCD_CSUM_OK) ==
  912. VMXNET3_RCD_CSUM_OK) {
  913. skb->ip_summed = CHECKSUM_UNNECESSARY;
  914. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  915. BUG_ON(!(gdesc->rcd.v4 || gdesc->rcd.v6));
  916. BUG_ON(gdesc->rcd.frg);
  917. } else {
  918. if (gdesc->rcd.csum) {
  919. skb->csum = htons(gdesc->rcd.csum);
  920. skb->ip_summed = CHECKSUM_PARTIAL;
  921. } else {
  922. skb_checksum_none_assert(skb);
  923. }
  924. }
  925. } else {
  926. skb_checksum_none_assert(skb);
  927. }
  928. }
  929. static void
  930. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  931. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  932. {
  933. rq->stats.drop_err++;
  934. if (!rcd->fcs)
  935. rq->stats.drop_fcs++;
  936. rq->stats.drop_total++;
  937. /*
  938. * We do not unmap and chain the rx buffer to the skb.
  939. * We basically pretend this buffer is not used and will be recycled
  940. * by vmxnet3_rq_alloc_rx_buf()
  941. */
  942. /*
  943. * ctx->skb may be NULL if this is the first and the only one
  944. * desc for the pkt
  945. */
  946. if (ctx->skb)
  947. dev_kfree_skb_irq(ctx->skb);
  948. ctx->skb = NULL;
  949. }
  950. static int
  951. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  952. struct vmxnet3_adapter *adapter, int quota)
  953. {
  954. static const u32 rxprod_reg[2] = {
  955. VMXNET3_REG_RXPROD, VMXNET3_REG_RXPROD2
  956. };
  957. u32 num_rxd = 0;
  958. bool skip_page_frags = false;
  959. struct Vmxnet3_RxCompDesc *rcd;
  960. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  961. #ifdef __BIG_ENDIAN_BITFIELD
  962. struct Vmxnet3_RxDesc rxCmdDesc;
  963. struct Vmxnet3_RxCompDesc rxComp;
  964. #endif
  965. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  966. &rxComp);
  967. while (rcd->gen == rq->comp_ring.gen) {
  968. struct vmxnet3_rx_buf_info *rbi;
  969. struct sk_buff *skb, *new_skb = NULL;
  970. struct page *new_page = NULL;
  971. int num_to_alloc;
  972. struct Vmxnet3_RxDesc *rxd;
  973. u32 idx, ring_idx;
  974. struct vmxnet3_cmd_ring *ring = NULL;
  975. if (num_rxd >= quota) {
  976. /* we may stop even before we see the EOP desc of
  977. * the current pkt
  978. */
  979. break;
  980. }
  981. num_rxd++;
  982. BUG_ON(rcd->rqID != rq->qid && rcd->rqID != rq->qid2);
  983. idx = rcd->rxdIdx;
  984. ring_idx = rcd->rqID < adapter->num_rx_queues ? 0 : 1;
  985. ring = rq->rx_ring + ring_idx;
  986. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  987. &rxCmdDesc);
  988. rbi = rq->buf_info[ring_idx] + idx;
  989. BUG_ON(rxd->addr != rbi->dma_addr ||
  990. rxd->len != rbi->len);
  991. if (unlikely(rcd->eop && rcd->err)) {
  992. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  993. goto rcd_done;
  994. }
  995. if (rcd->sop) { /* first buf of the pkt */
  996. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  997. rcd->rqID != rq->qid);
  998. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
  999. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  1000. if (unlikely(rcd->len == 0)) {
  1001. /* Pretend the rx buffer is skipped. */
  1002. BUG_ON(!(rcd->sop && rcd->eop));
  1003. netdev_dbg(adapter->netdev,
  1004. "rxRing[%u][%u] 0 length\n",
  1005. ring_idx, idx);
  1006. goto rcd_done;
  1007. }
  1008. skip_page_frags = false;
  1009. ctx->skb = rbi->skb;
  1010. new_skb = netdev_alloc_skb_ip_align(adapter->netdev,
  1011. rbi->len);
  1012. if (new_skb == NULL) {
  1013. /* Skb allocation failed, do not handover this
  1014. * skb to stack. Reuse it. Drop the existing pkt
  1015. */
  1016. rq->stats.rx_buf_alloc_failure++;
  1017. ctx->skb = NULL;
  1018. rq->stats.drop_total++;
  1019. skip_page_frags = true;
  1020. goto rcd_done;
  1021. }
  1022. pci_unmap_single(adapter->pdev, rbi->dma_addr, rbi->len,
  1023. PCI_DMA_FROMDEVICE);
  1024. #ifdef VMXNET3_RSS
  1025. if (rcd->rssType != VMXNET3_RCD_RSS_TYPE_NONE &&
  1026. (adapter->netdev->features & NETIF_F_RXHASH))
  1027. ctx->skb->rxhash = le32_to_cpu(rcd->rssHash);
  1028. #endif
  1029. skb_put(ctx->skb, rcd->len);
  1030. /* Immediate refill */
  1031. rbi->skb = new_skb;
  1032. rbi->dma_addr = pci_map_single(adapter->pdev,
  1033. rbi->skb->data, rbi->len,
  1034. PCI_DMA_FROMDEVICE);
  1035. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1036. rxd->len = rbi->len;
  1037. } else {
  1038. BUG_ON(ctx->skb == NULL && !skip_page_frags);
  1039. /* non SOP buffer must be type 1 in most cases */
  1040. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE);
  1041. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  1042. /* If an sop buffer was dropped, skip all
  1043. * following non-sop fragments. They will be reused.
  1044. */
  1045. if (skip_page_frags)
  1046. goto rcd_done;
  1047. new_page = alloc_page(GFP_ATOMIC);
  1048. if (unlikely(new_page == NULL)) {
  1049. /* Replacement page frag could not be allocated.
  1050. * Reuse this page. Drop the pkt and free the
  1051. * skb which contained this page as a frag. Skip
  1052. * processing all the following non-sop frags.
  1053. */
  1054. rq->stats.rx_buf_alloc_failure++;
  1055. dev_kfree_skb(ctx->skb);
  1056. ctx->skb = NULL;
  1057. skip_page_frags = true;
  1058. goto rcd_done;
  1059. }
  1060. if (rcd->len) {
  1061. pci_unmap_page(adapter->pdev,
  1062. rbi->dma_addr, rbi->len,
  1063. PCI_DMA_FROMDEVICE);
  1064. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  1065. }
  1066. /* Immediate refill */
  1067. rbi->page = new_page;
  1068. rbi->dma_addr = pci_map_page(adapter->pdev, rbi->page,
  1069. 0, PAGE_SIZE,
  1070. PCI_DMA_FROMDEVICE);
  1071. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1072. rxd->len = rbi->len;
  1073. }
  1074. skb = ctx->skb;
  1075. if (rcd->eop) {
  1076. skb->len += skb->data_len;
  1077. vmxnet3_rx_csum(adapter, skb,
  1078. (union Vmxnet3_GenericDesc *)rcd);
  1079. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1080. if (unlikely(rcd->ts))
  1081. __vlan_hwaccel_put_tag(skb, rcd->tci);
  1082. if (adapter->netdev->features & NETIF_F_LRO)
  1083. netif_receive_skb(skb);
  1084. else
  1085. napi_gro_receive(&rq->napi, skb);
  1086. ctx->skb = NULL;
  1087. }
  1088. rcd_done:
  1089. /* device may have skipped some rx descs */
  1090. ring->next2comp = idx;
  1091. num_to_alloc = vmxnet3_cmd_ring_desc_avail(ring);
  1092. ring = rq->rx_ring + ring_idx;
  1093. while (num_to_alloc) {
  1094. vmxnet3_getRxDesc(rxd, &ring->base[ring->next2fill].rxd,
  1095. &rxCmdDesc);
  1096. BUG_ON(!rxd->addr);
  1097. /* Recv desc is ready to be used by the device */
  1098. rxd->gen = ring->gen;
  1099. vmxnet3_cmd_ring_adv_next2fill(ring);
  1100. num_to_alloc--;
  1101. }
  1102. /* if needed, update the register */
  1103. if (unlikely(rq->shared->updateRxProd)) {
  1104. VMXNET3_WRITE_BAR0_REG(adapter,
  1105. rxprod_reg[ring_idx] + rq->qid * 8,
  1106. ring->next2fill);
  1107. }
  1108. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1109. vmxnet3_getRxComp(rcd,
  1110. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1111. }
  1112. return num_rxd;
  1113. }
  1114. static void
  1115. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1116. struct vmxnet3_adapter *adapter)
  1117. {
  1118. u32 i, ring_idx;
  1119. struct Vmxnet3_RxDesc *rxd;
  1120. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1121. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1122. #ifdef __BIG_ENDIAN_BITFIELD
  1123. struct Vmxnet3_RxDesc rxDesc;
  1124. #endif
  1125. vmxnet3_getRxDesc(rxd,
  1126. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1127. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1128. rq->buf_info[ring_idx][i].skb) {
  1129. pci_unmap_single(adapter->pdev, rxd->addr,
  1130. rxd->len, PCI_DMA_FROMDEVICE);
  1131. dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
  1132. rq->buf_info[ring_idx][i].skb = NULL;
  1133. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1134. rq->buf_info[ring_idx][i].page) {
  1135. pci_unmap_page(adapter->pdev, rxd->addr,
  1136. rxd->len, PCI_DMA_FROMDEVICE);
  1137. put_page(rq->buf_info[ring_idx][i].page);
  1138. rq->buf_info[ring_idx][i].page = NULL;
  1139. }
  1140. }
  1141. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1142. rq->rx_ring[ring_idx].next2fill =
  1143. rq->rx_ring[ring_idx].next2comp = 0;
  1144. }
  1145. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1146. rq->comp_ring.next2proc = 0;
  1147. }
  1148. static void
  1149. vmxnet3_rq_cleanup_all(struct vmxnet3_adapter *adapter)
  1150. {
  1151. int i;
  1152. for (i = 0; i < adapter->num_rx_queues; i++)
  1153. vmxnet3_rq_cleanup(&adapter->rx_queue[i], adapter);
  1154. }
  1155. void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1156. struct vmxnet3_adapter *adapter)
  1157. {
  1158. int i;
  1159. int j;
  1160. /* all rx buffers must have already been freed */
  1161. for (i = 0; i < 2; i++) {
  1162. if (rq->buf_info[i]) {
  1163. for (j = 0; j < rq->rx_ring[i].size; j++)
  1164. BUG_ON(rq->buf_info[i][j].page != NULL);
  1165. }
  1166. }
  1167. kfree(rq->buf_info[0]);
  1168. for (i = 0; i < 2; i++) {
  1169. if (rq->rx_ring[i].base) {
  1170. pci_free_consistent(adapter->pdev, rq->rx_ring[i].size
  1171. * sizeof(struct Vmxnet3_RxDesc),
  1172. rq->rx_ring[i].base,
  1173. rq->rx_ring[i].basePA);
  1174. rq->rx_ring[i].base = NULL;
  1175. }
  1176. rq->buf_info[i] = NULL;
  1177. }
  1178. if (rq->comp_ring.base) {
  1179. pci_free_consistent(adapter->pdev, rq->comp_ring.size *
  1180. sizeof(struct Vmxnet3_RxCompDesc),
  1181. rq->comp_ring.base, rq->comp_ring.basePA);
  1182. rq->comp_ring.base = NULL;
  1183. }
  1184. }
  1185. static int
  1186. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1187. struct vmxnet3_adapter *adapter)
  1188. {
  1189. int i;
  1190. /* initialize buf_info */
  1191. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1192. /* 1st buf for a pkt is skbuff */
  1193. if (i % adapter->rx_buf_per_pkt == 0) {
  1194. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
  1195. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1196. } else { /* subsequent bufs for a pkt is frag */
  1197. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1198. rq->buf_info[0][i].len = PAGE_SIZE;
  1199. }
  1200. }
  1201. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1202. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1203. rq->buf_info[1][i].len = PAGE_SIZE;
  1204. }
  1205. /* reset internal state and allocate buffers for both rings */
  1206. for (i = 0; i < 2; i++) {
  1207. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1208. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1209. sizeof(struct Vmxnet3_RxDesc));
  1210. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1211. }
  1212. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1213. adapter) == 0) {
  1214. /* at least has 1 rx buffer for the 1st ring */
  1215. return -ENOMEM;
  1216. }
  1217. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1218. /* reset the comp ring */
  1219. rq->comp_ring.next2proc = 0;
  1220. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1221. sizeof(struct Vmxnet3_RxCompDesc));
  1222. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1223. /* reset rxctx */
  1224. rq->rx_ctx.skb = NULL;
  1225. /* stats are not reset */
  1226. return 0;
  1227. }
  1228. static int
  1229. vmxnet3_rq_init_all(struct vmxnet3_adapter *adapter)
  1230. {
  1231. int i, err = 0;
  1232. for (i = 0; i < adapter->num_rx_queues; i++) {
  1233. err = vmxnet3_rq_init(&adapter->rx_queue[i], adapter);
  1234. if (unlikely(err)) {
  1235. dev_err(&adapter->netdev->dev, "%s: failed to "
  1236. "initialize rx queue%i\n",
  1237. adapter->netdev->name, i);
  1238. break;
  1239. }
  1240. }
  1241. return err;
  1242. }
  1243. static int
  1244. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1245. {
  1246. int i;
  1247. size_t sz;
  1248. struct vmxnet3_rx_buf_info *bi;
  1249. for (i = 0; i < 2; i++) {
  1250. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1251. rq->rx_ring[i].base = pci_alloc_consistent(adapter->pdev, sz,
  1252. &rq->rx_ring[i].basePA);
  1253. if (!rq->rx_ring[i].base) {
  1254. netdev_err(adapter->netdev,
  1255. "failed to allocate rx ring %d\n", i);
  1256. goto err;
  1257. }
  1258. }
  1259. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1260. rq->comp_ring.base = pci_alloc_consistent(adapter->pdev, sz,
  1261. &rq->comp_ring.basePA);
  1262. if (!rq->comp_ring.base) {
  1263. netdev_err(adapter->netdev, "failed to allocate rx comp ring\n");
  1264. goto err;
  1265. }
  1266. sz = sizeof(struct vmxnet3_rx_buf_info) * (rq->rx_ring[0].size +
  1267. rq->rx_ring[1].size);
  1268. bi = kzalloc(sz, GFP_KERNEL);
  1269. if (!bi)
  1270. goto err;
  1271. rq->buf_info[0] = bi;
  1272. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1273. return 0;
  1274. err:
  1275. vmxnet3_rq_destroy(rq, adapter);
  1276. return -ENOMEM;
  1277. }
  1278. static int
  1279. vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter)
  1280. {
  1281. int i, err = 0;
  1282. for (i = 0; i < adapter->num_rx_queues; i++) {
  1283. err = vmxnet3_rq_create(&adapter->rx_queue[i], adapter);
  1284. if (unlikely(err)) {
  1285. dev_err(&adapter->netdev->dev,
  1286. "%s: failed to create rx queue%i\n",
  1287. adapter->netdev->name, i);
  1288. goto err_out;
  1289. }
  1290. }
  1291. return err;
  1292. err_out:
  1293. vmxnet3_rq_destroy_all(adapter);
  1294. return err;
  1295. }
  1296. /* Multiple queue aware polling function for tx and rx */
  1297. static int
  1298. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1299. {
  1300. int rcd_done = 0, i;
  1301. if (unlikely(adapter->shared->ecr))
  1302. vmxnet3_process_events(adapter);
  1303. for (i = 0; i < adapter->num_tx_queues; i++)
  1304. vmxnet3_tq_tx_complete(&adapter->tx_queue[i], adapter);
  1305. for (i = 0; i < adapter->num_rx_queues; i++)
  1306. rcd_done += vmxnet3_rq_rx_complete(&adapter->rx_queue[i],
  1307. adapter, budget);
  1308. return rcd_done;
  1309. }
  1310. static int
  1311. vmxnet3_poll(struct napi_struct *napi, int budget)
  1312. {
  1313. struct vmxnet3_rx_queue *rx_queue = container_of(napi,
  1314. struct vmxnet3_rx_queue, napi);
  1315. int rxd_done;
  1316. rxd_done = vmxnet3_do_poll(rx_queue->adapter, budget);
  1317. if (rxd_done < budget) {
  1318. napi_complete(napi);
  1319. vmxnet3_enable_all_intrs(rx_queue->adapter);
  1320. }
  1321. return rxd_done;
  1322. }
  1323. /*
  1324. * NAPI polling function for MSI-X mode with multiple Rx queues
  1325. * Returns the # of the NAPI credit consumed (# of rx descriptors processed)
  1326. */
  1327. static int
  1328. vmxnet3_poll_rx_only(struct napi_struct *napi, int budget)
  1329. {
  1330. struct vmxnet3_rx_queue *rq = container_of(napi,
  1331. struct vmxnet3_rx_queue, napi);
  1332. struct vmxnet3_adapter *adapter = rq->adapter;
  1333. int rxd_done;
  1334. /* When sharing interrupt with corresponding tx queue, process
  1335. * tx completions in that queue as well
  1336. */
  1337. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE) {
  1338. struct vmxnet3_tx_queue *tq =
  1339. &adapter->tx_queue[rq - adapter->rx_queue];
  1340. vmxnet3_tq_tx_complete(tq, adapter);
  1341. }
  1342. rxd_done = vmxnet3_rq_rx_complete(rq, adapter, budget);
  1343. if (rxd_done < budget) {
  1344. napi_complete(napi);
  1345. vmxnet3_enable_intr(adapter, rq->comp_ring.intr_idx);
  1346. }
  1347. return rxd_done;
  1348. }
  1349. #ifdef CONFIG_PCI_MSI
  1350. /*
  1351. * Handle completion interrupts on tx queues
  1352. * Returns whether or not the intr is handled
  1353. */
  1354. static irqreturn_t
  1355. vmxnet3_msix_tx(int irq, void *data)
  1356. {
  1357. struct vmxnet3_tx_queue *tq = data;
  1358. struct vmxnet3_adapter *adapter = tq->adapter;
  1359. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1360. vmxnet3_disable_intr(adapter, tq->comp_ring.intr_idx);
  1361. /* Handle the case where only one irq is allocate for all tx queues */
  1362. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1363. int i;
  1364. for (i = 0; i < adapter->num_tx_queues; i++) {
  1365. struct vmxnet3_tx_queue *txq = &adapter->tx_queue[i];
  1366. vmxnet3_tq_tx_complete(txq, adapter);
  1367. }
  1368. } else {
  1369. vmxnet3_tq_tx_complete(tq, adapter);
  1370. }
  1371. vmxnet3_enable_intr(adapter, tq->comp_ring.intr_idx);
  1372. return IRQ_HANDLED;
  1373. }
  1374. /*
  1375. * Handle completion interrupts on rx queues. Returns whether or not the
  1376. * intr is handled
  1377. */
  1378. static irqreturn_t
  1379. vmxnet3_msix_rx(int irq, void *data)
  1380. {
  1381. struct vmxnet3_rx_queue *rq = data;
  1382. struct vmxnet3_adapter *adapter = rq->adapter;
  1383. /* disable intr if needed */
  1384. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1385. vmxnet3_disable_intr(adapter, rq->comp_ring.intr_idx);
  1386. napi_schedule(&rq->napi);
  1387. return IRQ_HANDLED;
  1388. }
  1389. /*
  1390. *----------------------------------------------------------------------------
  1391. *
  1392. * vmxnet3_msix_event --
  1393. *
  1394. * vmxnet3 msix event intr handler
  1395. *
  1396. * Result:
  1397. * whether or not the intr is handled
  1398. *
  1399. *----------------------------------------------------------------------------
  1400. */
  1401. static irqreturn_t
  1402. vmxnet3_msix_event(int irq, void *data)
  1403. {
  1404. struct net_device *dev = data;
  1405. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1406. /* disable intr if needed */
  1407. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1408. vmxnet3_disable_intr(adapter, adapter->intr.event_intr_idx);
  1409. if (adapter->shared->ecr)
  1410. vmxnet3_process_events(adapter);
  1411. vmxnet3_enable_intr(adapter, adapter->intr.event_intr_idx);
  1412. return IRQ_HANDLED;
  1413. }
  1414. #endif /* CONFIG_PCI_MSI */
  1415. /* Interrupt handler for vmxnet3 */
  1416. static irqreturn_t
  1417. vmxnet3_intr(int irq, void *dev_id)
  1418. {
  1419. struct net_device *dev = dev_id;
  1420. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1421. if (adapter->intr.type == VMXNET3_IT_INTX) {
  1422. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  1423. if (unlikely(icr == 0))
  1424. /* not ours */
  1425. return IRQ_NONE;
  1426. }
  1427. /* disable intr if needed */
  1428. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1429. vmxnet3_disable_all_intrs(adapter);
  1430. napi_schedule(&adapter->rx_queue[0].napi);
  1431. return IRQ_HANDLED;
  1432. }
  1433. #ifdef CONFIG_NET_POLL_CONTROLLER
  1434. /* netpoll callback. */
  1435. static void
  1436. vmxnet3_netpoll(struct net_device *netdev)
  1437. {
  1438. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1439. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1440. vmxnet3_disable_all_intrs(adapter);
  1441. vmxnet3_do_poll(adapter, adapter->rx_queue[0].rx_ring[0].size);
  1442. vmxnet3_enable_all_intrs(adapter);
  1443. }
  1444. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1445. static int
  1446. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  1447. {
  1448. struct vmxnet3_intr *intr = &adapter->intr;
  1449. int err = 0, i;
  1450. int vector = 0;
  1451. #ifdef CONFIG_PCI_MSI
  1452. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  1453. for (i = 0; i < adapter->num_tx_queues; i++) {
  1454. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1455. sprintf(adapter->tx_queue[i].name, "%s-tx-%d",
  1456. adapter->netdev->name, vector);
  1457. err = request_irq(
  1458. intr->msix_entries[vector].vector,
  1459. vmxnet3_msix_tx, 0,
  1460. adapter->tx_queue[i].name,
  1461. &adapter->tx_queue[i]);
  1462. } else {
  1463. sprintf(adapter->tx_queue[i].name, "%s-rxtx-%d",
  1464. adapter->netdev->name, vector);
  1465. }
  1466. if (err) {
  1467. dev_err(&adapter->netdev->dev,
  1468. "Failed to request irq for MSIX, %s, "
  1469. "error %d\n",
  1470. adapter->tx_queue[i].name, err);
  1471. return err;
  1472. }
  1473. /* Handle the case where only 1 MSIx was allocated for
  1474. * all tx queues */
  1475. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1476. for (; i < adapter->num_tx_queues; i++)
  1477. adapter->tx_queue[i].comp_ring.intr_idx
  1478. = vector;
  1479. vector++;
  1480. break;
  1481. } else {
  1482. adapter->tx_queue[i].comp_ring.intr_idx
  1483. = vector++;
  1484. }
  1485. }
  1486. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE)
  1487. vector = 0;
  1488. for (i = 0; i < adapter->num_rx_queues; i++) {
  1489. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE)
  1490. sprintf(adapter->rx_queue[i].name, "%s-rx-%d",
  1491. adapter->netdev->name, vector);
  1492. else
  1493. sprintf(adapter->rx_queue[i].name, "%s-rxtx-%d",
  1494. adapter->netdev->name, vector);
  1495. err = request_irq(intr->msix_entries[vector].vector,
  1496. vmxnet3_msix_rx, 0,
  1497. adapter->rx_queue[i].name,
  1498. &(adapter->rx_queue[i]));
  1499. if (err) {
  1500. netdev_err(adapter->netdev,
  1501. "Failed to request irq for MSIX, "
  1502. "%s, error %d\n",
  1503. adapter->rx_queue[i].name, err);
  1504. return err;
  1505. }
  1506. adapter->rx_queue[i].comp_ring.intr_idx = vector++;
  1507. }
  1508. sprintf(intr->event_msi_vector_name, "%s-event-%d",
  1509. adapter->netdev->name, vector);
  1510. err = request_irq(intr->msix_entries[vector].vector,
  1511. vmxnet3_msix_event, 0,
  1512. intr->event_msi_vector_name, adapter->netdev);
  1513. intr->event_intr_idx = vector;
  1514. } else if (intr->type == VMXNET3_IT_MSI) {
  1515. adapter->num_rx_queues = 1;
  1516. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  1517. adapter->netdev->name, adapter->netdev);
  1518. } else {
  1519. #endif
  1520. adapter->num_rx_queues = 1;
  1521. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  1522. IRQF_SHARED, adapter->netdev->name,
  1523. adapter->netdev);
  1524. #ifdef CONFIG_PCI_MSI
  1525. }
  1526. #endif
  1527. intr->num_intrs = vector + 1;
  1528. if (err) {
  1529. netdev_err(adapter->netdev,
  1530. "Failed to request irq (intr type:%d), error %d\n",
  1531. intr->type, err);
  1532. } else {
  1533. /* Number of rx queues will not change after this */
  1534. for (i = 0; i < adapter->num_rx_queues; i++) {
  1535. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1536. rq->qid = i;
  1537. rq->qid2 = i + adapter->num_rx_queues;
  1538. }
  1539. /* init our intr settings */
  1540. for (i = 0; i < intr->num_intrs; i++)
  1541. intr->mod_levels[i] = UPT1_IML_ADAPTIVE;
  1542. if (adapter->intr.type != VMXNET3_IT_MSIX) {
  1543. adapter->intr.event_intr_idx = 0;
  1544. for (i = 0; i < adapter->num_tx_queues; i++)
  1545. adapter->tx_queue[i].comp_ring.intr_idx = 0;
  1546. adapter->rx_queue[0].comp_ring.intr_idx = 0;
  1547. }
  1548. netdev_info(adapter->netdev,
  1549. "intr type %u, mode %u, %u vectors allocated\n",
  1550. intr->type, intr->mask_mode, intr->num_intrs);
  1551. }
  1552. return err;
  1553. }
  1554. static void
  1555. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  1556. {
  1557. struct vmxnet3_intr *intr = &adapter->intr;
  1558. BUG_ON(intr->type == VMXNET3_IT_AUTO || intr->num_intrs <= 0);
  1559. switch (intr->type) {
  1560. #ifdef CONFIG_PCI_MSI
  1561. case VMXNET3_IT_MSIX:
  1562. {
  1563. int i, vector = 0;
  1564. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1565. for (i = 0; i < adapter->num_tx_queues; i++) {
  1566. free_irq(intr->msix_entries[vector++].vector,
  1567. &(adapter->tx_queue[i]));
  1568. if (adapter->share_intr == VMXNET3_INTR_TXSHARE)
  1569. break;
  1570. }
  1571. }
  1572. for (i = 0; i < adapter->num_rx_queues; i++) {
  1573. free_irq(intr->msix_entries[vector++].vector,
  1574. &(adapter->rx_queue[i]));
  1575. }
  1576. free_irq(intr->msix_entries[vector].vector,
  1577. adapter->netdev);
  1578. BUG_ON(vector >= intr->num_intrs);
  1579. break;
  1580. }
  1581. #endif
  1582. case VMXNET3_IT_MSI:
  1583. free_irq(adapter->pdev->irq, adapter->netdev);
  1584. break;
  1585. case VMXNET3_IT_INTX:
  1586. free_irq(adapter->pdev->irq, adapter->netdev);
  1587. break;
  1588. default:
  1589. BUG();
  1590. }
  1591. }
  1592. static void
  1593. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  1594. {
  1595. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1596. u16 vid;
  1597. /* allow untagged pkts */
  1598. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1599. for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
  1600. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1601. }
  1602. static int
  1603. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
  1604. {
  1605. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1606. if (!(netdev->flags & IFF_PROMISC)) {
  1607. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1608. unsigned long flags;
  1609. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1610. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1611. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1612. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1613. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1614. }
  1615. set_bit(vid, adapter->active_vlans);
  1616. return 0;
  1617. }
  1618. static int
  1619. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
  1620. {
  1621. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1622. if (!(netdev->flags & IFF_PROMISC)) {
  1623. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1624. unsigned long flags;
  1625. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  1626. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1627. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1628. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1629. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1630. }
  1631. clear_bit(vid, adapter->active_vlans);
  1632. return 0;
  1633. }
  1634. static u8 *
  1635. vmxnet3_copy_mc(struct net_device *netdev)
  1636. {
  1637. u8 *buf = NULL;
  1638. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  1639. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  1640. if (sz <= 0xffff) {
  1641. /* We may be called with BH disabled */
  1642. buf = kmalloc(sz, GFP_ATOMIC);
  1643. if (buf) {
  1644. struct netdev_hw_addr *ha;
  1645. int i = 0;
  1646. netdev_for_each_mc_addr(ha, netdev)
  1647. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  1648. ETH_ALEN);
  1649. }
  1650. }
  1651. return buf;
  1652. }
  1653. static void
  1654. vmxnet3_set_mc(struct net_device *netdev)
  1655. {
  1656. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1657. unsigned long flags;
  1658. struct Vmxnet3_RxFilterConf *rxConf =
  1659. &adapter->shared->devRead.rxFilterConf;
  1660. u8 *new_table = NULL;
  1661. u32 new_mode = VMXNET3_RXM_UCAST;
  1662. if (netdev->flags & IFF_PROMISC) {
  1663. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1664. memset(vfTable, 0, VMXNET3_VFT_SIZE * sizeof(*vfTable));
  1665. new_mode |= VMXNET3_RXM_PROMISC;
  1666. } else {
  1667. vmxnet3_restore_vlan(adapter);
  1668. }
  1669. if (netdev->flags & IFF_BROADCAST)
  1670. new_mode |= VMXNET3_RXM_BCAST;
  1671. if (netdev->flags & IFF_ALLMULTI)
  1672. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1673. else
  1674. if (!netdev_mc_empty(netdev)) {
  1675. new_table = vmxnet3_copy_mc(netdev);
  1676. if (new_table) {
  1677. new_mode |= VMXNET3_RXM_MCAST;
  1678. rxConf->mfTableLen = cpu_to_le16(
  1679. netdev_mc_count(netdev) * ETH_ALEN);
  1680. rxConf->mfTablePA = cpu_to_le64(virt_to_phys(
  1681. new_table));
  1682. } else {
  1683. netdev_info(netdev, "failed to copy mcast list"
  1684. ", setting ALL_MULTI\n");
  1685. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1686. }
  1687. }
  1688. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  1689. rxConf->mfTableLen = 0;
  1690. rxConf->mfTablePA = 0;
  1691. }
  1692. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1693. if (new_mode != rxConf->rxMode) {
  1694. rxConf->rxMode = cpu_to_le32(new_mode);
  1695. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1696. VMXNET3_CMD_UPDATE_RX_MODE);
  1697. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1698. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1699. }
  1700. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1701. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  1702. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1703. kfree(new_table);
  1704. }
  1705. void
  1706. vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter)
  1707. {
  1708. int i;
  1709. for (i = 0; i < adapter->num_rx_queues; i++)
  1710. vmxnet3_rq_destroy(&adapter->rx_queue[i], adapter);
  1711. }
  1712. /*
  1713. * Set up driver_shared based on settings in adapter.
  1714. */
  1715. static void
  1716. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  1717. {
  1718. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1719. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1720. struct Vmxnet3_TxQueueConf *tqc;
  1721. struct Vmxnet3_RxQueueConf *rqc;
  1722. int i;
  1723. memset(shared, 0, sizeof(*shared));
  1724. /* driver settings */
  1725. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  1726. devRead->misc.driverInfo.version = cpu_to_le32(
  1727. VMXNET3_DRIVER_VERSION_NUM);
  1728. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  1729. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  1730. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  1731. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  1732. *((u32 *)&devRead->misc.driverInfo.gos));
  1733. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  1734. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  1735. devRead->misc.ddPA = cpu_to_le64(virt_to_phys(adapter));
  1736. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  1737. /* set up feature flags */
  1738. if (adapter->netdev->features & NETIF_F_RXCSUM)
  1739. devRead->misc.uptFeatures |= UPT1_F_RXCSUM;
  1740. if (adapter->netdev->features & NETIF_F_LRO) {
  1741. devRead->misc.uptFeatures |= UPT1_F_LRO;
  1742. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  1743. }
  1744. if (adapter->netdev->features & NETIF_F_HW_VLAN_RX)
  1745. devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
  1746. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  1747. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  1748. devRead->misc.queueDescLen = cpu_to_le32(
  1749. adapter->num_tx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
  1750. adapter->num_rx_queues * sizeof(struct Vmxnet3_RxQueueDesc));
  1751. /* tx queue settings */
  1752. devRead->misc.numTxQueues = adapter->num_tx_queues;
  1753. for (i = 0; i < adapter->num_tx_queues; i++) {
  1754. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  1755. BUG_ON(adapter->tx_queue[i].tx_ring.base == NULL);
  1756. tqc = &adapter->tqd_start[i].conf;
  1757. tqc->txRingBasePA = cpu_to_le64(tq->tx_ring.basePA);
  1758. tqc->dataRingBasePA = cpu_to_le64(tq->data_ring.basePA);
  1759. tqc->compRingBasePA = cpu_to_le64(tq->comp_ring.basePA);
  1760. tqc->ddPA = cpu_to_le64(virt_to_phys(tq->buf_info));
  1761. tqc->txRingSize = cpu_to_le32(tq->tx_ring.size);
  1762. tqc->dataRingSize = cpu_to_le32(tq->data_ring.size);
  1763. tqc->compRingSize = cpu_to_le32(tq->comp_ring.size);
  1764. tqc->ddLen = cpu_to_le32(
  1765. sizeof(struct vmxnet3_tx_buf_info) *
  1766. tqc->txRingSize);
  1767. tqc->intrIdx = tq->comp_ring.intr_idx;
  1768. }
  1769. /* rx queue settings */
  1770. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1771. for (i = 0; i < adapter->num_rx_queues; i++) {
  1772. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1773. rqc = &adapter->rqd_start[i].conf;
  1774. rqc->rxRingBasePA[0] = cpu_to_le64(rq->rx_ring[0].basePA);
  1775. rqc->rxRingBasePA[1] = cpu_to_le64(rq->rx_ring[1].basePA);
  1776. rqc->compRingBasePA = cpu_to_le64(rq->comp_ring.basePA);
  1777. rqc->ddPA = cpu_to_le64(virt_to_phys(
  1778. rq->buf_info));
  1779. rqc->rxRingSize[0] = cpu_to_le32(rq->rx_ring[0].size);
  1780. rqc->rxRingSize[1] = cpu_to_le32(rq->rx_ring[1].size);
  1781. rqc->compRingSize = cpu_to_le32(rq->comp_ring.size);
  1782. rqc->ddLen = cpu_to_le32(
  1783. sizeof(struct vmxnet3_rx_buf_info) *
  1784. (rqc->rxRingSize[0] +
  1785. rqc->rxRingSize[1]));
  1786. rqc->intrIdx = rq->comp_ring.intr_idx;
  1787. }
  1788. #ifdef VMXNET3_RSS
  1789. memset(adapter->rss_conf, 0, sizeof(*adapter->rss_conf));
  1790. if (adapter->rss) {
  1791. struct UPT1_RSSConf *rssConf = adapter->rss_conf;
  1792. static const uint8_t rss_key[UPT1_RSS_MAX_KEY_SIZE] = {
  1793. 0x3b, 0x56, 0xd1, 0x56, 0x13, 0x4a, 0xe7, 0xac,
  1794. 0xe8, 0x79, 0x09, 0x75, 0xe8, 0x65, 0x79, 0x28,
  1795. 0x35, 0x12, 0xb9, 0x56, 0x7c, 0x76, 0x4b, 0x70,
  1796. 0xd8, 0x56, 0xa3, 0x18, 0x9b, 0x0a, 0xee, 0xf3,
  1797. 0x96, 0xa6, 0x9f, 0x8f, 0x9e, 0x8c, 0x90, 0xc9,
  1798. };
  1799. devRead->misc.uptFeatures |= UPT1_F_RSS;
  1800. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1801. rssConf->hashType = UPT1_RSS_HASH_TYPE_TCP_IPV4 |
  1802. UPT1_RSS_HASH_TYPE_IPV4 |
  1803. UPT1_RSS_HASH_TYPE_TCP_IPV6 |
  1804. UPT1_RSS_HASH_TYPE_IPV6;
  1805. rssConf->hashFunc = UPT1_RSS_HASH_FUNC_TOEPLITZ;
  1806. rssConf->hashKeySize = UPT1_RSS_MAX_KEY_SIZE;
  1807. rssConf->indTableSize = VMXNET3_RSS_IND_TABLE_SIZE;
  1808. memcpy(rssConf->hashKey, rss_key, sizeof(rss_key));
  1809. for (i = 0; i < rssConf->indTableSize; i++)
  1810. rssConf->indTable[i] = ethtool_rxfh_indir_default(
  1811. i, adapter->num_rx_queues);
  1812. devRead->rssConfDesc.confVer = 1;
  1813. devRead->rssConfDesc.confLen = sizeof(*rssConf);
  1814. devRead->rssConfDesc.confPA = virt_to_phys(rssConf);
  1815. }
  1816. #endif /* VMXNET3_RSS */
  1817. /* intr settings */
  1818. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  1819. VMXNET3_IMM_AUTO;
  1820. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  1821. for (i = 0; i < adapter->intr.num_intrs; i++)
  1822. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  1823. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  1824. devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  1825. /* rx filter settings */
  1826. devRead->rxFilterConf.rxMode = 0;
  1827. vmxnet3_restore_vlan(adapter);
  1828. vmxnet3_write_mac_addr(adapter, adapter->netdev->dev_addr);
  1829. /* the rest are already zeroed */
  1830. }
  1831. int
  1832. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  1833. {
  1834. int err, i;
  1835. u32 ret;
  1836. unsigned long flags;
  1837. netdev_dbg(adapter->netdev, "%s: skb_buf_size %d, rx_buf_per_pkt %d,"
  1838. " ring sizes %u %u %u\n", adapter->netdev->name,
  1839. adapter->skb_buf_size, adapter->rx_buf_per_pkt,
  1840. adapter->tx_queue[0].tx_ring.size,
  1841. adapter->rx_queue[0].rx_ring[0].size,
  1842. adapter->rx_queue[0].rx_ring[1].size);
  1843. vmxnet3_tq_init_all(adapter);
  1844. err = vmxnet3_rq_init_all(adapter);
  1845. if (err) {
  1846. netdev_err(adapter->netdev,
  1847. "Failed to init rx queue error %d\n", err);
  1848. goto rq_err;
  1849. }
  1850. err = vmxnet3_request_irqs(adapter);
  1851. if (err) {
  1852. netdev_err(adapter->netdev,
  1853. "Failed to setup irq for error %d\n", err);
  1854. goto irq_err;
  1855. }
  1856. vmxnet3_setup_driver_shared(adapter);
  1857. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  1858. adapter->shared_pa));
  1859. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  1860. adapter->shared_pa));
  1861. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1862. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1863. VMXNET3_CMD_ACTIVATE_DEV);
  1864. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  1865. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1866. if (ret != 0) {
  1867. netdev_err(adapter->netdev,
  1868. "Failed to activate dev: error %u\n", ret);
  1869. err = -EINVAL;
  1870. goto activate_err;
  1871. }
  1872. for (i = 0; i < adapter->num_rx_queues; i++) {
  1873. VMXNET3_WRITE_BAR0_REG(adapter,
  1874. VMXNET3_REG_RXPROD + i * VMXNET3_REG_ALIGN,
  1875. adapter->rx_queue[i].rx_ring[0].next2fill);
  1876. VMXNET3_WRITE_BAR0_REG(adapter, (VMXNET3_REG_RXPROD2 +
  1877. (i * VMXNET3_REG_ALIGN)),
  1878. adapter->rx_queue[i].rx_ring[1].next2fill);
  1879. }
  1880. /* Apply the rx filter settins last. */
  1881. vmxnet3_set_mc(adapter->netdev);
  1882. /*
  1883. * Check link state when first activating device. It will start the
  1884. * tx queue if the link is up.
  1885. */
  1886. vmxnet3_check_link(adapter, true);
  1887. for (i = 0; i < adapter->num_rx_queues; i++)
  1888. napi_enable(&adapter->rx_queue[i].napi);
  1889. vmxnet3_enable_all_intrs(adapter);
  1890. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  1891. return 0;
  1892. activate_err:
  1893. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  1894. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  1895. vmxnet3_free_irqs(adapter);
  1896. irq_err:
  1897. rq_err:
  1898. /* free up buffers we allocated */
  1899. vmxnet3_rq_cleanup_all(adapter);
  1900. return err;
  1901. }
  1902. void
  1903. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  1904. {
  1905. unsigned long flags;
  1906. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1907. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  1908. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1909. }
  1910. int
  1911. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  1912. {
  1913. int i;
  1914. unsigned long flags;
  1915. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  1916. return 0;
  1917. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1918. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1919. VMXNET3_CMD_QUIESCE_DEV);
  1920. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1921. vmxnet3_disable_all_intrs(adapter);
  1922. for (i = 0; i < adapter->num_rx_queues; i++)
  1923. napi_disable(&adapter->rx_queue[i].napi);
  1924. netif_tx_disable(adapter->netdev);
  1925. adapter->link_speed = 0;
  1926. netif_carrier_off(adapter->netdev);
  1927. vmxnet3_tq_cleanup_all(adapter);
  1928. vmxnet3_rq_cleanup_all(adapter);
  1929. vmxnet3_free_irqs(adapter);
  1930. return 0;
  1931. }
  1932. static void
  1933. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  1934. {
  1935. u32 tmp;
  1936. tmp = *(u32 *)mac;
  1937. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  1938. tmp = (mac[5] << 8) | mac[4];
  1939. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  1940. }
  1941. static int
  1942. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  1943. {
  1944. struct sockaddr *addr = p;
  1945. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1946. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1947. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  1948. return 0;
  1949. }
  1950. /* ==================== initialization and cleanup routines ============ */
  1951. static int
  1952. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter, bool *dma64)
  1953. {
  1954. int err;
  1955. unsigned long mmio_start, mmio_len;
  1956. struct pci_dev *pdev = adapter->pdev;
  1957. err = pci_enable_device(pdev);
  1958. if (err) {
  1959. dev_err(&pdev->dev, "Failed to enable adapter: error %d\n", err);
  1960. return err;
  1961. }
  1962. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
  1963. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
  1964. dev_err(&pdev->dev,
  1965. "pci_set_consistent_dma_mask failed\n");
  1966. err = -EIO;
  1967. goto err_set_mask;
  1968. }
  1969. *dma64 = true;
  1970. } else {
  1971. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
  1972. dev_err(&pdev->dev,
  1973. "pci_set_dma_mask failed\n");
  1974. err = -EIO;
  1975. goto err_set_mask;
  1976. }
  1977. *dma64 = false;
  1978. }
  1979. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  1980. vmxnet3_driver_name);
  1981. if (err) {
  1982. dev_err(&pdev->dev,
  1983. "Failed to request region for adapter: error %d\n", err);
  1984. goto err_set_mask;
  1985. }
  1986. pci_set_master(pdev);
  1987. mmio_start = pci_resource_start(pdev, 0);
  1988. mmio_len = pci_resource_len(pdev, 0);
  1989. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  1990. if (!adapter->hw_addr0) {
  1991. dev_err(&pdev->dev, "Failed to map bar0\n");
  1992. err = -EIO;
  1993. goto err_ioremap;
  1994. }
  1995. mmio_start = pci_resource_start(pdev, 1);
  1996. mmio_len = pci_resource_len(pdev, 1);
  1997. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  1998. if (!adapter->hw_addr1) {
  1999. dev_err(&pdev->dev, "Failed to map bar1\n");
  2000. err = -EIO;
  2001. goto err_bar1;
  2002. }
  2003. return 0;
  2004. err_bar1:
  2005. iounmap(adapter->hw_addr0);
  2006. err_ioremap:
  2007. pci_release_selected_regions(pdev, (1 << 2) - 1);
  2008. err_set_mask:
  2009. pci_disable_device(pdev);
  2010. return err;
  2011. }
  2012. static void
  2013. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  2014. {
  2015. BUG_ON(!adapter->pdev);
  2016. iounmap(adapter->hw_addr0);
  2017. iounmap(adapter->hw_addr1);
  2018. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  2019. pci_disable_device(adapter->pdev);
  2020. }
  2021. static void
  2022. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  2023. {
  2024. size_t sz, i, ring0_size, ring1_size, comp_size;
  2025. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[0];
  2026. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  2027. VMXNET3_MAX_ETH_HDR_SIZE) {
  2028. adapter->skb_buf_size = adapter->netdev->mtu +
  2029. VMXNET3_MAX_ETH_HDR_SIZE;
  2030. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  2031. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  2032. adapter->rx_buf_per_pkt = 1;
  2033. } else {
  2034. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  2035. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  2036. VMXNET3_MAX_ETH_HDR_SIZE;
  2037. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  2038. }
  2039. /*
  2040. * for simplicity, force the ring0 size to be a multiple of
  2041. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  2042. */
  2043. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  2044. ring0_size = adapter->rx_queue[0].rx_ring[0].size;
  2045. ring0_size = (ring0_size + sz - 1) / sz * sz;
  2046. ring0_size = min_t(u32, ring0_size, VMXNET3_RX_RING_MAX_SIZE /
  2047. sz * sz);
  2048. ring1_size = adapter->rx_queue[0].rx_ring[1].size;
  2049. comp_size = ring0_size + ring1_size;
  2050. for (i = 0; i < adapter->num_rx_queues; i++) {
  2051. rq = &adapter->rx_queue[i];
  2052. rq->rx_ring[0].size = ring0_size;
  2053. rq->rx_ring[1].size = ring1_size;
  2054. rq->comp_ring.size = comp_size;
  2055. }
  2056. }
  2057. int
  2058. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  2059. u32 rx_ring_size, u32 rx_ring2_size)
  2060. {
  2061. int err = 0, i;
  2062. for (i = 0; i < adapter->num_tx_queues; i++) {
  2063. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2064. tq->tx_ring.size = tx_ring_size;
  2065. tq->data_ring.size = tx_ring_size;
  2066. tq->comp_ring.size = tx_ring_size;
  2067. tq->shared = &adapter->tqd_start[i].ctrl;
  2068. tq->stopped = true;
  2069. tq->adapter = adapter;
  2070. tq->qid = i;
  2071. err = vmxnet3_tq_create(tq, adapter);
  2072. /*
  2073. * Too late to change num_tx_queues. We cannot do away with
  2074. * lesser number of queues than what we asked for
  2075. */
  2076. if (err)
  2077. goto queue_err;
  2078. }
  2079. adapter->rx_queue[0].rx_ring[0].size = rx_ring_size;
  2080. adapter->rx_queue[0].rx_ring[1].size = rx_ring2_size;
  2081. vmxnet3_adjust_rx_ring_size(adapter);
  2082. for (i = 0; i < adapter->num_rx_queues; i++) {
  2083. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2084. /* qid and qid2 for rx queues will be assigned later when num
  2085. * of rx queues is finalized after allocating intrs */
  2086. rq->shared = &adapter->rqd_start[i].ctrl;
  2087. rq->adapter = adapter;
  2088. err = vmxnet3_rq_create(rq, adapter);
  2089. if (err) {
  2090. if (i == 0) {
  2091. netdev_err(adapter->netdev,
  2092. "Could not allocate any rx queues. "
  2093. "Aborting.\n");
  2094. goto queue_err;
  2095. } else {
  2096. netdev_info(adapter->netdev,
  2097. "Number of rx queues changed "
  2098. "to : %d.\n", i);
  2099. adapter->num_rx_queues = i;
  2100. err = 0;
  2101. break;
  2102. }
  2103. }
  2104. }
  2105. return err;
  2106. queue_err:
  2107. vmxnet3_tq_destroy_all(adapter);
  2108. return err;
  2109. }
  2110. static int
  2111. vmxnet3_open(struct net_device *netdev)
  2112. {
  2113. struct vmxnet3_adapter *adapter;
  2114. int err, i;
  2115. adapter = netdev_priv(netdev);
  2116. for (i = 0; i < adapter->num_tx_queues; i++)
  2117. spin_lock_init(&adapter->tx_queue[i].tx_lock);
  2118. err = vmxnet3_create_queues(adapter, VMXNET3_DEF_TX_RING_SIZE,
  2119. VMXNET3_DEF_RX_RING_SIZE,
  2120. VMXNET3_DEF_RX_RING_SIZE);
  2121. if (err)
  2122. goto queue_err;
  2123. err = vmxnet3_activate_dev(adapter);
  2124. if (err)
  2125. goto activate_err;
  2126. return 0;
  2127. activate_err:
  2128. vmxnet3_rq_destroy_all(adapter);
  2129. vmxnet3_tq_destroy_all(adapter);
  2130. queue_err:
  2131. return err;
  2132. }
  2133. static int
  2134. vmxnet3_close(struct net_device *netdev)
  2135. {
  2136. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2137. /*
  2138. * Reset_work may be in the middle of resetting the device, wait for its
  2139. * completion.
  2140. */
  2141. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2142. msleep(1);
  2143. vmxnet3_quiesce_dev(adapter);
  2144. vmxnet3_rq_destroy_all(adapter);
  2145. vmxnet3_tq_destroy_all(adapter);
  2146. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2147. return 0;
  2148. }
  2149. void
  2150. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  2151. {
  2152. int i;
  2153. /*
  2154. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  2155. * vmxnet3_close() will deadlock.
  2156. */
  2157. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  2158. /* we need to enable NAPI, otherwise dev_close will deadlock */
  2159. for (i = 0; i < adapter->num_rx_queues; i++)
  2160. napi_enable(&adapter->rx_queue[i].napi);
  2161. dev_close(adapter->netdev);
  2162. }
  2163. static int
  2164. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  2165. {
  2166. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2167. int err = 0;
  2168. if (new_mtu < VMXNET3_MIN_MTU || new_mtu > VMXNET3_MAX_MTU)
  2169. return -EINVAL;
  2170. netdev->mtu = new_mtu;
  2171. /*
  2172. * Reset_work may be in the middle of resetting the device, wait for its
  2173. * completion.
  2174. */
  2175. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2176. msleep(1);
  2177. if (netif_running(netdev)) {
  2178. vmxnet3_quiesce_dev(adapter);
  2179. vmxnet3_reset_dev(adapter);
  2180. /* we need to re-create the rx queue based on the new mtu */
  2181. vmxnet3_rq_destroy_all(adapter);
  2182. vmxnet3_adjust_rx_ring_size(adapter);
  2183. err = vmxnet3_rq_create_all(adapter);
  2184. if (err) {
  2185. netdev_err(netdev,
  2186. "failed to re-create rx queues, "
  2187. " error %d. Closing it.\n", err);
  2188. goto out;
  2189. }
  2190. err = vmxnet3_activate_dev(adapter);
  2191. if (err) {
  2192. netdev_err(netdev,
  2193. "failed to re-activate, error %d. "
  2194. "Closing it\n", err);
  2195. goto out;
  2196. }
  2197. }
  2198. out:
  2199. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2200. if (err)
  2201. vmxnet3_force_close(adapter);
  2202. return err;
  2203. }
  2204. static void
  2205. vmxnet3_declare_features(struct vmxnet3_adapter *adapter, bool dma64)
  2206. {
  2207. struct net_device *netdev = adapter->netdev;
  2208. netdev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
  2209. NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_TX |
  2210. NETIF_F_HW_VLAN_RX | NETIF_F_TSO | NETIF_F_TSO6 |
  2211. NETIF_F_LRO;
  2212. if (dma64)
  2213. netdev->hw_features |= NETIF_F_HIGHDMA;
  2214. netdev->vlan_features = netdev->hw_features &
  2215. ~(NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  2216. netdev->features = netdev->hw_features | NETIF_F_HW_VLAN_FILTER;
  2217. }
  2218. static void
  2219. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2220. {
  2221. u32 tmp;
  2222. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  2223. *(u32 *)mac = tmp;
  2224. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  2225. mac[4] = tmp & 0xff;
  2226. mac[5] = (tmp >> 8) & 0xff;
  2227. }
  2228. #ifdef CONFIG_PCI_MSI
  2229. /*
  2230. * Enable MSIx vectors.
  2231. * Returns :
  2232. * 0 on successful enabling of required vectors,
  2233. * VMXNET3_LINUX_MIN_MSIX_VECT when only minimum number of vectors required
  2234. * could be enabled.
  2235. * number of vectors which can be enabled otherwise (this number is smaller
  2236. * than VMXNET3_LINUX_MIN_MSIX_VECT)
  2237. */
  2238. static int
  2239. vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter *adapter,
  2240. int vectors)
  2241. {
  2242. int err = 0, vector_threshold;
  2243. vector_threshold = VMXNET3_LINUX_MIN_MSIX_VECT;
  2244. while (vectors >= vector_threshold) {
  2245. err = pci_enable_msix(adapter->pdev, adapter->intr.msix_entries,
  2246. vectors);
  2247. if (!err) {
  2248. adapter->intr.num_intrs = vectors;
  2249. return 0;
  2250. } else if (err < 0) {
  2251. dev_err(&adapter->netdev->dev,
  2252. "Failed to enable MSI-X, error: %d\n", err);
  2253. vectors = 0;
  2254. } else if (err < vector_threshold) {
  2255. break;
  2256. } else {
  2257. /* If fails to enable required number of MSI-x vectors
  2258. * try enabling minimum number of vectors required.
  2259. */
  2260. dev_err(&adapter->netdev->dev,
  2261. "Failed to enable %d MSI-X, trying %d instead\n",
  2262. vectors, vector_threshold);
  2263. vectors = vector_threshold;
  2264. }
  2265. }
  2266. dev_info(&adapter->pdev->dev,
  2267. "Number of MSI-X interrupts which can be allocated "
  2268. "is lower than min threshold required.\n");
  2269. return err;
  2270. }
  2271. #endif /* CONFIG_PCI_MSI */
  2272. static void
  2273. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  2274. {
  2275. u32 cfg;
  2276. unsigned long flags;
  2277. /* intr settings */
  2278. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2279. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2280. VMXNET3_CMD_GET_CONF_INTR);
  2281. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2282. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2283. adapter->intr.type = cfg & 0x3;
  2284. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  2285. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  2286. adapter->intr.type = VMXNET3_IT_MSIX;
  2287. }
  2288. #ifdef CONFIG_PCI_MSI
  2289. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2290. int vector, err = 0;
  2291. adapter->intr.num_intrs = (adapter->share_intr ==
  2292. VMXNET3_INTR_TXSHARE) ? 1 :
  2293. adapter->num_tx_queues;
  2294. adapter->intr.num_intrs += (adapter->share_intr ==
  2295. VMXNET3_INTR_BUDDYSHARE) ? 0 :
  2296. adapter->num_rx_queues;
  2297. adapter->intr.num_intrs += 1; /* for link event */
  2298. adapter->intr.num_intrs = (adapter->intr.num_intrs >
  2299. VMXNET3_LINUX_MIN_MSIX_VECT
  2300. ? adapter->intr.num_intrs :
  2301. VMXNET3_LINUX_MIN_MSIX_VECT);
  2302. for (vector = 0; vector < adapter->intr.num_intrs; vector++)
  2303. adapter->intr.msix_entries[vector].entry = vector;
  2304. err = vmxnet3_acquire_msix_vectors(adapter,
  2305. adapter->intr.num_intrs);
  2306. /* If we cannot allocate one MSIx vector per queue
  2307. * then limit the number of rx queues to 1
  2308. */
  2309. if (err == VMXNET3_LINUX_MIN_MSIX_VECT) {
  2310. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE
  2311. || adapter->num_rx_queues != 1) {
  2312. adapter->share_intr = VMXNET3_INTR_TXSHARE;
  2313. netdev_err(adapter->netdev,
  2314. "Number of rx queues : 1\n");
  2315. adapter->num_rx_queues = 1;
  2316. adapter->intr.num_intrs =
  2317. VMXNET3_LINUX_MIN_MSIX_VECT;
  2318. }
  2319. return;
  2320. }
  2321. if (!err)
  2322. return;
  2323. /* If we cannot allocate MSIx vectors use only one rx queue */
  2324. dev_info(&adapter->pdev->dev,
  2325. "Failed to enable MSI-X, error %d. "
  2326. "Limiting #rx queues to 1, try MSI.\n", err);
  2327. adapter->intr.type = VMXNET3_IT_MSI;
  2328. }
  2329. if (adapter->intr.type == VMXNET3_IT_MSI) {
  2330. int err;
  2331. err = pci_enable_msi(adapter->pdev);
  2332. if (!err) {
  2333. adapter->num_rx_queues = 1;
  2334. adapter->intr.num_intrs = 1;
  2335. return;
  2336. }
  2337. }
  2338. #endif /* CONFIG_PCI_MSI */
  2339. adapter->num_rx_queues = 1;
  2340. dev_info(&adapter->netdev->dev,
  2341. "Using INTx interrupt, #Rx queues: 1.\n");
  2342. adapter->intr.type = VMXNET3_IT_INTX;
  2343. /* INT-X related setting */
  2344. adapter->intr.num_intrs = 1;
  2345. }
  2346. static void
  2347. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  2348. {
  2349. if (adapter->intr.type == VMXNET3_IT_MSIX)
  2350. pci_disable_msix(adapter->pdev);
  2351. else if (adapter->intr.type == VMXNET3_IT_MSI)
  2352. pci_disable_msi(adapter->pdev);
  2353. else
  2354. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  2355. }
  2356. static void
  2357. vmxnet3_tx_timeout(struct net_device *netdev)
  2358. {
  2359. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2360. adapter->tx_timeout_count++;
  2361. netdev_err(adapter->netdev, "tx hang\n");
  2362. schedule_work(&adapter->work);
  2363. netif_wake_queue(adapter->netdev);
  2364. }
  2365. static void
  2366. vmxnet3_reset_work(struct work_struct *data)
  2367. {
  2368. struct vmxnet3_adapter *adapter;
  2369. adapter = container_of(data, struct vmxnet3_adapter, work);
  2370. /* if another thread is resetting the device, no need to proceed */
  2371. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2372. return;
  2373. /* if the device is closed, we must leave it alone */
  2374. rtnl_lock();
  2375. if (netif_running(adapter->netdev)) {
  2376. netdev_notice(adapter->netdev, "resetting\n");
  2377. vmxnet3_quiesce_dev(adapter);
  2378. vmxnet3_reset_dev(adapter);
  2379. vmxnet3_activate_dev(adapter);
  2380. } else {
  2381. netdev_info(adapter->netdev, "already closed\n");
  2382. }
  2383. rtnl_unlock();
  2384. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2385. }
  2386. static int
  2387. vmxnet3_probe_device(struct pci_dev *pdev,
  2388. const struct pci_device_id *id)
  2389. {
  2390. static const struct net_device_ops vmxnet3_netdev_ops = {
  2391. .ndo_open = vmxnet3_open,
  2392. .ndo_stop = vmxnet3_close,
  2393. .ndo_start_xmit = vmxnet3_xmit_frame,
  2394. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  2395. .ndo_change_mtu = vmxnet3_change_mtu,
  2396. .ndo_set_features = vmxnet3_set_features,
  2397. .ndo_get_stats64 = vmxnet3_get_stats64,
  2398. .ndo_tx_timeout = vmxnet3_tx_timeout,
  2399. .ndo_set_rx_mode = vmxnet3_set_mc,
  2400. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  2401. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  2402. #ifdef CONFIG_NET_POLL_CONTROLLER
  2403. .ndo_poll_controller = vmxnet3_netpoll,
  2404. #endif
  2405. };
  2406. int err;
  2407. bool dma64 = false; /* stupid gcc */
  2408. u32 ver;
  2409. struct net_device *netdev;
  2410. struct vmxnet3_adapter *adapter;
  2411. u8 mac[ETH_ALEN];
  2412. int size;
  2413. int num_tx_queues;
  2414. int num_rx_queues;
  2415. if (!pci_msi_enabled())
  2416. enable_mq = 0;
  2417. #ifdef VMXNET3_RSS
  2418. if (enable_mq)
  2419. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2420. (int)num_online_cpus());
  2421. else
  2422. #endif
  2423. num_rx_queues = 1;
  2424. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2425. if (enable_mq)
  2426. num_tx_queues = min(VMXNET3_DEVICE_MAX_TX_QUEUES,
  2427. (int)num_online_cpus());
  2428. else
  2429. num_tx_queues = 1;
  2430. num_tx_queues = rounddown_pow_of_two(num_tx_queues);
  2431. netdev = alloc_etherdev_mq(sizeof(struct vmxnet3_adapter),
  2432. max(num_tx_queues, num_rx_queues));
  2433. dev_info(&pdev->dev,
  2434. "# of Tx queues : %d, # of Rx queues : %d\n",
  2435. num_tx_queues, num_rx_queues);
  2436. if (!netdev)
  2437. return -ENOMEM;
  2438. pci_set_drvdata(pdev, netdev);
  2439. adapter = netdev_priv(netdev);
  2440. adapter->netdev = netdev;
  2441. adapter->pdev = pdev;
  2442. spin_lock_init(&adapter->cmd_lock);
  2443. adapter->shared = pci_alloc_consistent(adapter->pdev,
  2444. sizeof(struct Vmxnet3_DriverShared),
  2445. &adapter->shared_pa);
  2446. if (!adapter->shared) {
  2447. dev_err(&pdev->dev, "Failed to allocate memory\n");
  2448. err = -ENOMEM;
  2449. goto err_alloc_shared;
  2450. }
  2451. adapter->num_rx_queues = num_rx_queues;
  2452. adapter->num_tx_queues = num_tx_queues;
  2453. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2454. size += sizeof(struct Vmxnet3_RxQueueDesc) * adapter->num_rx_queues;
  2455. adapter->tqd_start = pci_alloc_consistent(adapter->pdev, size,
  2456. &adapter->queue_desc_pa);
  2457. if (!adapter->tqd_start) {
  2458. dev_err(&pdev->dev, "Failed to allocate memory\n");
  2459. err = -ENOMEM;
  2460. goto err_alloc_queue_desc;
  2461. }
  2462. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start +
  2463. adapter->num_tx_queues);
  2464. adapter->pm_conf = kmalloc(sizeof(struct Vmxnet3_PMConf), GFP_KERNEL);
  2465. if (adapter->pm_conf == NULL) {
  2466. err = -ENOMEM;
  2467. goto err_alloc_pm;
  2468. }
  2469. #ifdef VMXNET3_RSS
  2470. adapter->rss_conf = kmalloc(sizeof(struct UPT1_RSSConf), GFP_KERNEL);
  2471. if (adapter->rss_conf == NULL) {
  2472. err = -ENOMEM;
  2473. goto err_alloc_rss;
  2474. }
  2475. #endif /* VMXNET3_RSS */
  2476. err = vmxnet3_alloc_pci_resources(adapter, &dma64);
  2477. if (err < 0)
  2478. goto err_alloc_pci;
  2479. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  2480. if (ver & 1) {
  2481. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_VRRS, 1);
  2482. } else {
  2483. dev_err(&pdev->dev,
  2484. "Incompatible h/w version (0x%x) for adapter\n", ver);
  2485. err = -EBUSY;
  2486. goto err_ver;
  2487. }
  2488. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  2489. if (ver & 1) {
  2490. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  2491. } else {
  2492. dev_err(&pdev->dev,
  2493. "Incompatible upt version (0x%x) for adapter\n", ver);
  2494. err = -EBUSY;
  2495. goto err_ver;
  2496. }
  2497. SET_NETDEV_DEV(netdev, &pdev->dev);
  2498. vmxnet3_declare_features(adapter, dma64);
  2499. if (adapter->num_tx_queues == adapter->num_rx_queues)
  2500. adapter->share_intr = VMXNET3_INTR_BUDDYSHARE;
  2501. else
  2502. adapter->share_intr = VMXNET3_INTR_DONTSHARE;
  2503. vmxnet3_alloc_intr_resources(adapter);
  2504. #ifdef VMXNET3_RSS
  2505. if (adapter->num_rx_queues > 1 &&
  2506. adapter->intr.type == VMXNET3_IT_MSIX) {
  2507. adapter->rss = true;
  2508. netdev->hw_features |= NETIF_F_RXHASH;
  2509. netdev->features |= NETIF_F_RXHASH;
  2510. dev_dbg(&pdev->dev, "RSS is enabled.\n");
  2511. } else {
  2512. adapter->rss = false;
  2513. }
  2514. #endif
  2515. vmxnet3_read_mac_addr(adapter, mac);
  2516. memcpy(netdev->dev_addr, mac, netdev->addr_len);
  2517. netdev->netdev_ops = &vmxnet3_netdev_ops;
  2518. vmxnet3_set_ethtool_ops(netdev);
  2519. netdev->watchdog_timeo = 5 * HZ;
  2520. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  2521. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2522. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2523. int i;
  2524. for (i = 0; i < adapter->num_rx_queues; i++) {
  2525. netif_napi_add(adapter->netdev,
  2526. &adapter->rx_queue[i].napi,
  2527. vmxnet3_poll_rx_only, 64);
  2528. }
  2529. } else {
  2530. netif_napi_add(adapter->netdev, &adapter->rx_queue[0].napi,
  2531. vmxnet3_poll, 64);
  2532. }
  2533. netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
  2534. netif_set_real_num_rx_queues(adapter->netdev, adapter->num_rx_queues);
  2535. err = register_netdev(netdev);
  2536. if (err) {
  2537. dev_err(&pdev->dev, "Failed to register adapter\n");
  2538. goto err_register;
  2539. }
  2540. vmxnet3_check_link(adapter, false);
  2541. return 0;
  2542. err_register:
  2543. vmxnet3_free_intr_resources(adapter);
  2544. err_ver:
  2545. vmxnet3_free_pci_resources(adapter);
  2546. err_alloc_pci:
  2547. #ifdef VMXNET3_RSS
  2548. kfree(adapter->rss_conf);
  2549. err_alloc_rss:
  2550. #endif
  2551. kfree(adapter->pm_conf);
  2552. err_alloc_pm:
  2553. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2554. adapter->queue_desc_pa);
  2555. err_alloc_queue_desc:
  2556. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2557. adapter->shared, adapter->shared_pa);
  2558. err_alloc_shared:
  2559. pci_set_drvdata(pdev, NULL);
  2560. free_netdev(netdev);
  2561. return err;
  2562. }
  2563. static void
  2564. vmxnet3_remove_device(struct pci_dev *pdev)
  2565. {
  2566. struct net_device *netdev = pci_get_drvdata(pdev);
  2567. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2568. int size = 0;
  2569. int num_rx_queues;
  2570. #ifdef VMXNET3_RSS
  2571. if (enable_mq)
  2572. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2573. (int)num_online_cpus());
  2574. else
  2575. #endif
  2576. num_rx_queues = 1;
  2577. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2578. cancel_work_sync(&adapter->work);
  2579. unregister_netdev(netdev);
  2580. vmxnet3_free_intr_resources(adapter);
  2581. vmxnet3_free_pci_resources(adapter);
  2582. #ifdef VMXNET3_RSS
  2583. kfree(adapter->rss_conf);
  2584. #endif
  2585. kfree(adapter->pm_conf);
  2586. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2587. size += sizeof(struct Vmxnet3_RxQueueDesc) * num_rx_queues;
  2588. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2589. adapter->queue_desc_pa);
  2590. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2591. adapter->shared, adapter->shared_pa);
  2592. free_netdev(netdev);
  2593. }
  2594. #ifdef CONFIG_PM
  2595. static int
  2596. vmxnet3_suspend(struct device *device)
  2597. {
  2598. struct pci_dev *pdev = to_pci_dev(device);
  2599. struct net_device *netdev = pci_get_drvdata(pdev);
  2600. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2601. struct Vmxnet3_PMConf *pmConf;
  2602. struct ethhdr *ehdr;
  2603. struct arphdr *ahdr;
  2604. u8 *arpreq;
  2605. struct in_device *in_dev;
  2606. struct in_ifaddr *ifa;
  2607. unsigned long flags;
  2608. int i = 0;
  2609. if (!netif_running(netdev))
  2610. return 0;
  2611. for (i = 0; i < adapter->num_rx_queues; i++)
  2612. napi_disable(&adapter->rx_queue[i].napi);
  2613. vmxnet3_disable_all_intrs(adapter);
  2614. vmxnet3_free_irqs(adapter);
  2615. vmxnet3_free_intr_resources(adapter);
  2616. netif_device_detach(netdev);
  2617. netif_tx_stop_all_queues(netdev);
  2618. /* Create wake-up filters. */
  2619. pmConf = adapter->pm_conf;
  2620. memset(pmConf, 0, sizeof(*pmConf));
  2621. if (adapter->wol & WAKE_UCAST) {
  2622. pmConf->filters[i].patternSize = ETH_ALEN;
  2623. pmConf->filters[i].maskSize = 1;
  2624. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  2625. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  2626. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2627. i++;
  2628. }
  2629. if (adapter->wol & WAKE_ARP) {
  2630. in_dev = in_dev_get(netdev);
  2631. if (!in_dev)
  2632. goto skip_arp;
  2633. ifa = (struct in_ifaddr *)in_dev->ifa_list;
  2634. if (!ifa)
  2635. goto skip_arp;
  2636. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  2637. sizeof(struct arphdr) + /* ARP header */
  2638. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  2639. 2 * sizeof(u32); /*2 IPv4 addresses */
  2640. pmConf->filters[i].maskSize =
  2641. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  2642. /* ETH_P_ARP in Ethernet header. */
  2643. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  2644. ehdr->h_proto = htons(ETH_P_ARP);
  2645. /* ARPOP_REQUEST in ARP header. */
  2646. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  2647. ahdr->ar_op = htons(ARPOP_REQUEST);
  2648. arpreq = (u8 *)(ahdr + 1);
  2649. /* The Unicast IPv4 address in 'tip' field. */
  2650. arpreq += 2 * ETH_ALEN + sizeof(u32);
  2651. *(u32 *)arpreq = ifa->ifa_address;
  2652. /* The mask for the relevant bits. */
  2653. pmConf->filters[i].mask[0] = 0x00;
  2654. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  2655. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  2656. pmConf->filters[i].mask[3] = 0x00;
  2657. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  2658. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  2659. in_dev_put(in_dev);
  2660. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2661. i++;
  2662. }
  2663. skip_arp:
  2664. if (adapter->wol & WAKE_MAGIC)
  2665. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_MAGIC;
  2666. pmConf->numFilters = i;
  2667. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2668. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2669. *pmConf));
  2670. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2671. pmConf));
  2672. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2673. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2674. VMXNET3_CMD_UPDATE_PMCFG);
  2675. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2676. pci_save_state(pdev);
  2677. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  2678. adapter->wol);
  2679. pci_disable_device(pdev);
  2680. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  2681. return 0;
  2682. }
  2683. static int
  2684. vmxnet3_resume(struct device *device)
  2685. {
  2686. int err, i = 0;
  2687. unsigned long flags;
  2688. struct pci_dev *pdev = to_pci_dev(device);
  2689. struct net_device *netdev = pci_get_drvdata(pdev);
  2690. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2691. struct Vmxnet3_PMConf *pmConf;
  2692. if (!netif_running(netdev))
  2693. return 0;
  2694. /* Destroy wake-up filters. */
  2695. pmConf = adapter->pm_conf;
  2696. memset(pmConf, 0, sizeof(*pmConf));
  2697. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2698. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2699. *pmConf));
  2700. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2701. pmConf));
  2702. netif_device_attach(netdev);
  2703. pci_set_power_state(pdev, PCI_D0);
  2704. pci_restore_state(pdev);
  2705. err = pci_enable_device_mem(pdev);
  2706. if (err != 0)
  2707. return err;
  2708. pci_enable_wake(pdev, PCI_D0, 0);
  2709. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2710. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2711. VMXNET3_CMD_UPDATE_PMCFG);
  2712. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2713. vmxnet3_alloc_intr_resources(adapter);
  2714. vmxnet3_request_irqs(adapter);
  2715. for (i = 0; i < adapter->num_rx_queues; i++)
  2716. napi_enable(&adapter->rx_queue[i].napi);
  2717. vmxnet3_enable_all_intrs(adapter);
  2718. return 0;
  2719. }
  2720. static const struct dev_pm_ops vmxnet3_pm_ops = {
  2721. .suspend = vmxnet3_suspend,
  2722. .resume = vmxnet3_resume,
  2723. };
  2724. #endif
  2725. static struct pci_driver vmxnet3_driver = {
  2726. .name = vmxnet3_driver_name,
  2727. .id_table = vmxnet3_pciid_table,
  2728. .probe = vmxnet3_probe_device,
  2729. .remove = vmxnet3_remove_device,
  2730. #ifdef CONFIG_PM
  2731. .driver.pm = &vmxnet3_pm_ops,
  2732. #endif
  2733. };
  2734. static int __init
  2735. vmxnet3_init_module(void)
  2736. {
  2737. pr_info("%s - version %s\n", VMXNET3_DRIVER_DESC,
  2738. VMXNET3_DRIVER_VERSION_REPORT);
  2739. return pci_register_driver(&vmxnet3_driver);
  2740. }
  2741. module_init(vmxnet3_init_module);
  2742. static void
  2743. vmxnet3_exit_module(void)
  2744. {
  2745. pci_unregister_driver(&vmxnet3_driver);
  2746. }
  2747. module_exit(vmxnet3_exit_module);
  2748. MODULE_AUTHOR("VMware, Inc.");
  2749. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  2750. MODULE_LICENSE("GPL v2");
  2751. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);