qlcnic_83xx_init.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044
  1. #include "qlcnic.h"
  2. #include "qlcnic_hw.h"
  3. /* Reset template definitions */
  4. #define QLC_83XX_RESTART_TEMPLATE_SIZE 0x2000
  5. #define QLC_83XX_RESET_TEMPLATE_ADDR 0x4F0000
  6. #define QLC_83XX_RESET_SEQ_VERSION 0x0101
  7. #define QLC_83XX_OPCODE_NOP 0x0000
  8. #define QLC_83XX_OPCODE_WRITE_LIST 0x0001
  9. #define QLC_83XX_OPCODE_READ_WRITE_LIST 0x0002
  10. #define QLC_83XX_OPCODE_POLL_LIST 0x0004
  11. #define QLC_83XX_OPCODE_POLL_WRITE_LIST 0x0008
  12. #define QLC_83XX_OPCODE_READ_MODIFY_WRITE 0x0010
  13. #define QLC_83XX_OPCODE_SEQ_PAUSE 0x0020
  14. #define QLC_83XX_OPCODE_SEQ_END 0x0040
  15. #define QLC_83XX_OPCODE_TMPL_END 0x0080
  16. #define QLC_83XX_OPCODE_POLL_READ_LIST 0x0100
  17. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter);
  18. static int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter);
  19. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev);
  20. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter);
  21. /* Template header */
  22. struct qlc_83xx_reset_hdr {
  23. u16 version;
  24. u16 signature;
  25. u16 size;
  26. u16 entries;
  27. u16 hdr_size;
  28. u16 checksum;
  29. u16 init_offset;
  30. u16 start_offset;
  31. } __packed;
  32. /* Command entry header. */
  33. struct qlc_83xx_entry_hdr {
  34. u16 cmd;
  35. u16 size;
  36. u16 count;
  37. u16 delay;
  38. } __packed;
  39. /* Generic poll command */
  40. struct qlc_83xx_poll {
  41. u32 mask;
  42. u32 status;
  43. } __packed;
  44. /* Read modify write command */
  45. struct qlc_83xx_rmw {
  46. u32 mask;
  47. u32 xor_value;
  48. u32 or_value;
  49. u8 shl;
  50. u8 shr;
  51. u8 index_a;
  52. u8 rsvd;
  53. } __packed;
  54. /* Generic command with 2 DWORD */
  55. struct qlc_83xx_entry {
  56. u32 arg1;
  57. u32 arg2;
  58. } __packed;
  59. /* Generic command with 4 DWORD */
  60. struct qlc_83xx_quad_entry {
  61. u32 dr_addr;
  62. u32 dr_value;
  63. u32 ar_addr;
  64. u32 ar_value;
  65. } __packed;
  66. static const char *const qlc_83xx_idc_states[] = {
  67. "Unknown",
  68. "Cold",
  69. "Init",
  70. "Ready",
  71. "Need Reset",
  72. "Need Quiesce",
  73. "Failed",
  74. "Quiesce"
  75. };
  76. /* Device States */
  77. enum qlcnic_83xx_states {
  78. QLC_83XX_IDC_DEV_UNKNOWN,
  79. QLC_83XX_IDC_DEV_COLD,
  80. QLC_83XX_IDC_DEV_INIT,
  81. QLC_83XX_IDC_DEV_READY,
  82. QLC_83XX_IDC_DEV_NEED_RESET,
  83. QLC_83XX_IDC_DEV_NEED_QUISCENT,
  84. QLC_83XX_IDC_DEV_FAILED,
  85. QLC_83XX_IDC_DEV_QUISCENT
  86. };
  87. static int
  88. qlcnic_83xx_idc_check_driver_presence_reg(struct qlcnic_adapter *adapter)
  89. {
  90. u32 val;
  91. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  92. if ((val & 0xFFFF))
  93. return 1;
  94. else
  95. return 0;
  96. }
  97. static void qlcnic_83xx_idc_log_state_history(struct qlcnic_adapter *adapter)
  98. {
  99. u32 cur, prev;
  100. cur = adapter->ahw->idc.curr_state;
  101. prev = adapter->ahw->idc.prev_state;
  102. dev_info(&adapter->pdev->dev,
  103. "current state = %s, prev state = %s\n",
  104. adapter->ahw->idc.name[cur],
  105. adapter->ahw->idc.name[prev]);
  106. }
  107. static int qlcnic_83xx_idc_update_audit_reg(struct qlcnic_adapter *adapter,
  108. u8 mode, int lock)
  109. {
  110. u32 val;
  111. int seconds;
  112. if (lock) {
  113. if (qlcnic_83xx_lock_driver(adapter))
  114. return -EBUSY;
  115. }
  116. val = adapter->portnum & 0xf;
  117. val |= mode << 7;
  118. if (mode)
  119. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  120. else
  121. seconds = jiffies / HZ;
  122. val |= seconds << 8;
  123. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT, val);
  124. adapter->ahw->idc.sec_counter = jiffies / HZ;
  125. if (lock)
  126. qlcnic_83xx_unlock_driver(adapter);
  127. return 0;
  128. }
  129. static void qlcnic_83xx_idc_update_minor_version(struct qlcnic_adapter *adapter)
  130. {
  131. u32 val;
  132. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION);
  133. val = val & ~(0x3 << (adapter->portnum * 2));
  134. val = val | (QLC_83XX_IDC_MINOR_VERSION << (adapter->portnum * 2));
  135. QLCWRX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION, val);
  136. }
  137. static int qlcnic_83xx_idc_update_major_version(struct qlcnic_adapter *adapter,
  138. int lock)
  139. {
  140. u32 val;
  141. if (lock) {
  142. if (qlcnic_83xx_lock_driver(adapter))
  143. return -EBUSY;
  144. }
  145. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  146. val = val & ~0xFF;
  147. val = val | QLC_83XX_IDC_MAJOR_VERSION;
  148. QLCWRX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION, val);
  149. if (lock)
  150. qlcnic_83xx_unlock_driver(adapter);
  151. return 0;
  152. }
  153. static int
  154. qlcnic_83xx_idc_update_drv_presence_reg(struct qlcnic_adapter *adapter,
  155. int status, int lock)
  156. {
  157. u32 val;
  158. if (lock) {
  159. if (qlcnic_83xx_lock_driver(adapter))
  160. return -EBUSY;
  161. }
  162. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  163. if (status)
  164. val = val | (1 << adapter->portnum);
  165. else
  166. val = val & ~(1 << adapter->portnum);
  167. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  168. qlcnic_83xx_idc_update_minor_version(adapter);
  169. if (lock)
  170. qlcnic_83xx_unlock_driver(adapter);
  171. return 0;
  172. }
  173. static int qlcnic_83xx_idc_check_major_version(struct qlcnic_adapter *adapter)
  174. {
  175. u32 val;
  176. u8 version;
  177. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  178. version = val & 0xFF;
  179. if (version != QLC_83XX_IDC_MAJOR_VERSION) {
  180. dev_info(&adapter->pdev->dev,
  181. "%s:mismatch. version 0x%x, expected version 0x%x\n",
  182. __func__, version, QLC_83XX_IDC_MAJOR_VERSION);
  183. return -EIO;
  184. }
  185. return 0;
  186. }
  187. static int qlcnic_83xx_idc_clear_registers(struct qlcnic_adapter *adapter,
  188. int lock)
  189. {
  190. u32 val;
  191. if (lock) {
  192. if (qlcnic_83xx_lock_driver(adapter))
  193. return -EBUSY;
  194. }
  195. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, 0);
  196. /* Clear gracefull reset bit */
  197. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  198. val &= ~QLC_83XX_IDC_GRACEFULL_RESET;
  199. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  200. if (lock)
  201. qlcnic_83xx_unlock_driver(adapter);
  202. return 0;
  203. }
  204. static int qlcnic_83xx_idc_update_drv_ack_reg(struct qlcnic_adapter *adapter,
  205. int flag, int lock)
  206. {
  207. u32 val;
  208. if (lock) {
  209. if (qlcnic_83xx_lock_driver(adapter))
  210. return -EBUSY;
  211. }
  212. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  213. if (flag)
  214. val = val | (1 << adapter->portnum);
  215. else
  216. val = val & ~(1 << adapter->portnum);
  217. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, val);
  218. if (lock)
  219. qlcnic_83xx_unlock_driver(adapter);
  220. return 0;
  221. }
  222. static int qlcnic_83xx_idc_check_timeout(struct qlcnic_adapter *adapter,
  223. int time_limit)
  224. {
  225. u64 seconds;
  226. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  227. if (seconds <= time_limit)
  228. return 0;
  229. else
  230. return -EBUSY;
  231. }
  232. /**
  233. * qlcnic_83xx_idc_check_reset_ack_reg
  234. *
  235. * @adapter: adapter structure
  236. *
  237. * Check ACK wait limit and clear the functions which failed to ACK
  238. *
  239. * Return 0 if all functions have acknowledged the reset request.
  240. **/
  241. static int qlcnic_83xx_idc_check_reset_ack_reg(struct qlcnic_adapter *adapter)
  242. {
  243. int timeout;
  244. u32 ack, presence, val;
  245. timeout = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  246. ack = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  247. presence = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  248. dev_info(&adapter->pdev->dev,
  249. "%s: ack = 0x%x, presence = 0x%x\n", __func__, ack, presence);
  250. if (!((ack & presence) == presence)) {
  251. if (qlcnic_83xx_idc_check_timeout(adapter, timeout)) {
  252. /* Clear functions which failed to ACK */
  253. dev_info(&adapter->pdev->dev,
  254. "%s: ACK wait exceeds time limit\n", __func__);
  255. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  256. val = val & ~(ack ^ presence);
  257. if (qlcnic_83xx_lock_driver(adapter))
  258. return -EBUSY;
  259. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  260. dev_info(&adapter->pdev->dev,
  261. "%s: updated drv presence reg = 0x%x\n",
  262. __func__, val);
  263. qlcnic_83xx_unlock_driver(adapter);
  264. return 0;
  265. } else {
  266. return 1;
  267. }
  268. } else {
  269. dev_info(&adapter->pdev->dev,
  270. "%s: Reset ACK received from all functions\n",
  271. __func__);
  272. return 0;
  273. }
  274. }
  275. /**
  276. * qlcnic_83xx_idc_tx_soft_reset
  277. *
  278. * @adapter: adapter structure
  279. *
  280. * Handle context deletion and recreation request from transmit routine
  281. *
  282. * Returns -EBUSY or Success (0)
  283. *
  284. **/
  285. static int qlcnic_83xx_idc_tx_soft_reset(struct qlcnic_adapter *adapter)
  286. {
  287. struct net_device *netdev = adapter->netdev;
  288. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  289. return -EBUSY;
  290. netif_device_detach(netdev);
  291. qlcnic_down(adapter, netdev);
  292. qlcnic_up(adapter, netdev);
  293. netif_device_attach(netdev);
  294. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  295. dev_err(&adapter->pdev->dev, "%s:\n", __func__);
  296. adapter->netdev->trans_start = jiffies;
  297. return 0;
  298. }
  299. /**
  300. * qlcnic_83xx_idc_detach_driver
  301. *
  302. * @adapter: adapter structure
  303. * Detach net interface, stop TX and cleanup resources before the HW reset.
  304. * Returns: None
  305. *
  306. **/
  307. static void qlcnic_83xx_idc_detach_driver(struct qlcnic_adapter *adapter)
  308. {
  309. int i;
  310. struct net_device *netdev = adapter->netdev;
  311. netif_device_detach(netdev);
  312. /* Disable mailbox interrupt */
  313. QLCWRX(adapter->ahw, QLCNIC_MBX_INTR_ENBL, 0);
  314. qlcnic_down(adapter, netdev);
  315. for (i = 0; i < adapter->ahw->num_msix; i++) {
  316. adapter->ahw->intr_tbl[i].id = i;
  317. adapter->ahw->intr_tbl[i].enabled = 0;
  318. adapter->ahw->intr_tbl[i].src = 0;
  319. }
  320. }
  321. /**
  322. * qlcnic_83xx_idc_attach_driver
  323. *
  324. * @adapter: adapter structure
  325. *
  326. * Re-attach and re-enable net interface
  327. * Returns: None
  328. *
  329. **/
  330. static void qlcnic_83xx_idc_attach_driver(struct qlcnic_adapter *adapter)
  331. {
  332. struct net_device *netdev = adapter->netdev;
  333. if (netif_running(netdev)) {
  334. if (qlcnic_up(adapter, netdev))
  335. goto done;
  336. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  337. }
  338. done:
  339. netif_device_attach(netdev);
  340. if (netif_running(netdev)) {
  341. netif_carrier_on(netdev);
  342. netif_wake_queue(netdev);
  343. }
  344. }
  345. static int qlcnic_83xx_idc_enter_failed_state(struct qlcnic_adapter *adapter,
  346. int lock)
  347. {
  348. if (lock) {
  349. if (qlcnic_83xx_lock_driver(adapter))
  350. return -EBUSY;
  351. }
  352. qlcnic_83xx_idc_clear_registers(adapter, 0);
  353. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_FAILED);
  354. if (lock)
  355. qlcnic_83xx_unlock_driver(adapter);
  356. qlcnic_83xx_idc_log_state_history(adapter);
  357. dev_info(&adapter->pdev->dev, "Device will enter failed state\n");
  358. return 0;
  359. }
  360. static int qlcnic_83xx_idc_enter_init_state(struct qlcnic_adapter *adapter,
  361. int lock)
  362. {
  363. if (lock) {
  364. if (qlcnic_83xx_lock_driver(adapter))
  365. return -EBUSY;
  366. }
  367. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_INIT);
  368. if (lock)
  369. qlcnic_83xx_unlock_driver(adapter);
  370. return 0;
  371. }
  372. static int qlcnic_83xx_idc_enter_need_quiesce(struct qlcnic_adapter *adapter,
  373. int lock)
  374. {
  375. if (lock) {
  376. if (qlcnic_83xx_lock_driver(adapter))
  377. return -EBUSY;
  378. }
  379. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  380. QLC_83XX_IDC_DEV_NEED_QUISCENT);
  381. if (lock)
  382. qlcnic_83xx_unlock_driver(adapter);
  383. return 0;
  384. }
  385. static int
  386. qlcnic_83xx_idc_enter_need_reset_state(struct qlcnic_adapter *adapter, int lock)
  387. {
  388. if (lock) {
  389. if (qlcnic_83xx_lock_driver(adapter))
  390. return -EBUSY;
  391. }
  392. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  393. QLC_83XX_IDC_DEV_NEED_RESET);
  394. if (lock)
  395. qlcnic_83xx_unlock_driver(adapter);
  396. return 0;
  397. }
  398. static int qlcnic_83xx_idc_enter_ready_state(struct qlcnic_adapter *adapter,
  399. int lock)
  400. {
  401. if (lock) {
  402. if (qlcnic_83xx_lock_driver(adapter))
  403. return -EBUSY;
  404. }
  405. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_READY);
  406. if (lock)
  407. qlcnic_83xx_unlock_driver(adapter);
  408. return 0;
  409. }
  410. /**
  411. * qlcnic_83xx_idc_find_reset_owner_id
  412. *
  413. * @adapter: adapter structure
  414. *
  415. * NIC gets precedence over ISCSI and ISCSI has precedence over FCOE.
  416. * Within the same class, function with lowest PCI ID assumes ownership
  417. *
  418. * Returns: reset owner id or failure indication (-EIO)
  419. *
  420. **/
  421. static int qlcnic_83xx_idc_find_reset_owner_id(struct qlcnic_adapter *adapter)
  422. {
  423. u32 reg, reg1, reg2, i, j, owner, class;
  424. reg1 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_1);
  425. reg2 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_2);
  426. owner = QLCNIC_TYPE_NIC;
  427. i = 0;
  428. j = 0;
  429. reg = reg1;
  430. do {
  431. class = (((reg & (0xF << j * 4)) >> j * 4) & 0x3);
  432. if (class == owner)
  433. break;
  434. if (i == (QLC_83XX_IDC_MAX_FUNC_PER_PARTITION_INFO - 1)) {
  435. reg = reg2;
  436. j = 0;
  437. } else {
  438. j++;
  439. }
  440. if (i == (QLC_83XX_IDC_MAX_CNA_FUNCTIONS - 1)) {
  441. if (owner == QLCNIC_TYPE_NIC)
  442. owner = QLCNIC_TYPE_ISCSI;
  443. else if (owner == QLCNIC_TYPE_ISCSI)
  444. owner = QLCNIC_TYPE_FCOE;
  445. else if (owner == QLCNIC_TYPE_FCOE)
  446. return -EIO;
  447. reg = reg1;
  448. j = 0;
  449. i = 0;
  450. }
  451. } while (i++ < QLC_83XX_IDC_MAX_CNA_FUNCTIONS);
  452. return i;
  453. }
  454. static int qlcnic_83xx_idc_restart_hw(struct qlcnic_adapter *adapter, int lock)
  455. {
  456. int ret = 0;
  457. ret = qlcnic_83xx_restart_hw(adapter);
  458. if (ret) {
  459. qlcnic_83xx_idc_enter_failed_state(adapter, lock);
  460. } else {
  461. qlcnic_83xx_idc_clear_registers(adapter, lock);
  462. ret = qlcnic_83xx_idc_enter_ready_state(adapter, lock);
  463. }
  464. return ret;
  465. }
  466. static int qlcnic_83xx_idc_check_fan_failure(struct qlcnic_adapter *adapter)
  467. {
  468. u32 status;
  469. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_PEG_HALT_STATUS1);
  470. if (status & QLCNIC_RCODE_FATAL_ERROR) {
  471. dev_err(&adapter->pdev->dev,
  472. "peg halt status1=0x%x\n", status);
  473. if (QLCNIC_FWERROR_CODE(status) == QLCNIC_FWERROR_FAN_FAILURE) {
  474. dev_err(&adapter->pdev->dev,
  475. "On board active cooling fan failed. "
  476. "Device has been halted.\n");
  477. dev_err(&adapter->pdev->dev,
  478. "Replace the adapter.\n");
  479. return -EIO;
  480. }
  481. }
  482. return 0;
  483. }
  484. static int qlcnic_83xx_idc_reattach_driver(struct qlcnic_adapter *adapter)
  485. {
  486. qlcnic_83xx_enable_mbx_intrpt(adapter);
  487. if ((adapter->flags & QLCNIC_MSIX_ENABLED)) {
  488. if (qlcnic_83xx_config_intrpt(adapter, 1)) {
  489. netdev_err(adapter->netdev,
  490. "Failed to enable mbx intr\n");
  491. return -EIO;
  492. }
  493. }
  494. if (qlcnic_83xx_configure_opmode(adapter)) {
  495. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  496. return -EIO;
  497. }
  498. if (adapter->nic_ops->init_driver(adapter)) {
  499. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  500. return -EIO;
  501. }
  502. qlcnic_83xx_idc_attach_driver(adapter);
  503. return 0;
  504. }
  505. static void qlcnic_83xx_idc_update_idc_params(struct qlcnic_adapter *adapter)
  506. {
  507. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 1);
  508. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  509. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  510. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  511. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  512. adapter->ahw->idc.quiesce_req = 0;
  513. adapter->ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  514. adapter->ahw->idc.err_code = 0;
  515. adapter->ahw->idc.collect_dump = 0;
  516. }
  517. /**
  518. * qlcnic_83xx_idc_ready_state_entry
  519. *
  520. * @adapter: adapter structure
  521. *
  522. * Perform ready state initialization, this routine will get invoked only
  523. * once from READY state.
  524. *
  525. * Returns: Error code or Success(0)
  526. *
  527. **/
  528. int qlcnic_83xx_idc_ready_state_entry(struct qlcnic_adapter *adapter)
  529. {
  530. struct qlcnic_hardware_context *ahw = adapter->ahw;
  531. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_READY) {
  532. qlcnic_83xx_idc_update_idc_params(adapter);
  533. /* Re-attach the device if required */
  534. if ((ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) ||
  535. (ahw->idc.prev_state == QLC_83XX_IDC_DEV_INIT)) {
  536. if (qlcnic_83xx_idc_reattach_driver(adapter))
  537. return -EIO;
  538. }
  539. }
  540. return 0;
  541. }
  542. /**
  543. * qlcnic_83xx_idc_vnic_pf_entry
  544. *
  545. * @adapter: adapter structure
  546. *
  547. * Ensure vNIC mode privileged function starts only after vNIC mode is
  548. * enabled by management function.
  549. * If vNIC mode is ready, start initialization.
  550. *
  551. * Returns: -EIO or 0
  552. *
  553. **/
  554. int qlcnic_83xx_idc_vnic_pf_entry(struct qlcnic_adapter *adapter)
  555. {
  556. u32 state;
  557. struct qlcnic_hardware_context *ahw = adapter->ahw;
  558. /* Privileged function waits till mgmt function enables VNIC mode */
  559. state = QLCRDX(adapter->ahw, QLC_83XX_VNIC_STATE);
  560. if (state != QLCNIC_DEV_NPAR_OPER) {
  561. if (!ahw->idc.vnic_wait_limit--) {
  562. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  563. return -EIO;
  564. }
  565. dev_info(&adapter->pdev->dev, "vNIC mode disabled\n");
  566. return -EIO;
  567. } else {
  568. /* Perform one time initialization from ready state */
  569. if (ahw->idc.vnic_state != QLCNIC_DEV_NPAR_OPER) {
  570. qlcnic_83xx_idc_update_idc_params(adapter);
  571. /* If the previous state is UNKNOWN, device will be
  572. already attached properly by Init routine*/
  573. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_UNKNOWN) {
  574. if (qlcnic_83xx_idc_reattach_driver(adapter))
  575. return -EIO;
  576. }
  577. adapter->ahw->idc.vnic_state = QLCNIC_DEV_NPAR_OPER;
  578. dev_info(&adapter->pdev->dev, "vNIC mode enabled\n");
  579. }
  580. }
  581. return 0;
  582. }
  583. static int qlcnic_83xx_idc_unknown_state(struct qlcnic_adapter *adapter)
  584. {
  585. adapter->ahw->idc.err_code = -EIO;
  586. dev_err(&adapter->pdev->dev,
  587. "%s: Device in unknown state\n", __func__);
  588. return 0;
  589. }
  590. /**
  591. * qlcnic_83xx_idc_cold_state
  592. *
  593. * @adapter: adapter structure
  594. *
  595. * If HW is up and running device will enter READY state.
  596. * If firmware image from host needs to be loaded, device is
  597. * forced to start with the file firmware image.
  598. *
  599. * Returns: Error code or Success(0)
  600. *
  601. **/
  602. static int qlcnic_83xx_idc_cold_state_handler(struct qlcnic_adapter *adapter)
  603. {
  604. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 0);
  605. qlcnic_83xx_idc_update_audit_reg(adapter, 1, 0);
  606. if (qlcnic_load_fw_file) {
  607. qlcnic_83xx_idc_restart_hw(adapter, 0);
  608. } else {
  609. if (qlcnic_83xx_check_hw_status(adapter)) {
  610. qlcnic_83xx_idc_enter_failed_state(adapter, 0);
  611. return -EIO;
  612. } else {
  613. qlcnic_83xx_idc_enter_ready_state(adapter, 0);
  614. }
  615. }
  616. return 0;
  617. }
  618. /**
  619. * qlcnic_83xx_idc_init_state
  620. *
  621. * @adapter: adapter structure
  622. *
  623. * Reset owner will restart the device from this state.
  624. * Device will enter failed state if it remains
  625. * in this state for more than DEV_INIT time limit.
  626. *
  627. * Returns: Error code or Success(0)
  628. *
  629. **/
  630. static int qlcnic_83xx_idc_init_state(struct qlcnic_adapter *adapter)
  631. {
  632. int timeout, ret = 0;
  633. u32 owner;
  634. timeout = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  635. if (adapter->ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) {
  636. owner = qlcnic_83xx_idc_find_reset_owner_id(adapter);
  637. if (adapter->ahw->pci_func == owner)
  638. ret = qlcnic_83xx_idc_restart_hw(adapter, 1);
  639. } else {
  640. ret = qlcnic_83xx_idc_check_timeout(adapter, timeout);
  641. return ret;
  642. }
  643. return ret;
  644. }
  645. /**
  646. * qlcnic_83xx_idc_ready_state
  647. *
  648. * @adapter: adapter structure
  649. *
  650. * Perform IDC protocol specicifed actions after monitoring device state and
  651. * events.
  652. *
  653. * Returns: Error code or Success(0)
  654. *
  655. **/
  656. static int qlcnic_83xx_idc_ready_state(struct qlcnic_adapter *adapter)
  657. {
  658. u32 val;
  659. struct qlcnic_hardware_context *ahw = adapter->ahw;
  660. int ret = 0;
  661. /* Perform NIC configuration based ready state entry actions */
  662. if (ahw->idc.state_entry(adapter))
  663. return -EIO;
  664. if (qlcnic_check_temp(adapter)) {
  665. if (ahw->temp == QLCNIC_TEMP_PANIC) {
  666. qlcnic_83xx_idc_check_fan_failure(adapter);
  667. dev_err(&adapter->pdev->dev,
  668. "Error: device temperature %d above limits\n",
  669. adapter->ahw->temp);
  670. clear_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  671. set_bit(__QLCNIC_RESETTING, &adapter->state);
  672. qlcnic_83xx_idc_detach_driver(adapter);
  673. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  674. return -EIO;
  675. }
  676. }
  677. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  678. ret = qlcnic_83xx_check_heartbeat(adapter);
  679. if (ret) {
  680. adapter->flags |= QLCNIC_FW_HANG;
  681. if (!(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  682. clear_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  683. set_bit(__QLCNIC_RESETTING, &adapter->state);
  684. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  685. }
  686. return -EIO;
  687. }
  688. if ((val & QLC_83XX_IDC_GRACEFULL_RESET) || ahw->idc.collect_dump) {
  689. /* Move to need reset state and prepare for reset */
  690. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  691. return ret;
  692. }
  693. /* Check for soft reset request */
  694. if (ahw->reset_context &&
  695. !(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  696. qlcnic_83xx_idc_tx_soft_reset(adapter);
  697. return ret;
  698. }
  699. /* Move to need quiesce state if requested */
  700. if (adapter->ahw->idc.quiesce_req) {
  701. qlcnic_83xx_idc_enter_need_quiesce(adapter, 1);
  702. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  703. return ret;
  704. }
  705. return ret;
  706. }
  707. /**
  708. * qlcnic_83xx_idc_need_reset_state
  709. *
  710. * @adapter: adapter structure
  711. *
  712. * Device will remain in this state until:
  713. * Reset request ACK's are recieved from all the functions
  714. * Wait time exceeds max time limit
  715. *
  716. * Returns: Error code or Success(0)
  717. *
  718. **/
  719. static int qlcnic_83xx_idc_need_reset_state(struct qlcnic_adapter *adapter)
  720. {
  721. int ret = 0;
  722. if (adapter->ahw->idc.prev_state != QLC_83XX_IDC_DEV_NEED_RESET) {
  723. qlcnic_83xx_idc_update_drv_ack_reg(adapter, 1, 1);
  724. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  725. set_bit(__QLCNIC_RESETTING, &adapter->state);
  726. clear_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  727. if (adapter->ahw->nic_mode == QLC_83XX_VIRTUAL_NIC_MODE)
  728. qlcnic_83xx_disable_vnic_mode(adapter, 1);
  729. qlcnic_83xx_idc_detach_driver(adapter);
  730. }
  731. /* Check ACK from other functions */
  732. ret = qlcnic_83xx_idc_check_reset_ack_reg(adapter);
  733. if (ret) {
  734. dev_info(&adapter->pdev->dev,
  735. "%s: Waiting for reset ACK\n", __func__);
  736. return 0;
  737. }
  738. /* Transit to INIT state and restart the HW */
  739. qlcnic_83xx_idc_enter_init_state(adapter, 1);
  740. return ret;
  741. }
  742. static int qlcnic_83xx_idc_need_quiesce_state(struct qlcnic_adapter *adapter)
  743. {
  744. dev_err(&adapter->pdev->dev, "%s: TBD\n", __func__);
  745. return 0;
  746. }
  747. static int qlcnic_83xx_idc_failed_state(struct qlcnic_adapter *adapter)
  748. {
  749. dev_err(&adapter->pdev->dev, "%s: please restart!!\n", __func__);
  750. adapter->ahw->idc.err_code = -EIO;
  751. return 0;
  752. }
  753. static int qlcnic_83xx_idc_quiesce_state(struct qlcnic_adapter *adapter)
  754. {
  755. dev_info(&adapter->pdev->dev, "%s: TBD\n", __func__);
  756. return 0;
  757. }
  758. static int qlcnic_83xx_idc_check_state_validity(struct qlcnic_adapter *adapter,
  759. u32 state)
  760. {
  761. u32 cur, prev, next;
  762. cur = adapter->ahw->idc.curr_state;
  763. prev = adapter->ahw->idc.prev_state;
  764. next = state;
  765. if ((next < QLC_83XX_IDC_DEV_COLD) ||
  766. (next > QLC_83XX_IDC_DEV_QUISCENT)) {
  767. dev_err(&adapter->pdev->dev,
  768. "%s: curr %d, prev %d, next state %d is invalid\n",
  769. __func__, cur, prev, state);
  770. return 1;
  771. }
  772. if ((cur == QLC_83XX_IDC_DEV_UNKNOWN) &&
  773. (prev == QLC_83XX_IDC_DEV_UNKNOWN)) {
  774. if ((next != QLC_83XX_IDC_DEV_COLD) &&
  775. (next != QLC_83XX_IDC_DEV_READY)) {
  776. dev_err(&adapter->pdev->dev,
  777. "%s: failed, cur %d prev %d next %d\n",
  778. __func__, cur, prev, next);
  779. return 1;
  780. }
  781. }
  782. if (next == QLC_83XX_IDC_DEV_INIT) {
  783. if ((prev != QLC_83XX_IDC_DEV_INIT) &&
  784. (prev != QLC_83XX_IDC_DEV_COLD) &&
  785. (prev != QLC_83XX_IDC_DEV_NEED_RESET)) {
  786. dev_err(&adapter->pdev->dev,
  787. "%s: failed, cur %d prev %d next %d\n",
  788. __func__, cur, prev, next);
  789. return 1;
  790. }
  791. }
  792. return 0;
  793. }
  794. static void qlcnic_83xx_periodic_tasks(struct qlcnic_adapter *adapter)
  795. {
  796. if (adapter->fhash.fnum)
  797. qlcnic_prune_lb_filters(adapter);
  798. }
  799. /**
  800. * qlcnic_83xx_idc_poll_dev_state
  801. *
  802. * @work: kernel work queue structure used to schedule the function
  803. *
  804. * Poll device state periodically and perform state specific
  805. * actions defined by Inter Driver Communication (IDC) protocol.
  806. *
  807. * Returns: None
  808. *
  809. **/
  810. void qlcnic_83xx_idc_poll_dev_state(struct work_struct *work)
  811. {
  812. struct qlcnic_adapter *adapter;
  813. u32 state;
  814. adapter = container_of(work, struct qlcnic_adapter, fw_work.work);
  815. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  816. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  817. qlcnic_83xx_idc_log_state_history(adapter);
  818. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  819. } else {
  820. adapter->ahw->idc.curr_state = state;
  821. }
  822. switch (adapter->ahw->idc.curr_state) {
  823. case QLC_83XX_IDC_DEV_READY:
  824. qlcnic_83xx_idc_ready_state(adapter);
  825. break;
  826. case QLC_83XX_IDC_DEV_NEED_RESET:
  827. qlcnic_83xx_idc_need_reset_state(adapter);
  828. break;
  829. case QLC_83XX_IDC_DEV_NEED_QUISCENT:
  830. qlcnic_83xx_idc_need_quiesce_state(adapter);
  831. break;
  832. case QLC_83XX_IDC_DEV_FAILED:
  833. qlcnic_83xx_idc_failed_state(adapter);
  834. return;
  835. case QLC_83XX_IDC_DEV_INIT:
  836. qlcnic_83xx_idc_init_state(adapter);
  837. break;
  838. case QLC_83XX_IDC_DEV_QUISCENT:
  839. qlcnic_83xx_idc_quiesce_state(adapter);
  840. break;
  841. default:
  842. qlcnic_83xx_idc_unknown_state(adapter);
  843. return;
  844. }
  845. adapter->ahw->idc.prev_state = adapter->ahw->idc.curr_state;
  846. qlcnic_83xx_periodic_tasks(adapter);
  847. /* Re-schedule the function */
  848. if (test_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status))
  849. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  850. adapter->ahw->idc.delay);
  851. }
  852. static void qlcnic_83xx_setup_idc_parameters(struct qlcnic_adapter *adapter)
  853. {
  854. u32 idc_params, val;
  855. if (qlcnic_83xx_lockless_flash_read32(adapter,
  856. QLC_83XX_IDC_FLASH_PARAM_ADDR,
  857. (u8 *)&idc_params, 1)) {
  858. dev_info(&adapter->pdev->dev,
  859. "%s:failed to get IDC params from flash\n", __func__);
  860. adapter->dev_init_timeo = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  861. adapter->reset_ack_timeo = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  862. } else {
  863. adapter->dev_init_timeo = idc_params & 0xFFFF;
  864. adapter->reset_ack_timeo = ((idc_params >> 16) & 0xFFFF);
  865. }
  866. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  867. adapter->ahw->idc.prev_state = QLC_83XX_IDC_DEV_UNKNOWN;
  868. adapter->ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  869. adapter->ahw->idc.err_code = 0;
  870. adapter->ahw->idc.collect_dump = 0;
  871. adapter->ahw->idc.name = (char **)qlc_83xx_idc_states;
  872. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  873. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  874. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  875. /* Check if reset recovery is disabled */
  876. if (!qlcnic_auto_fw_reset) {
  877. /* Propagate do not reset request to other functions */
  878. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  879. val = val | QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  880. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  881. }
  882. }
  883. static int
  884. qlcnic_83xx_idc_first_to_load_function_handler(struct qlcnic_adapter *adapter)
  885. {
  886. u32 state, val;
  887. if (qlcnic_83xx_lock_driver(adapter))
  888. return -EIO;
  889. /* Clear driver lock register */
  890. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, 0);
  891. if (qlcnic_83xx_idc_update_major_version(adapter, 0)) {
  892. qlcnic_83xx_unlock_driver(adapter);
  893. return -EIO;
  894. }
  895. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  896. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  897. qlcnic_83xx_unlock_driver(adapter);
  898. return -EIO;
  899. }
  900. if (state != QLC_83XX_IDC_DEV_COLD && qlcnic_load_fw_file) {
  901. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  902. QLC_83XX_IDC_DEV_COLD);
  903. state = QLC_83XX_IDC_DEV_COLD;
  904. }
  905. adapter->ahw->idc.curr_state = state;
  906. /* First to load function should cold boot the device */
  907. if (state == QLC_83XX_IDC_DEV_COLD)
  908. qlcnic_83xx_idc_cold_state_handler(adapter);
  909. /* Check if reset recovery is enabled */
  910. if (qlcnic_auto_fw_reset) {
  911. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  912. val = val & ~QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  913. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  914. }
  915. qlcnic_83xx_unlock_driver(adapter);
  916. return 0;
  917. }
  918. static int qlcnic_83xx_idc_init(struct qlcnic_adapter *adapter)
  919. {
  920. int ret = -EIO;
  921. qlcnic_83xx_setup_idc_parameters(adapter);
  922. if (qlcnic_83xx_get_reset_instruction_template(adapter))
  923. return ret;
  924. if (!qlcnic_83xx_idc_check_driver_presence_reg(adapter)) {
  925. if (qlcnic_83xx_idc_first_to_load_function_handler(adapter))
  926. return -EIO;
  927. } else {
  928. if (qlcnic_83xx_idc_check_major_version(adapter))
  929. return -EIO;
  930. }
  931. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  932. return 0;
  933. }
  934. void qlcnic_83xx_idc_exit(struct qlcnic_adapter *adapter)
  935. {
  936. int id;
  937. u32 val;
  938. while (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  939. usleep_range(10000, 11000);
  940. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  941. id = id & 0xFF;
  942. if (id == adapter->portnum) {
  943. dev_err(&adapter->pdev->dev,
  944. "%s: wait for lock recovery.. %d\n", __func__, id);
  945. msleep(20);
  946. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  947. id = id & 0xFF;
  948. }
  949. /* Clear driver presence bit */
  950. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  951. val = val & ~(1 << adapter->portnum);
  952. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  953. clear_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  954. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  955. cancel_delayed_work_sync(&adapter->fw_work);
  956. }
  957. void qlcnic_83xx_idc_request_reset(struct qlcnic_adapter *adapter, u32 key)
  958. {
  959. u32 val;
  960. if (qlcnic_83xx_lock_driver(adapter)) {
  961. dev_err(&adapter->pdev->dev,
  962. "%s:failed, please retry\n", __func__);
  963. return;
  964. }
  965. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  966. if ((val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY) ||
  967. !qlcnic_auto_fw_reset) {
  968. dev_err(&adapter->pdev->dev,
  969. "%s:failed, device in non reset mode\n", __func__);
  970. qlcnic_83xx_unlock_driver(adapter);
  971. return;
  972. }
  973. if (key == QLCNIC_FORCE_FW_RESET) {
  974. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  975. val = val | QLC_83XX_IDC_GRACEFULL_RESET;
  976. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  977. } else if (key == QLCNIC_FORCE_FW_DUMP_KEY) {
  978. adapter->ahw->idc.collect_dump = 1;
  979. }
  980. qlcnic_83xx_unlock_driver(adapter);
  981. return;
  982. }
  983. static int qlcnic_83xx_copy_bootloader(struct qlcnic_adapter *adapter)
  984. {
  985. u8 *p_cache;
  986. u32 src, size;
  987. u64 dest;
  988. int ret = -EIO;
  989. src = QLC_83XX_BOOTLOADER_FLASH_ADDR;
  990. dest = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_ADDR);
  991. size = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_SIZE);
  992. /* alignment check */
  993. if (size & 0xF)
  994. size = (size + 16) & ~0xF;
  995. p_cache = kzalloc(size, GFP_KERNEL);
  996. if (p_cache == NULL)
  997. return -ENOMEM;
  998. ret = qlcnic_83xx_lockless_flash_read32(adapter, src, p_cache,
  999. size / sizeof(u32));
  1000. if (ret) {
  1001. kfree(p_cache);
  1002. return ret;
  1003. }
  1004. /* 16 byte write to MS memory */
  1005. ret = qlcnic_83xx_ms_mem_write128(adapter, dest, (u32 *)p_cache,
  1006. size / 16);
  1007. if (ret) {
  1008. kfree(p_cache);
  1009. return ret;
  1010. }
  1011. kfree(p_cache);
  1012. return ret;
  1013. }
  1014. static int qlcnic_83xx_copy_fw_file(struct qlcnic_adapter *adapter)
  1015. {
  1016. u32 dest, *p_cache;
  1017. u64 addr;
  1018. u8 data[16];
  1019. size_t size;
  1020. int i, ret = -EIO;
  1021. dest = QLCRDX(adapter->ahw, QLCNIC_FW_IMAGE_ADDR);
  1022. size = (adapter->ahw->fw_info.fw->size & ~0xF);
  1023. p_cache = (u32 *)adapter->ahw->fw_info.fw->data;
  1024. addr = (u64)dest;
  1025. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1026. (u32 *)p_cache, size / 16);
  1027. if (ret) {
  1028. dev_err(&adapter->pdev->dev, "MS memory write failed\n");
  1029. release_firmware(adapter->ahw->fw_info.fw);
  1030. adapter->ahw->fw_info.fw = NULL;
  1031. return -EIO;
  1032. }
  1033. /* alignment check */
  1034. if (adapter->ahw->fw_info.fw->size & 0xF) {
  1035. addr = dest + size;
  1036. for (i = 0; i < (adapter->ahw->fw_info.fw->size & 0xF); i++)
  1037. data[i] = adapter->ahw->fw_info.fw->data[size + i];
  1038. for (; i < 16; i++)
  1039. data[i] = 0;
  1040. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1041. (u32 *)data, 1);
  1042. if (ret) {
  1043. dev_err(&adapter->pdev->dev,
  1044. "MS memory write failed\n");
  1045. release_firmware(adapter->ahw->fw_info.fw);
  1046. adapter->ahw->fw_info.fw = NULL;
  1047. return -EIO;
  1048. }
  1049. }
  1050. release_firmware(adapter->ahw->fw_info.fw);
  1051. adapter->ahw->fw_info.fw = NULL;
  1052. return 0;
  1053. }
  1054. static void qlcnic_83xx_dump_pause_control_regs(struct qlcnic_adapter *adapter)
  1055. {
  1056. int i, j;
  1057. u32 val = 0, val1 = 0, reg = 0;
  1058. val = QLCRD32(adapter, QLC_83XX_SRE_SHIM_REG);
  1059. dev_info(&adapter->pdev->dev, "SRE-Shim Ctrl:0x%x\n", val);
  1060. for (j = 0; j < 2; j++) {
  1061. if (j == 0) {
  1062. dev_info(&adapter->pdev->dev,
  1063. "Port 0 RxB Pause Threshold Regs[TC7..TC0]:");
  1064. reg = QLC_83XX_PORT0_THRESHOLD;
  1065. } else if (j == 1) {
  1066. dev_info(&adapter->pdev->dev,
  1067. "Port 1 RxB Pause Threshold Regs[TC7..TC0]:");
  1068. reg = QLC_83XX_PORT1_THRESHOLD;
  1069. }
  1070. for (i = 0; i < 8; i++) {
  1071. val = QLCRD32(adapter, reg + (i * 0x4));
  1072. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1073. }
  1074. dev_info(&adapter->pdev->dev, "\n");
  1075. }
  1076. for (j = 0; j < 2; j++) {
  1077. if (j == 0) {
  1078. dev_info(&adapter->pdev->dev,
  1079. "Port 0 RxB TC Max Cell Registers[4..1]:");
  1080. reg = QLC_83XX_PORT0_TC_MC_REG;
  1081. } else if (j == 1) {
  1082. dev_info(&adapter->pdev->dev,
  1083. "Port 1 RxB TC Max Cell Registers[4..1]:");
  1084. reg = QLC_83XX_PORT1_TC_MC_REG;
  1085. }
  1086. for (i = 0; i < 4; i++) {
  1087. val = QLCRD32(adapter, reg + (i * 0x4));
  1088. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1089. }
  1090. dev_info(&adapter->pdev->dev, "\n");
  1091. }
  1092. for (j = 0; j < 2; j++) {
  1093. if (j == 0) {
  1094. dev_info(&adapter->pdev->dev,
  1095. "Port 0 RxB Rx TC Stats[TC7..TC0]:");
  1096. reg = QLC_83XX_PORT0_TC_STATS;
  1097. } else if (j == 1) {
  1098. dev_info(&adapter->pdev->dev,
  1099. "Port 1 RxB Rx TC Stats[TC7..TC0]:");
  1100. reg = QLC_83XX_PORT1_TC_STATS;
  1101. }
  1102. for (i = 7; i >= 0; i--) {
  1103. val = QLCRD32(adapter, reg);
  1104. val &= ~(0x7 << 29); /* Reset bits 29 to 31 */
  1105. QLCWR32(adapter, reg, (val | (i << 29)));
  1106. val = QLCRD32(adapter, reg);
  1107. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1108. }
  1109. dev_info(&adapter->pdev->dev, "\n");
  1110. }
  1111. val = QLCRD32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD);
  1112. val1 = QLCRD32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD);
  1113. dev_info(&adapter->pdev->dev,
  1114. "IFB-Pause Thresholds: Port 2:0x%x, Port 3:0x%x\n",
  1115. val, val1);
  1116. }
  1117. static void qlcnic_83xx_disable_pause_frames(struct qlcnic_adapter *adapter)
  1118. {
  1119. u32 reg = 0, i, j;
  1120. if (qlcnic_83xx_lock_driver(adapter)) {
  1121. dev_err(&adapter->pdev->dev,
  1122. "%s:failed to acquire driver lock\n", __func__);
  1123. return;
  1124. }
  1125. qlcnic_83xx_dump_pause_control_regs(adapter);
  1126. QLCWR32(adapter, QLC_83XX_SRE_SHIM_REG, 0x0);
  1127. for (j = 0; j < 2; j++) {
  1128. if (j == 0)
  1129. reg = QLC_83XX_PORT0_THRESHOLD;
  1130. else if (j == 1)
  1131. reg = QLC_83XX_PORT1_THRESHOLD;
  1132. for (i = 0; i < 8; i++)
  1133. QLCWR32(adapter, reg + (i * 0x4), 0x0);
  1134. }
  1135. for (j = 0; j < 2; j++) {
  1136. if (j == 0)
  1137. reg = QLC_83XX_PORT0_TC_MC_REG;
  1138. else if (j == 1)
  1139. reg = QLC_83XX_PORT1_TC_MC_REG;
  1140. for (i = 0; i < 4; i++)
  1141. QLCWR32(adapter, reg + (i * 0x4), 0x03FF03FF);
  1142. }
  1143. QLCWR32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD, 0);
  1144. QLCWR32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD, 0);
  1145. dev_info(&adapter->pdev->dev,
  1146. "Disabled pause frames successfully on all ports\n");
  1147. qlcnic_83xx_unlock_driver(adapter);
  1148. }
  1149. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev)
  1150. {
  1151. u32 heartbeat, peg_status;
  1152. int retries, ret = -EIO;
  1153. retries = QLCNIC_HEARTBEAT_CHECK_RETRY_COUNT;
  1154. p_dev->heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1155. QLCNIC_PEG_ALIVE_COUNTER);
  1156. do {
  1157. msleep(QLCNIC_HEARTBEAT_PERIOD_MSECS);
  1158. heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1159. QLCNIC_PEG_ALIVE_COUNTER);
  1160. if (heartbeat != p_dev->heartbeat) {
  1161. ret = QLCNIC_RCODE_SUCCESS;
  1162. break;
  1163. }
  1164. } while (--retries);
  1165. if (ret) {
  1166. dev_err(&p_dev->pdev->dev, "firmware hang detected\n");
  1167. qlcnic_83xx_disable_pause_frames(p_dev);
  1168. peg_status = QLC_SHARED_REG_RD32(p_dev,
  1169. QLCNIC_PEG_HALT_STATUS1);
  1170. dev_info(&p_dev->pdev->dev, "Dumping HW/FW registers\n"
  1171. "PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,\n"
  1172. "PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,\n"
  1173. "PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,\n"
  1174. "PEG_NET_4_PC: 0x%x\n", peg_status,
  1175. QLC_SHARED_REG_RD32(p_dev, QLCNIC_PEG_HALT_STATUS2),
  1176. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_0),
  1177. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_1),
  1178. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_2),
  1179. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_3),
  1180. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_4));
  1181. if (QLCNIC_FWERROR_CODE(peg_status) == 0x67)
  1182. dev_err(&p_dev->pdev->dev,
  1183. "Device is being reset err code 0x00006700.\n");
  1184. }
  1185. return ret;
  1186. }
  1187. static int qlcnic_83xx_check_cmd_peg_status(struct qlcnic_adapter *p_dev)
  1188. {
  1189. int retries = QLCNIC_CMDPEG_CHECK_RETRY_COUNT;
  1190. u32 val;
  1191. do {
  1192. val = QLC_SHARED_REG_RD32(p_dev, QLCNIC_CMDPEG_STATE);
  1193. if (val == QLC_83XX_CMDPEG_COMPLETE)
  1194. return 0;
  1195. msleep(QLCNIC_CMDPEG_CHECK_DELAY);
  1196. } while (--retries);
  1197. dev_err(&p_dev->pdev->dev, "%s: failed, state = 0x%x\n", __func__, val);
  1198. return -EIO;
  1199. }
  1200. int qlcnic_83xx_check_hw_status(struct qlcnic_adapter *p_dev)
  1201. {
  1202. int err;
  1203. err = qlcnic_83xx_check_cmd_peg_status(p_dev);
  1204. if (err)
  1205. return err;
  1206. err = qlcnic_83xx_check_heartbeat(p_dev);
  1207. if (err)
  1208. return err;
  1209. return err;
  1210. }
  1211. static int qlcnic_83xx_poll_reg(struct qlcnic_adapter *p_dev, u32 addr,
  1212. int duration, u32 mask, u32 status)
  1213. {
  1214. u32 value;
  1215. int timeout_error;
  1216. u8 retries;
  1217. value = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1218. retries = duration / 10;
  1219. do {
  1220. if ((value & mask) != status) {
  1221. timeout_error = 1;
  1222. msleep(duration / 10);
  1223. value = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1224. } else {
  1225. timeout_error = 0;
  1226. break;
  1227. }
  1228. } while (retries--);
  1229. if (timeout_error) {
  1230. p_dev->ahw->reset.seq_error++;
  1231. dev_err(&p_dev->pdev->dev,
  1232. "%s: Timeout Err, entry_num = %d\n",
  1233. __func__, p_dev->ahw->reset.seq_index);
  1234. dev_err(&p_dev->pdev->dev,
  1235. "0x%08x 0x%08x 0x%08x\n",
  1236. value, mask, status);
  1237. }
  1238. return timeout_error;
  1239. }
  1240. static int qlcnic_83xx_reset_template_checksum(struct qlcnic_adapter *p_dev)
  1241. {
  1242. u32 sum = 0;
  1243. u16 *buff = (u16 *)p_dev->ahw->reset.buff;
  1244. int count = p_dev->ahw->reset.hdr->size / sizeof(u16);
  1245. while (count-- > 0)
  1246. sum += *buff++;
  1247. while (sum >> 16)
  1248. sum = (sum & 0xFFFF) + (sum >> 16);
  1249. if (~sum) {
  1250. return 0;
  1251. } else {
  1252. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1253. return -1;
  1254. }
  1255. }
  1256. int qlcnic_83xx_get_reset_instruction_template(struct qlcnic_adapter *p_dev)
  1257. {
  1258. u8 *p_buff;
  1259. u32 addr, count;
  1260. struct qlcnic_hardware_context *ahw = p_dev->ahw;
  1261. ahw->reset.seq_error = 0;
  1262. ahw->reset.buff = kzalloc(QLC_83XX_RESTART_TEMPLATE_SIZE, GFP_KERNEL);
  1263. if (p_dev->ahw->reset.buff == NULL)
  1264. return -ENOMEM;
  1265. p_buff = p_dev->ahw->reset.buff;
  1266. addr = QLC_83XX_RESET_TEMPLATE_ADDR;
  1267. count = sizeof(struct qlc_83xx_reset_hdr) / sizeof(u32);
  1268. /* Copy template header from flash */
  1269. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1270. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1271. return -EIO;
  1272. }
  1273. ahw->reset.hdr = (struct qlc_83xx_reset_hdr *)ahw->reset.buff;
  1274. addr = QLC_83XX_RESET_TEMPLATE_ADDR + ahw->reset.hdr->hdr_size;
  1275. p_buff = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1276. count = (ahw->reset.hdr->size - ahw->reset.hdr->hdr_size) / sizeof(u32);
  1277. /* Copy rest of the template */
  1278. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1279. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1280. return -EIO;
  1281. }
  1282. if (qlcnic_83xx_reset_template_checksum(p_dev))
  1283. return -EIO;
  1284. /* Get Stop, Start and Init command offsets */
  1285. ahw->reset.init_offset = ahw->reset.buff + ahw->reset.hdr->init_offset;
  1286. ahw->reset.start_offset = ahw->reset.buff +
  1287. ahw->reset.hdr->start_offset;
  1288. ahw->reset.stop_offset = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1289. return 0;
  1290. }
  1291. /* Read Write HW register command */
  1292. static void qlcnic_83xx_read_write_crb_reg(struct qlcnic_adapter *p_dev,
  1293. u32 raddr, u32 waddr)
  1294. {
  1295. int value;
  1296. value = qlcnic_83xx_rd_reg_indirect(p_dev, raddr);
  1297. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1298. }
  1299. /* Read Modify Write HW register command */
  1300. static void qlcnic_83xx_rmw_crb_reg(struct qlcnic_adapter *p_dev,
  1301. u32 raddr, u32 waddr,
  1302. struct qlc_83xx_rmw *p_rmw_hdr)
  1303. {
  1304. int value;
  1305. if (p_rmw_hdr->index_a)
  1306. value = p_dev->ahw->reset.array[p_rmw_hdr->index_a];
  1307. else
  1308. value = qlcnic_83xx_rd_reg_indirect(p_dev, raddr);
  1309. value &= p_rmw_hdr->mask;
  1310. value <<= p_rmw_hdr->shl;
  1311. value >>= p_rmw_hdr->shr;
  1312. value |= p_rmw_hdr->or_value;
  1313. value ^= p_rmw_hdr->xor_value;
  1314. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1315. }
  1316. /* Write HW register command */
  1317. static void qlcnic_83xx_write_list(struct qlcnic_adapter *p_dev,
  1318. struct qlc_83xx_entry_hdr *p_hdr)
  1319. {
  1320. int i;
  1321. struct qlc_83xx_entry *entry;
  1322. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1323. sizeof(struct qlc_83xx_entry_hdr));
  1324. for (i = 0; i < p_hdr->count; i++, entry++) {
  1325. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->arg1,
  1326. entry->arg2);
  1327. if (p_hdr->delay)
  1328. udelay((u32)(p_hdr->delay));
  1329. }
  1330. }
  1331. /* Read and Write instruction */
  1332. static void qlcnic_83xx_read_write_list(struct qlcnic_adapter *p_dev,
  1333. struct qlc_83xx_entry_hdr *p_hdr)
  1334. {
  1335. int i;
  1336. struct qlc_83xx_entry *entry;
  1337. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1338. sizeof(struct qlc_83xx_entry_hdr));
  1339. for (i = 0; i < p_hdr->count; i++, entry++) {
  1340. qlcnic_83xx_read_write_crb_reg(p_dev, entry->arg1,
  1341. entry->arg2);
  1342. if (p_hdr->delay)
  1343. udelay((u32)(p_hdr->delay));
  1344. }
  1345. }
  1346. /* Poll HW register command */
  1347. static void qlcnic_83xx_poll_list(struct qlcnic_adapter *p_dev,
  1348. struct qlc_83xx_entry_hdr *p_hdr)
  1349. {
  1350. long delay;
  1351. struct qlc_83xx_entry *entry;
  1352. struct qlc_83xx_poll *poll;
  1353. int i;
  1354. unsigned long arg1, arg2;
  1355. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1356. sizeof(struct qlc_83xx_entry_hdr));
  1357. entry = (struct qlc_83xx_entry *)((char *)poll +
  1358. sizeof(struct qlc_83xx_poll));
  1359. delay = (long)p_hdr->delay;
  1360. if (!delay) {
  1361. for (i = 0; i < p_hdr->count; i++, entry++)
  1362. qlcnic_83xx_poll_reg(p_dev, entry->arg1,
  1363. delay, poll->mask,
  1364. poll->status);
  1365. } else {
  1366. for (i = 0; i < p_hdr->count; i++, entry++) {
  1367. arg1 = entry->arg1;
  1368. arg2 = entry->arg2;
  1369. if (delay) {
  1370. if (qlcnic_83xx_poll_reg(p_dev,
  1371. arg1, delay,
  1372. poll->mask,
  1373. poll->status)){
  1374. qlcnic_83xx_rd_reg_indirect(p_dev,
  1375. arg1);
  1376. qlcnic_83xx_rd_reg_indirect(p_dev,
  1377. arg2);
  1378. }
  1379. }
  1380. }
  1381. }
  1382. }
  1383. /* Poll and write HW register command */
  1384. static void qlcnic_83xx_poll_write_list(struct qlcnic_adapter *p_dev,
  1385. struct qlc_83xx_entry_hdr *p_hdr)
  1386. {
  1387. int i;
  1388. long delay;
  1389. struct qlc_83xx_quad_entry *entry;
  1390. struct qlc_83xx_poll *poll;
  1391. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1392. sizeof(struct qlc_83xx_entry_hdr));
  1393. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1394. sizeof(struct qlc_83xx_poll));
  1395. delay = (long)p_hdr->delay;
  1396. for (i = 0; i < p_hdr->count; i++, entry++) {
  1397. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->dr_addr,
  1398. entry->dr_value);
  1399. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1400. entry->ar_value);
  1401. if (delay)
  1402. qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1403. poll->mask, poll->status);
  1404. }
  1405. }
  1406. /* Read Modify Write register command */
  1407. static void qlcnic_83xx_read_modify_write(struct qlcnic_adapter *p_dev,
  1408. struct qlc_83xx_entry_hdr *p_hdr)
  1409. {
  1410. int i;
  1411. struct qlc_83xx_entry *entry;
  1412. struct qlc_83xx_rmw *rmw_hdr;
  1413. rmw_hdr = (struct qlc_83xx_rmw *)((char *)p_hdr +
  1414. sizeof(struct qlc_83xx_entry_hdr));
  1415. entry = (struct qlc_83xx_entry *)((char *)rmw_hdr +
  1416. sizeof(struct qlc_83xx_rmw));
  1417. for (i = 0; i < p_hdr->count; i++, entry++) {
  1418. qlcnic_83xx_rmw_crb_reg(p_dev, entry->arg1,
  1419. entry->arg2, rmw_hdr);
  1420. if (p_hdr->delay)
  1421. udelay((u32)(p_hdr->delay));
  1422. }
  1423. }
  1424. static void qlcnic_83xx_pause(struct qlc_83xx_entry_hdr *p_hdr)
  1425. {
  1426. if (p_hdr->delay)
  1427. mdelay((u32)((long)p_hdr->delay));
  1428. }
  1429. /* Read and poll register command */
  1430. static void qlcnic_83xx_poll_read_list(struct qlcnic_adapter *p_dev,
  1431. struct qlc_83xx_entry_hdr *p_hdr)
  1432. {
  1433. long delay;
  1434. int index, i, j;
  1435. struct qlc_83xx_quad_entry *entry;
  1436. struct qlc_83xx_poll *poll;
  1437. unsigned long addr;
  1438. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1439. sizeof(struct qlc_83xx_entry_hdr));
  1440. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1441. sizeof(struct qlc_83xx_poll));
  1442. delay = (long)p_hdr->delay;
  1443. for (i = 0; i < p_hdr->count; i++, entry++) {
  1444. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1445. entry->ar_value);
  1446. if (delay) {
  1447. if (!qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1448. poll->mask, poll->status)){
  1449. index = p_dev->ahw->reset.array_index;
  1450. addr = entry->dr_addr;
  1451. j = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1452. p_dev->ahw->reset.array[index++] = j;
  1453. if (index == QLC_83XX_MAX_RESET_SEQ_ENTRIES)
  1454. p_dev->ahw->reset.array_index = 1;
  1455. }
  1456. }
  1457. }
  1458. }
  1459. static inline void qlcnic_83xx_seq_end(struct qlcnic_adapter *p_dev)
  1460. {
  1461. p_dev->ahw->reset.seq_end = 1;
  1462. }
  1463. static void qlcnic_83xx_template_end(struct qlcnic_adapter *p_dev)
  1464. {
  1465. p_dev->ahw->reset.template_end = 1;
  1466. if (p_dev->ahw->reset.seq_error == 0)
  1467. dev_err(&p_dev->pdev->dev,
  1468. "HW restart process completed successfully.\n");
  1469. else
  1470. dev_err(&p_dev->pdev->dev,
  1471. "HW restart completed with timeout errors.\n");
  1472. }
  1473. /**
  1474. * qlcnic_83xx_exec_template_cmd
  1475. *
  1476. * @p_dev: adapter structure
  1477. * @p_buff: Poiter to instruction template
  1478. *
  1479. * Template provides instructions to stop, restart and initalize firmware.
  1480. * These instructions are abstracted as a series of read, write and
  1481. * poll operations on hardware registers. Register information and operation
  1482. * specifics are not exposed to the driver. Driver reads the template from
  1483. * flash and executes the instructions located at pre-defined offsets.
  1484. *
  1485. * Returns: None
  1486. * */
  1487. static void qlcnic_83xx_exec_template_cmd(struct qlcnic_adapter *p_dev,
  1488. char *p_buff)
  1489. {
  1490. int index, entries;
  1491. struct qlc_83xx_entry_hdr *p_hdr;
  1492. char *entry = p_buff;
  1493. p_dev->ahw->reset.seq_end = 0;
  1494. p_dev->ahw->reset.template_end = 0;
  1495. entries = p_dev->ahw->reset.hdr->entries;
  1496. index = p_dev->ahw->reset.seq_index;
  1497. for (; (!p_dev->ahw->reset.seq_end) && (index < entries); index++) {
  1498. p_hdr = (struct qlc_83xx_entry_hdr *)entry;
  1499. switch (p_hdr->cmd) {
  1500. case QLC_83XX_OPCODE_NOP:
  1501. break;
  1502. case QLC_83XX_OPCODE_WRITE_LIST:
  1503. qlcnic_83xx_write_list(p_dev, p_hdr);
  1504. break;
  1505. case QLC_83XX_OPCODE_READ_WRITE_LIST:
  1506. qlcnic_83xx_read_write_list(p_dev, p_hdr);
  1507. break;
  1508. case QLC_83XX_OPCODE_POLL_LIST:
  1509. qlcnic_83xx_poll_list(p_dev, p_hdr);
  1510. break;
  1511. case QLC_83XX_OPCODE_POLL_WRITE_LIST:
  1512. qlcnic_83xx_poll_write_list(p_dev, p_hdr);
  1513. break;
  1514. case QLC_83XX_OPCODE_READ_MODIFY_WRITE:
  1515. qlcnic_83xx_read_modify_write(p_dev, p_hdr);
  1516. break;
  1517. case QLC_83XX_OPCODE_SEQ_PAUSE:
  1518. qlcnic_83xx_pause(p_hdr);
  1519. break;
  1520. case QLC_83XX_OPCODE_SEQ_END:
  1521. qlcnic_83xx_seq_end(p_dev);
  1522. break;
  1523. case QLC_83XX_OPCODE_TMPL_END:
  1524. qlcnic_83xx_template_end(p_dev);
  1525. break;
  1526. case QLC_83XX_OPCODE_POLL_READ_LIST:
  1527. qlcnic_83xx_poll_read_list(p_dev, p_hdr);
  1528. break;
  1529. default:
  1530. dev_err(&p_dev->pdev->dev,
  1531. "%s: Unknown opcode 0x%04x in template %d\n",
  1532. __func__, p_hdr->cmd, index);
  1533. break;
  1534. }
  1535. entry += p_hdr->size;
  1536. }
  1537. p_dev->ahw->reset.seq_index = index;
  1538. }
  1539. static void qlcnic_83xx_stop_hw(struct qlcnic_adapter *p_dev)
  1540. {
  1541. p_dev->ahw->reset.seq_index = 0;
  1542. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.stop_offset);
  1543. if (p_dev->ahw->reset.seq_end != 1)
  1544. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1545. }
  1546. static void qlcnic_83xx_start_hw(struct qlcnic_adapter *p_dev)
  1547. {
  1548. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.start_offset);
  1549. if (p_dev->ahw->reset.template_end != 1)
  1550. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1551. }
  1552. static void qlcnic_83xx_init_hw(struct qlcnic_adapter *p_dev)
  1553. {
  1554. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.init_offset);
  1555. if (p_dev->ahw->reset.seq_end != 1)
  1556. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1557. }
  1558. static int qlcnic_83xx_load_fw_image_from_host(struct qlcnic_adapter *adapter)
  1559. {
  1560. int err = -EIO;
  1561. if (request_firmware(&adapter->ahw->fw_info.fw,
  1562. QLC_83XX_FW_FILE_NAME, &(adapter->pdev->dev))) {
  1563. dev_err(&adapter->pdev->dev,
  1564. "No file FW image, loading flash FW image.\n");
  1565. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1566. QLC_83XX_BOOT_FROM_FLASH);
  1567. } else {
  1568. if (qlcnic_83xx_copy_fw_file(adapter))
  1569. return err;
  1570. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1571. QLC_83XX_BOOT_FROM_FILE);
  1572. }
  1573. return 0;
  1574. }
  1575. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter)
  1576. {
  1577. u32 val;
  1578. int err = -EIO;
  1579. qlcnic_83xx_stop_hw(adapter);
  1580. /* Collect FW register dump if required */
  1581. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1582. if (!(val & QLC_83XX_IDC_GRACEFULL_RESET))
  1583. qlcnic_dump_fw(adapter);
  1584. qlcnic_83xx_init_hw(adapter);
  1585. if (qlcnic_83xx_copy_bootloader(adapter))
  1586. return err;
  1587. /* Boot either flash image or firmware image from host file system */
  1588. if (qlcnic_load_fw_file) {
  1589. if (qlcnic_83xx_load_fw_image_from_host(adapter))
  1590. return err;
  1591. } else {
  1592. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1593. QLC_83XX_BOOT_FROM_FLASH);
  1594. }
  1595. qlcnic_83xx_start_hw(adapter);
  1596. if (qlcnic_83xx_check_hw_status(adapter))
  1597. return -EIO;
  1598. return 0;
  1599. }
  1600. /**
  1601. * qlcnic_83xx_config_default_opmode
  1602. *
  1603. * @adapter: adapter structure
  1604. *
  1605. * Configure default driver operating mode
  1606. *
  1607. * Returns: Error code or Success(0)
  1608. * */
  1609. int qlcnic_83xx_config_default_opmode(struct qlcnic_adapter *adapter)
  1610. {
  1611. u32 op_mode;
  1612. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1613. qlcnic_get_func_no(adapter);
  1614. op_mode = QLCRDX(ahw, QLC_83XX_DRV_OP_MODE);
  1615. if (op_mode == QLC_83XX_DEFAULT_OPMODE) {
  1616. adapter->nic_ops->init_driver = qlcnic_83xx_init_default_driver;
  1617. ahw->idc.state_entry = qlcnic_83xx_idc_ready_state_entry;
  1618. } else {
  1619. return -EIO;
  1620. }
  1621. return 0;
  1622. }
  1623. int qlcnic_83xx_get_nic_configuration(struct qlcnic_adapter *adapter)
  1624. {
  1625. int err;
  1626. struct qlcnic_info nic_info;
  1627. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1628. memset(&nic_info, 0, sizeof(struct qlcnic_info));
  1629. err = qlcnic_get_nic_info(adapter, &nic_info, ahw->pci_func);
  1630. if (err)
  1631. return -EIO;
  1632. ahw->physical_port = (u8) nic_info.phys_port;
  1633. ahw->switch_mode = nic_info.switch_mode;
  1634. ahw->max_tx_ques = nic_info.max_tx_ques;
  1635. ahw->max_rx_ques = nic_info.max_rx_ques;
  1636. ahw->capabilities = nic_info.capabilities;
  1637. ahw->max_mac_filters = nic_info.max_mac_filters;
  1638. ahw->max_mtu = nic_info.max_mtu;
  1639. if (ahw->capabilities & BIT_23)
  1640. ahw->nic_mode = QLC_83XX_VIRTUAL_NIC_MODE;
  1641. else
  1642. ahw->nic_mode = QLC_83XX_DEFAULT_MODE;
  1643. return ahw->nic_mode;
  1644. }
  1645. static int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter)
  1646. {
  1647. int ret;
  1648. ret = qlcnic_83xx_get_nic_configuration(adapter);
  1649. if (ret == -EIO)
  1650. return -EIO;
  1651. if (ret == QLC_83XX_VIRTUAL_NIC_MODE) {
  1652. if (qlcnic_83xx_config_vnic_opmode(adapter))
  1653. return -EIO;
  1654. } else if (ret == QLC_83XX_DEFAULT_MODE) {
  1655. if (qlcnic_83xx_config_default_opmode(adapter))
  1656. return -EIO;
  1657. }
  1658. return 0;
  1659. }
  1660. static void qlcnic_83xx_config_buff_descriptors(struct qlcnic_adapter *adapter)
  1661. {
  1662. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1663. if (ahw->port_type == QLCNIC_XGBE) {
  1664. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_10G;
  1665. adapter->max_rxd = MAX_RCV_DESCRIPTORS_10G;
  1666. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1667. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1668. } else if (ahw->port_type == QLCNIC_GBE) {
  1669. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_1G;
  1670. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1671. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1672. adapter->max_rxd = MAX_RCV_DESCRIPTORS_1G;
  1673. }
  1674. adapter->num_txd = MAX_CMD_DESCRIPTORS;
  1675. adapter->max_rds_rings = MAX_RDS_RINGS;
  1676. }
  1677. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter)
  1678. {
  1679. int err = -EIO;
  1680. qlcnic_83xx_get_minidump_template(adapter);
  1681. if (qlcnic_83xx_get_port_info(adapter))
  1682. return err;
  1683. qlcnic_83xx_config_buff_descriptors(adapter);
  1684. adapter->ahw->msix_supported = !!qlcnic_use_msi_x;
  1685. adapter->flags |= QLCNIC_ADAPTER_INITIALIZED;
  1686. dev_info(&adapter->pdev->dev, "HAL Version: %d\n",
  1687. adapter->ahw->fw_hal_version);
  1688. return 0;
  1689. }
  1690. #define IS_QLC_83XX_USED(a, b, c) (((1 << a->portnum) & b) || ((c >> 6) & 0x1))
  1691. static void qlcnic_83xx_clear_function_resources(struct qlcnic_adapter *adapter)
  1692. {
  1693. struct qlcnic_cmd_args cmd;
  1694. u32 presence_mask, audit_mask;
  1695. int status;
  1696. presence_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  1697. audit_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT);
  1698. if (IS_QLC_83XX_USED(adapter, presence_mask, audit_mask)) {
  1699. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_STOP_NIC_FUNC);
  1700. cmd.req.arg[1] = BIT_31;
  1701. status = qlcnic_issue_cmd(adapter, &cmd);
  1702. if (status)
  1703. dev_err(&adapter->pdev->dev,
  1704. "Failed to clean up the function resources\n");
  1705. qlcnic_free_mbx_args(&cmd);
  1706. }
  1707. }
  1708. int qlcnic_83xx_init(struct qlcnic_adapter *adapter)
  1709. {
  1710. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1711. if (qlcnic_83xx_check_hw_status(adapter))
  1712. return -EIO;
  1713. /* Initilaize 83xx mailbox spinlock */
  1714. spin_lock_init(&ahw->mbx_lock);
  1715. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  1716. qlcnic_83xx_clear_function_resources(adapter);
  1717. if (!qlcnic_83xx_read_flash_descriptor_table(adapter))
  1718. qlcnic_83xx_read_flash_mfg_id(adapter);
  1719. if (qlcnic_83xx_idc_init(adapter))
  1720. return -EIO;
  1721. /* Configure default, SR-IOV or Virtual NIC mode of operation */
  1722. if (qlcnic_83xx_configure_opmode(adapter))
  1723. return -EIO;
  1724. /* Perform operating mode specific initialization */
  1725. if (adapter->nic_ops->init_driver(adapter))
  1726. return -EIO;
  1727. INIT_DELAYED_WORK(&adapter->idc_aen_work, qlcnic_83xx_idc_aen_work);
  1728. /* register for NIC IDC AEN Events */
  1729. qlcnic_83xx_register_nic_idc_func(adapter, 1);
  1730. /* Periodically monitor device status */
  1731. qlcnic_83xx_idc_poll_dev_state(&adapter->fw_work.work);
  1732. return adapter->ahw->idc.err_code;
  1733. }