tg3.c 442 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604166051660616607166081660916610166111661216613166141661516616166171661816619166201662116622166231662416625166261662716628166291663016631166321663316634166351663616637166381663916640166411664216643166441664516646166471664816649166501665116652166531665416655166561665716658166591666016661166621666316664166651666616667166681666916670166711667216673166741667516676166771667816679166801668116682166831668416685166861668716688166891669016691166921669316694166951669616697166981669916700167011670216703167041670516706167071670816709167101671116712167131671416715167161671716718167191672016721167221672316724167251672616727167281672916730167311673216733167341673516736167371673816739167401674116742167431674416745167461674716748167491675016751167521675316754167551675616757167581675916760167611676216763167641676516766167671676816769167701677116772167731677416775167761677716778167791678016781167821678316784167851678616787167881678916790167911679216793167941679516796167971679816799168001680116802168031680416805168061680716808168091681016811168121681316814168151681616817168181681916820168211682216823168241682516826168271682816829168301683116832168331683416835168361683716838168391684016841168421684316844168451684616847168481684916850168511685216853168541685516856168571685816859168601686116862168631686416865168661686716868168691687016871168721687316874168751687616877168781687916880168811688216883168841688516886168871688816889168901689116892168931689416895168961689716898168991690016901169021690316904169051690616907169081690916910169111691216913169141691516916169171691816919169201692116922169231692416925169261692716928169291693016931169321693316934169351693616937169381693916940169411694216943169441694516946169471694816949169501695116952169531695416955169561695716958169591696016961169621696316964169651696616967169681696916970169711697216973169741697516976169771697816979169801698116982169831698416985169861698716988169891699016991169921699316994169951699616997169981699917000170011700217003170041700517006170071700817009170101701117012170131701417015170161701717018170191702017021170221702317024170251702617027170281702917030170311703217033170341703517036170371703817039170401704117042170431704417045170461704717048170491705017051170521705317054170551705617057170581705917060170611706217063170641706517066170671706817069170701707117072170731707417075170761707717078170791708017081170821708317084170851708617087170881708917090170911709217093170941709517096170971709817099171001710117102171031710417105171061710717108171091711017111171121711317114171151711617117171181711917120171211712217123171241712517126171271712817129171301713117132
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2013 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/hwmon.h>
  46. #include <linux/hwmon-sysfs.h>
  47. #include <net/checksum.h>
  48. #include <net/ip.h>
  49. #include <linux/io.h>
  50. #include <asm/byteorder.h>
  51. #include <linux/uaccess.h>
  52. #include <uapi/linux/net_tstamp.h>
  53. #include <linux/ptp_clock_kernel.h>
  54. #ifdef CONFIG_SPARC
  55. #include <asm/idprom.h>
  56. #include <asm/prom.h>
  57. #endif
  58. #define BAR_0 0
  59. #define BAR_2 2
  60. #include "tg3.h"
  61. /* Functions & macros to verify TG3_FLAGS types */
  62. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  63. {
  64. return test_bit(flag, bits);
  65. }
  66. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  67. {
  68. set_bit(flag, bits);
  69. }
  70. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  71. {
  72. clear_bit(flag, bits);
  73. }
  74. #define tg3_flag(tp, flag) \
  75. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  76. #define tg3_flag_set(tp, flag) \
  77. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  78. #define tg3_flag_clear(tp, flag) \
  79. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  80. #define DRV_MODULE_NAME "tg3"
  81. #define TG3_MAJ_NUM 3
  82. #define TG3_MIN_NUM 129
  83. #define DRV_MODULE_VERSION \
  84. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  85. #define DRV_MODULE_RELDATE "January 06, 2013"
  86. #define RESET_KIND_SHUTDOWN 0
  87. #define RESET_KIND_INIT 1
  88. #define RESET_KIND_SUSPEND 2
  89. #define TG3_DEF_RX_MODE 0
  90. #define TG3_DEF_TX_MODE 0
  91. #define TG3_DEF_MSG_ENABLE \
  92. (NETIF_MSG_DRV | \
  93. NETIF_MSG_PROBE | \
  94. NETIF_MSG_LINK | \
  95. NETIF_MSG_TIMER | \
  96. NETIF_MSG_IFDOWN | \
  97. NETIF_MSG_IFUP | \
  98. NETIF_MSG_RX_ERR | \
  99. NETIF_MSG_TX_ERR)
  100. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  101. /* length of time before we decide the hardware is borked,
  102. * and dev->tx_timeout() should be called to fix the problem
  103. */
  104. #define TG3_TX_TIMEOUT (5 * HZ)
  105. /* hardware minimum and maximum for a single frame's data payload */
  106. #define TG3_MIN_MTU 60
  107. #define TG3_MAX_MTU(tp) \
  108. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  109. /* These numbers seem to be hard coded in the NIC firmware somehow.
  110. * You can't change the ring sizes, but you can change where you place
  111. * them in the NIC onboard memory.
  112. */
  113. #define TG3_RX_STD_RING_SIZE(tp) \
  114. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  115. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  116. #define TG3_DEF_RX_RING_PENDING 200
  117. #define TG3_RX_JMB_RING_SIZE(tp) \
  118. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  119. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  120. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  121. /* Do not place this n-ring entries value into the tp struct itself,
  122. * we really want to expose these constants to GCC so that modulo et
  123. * al. operations are done with shifts and masks instead of with
  124. * hw multiply/modulo instructions. Another solution would be to
  125. * replace things like '% foo' with '& (foo - 1)'.
  126. */
  127. #define TG3_TX_RING_SIZE 512
  128. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  129. #define TG3_RX_STD_RING_BYTES(tp) \
  130. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  131. #define TG3_RX_JMB_RING_BYTES(tp) \
  132. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  133. #define TG3_RX_RCB_RING_BYTES(tp) \
  134. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  135. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  136. TG3_TX_RING_SIZE)
  137. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  138. #define TG3_DMA_BYTE_ENAB 64
  139. #define TG3_RX_STD_DMA_SZ 1536
  140. #define TG3_RX_JMB_DMA_SZ 9046
  141. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  142. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  143. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  144. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  145. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  146. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  147. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  148. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  149. * that are at least dword aligned when used in PCIX mode. The driver
  150. * works around this bug by double copying the packet. This workaround
  151. * is built into the normal double copy length check for efficiency.
  152. *
  153. * However, the double copy is only necessary on those architectures
  154. * where unaligned memory accesses are inefficient. For those architectures
  155. * where unaligned memory accesses incur little penalty, we can reintegrate
  156. * the 5701 in the normal rx path. Doing so saves a device structure
  157. * dereference by hardcoding the double copy threshold in place.
  158. */
  159. #define TG3_RX_COPY_THRESHOLD 256
  160. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  161. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  162. #else
  163. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  164. #endif
  165. #if (NET_IP_ALIGN != 0)
  166. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  167. #else
  168. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  169. #endif
  170. /* minimum number of free TX descriptors required to wake up TX process */
  171. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  172. #define TG3_TX_BD_DMA_MAX_2K 2048
  173. #define TG3_TX_BD_DMA_MAX_4K 4096
  174. #define TG3_RAW_IP_ALIGN 2
  175. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  176. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  177. #define FIRMWARE_TG3 "tigon/tg3.bin"
  178. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  179. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  180. static char version[] =
  181. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  182. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  183. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  184. MODULE_LICENSE("GPL");
  185. MODULE_VERSION(DRV_MODULE_VERSION);
  186. MODULE_FIRMWARE(FIRMWARE_TG3);
  187. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  188. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  189. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  190. module_param(tg3_debug, int, 0);
  191. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  192. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  193. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  194. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  214. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  215. TG3_DRV_DATA_FLAG_5705_10_100},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  217. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  218. TG3_DRV_DATA_FLAG_5705_10_100},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  221. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  222. TG3_DRV_DATA_FLAG_5705_10_100},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  228. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  234. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  242. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  243. PCI_VENDOR_ID_LENOVO,
  244. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  245. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  248. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  267. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  268. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  269. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  270. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  271. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  272. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  273. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  274. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  275. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  276. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  277. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  278. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  279. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  286. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  288. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  289. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  290. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  291. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  292. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  294. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  295. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  302. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  303. {}
  304. };
  305. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  306. static const struct {
  307. const char string[ETH_GSTRING_LEN];
  308. } ethtool_stats_keys[] = {
  309. { "rx_octets" },
  310. { "rx_fragments" },
  311. { "rx_ucast_packets" },
  312. { "rx_mcast_packets" },
  313. { "rx_bcast_packets" },
  314. { "rx_fcs_errors" },
  315. { "rx_align_errors" },
  316. { "rx_xon_pause_rcvd" },
  317. { "rx_xoff_pause_rcvd" },
  318. { "rx_mac_ctrl_rcvd" },
  319. { "rx_xoff_entered" },
  320. { "rx_frame_too_long_errors" },
  321. { "rx_jabbers" },
  322. { "rx_undersize_packets" },
  323. { "rx_in_length_errors" },
  324. { "rx_out_length_errors" },
  325. { "rx_64_or_less_octet_packets" },
  326. { "rx_65_to_127_octet_packets" },
  327. { "rx_128_to_255_octet_packets" },
  328. { "rx_256_to_511_octet_packets" },
  329. { "rx_512_to_1023_octet_packets" },
  330. { "rx_1024_to_1522_octet_packets" },
  331. { "rx_1523_to_2047_octet_packets" },
  332. { "rx_2048_to_4095_octet_packets" },
  333. { "rx_4096_to_8191_octet_packets" },
  334. { "rx_8192_to_9022_octet_packets" },
  335. { "tx_octets" },
  336. { "tx_collisions" },
  337. { "tx_xon_sent" },
  338. { "tx_xoff_sent" },
  339. { "tx_flow_control" },
  340. { "tx_mac_errors" },
  341. { "tx_single_collisions" },
  342. { "tx_mult_collisions" },
  343. { "tx_deferred" },
  344. { "tx_excessive_collisions" },
  345. { "tx_late_collisions" },
  346. { "tx_collide_2times" },
  347. { "tx_collide_3times" },
  348. { "tx_collide_4times" },
  349. { "tx_collide_5times" },
  350. { "tx_collide_6times" },
  351. { "tx_collide_7times" },
  352. { "tx_collide_8times" },
  353. { "tx_collide_9times" },
  354. { "tx_collide_10times" },
  355. { "tx_collide_11times" },
  356. { "tx_collide_12times" },
  357. { "tx_collide_13times" },
  358. { "tx_collide_14times" },
  359. { "tx_collide_15times" },
  360. { "tx_ucast_packets" },
  361. { "tx_mcast_packets" },
  362. { "tx_bcast_packets" },
  363. { "tx_carrier_sense_errors" },
  364. { "tx_discards" },
  365. { "tx_errors" },
  366. { "dma_writeq_full" },
  367. { "dma_write_prioq_full" },
  368. { "rxbds_empty" },
  369. { "rx_discards" },
  370. { "rx_errors" },
  371. { "rx_threshold_hit" },
  372. { "dma_readq_full" },
  373. { "dma_read_prioq_full" },
  374. { "tx_comp_queue_full" },
  375. { "ring_set_send_prod_index" },
  376. { "ring_status_update" },
  377. { "nic_irqs" },
  378. { "nic_avoided_irqs" },
  379. { "nic_tx_threshold_hit" },
  380. { "mbuf_lwm_thresh_hit" },
  381. };
  382. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  383. #define TG3_NVRAM_TEST 0
  384. #define TG3_LINK_TEST 1
  385. #define TG3_REGISTER_TEST 2
  386. #define TG3_MEMORY_TEST 3
  387. #define TG3_MAC_LOOPB_TEST 4
  388. #define TG3_PHY_LOOPB_TEST 5
  389. #define TG3_EXT_LOOPB_TEST 6
  390. #define TG3_INTERRUPT_TEST 7
  391. static const struct {
  392. const char string[ETH_GSTRING_LEN];
  393. } ethtool_test_keys[] = {
  394. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  395. [TG3_LINK_TEST] = { "link test (online) " },
  396. [TG3_REGISTER_TEST] = { "register test (offline)" },
  397. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  398. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  399. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  400. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  401. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  402. };
  403. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  404. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  405. {
  406. writel(val, tp->regs + off);
  407. }
  408. static u32 tg3_read32(struct tg3 *tp, u32 off)
  409. {
  410. return readl(tp->regs + off);
  411. }
  412. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  413. {
  414. writel(val, tp->aperegs + off);
  415. }
  416. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  417. {
  418. return readl(tp->aperegs + off);
  419. }
  420. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  421. {
  422. unsigned long flags;
  423. spin_lock_irqsave(&tp->indirect_lock, flags);
  424. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  425. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  426. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  427. }
  428. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  429. {
  430. writel(val, tp->regs + off);
  431. readl(tp->regs + off);
  432. }
  433. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  434. {
  435. unsigned long flags;
  436. u32 val;
  437. spin_lock_irqsave(&tp->indirect_lock, flags);
  438. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  439. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  440. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  441. return val;
  442. }
  443. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  444. {
  445. unsigned long flags;
  446. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  447. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  448. TG3_64BIT_REG_LOW, val);
  449. return;
  450. }
  451. if (off == TG3_RX_STD_PROD_IDX_REG) {
  452. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  453. TG3_64BIT_REG_LOW, val);
  454. return;
  455. }
  456. spin_lock_irqsave(&tp->indirect_lock, flags);
  457. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  458. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  459. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  460. /* In indirect mode when disabling interrupts, we also need
  461. * to clear the interrupt bit in the GRC local ctrl register.
  462. */
  463. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  464. (val == 0x1)) {
  465. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  466. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  467. }
  468. }
  469. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  470. {
  471. unsigned long flags;
  472. u32 val;
  473. spin_lock_irqsave(&tp->indirect_lock, flags);
  474. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  475. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  476. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  477. return val;
  478. }
  479. /* usec_wait specifies the wait time in usec when writing to certain registers
  480. * where it is unsafe to read back the register without some delay.
  481. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  482. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  483. */
  484. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  485. {
  486. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  487. /* Non-posted methods */
  488. tp->write32(tp, off, val);
  489. else {
  490. /* Posted method */
  491. tg3_write32(tp, off, val);
  492. if (usec_wait)
  493. udelay(usec_wait);
  494. tp->read32(tp, off);
  495. }
  496. /* Wait again after the read for the posted method to guarantee that
  497. * the wait time is met.
  498. */
  499. if (usec_wait)
  500. udelay(usec_wait);
  501. }
  502. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  503. {
  504. tp->write32_mbox(tp, off, val);
  505. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  506. tp->read32_mbox(tp, off);
  507. }
  508. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  509. {
  510. void __iomem *mbox = tp->regs + off;
  511. writel(val, mbox);
  512. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  513. writel(val, mbox);
  514. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  515. readl(mbox);
  516. }
  517. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  518. {
  519. return readl(tp->regs + off + GRCMBOX_BASE);
  520. }
  521. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  522. {
  523. writel(val, tp->regs + off + GRCMBOX_BASE);
  524. }
  525. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  526. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  527. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  528. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  529. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  530. #define tw32(reg, val) tp->write32(tp, reg, val)
  531. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  532. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  533. #define tr32(reg) tp->read32(tp, reg)
  534. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  535. {
  536. unsigned long flags;
  537. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  538. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  539. return;
  540. spin_lock_irqsave(&tp->indirect_lock, flags);
  541. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  542. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  543. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  544. /* Always leave this as zero. */
  545. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  546. } else {
  547. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  548. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  549. /* Always leave this as zero. */
  550. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  551. }
  552. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  553. }
  554. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  555. {
  556. unsigned long flags;
  557. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  558. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  559. *val = 0;
  560. return;
  561. }
  562. spin_lock_irqsave(&tp->indirect_lock, flags);
  563. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  564. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  565. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  566. /* Always leave this as zero. */
  567. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  568. } else {
  569. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  570. *val = tr32(TG3PCI_MEM_WIN_DATA);
  571. /* Always leave this as zero. */
  572. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  573. }
  574. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  575. }
  576. static void tg3_ape_lock_init(struct tg3 *tp)
  577. {
  578. int i;
  579. u32 regbase, bit;
  580. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  581. regbase = TG3_APE_LOCK_GRANT;
  582. else
  583. regbase = TG3_APE_PER_LOCK_GRANT;
  584. /* Make sure the driver hasn't any stale locks. */
  585. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  586. switch (i) {
  587. case TG3_APE_LOCK_PHY0:
  588. case TG3_APE_LOCK_PHY1:
  589. case TG3_APE_LOCK_PHY2:
  590. case TG3_APE_LOCK_PHY3:
  591. bit = APE_LOCK_GRANT_DRIVER;
  592. break;
  593. default:
  594. if (!tp->pci_fn)
  595. bit = APE_LOCK_GRANT_DRIVER;
  596. else
  597. bit = 1 << tp->pci_fn;
  598. }
  599. tg3_ape_write32(tp, regbase + 4 * i, bit);
  600. }
  601. }
  602. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  603. {
  604. int i, off;
  605. int ret = 0;
  606. u32 status, req, gnt, bit;
  607. if (!tg3_flag(tp, ENABLE_APE))
  608. return 0;
  609. switch (locknum) {
  610. case TG3_APE_LOCK_GPIO:
  611. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  612. return 0;
  613. case TG3_APE_LOCK_GRC:
  614. case TG3_APE_LOCK_MEM:
  615. if (!tp->pci_fn)
  616. bit = APE_LOCK_REQ_DRIVER;
  617. else
  618. bit = 1 << tp->pci_fn;
  619. break;
  620. case TG3_APE_LOCK_PHY0:
  621. case TG3_APE_LOCK_PHY1:
  622. case TG3_APE_LOCK_PHY2:
  623. case TG3_APE_LOCK_PHY3:
  624. bit = APE_LOCK_REQ_DRIVER;
  625. break;
  626. default:
  627. return -EINVAL;
  628. }
  629. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  630. req = TG3_APE_LOCK_REQ;
  631. gnt = TG3_APE_LOCK_GRANT;
  632. } else {
  633. req = TG3_APE_PER_LOCK_REQ;
  634. gnt = TG3_APE_PER_LOCK_GRANT;
  635. }
  636. off = 4 * locknum;
  637. tg3_ape_write32(tp, req + off, bit);
  638. /* Wait for up to 1 millisecond to acquire lock. */
  639. for (i = 0; i < 100; i++) {
  640. status = tg3_ape_read32(tp, gnt + off);
  641. if (status == bit)
  642. break;
  643. udelay(10);
  644. }
  645. if (status != bit) {
  646. /* Revoke the lock request. */
  647. tg3_ape_write32(tp, gnt + off, bit);
  648. ret = -EBUSY;
  649. }
  650. return ret;
  651. }
  652. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  653. {
  654. u32 gnt, bit;
  655. if (!tg3_flag(tp, ENABLE_APE))
  656. return;
  657. switch (locknum) {
  658. case TG3_APE_LOCK_GPIO:
  659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  660. return;
  661. case TG3_APE_LOCK_GRC:
  662. case TG3_APE_LOCK_MEM:
  663. if (!tp->pci_fn)
  664. bit = APE_LOCK_GRANT_DRIVER;
  665. else
  666. bit = 1 << tp->pci_fn;
  667. break;
  668. case TG3_APE_LOCK_PHY0:
  669. case TG3_APE_LOCK_PHY1:
  670. case TG3_APE_LOCK_PHY2:
  671. case TG3_APE_LOCK_PHY3:
  672. bit = APE_LOCK_GRANT_DRIVER;
  673. break;
  674. default:
  675. return;
  676. }
  677. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  678. gnt = TG3_APE_LOCK_GRANT;
  679. else
  680. gnt = TG3_APE_PER_LOCK_GRANT;
  681. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  682. }
  683. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  684. {
  685. u32 apedata;
  686. while (timeout_us) {
  687. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  688. return -EBUSY;
  689. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  690. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  691. break;
  692. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  693. udelay(10);
  694. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  695. }
  696. return timeout_us ? 0 : -EBUSY;
  697. }
  698. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  699. {
  700. u32 i, apedata;
  701. for (i = 0; i < timeout_us / 10; i++) {
  702. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  703. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  704. break;
  705. udelay(10);
  706. }
  707. return i == timeout_us / 10;
  708. }
  709. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  710. u32 len)
  711. {
  712. int err;
  713. u32 i, bufoff, msgoff, maxlen, apedata;
  714. if (!tg3_flag(tp, APE_HAS_NCSI))
  715. return 0;
  716. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  717. if (apedata != APE_SEG_SIG_MAGIC)
  718. return -ENODEV;
  719. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  720. if (!(apedata & APE_FW_STATUS_READY))
  721. return -EAGAIN;
  722. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  723. TG3_APE_SHMEM_BASE;
  724. msgoff = bufoff + 2 * sizeof(u32);
  725. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  726. while (len) {
  727. u32 length;
  728. /* Cap xfer sizes to scratchpad limits. */
  729. length = (len > maxlen) ? maxlen : len;
  730. len -= length;
  731. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  732. if (!(apedata & APE_FW_STATUS_READY))
  733. return -EAGAIN;
  734. /* Wait for up to 1 msec for APE to service previous event. */
  735. err = tg3_ape_event_lock(tp, 1000);
  736. if (err)
  737. return err;
  738. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  739. APE_EVENT_STATUS_SCRTCHPD_READ |
  740. APE_EVENT_STATUS_EVENT_PENDING;
  741. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  742. tg3_ape_write32(tp, bufoff, base_off);
  743. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  744. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  745. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  746. base_off += length;
  747. if (tg3_ape_wait_for_event(tp, 30000))
  748. return -EAGAIN;
  749. for (i = 0; length; i += 4, length -= 4) {
  750. u32 val = tg3_ape_read32(tp, msgoff + i);
  751. memcpy(data, &val, sizeof(u32));
  752. data++;
  753. }
  754. }
  755. return 0;
  756. }
  757. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  758. {
  759. int err;
  760. u32 apedata;
  761. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  762. if (apedata != APE_SEG_SIG_MAGIC)
  763. return -EAGAIN;
  764. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  765. if (!(apedata & APE_FW_STATUS_READY))
  766. return -EAGAIN;
  767. /* Wait for up to 1 millisecond for APE to service previous event. */
  768. err = tg3_ape_event_lock(tp, 1000);
  769. if (err)
  770. return err;
  771. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  772. event | APE_EVENT_STATUS_EVENT_PENDING);
  773. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  774. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  775. return 0;
  776. }
  777. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  778. {
  779. u32 event;
  780. u32 apedata;
  781. if (!tg3_flag(tp, ENABLE_APE))
  782. return;
  783. switch (kind) {
  784. case RESET_KIND_INIT:
  785. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  786. APE_HOST_SEG_SIG_MAGIC);
  787. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  788. APE_HOST_SEG_LEN_MAGIC);
  789. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  790. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  791. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  792. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  793. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  794. APE_HOST_BEHAV_NO_PHYLOCK);
  795. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  796. TG3_APE_HOST_DRVR_STATE_START);
  797. event = APE_EVENT_STATUS_STATE_START;
  798. break;
  799. case RESET_KIND_SHUTDOWN:
  800. /* With the interface we are currently using,
  801. * APE does not track driver state. Wiping
  802. * out the HOST SEGMENT SIGNATURE forces
  803. * the APE to assume OS absent status.
  804. */
  805. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  806. if (device_may_wakeup(&tp->pdev->dev) &&
  807. tg3_flag(tp, WOL_ENABLE)) {
  808. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  809. TG3_APE_HOST_WOL_SPEED_AUTO);
  810. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  811. } else
  812. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  813. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  814. event = APE_EVENT_STATUS_STATE_UNLOAD;
  815. break;
  816. case RESET_KIND_SUSPEND:
  817. event = APE_EVENT_STATUS_STATE_SUSPEND;
  818. break;
  819. default:
  820. return;
  821. }
  822. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  823. tg3_ape_send_event(tp, event);
  824. }
  825. static void tg3_disable_ints(struct tg3 *tp)
  826. {
  827. int i;
  828. tw32(TG3PCI_MISC_HOST_CTRL,
  829. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  830. for (i = 0; i < tp->irq_max; i++)
  831. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  832. }
  833. static void tg3_enable_ints(struct tg3 *tp)
  834. {
  835. int i;
  836. tp->irq_sync = 0;
  837. wmb();
  838. tw32(TG3PCI_MISC_HOST_CTRL,
  839. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  840. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  841. for (i = 0; i < tp->irq_cnt; i++) {
  842. struct tg3_napi *tnapi = &tp->napi[i];
  843. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  844. if (tg3_flag(tp, 1SHOT_MSI))
  845. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  846. tp->coal_now |= tnapi->coal_now;
  847. }
  848. /* Force an initial interrupt */
  849. if (!tg3_flag(tp, TAGGED_STATUS) &&
  850. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  851. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  852. else
  853. tw32(HOSTCC_MODE, tp->coal_now);
  854. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  855. }
  856. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  857. {
  858. struct tg3 *tp = tnapi->tp;
  859. struct tg3_hw_status *sblk = tnapi->hw_status;
  860. unsigned int work_exists = 0;
  861. /* check for phy events */
  862. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  863. if (sblk->status & SD_STATUS_LINK_CHG)
  864. work_exists = 1;
  865. }
  866. /* check for TX work to do */
  867. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  868. work_exists = 1;
  869. /* check for RX work to do */
  870. if (tnapi->rx_rcb_prod_idx &&
  871. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  872. work_exists = 1;
  873. return work_exists;
  874. }
  875. /* tg3_int_reenable
  876. * similar to tg3_enable_ints, but it accurately determines whether there
  877. * is new work pending and can return without flushing the PIO write
  878. * which reenables interrupts
  879. */
  880. static void tg3_int_reenable(struct tg3_napi *tnapi)
  881. {
  882. struct tg3 *tp = tnapi->tp;
  883. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  884. mmiowb();
  885. /* When doing tagged status, this work check is unnecessary.
  886. * The last_tag we write above tells the chip which piece of
  887. * work we've completed.
  888. */
  889. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  890. tw32(HOSTCC_MODE, tp->coalesce_mode |
  891. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  892. }
  893. static void tg3_switch_clocks(struct tg3 *tp)
  894. {
  895. u32 clock_ctrl;
  896. u32 orig_clock_ctrl;
  897. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  898. return;
  899. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  900. orig_clock_ctrl = clock_ctrl;
  901. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  902. CLOCK_CTRL_CLKRUN_OENABLE |
  903. 0x1f);
  904. tp->pci_clock_ctrl = clock_ctrl;
  905. if (tg3_flag(tp, 5705_PLUS)) {
  906. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  907. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  908. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  909. }
  910. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  911. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  912. clock_ctrl |
  913. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  914. 40);
  915. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  916. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  917. 40);
  918. }
  919. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  920. }
  921. #define PHY_BUSY_LOOPS 5000
  922. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  923. {
  924. u32 frame_val;
  925. unsigned int loops;
  926. int ret;
  927. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  928. tw32_f(MAC_MI_MODE,
  929. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  930. udelay(80);
  931. }
  932. tg3_ape_lock(tp, tp->phy_ape_lock);
  933. *val = 0x0;
  934. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  935. MI_COM_PHY_ADDR_MASK);
  936. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  937. MI_COM_REG_ADDR_MASK);
  938. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  939. tw32_f(MAC_MI_COM, frame_val);
  940. loops = PHY_BUSY_LOOPS;
  941. while (loops != 0) {
  942. udelay(10);
  943. frame_val = tr32(MAC_MI_COM);
  944. if ((frame_val & MI_COM_BUSY) == 0) {
  945. udelay(5);
  946. frame_val = tr32(MAC_MI_COM);
  947. break;
  948. }
  949. loops -= 1;
  950. }
  951. ret = -EBUSY;
  952. if (loops != 0) {
  953. *val = frame_val & MI_COM_DATA_MASK;
  954. ret = 0;
  955. }
  956. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  957. tw32_f(MAC_MI_MODE, tp->mi_mode);
  958. udelay(80);
  959. }
  960. tg3_ape_unlock(tp, tp->phy_ape_lock);
  961. return ret;
  962. }
  963. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  964. {
  965. u32 frame_val;
  966. unsigned int loops;
  967. int ret;
  968. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  969. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  970. return 0;
  971. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  972. tw32_f(MAC_MI_MODE,
  973. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  974. udelay(80);
  975. }
  976. tg3_ape_lock(tp, tp->phy_ape_lock);
  977. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  978. MI_COM_PHY_ADDR_MASK);
  979. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  980. MI_COM_REG_ADDR_MASK);
  981. frame_val |= (val & MI_COM_DATA_MASK);
  982. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  983. tw32_f(MAC_MI_COM, frame_val);
  984. loops = PHY_BUSY_LOOPS;
  985. while (loops != 0) {
  986. udelay(10);
  987. frame_val = tr32(MAC_MI_COM);
  988. if ((frame_val & MI_COM_BUSY) == 0) {
  989. udelay(5);
  990. frame_val = tr32(MAC_MI_COM);
  991. break;
  992. }
  993. loops -= 1;
  994. }
  995. ret = -EBUSY;
  996. if (loops != 0)
  997. ret = 0;
  998. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  999. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1000. udelay(80);
  1001. }
  1002. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1003. return ret;
  1004. }
  1005. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1006. {
  1007. int err;
  1008. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1009. if (err)
  1010. goto done;
  1011. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1012. if (err)
  1013. goto done;
  1014. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1015. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1016. if (err)
  1017. goto done;
  1018. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1019. done:
  1020. return err;
  1021. }
  1022. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1023. {
  1024. int err;
  1025. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1026. if (err)
  1027. goto done;
  1028. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1029. if (err)
  1030. goto done;
  1031. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1032. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1033. if (err)
  1034. goto done;
  1035. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1036. done:
  1037. return err;
  1038. }
  1039. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1040. {
  1041. int err;
  1042. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1043. if (!err)
  1044. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1045. return err;
  1046. }
  1047. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1048. {
  1049. int err;
  1050. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1051. if (!err)
  1052. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1053. return err;
  1054. }
  1055. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1056. {
  1057. int err;
  1058. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1059. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1060. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1061. if (!err)
  1062. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1063. return err;
  1064. }
  1065. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1066. {
  1067. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1068. set |= MII_TG3_AUXCTL_MISC_WREN;
  1069. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1070. }
  1071. static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
  1072. {
  1073. u32 val;
  1074. int err;
  1075. err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1076. if (err)
  1077. return err;
  1078. if (enable)
  1079. val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1080. else
  1081. val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1082. err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1083. val | MII_TG3_AUXCTL_ACTL_TX_6DB);
  1084. return err;
  1085. }
  1086. static int tg3_bmcr_reset(struct tg3 *tp)
  1087. {
  1088. u32 phy_control;
  1089. int limit, err;
  1090. /* OK, reset it, and poll the BMCR_RESET bit until it
  1091. * clears or we time out.
  1092. */
  1093. phy_control = BMCR_RESET;
  1094. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1095. if (err != 0)
  1096. return -EBUSY;
  1097. limit = 5000;
  1098. while (limit--) {
  1099. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1100. if (err != 0)
  1101. return -EBUSY;
  1102. if ((phy_control & BMCR_RESET) == 0) {
  1103. udelay(40);
  1104. break;
  1105. }
  1106. udelay(10);
  1107. }
  1108. if (limit < 0)
  1109. return -EBUSY;
  1110. return 0;
  1111. }
  1112. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1113. {
  1114. struct tg3 *tp = bp->priv;
  1115. u32 val;
  1116. spin_lock_bh(&tp->lock);
  1117. if (tg3_readphy(tp, reg, &val))
  1118. val = -EIO;
  1119. spin_unlock_bh(&tp->lock);
  1120. return val;
  1121. }
  1122. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1123. {
  1124. struct tg3 *tp = bp->priv;
  1125. u32 ret = 0;
  1126. spin_lock_bh(&tp->lock);
  1127. if (tg3_writephy(tp, reg, val))
  1128. ret = -EIO;
  1129. spin_unlock_bh(&tp->lock);
  1130. return ret;
  1131. }
  1132. static int tg3_mdio_reset(struct mii_bus *bp)
  1133. {
  1134. return 0;
  1135. }
  1136. static void tg3_mdio_config_5785(struct tg3 *tp)
  1137. {
  1138. u32 val;
  1139. struct phy_device *phydev;
  1140. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1141. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1142. case PHY_ID_BCM50610:
  1143. case PHY_ID_BCM50610M:
  1144. val = MAC_PHYCFG2_50610_LED_MODES;
  1145. break;
  1146. case PHY_ID_BCMAC131:
  1147. val = MAC_PHYCFG2_AC131_LED_MODES;
  1148. break;
  1149. case PHY_ID_RTL8211C:
  1150. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1151. break;
  1152. case PHY_ID_RTL8201E:
  1153. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1154. break;
  1155. default:
  1156. return;
  1157. }
  1158. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1159. tw32(MAC_PHYCFG2, val);
  1160. val = tr32(MAC_PHYCFG1);
  1161. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1162. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1163. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1164. tw32(MAC_PHYCFG1, val);
  1165. return;
  1166. }
  1167. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1168. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1169. MAC_PHYCFG2_FMODE_MASK_MASK |
  1170. MAC_PHYCFG2_GMODE_MASK_MASK |
  1171. MAC_PHYCFG2_ACT_MASK_MASK |
  1172. MAC_PHYCFG2_QUAL_MASK_MASK |
  1173. MAC_PHYCFG2_INBAND_ENABLE;
  1174. tw32(MAC_PHYCFG2, val);
  1175. val = tr32(MAC_PHYCFG1);
  1176. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1177. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1178. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1179. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1180. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1181. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1182. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1183. }
  1184. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1185. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1186. tw32(MAC_PHYCFG1, val);
  1187. val = tr32(MAC_EXT_RGMII_MODE);
  1188. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1189. MAC_RGMII_MODE_RX_QUALITY |
  1190. MAC_RGMII_MODE_RX_ACTIVITY |
  1191. MAC_RGMII_MODE_RX_ENG_DET |
  1192. MAC_RGMII_MODE_TX_ENABLE |
  1193. MAC_RGMII_MODE_TX_LOWPWR |
  1194. MAC_RGMII_MODE_TX_RESET);
  1195. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1196. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1197. val |= MAC_RGMII_MODE_RX_INT_B |
  1198. MAC_RGMII_MODE_RX_QUALITY |
  1199. MAC_RGMII_MODE_RX_ACTIVITY |
  1200. MAC_RGMII_MODE_RX_ENG_DET;
  1201. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1202. val |= MAC_RGMII_MODE_TX_ENABLE |
  1203. MAC_RGMII_MODE_TX_LOWPWR |
  1204. MAC_RGMII_MODE_TX_RESET;
  1205. }
  1206. tw32(MAC_EXT_RGMII_MODE, val);
  1207. }
  1208. static void tg3_mdio_start(struct tg3 *tp)
  1209. {
  1210. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1211. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1212. udelay(80);
  1213. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1214. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1215. tg3_mdio_config_5785(tp);
  1216. }
  1217. static int tg3_mdio_init(struct tg3 *tp)
  1218. {
  1219. int i;
  1220. u32 reg;
  1221. struct phy_device *phydev;
  1222. if (tg3_flag(tp, 5717_PLUS)) {
  1223. u32 is_serdes;
  1224. tp->phy_addr = tp->pci_fn + 1;
  1225. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1226. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1227. else
  1228. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1229. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1230. if (is_serdes)
  1231. tp->phy_addr += 7;
  1232. } else
  1233. tp->phy_addr = TG3_PHY_MII_ADDR;
  1234. tg3_mdio_start(tp);
  1235. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1236. return 0;
  1237. tp->mdio_bus = mdiobus_alloc();
  1238. if (tp->mdio_bus == NULL)
  1239. return -ENOMEM;
  1240. tp->mdio_bus->name = "tg3 mdio bus";
  1241. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1242. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1243. tp->mdio_bus->priv = tp;
  1244. tp->mdio_bus->parent = &tp->pdev->dev;
  1245. tp->mdio_bus->read = &tg3_mdio_read;
  1246. tp->mdio_bus->write = &tg3_mdio_write;
  1247. tp->mdio_bus->reset = &tg3_mdio_reset;
  1248. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1249. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1250. for (i = 0; i < PHY_MAX_ADDR; i++)
  1251. tp->mdio_bus->irq[i] = PHY_POLL;
  1252. /* The bus registration will look for all the PHYs on the mdio bus.
  1253. * Unfortunately, it does not ensure the PHY is powered up before
  1254. * accessing the PHY ID registers. A chip reset is the
  1255. * quickest way to bring the device back to an operational state..
  1256. */
  1257. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1258. tg3_bmcr_reset(tp);
  1259. i = mdiobus_register(tp->mdio_bus);
  1260. if (i) {
  1261. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1262. mdiobus_free(tp->mdio_bus);
  1263. return i;
  1264. }
  1265. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1266. if (!phydev || !phydev->drv) {
  1267. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1268. mdiobus_unregister(tp->mdio_bus);
  1269. mdiobus_free(tp->mdio_bus);
  1270. return -ENODEV;
  1271. }
  1272. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1273. case PHY_ID_BCM57780:
  1274. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1275. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1276. break;
  1277. case PHY_ID_BCM50610:
  1278. case PHY_ID_BCM50610M:
  1279. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1280. PHY_BRCM_RX_REFCLK_UNUSED |
  1281. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1282. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1283. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1284. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1285. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1286. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1287. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1288. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1289. /* fallthru */
  1290. case PHY_ID_RTL8211C:
  1291. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1292. break;
  1293. case PHY_ID_RTL8201E:
  1294. case PHY_ID_BCMAC131:
  1295. phydev->interface = PHY_INTERFACE_MODE_MII;
  1296. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1297. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1298. break;
  1299. }
  1300. tg3_flag_set(tp, MDIOBUS_INITED);
  1301. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1302. tg3_mdio_config_5785(tp);
  1303. return 0;
  1304. }
  1305. static void tg3_mdio_fini(struct tg3 *tp)
  1306. {
  1307. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1308. tg3_flag_clear(tp, MDIOBUS_INITED);
  1309. mdiobus_unregister(tp->mdio_bus);
  1310. mdiobus_free(tp->mdio_bus);
  1311. }
  1312. }
  1313. /* tp->lock is held. */
  1314. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1315. {
  1316. u32 val;
  1317. val = tr32(GRC_RX_CPU_EVENT);
  1318. val |= GRC_RX_CPU_DRIVER_EVENT;
  1319. tw32_f(GRC_RX_CPU_EVENT, val);
  1320. tp->last_event_jiffies = jiffies;
  1321. }
  1322. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1323. /* tp->lock is held. */
  1324. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1325. {
  1326. int i;
  1327. unsigned int delay_cnt;
  1328. long time_remain;
  1329. /* If enough time has passed, no wait is necessary. */
  1330. time_remain = (long)(tp->last_event_jiffies + 1 +
  1331. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1332. (long)jiffies;
  1333. if (time_remain < 0)
  1334. return;
  1335. /* Check if we can shorten the wait time. */
  1336. delay_cnt = jiffies_to_usecs(time_remain);
  1337. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1338. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1339. delay_cnt = (delay_cnt >> 3) + 1;
  1340. for (i = 0; i < delay_cnt; i++) {
  1341. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1342. break;
  1343. udelay(8);
  1344. }
  1345. }
  1346. /* tp->lock is held. */
  1347. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1348. {
  1349. u32 reg, val;
  1350. val = 0;
  1351. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1352. val = reg << 16;
  1353. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1354. val |= (reg & 0xffff);
  1355. *data++ = val;
  1356. val = 0;
  1357. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1358. val = reg << 16;
  1359. if (!tg3_readphy(tp, MII_LPA, &reg))
  1360. val |= (reg & 0xffff);
  1361. *data++ = val;
  1362. val = 0;
  1363. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1364. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1365. val = reg << 16;
  1366. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1367. val |= (reg & 0xffff);
  1368. }
  1369. *data++ = val;
  1370. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1371. val = reg << 16;
  1372. else
  1373. val = 0;
  1374. *data++ = val;
  1375. }
  1376. /* tp->lock is held. */
  1377. static void tg3_ump_link_report(struct tg3 *tp)
  1378. {
  1379. u32 data[4];
  1380. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1381. return;
  1382. tg3_phy_gather_ump_data(tp, data);
  1383. tg3_wait_for_event_ack(tp);
  1384. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1385. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1386. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1387. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1388. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1389. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1390. tg3_generate_fw_event(tp);
  1391. }
  1392. /* tp->lock is held. */
  1393. static void tg3_stop_fw(struct tg3 *tp)
  1394. {
  1395. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1396. /* Wait for RX cpu to ACK the previous event. */
  1397. tg3_wait_for_event_ack(tp);
  1398. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1399. tg3_generate_fw_event(tp);
  1400. /* Wait for RX cpu to ACK this event. */
  1401. tg3_wait_for_event_ack(tp);
  1402. }
  1403. }
  1404. /* tp->lock is held. */
  1405. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1406. {
  1407. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1408. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1409. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1410. switch (kind) {
  1411. case RESET_KIND_INIT:
  1412. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1413. DRV_STATE_START);
  1414. break;
  1415. case RESET_KIND_SHUTDOWN:
  1416. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1417. DRV_STATE_UNLOAD);
  1418. break;
  1419. case RESET_KIND_SUSPEND:
  1420. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1421. DRV_STATE_SUSPEND);
  1422. break;
  1423. default:
  1424. break;
  1425. }
  1426. }
  1427. if (kind == RESET_KIND_INIT ||
  1428. kind == RESET_KIND_SUSPEND)
  1429. tg3_ape_driver_state_change(tp, kind);
  1430. }
  1431. /* tp->lock is held. */
  1432. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1433. {
  1434. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1435. switch (kind) {
  1436. case RESET_KIND_INIT:
  1437. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1438. DRV_STATE_START_DONE);
  1439. break;
  1440. case RESET_KIND_SHUTDOWN:
  1441. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1442. DRV_STATE_UNLOAD_DONE);
  1443. break;
  1444. default:
  1445. break;
  1446. }
  1447. }
  1448. if (kind == RESET_KIND_SHUTDOWN)
  1449. tg3_ape_driver_state_change(tp, kind);
  1450. }
  1451. /* tp->lock is held. */
  1452. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1453. {
  1454. if (tg3_flag(tp, ENABLE_ASF)) {
  1455. switch (kind) {
  1456. case RESET_KIND_INIT:
  1457. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1458. DRV_STATE_START);
  1459. break;
  1460. case RESET_KIND_SHUTDOWN:
  1461. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1462. DRV_STATE_UNLOAD);
  1463. break;
  1464. case RESET_KIND_SUSPEND:
  1465. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1466. DRV_STATE_SUSPEND);
  1467. break;
  1468. default:
  1469. break;
  1470. }
  1471. }
  1472. }
  1473. static int tg3_poll_fw(struct tg3 *tp)
  1474. {
  1475. int i;
  1476. u32 val;
  1477. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1478. /* Wait up to 20ms for init done. */
  1479. for (i = 0; i < 200; i++) {
  1480. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1481. return 0;
  1482. udelay(100);
  1483. }
  1484. return -ENODEV;
  1485. }
  1486. /* Wait for firmware initialization to complete. */
  1487. for (i = 0; i < 100000; i++) {
  1488. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1489. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1490. break;
  1491. udelay(10);
  1492. }
  1493. /* Chip might not be fitted with firmware. Some Sun onboard
  1494. * parts are configured like that. So don't signal the timeout
  1495. * of the above loop as an error, but do report the lack of
  1496. * running firmware once.
  1497. */
  1498. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1499. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1500. netdev_info(tp->dev, "No firmware running\n");
  1501. }
  1502. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1503. /* The 57765 A0 needs a little more
  1504. * time to do some important work.
  1505. */
  1506. mdelay(10);
  1507. }
  1508. return 0;
  1509. }
  1510. static void tg3_link_report(struct tg3 *tp)
  1511. {
  1512. if (!netif_carrier_ok(tp->dev)) {
  1513. netif_info(tp, link, tp->dev, "Link is down\n");
  1514. tg3_ump_link_report(tp);
  1515. } else if (netif_msg_link(tp)) {
  1516. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1517. (tp->link_config.active_speed == SPEED_1000 ?
  1518. 1000 :
  1519. (tp->link_config.active_speed == SPEED_100 ?
  1520. 100 : 10)),
  1521. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1522. "full" : "half"));
  1523. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1524. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1525. "on" : "off",
  1526. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1527. "on" : "off");
  1528. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1529. netdev_info(tp->dev, "EEE is %s\n",
  1530. tp->setlpicnt ? "enabled" : "disabled");
  1531. tg3_ump_link_report(tp);
  1532. }
  1533. }
  1534. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1535. {
  1536. u16 miireg;
  1537. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1538. miireg = ADVERTISE_1000XPAUSE;
  1539. else if (flow_ctrl & FLOW_CTRL_TX)
  1540. miireg = ADVERTISE_1000XPSE_ASYM;
  1541. else if (flow_ctrl & FLOW_CTRL_RX)
  1542. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1543. else
  1544. miireg = 0;
  1545. return miireg;
  1546. }
  1547. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1548. {
  1549. u8 cap = 0;
  1550. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1551. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1552. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1553. if (lcladv & ADVERTISE_1000XPAUSE)
  1554. cap = FLOW_CTRL_RX;
  1555. if (rmtadv & ADVERTISE_1000XPAUSE)
  1556. cap = FLOW_CTRL_TX;
  1557. }
  1558. return cap;
  1559. }
  1560. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1561. {
  1562. u8 autoneg;
  1563. u8 flowctrl = 0;
  1564. u32 old_rx_mode = tp->rx_mode;
  1565. u32 old_tx_mode = tp->tx_mode;
  1566. if (tg3_flag(tp, USE_PHYLIB))
  1567. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1568. else
  1569. autoneg = tp->link_config.autoneg;
  1570. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1571. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1572. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1573. else
  1574. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1575. } else
  1576. flowctrl = tp->link_config.flowctrl;
  1577. tp->link_config.active_flowctrl = flowctrl;
  1578. if (flowctrl & FLOW_CTRL_RX)
  1579. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1580. else
  1581. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1582. if (old_rx_mode != tp->rx_mode)
  1583. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1584. if (flowctrl & FLOW_CTRL_TX)
  1585. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1586. else
  1587. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1588. if (old_tx_mode != tp->tx_mode)
  1589. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1590. }
  1591. static void tg3_adjust_link(struct net_device *dev)
  1592. {
  1593. u8 oldflowctrl, linkmesg = 0;
  1594. u32 mac_mode, lcl_adv, rmt_adv;
  1595. struct tg3 *tp = netdev_priv(dev);
  1596. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1597. spin_lock_bh(&tp->lock);
  1598. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1599. MAC_MODE_HALF_DUPLEX);
  1600. oldflowctrl = tp->link_config.active_flowctrl;
  1601. if (phydev->link) {
  1602. lcl_adv = 0;
  1603. rmt_adv = 0;
  1604. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1605. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1606. else if (phydev->speed == SPEED_1000 ||
  1607. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1608. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1609. else
  1610. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1611. if (phydev->duplex == DUPLEX_HALF)
  1612. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1613. else {
  1614. lcl_adv = mii_advertise_flowctrl(
  1615. tp->link_config.flowctrl);
  1616. if (phydev->pause)
  1617. rmt_adv = LPA_PAUSE_CAP;
  1618. if (phydev->asym_pause)
  1619. rmt_adv |= LPA_PAUSE_ASYM;
  1620. }
  1621. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1622. } else
  1623. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1624. if (mac_mode != tp->mac_mode) {
  1625. tp->mac_mode = mac_mode;
  1626. tw32_f(MAC_MODE, tp->mac_mode);
  1627. udelay(40);
  1628. }
  1629. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1630. if (phydev->speed == SPEED_10)
  1631. tw32(MAC_MI_STAT,
  1632. MAC_MI_STAT_10MBPS_MODE |
  1633. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1634. else
  1635. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1636. }
  1637. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1638. tw32(MAC_TX_LENGTHS,
  1639. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1640. (6 << TX_LENGTHS_IPG_SHIFT) |
  1641. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1642. else
  1643. tw32(MAC_TX_LENGTHS,
  1644. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1645. (6 << TX_LENGTHS_IPG_SHIFT) |
  1646. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1647. if (phydev->link != tp->old_link ||
  1648. phydev->speed != tp->link_config.active_speed ||
  1649. phydev->duplex != tp->link_config.active_duplex ||
  1650. oldflowctrl != tp->link_config.active_flowctrl)
  1651. linkmesg = 1;
  1652. tp->old_link = phydev->link;
  1653. tp->link_config.active_speed = phydev->speed;
  1654. tp->link_config.active_duplex = phydev->duplex;
  1655. spin_unlock_bh(&tp->lock);
  1656. if (linkmesg)
  1657. tg3_link_report(tp);
  1658. }
  1659. static int tg3_phy_init(struct tg3 *tp)
  1660. {
  1661. struct phy_device *phydev;
  1662. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1663. return 0;
  1664. /* Bring the PHY back to a known state. */
  1665. tg3_bmcr_reset(tp);
  1666. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1667. /* Attach the MAC to the PHY. */
  1668. phydev = phy_connect(tp->dev, dev_name(&phydev->dev),
  1669. tg3_adjust_link, phydev->interface);
  1670. if (IS_ERR(phydev)) {
  1671. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1672. return PTR_ERR(phydev);
  1673. }
  1674. /* Mask with MAC supported features. */
  1675. switch (phydev->interface) {
  1676. case PHY_INTERFACE_MODE_GMII:
  1677. case PHY_INTERFACE_MODE_RGMII:
  1678. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1679. phydev->supported &= (PHY_GBIT_FEATURES |
  1680. SUPPORTED_Pause |
  1681. SUPPORTED_Asym_Pause);
  1682. break;
  1683. }
  1684. /* fallthru */
  1685. case PHY_INTERFACE_MODE_MII:
  1686. phydev->supported &= (PHY_BASIC_FEATURES |
  1687. SUPPORTED_Pause |
  1688. SUPPORTED_Asym_Pause);
  1689. break;
  1690. default:
  1691. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1692. return -EINVAL;
  1693. }
  1694. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1695. phydev->advertising = phydev->supported;
  1696. return 0;
  1697. }
  1698. static void tg3_phy_start(struct tg3 *tp)
  1699. {
  1700. struct phy_device *phydev;
  1701. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1702. return;
  1703. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1704. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1705. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1706. phydev->speed = tp->link_config.speed;
  1707. phydev->duplex = tp->link_config.duplex;
  1708. phydev->autoneg = tp->link_config.autoneg;
  1709. phydev->advertising = tp->link_config.advertising;
  1710. }
  1711. phy_start(phydev);
  1712. phy_start_aneg(phydev);
  1713. }
  1714. static void tg3_phy_stop(struct tg3 *tp)
  1715. {
  1716. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1717. return;
  1718. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1719. }
  1720. static void tg3_phy_fini(struct tg3 *tp)
  1721. {
  1722. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1723. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1724. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1725. }
  1726. }
  1727. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1728. {
  1729. int err;
  1730. u32 val;
  1731. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1732. return 0;
  1733. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1734. /* Cannot do read-modify-write on 5401 */
  1735. err = tg3_phy_auxctl_write(tp,
  1736. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1737. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1738. 0x4c20);
  1739. goto done;
  1740. }
  1741. err = tg3_phy_auxctl_read(tp,
  1742. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1743. if (err)
  1744. return err;
  1745. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1746. err = tg3_phy_auxctl_write(tp,
  1747. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1748. done:
  1749. return err;
  1750. }
  1751. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1752. {
  1753. u32 phytest;
  1754. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1755. u32 phy;
  1756. tg3_writephy(tp, MII_TG3_FET_TEST,
  1757. phytest | MII_TG3_FET_SHADOW_EN);
  1758. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1759. if (enable)
  1760. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1761. else
  1762. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1763. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1764. }
  1765. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1766. }
  1767. }
  1768. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1769. {
  1770. u32 reg;
  1771. if (!tg3_flag(tp, 5705_PLUS) ||
  1772. (tg3_flag(tp, 5717_PLUS) &&
  1773. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1774. return;
  1775. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1776. tg3_phy_fet_toggle_apd(tp, enable);
  1777. return;
  1778. }
  1779. reg = MII_TG3_MISC_SHDW_WREN |
  1780. MII_TG3_MISC_SHDW_SCR5_SEL |
  1781. MII_TG3_MISC_SHDW_SCR5_LPED |
  1782. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1783. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1784. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1785. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1786. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1787. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1788. reg = MII_TG3_MISC_SHDW_WREN |
  1789. MII_TG3_MISC_SHDW_APD_SEL |
  1790. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1791. if (enable)
  1792. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1793. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1794. }
  1795. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1796. {
  1797. u32 phy;
  1798. if (!tg3_flag(tp, 5705_PLUS) ||
  1799. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1800. return;
  1801. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1802. u32 ephy;
  1803. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1804. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1805. tg3_writephy(tp, MII_TG3_FET_TEST,
  1806. ephy | MII_TG3_FET_SHADOW_EN);
  1807. if (!tg3_readphy(tp, reg, &phy)) {
  1808. if (enable)
  1809. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1810. else
  1811. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1812. tg3_writephy(tp, reg, phy);
  1813. }
  1814. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1815. }
  1816. } else {
  1817. int ret;
  1818. ret = tg3_phy_auxctl_read(tp,
  1819. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1820. if (!ret) {
  1821. if (enable)
  1822. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1823. else
  1824. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1825. tg3_phy_auxctl_write(tp,
  1826. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1827. }
  1828. }
  1829. }
  1830. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1831. {
  1832. int ret;
  1833. u32 val;
  1834. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1835. return;
  1836. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1837. if (!ret)
  1838. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1839. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1840. }
  1841. static void tg3_phy_apply_otp(struct tg3 *tp)
  1842. {
  1843. u32 otp, phy;
  1844. if (!tp->phy_otp)
  1845. return;
  1846. otp = tp->phy_otp;
  1847. if (tg3_phy_toggle_auxctl_smdsp(tp, true))
  1848. return;
  1849. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1850. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1851. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1852. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1853. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1854. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1855. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1856. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1857. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1858. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1859. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1860. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1861. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1862. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1863. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1864. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1865. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1866. }
  1867. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1868. {
  1869. u32 val;
  1870. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1871. return;
  1872. tp->setlpicnt = 0;
  1873. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1874. current_link_up == 1 &&
  1875. tp->link_config.active_duplex == DUPLEX_FULL &&
  1876. (tp->link_config.active_speed == SPEED_100 ||
  1877. tp->link_config.active_speed == SPEED_1000)) {
  1878. u32 eeectl;
  1879. if (tp->link_config.active_speed == SPEED_1000)
  1880. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1881. else
  1882. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1883. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1884. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1885. TG3_CL45_D7_EEERES_STAT, &val);
  1886. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1887. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1888. tp->setlpicnt = 2;
  1889. }
  1890. if (!tp->setlpicnt) {
  1891. if (current_link_up == 1 &&
  1892. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1893. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1894. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1895. }
  1896. val = tr32(TG3_CPMU_EEE_MODE);
  1897. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1898. }
  1899. }
  1900. static void tg3_phy_eee_enable(struct tg3 *tp)
  1901. {
  1902. u32 val;
  1903. if (tp->link_config.active_speed == SPEED_1000 &&
  1904. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1905. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1906. tg3_flag(tp, 57765_CLASS)) &&
  1907. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1908. val = MII_TG3_DSP_TAP26_ALNOKO |
  1909. MII_TG3_DSP_TAP26_RMRXSTO;
  1910. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1911. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1912. }
  1913. val = tr32(TG3_CPMU_EEE_MODE);
  1914. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1915. }
  1916. static int tg3_wait_macro_done(struct tg3 *tp)
  1917. {
  1918. int limit = 100;
  1919. while (limit--) {
  1920. u32 tmp32;
  1921. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1922. if ((tmp32 & 0x1000) == 0)
  1923. break;
  1924. }
  1925. }
  1926. if (limit < 0)
  1927. return -EBUSY;
  1928. return 0;
  1929. }
  1930. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1931. {
  1932. static const u32 test_pat[4][6] = {
  1933. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1934. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1935. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1936. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1937. };
  1938. int chan;
  1939. for (chan = 0; chan < 4; chan++) {
  1940. int i;
  1941. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1942. (chan * 0x2000) | 0x0200);
  1943. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1944. for (i = 0; i < 6; i++)
  1945. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1946. test_pat[chan][i]);
  1947. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1948. if (tg3_wait_macro_done(tp)) {
  1949. *resetp = 1;
  1950. return -EBUSY;
  1951. }
  1952. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1953. (chan * 0x2000) | 0x0200);
  1954. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1955. if (tg3_wait_macro_done(tp)) {
  1956. *resetp = 1;
  1957. return -EBUSY;
  1958. }
  1959. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1960. if (tg3_wait_macro_done(tp)) {
  1961. *resetp = 1;
  1962. return -EBUSY;
  1963. }
  1964. for (i = 0; i < 6; i += 2) {
  1965. u32 low, high;
  1966. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1967. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1968. tg3_wait_macro_done(tp)) {
  1969. *resetp = 1;
  1970. return -EBUSY;
  1971. }
  1972. low &= 0x7fff;
  1973. high &= 0x000f;
  1974. if (low != test_pat[chan][i] ||
  1975. high != test_pat[chan][i+1]) {
  1976. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1977. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1978. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1979. return -EBUSY;
  1980. }
  1981. }
  1982. }
  1983. return 0;
  1984. }
  1985. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1986. {
  1987. int chan;
  1988. for (chan = 0; chan < 4; chan++) {
  1989. int i;
  1990. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1991. (chan * 0x2000) | 0x0200);
  1992. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1993. for (i = 0; i < 6; i++)
  1994. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1995. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1996. if (tg3_wait_macro_done(tp))
  1997. return -EBUSY;
  1998. }
  1999. return 0;
  2000. }
  2001. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  2002. {
  2003. u32 reg32, phy9_orig;
  2004. int retries, do_phy_reset, err;
  2005. retries = 10;
  2006. do_phy_reset = 1;
  2007. do {
  2008. if (do_phy_reset) {
  2009. err = tg3_bmcr_reset(tp);
  2010. if (err)
  2011. return err;
  2012. do_phy_reset = 0;
  2013. }
  2014. /* Disable transmitter and interrupt. */
  2015. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2016. continue;
  2017. reg32 |= 0x3000;
  2018. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2019. /* Set full-duplex, 1000 mbps. */
  2020. tg3_writephy(tp, MII_BMCR,
  2021. BMCR_FULLDPLX | BMCR_SPEED1000);
  2022. /* Set to master mode. */
  2023. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2024. continue;
  2025. tg3_writephy(tp, MII_CTRL1000,
  2026. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2027. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  2028. if (err)
  2029. return err;
  2030. /* Block the PHY control access. */
  2031. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2032. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2033. if (!err)
  2034. break;
  2035. } while (--retries);
  2036. err = tg3_phy_reset_chanpat(tp);
  2037. if (err)
  2038. return err;
  2039. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2040. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2041. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2042. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2043. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2044. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  2045. reg32 &= ~0x3000;
  2046. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2047. } else if (!err)
  2048. err = -EBUSY;
  2049. return err;
  2050. }
  2051. static void tg3_carrier_on(struct tg3 *tp)
  2052. {
  2053. netif_carrier_on(tp->dev);
  2054. tp->link_up = true;
  2055. }
  2056. static void tg3_carrier_off(struct tg3 *tp)
  2057. {
  2058. netif_carrier_off(tp->dev);
  2059. tp->link_up = false;
  2060. }
  2061. /* This will reset the tigon3 PHY if there is no valid
  2062. * link unless the FORCE argument is non-zero.
  2063. */
  2064. static int tg3_phy_reset(struct tg3 *tp)
  2065. {
  2066. u32 val, cpmuctrl;
  2067. int err;
  2068. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2069. val = tr32(GRC_MISC_CFG);
  2070. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2071. udelay(40);
  2072. }
  2073. err = tg3_readphy(tp, MII_BMSR, &val);
  2074. err |= tg3_readphy(tp, MII_BMSR, &val);
  2075. if (err != 0)
  2076. return -EBUSY;
  2077. if (netif_running(tp->dev) && tp->link_up) {
  2078. tg3_carrier_off(tp);
  2079. tg3_link_report(tp);
  2080. }
  2081. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2082. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2083. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2084. err = tg3_phy_reset_5703_4_5(tp);
  2085. if (err)
  2086. return err;
  2087. goto out;
  2088. }
  2089. cpmuctrl = 0;
  2090. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  2091. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  2092. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2093. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2094. tw32(TG3_CPMU_CTRL,
  2095. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2096. }
  2097. err = tg3_bmcr_reset(tp);
  2098. if (err)
  2099. return err;
  2100. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2101. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2102. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2103. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2104. }
  2105. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2106. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2107. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2108. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2109. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2110. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2111. udelay(40);
  2112. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2113. }
  2114. }
  2115. if (tg3_flag(tp, 5717_PLUS) &&
  2116. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2117. return 0;
  2118. tg3_phy_apply_otp(tp);
  2119. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2120. tg3_phy_toggle_apd(tp, true);
  2121. else
  2122. tg3_phy_toggle_apd(tp, false);
  2123. out:
  2124. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2125. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2126. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2127. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2128. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2129. }
  2130. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2131. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2132. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2133. }
  2134. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2135. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2136. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2137. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2138. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2139. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2140. }
  2141. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2142. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2143. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2144. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2145. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2146. tg3_writephy(tp, MII_TG3_TEST1,
  2147. MII_TG3_TEST1_TRIM_EN | 0x4);
  2148. } else
  2149. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2150. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2151. }
  2152. }
  2153. /* Set Extended packet length bit (bit 14) on all chips that */
  2154. /* support jumbo frames */
  2155. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2156. /* Cannot do read-modify-write on 5401 */
  2157. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2158. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2159. /* Set bit 14 with read-modify-write to preserve other bits */
  2160. err = tg3_phy_auxctl_read(tp,
  2161. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2162. if (!err)
  2163. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2164. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2165. }
  2166. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2167. * jumbo frames transmission.
  2168. */
  2169. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2170. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2171. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2172. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2173. }
  2174. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2175. /* adjust output voltage */
  2176. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2177. }
  2178. if (tp->pci_chip_rev_id == CHIPREV_ID_5762_A0)
  2179. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2180. tg3_phy_toggle_automdix(tp, 1);
  2181. tg3_phy_set_wirespeed(tp);
  2182. return 0;
  2183. }
  2184. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2185. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2186. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2187. TG3_GPIO_MSG_NEED_VAUX)
  2188. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2189. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2190. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2191. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2192. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2193. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2194. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2195. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2196. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2197. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2198. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2199. {
  2200. u32 status, shift;
  2201. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2202. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2203. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2204. else
  2205. status = tr32(TG3_CPMU_DRV_STATUS);
  2206. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2207. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2208. status |= (newstat << shift);
  2209. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2210. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2211. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2212. else
  2213. tw32(TG3_CPMU_DRV_STATUS, status);
  2214. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2215. }
  2216. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2217. {
  2218. if (!tg3_flag(tp, IS_NIC))
  2219. return 0;
  2220. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2221. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2222. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2223. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2224. return -EIO;
  2225. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2226. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2227. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2228. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2229. } else {
  2230. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2231. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2232. }
  2233. return 0;
  2234. }
  2235. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2236. {
  2237. u32 grc_local_ctrl;
  2238. if (!tg3_flag(tp, IS_NIC) ||
  2239. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2240. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2241. return;
  2242. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2243. tw32_wait_f(GRC_LOCAL_CTRL,
  2244. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2245. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2246. tw32_wait_f(GRC_LOCAL_CTRL,
  2247. grc_local_ctrl,
  2248. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2249. tw32_wait_f(GRC_LOCAL_CTRL,
  2250. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2251. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2252. }
  2253. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2254. {
  2255. if (!tg3_flag(tp, IS_NIC))
  2256. return;
  2257. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2258. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2259. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2260. (GRC_LCLCTRL_GPIO_OE0 |
  2261. GRC_LCLCTRL_GPIO_OE1 |
  2262. GRC_LCLCTRL_GPIO_OE2 |
  2263. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2264. GRC_LCLCTRL_GPIO_OUTPUT1),
  2265. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2266. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2267. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2268. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2269. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2270. GRC_LCLCTRL_GPIO_OE1 |
  2271. GRC_LCLCTRL_GPIO_OE2 |
  2272. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2273. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2274. tp->grc_local_ctrl;
  2275. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2276. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2277. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2278. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2279. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2280. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2281. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2282. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2283. } else {
  2284. u32 no_gpio2;
  2285. u32 grc_local_ctrl = 0;
  2286. /* Workaround to prevent overdrawing Amps. */
  2287. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2288. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2289. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2290. grc_local_ctrl,
  2291. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2292. }
  2293. /* On 5753 and variants, GPIO2 cannot be used. */
  2294. no_gpio2 = tp->nic_sram_data_cfg &
  2295. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2296. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2297. GRC_LCLCTRL_GPIO_OE1 |
  2298. GRC_LCLCTRL_GPIO_OE2 |
  2299. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2300. GRC_LCLCTRL_GPIO_OUTPUT2;
  2301. if (no_gpio2) {
  2302. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2303. GRC_LCLCTRL_GPIO_OUTPUT2);
  2304. }
  2305. tw32_wait_f(GRC_LOCAL_CTRL,
  2306. tp->grc_local_ctrl | grc_local_ctrl,
  2307. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2308. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2309. tw32_wait_f(GRC_LOCAL_CTRL,
  2310. tp->grc_local_ctrl | grc_local_ctrl,
  2311. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2312. if (!no_gpio2) {
  2313. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2314. tw32_wait_f(GRC_LOCAL_CTRL,
  2315. tp->grc_local_ctrl | grc_local_ctrl,
  2316. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2317. }
  2318. }
  2319. }
  2320. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2321. {
  2322. u32 msg = 0;
  2323. /* Serialize power state transitions */
  2324. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2325. return;
  2326. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2327. msg = TG3_GPIO_MSG_NEED_VAUX;
  2328. msg = tg3_set_function_status(tp, msg);
  2329. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2330. goto done;
  2331. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2332. tg3_pwrsrc_switch_to_vaux(tp);
  2333. else
  2334. tg3_pwrsrc_die_with_vmain(tp);
  2335. done:
  2336. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2337. }
  2338. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2339. {
  2340. bool need_vaux = false;
  2341. /* The GPIOs do something completely different on 57765. */
  2342. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2343. return;
  2344. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2345. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2346. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2347. tg3_frob_aux_power_5717(tp, include_wol ?
  2348. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2349. return;
  2350. }
  2351. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2352. struct net_device *dev_peer;
  2353. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2354. /* remove_one() may have been run on the peer. */
  2355. if (dev_peer) {
  2356. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2357. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2358. return;
  2359. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2360. tg3_flag(tp_peer, ENABLE_ASF))
  2361. need_vaux = true;
  2362. }
  2363. }
  2364. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2365. tg3_flag(tp, ENABLE_ASF))
  2366. need_vaux = true;
  2367. if (need_vaux)
  2368. tg3_pwrsrc_switch_to_vaux(tp);
  2369. else
  2370. tg3_pwrsrc_die_with_vmain(tp);
  2371. }
  2372. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2373. {
  2374. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2375. return 1;
  2376. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2377. if (speed != SPEED_10)
  2378. return 1;
  2379. } else if (speed == SPEED_10)
  2380. return 1;
  2381. return 0;
  2382. }
  2383. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2384. {
  2385. u32 val;
  2386. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2387. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2388. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2389. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2390. sg_dig_ctrl |=
  2391. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2392. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2393. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2394. }
  2395. return;
  2396. }
  2397. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2398. tg3_bmcr_reset(tp);
  2399. val = tr32(GRC_MISC_CFG);
  2400. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2401. udelay(40);
  2402. return;
  2403. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2404. u32 phytest;
  2405. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2406. u32 phy;
  2407. tg3_writephy(tp, MII_ADVERTISE, 0);
  2408. tg3_writephy(tp, MII_BMCR,
  2409. BMCR_ANENABLE | BMCR_ANRESTART);
  2410. tg3_writephy(tp, MII_TG3_FET_TEST,
  2411. phytest | MII_TG3_FET_SHADOW_EN);
  2412. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2413. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2414. tg3_writephy(tp,
  2415. MII_TG3_FET_SHDW_AUXMODE4,
  2416. phy);
  2417. }
  2418. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2419. }
  2420. return;
  2421. } else if (do_low_power) {
  2422. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2423. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2424. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2425. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2426. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2427. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2428. }
  2429. /* The PHY should not be powered down on some chips because
  2430. * of bugs.
  2431. */
  2432. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2433. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2434. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2435. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
  2436. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  2437. !tp->pci_fn))
  2438. return;
  2439. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2440. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2441. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2442. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2443. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2444. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2445. }
  2446. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2447. }
  2448. /* tp->lock is held. */
  2449. static int tg3_nvram_lock(struct tg3 *tp)
  2450. {
  2451. if (tg3_flag(tp, NVRAM)) {
  2452. int i;
  2453. if (tp->nvram_lock_cnt == 0) {
  2454. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2455. for (i = 0; i < 8000; i++) {
  2456. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2457. break;
  2458. udelay(20);
  2459. }
  2460. if (i == 8000) {
  2461. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2462. return -ENODEV;
  2463. }
  2464. }
  2465. tp->nvram_lock_cnt++;
  2466. }
  2467. return 0;
  2468. }
  2469. /* tp->lock is held. */
  2470. static void tg3_nvram_unlock(struct tg3 *tp)
  2471. {
  2472. if (tg3_flag(tp, NVRAM)) {
  2473. if (tp->nvram_lock_cnt > 0)
  2474. tp->nvram_lock_cnt--;
  2475. if (tp->nvram_lock_cnt == 0)
  2476. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2477. }
  2478. }
  2479. /* tp->lock is held. */
  2480. static void tg3_enable_nvram_access(struct tg3 *tp)
  2481. {
  2482. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2483. u32 nvaccess = tr32(NVRAM_ACCESS);
  2484. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2485. }
  2486. }
  2487. /* tp->lock is held. */
  2488. static void tg3_disable_nvram_access(struct tg3 *tp)
  2489. {
  2490. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2491. u32 nvaccess = tr32(NVRAM_ACCESS);
  2492. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2493. }
  2494. }
  2495. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2496. u32 offset, u32 *val)
  2497. {
  2498. u32 tmp;
  2499. int i;
  2500. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2501. return -EINVAL;
  2502. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2503. EEPROM_ADDR_DEVID_MASK |
  2504. EEPROM_ADDR_READ);
  2505. tw32(GRC_EEPROM_ADDR,
  2506. tmp |
  2507. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2508. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2509. EEPROM_ADDR_ADDR_MASK) |
  2510. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2511. for (i = 0; i < 1000; i++) {
  2512. tmp = tr32(GRC_EEPROM_ADDR);
  2513. if (tmp & EEPROM_ADDR_COMPLETE)
  2514. break;
  2515. msleep(1);
  2516. }
  2517. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2518. return -EBUSY;
  2519. tmp = tr32(GRC_EEPROM_DATA);
  2520. /*
  2521. * The data will always be opposite the native endian
  2522. * format. Perform a blind byteswap to compensate.
  2523. */
  2524. *val = swab32(tmp);
  2525. return 0;
  2526. }
  2527. #define NVRAM_CMD_TIMEOUT 10000
  2528. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2529. {
  2530. int i;
  2531. tw32(NVRAM_CMD, nvram_cmd);
  2532. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2533. udelay(10);
  2534. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2535. udelay(10);
  2536. break;
  2537. }
  2538. }
  2539. if (i == NVRAM_CMD_TIMEOUT)
  2540. return -EBUSY;
  2541. return 0;
  2542. }
  2543. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2544. {
  2545. if (tg3_flag(tp, NVRAM) &&
  2546. tg3_flag(tp, NVRAM_BUFFERED) &&
  2547. tg3_flag(tp, FLASH) &&
  2548. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2549. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2550. addr = ((addr / tp->nvram_pagesize) <<
  2551. ATMEL_AT45DB0X1B_PAGE_POS) +
  2552. (addr % tp->nvram_pagesize);
  2553. return addr;
  2554. }
  2555. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2556. {
  2557. if (tg3_flag(tp, NVRAM) &&
  2558. tg3_flag(tp, NVRAM_BUFFERED) &&
  2559. tg3_flag(tp, FLASH) &&
  2560. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2561. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2562. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2563. tp->nvram_pagesize) +
  2564. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2565. return addr;
  2566. }
  2567. /* NOTE: Data read in from NVRAM is byteswapped according to
  2568. * the byteswapping settings for all other register accesses.
  2569. * tg3 devices are BE devices, so on a BE machine, the data
  2570. * returned will be exactly as it is seen in NVRAM. On a LE
  2571. * machine, the 32-bit value will be byteswapped.
  2572. */
  2573. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2574. {
  2575. int ret;
  2576. if (!tg3_flag(tp, NVRAM))
  2577. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2578. offset = tg3_nvram_phys_addr(tp, offset);
  2579. if (offset > NVRAM_ADDR_MSK)
  2580. return -EINVAL;
  2581. ret = tg3_nvram_lock(tp);
  2582. if (ret)
  2583. return ret;
  2584. tg3_enable_nvram_access(tp);
  2585. tw32(NVRAM_ADDR, offset);
  2586. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2587. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2588. if (ret == 0)
  2589. *val = tr32(NVRAM_RDDATA);
  2590. tg3_disable_nvram_access(tp);
  2591. tg3_nvram_unlock(tp);
  2592. return ret;
  2593. }
  2594. /* Ensures NVRAM data is in bytestream format. */
  2595. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2596. {
  2597. u32 v;
  2598. int res = tg3_nvram_read(tp, offset, &v);
  2599. if (!res)
  2600. *val = cpu_to_be32(v);
  2601. return res;
  2602. }
  2603. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2604. u32 offset, u32 len, u8 *buf)
  2605. {
  2606. int i, j, rc = 0;
  2607. u32 val;
  2608. for (i = 0; i < len; i += 4) {
  2609. u32 addr;
  2610. __be32 data;
  2611. addr = offset + i;
  2612. memcpy(&data, buf + i, 4);
  2613. /*
  2614. * The SEEPROM interface expects the data to always be opposite
  2615. * the native endian format. We accomplish this by reversing
  2616. * all the operations that would have been performed on the
  2617. * data from a call to tg3_nvram_read_be32().
  2618. */
  2619. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2620. val = tr32(GRC_EEPROM_ADDR);
  2621. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2622. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2623. EEPROM_ADDR_READ);
  2624. tw32(GRC_EEPROM_ADDR, val |
  2625. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2626. (addr & EEPROM_ADDR_ADDR_MASK) |
  2627. EEPROM_ADDR_START |
  2628. EEPROM_ADDR_WRITE);
  2629. for (j = 0; j < 1000; j++) {
  2630. val = tr32(GRC_EEPROM_ADDR);
  2631. if (val & EEPROM_ADDR_COMPLETE)
  2632. break;
  2633. msleep(1);
  2634. }
  2635. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2636. rc = -EBUSY;
  2637. break;
  2638. }
  2639. }
  2640. return rc;
  2641. }
  2642. /* offset and length are dword aligned */
  2643. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2644. u8 *buf)
  2645. {
  2646. int ret = 0;
  2647. u32 pagesize = tp->nvram_pagesize;
  2648. u32 pagemask = pagesize - 1;
  2649. u32 nvram_cmd;
  2650. u8 *tmp;
  2651. tmp = kmalloc(pagesize, GFP_KERNEL);
  2652. if (tmp == NULL)
  2653. return -ENOMEM;
  2654. while (len) {
  2655. int j;
  2656. u32 phy_addr, page_off, size;
  2657. phy_addr = offset & ~pagemask;
  2658. for (j = 0; j < pagesize; j += 4) {
  2659. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2660. (__be32 *) (tmp + j));
  2661. if (ret)
  2662. break;
  2663. }
  2664. if (ret)
  2665. break;
  2666. page_off = offset & pagemask;
  2667. size = pagesize;
  2668. if (len < size)
  2669. size = len;
  2670. len -= size;
  2671. memcpy(tmp + page_off, buf, size);
  2672. offset = offset + (pagesize - page_off);
  2673. tg3_enable_nvram_access(tp);
  2674. /*
  2675. * Before we can erase the flash page, we need
  2676. * to issue a special "write enable" command.
  2677. */
  2678. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2679. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2680. break;
  2681. /* Erase the target page */
  2682. tw32(NVRAM_ADDR, phy_addr);
  2683. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2684. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2685. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2686. break;
  2687. /* Issue another write enable to start the write. */
  2688. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2689. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2690. break;
  2691. for (j = 0; j < pagesize; j += 4) {
  2692. __be32 data;
  2693. data = *((__be32 *) (tmp + j));
  2694. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2695. tw32(NVRAM_ADDR, phy_addr + j);
  2696. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2697. NVRAM_CMD_WR;
  2698. if (j == 0)
  2699. nvram_cmd |= NVRAM_CMD_FIRST;
  2700. else if (j == (pagesize - 4))
  2701. nvram_cmd |= NVRAM_CMD_LAST;
  2702. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2703. if (ret)
  2704. break;
  2705. }
  2706. if (ret)
  2707. break;
  2708. }
  2709. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2710. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2711. kfree(tmp);
  2712. return ret;
  2713. }
  2714. /* offset and length are dword aligned */
  2715. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2716. u8 *buf)
  2717. {
  2718. int i, ret = 0;
  2719. for (i = 0; i < len; i += 4, offset += 4) {
  2720. u32 page_off, phy_addr, nvram_cmd;
  2721. __be32 data;
  2722. memcpy(&data, buf + i, 4);
  2723. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2724. page_off = offset % tp->nvram_pagesize;
  2725. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2726. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2727. if (page_off == 0 || i == 0)
  2728. nvram_cmd |= NVRAM_CMD_FIRST;
  2729. if (page_off == (tp->nvram_pagesize - 4))
  2730. nvram_cmd |= NVRAM_CMD_LAST;
  2731. if (i == (len - 4))
  2732. nvram_cmd |= NVRAM_CMD_LAST;
  2733. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2734. !tg3_flag(tp, FLASH) ||
  2735. !tg3_flag(tp, 57765_PLUS))
  2736. tw32(NVRAM_ADDR, phy_addr);
  2737. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  2738. !tg3_flag(tp, 5755_PLUS) &&
  2739. (tp->nvram_jedecnum == JEDEC_ST) &&
  2740. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2741. u32 cmd;
  2742. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2743. ret = tg3_nvram_exec_cmd(tp, cmd);
  2744. if (ret)
  2745. break;
  2746. }
  2747. if (!tg3_flag(tp, FLASH)) {
  2748. /* We always do complete word writes to eeprom. */
  2749. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2750. }
  2751. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2752. if (ret)
  2753. break;
  2754. }
  2755. return ret;
  2756. }
  2757. /* offset and length are dword aligned */
  2758. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2759. {
  2760. int ret;
  2761. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2762. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2763. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2764. udelay(40);
  2765. }
  2766. if (!tg3_flag(tp, NVRAM)) {
  2767. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2768. } else {
  2769. u32 grc_mode;
  2770. ret = tg3_nvram_lock(tp);
  2771. if (ret)
  2772. return ret;
  2773. tg3_enable_nvram_access(tp);
  2774. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2775. tw32(NVRAM_WRITE1, 0x406);
  2776. grc_mode = tr32(GRC_MODE);
  2777. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2778. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2779. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2780. buf);
  2781. } else {
  2782. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2783. buf);
  2784. }
  2785. grc_mode = tr32(GRC_MODE);
  2786. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2787. tg3_disable_nvram_access(tp);
  2788. tg3_nvram_unlock(tp);
  2789. }
  2790. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2791. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2792. udelay(40);
  2793. }
  2794. return ret;
  2795. }
  2796. #define RX_CPU_SCRATCH_BASE 0x30000
  2797. #define RX_CPU_SCRATCH_SIZE 0x04000
  2798. #define TX_CPU_SCRATCH_BASE 0x34000
  2799. #define TX_CPU_SCRATCH_SIZE 0x04000
  2800. /* tp->lock is held. */
  2801. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2802. {
  2803. int i;
  2804. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2805. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2806. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2807. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2808. return 0;
  2809. }
  2810. if (offset == RX_CPU_BASE) {
  2811. for (i = 0; i < 10000; i++) {
  2812. tw32(offset + CPU_STATE, 0xffffffff);
  2813. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2814. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2815. break;
  2816. }
  2817. tw32(offset + CPU_STATE, 0xffffffff);
  2818. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2819. udelay(10);
  2820. } else {
  2821. for (i = 0; i < 10000; i++) {
  2822. tw32(offset + CPU_STATE, 0xffffffff);
  2823. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2824. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2825. break;
  2826. }
  2827. }
  2828. if (i >= 10000) {
  2829. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2830. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2831. return -ENODEV;
  2832. }
  2833. /* Clear firmware's nvram arbitration. */
  2834. if (tg3_flag(tp, NVRAM))
  2835. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2836. return 0;
  2837. }
  2838. struct fw_info {
  2839. unsigned int fw_base;
  2840. unsigned int fw_len;
  2841. const __be32 *fw_data;
  2842. };
  2843. /* tp->lock is held. */
  2844. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2845. u32 cpu_scratch_base, int cpu_scratch_size,
  2846. struct fw_info *info)
  2847. {
  2848. int err, lock_err, i;
  2849. void (*write_op)(struct tg3 *, u32, u32);
  2850. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2851. netdev_err(tp->dev,
  2852. "%s: Trying to load TX cpu firmware which is 5705\n",
  2853. __func__);
  2854. return -EINVAL;
  2855. }
  2856. if (tg3_flag(tp, 5705_PLUS))
  2857. write_op = tg3_write_mem;
  2858. else
  2859. write_op = tg3_write_indirect_reg32;
  2860. /* It is possible that bootcode is still loading at this point.
  2861. * Get the nvram lock first before halting the cpu.
  2862. */
  2863. lock_err = tg3_nvram_lock(tp);
  2864. err = tg3_halt_cpu(tp, cpu_base);
  2865. if (!lock_err)
  2866. tg3_nvram_unlock(tp);
  2867. if (err)
  2868. goto out;
  2869. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2870. write_op(tp, cpu_scratch_base + i, 0);
  2871. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2872. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2873. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2874. write_op(tp, (cpu_scratch_base +
  2875. (info->fw_base & 0xffff) +
  2876. (i * sizeof(u32))),
  2877. be32_to_cpu(info->fw_data[i]));
  2878. err = 0;
  2879. out:
  2880. return err;
  2881. }
  2882. /* tp->lock is held. */
  2883. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2884. {
  2885. struct fw_info info;
  2886. const __be32 *fw_data;
  2887. int err, i;
  2888. fw_data = (void *)tp->fw->data;
  2889. /* Firmware blob starts with version numbers, followed by
  2890. start address and length. We are setting complete length.
  2891. length = end_address_of_bss - start_address_of_text.
  2892. Remainder is the blob to be loaded contiguously
  2893. from start address. */
  2894. info.fw_base = be32_to_cpu(fw_data[1]);
  2895. info.fw_len = tp->fw->size - 12;
  2896. info.fw_data = &fw_data[3];
  2897. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2898. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2899. &info);
  2900. if (err)
  2901. return err;
  2902. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2903. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2904. &info);
  2905. if (err)
  2906. return err;
  2907. /* Now startup only the RX cpu. */
  2908. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2909. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2910. for (i = 0; i < 5; i++) {
  2911. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2912. break;
  2913. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2914. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2915. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2916. udelay(1000);
  2917. }
  2918. if (i >= 5) {
  2919. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2920. "should be %08x\n", __func__,
  2921. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2922. return -ENODEV;
  2923. }
  2924. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2925. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2926. return 0;
  2927. }
  2928. /* tp->lock is held. */
  2929. static int tg3_load_tso_firmware(struct tg3 *tp)
  2930. {
  2931. struct fw_info info;
  2932. const __be32 *fw_data;
  2933. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2934. int err, i;
  2935. if (tg3_flag(tp, HW_TSO_1) ||
  2936. tg3_flag(tp, HW_TSO_2) ||
  2937. tg3_flag(tp, HW_TSO_3))
  2938. return 0;
  2939. fw_data = (void *)tp->fw->data;
  2940. /* Firmware blob starts with version numbers, followed by
  2941. start address and length. We are setting complete length.
  2942. length = end_address_of_bss - start_address_of_text.
  2943. Remainder is the blob to be loaded contiguously
  2944. from start address. */
  2945. info.fw_base = be32_to_cpu(fw_data[1]);
  2946. cpu_scratch_size = tp->fw_len;
  2947. info.fw_len = tp->fw->size - 12;
  2948. info.fw_data = &fw_data[3];
  2949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2950. cpu_base = RX_CPU_BASE;
  2951. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2952. } else {
  2953. cpu_base = TX_CPU_BASE;
  2954. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2955. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2956. }
  2957. err = tg3_load_firmware_cpu(tp, cpu_base,
  2958. cpu_scratch_base, cpu_scratch_size,
  2959. &info);
  2960. if (err)
  2961. return err;
  2962. /* Now startup the cpu. */
  2963. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2964. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2965. for (i = 0; i < 5; i++) {
  2966. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2967. break;
  2968. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2969. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2970. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2971. udelay(1000);
  2972. }
  2973. if (i >= 5) {
  2974. netdev_err(tp->dev,
  2975. "%s fails to set CPU PC, is %08x should be %08x\n",
  2976. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2977. return -ENODEV;
  2978. }
  2979. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2980. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2981. return 0;
  2982. }
  2983. /* tp->lock is held. */
  2984. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2985. {
  2986. u32 addr_high, addr_low;
  2987. int i;
  2988. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2989. tp->dev->dev_addr[1]);
  2990. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2991. (tp->dev->dev_addr[3] << 16) |
  2992. (tp->dev->dev_addr[4] << 8) |
  2993. (tp->dev->dev_addr[5] << 0));
  2994. for (i = 0; i < 4; i++) {
  2995. if (i == 1 && skip_mac_1)
  2996. continue;
  2997. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2998. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2999. }
  3000. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3001. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  3002. for (i = 0; i < 12; i++) {
  3003. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  3004. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  3005. }
  3006. }
  3007. addr_high = (tp->dev->dev_addr[0] +
  3008. tp->dev->dev_addr[1] +
  3009. tp->dev->dev_addr[2] +
  3010. tp->dev->dev_addr[3] +
  3011. tp->dev->dev_addr[4] +
  3012. tp->dev->dev_addr[5]) &
  3013. TX_BACKOFF_SEED_MASK;
  3014. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3015. }
  3016. static void tg3_enable_register_access(struct tg3 *tp)
  3017. {
  3018. /*
  3019. * Make sure register accesses (indirect or otherwise) will function
  3020. * correctly.
  3021. */
  3022. pci_write_config_dword(tp->pdev,
  3023. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3024. }
  3025. static int tg3_power_up(struct tg3 *tp)
  3026. {
  3027. int err;
  3028. tg3_enable_register_access(tp);
  3029. err = pci_set_power_state(tp->pdev, PCI_D0);
  3030. if (!err) {
  3031. /* Switch out of Vaux if it is a NIC */
  3032. tg3_pwrsrc_switch_to_vmain(tp);
  3033. } else {
  3034. netdev_err(tp->dev, "Transition to D0 failed\n");
  3035. }
  3036. return err;
  3037. }
  3038. static int tg3_setup_phy(struct tg3 *, int);
  3039. static int tg3_power_down_prepare(struct tg3 *tp)
  3040. {
  3041. u32 misc_host_ctrl;
  3042. bool device_should_wake, do_low_power;
  3043. tg3_enable_register_access(tp);
  3044. /* Restore the CLKREQ setting. */
  3045. if (tg3_flag(tp, CLKREQ_BUG))
  3046. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3047. PCI_EXP_LNKCTL_CLKREQ_EN);
  3048. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3049. tw32(TG3PCI_MISC_HOST_CTRL,
  3050. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3051. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3052. tg3_flag(tp, WOL_ENABLE);
  3053. if (tg3_flag(tp, USE_PHYLIB)) {
  3054. do_low_power = false;
  3055. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3056. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3057. struct phy_device *phydev;
  3058. u32 phyid, advertising;
  3059. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3060. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3061. tp->link_config.speed = phydev->speed;
  3062. tp->link_config.duplex = phydev->duplex;
  3063. tp->link_config.autoneg = phydev->autoneg;
  3064. tp->link_config.advertising = phydev->advertising;
  3065. advertising = ADVERTISED_TP |
  3066. ADVERTISED_Pause |
  3067. ADVERTISED_Autoneg |
  3068. ADVERTISED_10baseT_Half;
  3069. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3070. if (tg3_flag(tp, WOL_SPEED_100MB))
  3071. advertising |=
  3072. ADVERTISED_100baseT_Half |
  3073. ADVERTISED_100baseT_Full |
  3074. ADVERTISED_10baseT_Full;
  3075. else
  3076. advertising |= ADVERTISED_10baseT_Full;
  3077. }
  3078. phydev->advertising = advertising;
  3079. phy_start_aneg(phydev);
  3080. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3081. if (phyid != PHY_ID_BCMAC131) {
  3082. phyid &= PHY_BCM_OUI_MASK;
  3083. if (phyid == PHY_BCM_OUI_1 ||
  3084. phyid == PHY_BCM_OUI_2 ||
  3085. phyid == PHY_BCM_OUI_3)
  3086. do_low_power = true;
  3087. }
  3088. }
  3089. } else {
  3090. do_low_power = true;
  3091. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3092. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3093. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3094. tg3_setup_phy(tp, 0);
  3095. }
  3096. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3097. u32 val;
  3098. val = tr32(GRC_VCPU_EXT_CTRL);
  3099. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3100. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3101. int i;
  3102. u32 val;
  3103. for (i = 0; i < 200; i++) {
  3104. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3105. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3106. break;
  3107. msleep(1);
  3108. }
  3109. }
  3110. if (tg3_flag(tp, WOL_CAP))
  3111. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3112. WOL_DRV_STATE_SHUTDOWN |
  3113. WOL_DRV_WOL |
  3114. WOL_SET_MAGIC_PKT);
  3115. if (device_should_wake) {
  3116. u32 mac_mode;
  3117. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3118. if (do_low_power &&
  3119. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3120. tg3_phy_auxctl_write(tp,
  3121. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3122. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3123. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3124. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3125. udelay(40);
  3126. }
  3127. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3128. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3129. else
  3130. mac_mode = MAC_MODE_PORT_MODE_MII;
  3131. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3132. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3133. ASIC_REV_5700) {
  3134. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3135. SPEED_100 : SPEED_10;
  3136. if (tg3_5700_link_polarity(tp, speed))
  3137. mac_mode |= MAC_MODE_LINK_POLARITY;
  3138. else
  3139. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3140. }
  3141. } else {
  3142. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3143. }
  3144. if (!tg3_flag(tp, 5750_PLUS))
  3145. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3146. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3147. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3148. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3149. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3150. if (tg3_flag(tp, ENABLE_APE))
  3151. mac_mode |= MAC_MODE_APE_TX_EN |
  3152. MAC_MODE_APE_RX_EN |
  3153. MAC_MODE_TDE_ENABLE;
  3154. tw32_f(MAC_MODE, mac_mode);
  3155. udelay(100);
  3156. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3157. udelay(10);
  3158. }
  3159. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3160. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3161. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  3162. u32 base_val;
  3163. base_val = tp->pci_clock_ctrl;
  3164. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3165. CLOCK_CTRL_TXCLK_DISABLE);
  3166. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3167. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3168. } else if (tg3_flag(tp, 5780_CLASS) ||
  3169. tg3_flag(tp, CPMU_PRESENT) ||
  3170. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3171. /* do nothing */
  3172. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3173. u32 newbits1, newbits2;
  3174. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3175. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3176. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3177. CLOCK_CTRL_TXCLK_DISABLE |
  3178. CLOCK_CTRL_ALTCLK);
  3179. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3180. } else if (tg3_flag(tp, 5705_PLUS)) {
  3181. newbits1 = CLOCK_CTRL_625_CORE;
  3182. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3183. } else {
  3184. newbits1 = CLOCK_CTRL_ALTCLK;
  3185. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3186. }
  3187. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3188. 40);
  3189. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3190. 40);
  3191. if (!tg3_flag(tp, 5705_PLUS)) {
  3192. u32 newbits3;
  3193. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3194. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3195. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3196. CLOCK_CTRL_TXCLK_DISABLE |
  3197. CLOCK_CTRL_44MHZ_CORE);
  3198. } else {
  3199. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3200. }
  3201. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3202. tp->pci_clock_ctrl | newbits3, 40);
  3203. }
  3204. }
  3205. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3206. tg3_power_down_phy(tp, do_low_power);
  3207. tg3_frob_aux_power(tp, true);
  3208. /* Workaround for unstable PLL clock */
  3209. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  3210. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  3211. u32 val = tr32(0x7d00);
  3212. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3213. tw32(0x7d00, val);
  3214. if (!tg3_flag(tp, ENABLE_ASF)) {
  3215. int err;
  3216. err = tg3_nvram_lock(tp);
  3217. tg3_halt_cpu(tp, RX_CPU_BASE);
  3218. if (!err)
  3219. tg3_nvram_unlock(tp);
  3220. }
  3221. }
  3222. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3223. return 0;
  3224. }
  3225. static void tg3_power_down(struct tg3 *tp)
  3226. {
  3227. tg3_power_down_prepare(tp);
  3228. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3229. pci_set_power_state(tp->pdev, PCI_D3hot);
  3230. }
  3231. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3232. {
  3233. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3234. case MII_TG3_AUX_STAT_10HALF:
  3235. *speed = SPEED_10;
  3236. *duplex = DUPLEX_HALF;
  3237. break;
  3238. case MII_TG3_AUX_STAT_10FULL:
  3239. *speed = SPEED_10;
  3240. *duplex = DUPLEX_FULL;
  3241. break;
  3242. case MII_TG3_AUX_STAT_100HALF:
  3243. *speed = SPEED_100;
  3244. *duplex = DUPLEX_HALF;
  3245. break;
  3246. case MII_TG3_AUX_STAT_100FULL:
  3247. *speed = SPEED_100;
  3248. *duplex = DUPLEX_FULL;
  3249. break;
  3250. case MII_TG3_AUX_STAT_1000HALF:
  3251. *speed = SPEED_1000;
  3252. *duplex = DUPLEX_HALF;
  3253. break;
  3254. case MII_TG3_AUX_STAT_1000FULL:
  3255. *speed = SPEED_1000;
  3256. *duplex = DUPLEX_FULL;
  3257. break;
  3258. default:
  3259. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3260. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3261. SPEED_10;
  3262. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3263. DUPLEX_HALF;
  3264. break;
  3265. }
  3266. *speed = SPEED_UNKNOWN;
  3267. *duplex = DUPLEX_UNKNOWN;
  3268. break;
  3269. }
  3270. }
  3271. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3272. {
  3273. int err = 0;
  3274. u32 val, new_adv;
  3275. new_adv = ADVERTISE_CSMA;
  3276. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3277. new_adv |= mii_advertise_flowctrl(flowctrl);
  3278. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3279. if (err)
  3280. goto done;
  3281. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3282. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3283. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3284. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  3285. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3286. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3287. if (err)
  3288. goto done;
  3289. }
  3290. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3291. goto done;
  3292. tw32(TG3_CPMU_EEE_MODE,
  3293. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3294. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  3295. if (!err) {
  3296. u32 err2;
  3297. val = 0;
  3298. /* Advertise 100-BaseTX EEE ability */
  3299. if (advertise & ADVERTISED_100baseT_Full)
  3300. val |= MDIO_AN_EEE_ADV_100TX;
  3301. /* Advertise 1000-BaseT EEE ability */
  3302. if (advertise & ADVERTISED_1000baseT_Full)
  3303. val |= MDIO_AN_EEE_ADV_1000T;
  3304. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3305. if (err)
  3306. val = 0;
  3307. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3308. case ASIC_REV_5717:
  3309. case ASIC_REV_57765:
  3310. case ASIC_REV_57766:
  3311. case ASIC_REV_5719:
  3312. /* If we advertised any eee advertisements above... */
  3313. if (val)
  3314. val = MII_TG3_DSP_TAP26_ALNOKO |
  3315. MII_TG3_DSP_TAP26_RMRXSTO |
  3316. MII_TG3_DSP_TAP26_OPCSINPT;
  3317. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3318. /* Fall through */
  3319. case ASIC_REV_5720:
  3320. case ASIC_REV_5762:
  3321. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3322. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3323. MII_TG3_DSP_CH34TP2_HIBW01);
  3324. }
  3325. err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
  3326. if (!err)
  3327. err = err2;
  3328. }
  3329. done:
  3330. return err;
  3331. }
  3332. static void tg3_phy_copper_begin(struct tg3 *tp)
  3333. {
  3334. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3335. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3336. u32 adv, fc;
  3337. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3338. adv = ADVERTISED_10baseT_Half |
  3339. ADVERTISED_10baseT_Full;
  3340. if (tg3_flag(tp, WOL_SPEED_100MB))
  3341. adv |= ADVERTISED_100baseT_Half |
  3342. ADVERTISED_100baseT_Full;
  3343. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3344. } else {
  3345. adv = tp->link_config.advertising;
  3346. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3347. adv &= ~(ADVERTISED_1000baseT_Half |
  3348. ADVERTISED_1000baseT_Full);
  3349. fc = tp->link_config.flowctrl;
  3350. }
  3351. tg3_phy_autoneg_cfg(tp, adv, fc);
  3352. tg3_writephy(tp, MII_BMCR,
  3353. BMCR_ANENABLE | BMCR_ANRESTART);
  3354. } else {
  3355. int i;
  3356. u32 bmcr, orig_bmcr;
  3357. tp->link_config.active_speed = tp->link_config.speed;
  3358. tp->link_config.active_duplex = tp->link_config.duplex;
  3359. bmcr = 0;
  3360. switch (tp->link_config.speed) {
  3361. default:
  3362. case SPEED_10:
  3363. break;
  3364. case SPEED_100:
  3365. bmcr |= BMCR_SPEED100;
  3366. break;
  3367. case SPEED_1000:
  3368. bmcr |= BMCR_SPEED1000;
  3369. break;
  3370. }
  3371. if (tp->link_config.duplex == DUPLEX_FULL)
  3372. bmcr |= BMCR_FULLDPLX;
  3373. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3374. (bmcr != orig_bmcr)) {
  3375. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3376. for (i = 0; i < 1500; i++) {
  3377. u32 tmp;
  3378. udelay(10);
  3379. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3380. tg3_readphy(tp, MII_BMSR, &tmp))
  3381. continue;
  3382. if (!(tmp & BMSR_LSTATUS)) {
  3383. udelay(40);
  3384. break;
  3385. }
  3386. }
  3387. tg3_writephy(tp, MII_BMCR, bmcr);
  3388. udelay(40);
  3389. }
  3390. }
  3391. }
  3392. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3393. {
  3394. int err;
  3395. /* Turn off tap power management. */
  3396. /* Set Extended packet length bit */
  3397. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3398. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3399. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3400. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3401. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3402. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3403. udelay(40);
  3404. return err;
  3405. }
  3406. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3407. {
  3408. u32 advmsk, tgtadv, advertising;
  3409. advertising = tp->link_config.advertising;
  3410. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3411. advmsk = ADVERTISE_ALL;
  3412. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3413. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3414. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3415. }
  3416. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3417. return false;
  3418. if ((*lcladv & advmsk) != tgtadv)
  3419. return false;
  3420. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3421. u32 tg3_ctrl;
  3422. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3423. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3424. return false;
  3425. if (tgtadv &&
  3426. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3427. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
  3428. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3429. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3430. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3431. } else {
  3432. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3433. }
  3434. if (tg3_ctrl != tgtadv)
  3435. return false;
  3436. }
  3437. return true;
  3438. }
  3439. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3440. {
  3441. u32 lpeth = 0;
  3442. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3443. u32 val;
  3444. if (tg3_readphy(tp, MII_STAT1000, &val))
  3445. return false;
  3446. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3447. }
  3448. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3449. return false;
  3450. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3451. tp->link_config.rmt_adv = lpeth;
  3452. return true;
  3453. }
  3454. static bool tg3_test_and_report_link_chg(struct tg3 *tp, int curr_link_up)
  3455. {
  3456. if (curr_link_up != tp->link_up) {
  3457. if (curr_link_up) {
  3458. tg3_carrier_on(tp);
  3459. } else {
  3460. tg3_carrier_off(tp);
  3461. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3462. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3463. }
  3464. tg3_link_report(tp);
  3465. return true;
  3466. }
  3467. return false;
  3468. }
  3469. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3470. {
  3471. int current_link_up;
  3472. u32 bmsr, val;
  3473. u32 lcl_adv, rmt_adv;
  3474. u16 current_speed;
  3475. u8 current_duplex;
  3476. int i, err;
  3477. tw32(MAC_EVENT, 0);
  3478. tw32_f(MAC_STATUS,
  3479. (MAC_STATUS_SYNC_CHANGED |
  3480. MAC_STATUS_CFG_CHANGED |
  3481. MAC_STATUS_MI_COMPLETION |
  3482. MAC_STATUS_LNKSTATE_CHANGED));
  3483. udelay(40);
  3484. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3485. tw32_f(MAC_MI_MODE,
  3486. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3487. udelay(80);
  3488. }
  3489. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3490. /* Some third-party PHYs need to be reset on link going
  3491. * down.
  3492. */
  3493. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3494. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3495. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3496. tp->link_up) {
  3497. tg3_readphy(tp, MII_BMSR, &bmsr);
  3498. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3499. !(bmsr & BMSR_LSTATUS))
  3500. force_reset = 1;
  3501. }
  3502. if (force_reset)
  3503. tg3_phy_reset(tp);
  3504. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3505. tg3_readphy(tp, MII_BMSR, &bmsr);
  3506. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3507. !tg3_flag(tp, INIT_COMPLETE))
  3508. bmsr = 0;
  3509. if (!(bmsr & BMSR_LSTATUS)) {
  3510. err = tg3_init_5401phy_dsp(tp);
  3511. if (err)
  3512. return err;
  3513. tg3_readphy(tp, MII_BMSR, &bmsr);
  3514. for (i = 0; i < 1000; i++) {
  3515. udelay(10);
  3516. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3517. (bmsr & BMSR_LSTATUS)) {
  3518. udelay(40);
  3519. break;
  3520. }
  3521. }
  3522. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3523. TG3_PHY_REV_BCM5401_B0 &&
  3524. !(bmsr & BMSR_LSTATUS) &&
  3525. tp->link_config.active_speed == SPEED_1000) {
  3526. err = tg3_phy_reset(tp);
  3527. if (!err)
  3528. err = tg3_init_5401phy_dsp(tp);
  3529. if (err)
  3530. return err;
  3531. }
  3532. }
  3533. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3534. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3535. /* 5701 {A0,B0} CRC bug workaround */
  3536. tg3_writephy(tp, 0x15, 0x0a75);
  3537. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3538. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3539. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3540. }
  3541. /* Clear pending interrupts... */
  3542. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3543. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3544. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3545. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3546. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3547. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3548. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3549. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3550. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3551. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3552. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3553. else
  3554. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3555. }
  3556. current_link_up = 0;
  3557. current_speed = SPEED_UNKNOWN;
  3558. current_duplex = DUPLEX_UNKNOWN;
  3559. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3560. tp->link_config.rmt_adv = 0;
  3561. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3562. err = tg3_phy_auxctl_read(tp,
  3563. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3564. &val);
  3565. if (!err && !(val & (1 << 10))) {
  3566. tg3_phy_auxctl_write(tp,
  3567. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3568. val | (1 << 10));
  3569. goto relink;
  3570. }
  3571. }
  3572. bmsr = 0;
  3573. for (i = 0; i < 100; i++) {
  3574. tg3_readphy(tp, MII_BMSR, &bmsr);
  3575. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3576. (bmsr & BMSR_LSTATUS))
  3577. break;
  3578. udelay(40);
  3579. }
  3580. if (bmsr & BMSR_LSTATUS) {
  3581. u32 aux_stat, bmcr;
  3582. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3583. for (i = 0; i < 2000; i++) {
  3584. udelay(10);
  3585. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3586. aux_stat)
  3587. break;
  3588. }
  3589. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3590. &current_speed,
  3591. &current_duplex);
  3592. bmcr = 0;
  3593. for (i = 0; i < 200; i++) {
  3594. tg3_readphy(tp, MII_BMCR, &bmcr);
  3595. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3596. continue;
  3597. if (bmcr && bmcr != 0x7fff)
  3598. break;
  3599. udelay(10);
  3600. }
  3601. lcl_adv = 0;
  3602. rmt_adv = 0;
  3603. tp->link_config.active_speed = current_speed;
  3604. tp->link_config.active_duplex = current_duplex;
  3605. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3606. if ((bmcr & BMCR_ANENABLE) &&
  3607. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3608. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3609. current_link_up = 1;
  3610. } else {
  3611. if (!(bmcr & BMCR_ANENABLE) &&
  3612. tp->link_config.speed == current_speed &&
  3613. tp->link_config.duplex == current_duplex &&
  3614. tp->link_config.flowctrl ==
  3615. tp->link_config.active_flowctrl) {
  3616. current_link_up = 1;
  3617. }
  3618. }
  3619. if (current_link_up == 1 &&
  3620. tp->link_config.active_duplex == DUPLEX_FULL) {
  3621. u32 reg, bit;
  3622. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3623. reg = MII_TG3_FET_GEN_STAT;
  3624. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3625. } else {
  3626. reg = MII_TG3_EXT_STAT;
  3627. bit = MII_TG3_EXT_STAT_MDIX;
  3628. }
  3629. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3630. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3631. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3632. }
  3633. }
  3634. relink:
  3635. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3636. tg3_phy_copper_begin(tp);
  3637. tg3_readphy(tp, MII_BMSR, &bmsr);
  3638. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3639. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3640. current_link_up = 1;
  3641. }
  3642. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3643. if (current_link_up == 1) {
  3644. if (tp->link_config.active_speed == SPEED_100 ||
  3645. tp->link_config.active_speed == SPEED_10)
  3646. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3647. else
  3648. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3649. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3650. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3651. else
  3652. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3653. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3654. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3655. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3656. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3657. if (current_link_up == 1 &&
  3658. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3659. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3660. else
  3661. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3662. }
  3663. /* ??? Without this setting Netgear GA302T PHY does not
  3664. * ??? send/receive packets...
  3665. */
  3666. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3667. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3668. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3669. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3670. udelay(80);
  3671. }
  3672. tw32_f(MAC_MODE, tp->mac_mode);
  3673. udelay(40);
  3674. tg3_phy_eee_adjust(tp, current_link_up);
  3675. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3676. /* Polled via timer. */
  3677. tw32_f(MAC_EVENT, 0);
  3678. } else {
  3679. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3680. }
  3681. udelay(40);
  3682. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3683. current_link_up == 1 &&
  3684. tp->link_config.active_speed == SPEED_1000 &&
  3685. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3686. udelay(120);
  3687. tw32_f(MAC_STATUS,
  3688. (MAC_STATUS_SYNC_CHANGED |
  3689. MAC_STATUS_CFG_CHANGED));
  3690. udelay(40);
  3691. tg3_write_mem(tp,
  3692. NIC_SRAM_FIRMWARE_MBOX,
  3693. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3694. }
  3695. /* Prevent send BD corruption. */
  3696. if (tg3_flag(tp, CLKREQ_BUG)) {
  3697. if (tp->link_config.active_speed == SPEED_100 ||
  3698. tp->link_config.active_speed == SPEED_10)
  3699. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  3700. PCI_EXP_LNKCTL_CLKREQ_EN);
  3701. else
  3702. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3703. PCI_EXP_LNKCTL_CLKREQ_EN);
  3704. }
  3705. tg3_test_and_report_link_chg(tp, current_link_up);
  3706. return 0;
  3707. }
  3708. struct tg3_fiber_aneginfo {
  3709. int state;
  3710. #define ANEG_STATE_UNKNOWN 0
  3711. #define ANEG_STATE_AN_ENABLE 1
  3712. #define ANEG_STATE_RESTART_INIT 2
  3713. #define ANEG_STATE_RESTART 3
  3714. #define ANEG_STATE_DISABLE_LINK_OK 4
  3715. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3716. #define ANEG_STATE_ABILITY_DETECT 6
  3717. #define ANEG_STATE_ACK_DETECT_INIT 7
  3718. #define ANEG_STATE_ACK_DETECT 8
  3719. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3720. #define ANEG_STATE_COMPLETE_ACK 10
  3721. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3722. #define ANEG_STATE_IDLE_DETECT 12
  3723. #define ANEG_STATE_LINK_OK 13
  3724. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3725. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3726. u32 flags;
  3727. #define MR_AN_ENABLE 0x00000001
  3728. #define MR_RESTART_AN 0x00000002
  3729. #define MR_AN_COMPLETE 0x00000004
  3730. #define MR_PAGE_RX 0x00000008
  3731. #define MR_NP_LOADED 0x00000010
  3732. #define MR_TOGGLE_TX 0x00000020
  3733. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3734. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3735. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3736. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3737. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3738. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3739. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3740. #define MR_TOGGLE_RX 0x00002000
  3741. #define MR_NP_RX 0x00004000
  3742. #define MR_LINK_OK 0x80000000
  3743. unsigned long link_time, cur_time;
  3744. u32 ability_match_cfg;
  3745. int ability_match_count;
  3746. char ability_match, idle_match, ack_match;
  3747. u32 txconfig, rxconfig;
  3748. #define ANEG_CFG_NP 0x00000080
  3749. #define ANEG_CFG_ACK 0x00000040
  3750. #define ANEG_CFG_RF2 0x00000020
  3751. #define ANEG_CFG_RF1 0x00000010
  3752. #define ANEG_CFG_PS2 0x00000001
  3753. #define ANEG_CFG_PS1 0x00008000
  3754. #define ANEG_CFG_HD 0x00004000
  3755. #define ANEG_CFG_FD 0x00002000
  3756. #define ANEG_CFG_INVAL 0x00001f06
  3757. };
  3758. #define ANEG_OK 0
  3759. #define ANEG_DONE 1
  3760. #define ANEG_TIMER_ENAB 2
  3761. #define ANEG_FAILED -1
  3762. #define ANEG_STATE_SETTLE_TIME 10000
  3763. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3764. struct tg3_fiber_aneginfo *ap)
  3765. {
  3766. u16 flowctrl;
  3767. unsigned long delta;
  3768. u32 rx_cfg_reg;
  3769. int ret;
  3770. if (ap->state == ANEG_STATE_UNKNOWN) {
  3771. ap->rxconfig = 0;
  3772. ap->link_time = 0;
  3773. ap->cur_time = 0;
  3774. ap->ability_match_cfg = 0;
  3775. ap->ability_match_count = 0;
  3776. ap->ability_match = 0;
  3777. ap->idle_match = 0;
  3778. ap->ack_match = 0;
  3779. }
  3780. ap->cur_time++;
  3781. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3782. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3783. if (rx_cfg_reg != ap->ability_match_cfg) {
  3784. ap->ability_match_cfg = rx_cfg_reg;
  3785. ap->ability_match = 0;
  3786. ap->ability_match_count = 0;
  3787. } else {
  3788. if (++ap->ability_match_count > 1) {
  3789. ap->ability_match = 1;
  3790. ap->ability_match_cfg = rx_cfg_reg;
  3791. }
  3792. }
  3793. if (rx_cfg_reg & ANEG_CFG_ACK)
  3794. ap->ack_match = 1;
  3795. else
  3796. ap->ack_match = 0;
  3797. ap->idle_match = 0;
  3798. } else {
  3799. ap->idle_match = 1;
  3800. ap->ability_match_cfg = 0;
  3801. ap->ability_match_count = 0;
  3802. ap->ability_match = 0;
  3803. ap->ack_match = 0;
  3804. rx_cfg_reg = 0;
  3805. }
  3806. ap->rxconfig = rx_cfg_reg;
  3807. ret = ANEG_OK;
  3808. switch (ap->state) {
  3809. case ANEG_STATE_UNKNOWN:
  3810. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3811. ap->state = ANEG_STATE_AN_ENABLE;
  3812. /* fallthru */
  3813. case ANEG_STATE_AN_ENABLE:
  3814. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3815. if (ap->flags & MR_AN_ENABLE) {
  3816. ap->link_time = 0;
  3817. ap->cur_time = 0;
  3818. ap->ability_match_cfg = 0;
  3819. ap->ability_match_count = 0;
  3820. ap->ability_match = 0;
  3821. ap->idle_match = 0;
  3822. ap->ack_match = 0;
  3823. ap->state = ANEG_STATE_RESTART_INIT;
  3824. } else {
  3825. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3826. }
  3827. break;
  3828. case ANEG_STATE_RESTART_INIT:
  3829. ap->link_time = ap->cur_time;
  3830. ap->flags &= ~(MR_NP_LOADED);
  3831. ap->txconfig = 0;
  3832. tw32(MAC_TX_AUTO_NEG, 0);
  3833. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3834. tw32_f(MAC_MODE, tp->mac_mode);
  3835. udelay(40);
  3836. ret = ANEG_TIMER_ENAB;
  3837. ap->state = ANEG_STATE_RESTART;
  3838. /* fallthru */
  3839. case ANEG_STATE_RESTART:
  3840. delta = ap->cur_time - ap->link_time;
  3841. if (delta > ANEG_STATE_SETTLE_TIME)
  3842. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3843. else
  3844. ret = ANEG_TIMER_ENAB;
  3845. break;
  3846. case ANEG_STATE_DISABLE_LINK_OK:
  3847. ret = ANEG_DONE;
  3848. break;
  3849. case ANEG_STATE_ABILITY_DETECT_INIT:
  3850. ap->flags &= ~(MR_TOGGLE_TX);
  3851. ap->txconfig = ANEG_CFG_FD;
  3852. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3853. if (flowctrl & ADVERTISE_1000XPAUSE)
  3854. ap->txconfig |= ANEG_CFG_PS1;
  3855. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3856. ap->txconfig |= ANEG_CFG_PS2;
  3857. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3858. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3859. tw32_f(MAC_MODE, tp->mac_mode);
  3860. udelay(40);
  3861. ap->state = ANEG_STATE_ABILITY_DETECT;
  3862. break;
  3863. case ANEG_STATE_ABILITY_DETECT:
  3864. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3865. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3866. break;
  3867. case ANEG_STATE_ACK_DETECT_INIT:
  3868. ap->txconfig |= ANEG_CFG_ACK;
  3869. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3870. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3871. tw32_f(MAC_MODE, tp->mac_mode);
  3872. udelay(40);
  3873. ap->state = ANEG_STATE_ACK_DETECT;
  3874. /* fallthru */
  3875. case ANEG_STATE_ACK_DETECT:
  3876. if (ap->ack_match != 0) {
  3877. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3878. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3879. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3880. } else {
  3881. ap->state = ANEG_STATE_AN_ENABLE;
  3882. }
  3883. } else if (ap->ability_match != 0 &&
  3884. ap->rxconfig == 0) {
  3885. ap->state = ANEG_STATE_AN_ENABLE;
  3886. }
  3887. break;
  3888. case ANEG_STATE_COMPLETE_ACK_INIT:
  3889. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3890. ret = ANEG_FAILED;
  3891. break;
  3892. }
  3893. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3894. MR_LP_ADV_HALF_DUPLEX |
  3895. MR_LP_ADV_SYM_PAUSE |
  3896. MR_LP_ADV_ASYM_PAUSE |
  3897. MR_LP_ADV_REMOTE_FAULT1 |
  3898. MR_LP_ADV_REMOTE_FAULT2 |
  3899. MR_LP_ADV_NEXT_PAGE |
  3900. MR_TOGGLE_RX |
  3901. MR_NP_RX);
  3902. if (ap->rxconfig & ANEG_CFG_FD)
  3903. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3904. if (ap->rxconfig & ANEG_CFG_HD)
  3905. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3906. if (ap->rxconfig & ANEG_CFG_PS1)
  3907. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3908. if (ap->rxconfig & ANEG_CFG_PS2)
  3909. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3910. if (ap->rxconfig & ANEG_CFG_RF1)
  3911. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3912. if (ap->rxconfig & ANEG_CFG_RF2)
  3913. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3914. if (ap->rxconfig & ANEG_CFG_NP)
  3915. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3916. ap->link_time = ap->cur_time;
  3917. ap->flags ^= (MR_TOGGLE_TX);
  3918. if (ap->rxconfig & 0x0008)
  3919. ap->flags |= MR_TOGGLE_RX;
  3920. if (ap->rxconfig & ANEG_CFG_NP)
  3921. ap->flags |= MR_NP_RX;
  3922. ap->flags |= MR_PAGE_RX;
  3923. ap->state = ANEG_STATE_COMPLETE_ACK;
  3924. ret = ANEG_TIMER_ENAB;
  3925. break;
  3926. case ANEG_STATE_COMPLETE_ACK:
  3927. if (ap->ability_match != 0 &&
  3928. ap->rxconfig == 0) {
  3929. ap->state = ANEG_STATE_AN_ENABLE;
  3930. break;
  3931. }
  3932. delta = ap->cur_time - ap->link_time;
  3933. if (delta > ANEG_STATE_SETTLE_TIME) {
  3934. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3935. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3936. } else {
  3937. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3938. !(ap->flags & MR_NP_RX)) {
  3939. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3940. } else {
  3941. ret = ANEG_FAILED;
  3942. }
  3943. }
  3944. }
  3945. break;
  3946. case ANEG_STATE_IDLE_DETECT_INIT:
  3947. ap->link_time = ap->cur_time;
  3948. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3949. tw32_f(MAC_MODE, tp->mac_mode);
  3950. udelay(40);
  3951. ap->state = ANEG_STATE_IDLE_DETECT;
  3952. ret = ANEG_TIMER_ENAB;
  3953. break;
  3954. case ANEG_STATE_IDLE_DETECT:
  3955. if (ap->ability_match != 0 &&
  3956. ap->rxconfig == 0) {
  3957. ap->state = ANEG_STATE_AN_ENABLE;
  3958. break;
  3959. }
  3960. delta = ap->cur_time - ap->link_time;
  3961. if (delta > ANEG_STATE_SETTLE_TIME) {
  3962. /* XXX another gem from the Broadcom driver :( */
  3963. ap->state = ANEG_STATE_LINK_OK;
  3964. }
  3965. break;
  3966. case ANEG_STATE_LINK_OK:
  3967. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3968. ret = ANEG_DONE;
  3969. break;
  3970. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3971. /* ??? unimplemented */
  3972. break;
  3973. case ANEG_STATE_NEXT_PAGE_WAIT:
  3974. /* ??? unimplemented */
  3975. break;
  3976. default:
  3977. ret = ANEG_FAILED;
  3978. break;
  3979. }
  3980. return ret;
  3981. }
  3982. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3983. {
  3984. int res = 0;
  3985. struct tg3_fiber_aneginfo aninfo;
  3986. int status = ANEG_FAILED;
  3987. unsigned int tick;
  3988. u32 tmp;
  3989. tw32_f(MAC_TX_AUTO_NEG, 0);
  3990. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3991. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3992. udelay(40);
  3993. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3994. udelay(40);
  3995. memset(&aninfo, 0, sizeof(aninfo));
  3996. aninfo.flags |= MR_AN_ENABLE;
  3997. aninfo.state = ANEG_STATE_UNKNOWN;
  3998. aninfo.cur_time = 0;
  3999. tick = 0;
  4000. while (++tick < 195000) {
  4001. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  4002. if (status == ANEG_DONE || status == ANEG_FAILED)
  4003. break;
  4004. udelay(1);
  4005. }
  4006. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4007. tw32_f(MAC_MODE, tp->mac_mode);
  4008. udelay(40);
  4009. *txflags = aninfo.txconfig;
  4010. *rxflags = aninfo.flags;
  4011. if (status == ANEG_DONE &&
  4012. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4013. MR_LP_ADV_FULL_DUPLEX)))
  4014. res = 1;
  4015. return res;
  4016. }
  4017. static void tg3_init_bcm8002(struct tg3 *tp)
  4018. {
  4019. u32 mac_status = tr32(MAC_STATUS);
  4020. int i;
  4021. /* Reset when initting first time or we have a link. */
  4022. if (tg3_flag(tp, INIT_COMPLETE) &&
  4023. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4024. return;
  4025. /* Set PLL lock range. */
  4026. tg3_writephy(tp, 0x16, 0x8007);
  4027. /* SW reset */
  4028. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4029. /* Wait for reset to complete. */
  4030. /* XXX schedule_timeout() ... */
  4031. for (i = 0; i < 500; i++)
  4032. udelay(10);
  4033. /* Config mode; select PMA/Ch 1 regs. */
  4034. tg3_writephy(tp, 0x10, 0x8411);
  4035. /* Enable auto-lock and comdet, select txclk for tx. */
  4036. tg3_writephy(tp, 0x11, 0x0a10);
  4037. tg3_writephy(tp, 0x18, 0x00a0);
  4038. tg3_writephy(tp, 0x16, 0x41ff);
  4039. /* Assert and deassert POR. */
  4040. tg3_writephy(tp, 0x13, 0x0400);
  4041. udelay(40);
  4042. tg3_writephy(tp, 0x13, 0x0000);
  4043. tg3_writephy(tp, 0x11, 0x0a50);
  4044. udelay(40);
  4045. tg3_writephy(tp, 0x11, 0x0a10);
  4046. /* Wait for signal to stabilize */
  4047. /* XXX schedule_timeout() ... */
  4048. for (i = 0; i < 15000; i++)
  4049. udelay(10);
  4050. /* Deselect the channel register so we can read the PHYID
  4051. * later.
  4052. */
  4053. tg3_writephy(tp, 0x10, 0x8011);
  4054. }
  4055. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4056. {
  4057. u16 flowctrl;
  4058. u32 sg_dig_ctrl, sg_dig_status;
  4059. u32 serdes_cfg, expected_sg_dig_ctrl;
  4060. int workaround, port_a;
  4061. int current_link_up;
  4062. serdes_cfg = 0;
  4063. expected_sg_dig_ctrl = 0;
  4064. workaround = 0;
  4065. port_a = 1;
  4066. current_link_up = 0;
  4067. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  4068. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  4069. workaround = 1;
  4070. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4071. port_a = 0;
  4072. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4073. /* preserve bits 20-23 for voltage regulator */
  4074. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4075. }
  4076. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4077. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4078. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4079. if (workaround) {
  4080. u32 val = serdes_cfg;
  4081. if (port_a)
  4082. val |= 0xc010000;
  4083. else
  4084. val |= 0x4010000;
  4085. tw32_f(MAC_SERDES_CFG, val);
  4086. }
  4087. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4088. }
  4089. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4090. tg3_setup_flow_control(tp, 0, 0);
  4091. current_link_up = 1;
  4092. }
  4093. goto out;
  4094. }
  4095. /* Want auto-negotiation. */
  4096. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4097. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4098. if (flowctrl & ADVERTISE_1000XPAUSE)
  4099. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4100. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4101. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4102. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4103. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4104. tp->serdes_counter &&
  4105. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4106. MAC_STATUS_RCVD_CFG)) ==
  4107. MAC_STATUS_PCS_SYNCED)) {
  4108. tp->serdes_counter--;
  4109. current_link_up = 1;
  4110. goto out;
  4111. }
  4112. restart_autoneg:
  4113. if (workaround)
  4114. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4115. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4116. udelay(5);
  4117. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4118. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4119. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4120. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4121. MAC_STATUS_SIGNAL_DET)) {
  4122. sg_dig_status = tr32(SG_DIG_STATUS);
  4123. mac_status = tr32(MAC_STATUS);
  4124. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4125. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4126. u32 local_adv = 0, remote_adv = 0;
  4127. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4128. local_adv |= ADVERTISE_1000XPAUSE;
  4129. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4130. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4131. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4132. remote_adv |= LPA_1000XPAUSE;
  4133. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4134. remote_adv |= LPA_1000XPAUSE_ASYM;
  4135. tp->link_config.rmt_adv =
  4136. mii_adv_to_ethtool_adv_x(remote_adv);
  4137. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4138. current_link_up = 1;
  4139. tp->serdes_counter = 0;
  4140. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4141. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4142. if (tp->serdes_counter)
  4143. tp->serdes_counter--;
  4144. else {
  4145. if (workaround) {
  4146. u32 val = serdes_cfg;
  4147. if (port_a)
  4148. val |= 0xc010000;
  4149. else
  4150. val |= 0x4010000;
  4151. tw32_f(MAC_SERDES_CFG, val);
  4152. }
  4153. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4154. udelay(40);
  4155. /* Link parallel detection - link is up */
  4156. /* only if we have PCS_SYNC and not */
  4157. /* receiving config code words */
  4158. mac_status = tr32(MAC_STATUS);
  4159. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4160. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4161. tg3_setup_flow_control(tp, 0, 0);
  4162. current_link_up = 1;
  4163. tp->phy_flags |=
  4164. TG3_PHYFLG_PARALLEL_DETECT;
  4165. tp->serdes_counter =
  4166. SERDES_PARALLEL_DET_TIMEOUT;
  4167. } else
  4168. goto restart_autoneg;
  4169. }
  4170. }
  4171. } else {
  4172. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4173. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4174. }
  4175. out:
  4176. return current_link_up;
  4177. }
  4178. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4179. {
  4180. int current_link_up = 0;
  4181. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4182. goto out;
  4183. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4184. u32 txflags, rxflags;
  4185. int i;
  4186. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4187. u32 local_adv = 0, remote_adv = 0;
  4188. if (txflags & ANEG_CFG_PS1)
  4189. local_adv |= ADVERTISE_1000XPAUSE;
  4190. if (txflags & ANEG_CFG_PS2)
  4191. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4192. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4193. remote_adv |= LPA_1000XPAUSE;
  4194. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4195. remote_adv |= LPA_1000XPAUSE_ASYM;
  4196. tp->link_config.rmt_adv =
  4197. mii_adv_to_ethtool_adv_x(remote_adv);
  4198. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4199. current_link_up = 1;
  4200. }
  4201. for (i = 0; i < 30; i++) {
  4202. udelay(20);
  4203. tw32_f(MAC_STATUS,
  4204. (MAC_STATUS_SYNC_CHANGED |
  4205. MAC_STATUS_CFG_CHANGED));
  4206. udelay(40);
  4207. if ((tr32(MAC_STATUS) &
  4208. (MAC_STATUS_SYNC_CHANGED |
  4209. MAC_STATUS_CFG_CHANGED)) == 0)
  4210. break;
  4211. }
  4212. mac_status = tr32(MAC_STATUS);
  4213. if (current_link_up == 0 &&
  4214. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4215. !(mac_status & MAC_STATUS_RCVD_CFG))
  4216. current_link_up = 1;
  4217. } else {
  4218. tg3_setup_flow_control(tp, 0, 0);
  4219. /* Forcing 1000FD link up. */
  4220. current_link_up = 1;
  4221. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4222. udelay(40);
  4223. tw32_f(MAC_MODE, tp->mac_mode);
  4224. udelay(40);
  4225. }
  4226. out:
  4227. return current_link_up;
  4228. }
  4229. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4230. {
  4231. u32 orig_pause_cfg;
  4232. u16 orig_active_speed;
  4233. u8 orig_active_duplex;
  4234. u32 mac_status;
  4235. int current_link_up;
  4236. int i;
  4237. orig_pause_cfg = tp->link_config.active_flowctrl;
  4238. orig_active_speed = tp->link_config.active_speed;
  4239. orig_active_duplex = tp->link_config.active_duplex;
  4240. if (!tg3_flag(tp, HW_AUTONEG) &&
  4241. tp->link_up &&
  4242. tg3_flag(tp, INIT_COMPLETE)) {
  4243. mac_status = tr32(MAC_STATUS);
  4244. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4245. MAC_STATUS_SIGNAL_DET |
  4246. MAC_STATUS_CFG_CHANGED |
  4247. MAC_STATUS_RCVD_CFG);
  4248. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4249. MAC_STATUS_SIGNAL_DET)) {
  4250. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4251. MAC_STATUS_CFG_CHANGED));
  4252. return 0;
  4253. }
  4254. }
  4255. tw32_f(MAC_TX_AUTO_NEG, 0);
  4256. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4257. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4258. tw32_f(MAC_MODE, tp->mac_mode);
  4259. udelay(40);
  4260. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4261. tg3_init_bcm8002(tp);
  4262. /* Enable link change event even when serdes polling. */
  4263. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4264. udelay(40);
  4265. current_link_up = 0;
  4266. tp->link_config.rmt_adv = 0;
  4267. mac_status = tr32(MAC_STATUS);
  4268. if (tg3_flag(tp, HW_AUTONEG))
  4269. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4270. else
  4271. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4272. tp->napi[0].hw_status->status =
  4273. (SD_STATUS_UPDATED |
  4274. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4275. for (i = 0; i < 100; i++) {
  4276. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4277. MAC_STATUS_CFG_CHANGED));
  4278. udelay(5);
  4279. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4280. MAC_STATUS_CFG_CHANGED |
  4281. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4282. break;
  4283. }
  4284. mac_status = tr32(MAC_STATUS);
  4285. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4286. current_link_up = 0;
  4287. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4288. tp->serdes_counter == 0) {
  4289. tw32_f(MAC_MODE, (tp->mac_mode |
  4290. MAC_MODE_SEND_CONFIGS));
  4291. udelay(1);
  4292. tw32_f(MAC_MODE, tp->mac_mode);
  4293. }
  4294. }
  4295. if (current_link_up == 1) {
  4296. tp->link_config.active_speed = SPEED_1000;
  4297. tp->link_config.active_duplex = DUPLEX_FULL;
  4298. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4299. LED_CTRL_LNKLED_OVERRIDE |
  4300. LED_CTRL_1000MBPS_ON));
  4301. } else {
  4302. tp->link_config.active_speed = SPEED_UNKNOWN;
  4303. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4304. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4305. LED_CTRL_LNKLED_OVERRIDE |
  4306. LED_CTRL_TRAFFIC_OVERRIDE));
  4307. }
  4308. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4309. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4310. if (orig_pause_cfg != now_pause_cfg ||
  4311. orig_active_speed != tp->link_config.active_speed ||
  4312. orig_active_duplex != tp->link_config.active_duplex)
  4313. tg3_link_report(tp);
  4314. }
  4315. return 0;
  4316. }
  4317. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4318. {
  4319. int current_link_up, err = 0;
  4320. u32 bmsr, bmcr;
  4321. u16 current_speed;
  4322. u8 current_duplex;
  4323. u32 local_adv, remote_adv;
  4324. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4325. tw32_f(MAC_MODE, tp->mac_mode);
  4326. udelay(40);
  4327. tw32(MAC_EVENT, 0);
  4328. tw32_f(MAC_STATUS,
  4329. (MAC_STATUS_SYNC_CHANGED |
  4330. MAC_STATUS_CFG_CHANGED |
  4331. MAC_STATUS_MI_COMPLETION |
  4332. MAC_STATUS_LNKSTATE_CHANGED));
  4333. udelay(40);
  4334. if (force_reset)
  4335. tg3_phy_reset(tp);
  4336. current_link_up = 0;
  4337. current_speed = SPEED_UNKNOWN;
  4338. current_duplex = DUPLEX_UNKNOWN;
  4339. tp->link_config.rmt_adv = 0;
  4340. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4341. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4342. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4343. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4344. bmsr |= BMSR_LSTATUS;
  4345. else
  4346. bmsr &= ~BMSR_LSTATUS;
  4347. }
  4348. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4349. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4350. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4351. /* do nothing, just check for link up at the end */
  4352. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4353. u32 adv, newadv;
  4354. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4355. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4356. ADVERTISE_1000XPAUSE |
  4357. ADVERTISE_1000XPSE_ASYM |
  4358. ADVERTISE_SLCT);
  4359. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4360. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4361. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4362. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4363. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4364. tg3_writephy(tp, MII_BMCR, bmcr);
  4365. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4366. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4367. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4368. return err;
  4369. }
  4370. } else {
  4371. u32 new_bmcr;
  4372. bmcr &= ~BMCR_SPEED1000;
  4373. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4374. if (tp->link_config.duplex == DUPLEX_FULL)
  4375. new_bmcr |= BMCR_FULLDPLX;
  4376. if (new_bmcr != bmcr) {
  4377. /* BMCR_SPEED1000 is a reserved bit that needs
  4378. * to be set on write.
  4379. */
  4380. new_bmcr |= BMCR_SPEED1000;
  4381. /* Force a linkdown */
  4382. if (tp->link_up) {
  4383. u32 adv;
  4384. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4385. adv &= ~(ADVERTISE_1000XFULL |
  4386. ADVERTISE_1000XHALF |
  4387. ADVERTISE_SLCT);
  4388. tg3_writephy(tp, MII_ADVERTISE, adv);
  4389. tg3_writephy(tp, MII_BMCR, bmcr |
  4390. BMCR_ANRESTART |
  4391. BMCR_ANENABLE);
  4392. udelay(10);
  4393. tg3_carrier_off(tp);
  4394. }
  4395. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4396. bmcr = new_bmcr;
  4397. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4398. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4399. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4400. ASIC_REV_5714) {
  4401. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4402. bmsr |= BMSR_LSTATUS;
  4403. else
  4404. bmsr &= ~BMSR_LSTATUS;
  4405. }
  4406. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4407. }
  4408. }
  4409. if (bmsr & BMSR_LSTATUS) {
  4410. current_speed = SPEED_1000;
  4411. current_link_up = 1;
  4412. if (bmcr & BMCR_FULLDPLX)
  4413. current_duplex = DUPLEX_FULL;
  4414. else
  4415. current_duplex = DUPLEX_HALF;
  4416. local_adv = 0;
  4417. remote_adv = 0;
  4418. if (bmcr & BMCR_ANENABLE) {
  4419. u32 common;
  4420. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4421. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4422. common = local_adv & remote_adv;
  4423. if (common & (ADVERTISE_1000XHALF |
  4424. ADVERTISE_1000XFULL)) {
  4425. if (common & ADVERTISE_1000XFULL)
  4426. current_duplex = DUPLEX_FULL;
  4427. else
  4428. current_duplex = DUPLEX_HALF;
  4429. tp->link_config.rmt_adv =
  4430. mii_adv_to_ethtool_adv_x(remote_adv);
  4431. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4432. /* Link is up via parallel detect */
  4433. } else {
  4434. current_link_up = 0;
  4435. }
  4436. }
  4437. }
  4438. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4439. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4440. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4441. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4442. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4443. tw32_f(MAC_MODE, tp->mac_mode);
  4444. udelay(40);
  4445. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4446. tp->link_config.active_speed = current_speed;
  4447. tp->link_config.active_duplex = current_duplex;
  4448. tg3_test_and_report_link_chg(tp, current_link_up);
  4449. return err;
  4450. }
  4451. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4452. {
  4453. if (tp->serdes_counter) {
  4454. /* Give autoneg time to complete. */
  4455. tp->serdes_counter--;
  4456. return;
  4457. }
  4458. if (!tp->link_up &&
  4459. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4460. u32 bmcr;
  4461. tg3_readphy(tp, MII_BMCR, &bmcr);
  4462. if (bmcr & BMCR_ANENABLE) {
  4463. u32 phy1, phy2;
  4464. /* Select shadow register 0x1f */
  4465. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4466. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4467. /* Select expansion interrupt status register */
  4468. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4469. MII_TG3_DSP_EXP1_INT_STAT);
  4470. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4471. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4472. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4473. /* We have signal detect and not receiving
  4474. * config code words, link is up by parallel
  4475. * detection.
  4476. */
  4477. bmcr &= ~BMCR_ANENABLE;
  4478. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4479. tg3_writephy(tp, MII_BMCR, bmcr);
  4480. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4481. }
  4482. }
  4483. } else if (tp->link_up &&
  4484. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4485. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4486. u32 phy2;
  4487. /* Select expansion interrupt status register */
  4488. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4489. MII_TG3_DSP_EXP1_INT_STAT);
  4490. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4491. if (phy2 & 0x20) {
  4492. u32 bmcr;
  4493. /* Config code words received, turn on autoneg. */
  4494. tg3_readphy(tp, MII_BMCR, &bmcr);
  4495. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4496. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4497. }
  4498. }
  4499. }
  4500. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4501. {
  4502. u32 val;
  4503. int err;
  4504. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4505. err = tg3_setup_fiber_phy(tp, force_reset);
  4506. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4507. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4508. else
  4509. err = tg3_setup_copper_phy(tp, force_reset);
  4510. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4511. u32 scale;
  4512. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4513. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4514. scale = 65;
  4515. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4516. scale = 6;
  4517. else
  4518. scale = 12;
  4519. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4520. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4521. tw32(GRC_MISC_CFG, val);
  4522. }
  4523. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4524. (6 << TX_LENGTHS_IPG_SHIFT);
  4525. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  4526. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  4527. val |= tr32(MAC_TX_LENGTHS) &
  4528. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4529. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4530. if (tp->link_config.active_speed == SPEED_1000 &&
  4531. tp->link_config.active_duplex == DUPLEX_HALF)
  4532. tw32(MAC_TX_LENGTHS, val |
  4533. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4534. else
  4535. tw32(MAC_TX_LENGTHS, val |
  4536. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4537. if (!tg3_flag(tp, 5705_PLUS)) {
  4538. if (tp->link_up) {
  4539. tw32(HOSTCC_STAT_COAL_TICKS,
  4540. tp->coal.stats_block_coalesce_usecs);
  4541. } else {
  4542. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4543. }
  4544. }
  4545. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4546. val = tr32(PCIE_PWR_MGMT_THRESH);
  4547. if (!tp->link_up)
  4548. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4549. tp->pwrmgmt_thresh;
  4550. else
  4551. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4552. tw32(PCIE_PWR_MGMT_THRESH, val);
  4553. }
  4554. return err;
  4555. }
  4556. /* tp->lock must be held */
  4557. static u64 tg3_refclk_read(struct tg3 *tp)
  4558. {
  4559. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  4560. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  4561. }
  4562. /* tp->lock must be held */
  4563. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  4564. {
  4565. tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
  4566. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  4567. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  4568. tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
  4569. }
  4570. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  4571. static inline void tg3_full_unlock(struct tg3 *tp);
  4572. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  4573. {
  4574. struct tg3 *tp = netdev_priv(dev);
  4575. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  4576. SOF_TIMESTAMPING_RX_SOFTWARE |
  4577. SOF_TIMESTAMPING_SOFTWARE |
  4578. SOF_TIMESTAMPING_TX_HARDWARE |
  4579. SOF_TIMESTAMPING_RX_HARDWARE |
  4580. SOF_TIMESTAMPING_RAW_HARDWARE;
  4581. if (tp->ptp_clock)
  4582. info->phc_index = ptp_clock_index(tp->ptp_clock);
  4583. else
  4584. info->phc_index = -1;
  4585. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  4586. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  4587. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  4588. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  4589. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  4590. return 0;
  4591. }
  4592. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  4593. {
  4594. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4595. bool neg_adj = false;
  4596. u32 correction = 0;
  4597. if (ppb < 0) {
  4598. neg_adj = true;
  4599. ppb = -ppb;
  4600. }
  4601. /* Frequency adjustment is performed using hardware with a 24 bit
  4602. * accumulator and a programmable correction value. On each clk, the
  4603. * correction value gets added to the accumulator and when it
  4604. * overflows, the time counter is incremented/decremented.
  4605. *
  4606. * So conversion from ppb to correction value is
  4607. * ppb * (1 << 24) / 1000000000
  4608. */
  4609. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  4610. TG3_EAV_REF_CLK_CORRECT_MASK;
  4611. tg3_full_lock(tp, 0);
  4612. if (correction)
  4613. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  4614. TG3_EAV_REF_CLK_CORRECT_EN |
  4615. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  4616. else
  4617. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  4618. tg3_full_unlock(tp);
  4619. return 0;
  4620. }
  4621. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  4622. {
  4623. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4624. tg3_full_lock(tp, 0);
  4625. tp->ptp_adjust += delta;
  4626. tg3_full_unlock(tp);
  4627. return 0;
  4628. }
  4629. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  4630. {
  4631. u64 ns;
  4632. u32 remainder;
  4633. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4634. tg3_full_lock(tp, 0);
  4635. ns = tg3_refclk_read(tp);
  4636. ns += tp->ptp_adjust;
  4637. tg3_full_unlock(tp);
  4638. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  4639. ts->tv_nsec = remainder;
  4640. return 0;
  4641. }
  4642. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  4643. const struct timespec *ts)
  4644. {
  4645. u64 ns;
  4646. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4647. ns = timespec_to_ns(ts);
  4648. tg3_full_lock(tp, 0);
  4649. tg3_refclk_write(tp, ns);
  4650. tp->ptp_adjust = 0;
  4651. tg3_full_unlock(tp);
  4652. return 0;
  4653. }
  4654. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  4655. struct ptp_clock_request *rq, int on)
  4656. {
  4657. return -EOPNOTSUPP;
  4658. }
  4659. static const struct ptp_clock_info tg3_ptp_caps = {
  4660. .owner = THIS_MODULE,
  4661. .name = "tg3 clock",
  4662. .max_adj = 250000000,
  4663. .n_alarm = 0,
  4664. .n_ext_ts = 0,
  4665. .n_per_out = 0,
  4666. .pps = 0,
  4667. .adjfreq = tg3_ptp_adjfreq,
  4668. .adjtime = tg3_ptp_adjtime,
  4669. .gettime = tg3_ptp_gettime,
  4670. .settime = tg3_ptp_settime,
  4671. .enable = tg3_ptp_enable,
  4672. };
  4673. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  4674. struct skb_shared_hwtstamps *timestamp)
  4675. {
  4676. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  4677. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  4678. tp->ptp_adjust);
  4679. }
  4680. /* tp->lock must be held */
  4681. static void tg3_ptp_init(struct tg3 *tp)
  4682. {
  4683. if (!tg3_flag(tp, PTP_CAPABLE))
  4684. return;
  4685. /* Initialize the hardware clock to the system time. */
  4686. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  4687. tp->ptp_adjust = 0;
  4688. tp->ptp_info = tg3_ptp_caps;
  4689. }
  4690. /* tp->lock must be held */
  4691. static void tg3_ptp_resume(struct tg3 *tp)
  4692. {
  4693. if (!tg3_flag(tp, PTP_CAPABLE))
  4694. return;
  4695. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  4696. tp->ptp_adjust = 0;
  4697. }
  4698. static void tg3_ptp_fini(struct tg3 *tp)
  4699. {
  4700. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  4701. return;
  4702. ptp_clock_unregister(tp->ptp_clock);
  4703. tp->ptp_clock = NULL;
  4704. tp->ptp_adjust = 0;
  4705. }
  4706. static inline int tg3_irq_sync(struct tg3 *tp)
  4707. {
  4708. return tp->irq_sync;
  4709. }
  4710. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4711. {
  4712. int i;
  4713. dst = (u32 *)((u8 *)dst + off);
  4714. for (i = 0; i < len; i += sizeof(u32))
  4715. *dst++ = tr32(off + i);
  4716. }
  4717. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4718. {
  4719. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4720. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4721. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4722. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4723. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4724. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4725. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4726. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4727. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4728. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4729. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4730. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4731. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4732. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4733. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4734. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4735. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4736. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4737. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4738. if (tg3_flag(tp, SUPPORT_MSIX))
  4739. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4740. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4741. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4742. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4743. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4744. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4745. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4746. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4747. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4748. if (!tg3_flag(tp, 5705_PLUS)) {
  4749. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4750. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4751. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4752. }
  4753. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4754. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4755. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4756. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4757. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4758. if (tg3_flag(tp, NVRAM))
  4759. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4760. }
  4761. static void tg3_dump_state(struct tg3 *tp)
  4762. {
  4763. int i;
  4764. u32 *regs;
  4765. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4766. if (!regs)
  4767. return;
  4768. if (tg3_flag(tp, PCI_EXPRESS)) {
  4769. /* Read up to but not including private PCI registers */
  4770. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4771. regs[i / sizeof(u32)] = tr32(i);
  4772. } else
  4773. tg3_dump_legacy_regs(tp, regs);
  4774. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4775. if (!regs[i + 0] && !regs[i + 1] &&
  4776. !regs[i + 2] && !regs[i + 3])
  4777. continue;
  4778. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4779. i * 4,
  4780. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4781. }
  4782. kfree(regs);
  4783. for (i = 0; i < tp->irq_cnt; i++) {
  4784. struct tg3_napi *tnapi = &tp->napi[i];
  4785. /* SW status block */
  4786. netdev_err(tp->dev,
  4787. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4788. i,
  4789. tnapi->hw_status->status,
  4790. tnapi->hw_status->status_tag,
  4791. tnapi->hw_status->rx_jumbo_consumer,
  4792. tnapi->hw_status->rx_consumer,
  4793. tnapi->hw_status->rx_mini_consumer,
  4794. tnapi->hw_status->idx[0].rx_producer,
  4795. tnapi->hw_status->idx[0].tx_consumer);
  4796. netdev_err(tp->dev,
  4797. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4798. i,
  4799. tnapi->last_tag, tnapi->last_irq_tag,
  4800. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4801. tnapi->rx_rcb_ptr,
  4802. tnapi->prodring.rx_std_prod_idx,
  4803. tnapi->prodring.rx_std_cons_idx,
  4804. tnapi->prodring.rx_jmb_prod_idx,
  4805. tnapi->prodring.rx_jmb_cons_idx);
  4806. }
  4807. }
  4808. /* This is called whenever we suspect that the system chipset is re-
  4809. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4810. * is bogus tx completions. We try to recover by setting the
  4811. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4812. * in the workqueue.
  4813. */
  4814. static void tg3_tx_recover(struct tg3 *tp)
  4815. {
  4816. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4817. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4818. netdev_warn(tp->dev,
  4819. "The system may be re-ordering memory-mapped I/O "
  4820. "cycles to the network device, attempting to recover. "
  4821. "Please report the problem to the driver maintainer "
  4822. "and include system chipset information.\n");
  4823. spin_lock(&tp->lock);
  4824. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4825. spin_unlock(&tp->lock);
  4826. }
  4827. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4828. {
  4829. /* Tell compiler to fetch tx indices from memory. */
  4830. barrier();
  4831. return tnapi->tx_pending -
  4832. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4833. }
  4834. /* Tigon3 never reports partial packet sends. So we do not
  4835. * need special logic to handle SKBs that have not had all
  4836. * of their frags sent yet, like SunGEM does.
  4837. */
  4838. static void tg3_tx(struct tg3_napi *tnapi)
  4839. {
  4840. struct tg3 *tp = tnapi->tp;
  4841. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4842. u32 sw_idx = tnapi->tx_cons;
  4843. struct netdev_queue *txq;
  4844. int index = tnapi - tp->napi;
  4845. unsigned int pkts_compl = 0, bytes_compl = 0;
  4846. if (tg3_flag(tp, ENABLE_TSS))
  4847. index--;
  4848. txq = netdev_get_tx_queue(tp->dev, index);
  4849. while (sw_idx != hw_idx) {
  4850. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4851. struct sk_buff *skb = ri->skb;
  4852. int i, tx_bug = 0;
  4853. if (unlikely(skb == NULL)) {
  4854. tg3_tx_recover(tp);
  4855. return;
  4856. }
  4857. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  4858. struct skb_shared_hwtstamps timestamp;
  4859. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  4860. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  4861. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  4862. skb_tstamp_tx(skb, &timestamp);
  4863. }
  4864. pci_unmap_single(tp->pdev,
  4865. dma_unmap_addr(ri, mapping),
  4866. skb_headlen(skb),
  4867. PCI_DMA_TODEVICE);
  4868. ri->skb = NULL;
  4869. while (ri->fragmented) {
  4870. ri->fragmented = false;
  4871. sw_idx = NEXT_TX(sw_idx);
  4872. ri = &tnapi->tx_buffers[sw_idx];
  4873. }
  4874. sw_idx = NEXT_TX(sw_idx);
  4875. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4876. ri = &tnapi->tx_buffers[sw_idx];
  4877. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4878. tx_bug = 1;
  4879. pci_unmap_page(tp->pdev,
  4880. dma_unmap_addr(ri, mapping),
  4881. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4882. PCI_DMA_TODEVICE);
  4883. while (ri->fragmented) {
  4884. ri->fragmented = false;
  4885. sw_idx = NEXT_TX(sw_idx);
  4886. ri = &tnapi->tx_buffers[sw_idx];
  4887. }
  4888. sw_idx = NEXT_TX(sw_idx);
  4889. }
  4890. pkts_compl++;
  4891. bytes_compl += skb->len;
  4892. dev_kfree_skb(skb);
  4893. if (unlikely(tx_bug)) {
  4894. tg3_tx_recover(tp);
  4895. return;
  4896. }
  4897. }
  4898. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4899. tnapi->tx_cons = sw_idx;
  4900. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4901. * before checking for netif_queue_stopped(). Without the
  4902. * memory barrier, there is a small possibility that tg3_start_xmit()
  4903. * will miss it and cause the queue to be stopped forever.
  4904. */
  4905. smp_mb();
  4906. if (unlikely(netif_tx_queue_stopped(txq) &&
  4907. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4908. __netif_tx_lock(txq, smp_processor_id());
  4909. if (netif_tx_queue_stopped(txq) &&
  4910. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4911. netif_tx_wake_queue(txq);
  4912. __netif_tx_unlock(txq);
  4913. }
  4914. }
  4915. static void tg3_frag_free(bool is_frag, void *data)
  4916. {
  4917. if (is_frag)
  4918. put_page(virt_to_head_page(data));
  4919. else
  4920. kfree(data);
  4921. }
  4922. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4923. {
  4924. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  4925. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4926. if (!ri->data)
  4927. return;
  4928. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4929. map_sz, PCI_DMA_FROMDEVICE);
  4930. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  4931. ri->data = NULL;
  4932. }
  4933. /* Returns size of skb allocated or < 0 on error.
  4934. *
  4935. * We only need to fill in the address because the other members
  4936. * of the RX descriptor are invariant, see tg3_init_rings.
  4937. *
  4938. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4939. * posting buffers we only dirty the first cache line of the RX
  4940. * descriptor (containing the address). Whereas for the RX status
  4941. * buffers the cpu only reads the last cacheline of the RX descriptor
  4942. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4943. */
  4944. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4945. u32 opaque_key, u32 dest_idx_unmasked,
  4946. unsigned int *frag_size)
  4947. {
  4948. struct tg3_rx_buffer_desc *desc;
  4949. struct ring_info *map;
  4950. u8 *data;
  4951. dma_addr_t mapping;
  4952. int skb_size, data_size, dest_idx;
  4953. switch (opaque_key) {
  4954. case RXD_OPAQUE_RING_STD:
  4955. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4956. desc = &tpr->rx_std[dest_idx];
  4957. map = &tpr->rx_std_buffers[dest_idx];
  4958. data_size = tp->rx_pkt_map_sz;
  4959. break;
  4960. case RXD_OPAQUE_RING_JUMBO:
  4961. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4962. desc = &tpr->rx_jmb[dest_idx].std;
  4963. map = &tpr->rx_jmb_buffers[dest_idx];
  4964. data_size = TG3_RX_JMB_MAP_SZ;
  4965. break;
  4966. default:
  4967. return -EINVAL;
  4968. }
  4969. /* Do not overwrite any of the map or rp information
  4970. * until we are sure we can commit to a new buffer.
  4971. *
  4972. * Callers depend upon this behavior and assume that
  4973. * we leave everything unchanged if we fail.
  4974. */
  4975. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  4976. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4977. if (skb_size <= PAGE_SIZE) {
  4978. data = netdev_alloc_frag(skb_size);
  4979. *frag_size = skb_size;
  4980. } else {
  4981. data = kmalloc(skb_size, GFP_ATOMIC);
  4982. *frag_size = 0;
  4983. }
  4984. if (!data)
  4985. return -ENOMEM;
  4986. mapping = pci_map_single(tp->pdev,
  4987. data + TG3_RX_OFFSET(tp),
  4988. data_size,
  4989. PCI_DMA_FROMDEVICE);
  4990. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  4991. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  4992. return -EIO;
  4993. }
  4994. map->data = data;
  4995. dma_unmap_addr_set(map, mapping, mapping);
  4996. desc->addr_hi = ((u64)mapping >> 32);
  4997. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4998. return data_size;
  4999. }
  5000. /* We only need to move over in the address because the other
  5001. * members of the RX descriptor are invariant. See notes above
  5002. * tg3_alloc_rx_data for full details.
  5003. */
  5004. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  5005. struct tg3_rx_prodring_set *dpr,
  5006. u32 opaque_key, int src_idx,
  5007. u32 dest_idx_unmasked)
  5008. {
  5009. struct tg3 *tp = tnapi->tp;
  5010. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5011. struct ring_info *src_map, *dest_map;
  5012. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5013. int dest_idx;
  5014. switch (opaque_key) {
  5015. case RXD_OPAQUE_RING_STD:
  5016. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5017. dest_desc = &dpr->rx_std[dest_idx];
  5018. dest_map = &dpr->rx_std_buffers[dest_idx];
  5019. src_desc = &spr->rx_std[src_idx];
  5020. src_map = &spr->rx_std_buffers[src_idx];
  5021. break;
  5022. case RXD_OPAQUE_RING_JUMBO:
  5023. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5024. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5025. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5026. src_desc = &spr->rx_jmb[src_idx].std;
  5027. src_map = &spr->rx_jmb_buffers[src_idx];
  5028. break;
  5029. default:
  5030. return;
  5031. }
  5032. dest_map->data = src_map->data;
  5033. dma_unmap_addr_set(dest_map, mapping,
  5034. dma_unmap_addr(src_map, mapping));
  5035. dest_desc->addr_hi = src_desc->addr_hi;
  5036. dest_desc->addr_lo = src_desc->addr_lo;
  5037. /* Ensure that the update to the skb happens after the physical
  5038. * addresses have been transferred to the new BD location.
  5039. */
  5040. smp_wmb();
  5041. src_map->data = NULL;
  5042. }
  5043. /* The RX ring scheme is composed of multiple rings which post fresh
  5044. * buffers to the chip, and one special ring the chip uses to report
  5045. * status back to the host.
  5046. *
  5047. * The special ring reports the status of received packets to the
  5048. * host. The chip does not write into the original descriptor the
  5049. * RX buffer was obtained from. The chip simply takes the original
  5050. * descriptor as provided by the host, updates the status and length
  5051. * field, then writes this into the next status ring entry.
  5052. *
  5053. * Each ring the host uses to post buffers to the chip is described
  5054. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5055. * it is first placed into the on-chip ram. When the packet's length
  5056. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5057. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5058. * which is within the range of the new packet's length is chosen.
  5059. *
  5060. * The "separate ring for rx status" scheme may sound queer, but it makes
  5061. * sense from a cache coherency perspective. If only the host writes
  5062. * to the buffer post rings, and only the chip writes to the rx status
  5063. * rings, then cache lines never move beyond shared-modified state.
  5064. * If both the host and chip were to write into the same ring, cache line
  5065. * eviction could occur since both entities want it in an exclusive state.
  5066. */
  5067. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5068. {
  5069. struct tg3 *tp = tnapi->tp;
  5070. u32 work_mask, rx_std_posted = 0;
  5071. u32 std_prod_idx, jmb_prod_idx;
  5072. u32 sw_idx = tnapi->rx_rcb_ptr;
  5073. u16 hw_idx;
  5074. int received;
  5075. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5076. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5077. /*
  5078. * We need to order the read of hw_idx and the read of
  5079. * the opaque cookie.
  5080. */
  5081. rmb();
  5082. work_mask = 0;
  5083. received = 0;
  5084. std_prod_idx = tpr->rx_std_prod_idx;
  5085. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5086. while (sw_idx != hw_idx && budget > 0) {
  5087. struct ring_info *ri;
  5088. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5089. unsigned int len;
  5090. struct sk_buff *skb;
  5091. dma_addr_t dma_addr;
  5092. u32 opaque_key, desc_idx, *post_ptr;
  5093. u8 *data;
  5094. u64 tstamp = 0;
  5095. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5096. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5097. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5098. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5099. dma_addr = dma_unmap_addr(ri, mapping);
  5100. data = ri->data;
  5101. post_ptr = &std_prod_idx;
  5102. rx_std_posted++;
  5103. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5104. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5105. dma_addr = dma_unmap_addr(ri, mapping);
  5106. data = ri->data;
  5107. post_ptr = &jmb_prod_idx;
  5108. } else
  5109. goto next_pkt_nopost;
  5110. work_mask |= opaque_key;
  5111. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  5112. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  5113. drop_it:
  5114. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5115. desc_idx, *post_ptr);
  5116. drop_it_no_recycle:
  5117. /* Other statistics kept track of by card. */
  5118. tp->rx_dropped++;
  5119. goto next_pkt;
  5120. }
  5121. prefetch(data + TG3_RX_OFFSET(tp));
  5122. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5123. ETH_FCS_LEN;
  5124. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5125. RXD_FLAG_PTPSTAT_PTPV1 ||
  5126. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5127. RXD_FLAG_PTPSTAT_PTPV2) {
  5128. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5129. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5130. }
  5131. if (len > TG3_RX_COPY_THRESH(tp)) {
  5132. int skb_size;
  5133. unsigned int frag_size;
  5134. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5135. *post_ptr, &frag_size);
  5136. if (skb_size < 0)
  5137. goto drop_it;
  5138. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5139. PCI_DMA_FROMDEVICE);
  5140. skb = build_skb(data, frag_size);
  5141. if (!skb) {
  5142. tg3_frag_free(frag_size != 0, data);
  5143. goto drop_it_no_recycle;
  5144. }
  5145. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5146. /* Ensure that the update to the data happens
  5147. * after the usage of the old DMA mapping.
  5148. */
  5149. smp_wmb();
  5150. ri->data = NULL;
  5151. } else {
  5152. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5153. desc_idx, *post_ptr);
  5154. skb = netdev_alloc_skb(tp->dev,
  5155. len + TG3_RAW_IP_ALIGN);
  5156. if (skb == NULL)
  5157. goto drop_it_no_recycle;
  5158. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5159. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5160. memcpy(skb->data,
  5161. data + TG3_RX_OFFSET(tp),
  5162. len);
  5163. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5164. }
  5165. skb_put(skb, len);
  5166. if (tstamp)
  5167. tg3_hwclock_to_timestamp(tp, tstamp,
  5168. skb_hwtstamps(skb));
  5169. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5170. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5171. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5172. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5173. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5174. else
  5175. skb_checksum_none_assert(skb);
  5176. skb->protocol = eth_type_trans(skb, tp->dev);
  5177. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5178. skb->protocol != htons(ETH_P_8021Q)) {
  5179. dev_kfree_skb(skb);
  5180. goto drop_it_no_recycle;
  5181. }
  5182. if (desc->type_flags & RXD_FLAG_VLAN &&
  5183. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5184. __vlan_hwaccel_put_tag(skb,
  5185. desc->err_vlan & RXD_VLAN_MASK);
  5186. napi_gro_receive(&tnapi->napi, skb);
  5187. received++;
  5188. budget--;
  5189. next_pkt:
  5190. (*post_ptr)++;
  5191. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5192. tpr->rx_std_prod_idx = std_prod_idx &
  5193. tp->rx_std_ring_mask;
  5194. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5195. tpr->rx_std_prod_idx);
  5196. work_mask &= ~RXD_OPAQUE_RING_STD;
  5197. rx_std_posted = 0;
  5198. }
  5199. next_pkt_nopost:
  5200. sw_idx++;
  5201. sw_idx &= tp->rx_ret_ring_mask;
  5202. /* Refresh hw_idx to see if there is new work */
  5203. if (sw_idx == hw_idx) {
  5204. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5205. rmb();
  5206. }
  5207. }
  5208. /* ACK the status ring. */
  5209. tnapi->rx_rcb_ptr = sw_idx;
  5210. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5211. /* Refill RX ring(s). */
  5212. if (!tg3_flag(tp, ENABLE_RSS)) {
  5213. /* Sync BD data before updating mailbox */
  5214. wmb();
  5215. if (work_mask & RXD_OPAQUE_RING_STD) {
  5216. tpr->rx_std_prod_idx = std_prod_idx &
  5217. tp->rx_std_ring_mask;
  5218. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5219. tpr->rx_std_prod_idx);
  5220. }
  5221. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5222. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5223. tp->rx_jmb_ring_mask;
  5224. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5225. tpr->rx_jmb_prod_idx);
  5226. }
  5227. mmiowb();
  5228. } else if (work_mask) {
  5229. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5230. * updated before the producer indices can be updated.
  5231. */
  5232. smp_wmb();
  5233. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5234. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5235. if (tnapi != &tp->napi[1]) {
  5236. tp->rx_refill = true;
  5237. napi_schedule(&tp->napi[1].napi);
  5238. }
  5239. }
  5240. return received;
  5241. }
  5242. static void tg3_poll_link(struct tg3 *tp)
  5243. {
  5244. /* handle link change and other phy events */
  5245. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5246. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5247. if (sblk->status & SD_STATUS_LINK_CHG) {
  5248. sblk->status = SD_STATUS_UPDATED |
  5249. (sblk->status & ~SD_STATUS_LINK_CHG);
  5250. spin_lock(&tp->lock);
  5251. if (tg3_flag(tp, USE_PHYLIB)) {
  5252. tw32_f(MAC_STATUS,
  5253. (MAC_STATUS_SYNC_CHANGED |
  5254. MAC_STATUS_CFG_CHANGED |
  5255. MAC_STATUS_MI_COMPLETION |
  5256. MAC_STATUS_LNKSTATE_CHANGED));
  5257. udelay(40);
  5258. } else
  5259. tg3_setup_phy(tp, 0);
  5260. spin_unlock(&tp->lock);
  5261. }
  5262. }
  5263. }
  5264. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5265. struct tg3_rx_prodring_set *dpr,
  5266. struct tg3_rx_prodring_set *spr)
  5267. {
  5268. u32 si, di, cpycnt, src_prod_idx;
  5269. int i, err = 0;
  5270. while (1) {
  5271. src_prod_idx = spr->rx_std_prod_idx;
  5272. /* Make sure updates to the rx_std_buffers[] entries and the
  5273. * standard producer index are seen in the correct order.
  5274. */
  5275. smp_rmb();
  5276. if (spr->rx_std_cons_idx == src_prod_idx)
  5277. break;
  5278. if (spr->rx_std_cons_idx < src_prod_idx)
  5279. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5280. else
  5281. cpycnt = tp->rx_std_ring_mask + 1 -
  5282. spr->rx_std_cons_idx;
  5283. cpycnt = min(cpycnt,
  5284. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5285. si = spr->rx_std_cons_idx;
  5286. di = dpr->rx_std_prod_idx;
  5287. for (i = di; i < di + cpycnt; i++) {
  5288. if (dpr->rx_std_buffers[i].data) {
  5289. cpycnt = i - di;
  5290. err = -ENOSPC;
  5291. break;
  5292. }
  5293. }
  5294. if (!cpycnt)
  5295. break;
  5296. /* Ensure that updates to the rx_std_buffers ring and the
  5297. * shadowed hardware producer ring from tg3_recycle_skb() are
  5298. * ordered correctly WRT the skb check above.
  5299. */
  5300. smp_rmb();
  5301. memcpy(&dpr->rx_std_buffers[di],
  5302. &spr->rx_std_buffers[si],
  5303. cpycnt * sizeof(struct ring_info));
  5304. for (i = 0; i < cpycnt; i++, di++, si++) {
  5305. struct tg3_rx_buffer_desc *sbd, *dbd;
  5306. sbd = &spr->rx_std[si];
  5307. dbd = &dpr->rx_std[di];
  5308. dbd->addr_hi = sbd->addr_hi;
  5309. dbd->addr_lo = sbd->addr_lo;
  5310. }
  5311. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5312. tp->rx_std_ring_mask;
  5313. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5314. tp->rx_std_ring_mask;
  5315. }
  5316. while (1) {
  5317. src_prod_idx = spr->rx_jmb_prod_idx;
  5318. /* Make sure updates to the rx_jmb_buffers[] entries and
  5319. * the jumbo producer index are seen in the correct order.
  5320. */
  5321. smp_rmb();
  5322. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5323. break;
  5324. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5325. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5326. else
  5327. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5328. spr->rx_jmb_cons_idx;
  5329. cpycnt = min(cpycnt,
  5330. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5331. si = spr->rx_jmb_cons_idx;
  5332. di = dpr->rx_jmb_prod_idx;
  5333. for (i = di; i < di + cpycnt; i++) {
  5334. if (dpr->rx_jmb_buffers[i].data) {
  5335. cpycnt = i - di;
  5336. err = -ENOSPC;
  5337. break;
  5338. }
  5339. }
  5340. if (!cpycnt)
  5341. break;
  5342. /* Ensure that updates to the rx_jmb_buffers ring and the
  5343. * shadowed hardware producer ring from tg3_recycle_skb() are
  5344. * ordered correctly WRT the skb check above.
  5345. */
  5346. smp_rmb();
  5347. memcpy(&dpr->rx_jmb_buffers[di],
  5348. &spr->rx_jmb_buffers[si],
  5349. cpycnt * sizeof(struct ring_info));
  5350. for (i = 0; i < cpycnt; i++, di++, si++) {
  5351. struct tg3_rx_buffer_desc *sbd, *dbd;
  5352. sbd = &spr->rx_jmb[si].std;
  5353. dbd = &dpr->rx_jmb[di].std;
  5354. dbd->addr_hi = sbd->addr_hi;
  5355. dbd->addr_lo = sbd->addr_lo;
  5356. }
  5357. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5358. tp->rx_jmb_ring_mask;
  5359. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5360. tp->rx_jmb_ring_mask;
  5361. }
  5362. return err;
  5363. }
  5364. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5365. {
  5366. struct tg3 *tp = tnapi->tp;
  5367. /* run TX completion thread */
  5368. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5369. tg3_tx(tnapi);
  5370. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5371. return work_done;
  5372. }
  5373. if (!tnapi->rx_rcb_prod_idx)
  5374. return work_done;
  5375. /* run RX thread, within the bounds set by NAPI.
  5376. * All RX "locking" is done by ensuring outside
  5377. * code synchronizes with tg3->napi.poll()
  5378. */
  5379. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5380. work_done += tg3_rx(tnapi, budget - work_done);
  5381. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5382. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5383. int i, err = 0;
  5384. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5385. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5386. tp->rx_refill = false;
  5387. for (i = 1; i <= tp->rxq_cnt; i++)
  5388. err |= tg3_rx_prodring_xfer(tp, dpr,
  5389. &tp->napi[i].prodring);
  5390. wmb();
  5391. if (std_prod_idx != dpr->rx_std_prod_idx)
  5392. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5393. dpr->rx_std_prod_idx);
  5394. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5395. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5396. dpr->rx_jmb_prod_idx);
  5397. mmiowb();
  5398. if (err)
  5399. tw32_f(HOSTCC_MODE, tp->coal_now);
  5400. }
  5401. return work_done;
  5402. }
  5403. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5404. {
  5405. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5406. schedule_work(&tp->reset_task);
  5407. }
  5408. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5409. {
  5410. cancel_work_sync(&tp->reset_task);
  5411. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5412. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5413. }
  5414. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5415. {
  5416. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5417. struct tg3 *tp = tnapi->tp;
  5418. int work_done = 0;
  5419. struct tg3_hw_status *sblk = tnapi->hw_status;
  5420. while (1) {
  5421. work_done = tg3_poll_work(tnapi, work_done, budget);
  5422. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5423. goto tx_recovery;
  5424. if (unlikely(work_done >= budget))
  5425. break;
  5426. /* tp->last_tag is used in tg3_int_reenable() below
  5427. * to tell the hw how much work has been processed,
  5428. * so we must read it before checking for more work.
  5429. */
  5430. tnapi->last_tag = sblk->status_tag;
  5431. tnapi->last_irq_tag = tnapi->last_tag;
  5432. rmb();
  5433. /* check for RX/TX work to do */
  5434. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5435. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5436. /* This test here is not race free, but will reduce
  5437. * the number of interrupts by looping again.
  5438. */
  5439. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5440. continue;
  5441. napi_complete(napi);
  5442. /* Reenable interrupts. */
  5443. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5444. /* This test here is synchronized by napi_schedule()
  5445. * and napi_complete() to close the race condition.
  5446. */
  5447. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5448. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5449. HOSTCC_MODE_ENABLE |
  5450. tnapi->coal_now);
  5451. }
  5452. mmiowb();
  5453. break;
  5454. }
  5455. }
  5456. return work_done;
  5457. tx_recovery:
  5458. /* work_done is guaranteed to be less than budget. */
  5459. napi_complete(napi);
  5460. tg3_reset_task_schedule(tp);
  5461. return work_done;
  5462. }
  5463. static void tg3_process_error(struct tg3 *tp)
  5464. {
  5465. u32 val;
  5466. bool real_error = false;
  5467. if (tg3_flag(tp, ERROR_PROCESSED))
  5468. return;
  5469. /* Check Flow Attention register */
  5470. val = tr32(HOSTCC_FLOW_ATTN);
  5471. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5472. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5473. real_error = true;
  5474. }
  5475. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5476. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5477. real_error = true;
  5478. }
  5479. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5480. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5481. real_error = true;
  5482. }
  5483. if (!real_error)
  5484. return;
  5485. tg3_dump_state(tp);
  5486. tg3_flag_set(tp, ERROR_PROCESSED);
  5487. tg3_reset_task_schedule(tp);
  5488. }
  5489. static int tg3_poll(struct napi_struct *napi, int budget)
  5490. {
  5491. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5492. struct tg3 *tp = tnapi->tp;
  5493. int work_done = 0;
  5494. struct tg3_hw_status *sblk = tnapi->hw_status;
  5495. while (1) {
  5496. if (sblk->status & SD_STATUS_ERROR)
  5497. tg3_process_error(tp);
  5498. tg3_poll_link(tp);
  5499. work_done = tg3_poll_work(tnapi, work_done, budget);
  5500. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5501. goto tx_recovery;
  5502. if (unlikely(work_done >= budget))
  5503. break;
  5504. if (tg3_flag(tp, TAGGED_STATUS)) {
  5505. /* tp->last_tag is used in tg3_int_reenable() below
  5506. * to tell the hw how much work has been processed,
  5507. * so we must read it before checking for more work.
  5508. */
  5509. tnapi->last_tag = sblk->status_tag;
  5510. tnapi->last_irq_tag = tnapi->last_tag;
  5511. rmb();
  5512. } else
  5513. sblk->status &= ~SD_STATUS_UPDATED;
  5514. if (likely(!tg3_has_work(tnapi))) {
  5515. napi_complete(napi);
  5516. tg3_int_reenable(tnapi);
  5517. break;
  5518. }
  5519. }
  5520. return work_done;
  5521. tx_recovery:
  5522. /* work_done is guaranteed to be less than budget. */
  5523. napi_complete(napi);
  5524. tg3_reset_task_schedule(tp);
  5525. return work_done;
  5526. }
  5527. static void tg3_napi_disable(struct tg3 *tp)
  5528. {
  5529. int i;
  5530. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5531. napi_disable(&tp->napi[i].napi);
  5532. }
  5533. static void tg3_napi_enable(struct tg3 *tp)
  5534. {
  5535. int i;
  5536. for (i = 0; i < tp->irq_cnt; i++)
  5537. napi_enable(&tp->napi[i].napi);
  5538. }
  5539. static void tg3_napi_init(struct tg3 *tp)
  5540. {
  5541. int i;
  5542. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5543. for (i = 1; i < tp->irq_cnt; i++)
  5544. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5545. }
  5546. static void tg3_napi_fini(struct tg3 *tp)
  5547. {
  5548. int i;
  5549. for (i = 0; i < tp->irq_cnt; i++)
  5550. netif_napi_del(&tp->napi[i].napi);
  5551. }
  5552. static inline void tg3_netif_stop(struct tg3 *tp)
  5553. {
  5554. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5555. tg3_napi_disable(tp);
  5556. netif_carrier_off(tp->dev);
  5557. netif_tx_disable(tp->dev);
  5558. }
  5559. /* tp->lock must be held */
  5560. static inline void tg3_netif_start(struct tg3 *tp)
  5561. {
  5562. tg3_ptp_resume(tp);
  5563. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5564. * appropriate so long as all callers are assured to
  5565. * have free tx slots (such as after tg3_init_hw)
  5566. */
  5567. netif_tx_wake_all_queues(tp->dev);
  5568. if (tp->link_up)
  5569. netif_carrier_on(tp->dev);
  5570. tg3_napi_enable(tp);
  5571. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5572. tg3_enable_ints(tp);
  5573. }
  5574. static void tg3_irq_quiesce(struct tg3 *tp)
  5575. {
  5576. int i;
  5577. BUG_ON(tp->irq_sync);
  5578. tp->irq_sync = 1;
  5579. smp_mb();
  5580. for (i = 0; i < tp->irq_cnt; i++)
  5581. synchronize_irq(tp->napi[i].irq_vec);
  5582. }
  5583. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5584. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5585. * with as well. Most of the time, this is not necessary except when
  5586. * shutting down the device.
  5587. */
  5588. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5589. {
  5590. spin_lock_bh(&tp->lock);
  5591. if (irq_sync)
  5592. tg3_irq_quiesce(tp);
  5593. }
  5594. static inline void tg3_full_unlock(struct tg3 *tp)
  5595. {
  5596. spin_unlock_bh(&tp->lock);
  5597. }
  5598. /* One-shot MSI handler - Chip automatically disables interrupt
  5599. * after sending MSI so driver doesn't have to do it.
  5600. */
  5601. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5602. {
  5603. struct tg3_napi *tnapi = dev_id;
  5604. struct tg3 *tp = tnapi->tp;
  5605. prefetch(tnapi->hw_status);
  5606. if (tnapi->rx_rcb)
  5607. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5608. if (likely(!tg3_irq_sync(tp)))
  5609. napi_schedule(&tnapi->napi);
  5610. return IRQ_HANDLED;
  5611. }
  5612. /* MSI ISR - No need to check for interrupt sharing and no need to
  5613. * flush status block and interrupt mailbox. PCI ordering rules
  5614. * guarantee that MSI will arrive after the status block.
  5615. */
  5616. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5617. {
  5618. struct tg3_napi *tnapi = dev_id;
  5619. struct tg3 *tp = tnapi->tp;
  5620. prefetch(tnapi->hw_status);
  5621. if (tnapi->rx_rcb)
  5622. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5623. /*
  5624. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5625. * chip-internal interrupt pending events.
  5626. * Writing non-zero to intr-mbox-0 additional tells the
  5627. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5628. * event coalescing.
  5629. */
  5630. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5631. if (likely(!tg3_irq_sync(tp)))
  5632. napi_schedule(&tnapi->napi);
  5633. return IRQ_RETVAL(1);
  5634. }
  5635. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5636. {
  5637. struct tg3_napi *tnapi = dev_id;
  5638. struct tg3 *tp = tnapi->tp;
  5639. struct tg3_hw_status *sblk = tnapi->hw_status;
  5640. unsigned int handled = 1;
  5641. /* In INTx mode, it is possible for the interrupt to arrive at
  5642. * the CPU before the status block posted prior to the interrupt.
  5643. * Reading the PCI State register will confirm whether the
  5644. * interrupt is ours and will flush the status block.
  5645. */
  5646. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5647. if (tg3_flag(tp, CHIP_RESETTING) ||
  5648. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5649. handled = 0;
  5650. goto out;
  5651. }
  5652. }
  5653. /*
  5654. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5655. * chip-internal interrupt pending events.
  5656. * Writing non-zero to intr-mbox-0 additional tells the
  5657. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5658. * event coalescing.
  5659. *
  5660. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5661. * spurious interrupts. The flush impacts performance but
  5662. * excessive spurious interrupts can be worse in some cases.
  5663. */
  5664. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5665. if (tg3_irq_sync(tp))
  5666. goto out;
  5667. sblk->status &= ~SD_STATUS_UPDATED;
  5668. if (likely(tg3_has_work(tnapi))) {
  5669. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5670. napi_schedule(&tnapi->napi);
  5671. } else {
  5672. /* No work, shared interrupt perhaps? re-enable
  5673. * interrupts, and flush that PCI write
  5674. */
  5675. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5676. 0x00000000);
  5677. }
  5678. out:
  5679. return IRQ_RETVAL(handled);
  5680. }
  5681. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5682. {
  5683. struct tg3_napi *tnapi = dev_id;
  5684. struct tg3 *tp = tnapi->tp;
  5685. struct tg3_hw_status *sblk = tnapi->hw_status;
  5686. unsigned int handled = 1;
  5687. /* In INTx mode, it is possible for the interrupt to arrive at
  5688. * the CPU before the status block posted prior to the interrupt.
  5689. * Reading the PCI State register will confirm whether the
  5690. * interrupt is ours and will flush the status block.
  5691. */
  5692. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5693. if (tg3_flag(tp, CHIP_RESETTING) ||
  5694. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5695. handled = 0;
  5696. goto out;
  5697. }
  5698. }
  5699. /*
  5700. * writing any value to intr-mbox-0 clears PCI INTA# and
  5701. * chip-internal interrupt pending events.
  5702. * writing non-zero to intr-mbox-0 additional tells the
  5703. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5704. * event coalescing.
  5705. *
  5706. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5707. * spurious interrupts. The flush impacts performance but
  5708. * excessive spurious interrupts can be worse in some cases.
  5709. */
  5710. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5711. /*
  5712. * In a shared interrupt configuration, sometimes other devices'
  5713. * interrupts will scream. We record the current status tag here
  5714. * so that the above check can report that the screaming interrupts
  5715. * are unhandled. Eventually they will be silenced.
  5716. */
  5717. tnapi->last_irq_tag = sblk->status_tag;
  5718. if (tg3_irq_sync(tp))
  5719. goto out;
  5720. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5721. napi_schedule(&tnapi->napi);
  5722. out:
  5723. return IRQ_RETVAL(handled);
  5724. }
  5725. /* ISR for interrupt test */
  5726. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5727. {
  5728. struct tg3_napi *tnapi = dev_id;
  5729. struct tg3 *tp = tnapi->tp;
  5730. struct tg3_hw_status *sblk = tnapi->hw_status;
  5731. if ((sblk->status & SD_STATUS_UPDATED) ||
  5732. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5733. tg3_disable_ints(tp);
  5734. return IRQ_RETVAL(1);
  5735. }
  5736. return IRQ_RETVAL(0);
  5737. }
  5738. #ifdef CONFIG_NET_POLL_CONTROLLER
  5739. static void tg3_poll_controller(struct net_device *dev)
  5740. {
  5741. int i;
  5742. struct tg3 *tp = netdev_priv(dev);
  5743. if (tg3_irq_sync(tp))
  5744. return;
  5745. for (i = 0; i < tp->irq_cnt; i++)
  5746. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5747. }
  5748. #endif
  5749. static void tg3_tx_timeout(struct net_device *dev)
  5750. {
  5751. struct tg3 *tp = netdev_priv(dev);
  5752. if (netif_msg_tx_err(tp)) {
  5753. netdev_err(dev, "transmit timed out, resetting\n");
  5754. tg3_dump_state(tp);
  5755. }
  5756. tg3_reset_task_schedule(tp);
  5757. }
  5758. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5759. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5760. {
  5761. u32 base = (u32) mapping & 0xffffffff;
  5762. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5763. }
  5764. /* Test for DMA addresses > 40-bit */
  5765. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5766. int len)
  5767. {
  5768. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5769. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5770. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5771. return 0;
  5772. #else
  5773. return 0;
  5774. #endif
  5775. }
  5776. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5777. dma_addr_t mapping, u32 len, u32 flags,
  5778. u32 mss, u32 vlan)
  5779. {
  5780. txbd->addr_hi = ((u64) mapping >> 32);
  5781. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5782. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5783. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5784. }
  5785. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5786. dma_addr_t map, u32 len, u32 flags,
  5787. u32 mss, u32 vlan)
  5788. {
  5789. struct tg3 *tp = tnapi->tp;
  5790. bool hwbug = false;
  5791. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5792. hwbug = true;
  5793. if (tg3_4g_overflow_test(map, len))
  5794. hwbug = true;
  5795. if (tg3_40bit_overflow_test(tp, map, len))
  5796. hwbug = true;
  5797. if (tp->dma_limit) {
  5798. u32 prvidx = *entry;
  5799. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5800. while (len > tp->dma_limit && *budget) {
  5801. u32 frag_len = tp->dma_limit;
  5802. len -= tp->dma_limit;
  5803. /* Avoid the 8byte DMA problem */
  5804. if (len <= 8) {
  5805. len += tp->dma_limit / 2;
  5806. frag_len = tp->dma_limit / 2;
  5807. }
  5808. tnapi->tx_buffers[*entry].fragmented = true;
  5809. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5810. frag_len, tmp_flag, mss, vlan);
  5811. *budget -= 1;
  5812. prvidx = *entry;
  5813. *entry = NEXT_TX(*entry);
  5814. map += frag_len;
  5815. }
  5816. if (len) {
  5817. if (*budget) {
  5818. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5819. len, flags, mss, vlan);
  5820. *budget -= 1;
  5821. *entry = NEXT_TX(*entry);
  5822. } else {
  5823. hwbug = true;
  5824. tnapi->tx_buffers[prvidx].fragmented = false;
  5825. }
  5826. }
  5827. } else {
  5828. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5829. len, flags, mss, vlan);
  5830. *entry = NEXT_TX(*entry);
  5831. }
  5832. return hwbug;
  5833. }
  5834. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5835. {
  5836. int i;
  5837. struct sk_buff *skb;
  5838. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5839. skb = txb->skb;
  5840. txb->skb = NULL;
  5841. pci_unmap_single(tnapi->tp->pdev,
  5842. dma_unmap_addr(txb, mapping),
  5843. skb_headlen(skb),
  5844. PCI_DMA_TODEVICE);
  5845. while (txb->fragmented) {
  5846. txb->fragmented = false;
  5847. entry = NEXT_TX(entry);
  5848. txb = &tnapi->tx_buffers[entry];
  5849. }
  5850. for (i = 0; i <= last; i++) {
  5851. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5852. entry = NEXT_TX(entry);
  5853. txb = &tnapi->tx_buffers[entry];
  5854. pci_unmap_page(tnapi->tp->pdev,
  5855. dma_unmap_addr(txb, mapping),
  5856. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5857. while (txb->fragmented) {
  5858. txb->fragmented = false;
  5859. entry = NEXT_TX(entry);
  5860. txb = &tnapi->tx_buffers[entry];
  5861. }
  5862. }
  5863. }
  5864. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5865. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5866. struct sk_buff **pskb,
  5867. u32 *entry, u32 *budget,
  5868. u32 base_flags, u32 mss, u32 vlan)
  5869. {
  5870. struct tg3 *tp = tnapi->tp;
  5871. struct sk_buff *new_skb, *skb = *pskb;
  5872. dma_addr_t new_addr = 0;
  5873. int ret = 0;
  5874. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5875. new_skb = skb_copy(skb, GFP_ATOMIC);
  5876. else {
  5877. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5878. new_skb = skb_copy_expand(skb,
  5879. skb_headroom(skb) + more_headroom,
  5880. skb_tailroom(skb), GFP_ATOMIC);
  5881. }
  5882. if (!new_skb) {
  5883. ret = -1;
  5884. } else {
  5885. /* New SKB is guaranteed to be linear. */
  5886. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5887. PCI_DMA_TODEVICE);
  5888. /* Make sure the mapping succeeded */
  5889. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5890. dev_kfree_skb(new_skb);
  5891. ret = -1;
  5892. } else {
  5893. u32 save_entry = *entry;
  5894. base_flags |= TXD_FLAG_END;
  5895. tnapi->tx_buffers[*entry].skb = new_skb;
  5896. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5897. mapping, new_addr);
  5898. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5899. new_skb->len, base_flags,
  5900. mss, vlan)) {
  5901. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5902. dev_kfree_skb(new_skb);
  5903. ret = -1;
  5904. }
  5905. }
  5906. }
  5907. dev_kfree_skb(skb);
  5908. *pskb = new_skb;
  5909. return ret;
  5910. }
  5911. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5912. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5913. * TSO header is greater than 80 bytes.
  5914. */
  5915. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5916. {
  5917. struct sk_buff *segs, *nskb;
  5918. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5919. /* Estimate the number of fragments in the worst case */
  5920. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5921. netif_stop_queue(tp->dev);
  5922. /* netif_tx_stop_queue() must be done before checking
  5923. * checking tx index in tg3_tx_avail() below, because in
  5924. * tg3_tx(), we update tx index before checking for
  5925. * netif_tx_queue_stopped().
  5926. */
  5927. smp_mb();
  5928. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5929. return NETDEV_TX_BUSY;
  5930. netif_wake_queue(tp->dev);
  5931. }
  5932. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5933. if (IS_ERR(segs))
  5934. goto tg3_tso_bug_end;
  5935. do {
  5936. nskb = segs;
  5937. segs = segs->next;
  5938. nskb->next = NULL;
  5939. tg3_start_xmit(nskb, tp->dev);
  5940. } while (segs);
  5941. tg3_tso_bug_end:
  5942. dev_kfree_skb(skb);
  5943. return NETDEV_TX_OK;
  5944. }
  5945. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5946. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5947. */
  5948. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5949. {
  5950. struct tg3 *tp = netdev_priv(dev);
  5951. u32 len, entry, base_flags, mss, vlan = 0;
  5952. u32 budget;
  5953. int i = -1, would_hit_hwbug;
  5954. dma_addr_t mapping;
  5955. struct tg3_napi *tnapi;
  5956. struct netdev_queue *txq;
  5957. unsigned int last;
  5958. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5959. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5960. if (tg3_flag(tp, ENABLE_TSS))
  5961. tnapi++;
  5962. budget = tg3_tx_avail(tnapi);
  5963. /* We are running in BH disabled context with netif_tx_lock
  5964. * and TX reclaim runs via tp->napi.poll inside of a software
  5965. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5966. * no IRQ context deadlocks to worry about either. Rejoice!
  5967. */
  5968. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5969. if (!netif_tx_queue_stopped(txq)) {
  5970. netif_tx_stop_queue(txq);
  5971. /* This is a hard error, log it. */
  5972. netdev_err(dev,
  5973. "BUG! Tx Ring full when queue awake!\n");
  5974. }
  5975. return NETDEV_TX_BUSY;
  5976. }
  5977. entry = tnapi->tx_prod;
  5978. base_flags = 0;
  5979. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5980. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5981. mss = skb_shinfo(skb)->gso_size;
  5982. if (mss) {
  5983. struct iphdr *iph;
  5984. u32 tcp_opt_len, hdr_len;
  5985. if (skb_header_cloned(skb) &&
  5986. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  5987. goto drop;
  5988. iph = ip_hdr(skb);
  5989. tcp_opt_len = tcp_optlen(skb);
  5990. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  5991. if (!skb_is_gso_v6(skb)) {
  5992. iph->check = 0;
  5993. iph->tot_len = htons(mss + hdr_len);
  5994. }
  5995. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5996. tg3_flag(tp, TSO_BUG))
  5997. return tg3_tso_bug(tp, skb);
  5998. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5999. TXD_FLAG_CPU_POST_DMA);
  6000. if (tg3_flag(tp, HW_TSO_1) ||
  6001. tg3_flag(tp, HW_TSO_2) ||
  6002. tg3_flag(tp, HW_TSO_3)) {
  6003. tcp_hdr(skb)->check = 0;
  6004. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  6005. } else
  6006. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  6007. iph->daddr, 0,
  6008. IPPROTO_TCP,
  6009. 0);
  6010. if (tg3_flag(tp, HW_TSO_3)) {
  6011. mss |= (hdr_len & 0xc) << 12;
  6012. if (hdr_len & 0x10)
  6013. base_flags |= 0x00000010;
  6014. base_flags |= (hdr_len & 0x3e0) << 5;
  6015. } else if (tg3_flag(tp, HW_TSO_2))
  6016. mss |= hdr_len << 9;
  6017. else if (tg3_flag(tp, HW_TSO_1) ||
  6018. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6019. if (tcp_opt_len || iph->ihl > 5) {
  6020. int tsflags;
  6021. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6022. mss |= (tsflags << 11);
  6023. }
  6024. } else {
  6025. if (tcp_opt_len || iph->ihl > 5) {
  6026. int tsflags;
  6027. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6028. base_flags |= tsflags << 12;
  6029. }
  6030. }
  6031. }
  6032. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6033. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6034. base_flags |= TXD_FLAG_JMB_PKT;
  6035. if (vlan_tx_tag_present(skb)) {
  6036. base_flags |= TXD_FLAG_VLAN;
  6037. vlan = vlan_tx_tag_get(skb);
  6038. }
  6039. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6040. tg3_flag(tp, TX_TSTAMP_EN)) {
  6041. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6042. base_flags |= TXD_FLAG_HWTSTAMP;
  6043. }
  6044. len = skb_headlen(skb);
  6045. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6046. if (pci_dma_mapping_error(tp->pdev, mapping))
  6047. goto drop;
  6048. tnapi->tx_buffers[entry].skb = skb;
  6049. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6050. would_hit_hwbug = 0;
  6051. if (tg3_flag(tp, 5701_DMA_BUG))
  6052. would_hit_hwbug = 1;
  6053. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6054. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6055. mss, vlan)) {
  6056. would_hit_hwbug = 1;
  6057. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6058. u32 tmp_mss = mss;
  6059. if (!tg3_flag(tp, HW_TSO_1) &&
  6060. !tg3_flag(tp, HW_TSO_2) &&
  6061. !tg3_flag(tp, HW_TSO_3))
  6062. tmp_mss = 0;
  6063. /* Now loop through additional data
  6064. * fragments, and queue them.
  6065. */
  6066. last = skb_shinfo(skb)->nr_frags - 1;
  6067. for (i = 0; i <= last; i++) {
  6068. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6069. len = skb_frag_size(frag);
  6070. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6071. len, DMA_TO_DEVICE);
  6072. tnapi->tx_buffers[entry].skb = NULL;
  6073. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6074. mapping);
  6075. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6076. goto dma_error;
  6077. if (!budget ||
  6078. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6079. len, base_flags |
  6080. ((i == last) ? TXD_FLAG_END : 0),
  6081. tmp_mss, vlan)) {
  6082. would_hit_hwbug = 1;
  6083. break;
  6084. }
  6085. }
  6086. }
  6087. if (would_hit_hwbug) {
  6088. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6089. /* If the workaround fails due to memory/mapping
  6090. * failure, silently drop this packet.
  6091. */
  6092. entry = tnapi->tx_prod;
  6093. budget = tg3_tx_avail(tnapi);
  6094. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6095. base_flags, mss, vlan))
  6096. goto drop_nofree;
  6097. }
  6098. skb_tx_timestamp(skb);
  6099. netdev_tx_sent_queue(txq, skb->len);
  6100. /* Sync BD data before updating mailbox */
  6101. wmb();
  6102. /* Packets are ready, update Tx producer idx local and on card. */
  6103. tw32_tx_mbox(tnapi->prodmbox, entry);
  6104. tnapi->tx_prod = entry;
  6105. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6106. netif_tx_stop_queue(txq);
  6107. /* netif_tx_stop_queue() must be done before checking
  6108. * checking tx index in tg3_tx_avail() below, because in
  6109. * tg3_tx(), we update tx index before checking for
  6110. * netif_tx_queue_stopped().
  6111. */
  6112. smp_mb();
  6113. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6114. netif_tx_wake_queue(txq);
  6115. }
  6116. mmiowb();
  6117. return NETDEV_TX_OK;
  6118. dma_error:
  6119. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6120. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6121. drop:
  6122. dev_kfree_skb(skb);
  6123. drop_nofree:
  6124. tp->tx_dropped++;
  6125. return NETDEV_TX_OK;
  6126. }
  6127. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6128. {
  6129. if (enable) {
  6130. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6131. MAC_MODE_PORT_MODE_MASK);
  6132. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6133. if (!tg3_flag(tp, 5705_PLUS))
  6134. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6135. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6136. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6137. else
  6138. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6139. } else {
  6140. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6141. if (tg3_flag(tp, 5705_PLUS) ||
  6142. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6143. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  6144. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6145. }
  6146. tw32(MAC_MODE, tp->mac_mode);
  6147. udelay(40);
  6148. }
  6149. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6150. {
  6151. u32 val, bmcr, mac_mode, ptest = 0;
  6152. tg3_phy_toggle_apd(tp, false);
  6153. tg3_phy_toggle_automdix(tp, 0);
  6154. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6155. return -EIO;
  6156. bmcr = BMCR_FULLDPLX;
  6157. switch (speed) {
  6158. case SPEED_10:
  6159. break;
  6160. case SPEED_100:
  6161. bmcr |= BMCR_SPEED100;
  6162. break;
  6163. case SPEED_1000:
  6164. default:
  6165. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6166. speed = SPEED_100;
  6167. bmcr |= BMCR_SPEED100;
  6168. } else {
  6169. speed = SPEED_1000;
  6170. bmcr |= BMCR_SPEED1000;
  6171. }
  6172. }
  6173. if (extlpbk) {
  6174. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6175. tg3_readphy(tp, MII_CTRL1000, &val);
  6176. val |= CTL1000_AS_MASTER |
  6177. CTL1000_ENABLE_MASTER;
  6178. tg3_writephy(tp, MII_CTRL1000, val);
  6179. } else {
  6180. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6181. MII_TG3_FET_PTEST_TRIM_2;
  6182. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6183. }
  6184. } else
  6185. bmcr |= BMCR_LOOPBACK;
  6186. tg3_writephy(tp, MII_BMCR, bmcr);
  6187. /* The write needs to be flushed for the FETs */
  6188. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6189. tg3_readphy(tp, MII_BMCR, &bmcr);
  6190. udelay(40);
  6191. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6192. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  6193. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6194. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6195. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6196. /* The write needs to be flushed for the AC131 */
  6197. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6198. }
  6199. /* Reset to prevent losing 1st rx packet intermittently */
  6200. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6201. tg3_flag(tp, 5780_CLASS)) {
  6202. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6203. udelay(10);
  6204. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6205. }
  6206. mac_mode = tp->mac_mode &
  6207. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6208. if (speed == SPEED_1000)
  6209. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6210. else
  6211. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6212. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  6213. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6214. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6215. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6216. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6217. mac_mode |= MAC_MODE_LINK_POLARITY;
  6218. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6219. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6220. }
  6221. tw32(MAC_MODE, mac_mode);
  6222. udelay(40);
  6223. return 0;
  6224. }
  6225. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6226. {
  6227. struct tg3 *tp = netdev_priv(dev);
  6228. if (features & NETIF_F_LOOPBACK) {
  6229. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6230. return;
  6231. spin_lock_bh(&tp->lock);
  6232. tg3_mac_loopback(tp, true);
  6233. netif_carrier_on(tp->dev);
  6234. spin_unlock_bh(&tp->lock);
  6235. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6236. } else {
  6237. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6238. return;
  6239. spin_lock_bh(&tp->lock);
  6240. tg3_mac_loopback(tp, false);
  6241. /* Force link status check */
  6242. tg3_setup_phy(tp, 1);
  6243. spin_unlock_bh(&tp->lock);
  6244. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6245. }
  6246. }
  6247. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6248. netdev_features_t features)
  6249. {
  6250. struct tg3 *tp = netdev_priv(dev);
  6251. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6252. features &= ~NETIF_F_ALL_TSO;
  6253. return features;
  6254. }
  6255. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6256. {
  6257. netdev_features_t changed = dev->features ^ features;
  6258. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6259. tg3_set_loopback(dev, features);
  6260. return 0;
  6261. }
  6262. static void tg3_rx_prodring_free(struct tg3 *tp,
  6263. struct tg3_rx_prodring_set *tpr)
  6264. {
  6265. int i;
  6266. if (tpr != &tp->napi[0].prodring) {
  6267. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6268. i = (i + 1) & tp->rx_std_ring_mask)
  6269. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6270. tp->rx_pkt_map_sz);
  6271. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6272. for (i = tpr->rx_jmb_cons_idx;
  6273. i != tpr->rx_jmb_prod_idx;
  6274. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6275. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6276. TG3_RX_JMB_MAP_SZ);
  6277. }
  6278. }
  6279. return;
  6280. }
  6281. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6282. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6283. tp->rx_pkt_map_sz);
  6284. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6285. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6286. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6287. TG3_RX_JMB_MAP_SZ);
  6288. }
  6289. }
  6290. /* Initialize rx rings for packet processing.
  6291. *
  6292. * The chip has been shut down and the driver detached from
  6293. * the networking, so no interrupts or new tx packets will
  6294. * end up in the driver. tp->{tx,}lock are held and thus
  6295. * we may not sleep.
  6296. */
  6297. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6298. struct tg3_rx_prodring_set *tpr)
  6299. {
  6300. u32 i, rx_pkt_dma_sz;
  6301. tpr->rx_std_cons_idx = 0;
  6302. tpr->rx_std_prod_idx = 0;
  6303. tpr->rx_jmb_cons_idx = 0;
  6304. tpr->rx_jmb_prod_idx = 0;
  6305. if (tpr != &tp->napi[0].prodring) {
  6306. memset(&tpr->rx_std_buffers[0], 0,
  6307. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6308. if (tpr->rx_jmb_buffers)
  6309. memset(&tpr->rx_jmb_buffers[0], 0,
  6310. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6311. goto done;
  6312. }
  6313. /* Zero out all descriptors. */
  6314. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6315. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6316. if (tg3_flag(tp, 5780_CLASS) &&
  6317. tp->dev->mtu > ETH_DATA_LEN)
  6318. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6319. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6320. /* Initialize invariants of the rings, we only set this
  6321. * stuff once. This works because the card does not
  6322. * write into the rx buffer posting rings.
  6323. */
  6324. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6325. struct tg3_rx_buffer_desc *rxd;
  6326. rxd = &tpr->rx_std[i];
  6327. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6328. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6329. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6330. (i << RXD_OPAQUE_INDEX_SHIFT));
  6331. }
  6332. /* Now allocate fresh SKBs for each rx ring. */
  6333. for (i = 0; i < tp->rx_pending; i++) {
  6334. unsigned int frag_size;
  6335. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6336. &frag_size) < 0) {
  6337. netdev_warn(tp->dev,
  6338. "Using a smaller RX standard ring. Only "
  6339. "%d out of %d buffers were allocated "
  6340. "successfully\n", i, tp->rx_pending);
  6341. if (i == 0)
  6342. goto initfail;
  6343. tp->rx_pending = i;
  6344. break;
  6345. }
  6346. }
  6347. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6348. goto done;
  6349. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6350. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6351. goto done;
  6352. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6353. struct tg3_rx_buffer_desc *rxd;
  6354. rxd = &tpr->rx_jmb[i].std;
  6355. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6356. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6357. RXD_FLAG_JUMBO;
  6358. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6359. (i << RXD_OPAQUE_INDEX_SHIFT));
  6360. }
  6361. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6362. unsigned int frag_size;
  6363. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6364. &frag_size) < 0) {
  6365. netdev_warn(tp->dev,
  6366. "Using a smaller RX jumbo ring. Only %d "
  6367. "out of %d buffers were allocated "
  6368. "successfully\n", i, tp->rx_jumbo_pending);
  6369. if (i == 0)
  6370. goto initfail;
  6371. tp->rx_jumbo_pending = i;
  6372. break;
  6373. }
  6374. }
  6375. done:
  6376. return 0;
  6377. initfail:
  6378. tg3_rx_prodring_free(tp, tpr);
  6379. return -ENOMEM;
  6380. }
  6381. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6382. struct tg3_rx_prodring_set *tpr)
  6383. {
  6384. kfree(tpr->rx_std_buffers);
  6385. tpr->rx_std_buffers = NULL;
  6386. kfree(tpr->rx_jmb_buffers);
  6387. tpr->rx_jmb_buffers = NULL;
  6388. if (tpr->rx_std) {
  6389. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6390. tpr->rx_std, tpr->rx_std_mapping);
  6391. tpr->rx_std = NULL;
  6392. }
  6393. if (tpr->rx_jmb) {
  6394. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6395. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6396. tpr->rx_jmb = NULL;
  6397. }
  6398. }
  6399. static int tg3_rx_prodring_init(struct tg3 *tp,
  6400. struct tg3_rx_prodring_set *tpr)
  6401. {
  6402. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6403. GFP_KERNEL);
  6404. if (!tpr->rx_std_buffers)
  6405. return -ENOMEM;
  6406. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6407. TG3_RX_STD_RING_BYTES(tp),
  6408. &tpr->rx_std_mapping,
  6409. GFP_KERNEL);
  6410. if (!tpr->rx_std)
  6411. goto err_out;
  6412. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6413. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6414. GFP_KERNEL);
  6415. if (!tpr->rx_jmb_buffers)
  6416. goto err_out;
  6417. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6418. TG3_RX_JMB_RING_BYTES(tp),
  6419. &tpr->rx_jmb_mapping,
  6420. GFP_KERNEL);
  6421. if (!tpr->rx_jmb)
  6422. goto err_out;
  6423. }
  6424. return 0;
  6425. err_out:
  6426. tg3_rx_prodring_fini(tp, tpr);
  6427. return -ENOMEM;
  6428. }
  6429. /* Free up pending packets in all rx/tx rings.
  6430. *
  6431. * The chip has been shut down and the driver detached from
  6432. * the networking, so no interrupts or new tx packets will
  6433. * end up in the driver. tp->{tx,}lock is not held and we are not
  6434. * in an interrupt context and thus may sleep.
  6435. */
  6436. static void tg3_free_rings(struct tg3 *tp)
  6437. {
  6438. int i, j;
  6439. for (j = 0; j < tp->irq_cnt; j++) {
  6440. struct tg3_napi *tnapi = &tp->napi[j];
  6441. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6442. if (!tnapi->tx_buffers)
  6443. continue;
  6444. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6445. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6446. if (!skb)
  6447. continue;
  6448. tg3_tx_skb_unmap(tnapi, i,
  6449. skb_shinfo(skb)->nr_frags - 1);
  6450. dev_kfree_skb_any(skb);
  6451. }
  6452. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6453. }
  6454. }
  6455. /* Initialize tx/rx rings for packet processing.
  6456. *
  6457. * The chip has been shut down and the driver detached from
  6458. * the networking, so no interrupts or new tx packets will
  6459. * end up in the driver. tp->{tx,}lock are held and thus
  6460. * we may not sleep.
  6461. */
  6462. static int tg3_init_rings(struct tg3 *tp)
  6463. {
  6464. int i;
  6465. /* Free up all the SKBs. */
  6466. tg3_free_rings(tp);
  6467. for (i = 0; i < tp->irq_cnt; i++) {
  6468. struct tg3_napi *tnapi = &tp->napi[i];
  6469. tnapi->last_tag = 0;
  6470. tnapi->last_irq_tag = 0;
  6471. tnapi->hw_status->status = 0;
  6472. tnapi->hw_status->status_tag = 0;
  6473. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6474. tnapi->tx_prod = 0;
  6475. tnapi->tx_cons = 0;
  6476. if (tnapi->tx_ring)
  6477. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6478. tnapi->rx_rcb_ptr = 0;
  6479. if (tnapi->rx_rcb)
  6480. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6481. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6482. tg3_free_rings(tp);
  6483. return -ENOMEM;
  6484. }
  6485. }
  6486. return 0;
  6487. }
  6488. static void tg3_mem_tx_release(struct tg3 *tp)
  6489. {
  6490. int i;
  6491. for (i = 0; i < tp->irq_max; i++) {
  6492. struct tg3_napi *tnapi = &tp->napi[i];
  6493. if (tnapi->tx_ring) {
  6494. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6495. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6496. tnapi->tx_ring = NULL;
  6497. }
  6498. kfree(tnapi->tx_buffers);
  6499. tnapi->tx_buffers = NULL;
  6500. }
  6501. }
  6502. static int tg3_mem_tx_acquire(struct tg3 *tp)
  6503. {
  6504. int i;
  6505. struct tg3_napi *tnapi = &tp->napi[0];
  6506. /* If multivector TSS is enabled, vector 0 does not handle
  6507. * tx interrupts. Don't allocate any resources for it.
  6508. */
  6509. if (tg3_flag(tp, ENABLE_TSS))
  6510. tnapi++;
  6511. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  6512. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  6513. TG3_TX_RING_SIZE, GFP_KERNEL);
  6514. if (!tnapi->tx_buffers)
  6515. goto err_out;
  6516. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6517. TG3_TX_RING_BYTES,
  6518. &tnapi->tx_desc_mapping,
  6519. GFP_KERNEL);
  6520. if (!tnapi->tx_ring)
  6521. goto err_out;
  6522. }
  6523. return 0;
  6524. err_out:
  6525. tg3_mem_tx_release(tp);
  6526. return -ENOMEM;
  6527. }
  6528. static void tg3_mem_rx_release(struct tg3 *tp)
  6529. {
  6530. int i;
  6531. for (i = 0; i < tp->irq_max; i++) {
  6532. struct tg3_napi *tnapi = &tp->napi[i];
  6533. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6534. if (!tnapi->rx_rcb)
  6535. continue;
  6536. dma_free_coherent(&tp->pdev->dev,
  6537. TG3_RX_RCB_RING_BYTES(tp),
  6538. tnapi->rx_rcb,
  6539. tnapi->rx_rcb_mapping);
  6540. tnapi->rx_rcb = NULL;
  6541. }
  6542. }
  6543. static int tg3_mem_rx_acquire(struct tg3 *tp)
  6544. {
  6545. unsigned int i, limit;
  6546. limit = tp->rxq_cnt;
  6547. /* If RSS is enabled, we need a (dummy) producer ring
  6548. * set on vector zero. This is the true hw prodring.
  6549. */
  6550. if (tg3_flag(tp, ENABLE_RSS))
  6551. limit++;
  6552. for (i = 0; i < limit; i++) {
  6553. struct tg3_napi *tnapi = &tp->napi[i];
  6554. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6555. goto err_out;
  6556. /* If multivector RSS is enabled, vector 0
  6557. * does not handle rx or tx interrupts.
  6558. * Don't allocate any resources for it.
  6559. */
  6560. if (!i && tg3_flag(tp, ENABLE_RSS))
  6561. continue;
  6562. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6563. TG3_RX_RCB_RING_BYTES(tp),
  6564. &tnapi->rx_rcb_mapping,
  6565. GFP_KERNEL);
  6566. if (!tnapi->rx_rcb)
  6567. goto err_out;
  6568. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6569. }
  6570. return 0;
  6571. err_out:
  6572. tg3_mem_rx_release(tp);
  6573. return -ENOMEM;
  6574. }
  6575. /*
  6576. * Must not be invoked with interrupt sources disabled and
  6577. * the hardware shutdown down.
  6578. */
  6579. static void tg3_free_consistent(struct tg3 *tp)
  6580. {
  6581. int i;
  6582. for (i = 0; i < tp->irq_cnt; i++) {
  6583. struct tg3_napi *tnapi = &tp->napi[i];
  6584. if (tnapi->hw_status) {
  6585. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6586. tnapi->hw_status,
  6587. tnapi->status_mapping);
  6588. tnapi->hw_status = NULL;
  6589. }
  6590. }
  6591. tg3_mem_rx_release(tp);
  6592. tg3_mem_tx_release(tp);
  6593. if (tp->hw_stats) {
  6594. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6595. tp->hw_stats, tp->stats_mapping);
  6596. tp->hw_stats = NULL;
  6597. }
  6598. }
  6599. /*
  6600. * Must not be invoked with interrupt sources disabled and
  6601. * the hardware shutdown down. Can sleep.
  6602. */
  6603. static int tg3_alloc_consistent(struct tg3 *tp)
  6604. {
  6605. int i;
  6606. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6607. sizeof(struct tg3_hw_stats),
  6608. &tp->stats_mapping,
  6609. GFP_KERNEL);
  6610. if (!tp->hw_stats)
  6611. goto err_out;
  6612. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6613. for (i = 0; i < tp->irq_cnt; i++) {
  6614. struct tg3_napi *tnapi = &tp->napi[i];
  6615. struct tg3_hw_status *sblk;
  6616. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6617. TG3_HW_STATUS_SIZE,
  6618. &tnapi->status_mapping,
  6619. GFP_KERNEL);
  6620. if (!tnapi->hw_status)
  6621. goto err_out;
  6622. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6623. sblk = tnapi->hw_status;
  6624. if (tg3_flag(tp, ENABLE_RSS)) {
  6625. u16 *prodptr = NULL;
  6626. /*
  6627. * When RSS is enabled, the status block format changes
  6628. * slightly. The "rx_jumbo_consumer", "reserved",
  6629. * and "rx_mini_consumer" members get mapped to the
  6630. * other three rx return ring producer indexes.
  6631. */
  6632. switch (i) {
  6633. case 1:
  6634. prodptr = &sblk->idx[0].rx_producer;
  6635. break;
  6636. case 2:
  6637. prodptr = &sblk->rx_jumbo_consumer;
  6638. break;
  6639. case 3:
  6640. prodptr = &sblk->reserved;
  6641. break;
  6642. case 4:
  6643. prodptr = &sblk->rx_mini_consumer;
  6644. break;
  6645. }
  6646. tnapi->rx_rcb_prod_idx = prodptr;
  6647. } else {
  6648. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6649. }
  6650. }
  6651. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  6652. goto err_out;
  6653. return 0;
  6654. err_out:
  6655. tg3_free_consistent(tp);
  6656. return -ENOMEM;
  6657. }
  6658. #define MAX_WAIT_CNT 1000
  6659. /* To stop a block, clear the enable bit and poll till it
  6660. * clears. tp->lock is held.
  6661. */
  6662. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6663. {
  6664. unsigned int i;
  6665. u32 val;
  6666. if (tg3_flag(tp, 5705_PLUS)) {
  6667. switch (ofs) {
  6668. case RCVLSC_MODE:
  6669. case DMAC_MODE:
  6670. case MBFREE_MODE:
  6671. case BUFMGR_MODE:
  6672. case MEMARB_MODE:
  6673. /* We can't enable/disable these bits of the
  6674. * 5705/5750, just say success.
  6675. */
  6676. return 0;
  6677. default:
  6678. break;
  6679. }
  6680. }
  6681. val = tr32(ofs);
  6682. val &= ~enable_bit;
  6683. tw32_f(ofs, val);
  6684. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6685. udelay(100);
  6686. val = tr32(ofs);
  6687. if ((val & enable_bit) == 0)
  6688. break;
  6689. }
  6690. if (i == MAX_WAIT_CNT && !silent) {
  6691. dev_err(&tp->pdev->dev,
  6692. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6693. ofs, enable_bit);
  6694. return -ENODEV;
  6695. }
  6696. return 0;
  6697. }
  6698. /* tp->lock is held. */
  6699. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6700. {
  6701. int i, err;
  6702. tg3_disable_ints(tp);
  6703. tp->rx_mode &= ~RX_MODE_ENABLE;
  6704. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6705. udelay(10);
  6706. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6707. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6708. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6709. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6710. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6711. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6712. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6713. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6714. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6715. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6716. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6717. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6718. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6719. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6720. tw32_f(MAC_MODE, tp->mac_mode);
  6721. udelay(40);
  6722. tp->tx_mode &= ~TX_MODE_ENABLE;
  6723. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6724. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6725. udelay(100);
  6726. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6727. break;
  6728. }
  6729. if (i >= MAX_WAIT_CNT) {
  6730. dev_err(&tp->pdev->dev,
  6731. "%s timed out, TX_MODE_ENABLE will not clear "
  6732. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6733. err |= -ENODEV;
  6734. }
  6735. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6736. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6737. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6738. tw32(FTQ_RESET, 0xffffffff);
  6739. tw32(FTQ_RESET, 0x00000000);
  6740. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6741. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6742. for (i = 0; i < tp->irq_cnt; i++) {
  6743. struct tg3_napi *tnapi = &tp->napi[i];
  6744. if (tnapi->hw_status)
  6745. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6746. }
  6747. return err;
  6748. }
  6749. /* Save PCI command register before chip reset */
  6750. static void tg3_save_pci_state(struct tg3 *tp)
  6751. {
  6752. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6753. }
  6754. /* Restore PCI state after chip reset */
  6755. static void tg3_restore_pci_state(struct tg3 *tp)
  6756. {
  6757. u32 val;
  6758. /* Re-enable indirect register accesses. */
  6759. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6760. tp->misc_host_ctrl);
  6761. /* Set MAX PCI retry to zero. */
  6762. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6763. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6764. tg3_flag(tp, PCIX_MODE))
  6765. val |= PCISTATE_RETRY_SAME_DMA;
  6766. /* Allow reads and writes to the APE register and memory space. */
  6767. if (tg3_flag(tp, ENABLE_APE))
  6768. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6769. PCISTATE_ALLOW_APE_SHMEM_WR |
  6770. PCISTATE_ALLOW_APE_PSPACE_WR;
  6771. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6772. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6773. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6774. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6775. tp->pci_cacheline_sz);
  6776. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6777. tp->pci_lat_timer);
  6778. }
  6779. /* Make sure PCI-X relaxed ordering bit is clear. */
  6780. if (tg3_flag(tp, PCIX_MODE)) {
  6781. u16 pcix_cmd;
  6782. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6783. &pcix_cmd);
  6784. pcix_cmd &= ~PCI_X_CMD_ERO;
  6785. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6786. pcix_cmd);
  6787. }
  6788. if (tg3_flag(tp, 5780_CLASS)) {
  6789. /* Chip reset on 5780 will reset MSI enable bit,
  6790. * so need to restore it.
  6791. */
  6792. if (tg3_flag(tp, USING_MSI)) {
  6793. u16 ctrl;
  6794. pci_read_config_word(tp->pdev,
  6795. tp->msi_cap + PCI_MSI_FLAGS,
  6796. &ctrl);
  6797. pci_write_config_word(tp->pdev,
  6798. tp->msi_cap + PCI_MSI_FLAGS,
  6799. ctrl | PCI_MSI_FLAGS_ENABLE);
  6800. val = tr32(MSGINT_MODE);
  6801. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6802. }
  6803. }
  6804. }
  6805. /* tp->lock is held. */
  6806. static int tg3_chip_reset(struct tg3 *tp)
  6807. {
  6808. u32 val;
  6809. void (*write_op)(struct tg3 *, u32, u32);
  6810. int i, err;
  6811. tg3_nvram_lock(tp);
  6812. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6813. /* No matching tg3_nvram_unlock() after this because
  6814. * chip reset below will undo the nvram lock.
  6815. */
  6816. tp->nvram_lock_cnt = 0;
  6817. /* GRC_MISC_CFG core clock reset will clear the memory
  6818. * enable bit in PCI register 4 and the MSI enable bit
  6819. * on some chips, so we save relevant registers here.
  6820. */
  6821. tg3_save_pci_state(tp);
  6822. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6823. tg3_flag(tp, 5755_PLUS))
  6824. tw32(GRC_FASTBOOT_PC, 0);
  6825. /*
  6826. * We must avoid the readl() that normally takes place.
  6827. * It locks machines, causes machine checks, and other
  6828. * fun things. So, temporarily disable the 5701
  6829. * hardware workaround, while we do the reset.
  6830. */
  6831. write_op = tp->write32;
  6832. if (write_op == tg3_write_flush_reg32)
  6833. tp->write32 = tg3_write32;
  6834. /* Prevent the irq handler from reading or writing PCI registers
  6835. * during chip reset when the memory enable bit in the PCI command
  6836. * register may be cleared. The chip does not generate interrupt
  6837. * at this time, but the irq handler may still be called due to irq
  6838. * sharing or irqpoll.
  6839. */
  6840. tg3_flag_set(tp, CHIP_RESETTING);
  6841. for (i = 0; i < tp->irq_cnt; i++) {
  6842. struct tg3_napi *tnapi = &tp->napi[i];
  6843. if (tnapi->hw_status) {
  6844. tnapi->hw_status->status = 0;
  6845. tnapi->hw_status->status_tag = 0;
  6846. }
  6847. tnapi->last_tag = 0;
  6848. tnapi->last_irq_tag = 0;
  6849. }
  6850. smp_mb();
  6851. for (i = 0; i < tp->irq_cnt; i++)
  6852. synchronize_irq(tp->napi[i].irq_vec);
  6853. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6854. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6855. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6856. }
  6857. /* do the reset */
  6858. val = GRC_MISC_CFG_CORECLK_RESET;
  6859. if (tg3_flag(tp, PCI_EXPRESS)) {
  6860. /* Force PCIe 1.0a mode */
  6861. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6862. !tg3_flag(tp, 57765_PLUS) &&
  6863. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6864. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6865. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6866. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6867. tw32(GRC_MISC_CFG, (1 << 29));
  6868. val |= (1 << 29);
  6869. }
  6870. }
  6871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6872. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6873. tw32(GRC_VCPU_EXT_CTRL,
  6874. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6875. }
  6876. /* Manage gphy power for all CPMU absent PCIe devices. */
  6877. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6878. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6879. tw32(GRC_MISC_CFG, val);
  6880. /* restore 5701 hardware bug workaround write method */
  6881. tp->write32 = write_op;
  6882. /* Unfortunately, we have to delay before the PCI read back.
  6883. * Some 575X chips even will not respond to a PCI cfg access
  6884. * when the reset command is given to the chip.
  6885. *
  6886. * How do these hardware designers expect things to work
  6887. * properly if the PCI write is posted for a long period
  6888. * of time? It is always necessary to have some method by
  6889. * which a register read back can occur to push the write
  6890. * out which does the reset.
  6891. *
  6892. * For most tg3 variants the trick below was working.
  6893. * Ho hum...
  6894. */
  6895. udelay(120);
  6896. /* Flush PCI posted writes. The normal MMIO registers
  6897. * are inaccessible at this time so this is the only
  6898. * way to make this reliably (actually, this is no longer
  6899. * the case, see above). I tried to use indirect
  6900. * register read/write but this upset some 5701 variants.
  6901. */
  6902. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6903. udelay(120);
  6904. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  6905. u16 val16;
  6906. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6907. int j;
  6908. u32 cfg_val;
  6909. /* Wait for link training to complete. */
  6910. for (j = 0; j < 5000; j++)
  6911. udelay(100);
  6912. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6913. pci_write_config_dword(tp->pdev, 0xc4,
  6914. cfg_val | (1 << 15));
  6915. }
  6916. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6917. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  6918. /*
  6919. * Older PCIe devices only support the 128 byte
  6920. * MPS setting. Enforce the restriction.
  6921. */
  6922. if (!tg3_flag(tp, CPMU_PRESENT))
  6923. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  6924. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  6925. /* Clear error status */
  6926. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  6927. PCI_EXP_DEVSTA_CED |
  6928. PCI_EXP_DEVSTA_NFED |
  6929. PCI_EXP_DEVSTA_FED |
  6930. PCI_EXP_DEVSTA_URD);
  6931. }
  6932. tg3_restore_pci_state(tp);
  6933. tg3_flag_clear(tp, CHIP_RESETTING);
  6934. tg3_flag_clear(tp, ERROR_PROCESSED);
  6935. val = 0;
  6936. if (tg3_flag(tp, 5780_CLASS))
  6937. val = tr32(MEMARB_MODE);
  6938. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6939. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6940. tg3_stop_fw(tp);
  6941. tw32(0x5000, 0x400);
  6942. }
  6943. tw32(GRC_MODE, tp->grc_mode);
  6944. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6945. val = tr32(0xc4);
  6946. tw32(0xc4, val | (1 << 15));
  6947. }
  6948. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6949. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6950. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6951. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6952. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6953. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6954. }
  6955. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6956. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6957. val = tp->mac_mode;
  6958. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6959. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6960. val = tp->mac_mode;
  6961. } else
  6962. val = 0;
  6963. tw32_f(MAC_MODE, val);
  6964. udelay(40);
  6965. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6966. err = tg3_poll_fw(tp);
  6967. if (err)
  6968. return err;
  6969. tg3_mdio_start(tp);
  6970. if (tg3_flag(tp, PCI_EXPRESS) &&
  6971. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6972. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6973. !tg3_flag(tp, 57765_PLUS)) {
  6974. val = tr32(0x7c00);
  6975. tw32(0x7c00, val | (1 << 25));
  6976. }
  6977. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6978. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6979. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6980. }
  6981. /* Reprobe ASF enable state. */
  6982. tg3_flag_clear(tp, ENABLE_ASF);
  6983. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6984. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6985. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6986. u32 nic_cfg;
  6987. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6988. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6989. tg3_flag_set(tp, ENABLE_ASF);
  6990. tp->last_event_jiffies = jiffies;
  6991. if (tg3_flag(tp, 5750_PLUS))
  6992. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6993. }
  6994. }
  6995. return 0;
  6996. }
  6997. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  6998. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  6999. /* tp->lock is held. */
  7000. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  7001. {
  7002. int err;
  7003. tg3_stop_fw(tp);
  7004. tg3_write_sig_pre_reset(tp, kind);
  7005. tg3_abort_hw(tp, silent);
  7006. err = tg3_chip_reset(tp);
  7007. __tg3_set_mac_addr(tp, 0);
  7008. tg3_write_sig_legacy(tp, kind);
  7009. tg3_write_sig_post_reset(tp, kind);
  7010. if (tp->hw_stats) {
  7011. /* Save the stats across chip resets... */
  7012. tg3_get_nstats(tp, &tp->net_stats_prev);
  7013. tg3_get_estats(tp, &tp->estats_prev);
  7014. /* And make sure the next sample is new data */
  7015. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7016. }
  7017. if (err)
  7018. return err;
  7019. return 0;
  7020. }
  7021. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7022. {
  7023. struct tg3 *tp = netdev_priv(dev);
  7024. struct sockaddr *addr = p;
  7025. int err = 0, skip_mac_1 = 0;
  7026. if (!is_valid_ether_addr(addr->sa_data))
  7027. return -EADDRNOTAVAIL;
  7028. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7029. if (!netif_running(dev))
  7030. return 0;
  7031. if (tg3_flag(tp, ENABLE_ASF)) {
  7032. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7033. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7034. addr0_low = tr32(MAC_ADDR_0_LOW);
  7035. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7036. addr1_low = tr32(MAC_ADDR_1_LOW);
  7037. /* Skip MAC addr 1 if ASF is using it. */
  7038. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7039. !(addr1_high == 0 && addr1_low == 0))
  7040. skip_mac_1 = 1;
  7041. }
  7042. spin_lock_bh(&tp->lock);
  7043. __tg3_set_mac_addr(tp, skip_mac_1);
  7044. spin_unlock_bh(&tp->lock);
  7045. return err;
  7046. }
  7047. /* tp->lock is held. */
  7048. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7049. dma_addr_t mapping, u32 maxlen_flags,
  7050. u32 nic_addr)
  7051. {
  7052. tg3_write_mem(tp,
  7053. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7054. ((u64) mapping >> 32));
  7055. tg3_write_mem(tp,
  7056. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7057. ((u64) mapping & 0xffffffff));
  7058. tg3_write_mem(tp,
  7059. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7060. maxlen_flags);
  7061. if (!tg3_flag(tp, 5705_PLUS))
  7062. tg3_write_mem(tp,
  7063. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7064. nic_addr);
  7065. }
  7066. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7067. {
  7068. int i = 0;
  7069. if (!tg3_flag(tp, ENABLE_TSS)) {
  7070. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7071. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7072. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7073. } else {
  7074. tw32(HOSTCC_TXCOL_TICKS, 0);
  7075. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7076. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7077. for (; i < tp->txq_cnt; i++) {
  7078. u32 reg;
  7079. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7080. tw32(reg, ec->tx_coalesce_usecs);
  7081. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7082. tw32(reg, ec->tx_max_coalesced_frames);
  7083. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7084. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7085. }
  7086. }
  7087. for (; i < tp->irq_max - 1; i++) {
  7088. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7089. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7090. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7091. }
  7092. }
  7093. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7094. {
  7095. int i = 0;
  7096. u32 limit = tp->rxq_cnt;
  7097. if (!tg3_flag(tp, ENABLE_RSS)) {
  7098. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7099. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7100. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7101. limit--;
  7102. } else {
  7103. tw32(HOSTCC_RXCOL_TICKS, 0);
  7104. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7105. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7106. }
  7107. for (; i < limit; i++) {
  7108. u32 reg;
  7109. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7110. tw32(reg, ec->rx_coalesce_usecs);
  7111. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7112. tw32(reg, ec->rx_max_coalesced_frames);
  7113. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7114. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7115. }
  7116. for (; i < tp->irq_max - 1; i++) {
  7117. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7118. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7119. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7120. }
  7121. }
  7122. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7123. {
  7124. tg3_coal_tx_init(tp, ec);
  7125. tg3_coal_rx_init(tp, ec);
  7126. if (!tg3_flag(tp, 5705_PLUS)) {
  7127. u32 val = ec->stats_block_coalesce_usecs;
  7128. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7129. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7130. if (!tp->link_up)
  7131. val = 0;
  7132. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7133. }
  7134. }
  7135. /* tp->lock is held. */
  7136. static void tg3_rings_reset(struct tg3 *tp)
  7137. {
  7138. int i;
  7139. u32 stblk, txrcb, rxrcb, limit;
  7140. struct tg3_napi *tnapi = &tp->napi[0];
  7141. /* Disable all transmit rings but the first. */
  7142. if (!tg3_flag(tp, 5705_PLUS))
  7143. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7144. else if (tg3_flag(tp, 5717_PLUS))
  7145. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7146. else if (tg3_flag(tp, 57765_CLASS) ||
  7147. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  7148. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7149. else
  7150. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7151. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7152. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7153. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7154. BDINFO_FLAGS_DISABLED);
  7155. /* Disable all receive return rings but the first. */
  7156. if (tg3_flag(tp, 5717_PLUS))
  7157. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7158. else if (!tg3_flag(tp, 5705_PLUS))
  7159. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7160. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7161. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762 ||
  7162. tg3_flag(tp, 57765_CLASS))
  7163. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7164. else
  7165. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7166. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7167. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7168. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7169. BDINFO_FLAGS_DISABLED);
  7170. /* Disable interrupts */
  7171. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7172. tp->napi[0].chk_msi_cnt = 0;
  7173. tp->napi[0].last_rx_cons = 0;
  7174. tp->napi[0].last_tx_cons = 0;
  7175. /* Zero mailbox registers. */
  7176. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7177. for (i = 1; i < tp->irq_max; i++) {
  7178. tp->napi[i].tx_prod = 0;
  7179. tp->napi[i].tx_cons = 0;
  7180. if (tg3_flag(tp, ENABLE_TSS))
  7181. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7182. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7183. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7184. tp->napi[i].chk_msi_cnt = 0;
  7185. tp->napi[i].last_rx_cons = 0;
  7186. tp->napi[i].last_tx_cons = 0;
  7187. }
  7188. if (!tg3_flag(tp, ENABLE_TSS))
  7189. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7190. } else {
  7191. tp->napi[0].tx_prod = 0;
  7192. tp->napi[0].tx_cons = 0;
  7193. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7194. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7195. }
  7196. /* Make sure the NIC-based send BD rings are disabled. */
  7197. if (!tg3_flag(tp, 5705_PLUS)) {
  7198. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7199. for (i = 0; i < 16; i++)
  7200. tw32_tx_mbox(mbox + i * 8, 0);
  7201. }
  7202. txrcb = NIC_SRAM_SEND_RCB;
  7203. rxrcb = NIC_SRAM_RCV_RET_RCB;
  7204. /* Clear status block in ram. */
  7205. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7206. /* Set status block DMA address */
  7207. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7208. ((u64) tnapi->status_mapping >> 32));
  7209. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7210. ((u64) tnapi->status_mapping & 0xffffffff));
  7211. if (tnapi->tx_ring) {
  7212. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7213. (TG3_TX_RING_SIZE <<
  7214. BDINFO_FLAGS_MAXLEN_SHIFT),
  7215. NIC_SRAM_TX_BUFFER_DESC);
  7216. txrcb += TG3_BDINFO_SIZE;
  7217. }
  7218. if (tnapi->rx_rcb) {
  7219. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7220. (tp->rx_ret_ring_mask + 1) <<
  7221. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7222. rxrcb += TG3_BDINFO_SIZE;
  7223. }
  7224. stblk = HOSTCC_STATBLCK_RING1;
  7225. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7226. u64 mapping = (u64)tnapi->status_mapping;
  7227. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7228. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7229. /* Clear status block in ram. */
  7230. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7231. if (tnapi->tx_ring) {
  7232. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7233. (TG3_TX_RING_SIZE <<
  7234. BDINFO_FLAGS_MAXLEN_SHIFT),
  7235. NIC_SRAM_TX_BUFFER_DESC);
  7236. txrcb += TG3_BDINFO_SIZE;
  7237. }
  7238. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7239. ((tp->rx_ret_ring_mask + 1) <<
  7240. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  7241. stblk += 8;
  7242. rxrcb += TG3_BDINFO_SIZE;
  7243. }
  7244. }
  7245. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7246. {
  7247. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7248. if (!tg3_flag(tp, 5750_PLUS) ||
  7249. tg3_flag(tp, 5780_CLASS) ||
  7250. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  7251. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  7252. tg3_flag(tp, 57765_PLUS))
  7253. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7254. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7255. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7256. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7257. else
  7258. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7259. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7260. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7261. val = min(nic_rep_thresh, host_rep_thresh);
  7262. tw32(RCVBDI_STD_THRESH, val);
  7263. if (tg3_flag(tp, 57765_PLUS))
  7264. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7265. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7266. return;
  7267. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7268. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7269. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7270. tw32(RCVBDI_JUMBO_THRESH, val);
  7271. if (tg3_flag(tp, 57765_PLUS))
  7272. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7273. }
  7274. static inline u32 calc_crc(unsigned char *buf, int len)
  7275. {
  7276. u32 reg;
  7277. u32 tmp;
  7278. int j, k;
  7279. reg = 0xffffffff;
  7280. for (j = 0; j < len; j++) {
  7281. reg ^= buf[j];
  7282. for (k = 0; k < 8; k++) {
  7283. tmp = reg & 0x01;
  7284. reg >>= 1;
  7285. if (tmp)
  7286. reg ^= 0xedb88320;
  7287. }
  7288. }
  7289. return ~reg;
  7290. }
  7291. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7292. {
  7293. /* accept or reject all multicast frames */
  7294. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7295. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7296. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7297. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7298. }
  7299. static void __tg3_set_rx_mode(struct net_device *dev)
  7300. {
  7301. struct tg3 *tp = netdev_priv(dev);
  7302. u32 rx_mode;
  7303. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7304. RX_MODE_KEEP_VLAN_TAG);
  7305. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7306. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7307. * flag clear.
  7308. */
  7309. if (!tg3_flag(tp, ENABLE_ASF))
  7310. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7311. #endif
  7312. if (dev->flags & IFF_PROMISC) {
  7313. /* Promiscuous mode. */
  7314. rx_mode |= RX_MODE_PROMISC;
  7315. } else if (dev->flags & IFF_ALLMULTI) {
  7316. /* Accept all multicast. */
  7317. tg3_set_multi(tp, 1);
  7318. } else if (netdev_mc_empty(dev)) {
  7319. /* Reject all multicast. */
  7320. tg3_set_multi(tp, 0);
  7321. } else {
  7322. /* Accept one or more multicast(s). */
  7323. struct netdev_hw_addr *ha;
  7324. u32 mc_filter[4] = { 0, };
  7325. u32 regidx;
  7326. u32 bit;
  7327. u32 crc;
  7328. netdev_for_each_mc_addr(ha, dev) {
  7329. crc = calc_crc(ha->addr, ETH_ALEN);
  7330. bit = ~crc & 0x7f;
  7331. regidx = (bit & 0x60) >> 5;
  7332. bit &= 0x1f;
  7333. mc_filter[regidx] |= (1 << bit);
  7334. }
  7335. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7336. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7337. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7338. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7339. }
  7340. if (rx_mode != tp->rx_mode) {
  7341. tp->rx_mode = rx_mode;
  7342. tw32_f(MAC_RX_MODE, rx_mode);
  7343. udelay(10);
  7344. }
  7345. }
  7346. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7347. {
  7348. int i;
  7349. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7350. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7351. }
  7352. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7353. {
  7354. int i;
  7355. if (!tg3_flag(tp, SUPPORT_MSIX))
  7356. return;
  7357. if (tp->rxq_cnt == 1) {
  7358. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7359. return;
  7360. }
  7361. /* Validate table against current IRQ count */
  7362. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7363. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  7364. break;
  7365. }
  7366. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7367. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7368. }
  7369. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7370. {
  7371. int i = 0;
  7372. u32 reg = MAC_RSS_INDIR_TBL_0;
  7373. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7374. u32 val = tp->rss_ind_tbl[i];
  7375. i++;
  7376. for (; i % 8; i++) {
  7377. val <<= 4;
  7378. val |= tp->rss_ind_tbl[i];
  7379. }
  7380. tw32(reg, val);
  7381. reg += 4;
  7382. }
  7383. }
  7384. /* tp->lock is held. */
  7385. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  7386. {
  7387. u32 val, rdmac_mode;
  7388. int i, err, limit;
  7389. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7390. tg3_disable_ints(tp);
  7391. tg3_stop_fw(tp);
  7392. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7393. if (tg3_flag(tp, INIT_COMPLETE))
  7394. tg3_abort_hw(tp, 1);
  7395. /* Enable MAC control of LPI */
  7396. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7397. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7398. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  7399. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7400. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  7401. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  7402. tw32_f(TG3_CPMU_EEE_CTRL,
  7403. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7404. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7405. TG3_CPMU_EEEMD_LPI_IN_TX |
  7406. TG3_CPMU_EEEMD_LPI_IN_RX |
  7407. TG3_CPMU_EEEMD_EEE_ENABLE;
  7408. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7409. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7410. if (tg3_flag(tp, ENABLE_APE))
  7411. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7412. tw32_f(TG3_CPMU_EEE_MODE, val);
  7413. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7414. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7415. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7416. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7417. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7418. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7419. }
  7420. if (reset_phy)
  7421. tg3_phy_reset(tp);
  7422. err = tg3_chip_reset(tp);
  7423. if (err)
  7424. return err;
  7425. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7426. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  7427. val = tr32(TG3_CPMU_CTRL);
  7428. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7429. tw32(TG3_CPMU_CTRL, val);
  7430. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7431. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7432. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7433. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7434. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7435. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7436. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7437. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7438. val = tr32(TG3_CPMU_HST_ACC);
  7439. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7440. val |= CPMU_HST_ACC_MACCLK_6_25;
  7441. tw32(TG3_CPMU_HST_ACC, val);
  7442. }
  7443. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  7444. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7445. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7446. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7447. tw32(PCIE_PWR_MGMT_THRESH, val);
  7448. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7449. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7450. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7451. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7452. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7453. }
  7454. if (tg3_flag(tp, L1PLLPD_EN)) {
  7455. u32 grc_mode = tr32(GRC_MODE);
  7456. /* Access the lower 1K of PL PCIE block registers. */
  7457. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7458. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7459. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7460. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7461. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7462. tw32(GRC_MODE, grc_mode);
  7463. }
  7464. if (tg3_flag(tp, 57765_CLASS)) {
  7465. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  7466. u32 grc_mode = tr32(GRC_MODE);
  7467. /* Access the lower 1K of PL PCIE block registers. */
  7468. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7469. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7470. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7471. TG3_PCIE_PL_LO_PHYCTL5);
  7472. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7473. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7474. tw32(GRC_MODE, grc_mode);
  7475. }
  7476. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  7477. u32 grc_mode = tr32(GRC_MODE);
  7478. /* Access the lower 1K of DL PCIE block registers. */
  7479. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7480. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7481. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7482. TG3_PCIE_DL_LO_FTSMAX);
  7483. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7484. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7485. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7486. tw32(GRC_MODE, grc_mode);
  7487. }
  7488. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7489. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7490. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7491. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7492. }
  7493. /* This works around an issue with Athlon chipsets on
  7494. * B3 tigon3 silicon. This bit has no effect on any
  7495. * other revision. But do not set this on PCI Express
  7496. * chips and don't even touch the clocks if the CPMU is present.
  7497. */
  7498. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7499. if (!tg3_flag(tp, PCI_EXPRESS))
  7500. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7501. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7502. }
  7503. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  7504. tg3_flag(tp, PCIX_MODE)) {
  7505. val = tr32(TG3PCI_PCISTATE);
  7506. val |= PCISTATE_RETRY_SAME_DMA;
  7507. tw32(TG3PCI_PCISTATE, val);
  7508. }
  7509. if (tg3_flag(tp, ENABLE_APE)) {
  7510. /* Allow reads and writes to the
  7511. * APE register and memory space.
  7512. */
  7513. val = tr32(TG3PCI_PCISTATE);
  7514. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7515. PCISTATE_ALLOW_APE_SHMEM_WR |
  7516. PCISTATE_ALLOW_APE_PSPACE_WR;
  7517. tw32(TG3PCI_PCISTATE, val);
  7518. }
  7519. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  7520. /* Enable some hw fixes. */
  7521. val = tr32(TG3PCI_MSI_DATA);
  7522. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7523. tw32(TG3PCI_MSI_DATA, val);
  7524. }
  7525. /* Descriptor ring init may make accesses to the
  7526. * NIC SRAM area to setup the TX descriptors, so we
  7527. * can only do this after the hardware has been
  7528. * successfully reset.
  7529. */
  7530. err = tg3_init_rings(tp);
  7531. if (err)
  7532. return err;
  7533. if (tg3_flag(tp, 57765_PLUS)) {
  7534. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7535. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7536. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7537. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7538. if (!tg3_flag(tp, 57765_CLASS) &&
  7539. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7540. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5762)
  7541. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7542. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7543. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  7544. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  7545. /* This value is determined during the probe time DMA
  7546. * engine test, tg3_test_dma.
  7547. */
  7548. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7549. }
  7550. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7551. GRC_MODE_4X_NIC_SEND_RINGS |
  7552. GRC_MODE_NO_TX_PHDR_CSUM |
  7553. GRC_MODE_NO_RX_PHDR_CSUM);
  7554. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7555. /* Pseudo-header checksum is done by hardware logic and not
  7556. * the offload processers, so make the chip do the pseudo-
  7557. * header checksums on receive. For transmit it is more
  7558. * convenient to do the pseudo-header checksum in software
  7559. * as Linux does that on transmit for us in all cases.
  7560. */
  7561. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7562. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  7563. if (tp->rxptpctl)
  7564. tw32(TG3_RX_PTP_CTL,
  7565. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  7566. if (tg3_flag(tp, PTP_CAPABLE))
  7567. val |= GRC_MODE_TIME_SYNC_ENABLE;
  7568. tw32(GRC_MODE, tp->grc_mode | val);
  7569. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7570. val = tr32(GRC_MISC_CFG);
  7571. val &= ~0xff;
  7572. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7573. tw32(GRC_MISC_CFG, val);
  7574. /* Initialize MBUF/DESC pool. */
  7575. if (tg3_flag(tp, 5750_PLUS)) {
  7576. /* Do nothing. */
  7577. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  7578. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7579. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7580. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7581. else
  7582. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7583. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7584. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7585. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7586. int fw_len;
  7587. fw_len = tp->fw_len;
  7588. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7589. tw32(BUFMGR_MB_POOL_ADDR,
  7590. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7591. tw32(BUFMGR_MB_POOL_SIZE,
  7592. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7593. }
  7594. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7595. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7596. tp->bufmgr_config.mbuf_read_dma_low_water);
  7597. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7598. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7599. tw32(BUFMGR_MB_HIGH_WATER,
  7600. tp->bufmgr_config.mbuf_high_water);
  7601. } else {
  7602. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7603. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7604. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7605. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7606. tw32(BUFMGR_MB_HIGH_WATER,
  7607. tp->bufmgr_config.mbuf_high_water_jumbo);
  7608. }
  7609. tw32(BUFMGR_DMA_LOW_WATER,
  7610. tp->bufmgr_config.dma_low_water);
  7611. tw32(BUFMGR_DMA_HIGH_WATER,
  7612. tp->bufmgr_config.dma_high_water);
  7613. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7614. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7615. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7616. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7617. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7618. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7619. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7620. tw32(BUFMGR_MODE, val);
  7621. for (i = 0; i < 2000; i++) {
  7622. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7623. break;
  7624. udelay(10);
  7625. }
  7626. if (i >= 2000) {
  7627. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7628. return -ENODEV;
  7629. }
  7630. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7631. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7632. tg3_setup_rxbd_thresholds(tp);
  7633. /* Initialize TG3_BDINFO's at:
  7634. * RCVDBDI_STD_BD: standard eth size rx ring
  7635. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7636. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7637. *
  7638. * like so:
  7639. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7640. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7641. * ring attribute flags
  7642. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7643. *
  7644. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7645. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7646. *
  7647. * The size of each ring is fixed in the firmware, but the location is
  7648. * configurable.
  7649. */
  7650. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7651. ((u64) tpr->rx_std_mapping >> 32));
  7652. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7653. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7654. if (!tg3_flag(tp, 5717_PLUS))
  7655. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7656. NIC_SRAM_RX_BUFFER_DESC);
  7657. /* Disable the mini ring */
  7658. if (!tg3_flag(tp, 5705_PLUS))
  7659. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7660. BDINFO_FLAGS_DISABLED);
  7661. /* Program the jumbo buffer descriptor ring control
  7662. * blocks on those devices that have them.
  7663. */
  7664. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7665. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7666. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7667. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7668. ((u64) tpr->rx_jmb_mapping >> 32));
  7669. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7670. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7671. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7672. BDINFO_FLAGS_MAXLEN_SHIFT;
  7673. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7674. val | BDINFO_FLAGS_USE_EXT_RECV);
  7675. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7676. tg3_flag(tp, 57765_CLASS) ||
  7677. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  7678. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7679. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7680. } else {
  7681. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7682. BDINFO_FLAGS_DISABLED);
  7683. }
  7684. if (tg3_flag(tp, 57765_PLUS)) {
  7685. val = TG3_RX_STD_RING_SIZE(tp);
  7686. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7687. val |= (TG3_RX_STD_DMA_SZ << 2);
  7688. } else
  7689. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7690. } else
  7691. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7692. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7693. tpr->rx_std_prod_idx = tp->rx_pending;
  7694. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7695. tpr->rx_jmb_prod_idx =
  7696. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7697. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7698. tg3_rings_reset(tp);
  7699. /* Initialize MAC address and backoff seed. */
  7700. __tg3_set_mac_addr(tp, 0);
  7701. /* MTU + ethernet header + FCS + optional VLAN tag */
  7702. tw32(MAC_RX_MTU_SIZE,
  7703. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7704. /* The slot time is changed by tg3_setup_phy if we
  7705. * run at gigabit with half duplex.
  7706. */
  7707. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7708. (6 << TX_LENGTHS_IPG_SHIFT) |
  7709. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7710. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  7711. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  7712. val |= tr32(MAC_TX_LENGTHS) &
  7713. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7714. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7715. tw32(MAC_TX_LENGTHS, val);
  7716. /* Receive rules. */
  7717. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7718. tw32(RCVLPC_CONFIG, 0x0181);
  7719. /* Calculate RDMAC_MODE setting early, we need it to determine
  7720. * the RCVLPC_STATE_ENABLE mask.
  7721. */
  7722. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7723. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7724. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7725. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7726. RDMAC_MODE_LNGREAD_ENAB);
  7727. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7728. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7729. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7730. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7731. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7732. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7733. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7734. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7735. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7736. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7737. if (tg3_flag(tp, TSO_CAPABLE) &&
  7738. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7739. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7740. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7741. !tg3_flag(tp, IS_5788)) {
  7742. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7743. }
  7744. }
  7745. if (tg3_flag(tp, PCI_EXPRESS))
  7746. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7747. if (tg3_flag(tp, HW_TSO_1) ||
  7748. tg3_flag(tp, HW_TSO_2) ||
  7749. tg3_flag(tp, HW_TSO_3))
  7750. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7751. if (tg3_flag(tp, 57765_PLUS) ||
  7752. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7753. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7754. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7755. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  7756. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  7757. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7758. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7759. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7760. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7761. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7762. tg3_flag(tp, 57765_PLUS)) {
  7763. u32 tgtreg;
  7764. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  7765. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  7766. else
  7767. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  7768. val = tr32(tgtreg);
  7769. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7770. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762) {
  7771. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7772. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7773. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7774. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7775. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7776. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7777. }
  7778. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7779. }
  7780. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7781. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  7782. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762) {
  7783. u32 tgtreg;
  7784. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  7785. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  7786. else
  7787. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  7788. val = tr32(tgtreg);
  7789. tw32(tgtreg, val |
  7790. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7791. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7792. }
  7793. /* Receive/send statistics. */
  7794. if (tg3_flag(tp, 5750_PLUS)) {
  7795. val = tr32(RCVLPC_STATS_ENABLE);
  7796. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7797. tw32(RCVLPC_STATS_ENABLE, val);
  7798. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7799. tg3_flag(tp, TSO_CAPABLE)) {
  7800. val = tr32(RCVLPC_STATS_ENABLE);
  7801. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7802. tw32(RCVLPC_STATS_ENABLE, val);
  7803. } else {
  7804. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7805. }
  7806. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7807. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7808. tw32(SNDDATAI_STATSCTRL,
  7809. (SNDDATAI_SCTRL_ENABLE |
  7810. SNDDATAI_SCTRL_FASTUPD));
  7811. /* Setup host coalescing engine. */
  7812. tw32(HOSTCC_MODE, 0);
  7813. for (i = 0; i < 2000; i++) {
  7814. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7815. break;
  7816. udelay(10);
  7817. }
  7818. __tg3_set_coalesce(tp, &tp->coal);
  7819. if (!tg3_flag(tp, 5705_PLUS)) {
  7820. /* Status/statistics block address. See tg3_timer,
  7821. * the tg3_periodic_fetch_stats call there, and
  7822. * tg3_get_stats to see how this works for 5705/5750 chips.
  7823. */
  7824. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7825. ((u64) tp->stats_mapping >> 32));
  7826. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7827. ((u64) tp->stats_mapping & 0xffffffff));
  7828. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7829. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7830. /* Clear statistics and status block memory areas */
  7831. for (i = NIC_SRAM_STATS_BLK;
  7832. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7833. i += sizeof(u32)) {
  7834. tg3_write_mem(tp, i, 0);
  7835. udelay(40);
  7836. }
  7837. }
  7838. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7839. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7840. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7841. if (!tg3_flag(tp, 5705_PLUS))
  7842. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7843. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7844. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7845. /* reset to prevent losing 1st rx packet intermittently */
  7846. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7847. udelay(10);
  7848. }
  7849. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7850. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7851. MAC_MODE_FHDE_ENABLE;
  7852. if (tg3_flag(tp, ENABLE_APE))
  7853. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7854. if (!tg3_flag(tp, 5705_PLUS) &&
  7855. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7856. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7857. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7858. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7859. udelay(40);
  7860. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7861. * If TG3_FLAG_IS_NIC is zero, we should read the
  7862. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7863. * whether used as inputs or outputs, are set by boot code after
  7864. * reset.
  7865. */
  7866. if (!tg3_flag(tp, IS_NIC)) {
  7867. u32 gpio_mask;
  7868. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7869. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7870. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7871. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7872. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7873. GRC_LCLCTRL_GPIO_OUTPUT3;
  7874. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7875. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7876. tp->grc_local_ctrl &= ~gpio_mask;
  7877. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7878. /* GPIO1 must be driven high for eeprom write protect */
  7879. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7880. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7881. GRC_LCLCTRL_GPIO_OUTPUT1);
  7882. }
  7883. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7884. udelay(100);
  7885. if (tg3_flag(tp, USING_MSIX)) {
  7886. val = tr32(MSGINT_MODE);
  7887. val |= MSGINT_MODE_ENABLE;
  7888. if (tp->irq_cnt > 1)
  7889. val |= MSGINT_MODE_MULTIVEC_EN;
  7890. if (!tg3_flag(tp, 1SHOT_MSI))
  7891. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7892. tw32(MSGINT_MODE, val);
  7893. }
  7894. if (!tg3_flag(tp, 5705_PLUS)) {
  7895. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7896. udelay(40);
  7897. }
  7898. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7899. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7900. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7901. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7902. WDMAC_MODE_LNGREAD_ENAB);
  7903. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7904. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7905. if (tg3_flag(tp, TSO_CAPABLE) &&
  7906. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7907. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7908. /* nothing */
  7909. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7910. !tg3_flag(tp, IS_5788)) {
  7911. val |= WDMAC_MODE_RX_ACCEL;
  7912. }
  7913. }
  7914. /* Enable host coalescing bug fix */
  7915. if (tg3_flag(tp, 5755_PLUS))
  7916. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7917. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7918. val |= WDMAC_MODE_BURST_ALL_DATA;
  7919. tw32_f(WDMAC_MODE, val);
  7920. udelay(40);
  7921. if (tg3_flag(tp, PCIX_MODE)) {
  7922. u16 pcix_cmd;
  7923. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7924. &pcix_cmd);
  7925. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7926. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7927. pcix_cmd |= PCI_X_CMD_READ_2K;
  7928. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7929. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7930. pcix_cmd |= PCI_X_CMD_READ_2K;
  7931. }
  7932. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7933. pcix_cmd);
  7934. }
  7935. tw32_f(RDMAC_MODE, rdmac_mode);
  7936. udelay(40);
  7937. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7938. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  7939. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  7940. break;
  7941. }
  7942. if (i < TG3_NUM_RDMA_CHANNELS) {
  7943. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7944. val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
  7945. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  7946. tg3_flag_set(tp, 5719_RDMA_BUG);
  7947. }
  7948. }
  7949. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7950. if (!tg3_flag(tp, 5705_PLUS))
  7951. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7952. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7953. tw32(SNDDATAC_MODE,
  7954. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7955. else
  7956. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7957. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7958. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7959. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7960. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7961. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7962. tw32(RCVDBDI_MODE, val);
  7963. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7964. if (tg3_flag(tp, HW_TSO_1) ||
  7965. tg3_flag(tp, HW_TSO_2) ||
  7966. tg3_flag(tp, HW_TSO_3))
  7967. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7968. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7969. if (tg3_flag(tp, ENABLE_TSS))
  7970. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7971. tw32(SNDBDI_MODE, val);
  7972. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7973. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7974. err = tg3_load_5701_a0_firmware_fix(tp);
  7975. if (err)
  7976. return err;
  7977. }
  7978. if (tg3_flag(tp, TSO_CAPABLE)) {
  7979. err = tg3_load_tso_firmware(tp);
  7980. if (err)
  7981. return err;
  7982. }
  7983. tp->tx_mode = TX_MODE_ENABLE;
  7984. if (tg3_flag(tp, 5755_PLUS) ||
  7985. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7986. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7987. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  7988. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762) {
  7989. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7990. tp->tx_mode &= ~val;
  7991. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7992. }
  7993. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7994. udelay(100);
  7995. if (tg3_flag(tp, ENABLE_RSS)) {
  7996. tg3_rss_write_indir_tbl(tp);
  7997. /* Setup the "secret" hash key. */
  7998. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7999. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  8000. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  8001. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  8002. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  8003. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  8004. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  8005. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  8006. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  8007. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  8008. }
  8009. tp->rx_mode = RX_MODE_ENABLE;
  8010. if (tg3_flag(tp, 5755_PLUS))
  8011. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8012. if (tg3_flag(tp, ENABLE_RSS))
  8013. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8014. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8015. RX_MODE_RSS_IPV6_HASH_EN |
  8016. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8017. RX_MODE_RSS_IPV4_HASH_EN |
  8018. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8019. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8020. udelay(10);
  8021. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8022. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8023. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8024. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8025. udelay(10);
  8026. }
  8027. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8028. udelay(10);
  8029. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8030. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  8031. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8032. /* Set drive transmission level to 1.2V */
  8033. /* only if the signal pre-emphasis bit is not set */
  8034. val = tr32(MAC_SERDES_CFG);
  8035. val &= 0xfffff000;
  8036. val |= 0x880;
  8037. tw32(MAC_SERDES_CFG, val);
  8038. }
  8039. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  8040. tw32(MAC_SERDES_CFG, 0x616000);
  8041. }
  8042. /* Prevent chip from dropping frames when flow control
  8043. * is enabled.
  8044. */
  8045. if (tg3_flag(tp, 57765_CLASS))
  8046. val = 1;
  8047. else
  8048. val = 2;
  8049. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8050. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8051. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8052. /* Use hardware link auto-negotiation */
  8053. tg3_flag_set(tp, HW_AUTONEG);
  8054. }
  8055. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8056. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8057. u32 tmp;
  8058. tmp = tr32(SERDES_RX_CTRL);
  8059. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8060. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8061. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8062. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8063. }
  8064. if (!tg3_flag(tp, USE_PHYLIB)) {
  8065. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8066. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8067. err = tg3_setup_phy(tp, 0);
  8068. if (err)
  8069. return err;
  8070. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8071. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8072. u32 tmp;
  8073. /* Clear CRC stats. */
  8074. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8075. tg3_writephy(tp, MII_TG3_TEST1,
  8076. tmp | MII_TG3_TEST1_CRC_EN);
  8077. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8078. }
  8079. }
  8080. }
  8081. __tg3_set_rx_mode(tp->dev);
  8082. /* Initialize receive rules. */
  8083. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8084. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8085. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8086. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8087. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8088. limit = 8;
  8089. else
  8090. limit = 16;
  8091. if (tg3_flag(tp, ENABLE_ASF))
  8092. limit -= 4;
  8093. switch (limit) {
  8094. case 16:
  8095. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8096. case 15:
  8097. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8098. case 14:
  8099. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8100. case 13:
  8101. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8102. case 12:
  8103. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8104. case 11:
  8105. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8106. case 10:
  8107. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8108. case 9:
  8109. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8110. case 8:
  8111. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8112. case 7:
  8113. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8114. case 6:
  8115. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8116. case 5:
  8117. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8118. case 4:
  8119. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8120. case 3:
  8121. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8122. case 2:
  8123. case 1:
  8124. default:
  8125. break;
  8126. }
  8127. if (tg3_flag(tp, ENABLE_APE))
  8128. /* Write our heartbeat update interval to APE. */
  8129. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8130. APE_HOST_HEARTBEAT_INT_DISABLE);
  8131. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8132. return 0;
  8133. }
  8134. /* Called at device open time to get the chip ready for
  8135. * packet processing. Invoked with tp->lock held.
  8136. */
  8137. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  8138. {
  8139. tg3_switch_clocks(tp);
  8140. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8141. return tg3_reset_hw(tp, reset_phy);
  8142. }
  8143. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8144. {
  8145. int i;
  8146. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8147. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8148. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8149. off += len;
  8150. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8151. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8152. memset(ocir, 0, TG3_OCIR_LEN);
  8153. }
  8154. }
  8155. /* sysfs attributes for hwmon */
  8156. static ssize_t tg3_show_temp(struct device *dev,
  8157. struct device_attribute *devattr, char *buf)
  8158. {
  8159. struct pci_dev *pdev = to_pci_dev(dev);
  8160. struct net_device *netdev = pci_get_drvdata(pdev);
  8161. struct tg3 *tp = netdev_priv(netdev);
  8162. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8163. u32 temperature;
  8164. spin_lock_bh(&tp->lock);
  8165. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8166. sizeof(temperature));
  8167. spin_unlock_bh(&tp->lock);
  8168. return sprintf(buf, "%u\n", temperature);
  8169. }
  8170. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8171. TG3_TEMP_SENSOR_OFFSET);
  8172. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8173. TG3_TEMP_CAUTION_OFFSET);
  8174. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8175. TG3_TEMP_MAX_OFFSET);
  8176. static struct attribute *tg3_attributes[] = {
  8177. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8178. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8179. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8180. NULL
  8181. };
  8182. static const struct attribute_group tg3_group = {
  8183. .attrs = tg3_attributes,
  8184. };
  8185. static void tg3_hwmon_close(struct tg3 *tp)
  8186. {
  8187. if (tp->hwmon_dev) {
  8188. hwmon_device_unregister(tp->hwmon_dev);
  8189. tp->hwmon_dev = NULL;
  8190. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  8191. }
  8192. }
  8193. static void tg3_hwmon_open(struct tg3 *tp)
  8194. {
  8195. int i, err;
  8196. u32 size = 0;
  8197. struct pci_dev *pdev = tp->pdev;
  8198. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8199. tg3_sd_scan_scratchpad(tp, ocirs);
  8200. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8201. if (!ocirs[i].src_data_length)
  8202. continue;
  8203. size += ocirs[i].src_hdr_length;
  8204. size += ocirs[i].src_data_length;
  8205. }
  8206. if (!size)
  8207. return;
  8208. /* Register hwmon sysfs hooks */
  8209. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  8210. if (err) {
  8211. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  8212. return;
  8213. }
  8214. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  8215. if (IS_ERR(tp->hwmon_dev)) {
  8216. tp->hwmon_dev = NULL;
  8217. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8218. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  8219. }
  8220. }
  8221. #define TG3_STAT_ADD32(PSTAT, REG) \
  8222. do { u32 __val = tr32(REG); \
  8223. (PSTAT)->low += __val; \
  8224. if ((PSTAT)->low < __val) \
  8225. (PSTAT)->high += 1; \
  8226. } while (0)
  8227. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8228. {
  8229. struct tg3_hw_stats *sp = tp->hw_stats;
  8230. if (!tp->link_up)
  8231. return;
  8232. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8233. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8234. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8235. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8236. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8237. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8238. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8239. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8240. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8241. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8242. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8243. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8244. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8245. if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
  8246. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8247. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8248. u32 val;
  8249. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8250. val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
  8251. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8252. tg3_flag_clear(tp, 5719_RDMA_BUG);
  8253. }
  8254. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8255. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8256. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8257. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8258. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8259. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8260. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8261. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8262. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8263. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8264. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8265. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8266. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8267. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8268. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8269. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8270. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  8271. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  8272. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8273. } else {
  8274. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8275. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8276. if (val) {
  8277. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8278. sp->rx_discards.low += val;
  8279. if (sp->rx_discards.low < val)
  8280. sp->rx_discards.high += 1;
  8281. }
  8282. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8283. }
  8284. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8285. }
  8286. static void tg3_chk_missed_msi(struct tg3 *tp)
  8287. {
  8288. u32 i;
  8289. for (i = 0; i < tp->irq_cnt; i++) {
  8290. struct tg3_napi *tnapi = &tp->napi[i];
  8291. if (tg3_has_work(tnapi)) {
  8292. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8293. tnapi->last_tx_cons == tnapi->tx_cons) {
  8294. if (tnapi->chk_msi_cnt < 1) {
  8295. tnapi->chk_msi_cnt++;
  8296. return;
  8297. }
  8298. tg3_msi(0, tnapi);
  8299. }
  8300. }
  8301. tnapi->chk_msi_cnt = 0;
  8302. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8303. tnapi->last_tx_cons = tnapi->tx_cons;
  8304. }
  8305. }
  8306. static void tg3_timer(unsigned long __opaque)
  8307. {
  8308. struct tg3 *tp = (struct tg3 *) __opaque;
  8309. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8310. goto restart_timer;
  8311. spin_lock(&tp->lock);
  8312. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8313. tg3_flag(tp, 57765_CLASS))
  8314. tg3_chk_missed_msi(tp);
  8315. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8316. /* All of this garbage is because when using non-tagged
  8317. * IRQ status the mailbox/status_block protocol the chip
  8318. * uses with the cpu is race prone.
  8319. */
  8320. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8321. tw32(GRC_LOCAL_CTRL,
  8322. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8323. } else {
  8324. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8325. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8326. }
  8327. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8328. spin_unlock(&tp->lock);
  8329. tg3_reset_task_schedule(tp);
  8330. goto restart_timer;
  8331. }
  8332. }
  8333. /* This part only runs once per second. */
  8334. if (!--tp->timer_counter) {
  8335. if (tg3_flag(tp, 5705_PLUS))
  8336. tg3_periodic_fetch_stats(tp);
  8337. if (tp->setlpicnt && !--tp->setlpicnt)
  8338. tg3_phy_eee_enable(tp);
  8339. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8340. u32 mac_stat;
  8341. int phy_event;
  8342. mac_stat = tr32(MAC_STATUS);
  8343. phy_event = 0;
  8344. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8345. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8346. phy_event = 1;
  8347. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8348. phy_event = 1;
  8349. if (phy_event)
  8350. tg3_setup_phy(tp, 0);
  8351. } else if (tg3_flag(tp, POLL_SERDES)) {
  8352. u32 mac_stat = tr32(MAC_STATUS);
  8353. int need_setup = 0;
  8354. if (tp->link_up &&
  8355. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8356. need_setup = 1;
  8357. }
  8358. if (!tp->link_up &&
  8359. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8360. MAC_STATUS_SIGNAL_DET))) {
  8361. need_setup = 1;
  8362. }
  8363. if (need_setup) {
  8364. if (!tp->serdes_counter) {
  8365. tw32_f(MAC_MODE,
  8366. (tp->mac_mode &
  8367. ~MAC_MODE_PORT_MODE_MASK));
  8368. udelay(40);
  8369. tw32_f(MAC_MODE, tp->mac_mode);
  8370. udelay(40);
  8371. }
  8372. tg3_setup_phy(tp, 0);
  8373. }
  8374. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8375. tg3_flag(tp, 5780_CLASS)) {
  8376. tg3_serdes_parallel_detect(tp);
  8377. }
  8378. tp->timer_counter = tp->timer_multiplier;
  8379. }
  8380. /* Heartbeat is only sent once every 2 seconds.
  8381. *
  8382. * The heartbeat is to tell the ASF firmware that the host
  8383. * driver is still alive. In the event that the OS crashes,
  8384. * ASF needs to reset the hardware to free up the FIFO space
  8385. * that may be filled with rx packets destined for the host.
  8386. * If the FIFO is full, ASF will no longer function properly.
  8387. *
  8388. * Unintended resets have been reported on real time kernels
  8389. * where the timer doesn't run on time. Netpoll will also have
  8390. * same problem.
  8391. *
  8392. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8393. * to check the ring condition when the heartbeat is expiring
  8394. * before doing the reset. This will prevent most unintended
  8395. * resets.
  8396. */
  8397. if (!--tp->asf_counter) {
  8398. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8399. tg3_wait_for_event_ack(tp);
  8400. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8401. FWCMD_NICDRV_ALIVE3);
  8402. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8403. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8404. TG3_FW_UPDATE_TIMEOUT_SEC);
  8405. tg3_generate_fw_event(tp);
  8406. }
  8407. tp->asf_counter = tp->asf_multiplier;
  8408. }
  8409. spin_unlock(&tp->lock);
  8410. restart_timer:
  8411. tp->timer.expires = jiffies + tp->timer_offset;
  8412. add_timer(&tp->timer);
  8413. }
  8414. static void tg3_timer_init(struct tg3 *tp)
  8415. {
  8416. if (tg3_flag(tp, TAGGED_STATUS) &&
  8417. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8418. !tg3_flag(tp, 57765_CLASS))
  8419. tp->timer_offset = HZ;
  8420. else
  8421. tp->timer_offset = HZ / 10;
  8422. BUG_ON(tp->timer_offset > HZ);
  8423. tp->timer_multiplier = (HZ / tp->timer_offset);
  8424. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8425. TG3_FW_UPDATE_FREQ_SEC;
  8426. init_timer(&tp->timer);
  8427. tp->timer.data = (unsigned long) tp;
  8428. tp->timer.function = tg3_timer;
  8429. }
  8430. static void tg3_timer_start(struct tg3 *tp)
  8431. {
  8432. tp->asf_counter = tp->asf_multiplier;
  8433. tp->timer_counter = tp->timer_multiplier;
  8434. tp->timer.expires = jiffies + tp->timer_offset;
  8435. add_timer(&tp->timer);
  8436. }
  8437. static void tg3_timer_stop(struct tg3 *tp)
  8438. {
  8439. del_timer_sync(&tp->timer);
  8440. }
  8441. /* Restart hardware after configuration changes, self-test, etc.
  8442. * Invoked with tp->lock held.
  8443. */
  8444. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  8445. __releases(tp->lock)
  8446. __acquires(tp->lock)
  8447. {
  8448. int err;
  8449. err = tg3_init_hw(tp, reset_phy);
  8450. if (err) {
  8451. netdev_err(tp->dev,
  8452. "Failed to re-initialize device, aborting\n");
  8453. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8454. tg3_full_unlock(tp);
  8455. tg3_timer_stop(tp);
  8456. tp->irq_sync = 0;
  8457. tg3_napi_enable(tp);
  8458. dev_close(tp->dev);
  8459. tg3_full_lock(tp, 0);
  8460. }
  8461. return err;
  8462. }
  8463. static void tg3_reset_task(struct work_struct *work)
  8464. {
  8465. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8466. int err;
  8467. tg3_full_lock(tp, 0);
  8468. if (!netif_running(tp->dev)) {
  8469. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8470. tg3_full_unlock(tp);
  8471. return;
  8472. }
  8473. tg3_full_unlock(tp);
  8474. tg3_phy_stop(tp);
  8475. tg3_netif_stop(tp);
  8476. tg3_full_lock(tp, 1);
  8477. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8478. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8479. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8480. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8481. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8482. }
  8483. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8484. err = tg3_init_hw(tp, 1);
  8485. if (err)
  8486. goto out;
  8487. tg3_netif_start(tp);
  8488. out:
  8489. tg3_full_unlock(tp);
  8490. if (!err)
  8491. tg3_phy_start(tp);
  8492. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8493. }
  8494. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8495. {
  8496. irq_handler_t fn;
  8497. unsigned long flags;
  8498. char *name;
  8499. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8500. if (tp->irq_cnt == 1)
  8501. name = tp->dev->name;
  8502. else {
  8503. name = &tnapi->irq_lbl[0];
  8504. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8505. name[IFNAMSIZ-1] = 0;
  8506. }
  8507. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8508. fn = tg3_msi;
  8509. if (tg3_flag(tp, 1SHOT_MSI))
  8510. fn = tg3_msi_1shot;
  8511. flags = 0;
  8512. } else {
  8513. fn = tg3_interrupt;
  8514. if (tg3_flag(tp, TAGGED_STATUS))
  8515. fn = tg3_interrupt_tagged;
  8516. flags = IRQF_SHARED;
  8517. }
  8518. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8519. }
  8520. static int tg3_test_interrupt(struct tg3 *tp)
  8521. {
  8522. struct tg3_napi *tnapi = &tp->napi[0];
  8523. struct net_device *dev = tp->dev;
  8524. int err, i, intr_ok = 0;
  8525. u32 val;
  8526. if (!netif_running(dev))
  8527. return -ENODEV;
  8528. tg3_disable_ints(tp);
  8529. free_irq(tnapi->irq_vec, tnapi);
  8530. /*
  8531. * Turn off MSI one shot mode. Otherwise this test has no
  8532. * observable way to know whether the interrupt was delivered.
  8533. */
  8534. if (tg3_flag(tp, 57765_PLUS)) {
  8535. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8536. tw32(MSGINT_MODE, val);
  8537. }
  8538. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8539. IRQF_SHARED, dev->name, tnapi);
  8540. if (err)
  8541. return err;
  8542. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8543. tg3_enable_ints(tp);
  8544. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8545. tnapi->coal_now);
  8546. for (i = 0; i < 5; i++) {
  8547. u32 int_mbox, misc_host_ctrl;
  8548. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8549. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8550. if ((int_mbox != 0) ||
  8551. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8552. intr_ok = 1;
  8553. break;
  8554. }
  8555. if (tg3_flag(tp, 57765_PLUS) &&
  8556. tnapi->hw_status->status_tag != tnapi->last_tag)
  8557. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8558. msleep(10);
  8559. }
  8560. tg3_disable_ints(tp);
  8561. free_irq(tnapi->irq_vec, tnapi);
  8562. err = tg3_request_irq(tp, 0);
  8563. if (err)
  8564. return err;
  8565. if (intr_ok) {
  8566. /* Reenable MSI one shot mode. */
  8567. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8568. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8569. tw32(MSGINT_MODE, val);
  8570. }
  8571. return 0;
  8572. }
  8573. return -EIO;
  8574. }
  8575. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8576. * successfully restored
  8577. */
  8578. static int tg3_test_msi(struct tg3 *tp)
  8579. {
  8580. int err;
  8581. u16 pci_cmd;
  8582. if (!tg3_flag(tp, USING_MSI))
  8583. return 0;
  8584. /* Turn off SERR reporting in case MSI terminates with Master
  8585. * Abort.
  8586. */
  8587. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8588. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8589. pci_cmd & ~PCI_COMMAND_SERR);
  8590. err = tg3_test_interrupt(tp);
  8591. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8592. if (!err)
  8593. return 0;
  8594. /* other failures */
  8595. if (err != -EIO)
  8596. return err;
  8597. /* MSI test failed, go back to INTx mode */
  8598. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8599. "to INTx mode. Please report this failure to the PCI "
  8600. "maintainer and include system chipset information\n");
  8601. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8602. pci_disable_msi(tp->pdev);
  8603. tg3_flag_clear(tp, USING_MSI);
  8604. tp->napi[0].irq_vec = tp->pdev->irq;
  8605. err = tg3_request_irq(tp, 0);
  8606. if (err)
  8607. return err;
  8608. /* Need to reset the chip because the MSI cycle may have terminated
  8609. * with Master Abort.
  8610. */
  8611. tg3_full_lock(tp, 1);
  8612. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8613. err = tg3_init_hw(tp, 1);
  8614. tg3_full_unlock(tp);
  8615. if (err)
  8616. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8617. return err;
  8618. }
  8619. static int tg3_request_firmware(struct tg3 *tp)
  8620. {
  8621. const __be32 *fw_data;
  8622. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8623. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8624. tp->fw_needed);
  8625. return -ENOENT;
  8626. }
  8627. fw_data = (void *)tp->fw->data;
  8628. /* Firmware blob starts with version numbers, followed by
  8629. * start address and _full_ length including BSS sections
  8630. * (which must be longer than the actual data, of course
  8631. */
  8632. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8633. if (tp->fw_len < (tp->fw->size - 12)) {
  8634. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8635. tp->fw_len, tp->fw_needed);
  8636. release_firmware(tp->fw);
  8637. tp->fw = NULL;
  8638. return -EINVAL;
  8639. }
  8640. /* We no longer need firmware; we have it. */
  8641. tp->fw_needed = NULL;
  8642. return 0;
  8643. }
  8644. static u32 tg3_irq_count(struct tg3 *tp)
  8645. {
  8646. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  8647. if (irq_cnt > 1) {
  8648. /* We want as many rx rings enabled as there are cpus.
  8649. * In multiqueue MSI-X mode, the first MSI-X vector
  8650. * only deals with link interrupts, etc, so we add
  8651. * one to the number of vectors we are requesting.
  8652. */
  8653. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  8654. }
  8655. return irq_cnt;
  8656. }
  8657. static bool tg3_enable_msix(struct tg3 *tp)
  8658. {
  8659. int i, rc;
  8660. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  8661. tp->txq_cnt = tp->txq_req;
  8662. tp->rxq_cnt = tp->rxq_req;
  8663. if (!tp->rxq_cnt)
  8664. tp->rxq_cnt = netif_get_num_default_rss_queues();
  8665. if (tp->rxq_cnt > tp->rxq_max)
  8666. tp->rxq_cnt = tp->rxq_max;
  8667. /* Disable multiple TX rings by default. Simple round-robin hardware
  8668. * scheduling of the TX rings can cause starvation of rings with
  8669. * small packets when other rings have TSO or jumbo packets.
  8670. */
  8671. if (!tp->txq_req)
  8672. tp->txq_cnt = 1;
  8673. tp->irq_cnt = tg3_irq_count(tp);
  8674. for (i = 0; i < tp->irq_max; i++) {
  8675. msix_ent[i].entry = i;
  8676. msix_ent[i].vector = 0;
  8677. }
  8678. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8679. if (rc < 0) {
  8680. return false;
  8681. } else if (rc != 0) {
  8682. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8683. return false;
  8684. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8685. tp->irq_cnt, rc);
  8686. tp->irq_cnt = rc;
  8687. tp->rxq_cnt = max(rc - 1, 1);
  8688. if (tp->txq_cnt)
  8689. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  8690. }
  8691. for (i = 0; i < tp->irq_max; i++)
  8692. tp->napi[i].irq_vec = msix_ent[i].vector;
  8693. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  8694. pci_disable_msix(tp->pdev);
  8695. return false;
  8696. }
  8697. if (tp->irq_cnt == 1)
  8698. return true;
  8699. tg3_flag_set(tp, ENABLE_RSS);
  8700. if (tp->txq_cnt > 1)
  8701. tg3_flag_set(tp, ENABLE_TSS);
  8702. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  8703. return true;
  8704. }
  8705. static void tg3_ints_init(struct tg3 *tp)
  8706. {
  8707. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8708. !tg3_flag(tp, TAGGED_STATUS)) {
  8709. /* All MSI supporting chips should support tagged
  8710. * status. Assert that this is the case.
  8711. */
  8712. netdev_warn(tp->dev,
  8713. "MSI without TAGGED_STATUS? Not using MSI\n");
  8714. goto defcfg;
  8715. }
  8716. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8717. tg3_flag_set(tp, USING_MSIX);
  8718. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8719. tg3_flag_set(tp, USING_MSI);
  8720. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8721. u32 msi_mode = tr32(MSGINT_MODE);
  8722. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8723. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8724. if (!tg3_flag(tp, 1SHOT_MSI))
  8725. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8726. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8727. }
  8728. defcfg:
  8729. if (!tg3_flag(tp, USING_MSIX)) {
  8730. tp->irq_cnt = 1;
  8731. tp->napi[0].irq_vec = tp->pdev->irq;
  8732. }
  8733. if (tp->irq_cnt == 1) {
  8734. tp->txq_cnt = 1;
  8735. tp->rxq_cnt = 1;
  8736. netif_set_real_num_tx_queues(tp->dev, 1);
  8737. netif_set_real_num_rx_queues(tp->dev, 1);
  8738. }
  8739. }
  8740. static void tg3_ints_fini(struct tg3 *tp)
  8741. {
  8742. if (tg3_flag(tp, USING_MSIX))
  8743. pci_disable_msix(tp->pdev);
  8744. else if (tg3_flag(tp, USING_MSI))
  8745. pci_disable_msi(tp->pdev);
  8746. tg3_flag_clear(tp, USING_MSI);
  8747. tg3_flag_clear(tp, USING_MSIX);
  8748. tg3_flag_clear(tp, ENABLE_RSS);
  8749. tg3_flag_clear(tp, ENABLE_TSS);
  8750. }
  8751. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  8752. bool init)
  8753. {
  8754. struct net_device *dev = tp->dev;
  8755. int i, err;
  8756. /*
  8757. * Setup interrupts first so we know how
  8758. * many NAPI resources to allocate
  8759. */
  8760. tg3_ints_init(tp);
  8761. tg3_rss_check_indir_tbl(tp);
  8762. /* The placement of this call is tied
  8763. * to the setup and use of Host TX descriptors.
  8764. */
  8765. err = tg3_alloc_consistent(tp);
  8766. if (err)
  8767. goto err_out1;
  8768. tg3_napi_init(tp);
  8769. tg3_napi_enable(tp);
  8770. for (i = 0; i < tp->irq_cnt; i++) {
  8771. struct tg3_napi *tnapi = &tp->napi[i];
  8772. err = tg3_request_irq(tp, i);
  8773. if (err) {
  8774. for (i--; i >= 0; i--) {
  8775. tnapi = &tp->napi[i];
  8776. free_irq(tnapi->irq_vec, tnapi);
  8777. }
  8778. goto err_out2;
  8779. }
  8780. }
  8781. tg3_full_lock(tp, 0);
  8782. err = tg3_init_hw(tp, reset_phy);
  8783. if (err) {
  8784. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8785. tg3_free_rings(tp);
  8786. }
  8787. tg3_full_unlock(tp);
  8788. if (err)
  8789. goto err_out3;
  8790. if (test_irq && tg3_flag(tp, USING_MSI)) {
  8791. err = tg3_test_msi(tp);
  8792. if (err) {
  8793. tg3_full_lock(tp, 0);
  8794. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8795. tg3_free_rings(tp);
  8796. tg3_full_unlock(tp);
  8797. goto err_out2;
  8798. }
  8799. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8800. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8801. tw32(PCIE_TRANSACTION_CFG,
  8802. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8803. }
  8804. }
  8805. tg3_phy_start(tp);
  8806. tg3_hwmon_open(tp);
  8807. tg3_full_lock(tp, 0);
  8808. tg3_timer_start(tp);
  8809. tg3_flag_set(tp, INIT_COMPLETE);
  8810. tg3_enable_ints(tp);
  8811. if (init)
  8812. tg3_ptp_init(tp);
  8813. else
  8814. tg3_ptp_resume(tp);
  8815. tg3_full_unlock(tp);
  8816. netif_tx_start_all_queues(dev);
  8817. /*
  8818. * Reset loopback feature if it was turned on while the device was down
  8819. * make sure that it's installed properly now.
  8820. */
  8821. if (dev->features & NETIF_F_LOOPBACK)
  8822. tg3_set_loopback(dev, dev->features);
  8823. return 0;
  8824. err_out3:
  8825. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8826. struct tg3_napi *tnapi = &tp->napi[i];
  8827. free_irq(tnapi->irq_vec, tnapi);
  8828. }
  8829. err_out2:
  8830. tg3_napi_disable(tp);
  8831. tg3_napi_fini(tp);
  8832. tg3_free_consistent(tp);
  8833. err_out1:
  8834. tg3_ints_fini(tp);
  8835. return err;
  8836. }
  8837. static void tg3_stop(struct tg3 *tp)
  8838. {
  8839. int i;
  8840. tg3_reset_task_cancel(tp);
  8841. tg3_netif_stop(tp);
  8842. tg3_timer_stop(tp);
  8843. tg3_hwmon_close(tp);
  8844. tg3_phy_stop(tp);
  8845. tg3_full_lock(tp, 1);
  8846. tg3_disable_ints(tp);
  8847. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8848. tg3_free_rings(tp);
  8849. tg3_flag_clear(tp, INIT_COMPLETE);
  8850. tg3_full_unlock(tp);
  8851. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8852. struct tg3_napi *tnapi = &tp->napi[i];
  8853. free_irq(tnapi->irq_vec, tnapi);
  8854. }
  8855. tg3_ints_fini(tp);
  8856. tg3_napi_fini(tp);
  8857. tg3_free_consistent(tp);
  8858. }
  8859. static int tg3_open(struct net_device *dev)
  8860. {
  8861. struct tg3 *tp = netdev_priv(dev);
  8862. int err;
  8863. if (tp->fw_needed) {
  8864. err = tg3_request_firmware(tp);
  8865. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  8866. if (err)
  8867. return err;
  8868. } else if (err) {
  8869. netdev_warn(tp->dev, "TSO capability disabled\n");
  8870. tg3_flag_clear(tp, TSO_CAPABLE);
  8871. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8872. netdev_notice(tp->dev, "TSO capability restored\n");
  8873. tg3_flag_set(tp, TSO_CAPABLE);
  8874. }
  8875. }
  8876. tg3_carrier_off(tp);
  8877. err = tg3_power_up(tp);
  8878. if (err)
  8879. return err;
  8880. tg3_full_lock(tp, 0);
  8881. tg3_disable_ints(tp);
  8882. tg3_flag_clear(tp, INIT_COMPLETE);
  8883. tg3_full_unlock(tp);
  8884. err = tg3_start(tp, true, true, true);
  8885. if (err) {
  8886. tg3_frob_aux_power(tp, false);
  8887. pci_set_power_state(tp->pdev, PCI_D3hot);
  8888. }
  8889. if (tg3_flag(tp, PTP_CAPABLE)) {
  8890. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  8891. &tp->pdev->dev);
  8892. if (IS_ERR(tp->ptp_clock))
  8893. tp->ptp_clock = NULL;
  8894. }
  8895. return err;
  8896. }
  8897. static int tg3_close(struct net_device *dev)
  8898. {
  8899. struct tg3 *tp = netdev_priv(dev);
  8900. tg3_ptp_fini(tp);
  8901. tg3_stop(tp);
  8902. /* Clear stats across close / open calls */
  8903. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8904. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8905. tg3_power_down(tp);
  8906. tg3_carrier_off(tp);
  8907. return 0;
  8908. }
  8909. static inline u64 get_stat64(tg3_stat64_t *val)
  8910. {
  8911. return ((u64)val->high << 32) | ((u64)val->low);
  8912. }
  8913. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  8914. {
  8915. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8916. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8917. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8918. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8919. u32 val;
  8920. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8921. tg3_writephy(tp, MII_TG3_TEST1,
  8922. val | MII_TG3_TEST1_CRC_EN);
  8923. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8924. } else
  8925. val = 0;
  8926. tp->phy_crc_errors += val;
  8927. return tp->phy_crc_errors;
  8928. }
  8929. return get_stat64(&hw_stats->rx_fcs_errors);
  8930. }
  8931. #define ESTAT_ADD(member) \
  8932. estats->member = old_estats->member + \
  8933. get_stat64(&hw_stats->member)
  8934. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  8935. {
  8936. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8937. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8938. ESTAT_ADD(rx_octets);
  8939. ESTAT_ADD(rx_fragments);
  8940. ESTAT_ADD(rx_ucast_packets);
  8941. ESTAT_ADD(rx_mcast_packets);
  8942. ESTAT_ADD(rx_bcast_packets);
  8943. ESTAT_ADD(rx_fcs_errors);
  8944. ESTAT_ADD(rx_align_errors);
  8945. ESTAT_ADD(rx_xon_pause_rcvd);
  8946. ESTAT_ADD(rx_xoff_pause_rcvd);
  8947. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8948. ESTAT_ADD(rx_xoff_entered);
  8949. ESTAT_ADD(rx_frame_too_long_errors);
  8950. ESTAT_ADD(rx_jabbers);
  8951. ESTAT_ADD(rx_undersize_packets);
  8952. ESTAT_ADD(rx_in_length_errors);
  8953. ESTAT_ADD(rx_out_length_errors);
  8954. ESTAT_ADD(rx_64_or_less_octet_packets);
  8955. ESTAT_ADD(rx_65_to_127_octet_packets);
  8956. ESTAT_ADD(rx_128_to_255_octet_packets);
  8957. ESTAT_ADD(rx_256_to_511_octet_packets);
  8958. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8959. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8960. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8961. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8962. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8963. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8964. ESTAT_ADD(tx_octets);
  8965. ESTAT_ADD(tx_collisions);
  8966. ESTAT_ADD(tx_xon_sent);
  8967. ESTAT_ADD(tx_xoff_sent);
  8968. ESTAT_ADD(tx_flow_control);
  8969. ESTAT_ADD(tx_mac_errors);
  8970. ESTAT_ADD(tx_single_collisions);
  8971. ESTAT_ADD(tx_mult_collisions);
  8972. ESTAT_ADD(tx_deferred);
  8973. ESTAT_ADD(tx_excessive_collisions);
  8974. ESTAT_ADD(tx_late_collisions);
  8975. ESTAT_ADD(tx_collide_2times);
  8976. ESTAT_ADD(tx_collide_3times);
  8977. ESTAT_ADD(tx_collide_4times);
  8978. ESTAT_ADD(tx_collide_5times);
  8979. ESTAT_ADD(tx_collide_6times);
  8980. ESTAT_ADD(tx_collide_7times);
  8981. ESTAT_ADD(tx_collide_8times);
  8982. ESTAT_ADD(tx_collide_9times);
  8983. ESTAT_ADD(tx_collide_10times);
  8984. ESTAT_ADD(tx_collide_11times);
  8985. ESTAT_ADD(tx_collide_12times);
  8986. ESTAT_ADD(tx_collide_13times);
  8987. ESTAT_ADD(tx_collide_14times);
  8988. ESTAT_ADD(tx_collide_15times);
  8989. ESTAT_ADD(tx_ucast_packets);
  8990. ESTAT_ADD(tx_mcast_packets);
  8991. ESTAT_ADD(tx_bcast_packets);
  8992. ESTAT_ADD(tx_carrier_sense_errors);
  8993. ESTAT_ADD(tx_discards);
  8994. ESTAT_ADD(tx_errors);
  8995. ESTAT_ADD(dma_writeq_full);
  8996. ESTAT_ADD(dma_write_prioq_full);
  8997. ESTAT_ADD(rxbds_empty);
  8998. ESTAT_ADD(rx_discards);
  8999. ESTAT_ADD(rx_errors);
  9000. ESTAT_ADD(rx_threshold_hit);
  9001. ESTAT_ADD(dma_readq_full);
  9002. ESTAT_ADD(dma_read_prioq_full);
  9003. ESTAT_ADD(tx_comp_queue_full);
  9004. ESTAT_ADD(ring_set_send_prod_index);
  9005. ESTAT_ADD(ring_status_update);
  9006. ESTAT_ADD(nic_irqs);
  9007. ESTAT_ADD(nic_avoided_irqs);
  9008. ESTAT_ADD(nic_tx_threshold_hit);
  9009. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9010. }
  9011. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9012. {
  9013. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9014. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9015. stats->rx_packets = old_stats->rx_packets +
  9016. get_stat64(&hw_stats->rx_ucast_packets) +
  9017. get_stat64(&hw_stats->rx_mcast_packets) +
  9018. get_stat64(&hw_stats->rx_bcast_packets);
  9019. stats->tx_packets = old_stats->tx_packets +
  9020. get_stat64(&hw_stats->tx_ucast_packets) +
  9021. get_stat64(&hw_stats->tx_mcast_packets) +
  9022. get_stat64(&hw_stats->tx_bcast_packets);
  9023. stats->rx_bytes = old_stats->rx_bytes +
  9024. get_stat64(&hw_stats->rx_octets);
  9025. stats->tx_bytes = old_stats->tx_bytes +
  9026. get_stat64(&hw_stats->tx_octets);
  9027. stats->rx_errors = old_stats->rx_errors +
  9028. get_stat64(&hw_stats->rx_errors);
  9029. stats->tx_errors = old_stats->tx_errors +
  9030. get_stat64(&hw_stats->tx_errors) +
  9031. get_stat64(&hw_stats->tx_mac_errors) +
  9032. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9033. get_stat64(&hw_stats->tx_discards);
  9034. stats->multicast = old_stats->multicast +
  9035. get_stat64(&hw_stats->rx_mcast_packets);
  9036. stats->collisions = old_stats->collisions +
  9037. get_stat64(&hw_stats->tx_collisions);
  9038. stats->rx_length_errors = old_stats->rx_length_errors +
  9039. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9040. get_stat64(&hw_stats->rx_undersize_packets);
  9041. stats->rx_over_errors = old_stats->rx_over_errors +
  9042. get_stat64(&hw_stats->rxbds_empty);
  9043. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9044. get_stat64(&hw_stats->rx_align_errors);
  9045. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9046. get_stat64(&hw_stats->tx_discards);
  9047. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9048. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9049. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9050. tg3_calc_crc_errors(tp);
  9051. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9052. get_stat64(&hw_stats->rx_discards);
  9053. stats->rx_dropped = tp->rx_dropped;
  9054. stats->tx_dropped = tp->tx_dropped;
  9055. }
  9056. static int tg3_get_regs_len(struct net_device *dev)
  9057. {
  9058. return TG3_REG_BLK_SIZE;
  9059. }
  9060. static void tg3_get_regs(struct net_device *dev,
  9061. struct ethtool_regs *regs, void *_p)
  9062. {
  9063. struct tg3 *tp = netdev_priv(dev);
  9064. regs->version = 0;
  9065. memset(_p, 0, TG3_REG_BLK_SIZE);
  9066. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9067. return;
  9068. tg3_full_lock(tp, 0);
  9069. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9070. tg3_full_unlock(tp);
  9071. }
  9072. static int tg3_get_eeprom_len(struct net_device *dev)
  9073. {
  9074. struct tg3 *tp = netdev_priv(dev);
  9075. return tp->nvram_size;
  9076. }
  9077. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9078. {
  9079. struct tg3 *tp = netdev_priv(dev);
  9080. int ret;
  9081. u8 *pd;
  9082. u32 i, offset, len, b_offset, b_count;
  9083. __be32 val;
  9084. if (tg3_flag(tp, NO_NVRAM))
  9085. return -EINVAL;
  9086. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9087. return -EAGAIN;
  9088. offset = eeprom->offset;
  9089. len = eeprom->len;
  9090. eeprom->len = 0;
  9091. eeprom->magic = TG3_EEPROM_MAGIC;
  9092. if (offset & 3) {
  9093. /* adjustments to start on required 4 byte boundary */
  9094. b_offset = offset & 3;
  9095. b_count = 4 - b_offset;
  9096. if (b_count > len) {
  9097. /* i.e. offset=1 len=2 */
  9098. b_count = len;
  9099. }
  9100. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9101. if (ret)
  9102. return ret;
  9103. memcpy(data, ((char *)&val) + b_offset, b_count);
  9104. len -= b_count;
  9105. offset += b_count;
  9106. eeprom->len += b_count;
  9107. }
  9108. /* read bytes up to the last 4 byte boundary */
  9109. pd = &data[eeprom->len];
  9110. for (i = 0; i < (len - (len & 3)); i += 4) {
  9111. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9112. if (ret) {
  9113. eeprom->len += i;
  9114. return ret;
  9115. }
  9116. memcpy(pd + i, &val, 4);
  9117. }
  9118. eeprom->len += i;
  9119. if (len & 3) {
  9120. /* read last bytes not ending on 4 byte boundary */
  9121. pd = &data[eeprom->len];
  9122. b_count = len & 3;
  9123. b_offset = offset + len - b_count;
  9124. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9125. if (ret)
  9126. return ret;
  9127. memcpy(pd, &val, b_count);
  9128. eeprom->len += b_count;
  9129. }
  9130. return 0;
  9131. }
  9132. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9133. {
  9134. struct tg3 *tp = netdev_priv(dev);
  9135. int ret;
  9136. u32 offset, len, b_offset, odd_len;
  9137. u8 *buf;
  9138. __be32 start, end;
  9139. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9140. return -EAGAIN;
  9141. if (tg3_flag(tp, NO_NVRAM) ||
  9142. eeprom->magic != TG3_EEPROM_MAGIC)
  9143. return -EINVAL;
  9144. offset = eeprom->offset;
  9145. len = eeprom->len;
  9146. if ((b_offset = (offset & 3))) {
  9147. /* adjustments to start on required 4 byte boundary */
  9148. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9149. if (ret)
  9150. return ret;
  9151. len += b_offset;
  9152. offset &= ~3;
  9153. if (len < 4)
  9154. len = 4;
  9155. }
  9156. odd_len = 0;
  9157. if (len & 3) {
  9158. /* adjustments to end on required 4 byte boundary */
  9159. odd_len = 1;
  9160. len = (len + 3) & ~3;
  9161. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9162. if (ret)
  9163. return ret;
  9164. }
  9165. buf = data;
  9166. if (b_offset || odd_len) {
  9167. buf = kmalloc(len, GFP_KERNEL);
  9168. if (!buf)
  9169. return -ENOMEM;
  9170. if (b_offset)
  9171. memcpy(buf, &start, 4);
  9172. if (odd_len)
  9173. memcpy(buf+len-4, &end, 4);
  9174. memcpy(buf + b_offset, data, eeprom->len);
  9175. }
  9176. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9177. if (buf != data)
  9178. kfree(buf);
  9179. return ret;
  9180. }
  9181. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9182. {
  9183. struct tg3 *tp = netdev_priv(dev);
  9184. if (tg3_flag(tp, USE_PHYLIB)) {
  9185. struct phy_device *phydev;
  9186. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9187. return -EAGAIN;
  9188. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9189. return phy_ethtool_gset(phydev, cmd);
  9190. }
  9191. cmd->supported = (SUPPORTED_Autoneg);
  9192. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9193. cmd->supported |= (SUPPORTED_1000baseT_Half |
  9194. SUPPORTED_1000baseT_Full);
  9195. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9196. cmd->supported |= (SUPPORTED_100baseT_Half |
  9197. SUPPORTED_100baseT_Full |
  9198. SUPPORTED_10baseT_Half |
  9199. SUPPORTED_10baseT_Full |
  9200. SUPPORTED_TP);
  9201. cmd->port = PORT_TP;
  9202. } else {
  9203. cmd->supported |= SUPPORTED_FIBRE;
  9204. cmd->port = PORT_FIBRE;
  9205. }
  9206. cmd->advertising = tp->link_config.advertising;
  9207. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9208. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9209. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9210. cmd->advertising |= ADVERTISED_Pause;
  9211. } else {
  9212. cmd->advertising |= ADVERTISED_Pause |
  9213. ADVERTISED_Asym_Pause;
  9214. }
  9215. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9216. cmd->advertising |= ADVERTISED_Asym_Pause;
  9217. }
  9218. }
  9219. if (netif_running(dev) && tp->link_up) {
  9220. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  9221. cmd->duplex = tp->link_config.active_duplex;
  9222. cmd->lp_advertising = tp->link_config.rmt_adv;
  9223. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9224. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9225. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  9226. else
  9227. cmd->eth_tp_mdix = ETH_TP_MDI;
  9228. }
  9229. } else {
  9230. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  9231. cmd->duplex = DUPLEX_UNKNOWN;
  9232. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  9233. }
  9234. cmd->phy_address = tp->phy_addr;
  9235. cmd->transceiver = XCVR_INTERNAL;
  9236. cmd->autoneg = tp->link_config.autoneg;
  9237. cmd->maxtxpkt = 0;
  9238. cmd->maxrxpkt = 0;
  9239. return 0;
  9240. }
  9241. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9242. {
  9243. struct tg3 *tp = netdev_priv(dev);
  9244. u32 speed = ethtool_cmd_speed(cmd);
  9245. if (tg3_flag(tp, USE_PHYLIB)) {
  9246. struct phy_device *phydev;
  9247. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9248. return -EAGAIN;
  9249. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9250. return phy_ethtool_sset(phydev, cmd);
  9251. }
  9252. if (cmd->autoneg != AUTONEG_ENABLE &&
  9253. cmd->autoneg != AUTONEG_DISABLE)
  9254. return -EINVAL;
  9255. if (cmd->autoneg == AUTONEG_DISABLE &&
  9256. cmd->duplex != DUPLEX_FULL &&
  9257. cmd->duplex != DUPLEX_HALF)
  9258. return -EINVAL;
  9259. if (cmd->autoneg == AUTONEG_ENABLE) {
  9260. u32 mask = ADVERTISED_Autoneg |
  9261. ADVERTISED_Pause |
  9262. ADVERTISED_Asym_Pause;
  9263. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9264. mask |= ADVERTISED_1000baseT_Half |
  9265. ADVERTISED_1000baseT_Full;
  9266. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9267. mask |= ADVERTISED_100baseT_Half |
  9268. ADVERTISED_100baseT_Full |
  9269. ADVERTISED_10baseT_Half |
  9270. ADVERTISED_10baseT_Full |
  9271. ADVERTISED_TP;
  9272. else
  9273. mask |= ADVERTISED_FIBRE;
  9274. if (cmd->advertising & ~mask)
  9275. return -EINVAL;
  9276. mask &= (ADVERTISED_1000baseT_Half |
  9277. ADVERTISED_1000baseT_Full |
  9278. ADVERTISED_100baseT_Half |
  9279. ADVERTISED_100baseT_Full |
  9280. ADVERTISED_10baseT_Half |
  9281. ADVERTISED_10baseT_Full);
  9282. cmd->advertising &= mask;
  9283. } else {
  9284. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9285. if (speed != SPEED_1000)
  9286. return -EINVAL;
  9287. if (cmd->duplex != DUPLEX_FULL)
  9288. return -EINVAL;
  9289. } else {
  9290. if (speed != SPEED_100 &&
  9291. speed != SPEED_10)
  9292. return -EINVAL;
  9293. }
  9294. }
  9295. tg3_full_lock(tp, 0);
  9296. tp->link_config.autoneg = cmd->autoneg;
  9297. if (cmd->autoneg == AUTONEG_ENABLE) {
  9298. tp->link_config.advertising = (cmd->advertising |
  9299. ADVERTISED_Autoneg);
  9300. tp->link_config.speed = SPEED_UNKNOWN;
  9301. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9302. } else {
  9303. tp->link_config.advertising = 0;
  9304. tp->link_config.speed = speed;
  9305. tp->link_config.duplex = cmd->duplex;
  9306. }
  9307. if (netif_running(dev))
  9308. tg3_setup_phy(tp, 1);
  9309. tg3_full_unlock(tp);
  9310. return 0;
  9311. }
  9312. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9313. {
  9314. struct tg3 *tp = netdev_priv(dev);
  9315. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9316. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9317. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9318. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9319. }
  9320. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9321. {
  9322. struct tg3 *tp = netdev_priv(dev);
  9323. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9324. wol->supported = WAKE_MAGIC;
  9325. else
  9326. wol->supported = 0;
  9327. wol->wolopts = 0;
  9328. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9329. wol->wolopts = WAKE_MAGIC;
  9330. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9331. }
  9332. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9333. {
  9334. struct tg3 *tp = netdev_priv(dev);
  9335. struct device *dp = &tp->pdev->dev;
  9336. if (wol->wolopts & ~WAKE_MAGIC)
  9337. return -EINVAL;
  9338. if ((wol->wolopts & WAKE_MAGIC) &&
  9339. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9340. return -EINVAL;
  9341. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9342. spin_lock_bh(&tp->lock);
  9343. if (device_may_wakeup(dp))
  9344. tg3_flag_set(tp, WOL_ENABLE);
  9345. else
  9346. tg3_flag_clear(tp, WOL_ENABLE);
  9347. spin_unlock_bh(&tp->lock);
  9348. return 0;
  9349. }
  9350. static u32 tg3_get_msglevel(struct net_device *dev)
  9351. {
  9352. struct tg3 *tp = netdev_priv(dev);
  9353. return tp->msg_enable;
  9354. }
  9355. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9356. {
  9357. struct tg3 *tp = netdev_priv(dev);
  9358. tp->msg_enable = value;
  9359. }
  9360. static int tg3_nway_reset(struct net_device *dev)
  9361. {
  9362. struct tg3 *tp = netdev_priv(dev);
  9363. int r;
  9364. if (!netif_running(dev))
  9365. return -EAGAIN;
  9366. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9367. return -EINVAL;
  9368. if (tg3_flag(tp, USE_PHYLIB)) {
  9369. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9370. return -EAGAIN;
  9371. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9372. } else {
  9373. u32 bmcr;
  9374. spin_lock_bh(&tp->lock);
  9375. r = -EINVAL;
  9376. tg3_readphy(tp, MII_BMCR, &bmcr);
  9377. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9378. ((bmcr & BMCR_ANENABLE) ||
  9379. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9380. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9381. BMCR_ANENABLE);
  9382. r = 0;
  9383. }
  9384. spin_unlock_bh(&tp->lock);
  9385. }
  9386. return r;
  9387. }
  9388. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9389. {
  9390. struct tg3 *tp = netdev_priv(dev);
  9391. ering->rx_max_pending = tp->rx_std_ring_mask;
  9392. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9393. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9394. else
  9395. ering->rx_jumbo_max_pending = 0;
  9396. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9397. ering->rx_pending = tp->rx_pending;
  9398. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9399. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9400. else
  9401. ering->rx_jumbo_pending = 0;
  9402. ering->tx_pending = tp->napi[0].tx_pending;
  9403. }
  9404. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9405. {
  9406. struct tg3 *tp = netdev_priv(dev);
  9407. int i, irq_sync = 0, err = 0;
  9408. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9409. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9410. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9411. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9412. (tg3_flag(tp, TSO_BUG) &&
  9413. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9414. return -EINVAL;
  9415. if (netif_running(dev)) {
  9416. tg3_phy_stop(tp);
  9417. tg3_netif_stop(tp);
  9418. irq_sync = 1;
  9419. }
  9420. tg3_full_lock(tp, irq_sync);
  9421. tp->rx_pending = ering->rx_pending;
  9422. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9423. tp->rx_pending > 63)
  9424. tp->rx_pending = 63;
  9425. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9426. for (i = 0; i < tp->irq_max; i++)
  9427. tp->napi[i].tx_pending = ering->tx_pending;
  9428. if (netif_running(dev)) {
  9429. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9430. err = tg3_restart_hw(tp, 1);
  9431. if (!err)
  9432. tg3_netif_start(tp);
  9433. }
  9434. tg3_full_unlock(tp);
  9435. if (irq_sync && !err)
  9436. tg3_phy_start(tp);
  9437. return err;
  9438. }
  9439. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9440. {
  9441. struct tg3 *tp = netdev_priv(dev);
  9442. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  9443. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  9444. epause->rx_pause = 1;
  9445. else
  9446. epause->rx_pause = 0;
  9447. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  9448. epause->tx_pause = 1;
  9449. else
  9450. epause->tx_pause = 0;
  9451. }
  9452. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9453. {
  9454. struct tg3 *tp = netdev_priv(dev);
  9455. int err = 0;
  9456. if (tg3_flag(tp, USE_PHYLIB)) {
  9457. u32 newadv;
  9458. struct phy_device *phydev;
  9459. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9460. if (!(phydev->supported & SUPPORTED_Pause) ||
  9461. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  9462. (epause->rx_pause != epause->tx_pause)))
  9463. return -EINVAL;
  9464. tp->link_config.flowctrl = 0;
  9465. if (epause->rx_pause) {
  9466. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9467. if (epause->tx_pause) {
  9468. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9469. newadv = ADVERTISED_Pause;
  9470. } else
  9471. newadv = ADVERTISED_Pause |
  9472. ADVERTISED_Asym_Pause;
  9473. } else if (epause->tx_pause) {
  9474. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9475. newadv = ADVERTISED_Asym_Pause;
  9476. } else
  9477. newadv = 0;
  9478. if (epause->autoneg)
  9479. tg3_flag_set(tp, PAUSE_AUTONEG);
  9480. else
  9481. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9482. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  9483. u32 oldadv = phydev->advertising &
  9484. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  9485. if (oldadv != newadv) {
  9486. phydev->advertising &=
  9487. ~(ADVERTISED_Pause |
  9488. ADVERTISED_Asym_Pause);
  9489. phydev->advertising |= newadv;
  9490. if (phydev->autoneg) {
  9491. /*
  9492. * Always renegotiate the link to
  9493. * inform our link partner of our
  9494. * flow control settings, even if the
  9495. * flow control is forced. Let
  9496. * tg3_adjust_link() do the final
  9497. * flow control setup.
  9498. */
  9499. return phy_start_aneg(phydev);
  9500. }
  9501. }
  9502. if (!epause->autoneg)
  9503. tg3_setup_flow_control(tp, 0, 0);
  9504. } else {
  9505. tp->link_config.advertising &=
  9506. ~(ADVERTISED_Pause |
  9507. ADVERTISED_Asym_Pause);
  9508. tp->link_config.advertising |= newadv;
  9509. }
  9510. } else {
  9511. int irq_sync = 0;
  9512. if (netif_running(dev)) {
  9513. tg3_netif_stop(tp);
  9514. irq_sync = 1;
  9515. }
  9516. tg3_full_lock(tp, irq_sync);
  9517. if (epause->autoneg)
  9518. tg3_flag_set(tp, PAUSE_AUTONEG);
  9519. else
  9520. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9521. if (epause->rx_pause)
  9522. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9523. else
  9524. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9525. if (epause->tx_pause)
  9526. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9527. else
  9528. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9529. if (netif_running(dev)) {
  9530. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9531. err = tg3_restart_hw(tp, 1);
  9532. if (!err)
  9533. tg3_netif_start(tp);
  9534. }
  9535. tg3_full_unlock(tp);
  9536. }
  9537. return err;
  9538. }
  9539. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9540. {
  9541. switch (sset) {
  9542. case ETH_SS_TEST:
  9543. return TG3_NUM_TEST;
  9544. case ETH_SS_STATS:
  9545. return TG3_NUM_STATS;
  9546. default:
  9547. return -EOPNOTSUPP;
  9548. }
  9549. }
  9550. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9551. u32 *rules __always_unused)
  9552. {
  9553. struct tg3 *tp = netdev_priv(dev);
  9554. if (!tg3_flag(tp, SUPPORT_MSIX))
  9555. return -EOPNOTSUPP;
  9556. switch (info->cmd) {
  9557. case ETHTOOL_GRXRINGS:
  9558. if (netif_running(tp->dev))
  9559. info->data = tp->rxq_cnt;
  9560. else {
  9561. info->data = num_online_cpus();
  9562. if (info->data > TG3_RSS_MAX_NUM_QS)
  9563. info->data = TG3_RSS_MAX_NUM_QS;
  9564. }
  9565. /* The first interrupt vector only
  9566. * handles link interrupts.
  9567. */
  9568. info->data -= 1;
  9569. return 0;
  9570. default:
  9571. return -EOPNOTSUPP;
  9572. }
  9573. }
  9574. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9575. {
  9576. u32 size = 0;
  9577. struct tg3 *tp = netdev_priv(dev);
  9578. if (tg3_flag(tp, SUPPORT_MSIX))
  9579. size = TG3_RSS_INDIR_TBL_SIZE;
  9580. return size;
  9581. }
  9582. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9583. {
  9584. struct tg3 *tp = netdev_priv(dev);
  9585. int i;
  9586. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9587. indir[i] = tp->rss_ind_tbl[i];
  9588. return 0;
  9589. }
  9590. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9591. {
  9592. struct tg3 *tp = netdev_priv(dev);
  9593. size_t i;
  9594. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9595. tp->rss_ind_tbl[i] = indir[i];
  9596. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9597. return 0;
  9598. /* It is legal to write the indirection
  9599. * table while the device is running.
  9600. */
  9601. tg3_full_lock(tp, 0);
  9602. tg3_rss_write_indir_tbl(tp);
  9603. tg3_full_unlock(tp);
  9604. return 0;
  9605. }
  9606. static void tg3_get_channels(struct net_device *dev,
  9607. struct ethtool_channels *channel)
  9608. {
  9609. struct tg3 *tp = netdev_priv(dev);
  9610. u32 deflt_qs = netif_get_num_default_rss_queues();
  9611. channel->max_rx = tp->rxq_max;
  9612. channel->max_tx = tp->txq_max;
  9613. if (netif_running(dev)) {
  9614. channel->rx_count = tp->rxq_cnt;
  9615. channel->tx_count = tp->txq_cnt;
  9616. } else {
  9617. if (tp->rxq_req)
  9618. channel->rx_count = tp->rxq_req;
  9619. else
  9620. channel->rx_count = min(deflt_qs, tp->rxq_max);
  9621. if (tp->txq_req)
  9622. channel->tx_count = tp->txq_req;
  9623. else
  9624. channel->tx_count = min(deflt_qs, tp->txq_max);
  9625. }
  9626. }
  9627. static int tg3_set_channels(struct net_device *dev,
  9628. struct ethtool_channels *channel)
  9629. {
  9630. struct tg3 *tp = netdev_priv(dev);
  9631. if (!tg3_flag(tp, SUPPORT_MSIX))
  9632. return -EOPNOTSUPP;
  9633. if (channel->rx_count > tp->rxq_max ||
  9634. channel->tx_count > tp->txq_max)
  9635. return -EINVAL;
  9636. tp->rxq_req = channel->rx_count;
  9637. tp->txq_req = channel->tx_count;
  9638. if (!netif_running(dev))
  9639. return 0;
  9640. tg3_stop(tp);
  9641. tg3_carrier_off(tp);
  9642. tg3_start(tp, true, false, false);
  9643. return 0;
  9644. }
  9645. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9646. {
  9647. switch (stringset) {
  9648. case ETH_SS_STATS:
  9649. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9650. break;
  9651. case ETH_SS_TEST:
  9652. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9653. break;
  9654. default:
  9655. WARN_ON(1); /* we need a WARN() */
  9656. break;
  9657. }
  9658. }
  9659. static int tg3_set_phys_id(struct net_device *dev,
  9660. enum ethtool_phys_id_state state)
  9661. {
  9662. struct tg3 *tp = netdev_priv(dev);
  9663. if (!netif_running(tp->dev))
  9664. return -EAGAIN;
  9665. switch (state) {
  9666. case ETHTOOL_ID_ACTIVE:
  9667. return 1; /* cycle on/off once per second */
  9668. case ETHTOOL_ID_ON:
  9669. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9670. LED_CTRL_1000MBPS_ON |
  9671. LED_CTRL_100MBPS_ON |
  9672. LED_CTRL_10MBPS_ON |
  9673. LED_CTRL_TRAFFIC_OVERRIDE |
  9674. LED_CTRL_TRAFFIC_BLINK |
  9675. LED_CTRL_TRAFFIC_LED);
  9676. break;
  9677. case ETHTOOL_ID_OFF:
  9678. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9679. LED_CTRL_TRAFFIC_OVERRIDE);
  9680. break;
  9681. case ETHTOOL_ID_INACTIVE:
  9682. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9683. break;
  9684. }
  9685. return 0;
  9686. }
  9687. static void tg3_get_ethtool_stats(struct net_device *dev,
  9688. struct ethtool_stats *estats, u64 *tmp_stats)
  9689. {
  9690. struct tg3 *tp = netdev_priv(dev);
  9691. if (tp->hw_stats)
  9692. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9693. else
  9694. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9695. }
  9696. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9697. {
  9698. int i;
  9699. __be32 *buf;
  9700. u32 offset = 0, len = 0;
  9701. u32 magic, val;
  9702. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9703. return NULL;
  9704. if (magic == TG3_EEPROM_MAGIC) {
  9705. for (offset = TG3_NVM_DIR_START;
  9706. offset < TG3_NVM_DIR_END;
  9707. offset += TG3_NVM_DIRENT_SIZE) {
  9708. if (tg3_nvram_read(tp, offset, &val))
  9709. return NULL;
  9710. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9711. TG3_NVM_DIRTYPE_EXTVPD)
  9712. break;
  9713. }
  9714. if (offset != TG3_NVM_DIR_END) {
  9715. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9716. if (tg3_nvram_read(tp, offset + 4, &offset))
  9717. return NULL;
  9718. offset = tg3_nvram_logical_addr(tp, offset);
  9719. }
  9720. }
  9721. if (!offset || !len) {
  9722. offset = TG3_NVM_VPD_OFF;
  9723. len = TG3_NVM_VPD_LEN;
  9724. }
  9725. buf = kmalloc(len, GFP_KERNEL);
  9726. if (buf == NULL)
  9727. return NULL;
  9728. if (magic == TG3_EEPROM_MAGIC) {
  9729. for (i = 0; i < len; i += 4) {
  9730. /* The data is in little-endian format in NVRAM.
  9731. * Use the big-endian read routines to preserve
  9732. * the byte order as it exists in NVRAM.
  9733. */
  9734. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9735. goto error;
  9736. }
  9737. } else {
  9738. u8 *ptr;
  9739. ssize_t cnt;
  9740. unsigned int pos = 0;
  9741. ptr = (u8 *)&buf[0];
  9742. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9743. cnt = pci_read_vpd(tp->pdev, pos,
  9744. len - pos, ptr);
  9745. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9746. cnt = 0;
  9747. else if (cnt < 0)
  9748. goto error;
  9749. }
  9750. if (pos != len)
  9751. goto error;
  9752. }
  9753. *vpdlen = len;
  9754. return buf;
  9755. error:
  9756. kfree(buf);
  9757. return NULL;
  9758. }
  9759. #define NVRAM_TEST_SIZE 0x100
  9760. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9761. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9762. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9763. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9764. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9765. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9766. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9767. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9768. static int tg3_test_nvram(struct tg3 *tp)
  9769. {
  9770. u32 csum, magic, len;
  9771. __be32 *buf;
  9772. int i, j, k, err = 0, size;
  9773. if (tg3_flag(tp, NO_NVRAM))
  9774. return 0;
  9775. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9776. return -EIO;
  9777. if (magic == TG3_EEPROM_MAGIC)
  9778. size = NVRAM_TEST_SIZE;
  9779. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9780. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9781. TG3_EEPROM_SB_FORMAT_1) {
  9782. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9783. case TG3_EEPROM_SB_REVISION_0:
  9784. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9785. break;
  9786. case TG3_EEPROM_SB_REVISION_2:
  9787. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9788. break;
  9789. case TG3_EEPROM_SB_REVISION_3:
  9790. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9791. break;
  9792. case TG3_EEPROM_SB_REVISION_4:
  9793. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9794. break;
  9795. case TG3_EEPROM_SB_REVISION_5:
  9796. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9797. break;
  9798. case TG3_EEPROM_SB_REVISION_6:
  9799. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9800. break;
  9801. default:
  9802. return -EIO;
  9803. }
  9804. } else
  9805. return 0;
  9806. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9807. size = NVRAM_SELFBOOT_HW_SIZE;
  9808. else
  9809. return -EIO;
  9810. buf = kmalloc(size, GFP_KERNEL);
  9811. if (buf == NULL)
  9812. return -ENOMEM;
  9813. err = -EIO;
  9814. for (i = 0, j = 0; i < size; i += 4, j++) {
  9815. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9816. if (err)
  9817. break;
  9818. }
  9819. if (i < size)
  9820. goto out;
  9821. /* Selfboot format */
  9822. magic = be32_to_cpu(buf[0]);
  9823. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9824. TG3_EEPROM_MAGIC_FW) {
  9825. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9826. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9827. TG3_EEPROM_SB_REVISION_2) {
  9828. /* For rev 2, the csum doesn't include the MBA. */
  9829. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9830. csum8 += buf8[i];
  9831. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9832. csum8 += buf8[i];
  9833. } else {
  9834. for (i = 0; i < size; i++)
  9835. csum8 += buf8[i];
  9836. }
  9837. if (csum8 == 0) {
  9838. err = 0;
  9839. goto out;
  9840. }
  9841. err = -EIO;
  9842. goto out;
  9843. }
  9844. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9845. TG3_EEPROM_MAGIC_HW) {
  9846. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9847. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9848. u8 *buf8 = (u8 *) buf;
  9849. /* Separate the parity bits and the data bytes. */
  9850. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9851. if ((i == 0) || (i == 8)) {
  9852. int l;
  9853. u8 msk;
  9854. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9855. parity[k++] = buf8[i] & msk;
  9856. i++;
  9857. } else if (i == 16) {
  9858. int l;
  9859. u8 msk;
  9860. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9861. parity[k++] = buf8[i] & msk;
  9862. i++;
  9863. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9864. parity[k++] = buf8[i] & msk;
  9865. i++;
  9866. }
  9867. data[j++] = buf8[i];
  9868. }
  9869. err = -EIO;
  9870. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9871. u8 hw8 = hweight8(data[i]);
  9872. if ((hw8 & 0x1) && parity[i])
  9873. goto out;
  9874. else if (!(hw8 & 0x1) && !parity[i])
  9875. goto out;
  9876. }
  9877. err = 0;
  9878. goto out;
  9879. }
  9880. err = -EIO;
  9881. /* Bootstrap checksum at offset 0x10 */
  9882. csum = calc_crc((unsigned char *) buf, 0x10);
  9883. if (csum != le32_to_cpu(buf[0x10/4]))
  9884. goto out;
  9885. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9886. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9887. if (csum != le32_to_cpu(buf[0xfc/4]))
  9888. goto out;
  9889. kfree(buf);
  9890. buf = tg3_vpd_readblock(tp, &len);
  9891. if (!buf)
  9892. return -ENOMEM;
  9893. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9894. if (i > 0) {
  9895. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9896. if (j < 0)
  9897. goto out;
  9898. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9899. goto out;
  9900. i += PCI_VPD_LRDT_TAG_SIZE;
  9901. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9902. PCI_VPD_RO_KEYWORD_CHKSUM);
  9903. if (j > 0) {
  9904. u8 csum8 = 0;
  9905. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9906. for (i = 0; i <= j; i++)
  9907. csum8 += ((u8 *)buf)[i];
  9908. if (csum8)
  9909. goto out;
  9910. }
  9911. }
  9912. err = 0;
  9913. out:
  9914. kfree(buf);
  9915. return err;
  9916. }
  9917. #define TG3_SERDES_TIMEOUT_SEC 2
  9918. #define TG3_COPPER_TIMEOUT_SEC 6
  9919. static int tg3_test_link(struct tg3 *tp)
  9920. {
  9921. int i, max;
  9922. if (!netif_running(tp->dev))
  9923. return -ENODEV;
  9924. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9925. max = TG3_SERDES_TIMEOUT_SEC;
  9926. else
  9927. max = TG3_COPPER_TIMEOUT_SEC;
  9928. for (i = 0; i < max; i++) {
  9929. if (tp->link_up)
  9930. return 0;
  9931. if (msleep_interruptible(1000))
  9932. break;
  9933. }
  9934. return -EIO;
  9935. }
  9936. /* Only test the commonly used registers */
  9937. static int tg3_test_registers(struct tg3 *tp)
  9938. {
  9939. int i, is_5705, is_5750;
  9940. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9941. static struct {
  9942. u16 offset;
  9943. u16 flags;
  9944. #define TG3_FL_5705 0x1
  9945. #define TG3_FL_NOT_5705 0x2
  9946. #define TG3_FL_NOT_5788 0x4
  9947. #define TG3_FL_NOT_5750 0x8
  9948. u32 read_mask;
  9949. u32 write_mask;
  9950. } reg_tbl[] = {
  9951. /* MAC Control Registers */
  9952. { MAC_MODE, TG3_FL_NOT_5705,
  9953. 0x00000000, 0x00ef6f8c },
  9954. { MAC_MODE, TG3_FL_5705,
  9955. 0x00000000, 0x01ef6b8c },
  9956. { MAC_STATUS, TG3_FL_NOT_5705,
  9957. 0x03800107, 0x00000000 },
  9958. { MAC_STATUS, TG3_FL_5705,
  9959. 0x03800100, 0x00000000 },
  9960. { MAC_ADDR_0_HIGH, 0x0000,
  9961. 0x00000000, 0x0000ffff },
  9962. { MAC_ADDR_0_LOW, 0x0000,
  9963. 0x00000000, 0xffffffff },
  9964. { MAC_RX_MTU_SIZE, 0x0000,
  9965. 0x00000000, 0x0000ffff },
  9966. { MAC_TX_MODE, 0x0000,
  9967. 0x00000000, 0x00000070 },
  9968. { MAC_TX_LENGTHS, 0x0000,
  9969. 0x00000000, 0x00003fff },
  9970. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9971. 0x00000000, 0x000007fc },
  9972. { MAC_RX_MODE, TG3_FL_5705,
  9973. 0x00000000, 0x000007dc },
  9974. { MAC_HASH_REG_0, 0x0000,
  9975. 0x00000000, 0xffffffff },
  9976. { MAC_HASH_REG_1, 0x0000,
  9977. 0x00000000, 0xffffffff },
  9978. { MAC_HASH_REG_2, 0x0000,
  9979. 0x00000000, 0xffffffff },
  9980. { MAC_HASH_REG_3, 0x0000,
  9981. 0x00000000, 0xffffffff },
  9982. /* Receive Data and Receive BD Initiator Control Registers. */
  9983. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9984. 0x00000000, 0xffffffff },
  9985. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9986. 0x00000000, 0xffffffff },
  9987. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9988. 0x00000000, 0x00000003 },
  9989. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9990. 0x00000000, 0xffffffff },
  9991. { RCVDBDI_STD_BD+0, 0x0000,
  9992. 0x00000000, 0xffffffff },
  9993. { RCVDBDI_STD_BD+4, 0x0000,
  9994. 0x00000000, 0xffffffff },
  9995. { RCVDBDI_STD_BD+8, 0x0000,
  9996. 0x00000000, 0xffff0002 },
  9997. { RCVDBDI_STD_BD+0xc, 0x0000,
  9998. 0x00000000, 0xffffffff },
  9999. /* Receive BD Initiator Control Registers. */
  10000. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  10001. 0x00000000, 0xffffffff },
  10002. { RCVBDI_STD_THRESH, TG3_FL_5705,
  10003. 0x00000000, 0x000003ff },
  10004. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  10005. 0x00000000, 0xffffffff },
  10006. /* Host Coalescing Control Registers. */
  10007. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10008. 0x00000000, 0x00000004 },
  10009. { HOSTCC_MODE, TG3_FL_5705,
  10010. 0x00000000, 0x000000f6 },
  10011. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10012. 0x00000000, 0xffffffff },
  10013. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10014. 0x00000000, 0x000003ff },
  10015. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10016. 0x00000000, 0xffffffff },
  10017. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10018. 0x00000000, 0x000003ff },
  10019. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10020. 0x00000000, 0xffffffff },
  10021. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10022. 0x00000000, 0x000000ff },
  10023. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10024. 0x00000000, 0xffffffff },
  10025. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10026. 0x00000000, 0x000000ff },
  10027. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10028. 0x00000000, 0xffffffff },
  10029. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10030. 0x00000000, 0xffffffff },
  10031. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10032. 0x00000000, 0xffffffff },
  10033. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10034. 0x00000000, 0x000000ff },
  10035. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10036. 0x00000000, 0xffffffff },
  10037. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10038. 0x00000000, 0x000000ff },
  10039. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10040. 0x00000000, 0xffffffff },
  10041. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10042. 0x00000000, 0xffffffff },
  10043. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10044. 0x00000000, 0xffffffff },
  10045. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10046. 0x00000000, 0xffffffff },
  10047. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10048. 0x00000000, 0xffffffff },
  10049. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10050. 0xffffffff, 0x00000000 },
  10051. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10052. 0xffffffff, 0x00000000 },
  10053. /* Buffer Manager Control Registers. */
  10054. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10055. 0x00000000, 0x007fff80 },
  10056. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10057. 0x00000000, 0x007fffff },
  10058. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10059. 0x00000000, 0x0000003f },
  10060. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10061. 0x00000000, 0x000001ff },
  10062. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10063. 0x00000000, 0x000001ff },
  10064. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10065. 0xffffffff, 0x00000000 },
  10066. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10067. 0xffffffff, 0x00000000 },
  10068. /* Mailbox Registers */
  10069. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10070. 0x00000000, 0x000001ff },
  10071. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10072. 0x00000000, 0x000001ff },
  10073. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10074. 0x00000000, 0x000007ff },
  10075. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10076. 0x00000000, 0x000001ff },
  10077. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10078. };
  10079. is_5705 = is_5750 = 0;
  10080. if (tg3_flag(tp, 5705_PLUS)) {
  10081. is_5705 = 1;
  10082. if (tg3_flag(tp, 5750_PLUS))
  10083. is_5750 = 1;
  10084. }
  10085. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10086. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10087. continue;
  10088. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10089. continue;
  10090. if (tg3_flag(tp, IS_5788) &&
  10091. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10092. continue;
  10093. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10094. continue;
  10095. offset = (u32) reg_tbl[i].offset;
  10096. read_mask = reg_tbl[i].read_mask;
  10097. write_mask = reg_tbl[i].write_mask;
  10098. /* Save the original register content */
  10099. save_val = tr32(offset);
  10100. /* Determine the read-only value. */
  10101. read_val = save_val & read_mask;
  10102. /* Write zero to the register, then make sure the read-only bits
  10103. * are not changed and the read/write bits are all zeros.
  10104. */
  10105. tw32(offset, 0);
  10106. val = tr32(offset);
  10107. /* Test the read-only and read/write bits. */
  10108. if (((val & read_mask) != read_val) || (val & write_mask))
  10109. goto out;
  10110. /* Write ones to all the bits defined by RdMask and WrMask, then
  10111. * make sure the read-only bits are not changed and the
  10112. * read/write bits are all ones.
  10113. */
  10114. tw32(offset, read_mask | write_mask);
  10115. val = tr32(offset);
  10116. /* Test the read-only bits. */
  10117. if ((val & read_mask) != read_val)
  10118. goto out;
  10119. /* Test the read/write bits. */
  10120. if ((val & write_mask) != write_mask)
  10121. goto out;
  10122. tw32(offset, save_val);
  10123. }
  10124. return 0;
  10125. out:
  10126. if (netif_msg_hw(tp))
  10127. netdev_err(tp->dev,
  10128. "Register test failed at offset %x\n", offset);
  10129. tw32(offset, save_val);
  10130. return -EIO;
  10131. }
  10132. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10133. {
  10134. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10135. int i;
  10136. u32 j;
  10137. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10138. for (j = 0; j < len; j += 4) {
  10139. u32 val;
  10140. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10141. tg3_read_mem(tp, offset + j, &val);
  10142. if (val != test_pattern[i])
  10143. return -EIO;
  10144. }
  10145. }
  10146. return 0;
  10147. }
  10148. static int tg3_test_memory(struct tg3 *tp)
  10149. {
  10150. static struct mem_entry {
  10151. u32 offset;
  10152. u32 len;
  10153. } mem_tbl_570x[] = {
  10154. { 0x00000000, 0x00b50},
  10155. { 0x00002000, 0x1c000},
  10156. { 0xffffffff, 0x00000}
  10157. }, mem_tbl_5705[] = {
  10158. { 0x00000100, 0x0000c},
  10159. { 0x00000200, 0x00008},
  10160. { 0x00004000, 0x00800},
  10161. { 0x00006000, 0x01000},
  10162. { 0x00008000, 0x02000},
  10163. { 0x00010000, 0x0e000},
  10164. { 0xffffffff, 0x00000}
  10165. }, mem_tbl_5755[] = {
  10166. { 0x00000200, 0x00008},
  10167. { 0x00004000, 0x00800},
  10168. { 0x00006000, 0x00800},
  10169. { 0x00008000, 0x02000},
  10170. { 0x00010000, 0x0c000},
  10171. { 0xffffffff, 0x00000}
  10172. }, mem_tbl_5906[] = {
  10173. { 0x00000200, 0x00008},
  10174. { 0x00004000, 0x00400},
  10175. { 0x00006000, 0x00400},
  10176. { 0x00008000, 0x01000},
  10177. { 0x00010000, 0x01000},
  10178. { 0xffffffff, 0x00000}
  10179. }, mem_tbl_5717[] = {
  10180. { 0x00000200, 0x00008},
  10181. { 0x00010000, 0x0a000},
  10182. { 0x00020000, 0x13c00},
  10183. { 0xffffffff, 0x00000}
  10184. }, mem_tbl_57765[] = {
  10185. { 0x00000200, 0x00008},
  10186. { 0x00004000, 0x00800},
  10187. { 0x00006000, 0x09800},
  10188. { 0x00010000, 0x0a000},
  10189. { 0xffffffff, 0x00000}
  10190. };
  10191. struct mem_entry *mem_tbl;
  10192. int err = 0;
  10193. int i;
  10194. if (tg3_flag(tp, 5717_PLUS))
  10195. mem_tbl = mem_tbl_5717;
  10196. else if (tg3_flag(tp, 57765_CLASS) ||
  10197. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  10198. mem_tbl = mem_tbl_57765;
  10199. else if (tg3_flag(tp, 5755_PLUS))
  10200. mem_tbl = mem_tbl_5755;
  10201. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10202. mem_tbl = mem_tbl_5906;
  10203. else if (tg3_flag(tp, 5705_PLUS))
  10204. mem_tbl = mem_tbl_5705;
  10205. else
  10206. mem_tbl = mem_tbl_570x;
  10207. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10208. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10209. if (err)
  10210. break;
  10211. }
  10212. return err;
  10213. }
  10214. #define TG3_TSO_MSS 500
  10215. #define TG3_TSO_IP_HDR_LEN 20
  10216. #define TG3_TSO_TCP_HDR_LEN 20
  10217. #define TG3_TSO_TCP_OPT_LEN 12
  10218. static const u8 tg3_tso_header[] = {
  10219. 0x08, 0x00,
  10220. 0x45, 0x00, 0x00, 0x00,
  10221. 0x00, 0x00, 0x40, 0x00,
  10222. 0x40, 0x06, 0x00, 0x00,
  10223. 0x0a, 0x00, 0x00, 0x01,
  10224. 0x0a, 0x00, 0x00, 0x02,
  10225. 0x0d, 0x00, 0xe0, 0x00,
  10226. 0x00, 0x00, 0x01, 0x00,
  10227. 0x00, 0x00, 0x02, 0x00,
  10228. 0x80, 0x10, 0x10, 0x00,
  10229. 0x14, 0x09, 0x00, 0x00,
  10230. 0x01, 0x01, 0x08, 0x0a,
  10231. 0x11, 0x11, 0x11, 0x11,
  10232. 0x11, 0x11, 0x11, 0x11,
  10233. };
  10234. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10235. {
  10236. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10237. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10238. u32 budget;
  10239. struct sk_buff *skb;
  10240. u8 *tx_data, *rx_data;
  10241. dma_addr_t map;
  10242. int num_pkts, tx_len, rx_len, i, err;
  10243. struct tg3_rx_buffer_desc *desc;
  10244. struct tg3_napi *tnapi, *rnapi;
  10245. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  10246. tnapi = &tp->napi[0];
  10247. rnapi = &tp->napi[0];
  10248. if (tp->irq_cnt > 1) {
  10249. if (tg3_flag(tp, ENABLE_RSS))
  10250. rnapi = &tp->napi[1];
  10251. if (tg3_flag(tp, ENABLE_TSS))
  10252. tnapi = &tp->napi[1];
  10253. }
  10254. coal_now = tnapi->coal_now | rnapi->coal_now;
  10255. err = -EIO;
  10256. tx_len = pktsz;
  10257. skb = netdev_alloc_skb(tp->dev, tx_len);
  10258. if (!skb)
  10259. return -ENOMEM;
  10260. tx_data = skb_put(skb, tx_len);
  10261. memcpy(tx_data, tp->dev->dev_addr, 6);
  10262. memset(tx_data + 6, 0x0, 8);
  10263. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10264. if (tso_loopback) {
  10265. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10266. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  10267. TG3_TSO_TCP_OPT_LEN;
  10268. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10269. sizeof(tg3_tso_header));
  10270. mss = TG3_TSO_MSS;
  10271. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10272. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10273. /* Set the total length field in the IP header */
  10274. iph->tot_len = htons((u16)(mss + hdr_len));
  10275. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10276. TXD_FLAG_CPU_POST_DMA);
  10277. if (tg3_flag(tp, HW_TSO_1) ||
  10278. tg3_flag(tp, HW_TSO_2) ||
  10279. tg3_flag(tp, HW_TSO_3)) {
  10280. struct tcphdr *th;
  10281. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10282. th = (struct tcphdr *)&tx_data[val];
  10283. th->check = 0;
  10284. } else
  10285. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10286. if (tg3_flag(tp, HW_TSO_3)) {
  10287. mss |= (hdr_len & 0xc) << 12;
  10288. if (hdr_len & 0x10)
  10289. base_flags |= 0x00000010;
  10290. base_flags |= (hdr_len & 0x3e0) << 5;
  10291. } else if (tg3_flag(tp, HW_TSO_2))
  10292. mss |= hdr_len << 9;
  10293. else if (tg3_flag(tp, HW_TSO_1) ||
  10294. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  10295. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10296. } else {
  10297. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10298. }
  10299. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10300. } else {
  10301. num_pkts = 1;
  10302. data_off = ETH_HLEN;
  10303. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10304. tx_len > VLAN_ETH_FRAME_LEN)
  10305. base_flags |= TXD_FLAG_JMB_PKT;
  10306. }
  10307. for (i = data_off; i < tx_len; i++)
  10308. tx_data[i] = (u8) (i & 0xff);
  10309. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10310. if (pci_dma_mapping_error(tp->pdev, map)) {
  10311. dev_kfree_skb(skb);
  10312. return -EIO;
  10313. }
  10314. val = tnapi->tx_prod;
  10315. tnapi->tx_buffers[val].skb = skb;
  10316. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10317. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10318. rnapi->coal_now);
  10319. udelay(10);
  10320. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10321. budget = tg3_tx_avail(tnapi);
  10322. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10323. base_flags | TXD_FLAG_END, mss, 0)) {
  10324. tnapi->tx_buffers[val].skb = NULL;
  10325. dev_kfree_skb(skb);
  10326. return -EIO;
  10327. }
  10328. tnapi->tx_prod++;
  10329. /* Sync BD data before updating mailbox */
  10330. wmb();
  10331. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10332. tr32_mailbox(tnapi->prodmbox);
  10333. udelay(10);
  10334. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10335. for (i = 0; i < 35; i++) {
  10336. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10337. coal_now);
  10338. udelay(10);
  10339. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10340. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10341. if ((tx_idx == tnapi->tx_prod) &&
  10342. (rx_idx == (rx_start_idx + num_pkts)))
  10343. break;
  10344. }
  10345. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10346. dev_kfree_skb(skb);
  10347. if (tx_idx != tnapi->tx_prod)
  10348. goto out;
  10349. if (rx_idx != rx_start_idx + num_pkts)
  10350. goto out;
  10351. val = data_off;
  10352. while (rx_idx != rx_start_idx) {
  10353. desc = &rnapi->rx_rcb[rx_start_idx++];
  10354. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10355. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10356. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10357. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10358. goto out;
  10359. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10360. - ETH_FCS_LEN;
  10361. if (!tso_loopback) {
  10362. if (rx_len != tx_len)
  10363. goto out;
  10364. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10365. if (opaque_key != RXD_OPAQUE_RING_STD)
  10366. goto out;
  10367. } else {
  10368. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10369. goto out;
  10370. }
  10371. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10372. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10373. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10374. goto out;
  10375. }
  10376. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10377. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10378. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10379. mapping);
  10380. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10381. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10382. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10383. mapping);
  10384. } else
  10385. goto out;
  10386. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10387. PCI_DMA_FROMDEVICE);
  10388. rx_data += TG3_RX_OFFSET(tp);
  10389. for (i = data_off; i < rx_len; i++, val++) {
  10390. if (*(rx_data + i) != (u8) (val & 0xff))
  10391. goto out;
  10392. }
  10393. }
  10394. err = 0;
  10395. /* tg3_free_rings will unmap and free the rx_data */
  10396. out:
  10397. return err;
  10398. }
  10399. #define TG3_STD_LOOPBACK_FAILED 1
  10400. #define TG3_JMB_LOOPBACK_FAILED 2
  10401. #define TG3_TSO_LOOPBACK_FAILED 4
  10402. #define TG3_LOOPBACK_FAILED \
  10403. (TG3_STD_LOOPBACK_FAILED | \
  10404. TG3_JMB_LOOPBACK_FAILED | \
  10405. TG3_TSO_LOOPBACK_FAILED)
  10406. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10407. {
  10408. int err = -EIO;
  10409. u32 eee_cap;
  10410. u32 jmb_pkt_sz = 9000;
  10411. if (tp->dma_limit)
  10412. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10413. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10414. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10415. if (!netif_running(tp->dev)) {
  10416. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10417. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10418. if (do_extlpbk)
  10419. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10420. goto done;
  10421. }
  10422. err = tg3_reset_hw(tp, 1);
  10423. if (err) {
  10424. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10425. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10426. if (do_extlpbk)
  10427. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10428. goto done;
  10429. }
  10430. if (tg3_flag(tp, ENABLE_RSS)) {
  10431. int i;
  10432. /* Reroute all rx packets to the 1st queue */
  10433. for (i = MAC_RSS_INDIR_TBL_0;
  10434. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  10435. tw32(i, 0x0);
  10436. }
  10437. /* HW errata - mac loopback fails in some cases on 5780.
  10438. * Normal traffic and PHY loopback are not affected by
  10439. * errata. Also, the MAC loopback test is deprecated for
  10440. * all newer ASIC revisions.
  10441. */
  10442. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  10443. !tg3_flag(tp, CPMU_PRESENT)) {
  10444. tg3_mac_loopback(tp, true);
  10445. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10446. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10447. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10448. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10449. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10450. tg3_mac_loopback(tp, false);
  10451. }
  10452. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  10453. !tg3_flag(tp, USE_PHYLIB)) {
  10454. int i;
  10455. tg3_phy_lpbk_set(tp, 0, false);
  10456. /* Wait for link */
  10457. for (i = 0; i < 100; i++) {
  10458. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  10459. break;
  10460. mdelay(1);
  10461. }
  10462. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10463. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10464. if (tg3_flag(tp, TSO_CAPABLE) &&
  10465. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10466. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  10467. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10468. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10469. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10470. if (do_extlpbk) {
  10471. tg3_phy_lpbk_set(tp, 0, true);
  10472. /* All link indications report up, but the hardware
  10473. * isn't really ready for about 20 msec. Double it
  10474. * to be sure.
  10475. */
  10476. mdelay(40);
  10477. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10478. data[TG3_EXT_LOOPB_TEST] |=
  10479. TG3_STD_LOOPBACK_FAILED;
  10480. if (tg3_flag(tp, TSO_CAPABLE) &&
  10481. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10482. data[TG3_EXT_LOOPB_TEST] |=
  10483. TG3_TSO_LOOPBACK_FAILED;
  10484. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10485. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10486. data[TG3_EXT_LOOPB_TEST] |=
  10487. TG3_JMB_LOOPBACK_FAILED;
  10488. }
  10489. /* Re-enable gphy autopowerdown. */
  10490. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  10491. tg3_phy_toggle_apd(tp, true);
  10492. }
  10493. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  10494. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  10495. done:
  10496. tp->phy_flags |= eee_cap;
  10497. return err;
  10498. }
  10499. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  10500. u64 *data)
  10501. {
  10502. struct tg3 *tp = netdev_priv(dev);
  10503. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  10504. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  10505. tg3_power_up(tp)) {
  10506. etest->flags |= ETH_TEST_FL_FAILED;
  10507. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  10508. return;
  10509. }
  10510. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  10511. if (tg3_test_nvram(tp) != 0) {
  10512. etest->flags |= ETH_TEST_FL_FAILED;
  10513. data[TG3_NVRAM_TEST] = 1;
  10514. }
  10515. if (!doextlpbk && tg3_test_link(tp)) {
  10516. etest->flags |= ETH_TEST_FL_FAILED;
  10517. data[TG3_LINK_TEST] = 1;
  10518. }
  10519. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  10520. int err, err2 = 0, irq_sync = 0;
  10521. if (netif_running(dev)) {
  10522. tg3_phy_stop(tp);
  10523. tg3_netif_stop(tp);
  10524. irq_sync = 1;
  10525. }
  10526. tg3_full_lock(tp, irq_sync);
  10527. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  10528. err = tg3_nvram_lock(tp);
  10529. tg3_halt_cpu(tp, RX_CPU_BASE);
  10530. if (!tg3_flag(tp, 5705_PLUS))
  10531. tg3_halt_cpu(tp, TX_CPU_BASE);
  10532. if (!err)
  10533. tg3_nvram_unlock(tp);
  10534. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  10535. tg3_phy_reset(tp);
  10536. if (tg3_test_registers(tp) != 0) {
  10537. etest->flags |= ETH_TEST_FL_FAILED;
  10538. data[TG3_REGISTER_TEST] = 1;
  10539. }
  10540. if (tg3_test_memory(tp) != 0) {
  10541. etest->flags |= ETH_TEST_FL_FAILED;
  10542. data[TG3_MEMORY_TEST] = 1;
  10543. }
  10544. if (doextlpbk)
  10545. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  10546. if (tg3_test_loopback(tp, data, doextlpbk))
  10547. etest->flags |= ETH_TEST_FL_FAILED;
  10548. tg3_full_unlock(tp);
  10549. if (tg3_test_interrupt(tp) != 0) {
  10550. etest->flags |= ETH_TEST_FL_FAILED;
  10551. data[TG3_INTERRUPT_TEST] = 1;
  10552. }
  10553. tg3_full_lock(tp, 0);
  10554. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10555. if (netif_running(dev)) {
  10556. tg3_flag_set(tp, INIT_COMPLETE);
  10557. err2 = tg3_restart_hw(tp, 1);
  10558. if (!err2)
  10559. tg3_netif_start(tp);
  10560. }
  10561. tg3_full_unlock(tp);
  10562. if (irq_sync && !err2)
  10563. tg3_phy_start(tp);
  10564. }
  10565. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  10566. tg3_power_down(tp);
  10567. }
  10568. static int tg3_hwtstamp_ioctl(struct net_device *dev,
  10569. struct ifreq *ifr, int cmd)
  10570. {
  10571. struct tg3 *tp = netdev_priv(dev);
  10572. struct hwtstamp_config stmpconf;
  10573. if (!tg3_flag(tp, PTP_CAPABLE))
  10574. return -EINVAL;
  10575. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  10576. return -EFAULT;
  10577. if (stmpconf.flags)
  10578. return -EINVAL;
  10579. switch (stmpconf.tx_type) {
  10580. case HWTSTAMP_TX_ON:
  10581. tg3_flag_set(tp, TX_TSTAMP_EN);
  10582. break;
  10583. case HWTSTAMP_TX_OFF:
  10584. tg3_flag_clear(tp, TX_TSTAMP_EN);
  10585. break;
  10586. default:
  10587. return -ERANGE;
  10588. }
  10589. switch (stmpconf.rx_filter) {
  10590. case HWTSTAMP_FILTER_NONE:
  10591. tp->rxptpctl = 0;
  10592. break;
  10593. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  10594. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10595. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  10596. break;
  10597. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  10598. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10599. TG3_RX_PTP_CTL_SYNC_EVNT;
  10600. break;
  10601. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  10602. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10603. TG3_RX_PTP_CTL_DELAY_REQ;
  10604. break;
  10605. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  10606. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10607. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10608. break;
  10609. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  10610. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10611. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10612. break;
  10613. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  10614. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10615. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10616. break;
  10617. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  10618. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10619. TG3_RX_PTP_CTL_SYNC_EVNT;
  10620. break;
  10621. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  10622. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10623. TG3_RX_PTP_CTL_SYNC_EVNT;
  10624. break;
  10625. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  10626. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10627. TG3_RX_PTP_CTL_SYNC_EVNT;
  10628. break;
  10629. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  10630. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10631. TG3_RX_PTP_CTL_DELAY_REQ;
  10632. break;
  10633. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  10634. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10635. TG3_RX_PTP_CTL_DELAY_REQ;
  10636. break;
  10637. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  10638. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10639. TG3_RX_PTP_CTL_DELAY_REQ;
  10640. break;
  10641. default:
  10642. return -ERANGE;
  10643. }
  10644. if (netif_running(dev) && tp->rxptpctl)
  10645. tw32(TG3_RX_PTP_CTL,
  10646. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  10647. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  10648. -EFAULT : 0;
  10649. }
  10650. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10651. {
  10652. struct mii_ioctl_data *data = if_mii(ifr);
  10653. struct tg3 *tp = netdev_priv(dev);
  10654. int err;
  10655. if (tg3_flag(tp, USE_PHYLIB)) {
  10656. struct phy_device *phydev;
  10657. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10658. return -EAGAIN;
  10659. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10660. return phy_mii_ioctl(phydev, ifr, cmd);
  10661. }
  10662. switch (cmd) {
  10663. case SIOCGMIIPHY:
  10664. data->phy_id = tp->phy_addr;
  10665. /* fallthru */
  10666. case SIOCGMIIREG: {
  10667. u32 mii_regval;
  10668. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10669. break; /* We have no PHY */
  10670. if (!netif_running(dev))
  10671. return -EAGAIN;
  10672. spin_lock_bh(&tp->lock);
  10673. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  10674. spin_unlock_bh(&tp->lock);
  10675. data->val_out = mii_regval;
  10676. return err;
  10677. }
  10678. case SIOCSMIIREG:
  10679. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10680. break; /* We have no PHY */
  10681. if (!netif_running(dev))
  10682. return -EAGAIN;
  10683. spin_lock_bh(&tp->lock);
  10684. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  10685. spin_unlock_bh(&tp->lock);
  10686. return err;
  10687. case SIOCSHWTSTAMP:
  10688. return tg3_hwtstamp_ioctl(dev, ifr, cmd);
  10689. default:
  10690. /* do nothing */
  10691. break;
  10692. }
  10693. return -EOPNOTSUPP;
  10694. }
  10695. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10696. {
  10697. struct tg3 *tp = netdev_priv(dev);
  10698. memcpy(ec, &tp->coal, sizeof(*ec));
  10699. return 0;
  10700. }
  10701. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10702. {
  10703. struct tg3 *tp = netdev_priv(dev);
  10704. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10705. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10706. if (!tg3_flag(tp, 5705_PLUS)) {
  10707. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10708. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10709. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10710. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10711. }
  10712. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10713. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10714. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10715. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10716. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10717. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10718. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10719. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10720. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10721. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10722. return -EINVAL;
  10723. /* No rx interrupts will be generated if both are zero */
  10724. if ((ec->rx_coalesce_usecs == 0) &&
  10725. (ec->rx_max_coalesced_frames == 0))
  10726. return -EINVAL;
  10727. /* No tx interrupts will be generated if both are zero */
  10728. if ((ec->tx_coalesce_usecs == 0) &&
  10729. (ec->tx_max_coalesced_frames == 0))
  10730. return -EINVAL;
  10731. /* Only copy relevant parameters, ignore all others. */
  10732. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10733. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10734. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10735. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10736. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10737. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10738. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10739. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10740. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10741. if (netif_running(dev)) {
  10742. tg3_full_lock(tp, 0);
  10743. __tg3_set_coalesce(tp, &tp->coal);
  10744. tg3_full_unlock(tp);
  10745. }
  10746. return 0;
  10747. }
  10748. static const struct ethtool_ops tg3_ethtool_ops = {
  10749. .get_settings = tg3_get_settings,
  10750. .set_settings = tg3_set_settings,
  10751. .get_drvinfo = tg3_get_drvinfo,
  10752. .get_regs_len = tg3_get_regs_len,
  10753. .get_regs = tg3_get_regs,
  10754. .get_wol = tg3_get_wol,
  10755. .set_wol = tg3_set_wol,
  10756. .get_msglevel = tg3_get_msglevel,
  10757. .set_msglevel = tg3_set_msglevel,
  10758. .nway_reset = tg3_nway_reset,
  10759. .get_link = ethtool_op_get_link,
  10760. .get_eeprom_len = tg3_get_eeprom_len,
  10761. .get_eeprom = tg3_get_eeprom,
  10762. .set_eeprom = tg3_set_eeprom,
  10763. .get_ringparam = tg3_get_ringparam,
  10764. .set_ringparam = tg3_set_ringparam,
  10765. .get_pauseparam = tg3_get_pauseparam,
  10766. .set_pauseparam = tg3_set_pauseparam,
  10767. .self_test = tg3_self_test,
  10768. .get_strings = tg3_get_strings,
  10769. .set_phys_id = tg3_set_phys_id,
  10770. .get_ethtool_stats = tg3_get_ethtool_stats,
  10771. .get_coalesce = tg3_get_coalesce,
  10772. .set_coalesce = tg3_set_coalesce,
  10773. .get_sset_count = tg3_get_sset_count,
  10774. .get_rxnfc = tg3_get_rxnfc,
  10775. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10776. .get_rxfh_indir = tg3_get_rxfh_indir,
  10777. .set_rxfh_indir = tg3_set_rxfh_indir,
  10778. .get_channels = tg3_get_channels,
  10779. .set_channels = tg3_set_channels,
  10780. .get_ts_info = tg3_get_ts_info,
  10781. };
  10782. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10783. struct rtnl_link_stats64 *stats)
  10784. {
  10785. struct tg3 *tp = netdev_priv(dev);
  10786. spin_lock_bh(&tp->lock);
  10787. if (!tp->hw_stats) {
  10788. spin_unlock_bh(&tp->lock);
  10789. return &tp->net_stats_prev;
  10790. }
  10791. tg3_get_nstats(tp, stats);
  10792. spin_unlock_bh(&tp->lock);
  10793. return stats;
  10794. }
  10795. static void tg3_set_rx_mode(struct net_device *dev)
  10796. {
  10797. struct tg3 *tp = netdev_priv(dev);
  10798. if (!netif_running(dev))
  10799. return;
  10800. tg3_full_lock(tp, 0);
  10801. __tg3_set_rx_mode(dev);
  10802. tg3_full_unlock(tp);
  10803. }
  10804. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10805. int new_mtu)
  10806. {
  10807. dev->mtu = new_mtu;
  10808. if (new_mtu > ETH_DATA_LEN) {
  10809. if (tg3_flag(tp, 5780_CLASS)) {
  10810. netdev_update_features(dev);
  10811. tg3_flag_clear(tp, TSO_CAPABLE);
  10812. } else {
  10813. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10814. }
  10815. } else {
  10816. if (tg3_flag(tp, 5780_CLASS)) {
  10817. tg3_flag_set(tp, TSO_CAPABLE);
  10818. netdev_update_features(dev);
  10819. }
  10820. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10821. }
  10822. }
  10823. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10824. {
  10825. struct tg3 *tp = netdev_priv(dev);
  10826. int err, reset_phy = 0;
  10827. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10828. return -EINVAL;
  10829. if (!netif_running(dev)) {
  10830. /* We'll just catch it later when the
  10831. * device is up'd.
  10832. */
  10833. tg3_set_mtu(dev, tp, new_mtu);
  10834. return 0;
  10835. }
  10836. tg3_phy_stop(tp);
  10837. tg3_netif_stop(tp);
  10838. tg3_full_lock(tp, 1);
  10839. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10840. tg3_set_mtu(dev, tp, new_mtu);
  10841. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10842. * breaks all requests to 256 bytes.
  10843. */
  10844. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  10845. reset_phy = 1;
  10846. err = tg3_restart_hw(tp, reset_phy);
  10847. if (!err)
  10848. tg3_netif_start(tp);
  10849. tg3_full_unlock(tp);
  10850. if (!err)
  10851. tg3_phy_start(tp);
  10852. return err;
  10853. }
  10854. static const struct net_device_ops tg3_netdev_ops = {
  10855. .ndo_open = tg3_open,
  10856. .ndo_stop = tg3_close,
  10857. .ndo_start_xmit = tg3_start_xmit,
  10858. .ndo_get_stats64 = tg3_get_stats64,
  10859. .ndo_validate_addr = eth_validate_addr,
  10860. .ndo_set_rx_mode = tg3_set_rx_mode,
  10861. .ndo_set_mac_address = tg3_set_mac_addr,
  10862. .ndo_do_ioctl = tg3_ioctl,
  10863. .ndo_tx_timeout = tg3_tx_timeout,
  10864. .ndo_change_mtu = tg3_change_mtu,
  10865. .ndo_fix_features = tg3_fix_features,
  10866. .ndo_set_features = tg3_set_features,
  10867. #ifdef CONFIG_NET_POLL_CONTROLLER
  10868. .ndo_poll_controller = tg3_poll_controller,
  10869. #endif
  10870. };
  10871. static void tg3_get_eeprom_size(struct tg3 *tp)
  10872. {
  10873. u32 cursize, val, magic;
  10874. tp->nvram_size = EEPROM_CHIP_SIZE;
  10875. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10876. return;
  10877. if ((magic != TG3_EEPROM_MAGIC) &&
  10878. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10879. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10880. return;
  10881. /*
  10882. * Size the chip by reading offsets at increasing powers of two.
  10883. * When we encounter our validation signature, we know the addressing
  10884. * has wrapped around, and thus have our chip size.
  10885. */
  10886. cursize = 0x10;
  10887. while (cursize < tp->nvram_size) {
  10888. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10889. return;
  10890. if (val == magic)
  10891. break;
  10892. cursize <<= 1;
  10893. }
  10894. tp->nvram_size = cursize;
  10895. }
  10896. static void tg3_get_nvram_size(struct tg3 *tp)
  10897. {
  10898. u32 val;
  10899. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10900. return;
  10901. /* Selfboot format */
  10902. if (val != TG3_EEPROM_MAGIC) {
  10903. tg3_get_eeprom_size(tp);
  10904. return;
  10905. }
  10906. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10907. if (val != 0) {
  10908. /* This is confusing. We want to operate on the
  10909. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10910. * call will read from NVRAM and byteswap the data
  10911. * according to the byteswapping settings for all
  10912. * other register accesses. This ensures the data we
  10913. * want will always reside in the lower 16-bits.
  10914. * However, the data in NVRAM is in LE format, which
  10915. * means the data from the NVRAM read will always be
  10916. * opposite the endianness of the CPU. The 16-bit
  10917. * byteswap then brings the data to CPU endianness.
  10918. */
  10919. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  10920. return;
  10921. }
  10922. }
  10923. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10924. }
  10925. static void tg3_get_nvram_info(struct tg3 *tp)
  10926. {
  10927. u32 nvcfg1;
  10928. nvcfg1 = tr32(NVRAM_CFG1);
  10929. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  10930. tg3_flag_set(tp, FLASH);
  10931. } else {
  10932. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10933. tw32(NVRAM_CFG1, nvcfg1);
  10934. }
  10935. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10936. tg3_flag(tp, 5780_CLASS)) {
  10937. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  10938. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  10939. tp->nvram_jedecnum = JEDEC_ATMEL;
  10940. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10941. tg3_flag_set(tp, NVRAM_BUFFERED);
  10942. break;
  10943. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  10944. tp->nvram_jedecnum = JEDEC_ATMEL;
  10945. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  10946. break;
  10947. case FLASH_VENDOR_ATMEL_EEPROM:
  10948. tp->nvram_jedecnum = JEDEC_ATMEL;
  10949. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10950. tg3_flag_set(tp, NVRAM_BUFFERED);
  10951. break;
  10952. case FLASH_VENDOR_ST:
  10953. tp->nvram_jedecnum = JEDEC_ST;
  10954. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  10955. tg3_flag_set(tp, NVRAM_BUFFERED);
  10956. break;
  10957. case FLASH_VENDOR_SAIFUN:
  10958. tp->nvram_jedecnum = JEDEC_SAIFUN;
  10959. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  10960. break;
  10961. case FLASH_VENDOR_SST_SMALL:
  10962. case FLASH_VENDOR_SST_LARGE:
  10963. tp->nvram_jedecnum = JEDEC_SST;
  10964. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  10965. break;
  10966. }
  10967. } else {
  10968. tp->nvram_jedecnum = JEDEC_ATMEL;
  10969. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10970. tg3_flag_set(tp, NVRAM_BUFFERED);
  10971. }
  10972. }
  10973. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  10974. {
  10975. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  10976. case FLASH_5752PAGE_SIZE_256:
  10977. tp->nvram_pagesize = 256;
  10978. break;
  10979. case FLASH_5752PAGE_SIZE_512:
  10980. tp->nvram_pagesize = 512;
  10981. break;
  10982. case FLASH_5752PAGE_SIZE_1K:
  10983. tp->nvram_pagesize = 1024;
  10984. break;
  10985. case FLASH_5752PAGE_SIZE_2K:
  10986. tp->nvram_pagesize = 2048;
  10987. break;
  10988. case FLASH_5752PAGE_SIZE_4K:
  10989. tp->nvram_pagesize = 4096;
  10990. break;
  10991. case FLASH_5752PAGE_SIZE_264:
  10992. tp->nvram_pagesize = 264;
  10993. break;
  10994. case FLASH_5752PAGE_SIZE_528:
  10995. tp->nvram_pagesize = 528;
  10996. break;
  10997. }
  10998. }
  10999. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  11000. {
  11001. u32 nvcfg1;
  11002. nvcfg1 = tr32(NVRAM_CFG1);
  11003. /* NVRAM protection for TPM */
  11004. if (nvcfg1 & (1 << 27))
  11005. tg3_flag_set(tp, PROTECTED_NVRAM);
  11006. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11007. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11008. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11009. tp->nvram_jedecnum = JEDEC_ATMEL;
  11010. tg3_flag_set(tp, NVRAM_BUFFERED);
  11011. break;
  11012. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11013. tp->nvram_jedecnum = JEDEC_ATMEL;
  11014. tg3_flag_set(tp, NVRAM_BUFFERED);
  11015. tg3_flag_set(tp, FLASH);
  11016. break;
  11017. case FLASH_5752VENDOR_ST_M45PE10:
  11018. case FLASH_5752VENDOR_ST_M45PE20:
  11019. case FLASH_5752VENDOR_ST_M45PE40:
  11020. tp->nvram_jedecnum = JEDEC_ST;
  11021. tg3_flag_set(tp, NVRAM_BUFFERED);
  11022. tg3_flag_set(tp, FLASH);
  11023. break;
  11024. }
  11025. if (tg3_flag(tp, FLASH)) {
  11026. tg3_nvram_get_pagesize(tp, nvcfg1);
  11027. } else {
  11028. /* For eeprom, set pagesize to maximum eeprom size */
  11029. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11030. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11031. tw32(NVRAM_CFG1, nvcfg1);
  11032. }
  11033. }
  11034. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11035. {
  11036. u32 nvcfg1, protect = 0;
  11037. nvcfg1 = tr32(NVRAM_CFG1);
  11038. /* NVRAM protection for TPM */
  11039. if (nvcfg1 & (1 << 27)) {
  11040. tg3_flag_set(tp, PROTECTED_NVRAM);
  11041. protect = 1;
  11042. }
  11043. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11044. switch (nvcfg1) {
  11045. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11046. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11047. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11048. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11049. tp->nvram_jedecnum = JEDEC_ATMEL;
  11050. tg3_flag_set(tp, NVRAM_BUFFERED);
  11051. tg3_flag_set(tp, FLASH);
  11052. tp->nvram_pagesize = 264;
  11053. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11054. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11055. tp->nvram_size = (protect ? 0x3e200 :
  11056. TG3_NVRAM_SIZE_512KB);
  11057. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11058. tp->nvram_size = (protect ? 0x1f200 :
  11059. TG3_NVRAM_SIZE_256KB);
  11060. else
  11061. tp->nvram_size = (protect ? 0x1f200 :
  11062. TG3_NVRAM_SIZE_128KB);
  11063. break;
  11064. case FLASH_5752VENDOR_ST_M45PE10:
  11065. case FLASH_5752VENDOR_ST_M45PE20:
  11066. case FLASH_5752VENDOR_ST_M45PE40:
  11067. tp->nvram_jedecnum = JEDEC_ST;
  11068. tg3_flag_set(tp, NVRAM_BUFFERED);
  11069. tg3_flag_set(tp, FLASH);
  11070. tp->nvram_pagesize = 256;
  11071. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11072. tp->nvram_size = (protect ?
  11073. TG3_NVRAM_SIZE_64KB :
  11074. TG3_NVRAM_SIZE_128KB);
  11075. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11076. tp->nvram_size = (protect ?
  11077. TG3_NVRAM_SIZE_64KB :
  11078. TG3_NVRAM_SIZE_256KB);
  11079. else
  11080. tp->nvram_size = (protect ?
  11081. TG3_NVRAM_SIZE_128KB :
  11082. TG3_NVRAM_SIZE_512KB);
  11083. break;
  11084. }
  11085. }
  11086. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11087. {
  11088. u32 nvcfg1;
  11089. nvcfg1 = tr32(NVRAM_CFG1);
  11090. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11091. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11092. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11093. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11094. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11095. tp->nvram_jedecnum = JEDEC_ATMEL;
  11096. tg3_flag_set(tp, NVRAM_BUFFERED);
  11097. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11098. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11099. tw32(NVRAM_CFG1, nvcfg1);
  11100. break;
  11101. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11102. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11103. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11104. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11105. tp->nvram_jedecnum = JEDEC_ATMEL;
  11106. tg3_flag_set(tp, NVRAM_BUFFERED);
  11107. tg3_flag_set(tp, FLASH);
  11108. tp->nvram_pagesize = 264;
  11109. break;
  11110. case FLASH_5752VENDOR_ST_M45PE10:
  11111. case FLASH_5752VENDOR_ST_M45PE20:
  11112. case FLASH_5752VENDOR_ST_M45PE40:
  11113. tp->nvram_jedecnum = JEDEC_ST;
  11114. tg3_flag_set(tp, NVRAM_BUFFERED);
  11115. tg3_flag_set(tp, FLASH);
  11116. tp->nvram_pagesize = 256;
  11117. break;
  11118. }
  11119. }
  11120. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11121. {
  11122. u32 nvcfg1, protect = 0;
  11123. nvcfg1 = tr32(NVRAM_CFG1);
  11124. /* NVRAM protection for TPM */
  11125. if (nvcfg1 & (1 << 27)) {
  11126. tg3_flag_set(tp, PROTECTED_NVRAM);
  11127. protect = 1;
  11128. }
  11129. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11130. switch (nvcfg1) {
  11131. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11132. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11133. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11134. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11135. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11136. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11137. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11138. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11139. tp->nvram_jedecnum = JEDEC_ATMEL;
  11140. tg3_flag_set(tp, NVRAM_BUFFERED);
  11141. tg3_flag_set(tp, FLASH);
  11142. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11143. tp->nvram_pagesize = 256;
  11144. break;
  11145. case FLASH_5761VENDOR_ST_A_M45PE20:
  11146. case FLASH_5761VENDOR_ST_A_M45PE40:
  11147. case FLASH_5761VENDOR_ST_A_M45PE80:
  11148. case FLASH_5761VENDOR_ST_A_M45PE16:
  11149. case FLASH_5761VENDOR_ST_M_M45PE20:
  11150. case FLASH_5761VENDOR_ST_M_M45PE40:
  11151. case FLASH_5761VENDOR_ST_M_M45PE80:
  11152. case FLASH_5761VENDOR_ST_M_M45PE16:
  11153. tp->nvram_jedecnum = JEDEC_ST;
  11154. tg3_flag_set(tp, NVRAM_BUFFERED);
  11155. tg3_flag_set(tp, FLASH);
  11156. tp->nvram_pagesize = 256;
  11157. break;
  11158. }
  11159. if (protect) {
  11160. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  11161. } else {
  11162. switch (nvcfg1) {
  11163. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11164. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11165. case FLASH_5761VENDOR_ST_A_M45PE16:
  11166. case FLASH_5761VENDOR_ST_M_M45PE16:
  11167. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  11168. break;
  11169. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11170. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11171. case FLASH_5761VENDOR_ST_A_M45PE80:
  11172. case FLASH_5761VENDOR_ST_M_M45PE80:
  11173. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11174. break;
  11175. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11176. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11177. case FLASH_5761VENDOR_ST_A_M45PE40:
  11178. case FLASH_5761VENDOR_ST_M_M45PE40:
  11179. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11180. break;
  11181. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11182. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11183. case FLASH_5761VENDOR_ST_A_M45PE20:
  11184. case FLASH_5761VENDOR_ST_M_M45PE20:
  11185. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11186. break;
  11187. }
  11188. }
  11189. }
  11190. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  11191. {
  11192. tp->nvram_jedecnum = JEDEC_ATMEL;
  11193. tg3_flag_set(tp, NVRAM_BUFFERED);
  11194. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11195. }
  11196. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  11197. {
  11198. u32 nvcfg1;
  11199. nvcfg1 = tr32(NVRAM_CFG1);
  11200. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11201. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11202. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11203. tp->nvram_jedecnum = JEDEC_ATMEL;
  11204. tg3_flag_set(tp, NVRAM_BUFFERED);
  11205. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11206. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11207. tw32(NVRAM_CFG1, nvcfg1);
  11208. return;
  11209. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11210. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11211. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11212. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11213. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11214. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11215. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11216. tp->nvram_jedecnum = JEDEC_ATMEL;
  11217. tg3_flag_set(tp, NVRAM_BUFFERED);
  11218. tg3_flag_set(tp, FLASH);
  11219. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11220. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11221. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11222. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11223. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11224. break;
  11225. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11226. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11227. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11228. break;
  11229. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11230. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11231. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11232. break;
  11233. }
  11234. break;
  11235. case FLASH_5752VENDOR_ST_M45PE10:
  11236. case FLASH_5752VENDOR_ST_M45PE20:
  11237. case FLASH_5752VENDOR_ST_M45PE40:
  11238. tp->nvram_jedecnum = JEDEC_ST;
  11239. tg3_flag_set(tp, NVRAM_BUFFERED);
  11240. tg3_flag_set(tp, FLASH);
  11241. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11242. case FLASH_5752VENDOR_ST_M45PE10:
  11243. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11244. break;
  11245. case FLASH_5752VENDOR_ST_M45PE20:
  11246. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11247. break;
  11248. case FLASH_5752VENDOR_ST_M45PE40:
  11249. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11250. break;
  11251. }
  11252. break;
  11253. default:
  11254. tg3_flag_set(tp, NO_NVRAM);
  11255. return;
  11256. }
  11257. tg3_nvram_get_pagesize(tp, nvcfg1);
  11258. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11259. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11260. }
  11261. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  11262. {
  11263. u32 nvcfg1;
  11264. nvcfg1 = tr32(NVRAM_CFG1);
  11265. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11266. case FLASH_5717VENDOR_ATMEL_EEPROM:
  11267. case FLASH_5717VENDOR_MICRO_EEPROM:
  11268. tp->nvram_jedecnum = JEDEC_ATMEL;
  11269. tg3_flag_set(tp, NVRAM_BUFFERED);
  11270. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11271. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11272. tw32(NVRAM_CFG1, nvcfg1);
  11273. return;
  11274. case FLASH_5717VENDOR_ATMEL_MDB011D:
  11275. case FLASH_5717VENDOR_ATMEL_ADB011B:
  11276. case FLASH_5717VENDOR_ATMEL_ADB011D:
  11277. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11278. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11279. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11280. case FLASH_5717VENDOR_ATMEL_45USPT:
  11281. tp->nvram_jedecnum = JEDEC_ATMEL;
  11282. tg3_flag_set(tp, NVRAM_BUFFERED);
  11283. tg3_flag_set(tp, FLASH);
  11284. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11285. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11286. /* Detect size with tg3_nvram_get_size() */
  11287. break;
  11288. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11289. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11290. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11291. break;
  11292. default:
  11293. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11294. break;
  11295. }
  11296. break;
  11297. case FLASH_5717VENDOR_ST_M_M25PE10:
  11298. case FLASH_5717VENDOR_ST_A_M25PE10:
  11299. case FLASH_5717VENDOR_ST_M_M45PE10:
  11300. case FLASH_5717VENDOR_ST_A_M45PE10:
  11301. case FLASH_5717VENDOR_ST_M_M25PE20:
  11302. case FLASH_5717VENDOR_ST_A_M25PE20:
  11303. case FLASH_5717VENDOR_ST_M_M45PE20:
  11304. case FLASH_5717VENDOR_ST_A_M45PE20:
  11305. case FLASH_5717VENDOR_ST_25USPT:
  11306. case FLASH_5717VENDOR_ST_45USPT:
  11307. tp->nvram_jedecnum = JEDEC_ST;
  11308. tg3_flag_set(tp, NVRAM_BUFFERED);
  11309. tg3_flag_set(tp, FLASH);
  11310. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11311. case FLASH_5717VENDOR_ST_M_M25PE20:
  11312. case FLASH_5717VENDOR_ST_M_M45PE20:
  11313. /* Detect size with tg3_nvram_get_size() */
  11314. break;
  11315. case FLASH_5717VENDOR_ST_A_M25PE20:
  11316. case FLASH_5717VENDOR_ST_A_M45PE20:
  11317. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11318. break;
  11319. default:
  11320. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11321. break;
  11322. }
  11323. break;
  11324. default:
  11325. tg3_flag_set(tp, NO_NVRAM);
  11326. return;
  11327. }
  11328. tg3_nvram_get_pagesize(tp, nvcfg1);
  11329. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11330. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11331. }
  11332. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  11333. {
  11334. u32 nvcfg1, nvmpinstrp;
  11335. nvcfg1 = tr32(NVRAM_CFG1);
  11336. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  11337. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762) {
  11338. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  11339. tg3_flag_set(tp, NO_NVRAM);
  11340. return;
  11341. }
  11342. switch (nvmpinstrp) {
  11343. case FLASH_5762_EEPROM_HD:
  11344. nvmpinstrp = FLASH_5720_EEPROM_HD;
  11345. break;
  11346. case FLASH_5762_EEPROM_LD:
  11347. nvmpinstrp = FLASH_5720_EEPROM_LD;
  11348. break;
  11349. }
  11350. }
  11351. switch (nvmpinstrp) {
  11352. case FLASH_5720_EEPROM_HD:
  11353. case FLASH_5720_EEPROM_LD:
  11354. tp->nvram_jedecnum = JEDEC_ATMEL;
  11355. tg3_flag_set(tp, NVRAM_BUFFERED);
  11356. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11357. tw32(NVRAM_CFG1, nvcfg1);
  11358. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  11359. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11360. else
  11361. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  11362. return;
  11363. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  11364. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  11365. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  11366. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11367. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11368. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11369. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11370. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11371. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11372. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11373. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11374. case FLASH_5720VENDOR_ATMEL_45USPT:
  11375. tp->nvram_jedecnum = JEDEC_ATMEL;
  11376. tg3_flag_set(tp, NVRAM_BUFFERED);
  11377. tg3_flag_set(tp, FLASH);
  11378. switch (nvmpinstrp) {
  11379. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11380. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11381. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11382. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11383. break;
  11384. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11385. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11386. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11387. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11388. break;
  11389. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11390. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11391. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11392. break;
  11393. default:
  11394. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11395. break;
  11396. }
  11397. break;
  11398. case FLASH_5720VENDOR_M_ST_M25PE10:
  11399. case FLASH_5720VENDOR_M_ST_M45PE10:
  11400. case FLASH_5720VENDOR_A_ST_M25PE10:
  11401. case FLASH_5720VENDOR_A_ST_M45PE10:
  11402. case FLASH_5720VENDOR_M_ST_M25PE20:
  11403. case FLASH_5720VENDOR_M_ST_M45PE20:
  11404. case FLASH_5720VENDOR_A_ST_M25PE20:
  11405. case FLASH_5720VENDOR_A_ST_M45PE20:
  11406. case FLASH_5720VENDOR_M_ST_M25PE40:
  11407. case FLASH_5720VENDOR_M_ST_M45PE40:
  11408. case FLASH_5720VENDOR_A_ST_M25PE40:
  11409. case FLASH_5720VENDOR_A_ST_M45PE40:
  11410. case FLASH_5720VENDOR_M_ST_M25PE80:
  11411. case FLASH_5720VENDOR_M_ST_M45PE80:
  11412. case FLASH_5720VENDOR_A_ST_M25PE80:
  11413. case FLASH_5720VENDOR_A_ST_M45PE80:
  11414. case FLASH_5720VENDOR_ST_25USPT:
  11415. case FLASH_5720VENDOR_ST_45USPT:
  11416. tp->nvram_jedecnum = JEDEC_ST;
  11417. tg3_flag_set(tp, NVRAM_BUFFERED);
  11418. tg3_flag_set(tp, FLASH);
  11419. switch (nvmpinstrp) {
  11420. case FLASH_5720VENDOR_M_ST_M25PE20:
  11421. case FLASH_5720VENDOR_M_ST_M45PE20:
  11422. case FLASH_5720VENDOR_A_ST_M25PE20:
  11423. case FLASH_5720VENDOR_A_ST_M45PE20:
  11424. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11425. break;
  11426. case FLASH_5720VENDOR_M_ST_M25PE40:
  11427. case FLASH_5720VENDOR_M_ST_M45PE40:
  11428. case FLASH_5720VENDOR_A_ST_M25PE40:
  11429. case FLASH_5720VENDOR_A_ST_M45PE40:
  11430. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11431. break;
  11432. case FLASH_5720VENDOR_M_ST_M25PE80:
  11433. case FLASH_5720VENDOR_M_ST_M45PE80:
  11434. case FLASH_5720VENDOR_A_ST_M25PE80:
  11435. case FLASH_5720VENDOR_A_ST_M45PE80:
  11436. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11437. break;
  11438. default:
  11439. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11440. break;
  11441. }
  11442. break;
  11443. default:
  11444. tg3_flag_set(tp, NO_NVRAM);
  11445. return;
  11446. }
  11447. tg3_nvram_get_pagesize(tp, nvcfg1);
  11448. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11449. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11450. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762) {
  11451. u32 val;
  11452. if (tg3_nvram_read(tp, 0, &val))
  11453. return;
  11454. if (val != TG3_EEPROM_MAGIC &&
  11455. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  11456. tg3_flag_set(tp, NO_NVRAM);
  11457. }
  11458. }
  11459. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  11460. static void tg3_nvram_init(struct tg3 *tp)
  11461. {
  11462. tw32_f(GRC_EEPROM_ADDR,
  11463. (EEPROM_ADDR_FSM_RESET |
  11464. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  11465. EEPROM_ADDR_CLKPERD_SHIFT)));
  11466. msleep(1);
  11467. /* Enable seeprom accesses. */
  11468. tw32_f(GRC_LOCAL_CTRL,
  11469. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  11470. udelay(100);
  11471. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11472. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  11473. tg3_flag_set(tp, NVRAM);
  11474. if (tg3_nvram_lock(tp)) {
  11475. netdev_warn(tp->dev,
  11476. "Cannot get nvram lock, %s failed\n",
  11477. __func__);
  11478. return;
  11479. }
  11480. tg3_enable_nvram_access(tp);
  11481. tp->nvram_size = 0;
  11482. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11483. tg3_get_5752_nvram_info(tp);
  11484. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11485. tg3_get_5755_nvram_info(tp);
  11486. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11487. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11488. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11489. tg3_get_5787_nvram_info(tp);
  11490. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  11491. tg3_get_5761_nvram_info(tp);
  11492. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11493. tg3_get_5906_nvram_info(tp);
  11494. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11495. tg3_flag(tp, 57765_CLASS))
  11496. tg3_get_57780_nvram_info(tp);
  11497. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11498. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11499. tg3_get_5717_nvram_info(tp);
  11500. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11501. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  11502. tg3_get_5720_nvram_info(tp);
  11503. else
  11504. tg3_get_nvram_info(tp);
  11505. if (tp->nvram_size == 0)
  11506. tg3_get_nvram_size(tp);
  11507. tg3_disable_nvram_access(tp);
  11508. tg3_nvram_unlock(tp);
  11509. } else {
  11510. tg3_flag_clear(tp, NVRAM);
  11511. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11512. tg3_get_eeprom_size(tp);
  11513. }
  11514. }
  11515. struct subsys_tbl_ent {
  11516. u16 subsys_vendor, subsys_devid;
  11517. u32 phy_id;
  11518. };
  11519. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  11520. /* Broadcom boards. */
  11521. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11522. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  11523. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11524. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  11525. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11526. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  11527. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11528. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  11529. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11530. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  11531. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11532. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  11533. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11534. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  11535. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11536. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  11537. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11538. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  11539. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11540. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  11541. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11542. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  11543. /* 3com boards. */
  11544. { TG3PCI_SUBVENDOR_ID_3COM,
  11545. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  11546. { TG3PCI_SUBVENDOR_ID_3COM,
  11547. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  11548. { TG3PCI_SUBVENDOR_ID_3COM,
  11549. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  11550. { TG3PCI_SUBVENDOR_ID_3COM,
  11551. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  11552. { TG3PCI_SUBVENDOR_ID_3COM,
  11553. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  11554. /* DELL boards. */
  11555. { TG3PCI_SUBVENDOR_ID_DELL,
  11556. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  11557. { TG3PCI_SUBVENDOR_ID_DELL,
  11558. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  11559. { TG3PCI_SUBVENDOR_ID_DELL,
  11560. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  11561. { TG3PCI_SUBVENDOR_ID_DELL,
  11562. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  11563. /* Compaq boards. */
  11564. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11565. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  11566. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11567. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  11568. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11569. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  11570. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11571. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  11572. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11573. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  11574. /* IBM boards. */
  11575. { TG3PCI_SUBVENDOR_ID_IBM,
  11576. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  11577. };
  11578. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  11579. {
  11580. int i;
  11581. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  11582. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  11583. tp->pdev->subsystem_vendor) &&
  11584. (subsys_id_to_phy_id[i].subsys_devid ==
  11585. tp->pdev->subsystem_device))
  11586. return &subsys_id_to_phy_id[i];
  11587. }
  11588. return NULL;
  11589. }
  11590. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  11591. {
  11592. u32 val;
  11593. tp->phy_id = TG3_PHY_ID_INVALID;
  11594. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11595. /* Assume an onboard device and WOL capable by default. */
  11596. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11597. tg3_flag_set(tp, WOL_CAP);
  11598. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11599. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  11600. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11601. tg3_flag_set(tp, IS_NIC);
  11602. }
  11603. val = tr32(VCPU_CFGSHDW);
  11604. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  11605. tg3_flag_set(tp, ASPM_WORKAROUND);
  11606. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  11607. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  11608. tg3_flag_set(tp, WOL_ENABLE);
  11609. device_set_wakeup_enable(&tp->pdev->dev, true);
  11610. }
  11611. goto done;
  11612. }
  11613. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  11614. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  11615. u32 nic_cfg, led_cfg;
  11616. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  11617. int eeprom_phy_serdes = 0;
  11618. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  11619. tp->nic_sram_data_cfg = nic_cfg;
  11620. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  11621. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  11622. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11623. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11624. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  11625. (ver > 0) && (ver < 0x100))
  11626. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  11627. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11628. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  11629. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  11630. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  11631. eeprom_phy_serdes = 1;
  11632. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  11633. if (nic_phy_id != 0) {
  11634. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  11635. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  11636. eeprom_phy_id = (id1 >> 16) << 10;
  11637. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  11638. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  11639. } else
  11640. eeprom_phy_id = 0;
  11641. tp->phy_id = eeprom_phy_id;
  11642. if (eeprom_phy_serdes) {
  11643. if (!tg3_flag(tp, 5705_PLUS))
  11644. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11645. else
  11646. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  11647. }
  11648. if (tg3_flag(tp, 5750_PLUS))
  11649. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  11650. SHASTA_EXT_LED_MODE_MASK);
  11651. else
  11652. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  11653. switch (led_cfg) {
  11654. default:
  11655. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  11656. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11657. break;
  11658. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  11659. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11660. break;
  11661. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  11662. tp->led_ctrl = LED_CTRL_MODE_MAC;
  11663. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  11664. * read on some older 5700/5701 bootcode.
  11665. */
  11666. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11667. ASIC_REV_5700 ||
  11668. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11669. ASIC_REV_5701)
  11670. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11671. break;
  11672. case SHASTA_EXT_LED_SHARED:
  11673. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  11674. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  11675. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  11676. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11677. LED_CTRL_MODE_PHY_2);
  11678. break;
  11679. case SHASTA_EXT_LED_MAC:
  11680. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  11681. break;
  11682. case SHASTA_EXT_LED_COMBO:
  11683. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  11684. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  11685. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11686. LED_CTRL_MODE_PHY_2);
  11687. break;
  11688. }
  11689. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11690. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  11691. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  11692. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11693. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  11694. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11695. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  11696. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11697. if ((tp->pdev->subsystem_vendor ==
  11698. PCI_VENDOR_ID_ARIMA) &&
  11699. (tp->pdev->subsystem_device == 0x205a ||
  11700. tp->pdev->subsystem_device == 0x2063))
  11701. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11702. } else {
  11703. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11704. tg3_flag_set(tp, IS_NIC);
  11705. }
  11706. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  11707. tg3_flag_set(tp, ENABLE_ASF);
  11708. if (tg3_flag(tp, 5750_PLUS))
  11709. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11710. }
  11711. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11712. tg3_flag(tp, 5750_PLUS))
  11713. tg3_flag_set(tp, ENABLE_APE);
  11714. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11715. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11716. tg3_flag_clear(tp, WOL_CAP);
  11717. if (tg3_flag(tp, WOL_CAP) &&
  11718. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11719. tg3_flag_set(tp, WOL_ENABLE);
  11720. device_set_wakeup_enable(&tp->pdev->dev, true);
  11721. }
  11722. if (cfg2 & (1 << 17))
  11723. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11724. /* serdes signal pre-emphasis in register 0x590 set by */
  11725. /* bootcode if bit 18 is set */
  11726. if (cfg2 & (1 << 18))
  11727. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11728. if ((tg3_flag(tp, 57765_PLUS) ||
  11729. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11730. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  11731. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11732. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11733. if (tg3_flag(tp, PCI_EXPRESS) &&
  11734. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11735. !tg3_flag(tp, 57765_PLUS)) {
  11736. u32 cfg3;
  11737. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11738. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11739. tg3_flag_set(tp, ASPM_WORKAROUND);
  11740. }
  11741. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11742. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11743. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11744. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11745. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11746. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11747. }
  11748. done:
  11749. if (tg3_flag(tp, WOL_CAP))
  11750. device_set_wakeup_enable(&tp->pdev->dev,
  11751. tg3_flag(tp, WOL_ENABLE));
  11752. else
  11753. device_set_wakeup_capable(&tp->pdev->dev, false);
  11754. }
  11755. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  11756. {
  11757. int i, err;
  11758. u32 val2, off = offset * 8;
  11759. err = tg3_nvram_lock(tp);
  11760. if (err)
  11761. return err;
  11762. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  11763. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  11764. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  11765. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  11766. udelay(10);
  11767. for (i = 0; i < 100; i++) {
  11768. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  11769. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  11770. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  11771. break;
  11772. }
  11773. udelay(10);
  11774. }
  11775. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  11776. tg3_nvram_unlock(tp);
  11777. if (val2 & APE_OTP_STATUS_CMD_DONE)
  11778. return 0;
  11779. return -EBUSY;
  11780. }
  11781. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11782. {
  11783. int i;
  11784. u32 val;
  11785. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11786. tw32(OTP_CTRL, cmd);
  11787. /* Wait for up to 1 ms for command to execute. */
  11788. for (i = 0; i < 100; i++) {
  11789. val = tr32(OTP_STATUS);
  11790. if (val & OTP_STATUS_CMD_DONE)
  11791. break;
  11792. udelay(10);
  11793. }
  11794. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11795. }
  11796. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11797. * configuration is a 32-bit value that straddles the alignment boundary.
  11798. * We do two 32-bit reads and then shift and merge the results.
  11799. */
  11800. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  11801. {
  11802. u32 bhalf_otp, thalf_otp;
  11803. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11804. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11805. return 0;
  11806. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11807. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11808. return 0;
  11809. thalf_otp = tr32(OTP_READ_DATA);
  11810. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11811. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11812. return 0;
  11813. bhalf_otp = tr32(OTP_READ_DATA);
  11814. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11815. }
  11816. static void tg3_phy_init_link_config(struct tg3 *tp)
  11817. {
  11818. u32 adv = ADVERTISED_Autoneg;
  11819. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11820. adv |= ADVERTISED_1000baseT_Half |
  11821. ADVERTISED_1000baseT_Full;
  11822. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11823. adv |= ADVERTISED_100baseT_Half |
  11824. ADVERTISED_100baseT_Full |
  11825. ADVERTISED_10baseT_Half |
  11826. ADVERTISED_10baseT_Full |
  11827. ADVERTISED_TP;
  11828. else
  11829. adv |= ADVERTISED_FIBRE;
  11830. tp->link_config.advertising = adv;
  11831. tp->link_config.speed = SPEED_UNKNOWN;
  11832. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11833. tp->link_config.autoneg = AUTONEG_ENABLE;
  11834. tp->link_config.active_speed = SPEED_UNKNOWN;
  11835. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11836. tp->old_link = -1;
  11837. }
  11838. static int tg3_phy_probe(struct tg3 *tp)
  11839. {
  11840. u32 hw_phy_id_1, hw_phy_id_2;
  11841. u32 hw_phy_id, hw_phy_id_masked;
  11842. int err;
  11843. /* flow control autonegotiation is default behavior */
  11844. tg3_flag_set(tp, PAUSE_AUTONEG);
  11845. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11846. if (tg3_flag(tp, ENABLE_APE)) {
  11847. switch (tp->pci_fn) {
  11848. case 0:
  11849. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  11850. break;
  11851. case 1:
  11852. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  11853. break;
  11854. case 2:
  11855. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  11856. break;
  11857. case 3:
  11858. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  11859. break;
  11860. }
  11861. }
  11862. if (tg3_flag(tp, USE_PHYLIB))
  11863. return tg3_phy_init(tp);
  11864. /* Reading the PHY ID register can conflict with ASF
  11865. * firmware access to the PHY hardware.
  11866. */
  11867. err = 0;
  11868. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11869. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11870. } else {
  11871. /* Now read the physical PHY_ID from the chip and verify
  11872. * that it is sane. If it doesn't look good, we fall back
  11873. * to either the hard-coded table based PHY_ID and failing
  11874. * that the value found in the eeprom area.
  11875. */
  11876. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11877. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11878. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11879. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11880. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11881. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11882. }
  11883. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11884. tp->phy_id = hw_phy_id;
  11885. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11886. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11887. else
  11888. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11889. } else {
  11890. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11891. /* Do nothing, phy ID already set up in
  11892. * tg3_get_eeprom_hw_cfg().
  11893. */
  11894. } else {
  11895. struct subsys_tbl_ent *p;
  11896. /* No eeprom signature? Try the hardcoded
  11897. * subsys device table.
  11898. */
  11899. p = tg3_lookup_by_subsys(tp);
  11900. if (!p)
  11901. return -ENODEV;
  11902. tp->phy_id = p->phy_id;
  11903. if (!tp->phy_id ||
  11904. tp->phy_id == TG3_PHY_ID_BCM8002)
  11905. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11906. }
  11907. }
  11908. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11909. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11910. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11911. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762 ||
  11912. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11913. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11914. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11915. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11916. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11917. tg3_phy_init_link_config(tp);
  11918. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11919. !tg3_flag(tp, ENABLE_APE) &&
  11920. !tg3_flag(tp, ENABLE_ASF)) {
  11921. u32 bmsr, dummy;
  11922. tg3_readphy(tp, MII_BMSR, &bmsr);
  11923. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11924. (bmsr & BMSR_LSTATUS))
  11925. goto skip_phy_reset;
  11926. err = tg3_phy_reset(tp);
  11927. if (err)
  11928. return err;
  11929. tg3_phy_set_wirespeed(tp);
  11930. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  11931. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11932. tp->link_config.flowctrl);
  11933. tg3_writephy(tp, MII_BMCR,
  11934. BMCR_ANENABLE | BMCR_ANRESTART);
  11935. }
  11936. }
  11937. skip_phy_reset:
  11938. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11939. err = tg3_init_5401phy_dsp(tp);
  11940. if (err)
  11941. return err;
  11942. err = tg3_init_5401phy_dsp(tp);
  11943. }
  11944. return err;
  11945. }
  11946. static void tg3_read_vpd(struct tg3 *tp)
  11947. {
  11948. u8 *vpd_data;
  11949. unsigned int block_end, rosize, len;
  11950. u32 vpdlen;
  11951. int j, i = 0;
  11952. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11953. if (!vpd_data)
  11954. goto out_no_vpd;
  11955. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11956. if (i < 0)
  11957. goto out_not_found;
  11958. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11959. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11960. i += PCI_VPD_LRDT_TAG_SIZE;
  11961. if (block_end > vpdlen)
  11962. goto out_not_found;
  11963. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11964. PCI_VPD_RO_KEYWORD_MFR_ID);
  11965. if (j > 0) {
  11966. len = pci_vpd_info_field_size(&vpd_data[j]);
  11967. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11968. if (j + len > block_end || len != 4 ||
  11969. memcmp(&vpd_data[j], "1028", 4))
  11970. goto partno;
  11971. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11972. PCI_VPD_RO_KEYWORD_VENDOR0);
  11973. if (j < 0)
  11974. goto partno;
  11975. len = pci_vpd_info_field_size(&vpd_data[j]);
  11976. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11977. if (j + len > block_end)
  11978. goto partno;
  11979. memcpy(tp->fw_ver, &vpd_data[j], len);
  11980. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11981. }
  11982. partno:
  11983. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11984. PCI_VPD_RO_KEYWORD_PARTNO);
  11985. if (i < 0)
  11986. goto out_not_found;
  11987. len = pci_vpd_info_field_size(&vpd_data[i]);
  11988. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11989. if (len > TG3_BPN_SIZE ||
  11990. (len + i) > vpdlen)
  11991. goto out_not_found;
  11992. memcpy(tp->board_part_number, &vpd_data[i], len);
  11993. out_not_found:
  11994. kfree(vpd_data);
  11995. if (tp->board_part_number[0])
  11996. return;
  11997. out_no_vpd:
  11998. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11999. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12000. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  12001. strcpy(tp->board_part_number, "BCM5717");
  12002. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  12003. strcpy(tp->board_part_number, "BCM5718");
  12004. else
  12005. goto nomatch;
  12006. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  12007. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  12008. strcpy(tp->board_part_number, "BCM57780");
  12009. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12010. strcpy(tp->board_part_number, "BCM57760");
  12011. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12012. strcpy(tp->board_part_number, "BCM57790");
  12013. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12014. strcpy(tp->board_part_number, "BCM57788");
  12015. else
  12016. goto nomatch;
  12017. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  12018. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12019. strcpy(tp->board_part_number, "BCM57761");
  12020. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12021. strcpy(tp->board_part_number, "BCM57765");
  12022. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12023. strcpy(tp->board_part_number, "BCM57781");
  12024. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12025. strcpy(tp->board_part_number, "BCM57785");
  12026. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12027. strcpy(tp->board_part_number, "BCM57791");
  12028. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12029. strcpy(tp->board_part_number, "BCM57795");
  12030. else
  12031. goto nomatch;
  12032. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
  12033. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  12034. strcpy(tp->board_part_number, "BCM57762");
  12035. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  12036. strcpy(tp->board_part_number, "BCM57766");
  12037. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  12038. strcpy(tp->board_part_number, "BCM57782");
  12039. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12040. strcpy(tp->board_part_number, "BCM57786");
  12041. else
  12042. goto nomatch;
  12043. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12044. strcpy(tp->board_part_number, "BCM95906");
  12045. } else {
  12046. nomatch:
  12047. strcpy(tp->board_part_number, "none");
  12048. }
  12049. }
  12050. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  12051. {
  12052. u32 val;
  12053. if (tg3_nvram_read(tp, offset, &val) ||
  12054. (val & 0xfc000000) != 0x0c000000 ||
  12055. tg3_nvram_read(tp, offset + 4, &val) ||
  12056. val != 0)
  12057. return 0;
  12058. return 1;
  12059. }
  12060. static void tg3_read_bc_ver(struct tg3 *tp)
  12061. {
  12062. u32 val, offset, start, ver_offset;
  12063. int i, dst_off;
  12064. bool newver = false;
  12065. if (tg3_nvram_read(tp, 0xc, &offset) ||
  12066. tg3_nvram_read(tp, 0x4, &start))
  12067. return;
  12068. offset = tg3_nvram_logical_addr(tp, offset);
  12069. if (tg3_nvram_read(tp, offset, &val))
  12070. return;
  12071. if ((val & 0xfc000000) == 0x0c000000) {
  12072. if (tg3_nvram_read(tp, offset + 4, &val))
  12073. return;
  12074. if (val == 0)
  12075. newver = true;
  12076. }
  12077. dst_off = strlen(tp->fw_ver);
  12078. if (newver) {
  12079. if (TG3_VER_SIZE - dst_off < 16 ||
  12080. tg3_nvram_read(tp, offset + 8, &ver_offset))
  12081. return;
  12082. offset = offset + ver_offset - start;
  12083. for (i = 0; i < 16; i += 4) {
  12084. __be32 v;
  12085. if (tg3_nvram_read_be32(tp, offset + i, &v))
  12086. return;
  12087. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  12088. }
  12089. } else {
  12090. u32 major, minor;
  12091. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  12092. return;
  12093. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  12094. TG3_NVM_BCVER_MAJSFT;
  12095. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  12096. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  12097. "v%d.%02d", major, minor);
  12098. }
  12099. }
  12100. static void tg3_read_hwsb_ver(struct tg3 *tp)
  12101. {
  12102. u32 val, major, minor;
  12103. /* Use native endian representation */
  12104. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  12105. return;
  12106. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  12107. TG3_NVM_HWSB_CFG1_MAJSFT;
  12108. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  12109. TG3_NVM_HWSB_CFG1_MINSFT;
  12110. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  12111. }
  12112. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  12113. {
  12114. u32 offset, major, minor, build;
  12115. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  12116. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  12117. return;
  12118. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  12119. case TG3_EEPROM_SB_REVISION_0:
  12120. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  12121. break;
  12122. case TG3_EEPROM_SB_REVISION_2:
  12123. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  12124. break;
  12125. case TG3_EEPROM_SB_REVISION_3:
  12126. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  12127. break;
  12128. case TG3_EEPROM_SB_REVISION_4:
  12129. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  12130. break;
  12131. case TG3_EEPROM_SB_REVISION_5:
  12132. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  12133. break;
  12134. case TG3_EEPROM_SB_REVISION_6:
  12135. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  12136. break;
  12137. default:
  12138. return;
  12139. }
  12140. if (tg3_nvram_read(tp, offset, &val))
  12141. return;
  12142. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  12143. TG3_EEPROM_SB_EDH_BLD_SHFT;
  12144. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  12145. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  12146. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  12147. if (minor > 99 || build > 26)
  12148. return;
  12149. offset = strlen(tp->fw_ver);
  12150. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  12151. " v%d.%02d", major, minor);
  12152. if (build > 0) {
  12153. offset = strlen(tp->fw_ver);
  12154. if (offset < TG3_VER_SIZE - 1)
  12155. tp->fw_ver[offset] = 'a' + build - 1;
  12156. }
  12157. }
  12158. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  12159. {
  12160. u32 val, offset, start;
  12161. int i, vlen;
  12162. for (offset = TG3_NVM_DIR_START;
  12163. offset < TG3_NVM_DIR_END;
  12164. offset += TG3_NVM_DIRENT_SIZE) {
  12165. if (tg3_nvram_read(tp, offset, &val))
  12166. return;
  12167. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  12168. break;
  12169. }
  12170. if (offset == TG3_NVM_DIR_END)
  12171. return;
  12172. if (!tg3_flag(tp, 5705_PLUS))
  12173. start = 0x08000000;
  12174. else if (tg3_nvram_read(tp, offset - 4, &start))
  12175. return;
  12176. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  12177. !tg3_fw_img_is_valid(tp, offset) ||
  12178. tg3_nvram_read(tp, offset + 8, &val))
  12179. return;
  12180. offset += val - start;
  12181. vlen = strlen(tp->fw_ver);
  12182. tp->fw_ver[vlen++] = ',';
  12183. tp->fw_ver[vlen++] = ' ';
  12184. for (i = 0; i < 4; i++) {
  12185. __be32 v;
  12186. if (tg3_nvram_read_be32(tp, offset, &v))
  12187. return;
  12188. offset += sizeof(v);
  12189. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  12190. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  12191. break;
  12192. }
  12193. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  12194. vlen += sizeof(v);
  12195. }
  12196. }
  12197. static void tg3_probe_ncsi(struct tg3 *tp)
  12198. {
  12199. u32 apedata;
  12200. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  12201. if (apedata != APE_SEG_SIG_MAGIC)
  12202. return;
  12203. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  12204. if (!(apedata & APE_FW_STATUS_READY))
  12205. return;
  12206. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  12207. tg3_flag_set(tp, APE_HAS_NCSI);
  12208. }
  12209. static void tg3_read_dash_ver(struct tg3 *tp)
  12210. {
  12211. int vlen;
  12212. u32 apedata;
  12213. char *fwtype;
  12214. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  12215. if (tg3_flag(tp, APE_HAS_NCSI))
  12216. fwtype = "NCSI";
  12217. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  12218. fwtype = "SMASH";
  12219. else
  12220. fwtype = "DASH";
  12221. vlen = strlen(tp->fw_ver);
  12222. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  12223. fwtype,
  12224. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  12225. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  12226. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  12227. (apedata & APE_FW_VERSION_BLDMSK));
  12228. }
  12229. static void tg3_read_otp_ver(struct tg3 *tp)
  12230. {
  12231. u32 val, val2;
  12232. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5762)
  12233. return;
  12234. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  12235. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  12236. TG3_OTP_MAGIC0_VALID(val)) {
  12237. u64 val64 = (u64) val << 32 | val2;
  12238. u32 ver = 0;
  12239. int i, vlen;
  12240. for (i = 0; i < 7; i++) {
  12241. if ((val64 & 0xff) == 0)
  12242. break;
  12243. ver = val64 & 0xff;
  12244. val64 >>= 8;
  12245. }
  12246. vlen = strlen(tp->fw_ver);
  12247. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  12248. }
  12249. }
  12250. static void tg3_read_fw_ver(struct tg3 *tp)
  12251. {
  12252. u32 val;
  12253. bool vpd_vers = false;
  12254. if (tp->fw_ver[0] != 0)
  12255. vpd_vers = true;
  12256. if (tg3_flag(tp, NO_NVRAM)) {
  12257. strcat(tp->fw_ver, "sb");
  12258. tg3_read_otp_ver(tp);
  12259. return;
  12260. }
  12261. if (tg3_nvram_read(tp, 0, &val))
  12262. return;
  12263. if (val == TG3_EEPROM_MAGIC)
  12264. tg3_read_bc_ver(tp);
  12265. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  12266. tg3_read_sb_ver(tp, val);
  12267. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  12268. tg3_read_hwsb_ver(tp);
  12269. if (tg3_flag(tp, ENABLE_ASF)) {
  12270. if (tg3_flag(tp, ENABLE_APE)) {
  12271. tg3_probe_ncsi(tp);
  12272. if (!vpd_vers)
  12273. tg3_read_dash_ver(tp);
  12274. } else if (!vpd_vers) {
  12275. tg3_read_mgmtfw_ver(tp);
  12276. }
  12277. }
  12278. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  12279. }
  12280. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  12281. {
  12282. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  12283. return TG3_RX_RET_MAX_SIZE_5717;
  12284. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  12285. return TG3_RX_RET_MAX_SIZE_5700;
  12286. else
  12287. return TG3_RX_RET_MAX_SIZE_5705;
  12288. }
  12289. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  12290. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  12291. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  12292. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  12293. { },
  12294. };
  12295. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  12296. {
  12297. struct pci_dev *peer;
  12298. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12299. for (func = 0; func < 8; func++) {
  12300. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12301. if (peer && peer != tp->pdev)
  12302. break;
  12303. pci_dev_put(peer);
  12304. }
  12305. /* 5704 can be configured in single-port mode, set peer to
  12306. * tp->pdev in that case.
  12307. */
  12308. if (!peer) {
  12309. peer = tp->pdev;
  12310. return peer;
  12311. }
  12312. /*
  12313. * We don't need to keep the refcount elevated; there's no way
  12314. * to remove one half of this device without removing the other
  12315. */
  12316. pci_dev_put(peer);
  12317. return peer;
  12318. }
  12319. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  12320. {
  12321. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  12322. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  12323. u32 reg;
  12324. /* All devices that use the alternate
  12325. * ASIC REV location have a CPMU.
  12326. */
  12327. tg3_flag_set(tp, CPMU_PRESENT);
  12328. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12329. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  12330. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12331. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12332. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  12333. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  12334. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  12335. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727)
  12336. reg = TG3PCI_GEN2_PRODID_ASICREV;
  12337. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  12338. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  12339. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  12340. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  12341. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12342. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12343. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  12344. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  12345. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  12346. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12347. reg = TG3PCI_GEN15_PRODID_ASICREV;
  12348. else
  12349. reg = TG3PCI_PRODID_ASICREV;
  12350. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  12351. }
  12352. /* Wrong chip ID in 5752 A0. This code can be removed later
  12353. * as A0 is not in production.
  12354. */
  12355. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  12356. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  12357. if (tp->pci_chip_rev_id == CHIPREV_ID_5717_C0)
  12358. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  12359. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12360. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12361. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12362. tg3_flag_set(tp, 5717_PLUS);
  12363. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  12364. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  12365. tg3_flag_set(tp, 57765_CLASS);
  12366. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  12367. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  12368. tg3_flag_set(tp, 57765_PLUS);
  12369. /* Intentionally exclude ASIC_REV_5906 */
  12370. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12371. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12372. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12373. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12374. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12375. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12376. tg3_flag(tp, 57765_PLUS))
  12377. tg3_flag_set(tp, 5755_PLUS);
  12378. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  12379. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  12380. tg3_flag_set(tp, 5780_CLASS);
  12381. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12382. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12383. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  12384. tg3_flag(tp, 5755_PLUS) ||
  12385. tg3_flag(tp, 5780_CLASS))
  12386. tg3_flag_set(tp, 5750_PLUS);
  12387. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12388. tg3_flag(tp, 5750_PLUS))
  12389. tg3_flag_set(tp, 5705_PLUS);
  12390. }
  12391. static bool tg3_10_100_only_device(struct tg3 *tp,
  12392. const struct pci_device_id *ent)
  12393. {
  12394. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  12395. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12396. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12397. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12398. return true;
  12399. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  12400. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  12401. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  12402. return true;
  12403. } else {
  12404. return true;
  12405. }
  12406. }
  12407. return false;
  12408. }
  12409. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  12410. {
  12411. u32 misc_ctrl_reg;
  12412. u32 pci_state_reg, grc_misc_cfg;
  12413. u32 val;
  12414. u16 pci_cmd;
  12415. int err;
  12416. /* Force memory write invalidate off. If we leave it on,
  12417. * then on 5700_BX chips we have to enable a workaround.
  12418. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  12419. * to match the cacheline size. The Broadcom driver have this
  12420. * workaround but turns MWI off all the times so never uses
  12421. * it. This seems to suggest that the workaround is insufficient.
  12422. */
  12423. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12424. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  12425. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12426. /* Important! -- Make sure register accesses are byteswapped
  12427. * correctly. Also, for those chips that require it, make
  12428. * sure that indirect register accesses are enabled before
  12429. * the first operation.
  12430. */
  12431. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12432. &misc_ctrl_reg);
  12433. tp->misc_host_ctrl |= (misc_ctrl_reg &
  12434. MISC_HOST_CTRL_CHIPREV);
  12435. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12436. tp->misc_host_ctrl);
  12437. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  12438. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  12439. * we need to disable memory and use config. cycles
  12440. * only to access all registers. The 5702/03 chips
  12441. * can mistakenly decode the special cycles from the
  12442. * ICH chipsets as memory write cycles, causing corruption
  12443. * of register and memory space. Only certain ICH bridges
  12444. * will drive special cycles with non-zero data during the
  12445. * address phase which can fall within the 5703's address
  12446. * range. This is not an ICH bug as the PCI spec allows
  12447. * non-zero address during special cycles. However, only
  12448. * these ICH bridges are known to drive non-zero addresses
  12449. * during special cycles.
  12450. *
  12451. * Since special cycles do not cross PCI bridges, we only
  12452. * enable this workaround if the 5703 is on the secondary
  12453. * bus of these ICH bridges.
  12454. */
  12455. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  12456. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  12457. static struct tg3_dev_id {
  12458. u32 vendor;
  12459. u32 device;
  12460. u32 rev;
  12461. } ich_chipsets[] = {
  12462. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  12463. PCI_ANY_ID },
  12464. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  12465. PCI_ANY_ID },
  12466. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  12467. 0xa },
  12468. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  12469. PCI_ANY_ID },
  12470. { },
  12471. };
  12472. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  12473. struct pci_dev *bridge = NULL;
  12474. while (pci_id->vendor != 0) {
  12475. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  12476. bridge);
  12477. if (!bridge) {
  12478. pci_id++;
  12479. continue;
  12480. }
  12481. if (pci_id->rev != PCI_ANY_ID) {
  12482. if (bridge->revision > pci_id->rev)
  12483. continue;
  12484. }
  12485. if (bridge->subordinate &&
  12486. (bridge->subordinate->number ==
  12487. tp->pdev->bus->number)) {
  12488. tg3_flag_set(tp, ICH_WORKAROUND);
  12489. pci_dev_put(bridge);
  12490. break;
  12491. }
  12492. }
  12493. }
  12494. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12495. static struct tg3_dev_id {
  12496. u32 vendor;
  12497. u32 device;
  12498. } bridge_chipsets[] = {
  12499. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  12500. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  12501. { },
  12502. };
  12503. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  12504. struct pci_dev *bridge = NULL;
  12505. while (pci_id->vendor != 0) {
  12506. bridge = pci_get_device(pci_id->vendor,
  12507. pci_id->device,
  12508. bridge);
  12509. if (!bridge) {
  12510. pci_id++;
  12511. continue;
  12512. }
  12513. if (bridge->subordinate &&
  12514. (bridge->subordinate->number <=
  12515. tp->pdev->bus->number) &&
  12516. (bridge->subordinate->busn_res.end >=
  12517. tp->pdev->bus->number)) {
  12518. tg3_flag_set(tp, 5701_DMA_BUG);
  12519. pci_dev_put(bridge);
  12520. break;
  12521. }
  12522. }
  12523. }
  12524. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  12525. * DMA addresses > 40-bit. This bridge may have other additional
  12526. * 57xx devices behind it in some 4-port NIC designs for example.
  12527. * Any tg3 device found behind the bridge will also need the 40-bit
  12528. * DMA workaround.
  12529. */
  12530. if (tg3_flag(tp, 5780_CLASS)) {
  12531. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12532. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  12533. } else {
  12534. struct pci_dev *bridge = NULL;
  12535. do {
  12536. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  12537. PCI_DEVICE_ID_SERVERWORKS_EPB,
  12538. bridge);
  12539. if (bridge && bridge->subordinate &&
  12540. (bridge->subordinate->number <=
  12541. tp->pdev->bus->number) &&
  12542. (bridge->subordinate->busn_res.end >=
  12543. tp->pdev->bus->number)) {
  12544. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12545. pci_dev_put(bridge);
  12546. break;
  12547. }
  12548. } while (bridge);
  12549. }
  12550. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12551. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  12552. tp->pdev_peer = tg3_find_peer(tp);
  12553. /* Determine TSO capabilities */
  12554. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  12555. ; /* Do nothing. HW bug. */
  12556. else if (tg3_flag(tp, 57765_PLUS))
  12557. tg3_flag_set(tp, HW_TSO_3);
  12558. else if (tg3_flag(tp, 5755_PLUS) ||
  12559. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12560. tg3_flag_set(tp, HW_TSO_2);
  12561. else if (tg3_flag(tp, 5750_PLUS)) {
  12562. tg3_flag_set(tp, HW_TSO_1);
  12563. tg3_flag_set(tp, TSO_BUG);
  12564. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  12565. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  12566. tg3_flag_clear(tp, TSO_BUG);
  12567. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12568. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12569. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  12570. tg3_flag_set(tp, TSO_BUG);
  12571. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  12572. tp->fw_needed = FIRMWARE_TG3TSO5;
  12573. else
  12574. tp->fw_needed = FIRMWARE_TG3TSO;
  12575. }
  12576. /* Selectively allow TSO based on operating conditions */
  12577. if (tg3_flag(tp, HW_TSO_1) ||
  12578. tg3_flag(tp, HW_TSO_2) ||
  12579. tg3_flag(tp, HW_TSO_3) ||
  12580. tp->fw_needed) {
  12581. /* For firmware TSO, assume ASF is disabled.
  12582. * We'll disable TSO later if we discover ASF
  12583. * is enabled in tg3_get_eeprom_hw_cfg().
  12584. */
  12585. tg3_flag_set(tp, TSO_CAPABLE);
  12586. } else {
  12587. tg3_flag_clear(tp, TSO_CAPABLE);
  12588. tg3_flag_clear(tp, TSO_BUG);
  12589. tp->fw_needed = NULL;
  12590. }
  12591. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12592. tp->fw_needed = FIRMWARE_TG3;
  12593. tp->irq_max = 1;
  12594. if (tg3_flag(tp, 5750_PLUS)) {
  12595. tg3_flag_set(tp, SUPPORT_MSI);
  12596. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  12597. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  12598. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  12599. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  12600. tp->pdev_peer == tp->pdev))
  12601. tg3_flag_clear(tp, SUPPORT_MSI);
  12602. if (tg3_flag(tp, 5755_PLUS) ||
  12603. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12604. tg3_flag_set(tp, 1SHOT_MSI);
  12605. }
  12606. if (tg3_flag(tp, 57765_PLUS)) {
  12607. tg3_flag_set(tp, SUPPORT_MSIX);
  12608. tp->irq_max = TG3_IRQ_MAX_VECS;
  12609. }
  12610. }
  12611. tp->txq_max = 1;
  12612. tp->rxq_max = 1;
  12613. if (tp->irq_max > 1) {
  12614. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  12615. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  12616. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12617. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12618. tp->txq_max = tp->irq_max - 1;
  12619. }
  12620. if (tg3_flag(tp, 5755_PLUS) ||
  12621. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12622. tg3_flag_set(tp, SHORT_DMA_BUG);
  12623. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  12624. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  12625. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12626. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12627. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  12628. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  12629. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  12630. if (tg3_flag(tp, 57765_PLUS) &&
  12631. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  12632. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  12633. if (!tg3_flag(tp, 5705_PLUS) ||
  12634. tg3_flag(tp, 5780_CLASS) ||
  12635. tg3_flag(tp, USE_JUMBO_BDFLAG))
  12636. tg3_flag_set(tp, JUMBO_CAPABLE);
  12637. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12638. &pci_state_reg);
  12639. if (pci_is_pcie(tp->pdev)) {
  12640. u16 lnkctl;
  12641. tg3_flag_set(tp, PCI_EXPRESS);
  12642. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  12643. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  12644. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  12645. ASIC_REV_5906) {
  12646. tg3_flag_clear(tp, HW_TSO_2);
  12647. tg3_flag_clear(tp, TSO_CAPABLE);
  12648. }
  12649. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12650. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12651. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  12652. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  12653. tg3_flag_set(tp, CLKREQ_BUG);
  12654. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  12655. tg3_flag_set(tp, L1PLLPD_EN);
  12656. }
  12657. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  12658. /* BCM5785 devices are effectively PCIe devices, and should
  12659. * follow PCIe codepaths, but do not have a PCIe capabilities
  12660. * section.
  12661. */
  12662. tg3_flag_set(tp, PCI_EXPRESS);
  12663. } else if (!tg3_flag(tp, 5705_PLUS) ||
  12664. tg3_flag(tp, 5780_CLASS)) {
  12665. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  12666. if (!tp->pcix_cap) {
  12667. dev_err(&tp->pdev->dev,
  12668. "Cannot find PCI-X capability, aborting\n");
  12669. return -EIO;
  12670. }
  12671. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  12672. tg3_flag_set(tp, PCIX_MODE);
  12673. }
  12674. /* If we have an AMD 762 or VIA K8T800 chipset, write
  12675. * reordering to the mailbox registers done by the host
  12676. * controller can cause major troubles. We read back from
  12677. * every mailbox register write to force the writes to be
  12678. * posted to the chip in order.
  12679. */
  12680. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  12681. !tg3_flag(tp, PCI_EXPRESS))
  12682. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  12683. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  12684. &tp->pci_cacheline_sz);
  12685. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12686. &tp->pci_lat_timer);
  12687. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12688. tp->pci_lat_timer < 64) {
  12689. tp->pci_lat_timer = 64;
  12690. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12691. tp->pci_lat_timer);
  12692. }
  12693. /* Important! -- It is critical that the PCI-X hw workaround
  12694. * situation is decided before the first MMIO register access.
  12695. */
  12696. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  12697. /* 5700 BX chips need to have their TX producer index
  12698. * mailboxes written twice to workaround a bug.
  12699. */
  12700. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  12701. /* If we are in PCI-X mode, enable register write workaround.
  12702. *
  12703. * The workaround is to use indirect register accesses
  12704. * for all chip writes not to mailbox registers.
  12705. */
  12706. if (tg3_flag(tp, PCIX_MODE)) {
  12707. u32 pm_reg;
  12708. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12709. /* The chip can have it's power management PCI config
  12710. * space registers clobbered due to this bug.
  12711. * So explicitly force the chip into D0 here.
  12712. */
  12713. pci_read_config_dword(tp->pdev,
  12714. tp->pm_cap + PCI_PM_CTRL,
  12715. &pm_reg);
  12716. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  12717. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  12718. pci_write_config_dword(tp->pdev,
  12719. tp->pm_cap + PCI_PM_CTRL,
  12720. pm_reg);
  12721. /* Also, force SERR#/PERR# in PCI command. */
  12722. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12723. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  12724. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12725. }
  12726. }
  12727. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  12728. tg3_flag_set(tp, PCI_HIGH_SPEED);
  12729. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  12730. tg3_flag_set(tp, PCI_32BIT);
  12731. /* Chip-specific fixup from Broadcom driver */
  12732. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  12733. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  12734. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  12735. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  12736. }
  12737. /* Default fast path register access methods */
  12738. tp->read32 = tg3_read32;
  12739. tp->write32 = tg3_write32;
  12740. tp->read32_mbox = tg3_read32;
  12741. tp->write32_mbox = tg3_write32;
  12742. tp->write32_tx_mbox = tg3_write32;
  12743. tp->write32_rx_mbox = tg3_write32;
  12744. /* Various workaround register access methods */
  12745. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  12746. tp->write32 = tg3_write_indirect_reg32;
  12747. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  12748. (tg3_flag(tp, PCI_EXPRESS) &&
  12749. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  12750. /*
  12751. * Back to back register writes can cause problems on these
  12752. * chips, the workaround is to read back all reg writes
  12753. * except those to mailbox regs.
  12754. *
  12755. * See tg3_write_indirect_reg32().
  12756. */
  12757. tp->write32 = tg3_write_flush_reg32;
  12758. }
  12759. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  12760. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  12761. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  12762. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12763. }
  12764. if (tg3_flag(tp, ICH_WORKAROUND)) {
  12765. tp->read32 = tg3_read_indirect_reg32;
  12766. tp->write32 = tg3_write_indirect_reg32;
  12767. tp->read32_mbox = tg3_read_indirect_mbox;
  12768. tp->write32_mbox = tg3_write_indirect_mbox;
  12769. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  12770. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  12771. iounmap(tp->regs);
  12772. tp->regs = NULL;
  12773. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12774. pci_cmd &= ~PCI_COMMAND_MEMORY;
  12775. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12776. }
  12777. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12778. tp->read32_mbox = tg3_read32_mbox_5906;
  12779. tp->write32_mbox = tg3_write32_mbox_5906;
  12780. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  12781. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  12782. }
  12783. if (tp->write32 == tg3_write_indirect_reg32 ||
  12784. (tg3_flag(tp, PCIX_MODE) &&
  12785. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12786. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  12787. tg3_flag_set(tp, SRAM_USE_CONFIG);
  12788. /* The memory arbiter has to be enabled in order for SRAM accesses
  12789. * to succeed. Normally on powerup the tg3 chip firmware will make
  12790. * sure it is enabled, but other entities such as system netboot
  12791. * code might disable it.
  12792. */
  12793. val = tr32(MEMARB_MODE);
  12794. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  12795. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  12796. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12797. tg3_flag(tp, 5780_CLASS)) {
  12798. if (tg3_flag(tp, PCIX_MODE)) {
  12799. pci_read_config_dword(tp->pdev,
  12800. tp->pcix_cap + PCI_X_STATUS,
  12801. &val);
  12802. tp->pci_fn = val & 0x7;
  12803. }
  12804. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12805. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12806. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  12807. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12808. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  12809. val = tr32(TG3_CPMU_STATUS);
  12810. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  12811. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  12812. else
  12813. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  12814. TG3_CPMU_STATUS_FSHFT_5719;
  12815. }
  12816. /* Get eeprom hw config before calling tg3_set_power_state().
  12817. * In particular, the TG3_FLAG_IS_NIC flag must be
  12818. * determined before calling tg3_set_power_state() so that
  12819. * we know whether or not to switch out of Vaux power.
  12820. * When the flag is set, it means that GPIO1 is used for eeprom
  12821. * write protect and also implies that it is a LOM where GPIOs
  12822. * are not used to switch power.
  12823. */
  12824. tg3_get_eeprom_hw_cfg(tp);
  12825. if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
  12826. tg3_flag_clear(tp, TSO_CAPABLE);
  12827. tg3_flag_clear(tp, TSO_BUG);
  12828. tp->fw_needed = NULL;
  12829. }
  12830. if (tg3_flag(tp, ENABLE_APE)) {
  12831. /* Allow reads and writes to the
  12832. * APE register and memory space.
  12833. */
  12834. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12835. PCISTATE_ALLOW_APE_SHMEM_WR |
  12836. PCISTATE_ALLOW_APE_PSPACE_WR;
  12837. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12838. pci_state_reg);
  12839. tg3_ape_lock_init(tp);
  12840. }
  12841. /* Set up tp->grc_local_ctrl before calling
  12842. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12843. * will bring 5700's external PHY out of reset.
  12844. * It is also used as eeprom write protect on LOMs.
  12845. */
  12846. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12847. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12848. tg3_flag(tp, EEPROM_WRITE_PROT))
  12849. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12850. GRC_LCLCTRL_GPIO_OUTPUT1);
  12851. /* Unused GPIO3 must be driven as output on 5752 because there
  12852. * are no pull-up resistors on unused GPIO pins.
  12853. */
  12854. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  12855. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12856. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12857. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12858. tg3_flag(tp, 57765_CLASS))
  12859. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12860. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12861. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12862. /* Turn off the debug UART. */
  12863. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12864. if (tg3_flag(tp, IS_NIC))
  12865. /* Keep VMain power. */
  12866. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12867. GRC_LCLCTRL_GPIO_OUTPUT0;
  12868. }
  12869. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  12870. tp->grc_local_ctrl |=
  12871. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  12872. /* Switch out of Vaux if it is a NIC */
  12873. tg3_pwrsrc_switch_to_vmain(tp);
  12874. /* Derive initial jumbo mode from MTU assigned in
  12875. * ether_setup() via the alloc_etherdev() call
  12876. */
  12877. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12878. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12879. /* Determine WakeOnLan speed to use. */
  12880. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12881. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  12882. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  12883. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  12884. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12885. } else {
  12886. tg3_flag_set(tp, WOL_SPEED_100MB);
  12887. }
  12888. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12889. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12890. /* A few boards don't want Ethernet@WireSpeed phy feature */
  12891. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12892. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12893. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  12894. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  12895. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  12896. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12897. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  12898. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  12899. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  12900. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  12901. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  12902. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  12903. if (tg3_flag(tp, 5705_PLUS) &&
  12904. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  12905. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  12906. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  12907. !tg3_flag(tp, 57765_PLUS)) {
  12908. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12909. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12910. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12911. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  12912. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  12913. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  12914. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  12915. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  12916. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  12917. } else
  12918. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  12919. }
  12920. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12921. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  12922. tp->phy_otp = tg3_read_otp_phycfg(tp);
  12923. if (tp->phy_otp == 0)
  12924. tp->phy_otp = TG3_OTP_DEFAULT;
  12925. }
  12926. if (tg3_flag(tp, CPMU_PRESENT))
  12927. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  12928. else
  12929. tp->mi_mode = MAC_MI_MODE_BASE;
  12930. tp->coalesce_mode = 0;
  12931. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  12932. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  12933. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  12934. /* Set these bits to enable statistics workaround. */
  12935. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12936. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  12937. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  12938. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  12939. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  12940. }
  12941. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12942. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12943. tg3_flag_set(tp, USE_PHYLIB);
  12944. err = tg3_mdio_init(tp);
  12945. if (err)
  12946. return err;
  12947. /* Initialize data/descriptor byte/word swapping. */
  12948. val = tr32(GRC_MODE);
  12949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  12950. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  12951. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  12952. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  12953. GRC_MODE_B2HRX_ENABLE |
  12954. GRC_MODE_HTX2B_ENABLE |
  12955. GRC_MODE_HOST_STACKUP);
  12956. else
  12957. val &= GRC_MODE_HOST_STACKUP;
  12958. tw32(GRC_MODE, val | tp->grc_mode);
  12959. tg3_switch_clocks(tp);
  12960. /* Clear this out for sanity. */
  12961. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12962. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12963. &pci_state_reg);
  12964. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  12965. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  12966. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  12967. if (chiprevid == CHIPREV_ID_5701_A0 ||
  12968. chiprevid == CHIPREV_ID_5701_B0 ||
  12969. chiprevid == CHIPREV_ID_5701_B2 ||
  12970. chiprevid == CHIPREV_ID_5701_B5) {
  12971. void __iomem *sram_base;
  12972. /* Write some dummy words into the SRAM status block
  12973. * area, see if it reads back correctly. If the return
  12974. * value is bad, force enable the PCIX workaround.
  12975. */
  12976. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  12977. writel(0x00000000, sram_base);
  12978. writel(0x00000000, sram_base + 4);
  12979. writel(0xffffffff, sram_base + 4);
  12980. if (readl(sram_base) != 0x00000000)
  12981. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12982. }
  12983. }
  12984. udelay(50);
  12985. tg3_nvram_init(tp);
  12986. grc_misc_cfg = tr32(GRC_MISC_CFG);
  12987. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  12988. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12989. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  12990. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  12991. tg3_flag_set(tp, IS_5788);
  12992. if (!tg3_flag(tp, IS_5788) &&
  12993. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12994. tg3_flag_set(tp, TAGGED_STATUS);
  12995. if (tg3_flag(tp, TAGGED_STATUS)) {
  12996. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12997. HOSTCC_MODE_CLRTICK_TXBD);
  12998. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12999. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13000. tp->misc_host_ctrl);
  13001. }
  13002. /* Preserve the APE MAC_MODE bits */
  13003. if (tg3_flag(tp, ENABLE_APE))
  13004. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  13005. else
  13006. tp->mac_mode = 0;
  13007. if (tg3_10_100_only_device(tp, ent))
  13008. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  13009. err = tg3_phy_probe(tp);
  13010. if (err) {
  13011. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13012. /* ... but do not return immediately ... */
  13013. tg3_mdio_fini(tp);
  13014. }
  13015. tg3_read_vpd(tp);
  13016. tg3_read_fw_ver(tp);
  13017. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  13018. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13019. } else {
  13020. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  13021. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13022. else
  13023. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13024. }
  13025. /* 5700 {AX,BX} chips have a broken status block link
  13026. * change bit implementation, so we must use the
  13027. * status register in those cases.
  13028. */
  13029. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  13030. tg3_flag_set(tp, USE_LINKCHG_REG);
  13031. else
  13032. tg3_flag_clear(tp, USE_LINKCHG_REG);
  13033. /* The led_ctrl is set during tg3_phy_probe, here we might
  13034. * have to force the link status polling mechanism based
  13035. * upon subsystem IDs.
  13036. */
  13037. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  13038. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  13039. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  13040. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13041. tg3_flag_set(tp, USE_LINKCHG_REG);
  13042. }
  13043. /* For all SERDES we poll the MAC status register. */
  13044. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  13045. tg3_flag_set(tp, POLL_SERDES);
  13046. else
  13047. tg3_flag_clear(tp, POLL_SERDES);
  13048. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  13049. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  13050. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  13051. tg3_flag(tp, PCIX_MODE)) {
  13052. tp->rx_offset = NET_SKB_PAD;
  13053. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  13054. tp->rx_copy_thresh = ~(u16)0;
  13055. #endif
  13056. }
  13057. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  13058. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  13059. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  13060. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  13061. /* Increment the rx prod index on the rx std ring by at most
  13062. * 8 for these chips to workaround hw errata.
  13063. */
  13064. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  13065. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  13066. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  13067. tp->rx_std_max_post = 8;
  13068. if (tg3_flag(tp, ASPM_WORKAROUND))
  13069. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  13070. PCIE_PWR_MGMT_L1_THRESH_MSK;
  13071. return err;
  13072. }
  13073. #ifdef CONFIG_SPARC
  13074. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  13075. {
  13076. struct net_device *dev = tp->dev;
  13077. struct pci_dev *pdev = tp->pdev;
  13078. struct device_node *dp = pci_device_to_OF_node(pdev);
  13079. const unsigned char *addr;
  13080. int len;
  13081. addr = of_get_property(dp, "local-mac-address", &len);
  13082. if (addr && len == 6) {
  13083. memcpy(dev->dev_addr, addr, 6);
  13084. return 0;
  13085. }
  13086. return -ENODEV;
  13087. }
  13088. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  13089. {
  13090. struct net_device *dev = tp->dev;
  13091. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  13092. return 0;
  13093. }
  13094. #endif
  13095. static int tg3_get_device_address(struct tg3 *tp)
  13096. {
  13097. struct net_device *dev = tp->dev;
  13098. u32 hi, lo, mac_offset;
  13099. int addr_ok = 0;
  13100. #ifdef CONFIG_SPARC
  13101. if (!tg3_get_macaddr_sparc(tp))
  13102. return 0;
  13103. #endif
  13104. mac_offset = 0x7c;
  13105. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  13106. tg3_flag(tp, 5780_CLASS)) {
  13107. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  13108. mac_offset = 0xcc;
  13109. if (tg3_nvram_lock(tp))
  13110. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  13111. else
  13112. tg3_nvram_unlock(tp);
  13113. } else if (tg3_flag(tp, 5717_PLUS)) {
  13114. if (tp->pci_fn & 1)
  13115. mac_offset = 0xcc;
  13116. if (tp->pci_fn > 1)
  13117. mac_offset += 0x18c;
  13118. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  13119. mac_offset = 0x10;
  13120. /* First try to get it from MAC address mailbox. */
  13121. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  13122. if ((hi >> 16) == 0x484b) {
  13123. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13124. dev->dev_addr[1] = (hi >> 0) & 0xff;
  13125. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  13126. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13127. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13128. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13129. dev->dev_addr[5] = (lo >> 0) & 0xff;
  13130. /* Some old bootcode may report a 0 MAC address in SRAM */
  13131. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  13132. }
  13133. if (!addr_ok) {
  13134. /* Next, try NVRAM. */
  13135. if (!tg3_flag(tp, NO_NVRAM) &&
  13136. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  13137. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  13138. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  13139. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  13140. }
  13141. /* Finally just fetch it out of the MAC control regs. */
  13142. else {
  13143. hi = tr32(MAC_ADDR_0_HIGH);
  13144. lo = tr32(MAC_ADDR_0_LOW);
  13145. dev->dev_addr[5] = lo & 0xff;
  13146. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13147. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13148. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13149. dev->dev_addr[1] = hi & 0xff;
  13150. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13151. }
  13152. }
  13153. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  13154. #ifdef CONFIG_SPARC
  13155. if (!tg3_get_default_macaddr_sparc(tp))
  13156. return 0;
  13157. #endif
  13158. return -EINVAL;
  13159. }
  13160. return 0;
  13161. }
  13162. #define BOUNDARY_SINGLE_CACHELINE 1
  13163. #define BOUNDARY_MULTI_CACHELINE 2
  13164. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  13165. {
  13166. int cacheline_size;
  13167. u8 byte;
  13168. int goal;
  13169. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  13170. if (byte == 0)
  13171. cacheline_size = 1024;
  13172. else
  13173. cacheline_size = (int) byte * 4;
  13174. /* On 5703 and later chips, the boundary bits have no
  13175. * effect.
  13176. */
  13177. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  13178. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  13179. !tg3_flag(tp, PCI_EXPRESS))
  13180. goto out;
  13181. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  13182. goal = BOUNDARY_MULTI_CACHELINE;
  13183. #else
  13184. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  13185. goal = BOUNDARY_SINGLE_CACHELINE;
  13186. #else
  13187. goal = 0;
  13188. #endif
  13189. #endif
  13190. if (tg3_flag(tp, 57765_PLUS)) {
  13191. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  13192. goto out;
  13193. }
  13194. if (!goal)
  13195. goto out;
  13196. /* PCI controllers on most RISC systems tend to disconnect
  13197. * when a device tries to burst across a cache-line boundary.
  13198. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  13199. *
  13200. * Unfortunately, for PCI-E there are only limited
  13201. * write-side controls for this, and thus for reads
  13202. * we will still get the disconnects. We'll also waste
  13203. * these PCI cycles for both read and write for chips
  13204. * other than 5700 and 5701 which do not implement the
  13205. * boundary bits.
  13206. */
  13207. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  13208. switch (cacheline_size) {
  13209. case 16:
  13210. case 32:
  13211. case 64:
  13212. case 128:
  13213. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13214. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  13215. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  13216. } else {
  13217. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13218. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13219. }
  13220. break;
  13221. case 256:
  13222. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  13223. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  13224. break;
  13225. default:
  13226. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13227. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13228. break;
  13229. }
  13230. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  13231. switch (cacheline_size) {
  13232. case 16:
  13233. case 32:
  13234. case 64:
  13235. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13236. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13237. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  13238. break;
  13239. }
  13240. /* fallthrough */
  13241. case 128:
  13242. default:
  13243. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13244. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  13245. break;
  13246. }
  13247. } else {
  13248. switch (cacheline_size) {
  13249. case 16:
  13250. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13251. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  13252. DMA_RWCTRL_WRITE_BNDRY_16);
  13253. break;
  13254. }
  13255. /* fallthrough */
  13256. case 32:
  13257. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13258. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  13259. DMA_RWCTRL_WRITE_BNDRY_32);
  13260. break;
  13261. }
  13262. /* fallthrough */
  13263. case 64:
  13264. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13265. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  13266. DMA_RWCTRL_WRITE_BNDRY_64);
  13267. break;
  13268. }
  13269. /* fallthrough */
  13270. case 128:
  13271. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13272. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  13273. DMA_RWCTRL_WRITE_BNDRY_128);
  13274. break;
  13275. }
  13276. /* fallthrough */
  13277. case 256:
  13278. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  13279. DMA_RWCTRL_WRITE_BNDRY_256);
  13280. break;
  13281. case 512:
  13282. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  13283. DMA_RWCTRL_WRITE_BNDRY_512);
  13284. break;
  13285. case 1024:
  13286. default:
  13287. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  13288. DMA_RWCTRL_WRITE_BNDRY_1024);
  13289. break;
  13290. }
  13291. }
  13292. out:
  13293. return val;
  13294. }
  13295. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  13296. int size, int to_device)
  13297. {
  13298. struct tg3_internal_buffer_desc test_desc;
  13299. u32 sram_dma_descs;
  13300. int i, ret;
  13301. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  13302. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  13303. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  13304. tw32(RDMAC_STATUS, 0);
  13305. tw32(WDMAC_STATUS, 0);
  13306. tw32(BUFMGR_MODE, 0);
  13307. tw32(FTQ_RESET, 0);
  13308. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  13309. test_desc.addr_lo = buf_dma & 0xffffffff;
  13310. test_desc.nic_mbuf = 0x00002100;
  13311. test_desc.len = size;
  13312. /*
  13313. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  13314. * the *second* time the tg3 driver was getting loaded after an
  13315. * initial scan.
  13316. *
  13317. * Broadcom tells me:
  13318. * ...the DMA engine is connected to the GRC block and a DMA
  13319. * reset may affect the GRC block in some unpredictable way...
  13320. * The behavior of resets to individual blocks has not been tested.
  13321. *
  13322. * Broadcom noted the GRC reset will also reset all sub-components.
  13323. */
  13324. if (to_device) {
  13325. test_desc.cqid_sqid = (13 << 8) | 2;
  13326. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  13327. udelay(40);
  13328. } else {
  13329. test_desc.cqid_sqid = (16 << 8) | 7;
  13330. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  13331. udelay(40);
  13332. }
  13333. test_desc.flags = 0x00000005;
  13334. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  13335. u32 val;
  13336. val = *(((u32 *)&test_desc) + i);
  13337. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  13338. sram_dma_descs + (i * sizeof(u32)));
  13339. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  13340. }
  13341. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13342. if (to_device)
  13343. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  13344. else
  13345. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  13346. ret = -ENODEV;
  13347. for (i = 0; i < 40; i++) {
  13348. u32 val;
  13349. if (to_device)
  13350. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  13351. else
  13352. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  13353. if ((val & 0xffff) == sram_dma_descs) {
  13354. ret = 0;
  13355. break;
  13356. }
  13357. udelay(100);
  13358. }
  13359. return ret;
  13360. }
  13361. #define TEST_BUFFER_SIZE 0x2000
  13362. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  13363. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  13364. { },
  13365. };
  13366. static int tg3_test_dma(struct tg3 *tp)
  13367. {
  13368. dma_addr_t buf_dma;
  13369. u32 *buf, saved_dma_rwctrl;
  13370. int ret = 0;
  13371. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  13372. &buf_dma, GFP_KERNEL);
  13373. if (!buf) {
  13374. ret = -ENOMEM;
  13375. goto out_nofree;
  13376. }
  13377. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  13378. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  13379. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  13380. if (tg3_flag(tp, 57765_PLUS))
  13381. goto out;
  13382. if (tg3_flag(tp, PCI_EXPRESS)) {
  13383. /* DMA read watermark not used on PCIE */
  13384. tp->dma_rwctrl |= 0x00180000;
  13385. } else if (!tg3_flag(tp, PCIX_MODE)) {
  13386. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  13387. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  13388. tp->dma_rwctrl |= 0x003f0000;
  13389. else
  13390. tp->dma_rwctrl |= 0x003f000f;
  13391. } else {
  13392. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  13393. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  13394. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  13395. u32 read_water = 0x7;
  13396. /* If the 5704 is behind the EPB bridge, we can
  13397. * do the less restrictive ONE_DMA workaround for
  13398. * better performance.
  13399. */
  13400. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  13401. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  13402. tp->dma_rwctrl |= 0x8000;
  13403. else if (ccval == 0x6 || ccval == 0x7)
  13404. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13405. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  13406. read_water = 4;
  13407. /* Set bit 23 to enable PCIX hw bug fix */
  13408. tp->dma_rwctrl |=
  13409. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  13410. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  13411. (1 << 23);
  13412. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  13413. /* 5780 always in PCIX mode */
  13414. tp->dma_rwctrl |= 0x00144000;
  13415. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  13416. /* 5714 always in PCIX mode */
  13417. tp->dma_rwctrl |= 0x00148000;
  13418. } else {
  13419. tp->dma_rwctrl |= 0x001b000f;
  13420. }
  13421. }
  13422. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  13423. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  13424. tp->dma_rwctrl &= 0xfffffff0;
  13425. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  13426. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  13427. /* Remove this if it causes problems for some boards. */
  13428. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  13429. /* On 5700/5701 chips, we need to set this bit.
  13430. * Otherwise the chip will issue cacheline transactions
  13431. * to streamable DMA memory with not all the byte
  13432. * enables turned on. This is an error on several
  13433. * RISC PCI controllers, in particular sparc64.
  13434. *
  13435. * On 5703/5704 chips, this bit has been reassigned
  13436. * a different meaning. In particular, it is used
  13437. * on those chips to enable a PCI-X workaround.
  13438. */
  13439. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  13440. }
  13441. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13442. #if 0
  13443. /* Unneeded, already done by tg3_get_invariants. */
  13444. tg3_switch_clocks(tp);
  13445. #endif
  13446. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  13447. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  13448. goto out;
  13449. /* It is best to perform DMA test with maximum write burst size
  13450. * to expose the 5700/5701 write DMA bug.
  13451. */
  13452. saved_dma_rwctrl = tp->dma_rwctrl;
  13453. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13454. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13455. while (1) {
  13456. u32 *p = buf, i;
  13457. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  13458. p[i] = i;
  13459. /* Send the buffer to the chip. */
  13460. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  13461. if (ret) {
  13462. dev_err(&tp->pdev->dev,
  13463. "%s: Buffer write failed. err = %d\n",
  13464. __func__, ret);
  13465. break;
  13466. }
  13467. #if 0
  13468. /* validate data reached card RAM correctly. */
  13469. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13470. u32 val;
  13471. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  13472. if (le32_to_cpu(val) != p[i]) {
  13473. dev_err(&tp->pdev->dev,
  13474. "%s: Buffer corrupted on device! "
  13475. "(%d != %d)\n", __func__, val, i);
  13476. /* ret = -ENODEV here? */
  13477. }
  13478. p[i] = 0;
  13479. }
  13480. #endif
  13481. /* Now read it back. */
  13482. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  13483. if (ret) {
  13484. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  13485. "err = %d\n", __func__, ret);
  13486. break;
  13487. }
  13488. /* Verify it. */
  13489. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13490. if (p[i] == i)
  13491. continue;
  13492. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13493. DMA_RWCTRL_WRITE_BNDRY_16) {
  13494. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13495. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13496. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13497. break;
  13498. } else {
  13499. dev_err(&tp->pdev->dev,
  13500. "%s: Buffer corrupted on read back! "
  13501. "(%d != %d)\n", __func__, p[i], i);
  13502. ret = -ENODEV;
  13503. goto out;
  13504. }
  13505. }
  13506. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  13507. /* Success. */
  13508. ret = 0;
  13509. break;
  13510. }
  13511. }
  13512. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13513. DMA_RWCTRL_WRITE_BNDRY_16) {
  13514. /* DMA test passed without adjusting DMA boundary,
  13515. * now look for chipsets that are known to expose the
  13516. * DMA bug without failing the test.
  13517. */
  13518. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  13519. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13520. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13521. } else {
  13522. /* Safe to use the calculated DMA boundary. */
  13523. tp->dma_rwctrl = saved_dma_rwctrl;
  13524. }
  13525. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13526. }
  13527. out:
  13528. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  13529. out_nofree:
  13530. return ret;
  13531. }
  13532. static void tg3_init_bufmgr_config(struct tg3 *tp)
  13533. {
  13534. if (tg3_flag(tp, 57765_PLUS)) {
  13535. tp->bufmgr_config.mbuf_read_dma_low_water =
  13536. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13537. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13538. DEFAULT_MB_MACRX_LOW_WATER_57765;
  13539. tp->bufmgr_config.mbuf_high_water =
  13540. DEFAULT_MB_HIGH_WATER_57765;
  13541. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13542. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13543. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13544. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  13545. tp->bufmgr_config.mbuf_high_water_jumbo =
  13546. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  13547. } else if (tg3_flag(tp, 5705_PLUS)) {
  13548. tp->bufmgr_config.mbuf_read_dma_low_water =
  13549. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13550. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13551. DEFAULT_MB_MACRX_LOW_WATER_5705;
  13552. tp->bufmgr_config.mbuf_high_water =
  13553. DEFAULT_MB_HIGH_WATER_5705;
  13554. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  13555. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13556. DEFAULT_MB_MACRX_LOW_WATER_5906;
  13557. tp->bufmgr_config.mbuf_high_water =
  13558. DEFAULT_MB_HIGH_WATER_5906;
  13559. }
  13560. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13561. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  13562. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13563. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  13564. tp->bufmgr_config.mbuf_high_water_jumbo =
  13565. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  13566. } else {
  13567. tp->bufmgr_config.mbuf_read_dma_low_water =
  13568. DEFAULT_MB_RDMA_LOW_WATER;
  13569. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13570. DEFAULT_MB_MACRX_LOW_WATER;
  13571. tp->bufmgr_config.mbuf_high_water =
  13572. DEFAULT_MB_HIGH_WATER;
  13573. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13574. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  13575. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13576. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  13577. tp->bufmgr_config.mbuf_high_water_jumbo =
  13578. DEFAULT_MB_HIGH_WATER_JUMBO;
  13579. }
  13580. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  13581. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  13582. }
  13583. static char *tg3_phy_string(struct tg3 *tp)
  13584. {
  13585. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  13586. case TG3_PHY_ID_BCM5400: return "5400";
  13587. case TG3_PHY_ID_BCM5401: return "5401";
  13588. case TG3_PHY_ID_BCM5411: return "5411";
  13589. case TG3_PHY_ID_BCM5701: return "5701";
  13590. case TG3_PHY_ID_BCM5703: return "5703";
  13591. case TG3_PHY_ID_BCM5704: return "5704";
  13592. case TG3_PHY_ID_BCM5705: return "5705";
  13593. case TG3_PHY_ID_BCM5750: return "5750";
  13594. case TG3_PHY_ID_BCM5752: return "5752";
  13595. case TG3_PHY_ID_BCM5714: return "5714";
  13596. case TG3_PHY_ID_BCM5780: return "5780";
  13597. case TG3_PHY_ID_BCM5755: return "5755";
  13598. case TG3_PHY_ID_BCM5787: return "5787";
  13599. case TG3_PHY_ID_BCM5784: return "5784";
  13600. case TG3_PHY_ID_BCM5756: return "5722/5756";
  13601. case TG3_PHY_ID_BCM5906: return "5906";
  13602. case TG3_PHY_ID_BCM5761: return "5761";
  13603. case TG3_PHY_ID_BCM5718C: return "5718C";
  13604. case TG3_PHY_ID_BCM5718S: return "5718S";
  13605. case TG3_PHY_ID_BCM57765: return "57765";
  13606. case TG3_PHY_ID_BCM5719C: return "5719C";
  13607. case TG3_PHY_ID_BCM5720C: return "5720C";
  13608. case TG3_PHY_ID_BCM5762: return "5762C";
  13609. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  13610. case 0: return "serdes";
  13611. default: return "unknown";
  13612. }
  13613. }
  13614. static char *tg3_bus_string(struct tg3 *tp, char *str)
  13615. {
  13616. if (tg3_flag(tp, PCI_EXPRESS)) {
  13617. strcpy(str, "PCI Express");
  13618. return str;
  13619. } else if (tg3_flag(tp, PCIX_MODE)) {
  13620. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  13621. strcpy(str, "PCIX:");
  13622. if ((clock_ctrl == 7) ||
  13623. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  13624. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  13625. strcat(str, "133MHz");
  13626. else if (clock_ctrl == 0)
  13627. strcat(str, "33MHz");
  13628. else if (clock_ctrl == 2)
  13629. strcat(str, "50MHz");
  13630. else if (clock_ctrl == 4)
  13631. strcat(str, "66MHz");
  13632. else if (clock_ctrl == 6)
  13633. strcat(str, "100MHz");
  13634. } else {
  13635. strcpy(str, "PCI:");
  13636. if (tg3_flag(tp, PCI_HIGH_SPEED))
  13637. strcat(str, "66MHz");
  13638. else
  13639. strcat(str, "33MHz");
  13640. }
  13641. if (tg3_flag(tp, PCI_32BIT))
  13642. strcat(str, ":32-bit");
  13643. else
  13644. strcat(str, ":64-bit");
  13645. return str;
  13646. }
  13647. static void tg3_init_coal(struct tg3 *tp)
  13648. {
  13649. struct ethtool_coalesce *ec = &tp->coal;
  13650. memset(ec, 0, sizeof(*ec));
  13651. ec->cmd = ETHTOOL_GCOALESCE;
  13652. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  13653. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  13654. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  13655. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  13656. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  13657. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  13658. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  13659. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  13660. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  13661. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  13662. HOSTCC_MODE_CLRTICK_TXBD)) {
  13663. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  13664. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  13665. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  13666. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  13667. }
  13668. if (tg3_flag(tp, 5705_PLUS)) {
  13669. ec->rx_coalesce_usecs_irq = 0;
  13670. ec->tx_coalesce_usecs_irq = 0;
  13671. ec->stats_block_coalesce_usecs = 0;
  13672. }
  13673. }
  13674. static int tg3_init_one(struct pci_dev *pdev,
  13675. const struct pci_device_id *ent)
  13676. {
  13677. struct net_device *dev;
  13678. struct tg3 *tp;
  13679. int i, err, pm_cap;
  13680. u32 sndmbx, rcvmbx, intmbx;
  13681. char str[40];
  13682. u64 dma_mask, persist_dma_mask;
  13683. netdev_features_t features = 0;
  13684. printk_once(KERN_INFO "%s\n", version);
  13685. err = pci_enable_device(pdev);
  13686. if (err) {
  13687. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  13688. return err;
  13689. }
  13690. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  13691. if (err) {
  13692. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  13693. goto err_out_disable_pdev;
  13694. }
  13695. pci_set_master(pdev);
  13696. /* Find power-management capability. */
  13697. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  13698. if (pm_cap == 0) {
  13699. dev_err(&pdev->dev,
  13700. "Cannot find Power Management capability, aborting\n");
  13701. err = -EIO;
  13702. goto err_out_free_res;
  13703. }
  13704. err = pci_set_power_state(pdev, PCI_D0);
  13705. if (err) {
  13706. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  13707. goto err_out_free_res;
  13708. }
  13709. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  13710. if (!dev) {
  13711. err = -ENOMEM;
  13712. goto err_out_power_down;
  13713. }
  13714. SET_NETDEV_DEV(dev, &pdev->dev);
  13715. tp = netdev_priv(dev);
  13716. tp->pdev = pdev;
  13717. tp->dev = dev;
  13718. tp->pm_cap = pm_cap;
  13719. tp->rx_mode = TG3_DEF_RX_MODE;
  13720. tp->tx_mode = TG3_DEF_TX_MODE;
  13721. tp->irq_sync = 1;
  13722. if (tg3_debug > 0)
  13723. tp->msg_enable = tg3_debug;
  13724. else
  13725. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  13726. /* The word/byte swap controls here control register access byte
  13727. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  13728. * setting below.
  13729. */
  13730. tp->misc_host_ctrl =
  13731. MISC_HOST_CTRL_MASK_PCI_INT |
  13732. MISC_HOST_CTRL_WORD_SWAP |
  13733. MISC_HOST_CTRL_INDIR_ACCESS |
  13734. MISC_HOST_CTRL_PCISTATE_RW;
  13735. /* The NONFRM (non-frame) byte/word swap controls take effect
  13736. * on descriptor entries, anything which isn't packet data.
  13737. *
  13738. * The StrongARM chips on the board (one for tx, one for rx)
  13739. * are running in big-endian mode.
  13740. */
  13741. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  13742. GRC_MODE_WSWAP_NONFRM_DATA);
  13743. #ifdef __BIG_ENDIAN
  13744. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  13745. #endif
  13746. spin_lock_init(&tp->lock);
  13747. spin_lock_init(&tp->indirect_lock);
  13748. INIT_WORK(&tp->reset_task, tg3_reset_task);
  13749. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  13750. if (!tp->regs) {
  13751. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  13752. err = -ENOMEM;
  13753. goto err_out_free_dev;
  13754. }
  13755. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13756. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  13757. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  13758. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  13759. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13760. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13761. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13762. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13763. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  13764. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  13765. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  13766. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727) {
  13767. tg3_flag_set(tp, ENABLE_APE);
  13768. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  13769. if (!tp->aperegs) {
  13770. dev_err(&pdev->dev,
  13771. "Cannot map APE registers, aborting\n");
  13772. err = -ENOMEM;
  13773. goto err_out_iounmap;
  13774. }
  13775. }
  13776. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  13777. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  13778. dev->ethtool_ops = &tg3_ethtool_ops;
  13779. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  13780. dev->netdev_ops = &tg3_netdev_ops;
  13781. dev->irq = pdev->irq;
  13782. err = tg3_get_invariants(tp, ent);
  13783. if (err) {
  13784. dev_err(&pdev->dev,
  13785. "Problem fetching invariants of chip, aborting\n");
  13786. goto err_out_apeunmap;
  13787. }
  13788. /* The EPB bridge inside 5714, 5715, and 5780 and any
  13789. * device behind the EPB cannot support DMA addresses > 40-bit.
  13790. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  13791. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  13792. * do DMA address check in tg3_start_xmit().
  13793. */
  13794. if (tg3_flag(tp, IS_5788))
  13795. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  13796. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  13797. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  13798. #ifdef CONFIG_HIGHMEM
  13799. dma_mask = DMA_BIT_MASK(64);
  13800. #endif
  13801. } else
  13802. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  13803. /* Configure DMA attributes. */
  13804. if (dma_mask > DMA_BIT_MASK(32)) {
  13805. err = pci_set_dma_mask(pdev, dma_mask);
  13806. if (!err) {
  13807. features |= NETIF_F_HIGHDMA;
  13808. err = pci_set_consistent_dma_mask(pdev,
  13809. persist_dma_mask);
  13810. if (err < 0) {
  13811. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  13812. "DMA for consistent allocations\n");
  13813. goto err_out_apeunmap;
  13814. }
  13815. }
  13816. }
  13817. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13818. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13819. if (err) {
  13820. dev_err(&pdev->dev,
  13821. "No usable DMA configuration, aborting\n");
  13822. goto err_out_apeunmap;
  13823. }
  13824. }
  13825. tg3_init_bufmgr_config(tp);
  13826. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13827. /* 5700 B0 chips do not support checksumming correctly due
  13828. * to hardware bugs.
  13829. */
  13830. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  13831. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13832. if (tg3_flag(tp, 5755_PLUS))
  13833. features |= NETIF_F_IPV6_CSUM;
  13834. }
  13835. /* TSO is on by default on chips that support hardware TSO.
  13836. * Firmware TSO on older chips gives lower performance, so it
  13837. * is off by default, but can be enabled using ethtool.
  13838. */
  13839. if ((tg3_flag(tp, HW_TSO_1) ||
  13840. tg3_flag(tp, HW_TSO_2) ||
  13841. tg3_flag(tp, HW_TSO_3)) &&
  13842. (features & NETIF_F_IP_CSUM))
  13843. features |= NETIF_F_TSO;
  13844. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13845. if (features & NETIF_F_IPV6_CSUM)
  13846. features |= NETIF_F_TSO6;
  13847. if (tg3_flag(tp, HW_TSO_3) ||
  13848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  13849. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  13850. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  13851. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  13852. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  13853. features |= NETIF_F_TSO_ECN;
  13854. }
  13855. dev->features |= features;
  13856. dev->vlan_features |= features;
  13857. /*
  13858. * Add loopback capability only for a subset of devices that support
  13859. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13860. * loopback for the remaining devices.
  13861. */
  13862. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  13863. !tg3_flag(tp, CPMU_PRESENT))
  13864. /* Add the loopback capability */
  13865. features |= NETIF_F_LOOPBACK;
  13866. dev->hw_features |= features;
  13867. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  13868. !tg3_flag(tp, TSO_CAPABLE) &&
  13869. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13870. tg3_flag_set(tp, MAX_RXPEND_64);
  13871. tp->rx_pending = 63;
  13872. }
  13873. err = tg3_get_device_address(tp);
  13874. if (err) {
  13875. dev_err(&pdev->dev,
  13876. "Could not obtain valid ethernet address, aborting\n");
  13877. goto err_out_apeunmap;
  13878. }
  13879. /*
  13880. * Reset chip in case UNDI or EFI driver did not shutdown
  13881. * DMA self test will enable WDMAC and we'll see (spurious)
  13882. * pending DMA on the PCI bus at that point.
  13883. */
  13884. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  13885. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  13886. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  13887. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13888. }
  13889. err = tg3_test_dma(tp);
  13890. if (err) {
  13891. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  13892. goto err_out_apeunmap;
  13893. }
  13894. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  13895. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  13896. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  13897. for (i = 0; i < tp->irq_max; i++) {
  13898. struct tg3_napi *tnapi = &tp->napi[i];
  13899. tnapi->tp = tp;
  13900. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  13901. tnapi->int_mbox = intmbx;
  13902. if (i <= 4)
  13903. intmbx += 0x8;
  13904. else
  13905. intmbx += 0x4;
  13906. tnapi->consmbox = rcvmbx;
  13907. tnapi->prodmbox = sndmbx;
  13908. if (i)
  13909. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  13910. else
  13911. tnapi->coal_now = HOSTCC_MODE_NOW;
  13912. if (!tg3_flag(tp, SUPPORT_MSIX))
  13913. break;
  13914. /*
  13915. * If we support MSIX, we'll be using RSS. If we're using
  13916. * RSS, the first vector only handles link interrupts and the
  13917. * remaining vectors handle rx and tx interrupts. Reuse the
  13918. * mailbox values for the next iteration. The values we setup
  13919. * above are still useful for the single vectored mode.
  13920. */
  13921. if (!i)
  13922. continue;
  13923. rcvmbx += 0x8;
  13924. if (sndmbx & 0x4)
  13925. sndmbx -= 0x4;
  13926. else
  13927. sndmbx += 0xc;
  13928. }
  13929. tg3_init_coal(tp);
  13930. pci_set_drvdata(pdev, dev);
  13931. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  13932. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  13933. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5762)
  13934. tg3_flag_set(tp, PTP_CAPABLE);
  13935. if (tg3_flag(tp, 5717_PLUS)) {
  13936. /* Resume a low-power mode */
  13937. tg3_frob_aux_power(tp, false);
  13938. }
  13939. tg3_timer_init(tp);
  13940. err = register_netdev(dev);
  13941. if (err) {
  13942. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  13943. goto err_out_apeunmap;
  13944. }
  13945. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13946. tp->board_part_number,
  13947. tp->pci_chip_rev_id,
  13948. tg3_bus_string(tp, str),
  13949. dev->dev_addr);
  13950. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13951. struct phy_device *phydev;
  13952. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13953. netdev_info(dev,
  13954. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13955. phydev->drv->name, dev_name(&phydev->dev));
  13956. } else {
  13957. char *ethtype;
  13958. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13959. ethtype = "10/100Base-TX";
  13960. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13961. ethtype = "1000Base-SX";
  13962. else
  13963. ethtype = "10/100/1000Base-T";
  13964. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13965. "(WireSpeed[%d], EEE[%d])\n",
  13966. tg3_phy_string(tp), ethtype,
  13967. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13968. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13969. }
  13970. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13971. (dev->features & NETIF_F_RXCSUM) != 0,
  13972. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13973. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13974. tg3_flag(tp, ENABLE_ASF) != 0,
  13975. tg3_flag(tp, TSO_CAPABLE) != 0);
  13976. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13977. tp->dma_rwctrl,
  13978. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13979. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13980. pci_save_state(pdev);
  13981. return 0;
  13982. err_out_apeunmap:
  13983. if (tp->aperegs) {
  13984. iounmap(tp->aperegs);
  13985. tp->aperegs = NULL;
  13986. }
  13987. err_out_iounmap:
  13988. if (tp->regs) {
  13989. iounmap(tp->regs);
  13990. tp->regs = NULL;
  13991. }
  13992. err_out_free_dev:
  13993. free_netdev(dev);
  13994. err_out_power_down:
  13995. pci_set_power_state(pdev, PCI_D3hot);
  13996. err_out_free_res:
  13997. pci_release_regions(pdev);
  13998. err_out_disable_pdev:
  13999. pci_disable_device(pdev);
  14000. pci_set_drvdata(pdev, NULL);
  14001. return err;
  14002. }
  14003. static void tg3_remove_one(struct pci_dev *pdev)
  14004. {
  14005. struct net_device *dev = pci_get_drvdata(pdev);
  14006. if (dev) {
  14007. struct tg3 *tp = netdev_priv(dev);
  14008. release_firmware(tp->fw);
  14009. tg3_reset_task_cancel(tp);
  14010. if (tg3_flag(tp, USE_PHYLIB)) {
  14011. tg3_phy_fini(tp);
  14012. tg3_mdio_fini(tp);
  14013. }
  14014. unregister_netdev(dev);
  14015. if (tp->aperegs) {
  14016. iounmap(tp->aperegs);
  14017. tp->aperegs = NULL;
  14018. }
  14019. if (tp->regs) {
  14020. iounmap(tp->regs);
  14021. tp->regs = NULL;
  14022. }
  14023. free_netdev(dev);
  14024. pci_release_regions(pdev);
  14025. pci_disable_device(pdev);
  14026. pci_set_drvdata(pdev, NULL);
  14027. }
  14028. }
  14029. #ifdef CONFIG_PM_SLEEP
  14030. static int tg3_suspend(struct device *device)
  14031. {
  14032. struct pci_dev *pdev = to_pci_dev(device);
  14033. struct net_device *dev = pci_get_drvdata(pdev);
  14034. struct tg3 *tp = netdev_priv(dev);
  14035. int err;
  14036. if (!netif_running(dev))
  14037. return 0;
  14038. tg3_reset_task_cancel(tp);
  14039. tg3_phy_stop(tp);
  14040. tg3_netif_stop(tp);
  14041. tg3_timer_stop(tp);
  14042. tg3_full_lock(tp, 1);
  14043. tg3_disable_ints(tp);
  14044. tg3_full_unlock(tp);
  14045. netif_device_detach(dev);
  14046. tg3_full_lock(tp, 0);
  14047. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14048. tg3_flag_clear(tp, INIT_COMPLETE);
  14049. tg3_full_unlock(tp);
  14050. err = tg3_power_down_prepare(tp);
  14051. if (err) {
  14052. int err2;
  14053. tg3_full_lock(tp, 0);
  14054. tg3_flag_set(tp, INIT_COMPLETE);
  14055. err2 = tg3_restart_hw(tp, 1);
  14056. if (err2)
  14057. goto out;
  14058. tg3_timer_start(tp);
  14059. netif_device_attach(dev);
  14060. tg3_netif_start(tp);
  14061. out:
  14062. tg3_full_unlock(tp);
  14063. if (!err2)
  14064. tg3_phy_start(tp);
  14065. }
  14066. return err;
  14067. }
  14068. static int tg3_resume(struct device *device)
  14069. {
  14070. struct pci_dev *pdev = to_pci_dev(device);
  14071. struct net_device *dev = pci_get_drvdata(pdev);
  14072. struct tg3 *tp = netdev_priv(dev);
  14073. int err;
  14074. if (!netif_running(dev))
  14075. return 0;
  14076. netif_device_attach(dev);
  14077. tg3_full_lock(tp, 0);
  14078. tg3_flag_set(tp, INIT_COMPLETE);
  14079. err = tg3_restart_hw(tp, 1);
  14080. if (err)
  14081. goto out;
  14082. tg3_timer_start(tp);
  14083. tg3_netif_start(tp);
  14084. out:
  14085. tg3_full_unlock(tp);
  14086. if (!err)
  14087. tg3_phy_start(tp);
  14088. return err;
  14089. }
  14090. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  14091. #define TG3_PM_OPS (&tg3_pm_ops)
  14092. #else
  14093. #define TG3_PM_OPS NULL
  14094. #endif /* CONFIG_PM_SLEEP */
  14095. /**
  14096. * tg3_io_error_detected - called when PCI error is detected
  14097. * @pdev: Pointer to PCI device
  14098. * @state: The current pci connection state
  14099. *
  14100. * This function is called after a PCI bus error affecting
  14101. * this device has been detected.
  14102. */
  14103. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  14104. pci_channel_state_t state)
  14105. {
  14106. struct net_device *netdev = pci_get_drvdata(pdev);
  14107. struct tg3 *tp = netdev_priv(netdev);
  14108. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  14109. netdev_info(netdev, "PCI I/O error detected\n");
  14110. rtnl_lock();
  14111. if (!netif_running(netdev))
  14112. goto done;
  14113. tg3_phy_stop(tp);
  14114. tg3_netif_stop(tp);
  14115. tg3_timer_stop(tp);
  14116. /* Want to make sure that the reset task doesn't run */
  14117. tg3_reset_task_cancel(tp);
  14118. netif_device_detach(netdev);
  14119. /* Clean up software state, even if MMIO is blocked */
  14120. tg3_full_lock(tp, 0);
  14121. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  14122. tg3_full_unlock(tp);
  14123. done:
  14124. if (state == pci_channel_io_perm_failure)
  14125. err = PCI_ERS_RESULT_DISCONNECT;
  14126. else
  14127. pci_disable_device(pdev);
  14128. rtnl_unlock();
  14129. return err;
  14130. }
  14131. /**
  14132. * tg3_io_slot_reset - called after the pci bus has been reset.
  14133. * @pdev: Pointer to PCI device
  14134. *
  14135. * Restart the card from scratch, as if from a cold-boot.
  14136. * At this point, the card has exprienced a hard reset,
  14137. * followed by fixups by BIOS, and has its config space
  14138. * set up identically to what it was at cold boot.
  14139. */
  14140. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  14141. {
  14142. struct net_device *netdev = pci_get_drvdata(pdev);
  14143. struct tg3 *tp = netdev_priv(netdev);
  14144. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  14145. int err;
  14146. rtnl_lock();
  14147. if (pci_enable_device(pdev)) {
  14148. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  14149. goto done;
  14150. }
  14151. pci_set_master(pdev);
  14152. pci_restore_state(pdev);
  14153. pci_save_state(pdev);
  14154. if (!netif_running(netdev)) {
  14155. rc = PCI_ERS_RESULT_RECOVERED;
  14156. goto done;
  14157. }
  14158. err = tg3_power_up(tp);
  14159. if (err)
  14160. goto done;
  14161. rc = PCI_ERS_RESULT_RECOVERED;
  14162. done:
  14163. rtnl_unlock();
  14164. return rc;
  14165. }
  14166. /**
  14167. * tg3_io_resume - called when traffic can start flowing again.
  14168. * @pdev: Pointer to PCI device
  14169. *
  14170. * This callback is called when the error recovery driver tells
  14171. * us that its OK to resume normal operation.
  14172. */
  14173. static void tg3_io_resume(struct pci_dev *pdev)
  14174. {
  14175. struct net_device *netdev = pci_get_drvdata(pdev);
  14176. struct tg3 *tp = netdev_priv(netdev);
  14177. int err;
  14178. rtnl_lock();
  14179. if (!netif_running(netdev))
  14180. goto done;
  14181. tg3_full_lock(tp, 0);
  14182. tg3_flag_set(tp, INIT_COMPLETE);
  14183. err = tg3_restart_hw(tp, 1);
  14184. if (err) {
  14185. tg3_full_unlock(tp);
  14186. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  14187. goto done;
  14188. }
  14189. netif_device_attach(netdev);
  14190. tg3_timer_start(tp);
  14191. tg3_netif_start(tp);
  14192. tg3_full_unlock(tp);
  14193. tg3_phy_start(tp);
  14194. done:
  14195. rtnl_unlock();
  14196. }
  14197. static const struct pci_error_handlers tg3_err_handler = {
  14198. .error_detected = tg3_io_error_detected,
  14199. .slot_reset = tg3_io_slot_reset,
  14200. .resume = tg3_io_resume
  14201. };
  14202. static struct pci_driver tg3_driver = {
  14203. .name = DRV_MODULE_NAME,
  14204. .id_table = tg3_pci_tbl,
  14205. .probe = tg3_init_one,
  14206. .remove = tg3_remove_one,
  14207. .err_handler = &tg3_err_handler,
  14208. .driver.pm = TG3_PM_OPS,
  14209. };
  14210. static int __init tg3_init(void)
  14211. {
  14212. return pci_register_driver(&tg3_driver);
  14213. }
  14214. static void __exit tg3_cleanup(void)
  14215. {
  14216. pci_unregister_driver(&tg3_driver);
  14217. }
  14218. module_init(tg3_init);
  14219. module_exit(tg3_cleanup);