i915_debugfs.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include "intel_drv.h"
  34. #include "intel_ringbuffer.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. #define DRM_I915_RING_DEBUG 1
  38. #if defined(CONFIG_DEBUG_FS)
  39. enum {
  40. ACTIVE_LIST,
  41. INACTIVE_LIST,
  42. PINNED_LIST,
  43. };
  44. static const char *yesno(int v)
  45. {
  46. return v ? "yes" : "no";
  47. }
  48. static int i915_capabilities(struct seq_file *m, void *data)
  49. {
  50. struct drm_info_node *node = (struct drm_info_node *) m->private;
  51. struct drm_device *dev = node->minor->dev;
  52. const struct intel_device_info *info = INTEL_INFO(dev);
  53. seq_printf(m, "gen: %d\n", info->gen);
  54. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  55. #define DEV_INFO_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  56. #define DEV_INFO_SEP ;
  57. DEV_INFO_FLAGS;
  58. #undef DEV_INFO_FLAG
  59. #undef DEV_INFO_SEP
  60. return 0;
  61. }
  62. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  63. {
  64. if (obj->user_pin_count > 0)
  65. return "P";
  66. else if (obj->pin_count > 0)
  67. return "p";
  68. else
  69. return " ";
  70. }
  71. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  72. {
  73. switch (obj->tiling_mode) {
  74. default:
  75. case I915_TILING_NONE: return " ";
  76. case I915_TILING_X: return "X";
  77. case I915_TILING_Y: return "Y";
  78. }
  79. }
  80. static const char *cache_level_str(int type)
  81. {
  82. switch (type) {
  83. case I915_CACHE_NONE: return " uncached";
  84. case I915_CACHE_LLC: return " snooped (LLC)";
  85. case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
  86. default: return "";
  87. }
  88. }
  89. static void
  90. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  91. {
  92. seq_printf(m, "%p: %s%s %8zdKiB %04x %04x %d %d %d%s%s%s",
  93. &obj->base,
  94. get_pin_flag(obj),
  95. get_tiling_flag(obj),
  96. obj->base.size / 1024,
  97. obj->base.read_domains,
  98. obj->base.write_domain,
  99. obj->last_read_seqno,
  100. obj->last_write_seqno,
  101. obj->last_fenced_seqno,
  102. cache_level_str(obj->cache_level),
  103. obj->dirty ? " dirty" : "",
  104. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  105. if (obj->base.name)
  106. seq_printf(m, " (name: %d)", obj->base.name);
  107. if (obj->pin_count)
  108. seq_printf(m, " (pinned x %d)", obj->pin_count);
  109. if (obj->fence_reg != I915_FENCE_REG_NONE)
  110. seq_printf(m, " (fence: %d)", obj->fence_reg);
  111. if (obj->gtt_space != NULL)
  112. seq_printf(m, " (gtt offset: %08x, size: %08x)",
  113. obj->gtt_offset, (unsigned int)obj->gtt_space->size);
  114. if (obj->pin_mappable || obj->fault_mappable) {
  115. char s[3], *t = s;
  116. if (obj->pin_mappable)
  117. *t++ = 'p';
  118. if (obj->fault_mappable)
  119. *t++ = 'f';
  120. *t = '\0';
  121. seq_printf(m, " (%s mappable)", s);
  122. }
  123. if (obj->ring != NULL)
  124. seq_printf(m, " (%s)", obj->ring->name);
  125. }
  126. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  127. {
  128. struct drm_info_node *node = (struct drm_info_node *) m->private;
  129. uintptr_t list = (uintptr_t) node->info_ent->data;
  130. struct list_head *head;
  131. struct drm_device *dev = node->minor->dev;
  132. drm_i915_private_t *dev_priv = dev->dev_private;
  133. struct drm_i915_gem_object *obj;
  134. size_t total_obj_size, total_gtt_size;
  135. int count, ret;
  136. ret = mutex_lock_interruptible(&dev->struct_mutex);
  137. if (ret)
  138. return ret;
  139. switch (list) {
  140. case ACTIVE_LIST:
  141. seq_printf(m, "Active:\n");
  142. head = &dev_priv->mm.active_list;
  143. break;
  144. case INACTIVE_LIST:
  145. seq_printf(m, "Inactive:\n");
  146. head = &dev_priv->mm.inactive_list;
  147. break;
  148. default:
  149. mutex_unlock(&dev->struct_mutex);
  150. return -EINVAL;
  151. }
  152. total_obj_size = total_gtt_size = count = 0;
  153. list_for_each_entry(obj, head, mm_list) {
  154. seq_printf(m, " ");
  155. describe_obj(m, obj);
  156. seq_printf(m, "\n");
  157. total_obj_size += obj->base.size;
  158. total_gtt_size += obj->gtt_space->size;
  159. count++;
  160. }
  161. mutex_unlock(&dev->struct_mutex);
  162. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  163. count, total_obj_size, total_gtt_size);
  164. return 0;
  165. }
  166. #define count_objects(list, member) do { \
  167. list_for_each_entry(obj, list, member) { \
  168. size += obj->gtt_space->size; \
  169. ++count; \
  170. if (obj->map_and_fenceable) { \
  171. mappable_size += obj->gtt_space->size; \
  172. ++mappable_count; \
  173. } \
  174. } \
  175. } while (0)
  176. static int i915_gem_object_info(struct seq_file *m, void* data)
  177. {
  178. struct drm_info_node *node = (struct drm_info_node *) m->private;
  179. struct drm_device *dev = node->minor->dev;
  180. struct drm_i915_private *dev_priv = dev->dev_private;
  181. u32 count, mappable_count, purgeable_count;
  182. size_t size, mappable_size, purgeable_size;
  183. struct drm_i915_gem_object *obj;
  184. int ret;
  185. ret = mutex_lock_interruptible(&dev->struct_mutex);
  186. if (ret)
  187. return ret;
  188. seq_printf(m, "%u objects, %zu bytes\n",
  189. dev_priv->mm.object_count,
  190. dev_priv->mm.object_memory);
  191. size = count = mappable_size = mappable_count = 0;
  192. count_objects(&dev_priv->mm.bound_list, gtt_list);
  193. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  194. count, mappable_count, size, mappable_size);
  195. size = count = mappable_size = mappable_count = 0;
  196. count_objects(&dev_priv->mm.active_list, mm_list);
  197. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  198. count, mappable_count, size, mappable_size);
  199. size = count = mappable_size = mappable_count = 0;
  200. count_objects(&dev_priv->mm.inactive_list, mm_list);
  201. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  202. count, mappable_count, size, mappable_size);
  203. size = count = purgeable_size = purgeable_count = 0;
  204. list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list) {
  205. size += obj->base.size, ++count;
  206. if (obj->madv == I915_MADV_DONTNEED)
  207. purgeable_size += obj->base.size, ++purgeable_count;
  208. }
  209. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  210. size = count = mappable_size = mappable_count = 0;
  211. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  212. if (obj->fault_mappable) {
  213. size += obj->gtt_space->size;
  214. ++count;
  215. }
  216. if (obj->pin_mappable) {
  217. mappable_size += obj->gtt_space->size;
  218. ++mappable_count;
  219. }
  220. if (obj->madv == I915_MADV_DONTNEED) {
  221. purgeable_size += obj->base.size;
  222. ++purgeable_count;
  223. }
  224. }
  225. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  226. purgeable_count, purgeable_size);
  227. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  228. mappable_count, mappable_size);
  229. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  230. count, size);
  231. seq_printf(m, "%zu [%zu] gtt total\n",
  232. dev_priv->mm.gtt_total, dev_priv->mm.mappable_gtt_total);
  233. mutex_unlock(&dev->struct_mutex);
  234. return 0;
  235. }
  236. static int i915_gem_gtt_info(struct seq_file *m, void* data)
  237. {
  238. struct drm_info_node *node = (struct drm_info_node *) m->private;
  239. struct drm_device *dev = node->minor->dev;
  240. uintptr_t list = (uintptr_t) node->info_ent->data;
  241. struct drm_i915_private *dev_priv = dev->dev_private;
  242. struct drm_i915_gem_object *obj;
  243. size_t total_obj_size, total_gtt_size;
  244. int count, ret;
  245. ret = mutex_lock_interruptible(&dev->struct_mutex);
  246. if (ret)
  247. return ret;
  248. total_obj_size = total_gtt_size = count = 0;
  249. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  250. if (list == PINNED_LIST && obj->pin_count == 0)
  251. continue;
  252. seq_printf(m, " ");
  253. describe_obj(m, obj);
  254. seq_printf(m, "\n");
  255. total_obj_size += obj->base.size;
  256. total_gtt_size += obj->gtt_space->size;
  257. count++;
  258. }
  259. mutex_unlock(&dev->struct_mutex);
  260. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  261. count, total_obj_size, total_gtt_size);
  262. return 0;
  263. }
  264. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  265. {
  266. struct drm_info_node *node = (struct drm_info_node *) m->private;
  267. struct drm_device *dev = node->minor->dev;
  268. unsigned long flags;
  269. struct intel_crtc *crtc;
  270. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  271. const char pipe = pipe_name(crtc->pipe);
  272. const char plane = plane_name(crtc->plane);
  273. struct intel_unpin_work *work;
  274. spin_lock_irqsave(&dev->event_lock, flags);
  275. work = crtc->unpin_work;
  276. if (work == NULL) {
  277. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  278. pipe, plane);
  279. } else {
  280. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  281. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  282. pipe, plane);
  283. } else {
  284. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  285. pipe, plane);
  286. }
  287. if (work->enable_stall_check)
  288. seq_printf(m, "Stall check enabled, ");
  289. else
  290. seq_printf(m, "Stall check waiting for page flip ioctl, ");
  291. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  292. if (work->old_fb_obj) {
  293. struct drm_i915_gem_object *obj = work->old_fb_obj;
  294. if (obj)
  295. seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  296. }
  297. if (work->pending_flip_obj) {
  298. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  299. if (obj)
  300. seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  301. }
  302. }
  303. spin_unlock_irqrestore(&dev->event_lock, flags);
  304. }
  305. return 0;
  306. }
  307. static int i915_gem_request_info(struct seq_file *m, void *data)
  308. {
  309. struct drm_info_node *node = (struct drm_info_node *) m->private;
  310. struct drm_device *dev = node->minor->dev;
  311. drm_i915_private_t *dev_priv = dev->dev_private;
  312. struct intel_ring_buffer *ring;
  313. struct drm_i915_gem_request *gem_request;
  314. int ret, count, i;
  315. ret = mutex_lock_interruptible(&dev->struct_mutex);
  316. if (ret)
  317. return ret;
  318. count = 0;
  319. for_each_ring(ring, dev_priv, i) {
  320. if (list_empty(&ring->request_list))
  321. continue;
  322. seq_printf(m, "%s requests:\n", ring->name);
  323. list_for_each_entry(gem_request,
  324. &ring->request_list,
  325. list) {
  326. seq_printf(m, " %d @ %d\n",
  327. gem_request->seqno,
  328. (int) (jiffies - gem_request->emitted_jiffies));
  329. }
  330. count++;
  331. }
  332. mutex_unlock(&dev->struct_mutex);
  333. if (count == 0)
  334. seq_printf(m, "No requests\n");
  335. return 0;
  336. }
  337. static void i915_ring_seqno_info(struct seq_file *m,
  338. struct intel_ring_buffer *ring)
  339. {
  340. if (ring->get_seqno) {
  341. seq_printf(m, "Current sequence (%s): %d\n",
  342. ring->name, ring->get_seqno(ring, false));
  343. }
  344. }
  345. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  346. {
  347. struct drm_info_node *node = (struct drm_info_node *) m->private;
  348. struct drm_device *dev = node->minor->dev;
  349. drm_i915_private_t *dev_priv = dev->dev_private;
  350. struct intel_ring_buffer *ring;
  351. int ret, i;
  352. ret = mutex_lock_interruptible(&dev->struct_mutex);
  353. if (ret)
  354. return ret;
  355. for_each_ring(ring, dev_priv, i)
  356. i915_ring_seqno_info(m, ring);
  357. mutex_unlock(&dev->struct_mutex);
  358. return 0;
  359. }
  360. static int i915_interrupt_info(struct seq_file *m, void *data)
  361. {
  362. struct drm_info_node *node = (struct drm_info_node *) m->private;
  363. struct drm_device *dev = node->minor->dev;
  364. drm_i915_private_t *dev_priv = dev->dev_private;
  365. struct intel_ring_buffer *ring;
  366. int ret, i, pipe;
  367. ret = mutex_lock_interruptible(&dev->struct_mutex);
  368. if (ret)
  369. return ret;
  370. if (IS_VALLEYVIEW(dev)) {
  371. seq_printf(m, "Display IER:\t%08x\n",
  372. I915_READ(VLV_IER));
  373. seq_printf(m, "Display IIR:\t%08x\n",
  374. I915_READ(VLV_IIR));
  375. seq_printf(m, "Display IIR_RW:\t%08x\n",
  376. I915_READ(VLV_IIR_RW));
  377. seq_printf(m, "Display IMR:\t%08x\n",
  378. I915_READ(VLV_IMR));
  379. for_each_pipe(pipe)
  380. seq_printf(m, "Pipe %c stat:\t%08x\n",
  381. pipe_name(pipe),
  382. I915_READ(PIPESTAT(pipe)));
  383. seq_printf(m, "Master IER:\t%08x\n",
  384. I915_READ(VLV_MASTER_IER));
  385. seq_printf(m, "Render IER:\t%08x\n",
  386. I915_READ(GTIER));
  387. seq_printf(m, "Render IIR:\t%08x\n",
  388. I915_READ(GTIIR));
  389. seq_printf(m, "Render IMR:\t%08x\n",
  390. I915_READ(GTIMR));
  391. seq_printf(m, "PM IER:\t\t%08x\n",
  392. I915_READ(GEN6_PMIER));
  393. seq_printf(m, "PM IIR:\t\t%08x\n",
  394. I915_READ(GEN6_PMIIR));
  395. seq_printf(m, "PM IMR:\t\t%08x\n",
  396. I915_READ(GEN6_PMIMR));
  397. seq_printf(m, "Port hotplug:\t%08x\n",
  398. I915_READ(PORT_HOTPLUG_EN));
  399. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  400. I915_READ(VLV_DPFLIPSTAT));
  401. seq_printf(m, "DPINVGTT:\t%08x\n",
  402. I915_READ(DPINVGTT));
  403. } else if (!HAS_PCH_SPLIT(dev)) {
  404. seq_printf(m, "Interrupt enable: %08x\n",
  405. I915_READ(IER));
  406. seq_printf(m, "Interrupt identity: %08x\n",
  407. I915_READ(IIR));
  408. seq_printf(m, "Interrupt mask: %08x\n",
  409. I915_READ(IMR));
  410. for_each_pipe(pipe)
  411. seq_printf(m, "Pipe %c stat: %08x\n",
  412. pipe_name(pipe),
  413. I915_READ(PIPESTAT(pipe)));
  414. } else {
  415. seq_printf(m, "North Display Interrupt enable: %08x\n",
  416. I915_READ(DEIER));
  417. seq_printf(m, "North Display Interrupt identity: %08x\n",
  418. I915_READ(DEIIR));
  419. seq_printf(m, "North Display Interrupt mask: %08x\n",
  420. I915_READ(DEIMR));
  421. seq_printf(m, "South Display Interrupt enable: %08x\n",
  422. I915_READ(SDEIER));
  423. seq_printf(m, "South Display Interrupt identity: %08x\n",
  424. I915_READ(SDEIIR));
  425. seq_printf(m, "South Display Interrupt mask: %08x\n",
  426. I915_READ(SDEIMR));
  427. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  428. I915_READ(GTIER));
  429. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  430. I915_READ(GTIIR));
  431. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  432. I915_READ(GTIMR));
  433. }
  434. seq_printf(m, "Interrupts received: %d\n",
  435. atomic_read(&dev_priv->irq_received));
  436. for_each_ring(ring, dev_priv, i) {
  437. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  438. seq_printf(m,
  439. "Graphics Interrupt mask (%s): %08x\n",
  440. ring->name, I915_READ_IMR(ring));
  441. }
  442. i915_ring_seqno_info(m, ring);
  443. }
  444. mutex_unlock(&dev->struct_mutex);
  445. return 0;
  446. }
  447. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  448. {
  449. struct drm_info_node *node = (struct drm_info_node *) m->private;
  450. struct drm_device *dev = node->minor->dev;
  451. drm_i915_private_t *dev_priv = dev->dev_private;
  452. int i, ret;
  453. ret = mutex_lock_interruptible(&dev->struct_mutex);
  454. if (ret)
  455. return ret;
  456. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  457. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  458. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  459. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  460. seq_printf(m, "Fence %d, pin count = %d, object = ",
  461. i, dev_priv->fence_regs[i].pin_count);
  462. if (obj == NULL)
  463. seq_printf(m, "unused");
  464. else
  465. describe_obj(m, obj);
  466. seq_printf(m, "\n");
  467. }
  468. mutex_unlock(&dev->struct_mutex);
  469. return 0;
  470. }
  471. static int i915_hws_info(struct seq_file *m, void *data)
  472. {
  473. struct drm_info_node *node = (struct drm_info_node *) m->private;
  474. struct drm_device *dev = node->minor->dev;
  475. drm_i915_private_t *dev_priv = dev->dev_private;
  476. struct intel_ring_buffer *ring;
  477. const volatile u32 __iomem *hws;
  478. int i;
  479. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  480. hws = (volatile u32 __iomem *)ring->status_page.page_addr;
  481. if (hws == NULL)
  482. return 0;
  483. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  484. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  485. i * 4,
  486. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  487. }
  488. return 0;
  489. }
  490. static const char *ring_str(int ring)
  491. {
  492. switch (ring) {
  493. case RCS: return "render";
  494. case VCS: return "bsd";
  495. case BCS: return "blt";
  496. default: return "";
  497. }
  498. }
  499. static const char *pin_flag(int pinned)
  500. {
  501. if (pinned > 0)
  502. return " P";
  503. else if (pinned < 0)
  504. return " p";
  505. else
  506. return "";
  507. }
  508. static const char *tiling_flag(int tiling)
  509. {
  510. switch (tiling) {
  511. default:
  512. case I915_TILING_NONE: return "";
  513. case I915_TILING_X: return " X";
  514. case I915_TILING_Y: return " Y";
  515. }
  516. }
  517. static const char *dirty_flag(int dirty)
  518. {
  519. return dirty ? " dirty" : "";
  520. }
  521. static const char *purgeable_flag(int purgeable)
  522. {
  523. return purgeable ? " purgeable" : "";
  524. }
  525. static void print_error_buffers(struct seq_file *m,
  526. const char *name,
  527. struct drm_i915_error_buffer *err,
  528. int count)
  529. {
  530. seq_printf(m, "%s [%d]:\n", name, count);
  531. while (count--) {
  532. seq_printf(m, " %08x %8u %04x %04x %x %x%s%s%s%s%s%s%s",
  533. err->gtt_offset,
  534. err->size,
  535. err->read_domains,
  536. err->write_domain,
  537. err->rseqno, err->wseqno,
  538. pin_flag(err->pinned),
  539. tiling_flag(err->tiling),
  540. dirty_flag(err->dirty),
  541. purgeable_flag(err->purgeable),
  542. err->ring != -1 ? " " : "",
  543. ring_str(err->ring),
  544. cache_level_str(err->cache_level));
  545. if (err->name)
  546. seq_printf(m, " (name: %d)", err->name);
  547. if (err->fence_reg != I915_FENCE_REG_NONE)
  548. seq_printf(m, " (fence: %d)", err->fence_reg);
  549. seq_printf(m, "\n");
  550. err++;
  551. }
  552. }
  553. static void i915_ring_error_state(struct seq_file *m,
  554. struct drm_device *dev,
  555. struct drm_i915_error_state *error,
  556. unsigned ring)
  557. {
  558. BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
  559. seq_printf(m, "%s command stream:\n", ring_str(ring));
  560. seq_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
  561. seq_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
  562. seq_printf(m, " CTL: 0x%08x\n", error->ctl[ring]);
  563. seq_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
  564. seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
  565. seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
  566. seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
  567. if (ring == RCS && INTEL_INFO(dev)->gen >= 4)
  568. seq_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
  569. if (INTEL_INFO(dev)->gen >= 4)
  570. seq_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
  571. seq_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
  572. seq_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
  573. if (INTEL_INFO(dev)->gen >= 6) {
  574. seq_printf(m, " RC PSMI: 0x%08x\n", error->rc_psmi[ring]);
  575. seq_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
  576. seq_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
  577. error->semaphore_mboxes[ring][0],
  578. error->semaphore_seqno[ring][0]);
  579. seq_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
  580. error->semaphore_mboxes[ring][1],
  581. error->semaphore_seqno[ring][1]);
  582. }
  583. seq_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
  584. seq_printf(m, " waiting: %s\n", yesno(error->waiting[ring]));
  585. seq_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
  586. seq_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
  587. }
  588. struct i915_error_state_file_priv {
  589. struct drm_device *dev;
  590. struct drm_i915_error_state *error;
  591. };
  592. static int i915_error_state(struct seq_file *m, void *unused)
  593. {
  594. struct i915_error_state_file_priv *error_priv = m->private;
  595. struct drm_device *dev = error_priv->dev;
  596. drm_i915_private_t *dev_priv = dev->dev_private;
  597. struct drm_i915_error_state *error = error_priv->error;
  598. struct intel_ring_buffer *ring;
  599. int i, j, page, offset, elt;
  600. if (!error) {
  601. seq_printf(m, "no error state collected\n");
  602. return 0;
  603. }
  604. seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  605. error->time.tv_usec);
  606. seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  607. seq_printf(m, "EIR: 0x%08x\n", error->eir);
  608. seq_printf(m, "IER: 0x%08x\n", error->ier);
  609. seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  610. seq_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
  611. seq_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
  612. seq_printf(m, "CCID: 0x%08x\n", error->ccid);
  613. for (i = 0; i < dev_priv->num_fence_regs; i++)
  614. seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  615. for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
  616. seq_printf(m, " INSTDONE_%d: 0x%08x\n", i, error->extra_instdone[i]);
  617. if (INTEL_INFO(dev)->gen >= 6) {
  618. seq_printf(m, "ERROR: 0x%08x\n", error->error);
  619. seq_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  620. }
  621. if (INTEL_INFO(dev)->gen == 7)
  622. seq_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
  623. for_each_ring(ring, dev_priv, i)
  624. i915_ring_error_state(m, dev, error, i);
  625. if (error->active_bo)
  626. print_error_buffers(m, "Active",
  627. error->active_bo,
  628. error->active_bo_count);
  629. if (error->pinned_bo)
  630. print_error_buffers(m, "Pinned",
  631. error->pinned_bo,
  632. error->pinned_bo_count);
  633. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  634. struct drm_i915_error_object *obj;
  635. if ((obj = error->ring[i].batchbuffer)) {
  636. seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
  637. dev_priv->ring[i].name,
  638. obj->gtt_offset);
  639. offset = 0;
  640. for (page = 0; page < obj->page_count; page++) {
  641. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  642. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  643. offset += 4;
  644. }
  645. }
  646. }
  647. if (error->ring[i].num_requests) {
  648. seq_printf(m, "%s --- %d requests\n",
  649. dev_priv->ring[i].name,
  650. error->ring[i].num_requests);
  651. for (j = 0; j < error->ring[i].num_requests; j++) {
  652. seq_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
  653. error->ring[i].requests[j].seqno,
  654. error->ring[i].requests[j].jiffies,
  655. error->ring[i].requests[j].tail);
  656. }
  657. }
  658. if ((obj = error->ring[i].ringbuffer)) {
  659. seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
  660. dev_priv->ring[i].name,
  661. obj->gtt_offset);
  662. offset = 0;
  663. for (page = 0; page < obj->page_count; page++) {
  664. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  665. seq_printf(m, "%08x : %08x\n",
  666. offset,
  667. obj->pages[page][elt]);
  668. offset += 4;
  669. }
  670. }
  671. }
  672. }
  673. if (error->overlay)
  674. intel_overlay_print_error_state(m, error->overlay);
  675. if (error->display)
  676. intel_display_print_error_state(m, dev, error->display);
  677. return 0;
  678. }
  679. static ssize_t
  680. i915_error_state_write(struct file *filp,
  681. const char __user *ubuf,
  682. size_t cnt,
  683. loff_t *ppos)
  684. {
  685. struct seq_file *m = filp->private_data;
  686. struct i915_error_state_file_priv *error_priv = m->private;
  687. struct drm_device *dev = error_priv->dev;
  688. int ret;
  689. DRM_DEBUG_DRIVER("Resetting error state\n");
  690. ret = mutex_lock_interruptible(&dev->struct_mutex);
  691. if (ret)
  692. return ret;
  693. i915_destroy_error_state(dev);
  694. mutex_unlock(&dev->struct_mutex);
  695. return cnt;
  696. }
  697. static int i915_error_state_open(struct inode *inode, struct file *file)
  698. {
  699. struct drm_device *dev = inode->i_private;
  700. drm_i915_private_t *dev_priv = dev->dev_private;
  701. struct i915_error_state_file_priv *error_priv;
  702. unsigned long flags;
  703. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  704. if (!error_priv)
  705. return -ENOMEM;
  706. error_priv->dev = dev;
  707. spin_lock_irqsave(&dev_priv->error_lock, flags);
  708. error_priv->error = dev_priv->first_error;
  709. if (error_priv->error)
  710. kref_get(&error_priv->error->ref);
  711. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  712. return single_open(file, i915_error_state, error_priv);
  713. }
  714. static int i915_error_state_release(struct inode *inode, struct file *file)
  715. {
  716. struct seq_file *m = file->private_data;
  717. struct i915_error_state_file_priv *error_priv = m->private;
  718. if (error_priv->error)
  719. kref_put(&error_priv->error->ref, i915_error_state_free);
  720. kfree(error_priv);
  721. return single_release(inode, file);
  722. }
  723. static const struct file_operations i915_error_state_fops = {
  724. .owner = THIS_MODULE,
  725. .open = i915_error_state_open,
  726. .read = seq_read,
  727. .write = i915_error_state_write,
  728. .llseek = default_llseek,
  729. .release = i915_error_state_release,
  730. };
  731. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  732. {
  733. struct drm_info_node *node = (struct drm_info_node *) m->private;
  734. struct drm_device *dev = node->minor->dev;
  735. drm_i915_private_t *dev_priv = dev->dev_private;
  736. u16 crstanddelay;
  737. int ret;
  738. ret = mutex_lock_interruptible(&dev->struct_mutex);
  739. if (ret)
  740. return ret;
  741. crstanddelay = I915_READ16(CRSTANDVID);
  742. mutex_unlock(&dev->struct_mutex);
  743. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  744. return 0;
  745. }
  746. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  747. {
  748. struct drm_info_node *node = (struct drm_info_node *) m->private;
  749. struct drm_device *dev = node->minor->dev;
  750. drm_i915_private_t *dev_priv = dev->dev_private;
  751. int ret;
  752. if (IS_GEN5(dev)) {
  753. u16 rgvswctl = I915_READ16(MEMSWCTL);
  754. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  755. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  756. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  757. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  758. MEMSTAT_VID_SHIFT);
  759. seq_printf(m, "Current P-state: %d\n",
  760. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  761. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  762. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  763. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  764. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  765. u32 rpstat;
  766. u32 rpupei, rpcurup, rpprevup;
  767. u32 rpdownei, rpcurdown, rpprevdown;
  768. int max_freq;
  769. /* RPSTAT1 is in the GT power well */
  770. ret = mutex_lock_interruptible(&dev->struct_mutex);
  771. if (ret)
  772. return ret;
  773. gen6_gt_force_wake_get(dev_priv);
  774. rpstat = I915_READ(GEN6_RPSTAT1);
  775. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  776. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  777. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  778. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  779. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  780. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  781. gen6_gt_force_wake_put(dev_priv);
  782. mutex_unlock(&dev->struct_mutex);
  783. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  784. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  785. seq_printf(m, "Render p-state ratio: %d\n",
  786. (gt_perf_status & 0xff00) >> 8);
  787. seq_printf(m, "Render p-state VID: %d\n",
  788. gt_perf_status & 0xff);
  789. seq_printf(m, "Render p-state limit: %d\n",
  790. rp_state_limits & 0xff);
  791. seq_printf(m, "CAGF: %dMHz\n", ((rpstat & GEN6_CAGF_MASK) >>
  792. GEN6_CAGF_SHIFT) * GT_FREQUENCY_MULTIPLIER);
  793. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  794. GEN6_CURICONT_MASK);
  795. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  796. GEN6_CURBSYTAVG_MASK);
  797. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  798. GEN6_CURBSYTAVG_MASK);
  799. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  800. GEN6_CURIAVG_MASK);
  801. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  802. GEN6_CURBSYTAVG_MASK);
  803. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  804. GEN6_CURBSYTAVG_MASK);
  805. max_freq = (rp_state_cap & 0xff0000) >> 16;
  806. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  807. max_freq * GT_FREQUENCY_MULTIPLIER);
  808. max_freq = (rp_state_cap & 0xff00) >> 8;
  809. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  810. max_freq * GT_FREQUENCY_MULTIPLIER);
  811. max_freq = rp_state_cap & 0xff;
  812. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  813. max_freq * GT_FREQUENCY_MULTIPLIER);
  814. } else {
  815. seq_printf(m, "no P-state info available\n");
  816. }
  817. return 0;
  818. }
  819. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  820. {
  821. struct drm_info_node *node = (struct drm_info_node *) m->private;
  822. struct drm_device *dev = node->minor->dev;
  823. drm_i915_private_t *dev_priv = dev->dev_private;
  824. u32 delayfreq;
  825. int ret, i;
  826. ret = mutex_lock_interruptible(&dev->struct_mutex);
  827. if (ret)
  828. return ret;
  829. for (i = 0; i < 16; i++) {
  830. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  831. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  832. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  833. }
  834. mutex_unlock(&dev->struct_mutex);
  835. return 0;
  836. }
  837. static inline int MAP_TO_MV(int map)
  838. {
  839. return 1250 - (map * 25);
  840. }
  841. static int i915_inttoext_table(struct seq_file *m, void *unused)
  842. {
  843. struct drm_info_node *node = (struct drm_info_node *) m->private;
  844. struct drm_device *dev = node->minor->dev;
  845. drm_i915_private_t *dev_priv = dev->dev_private;
  846. u32 inttoext;
  847. int ret, i;
  848. ret = mutex_lock_interruptible(&dev->struct_mutex);
  849. if (ret)
  850. return ret;
  851. for (i = 1; i <= 32; i++) {
  852. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  853. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  854. }
  855. mutex_unlock(&dev->struct_mutex);
  856. return 0;
  857. }
  858. static int ironlake_drpc_info(struct seq_file *m)
  859. {
  860. struct drm_info_node *node = (struct drm_info_node *) m->private;
  861. struct drm_device *dev = node->minor->dev;
  862. drm_i915_private_t *dev_priv = dev->dev_private;
  863. u32 rgvmodectl, rstdbyctl;
  864. u16 crstandvid;
  865. int ret;
  866. ret = mutex_lock_interruptible(&dev->struct_mutex);
  867. if (ret)
  868. return ret;
  869. rgvmodectl = I915_READ(MEMMODECTL);
  870. rstdbyctl = I915_READ(RSTDBYCTL);
  871. crstandvid = I915_READ16(CRSTANDVID);
  872. mutex_unlock(&dev->struct_mutex);
  873. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  874. "yes" : "no");
  875. seq_printf(m, "Boost freq: %d\n",
  876. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  877. MEMMODE_BOOST_FREQ_SHIFT);
  878. seq_printf(m, "HW control enabled: %s\n",
  879. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  880. seq_printf(m, "SW control enabled: %s\n",
  881. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  882. seq_printf(m, "Gated voltage change: %s\n",
  883. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  884. seq_printf(m, "Starting frequency: P%d\n",
  885. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  886. seq_printf(m, "Max P-state: P%d\n",
  887. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  888. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  889. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  890. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  891. seq_printf(m, "Render standby enabled: %s\n",
  892. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  893. seq_printf(m, "Current RS state: ");
  894. switch (rstdbyctl & RSX_STATUS_MASK) {
  895. case RSX_STATUS_ON:
  896. seq_printf(m, "on\n");
  897. break;
  898. case RSX_STATUS_RC1:
  899. seq_printf(m, "RC1\n");
  900. break;
  901. case RSX_STATUS_RC1E:
  902. seq_printf(m, "RC1E\n");
  903. break;
  904. case RSX_STATUS_RS1:
  905. seq_printf(m, "RS1\n");
  906. break;
  907. case RSX_STATUS_RS2:
  908. seq_printf(m, "RS2 (RC6)\n");
  909. break;
  910. case RSX_STATUS_RS3:
  911. seq_printf(m, "RC3 (RC6+)\n");
  912. break;
  913. default:
  914. seq_printf(m, "unknown\n");
  915. break;
  916. }
  917. return 0;
  918. }
  919. static int gen6_drpc_info(struct seq_file *m)
  920. {
  921. struct drm_info_node *node = (struct drm_info_node *) m->private;
  922. struct drm_device *dev = node->minor->dev;
  923. struct drm_i915_private *dev_priv = dev->dev_private;
  924. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  925. unsigned forcewake_count;
  926. int count=0, ret;
  927. ret = mutex_lock_interruptible(&dev->struct_mutex);
  928. if (ret)
  929. return ret;
  930. spin_lock_irq(&dev_priv->gt_lock);
  931. forcewake_count = dev_priv->forcewake_count;
  932. spin_unlock_irq(&dev_priv->gt_lock);
  933. if (forcewake_count) {
  934. seq_printf(m, "RC information inaccurate because somebody "
  935. "holds a forcewake reference \n");
  936. } else {
  937. /* NB: we cannot use forcewake, else we read the wrong values */
  938. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  939. udelay(10);
  940. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  941. }
  942. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  943. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
  944. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  945. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  946. mutex_unlock(&dev->struct_mutex);
  947. mutex_lock(&dev_priv->rps.hw_lock);
  948. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  949. mutex_unlock(&dev_priv->rps.hw_lock);
  950. seq_printf(m, "Video Turbo Mode: %s\n",
  951. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  952. seq_printf(m, "HW control enabled: %s\n",
  953. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  954. seq_printf(m, "SW control enabled: %s\n",
  955. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  956. GEN6_RP_MEDIA_SW_MODE));
  957. seq_printf(m, "RC1e Enabled: %s\n",
  958. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  959. seq_printf(m, "RC6 Enabled: %s\n",
  960. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  961. seq_printf(m, "Deep RC6 Enabled: %s\n",
  962. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  963. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  964. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  965. seq_printf(m, "Current RC state: ");
  966. switch (gt_core_status & GEN6_RCn_MASK) {
  967. case GEN6_RC0:
  968. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  969. seq_printf(m, "Core Power Down\n");
  970. else
  971. seq_printf(m, "on\n");
  972. break;
  973. case GEN6_RC3:
  974. seq_printf(m, "RC3\n");
  975. break;
  976. case GEN6_RC6:
  977. seq_printf(m, "RC6\n");
  978. break;
  979. case GEN6_RC7:
  980. seq_printf(m, "RC7\n");
  981. break;
  982. default:
  983. seq_printf(m, "Unknown\n");
  984. break;
  985. }
  986. seq_printf(m, "Core Power Down: %s\n",
  987. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  988. /* Not exactly sure what this is */
  989. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  990. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  991. seq_printf(m, "RC6 residency since boot: %u\n",
  992. I915_READ(GEN6_GT_GFX_RC6));
  993. seq_printf(m, "RC6+ residency since boot: %u\n",
  994. I915_READ(GEN6_GT_GFX_RC6p));
  995. seq_printf(m, "RC6++ residency since boot: %u\n",
  996. I915_READ(GEN6_GT_GFX_RC6pp));
  997. seq_printf(m, "RC6 voltage: %dmV\n",
  998. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  999. seq_printf(m, "RC6+ voltage: %dmV\n",
  1000. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1001. seq_printf(m, "RC6++ voltage: %dmV\n",
  1002. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1003. return 0;
  1004. }
  1005. static int i915_drpc_info(struct seq_file *m, void *unused)
  1006. {
  1007. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1008. struct drm_device *dev = node->minor->dev;
  1009. if (IS_GEN6(dev) || IS_GEN7(dev))
  1010. return gen6_drpc_info(m);
  1011. else
  1012. return ironlake_drpc_info(m);
  1013. }
  1014. static int i915_fbc_status(struct seq_file *m, void *unused)
  1015. {
  1016. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1017. struct drm_device *dev = node->minor->dev;
  1018. drm_i915_private_t *dev_priv = dev->dev_private;
  1019. if (!I915_HAS_FBC(dev)) {
  1020. seq_printf(m, "FBC unsupported on this chipset\n");
  1021. return 0;
  1022. }
  1023. if (intel_fbc_enabled(dev)) {
  1024. seq_printf(m, "FBC enabled\n");
  1025. } else {
  1026. seq_printf(m, "FBC disabled: ");
  1027. switch (dev_priv->no_fbc_reason) {
  1028. case FBC_NO_OUTPUT:
  1029. seq_printf(m, "no outputs");
  1030. break;
  1031. case FBC_STOLEN_TOO_SMALL:
  1032. seq_printf(m, "not enough stolen memory");
  1033. break;
  1034. case FBC_UNSUPPORTED_MODE:
  1035. seq_printf(m, "mode not supported");
  1036. break;
  1037. case FBC_MODE_TOO_LARGE:
  1038. seq_printf(m, "mode too large");
  1039. break;
  1040. case FBC_BAD_PLANE:
  1041. seq_printf(m, "FBC unsupported on plane");
  1042. break;
  1043. case FBC_NOT_TILED:
  1044. seq_printf(m, "scanout buffer not tiled");
  1045. break;
  1046. case FBC_MULTIPLE_PIPES:
  1047. seq_printf(m, "multiple pipes are enabled");
  1048. break;
  1049. case FBC_MODULE_PARAM:
  1050. seq_printf(m, "disabled per module param (default off)");
  1051. break;
  1052. default:
  1053. seq_printf(m, "unknown reason");
  1054. }
  1055. seq_printf(m, "\n");
  1056. }
  1057. return 0;
  1058. }
  1059. static int i915_sr_status(struct seq_file *m, void *unused)
  1060. {
  1061. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1062. struct drm_device *dev = node->minor->dev;
  1063. drm_i915_private_t *dev_priv = dev->dev_private;
  1064. bool sr_enabled = false;
  1065. if (HAS_PCH_SPLIT(dev))
  1066. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1067. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1068. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1069. else if (IS_I915GM(dev))
  1070. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1071. else if (IS_PINEVIEW(dev))
  1072. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1073. seq_printf(m, "self-refresh: %s\n",
  1074. sr_enabled ? "enabled" : "disabled");
  1075. return 0;
  1076. }
  1077. static int i915_emon_status(struct seq_file *m, void *unused)
  1078. {
  1079. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1080. struct drm_device *dev = node->minor->dev;
  1081. drm_i915_private_t *dev_priv = dev->dev_private;
  1082. unsigned long temp, chipset, gfx;
  1083. int ret;
  1084. if (!IS_GEN5(dev))
  1085. return -ENODEV;
  1086. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1087. if (ret)
  1088. return ret;
  1089. temp = i915_mch_val(dev_priv);
  1090. chipset = i915_chipset_val(dev_priv);
  1091. gfx = i915_gfx_val(dev_priv);
  1092. mutex_unlock(&dev->struct_mutex);
  1093. seq_printf(m, "GMCH temp: %ld\n", temp);
  1094. seq_printf(m, "Chipset power: %ld\n", chipset);
  1095. seq_printf(m, "GFX power: %ld\n", gfx);
  1096. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1097. return 0;
  1098. }
  1099. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1100. {
  1101. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1102. struct drm_device *dev = node->minor->dev;
  1103. drm_i915_private_t *dev_priv = dev->dev_private;
  1104. int ret;
  1105. int gpu_freq, ia_freq;
  1106. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1107. seq_printf(m, "unsupported on this chipset\n");
  1108. return 0;
  1109. }
  1110. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1111. if (ret)
  1112. return ret;
  1113. seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\n");
  1114. for (gpu_freq = dev_priv->rps.min_delay;
  1115. gpu_freq <= dev_priv->rps.max_delay;
  1116. gpu_freq++) {
  1117. ia_freq = gpu_freq;
  1118. sandybridge_pcode_read(dev_priv,
  1119. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1120. &ia_freq);
  1121. seq_printf(m, "%d\t\t%d\n", gpu_freq * GT_FREQUENCY_MULTIPLIER, ia_freq * 100);
  1122. }
  1123. mutex_unlock(&dev_priv->rps.hw_lock);
  1124. return 0;
  1125. }
  1126. static int i915_gfxec(struct seq_file *m, void *unused)
  1127. {
  1128. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1129. struct drm_device *dev = node->minor->dev;
  1130. drm_i915_private_t *dev_priv = dev->dev_private;
  1131. int ret;
  1132. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1133. if (ret)
  1134. return ret;
  1135. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1136. mutex_unlock(&dev->struct_mutex);
  1137. return 0;
  1138. }
  1139. static int i915_opregion(struct seq_file *m, void *unused)
  1140. {
  1141. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1142. struct drm_device *dev = node->minor->dev;
  1143. drm_i915_private_t *dev_priv = dev->dev_private;
  1144. struct intel_opregion *opregion = &dev_priv->opregion;
  1145. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1146. int ret;
  1147. if (data == NULL)
  1148. return -ENOMEM;
  1149. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1150. if (ret)
  1151. goto out;
  1152. if (opregion->header) {
  1153. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1154. seq_write(m, data, OPREGION_SIZE);
  1155. }
  1156. mutex_unlock(&dev->struct_mutex);
  1157. out:
  1158. kfree(data);
  1159. return 0;
  1160. }
  1161. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1162. {
  1163. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1164. struct drm_device *dev = node->minor->dev;
  1165. drm_i915_private_t *dev_priv = dev->dev_private;
  1166. struct intel_fbdev *ifbdev;
  1167. struct intel_framebuffer *fb;
  1168. int ret;
  1169. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1170. if (ret)
  1171. return ret;
  1172. ifbdev = dev_priv->fbdev;
  1173. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1174. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
  1175. fb->base.width,
  1176. fb->base.height,
  1177. fb->base.depth,
  1178. fb->base.bits_per_pixel);
  1179. describe_obj(m, fb->obj);
  1180. seq_printf(m, "\n");
  1181. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1182. if (&fb->base == ifbdev->helper.fb)
  1183. continue;
  1184. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
  1185. fb->base.width,
  1186. fb->base.height,
  1187. fb->base.depth,
  1188. fb->base.bits_per_pixel);
  1189. describe_obj(m, fb->obj);
  1190. seq_printf(m, "\n");
  1191. }
  1192. mutex_unlock(&dev->mode_config.mutex);
  1193. return 0;
  1194. }
  1195. static int i915_context_status(struct seq_file *m, void *unused)
  1196. {
  1197. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1198. struct drm_device *dev = node->minor->dev;
  1199. drm_i915_private_t *dev_priv = dev->dev_private;
  1200. int ret;
  1201. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1202. if (ret)
  1203. return ret;
  1204. if (dev_priv->ips.pwrctx) {
  1205. seq_printf(m, "power context ");
  1206. describe_obj(m, dev_priv->ips.pwrctx);
  1207. seq_printf(m, "\n");
  1208. }
  1209. if (dev_priv->ips.renderctx) {
  1210. seq_printf(m, "render context ");
  1211. describe_obj(m, dev_priv->ips.renderctx);
  1212. seq_printf(m, "\n");
  1213. }
  1214. mutex_unlock(&dev->mode_config.mutex);
  1215. return 0;
  1216. }
  1217. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1218. {
  1219. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1220. struct drm_device *dev = node->minor->dev;
  1221. struct drm_i915_private *dev_priv = dev->dev_private;
  1222. unsigned forcewake_count;
  1223. spin_lock_irq(&dev_priv->gt_lock);
  1224. forcewake_count = dev_priv->forcewake_count;
  1225. spin_unlock_irq(&dev_priv->gt_lock);
  1226. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1227. return 0;
  1228. }
  1229. static const char *swizzle_string(unsigned swizzle)
  1230. {
  1231. switch(swizzle) {
  1232. case I915_BIT_6_SWIZZLE_NONE:
  1233. return "none";
  1234. case I915_BIT_6_SWIZZLE_9:
  1235. return "bit9";
  1236. case I915_BIT_6_SWIZZLE_9_10:
  1237. return "bit9/bit10";
  1238. case I915_BIT_6_SWIZZLE_9_11:
  1239. return "bit9/bit11";
  1240. case I915_BIT_6_SWIZZLE_9_10_11:
  1241. return "bit9/bit10/bit11";
  1242. case I915_BIT_6_SWIZZLE_9_17:
  1243. return "bit9/bit17";
  1244. case I915_BIT_6_SWIZZLE_9_10_17:
  1245. return "bit9/bit10/bit17";
  1246. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1247. return "unkown";
  1248. }
  1249. return "bug";
  1250. }
  1251. static int i915_swizzle_info(struct seq_file *m, void *data)
  1252. {
  1253. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1254. struct drm_device *dev = node->minor->dev;
  1255. struct drm_i915_private *dev_priv = dev->dev_private;
  1256. int ret;
  1257. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1258. if (ret)
  1259. return ret;
  1260. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1261. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1262. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1263. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1264. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1265. seq_printf(m, "DDC = 0x%08x\n",
  1266. I915_READ(DCC));
  1267. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1268. I915_READ16(C0DRB3));
  1269. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1270. I915_READ16(C1DRB3));
  1271. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1272. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1273. I915_READ(MAD_DIMM_C0));
  1274. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1275. I915_READ(MAD_DIMM_C1));
  1276. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1277. I915_READ(MAD_DIMM_C2));
  1278. seq_printf(m, "TILECTL = 0x%08x\n",
  1279. I915_READ(TILECTL));
  1280. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1281. I915_READ(ARB_MODE));
  1282. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1283. I915_READ(DISP_ARB_CTL));
  1284. }
  1285. mutex_unlock(&dev->struct_mutex);
  1286. return 0;
  1287. }
  1288. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1289. {
  1290. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1291. struct drm_device *dev = node->minor->dev;
  1292. struct drm_i915_private *dev_priv = dev->dev_private;
  1293. struct intel_ring_buffer *ring;
  1294. int i, ret;
  1295. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1296. if (ret)
  1297. return ret;
  1298. if (INTEL_INFO(dev)->gen == 6)
  1299. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1300. for_each_ring(ring, dev_priv, i) {
  1301. seq_printf(m, "%s\n", ring->name);
  1302. if (INTEL_INFO(dev)->gen == 7)
  1303. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1304. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1305. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1306. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1307. }
  1308. if (dev_priv->mm.aliasing_ppgtt) {
  1309. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1310. seq_printf(m, "aliasing PPGTT:\n");
  1311. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1312. }
  1313. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1314. mutex_unlock(&dev->struct_mutex);
  1315. return 0;
  1316. }
  1317. static int i915_dpio_info(struct seq_file *m, void *data)
  1318. {
  1319. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1320. struct drm_device *dev = node->minor->dev;
  1321. struct drm_i915_private *dev_priv = dev->dev_private;
  1322. int ret;
  1323. if (!IS_VALLEYVIEW(dev)) {
  1324. seq_printf(m, "unsupported\n");
  1325. return 0;
  1326. }
  1327. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1328. if (ret)
  1329. return ret;
  1330. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1331. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1332. intel_dpio_read(dev_priv, _DPIO_DIV_A));
  1333. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1334. intel_dpio_read(dev_priv, _DPIO_DIV_B));
  1335. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1336. intel_dpio_read(dev_priv, _DPIO_REFSFR_A));
  1337. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1338. intel_dpio_read(dev_priv, _DPIO_REFSFR_B));
  1339. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1340. intel_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
  1341. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1342. intel_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
  1343. seq_printf(m, "DPIO_LFP_COEFF_A: 0x%08x\n",
  1344. intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_A));
  1345. seq_printf(m, "DPIO_LFP_COEFF_B: 0x%08x\n",
  1346. intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_B));
  1347. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1348. intel_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
  1349. mutex_unlock(&dev->mode_config.mutex);
  1350. return 0;
  1351. }
  1352. static ssize_t
  1353. i915_wedged_read(struct file *filp,
  1354. char __user *ubuf,
  1355. size_t max,
  1356. loff_t *ppos)
  1357. {
  1358. struct drm_device *dev = filp->private_data;
  1359. drm_i915_private_t *dev_priv = dev->dev_private;
  1360. char buf[80];
  1361. int len;
  1362. len = snprintf(buf, sizeof(buf),
  1363. "wedged : %d\n",
  1364. atomic_read(&dev_priv->mm.wedged));
  1365. if (len > sizeof(buf))
  1366. len = sizeof(buf);
  1367. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1368. }
  1369. static ssize_t
  1370. i915_wedged_write(struct file *filp,
  1371. const char __user *ubuf,
  1372. size_t cnt,
  1373. loff_t *ppos)
  1374. {
  1375. struct drm_device *dev = filp->private_data;
  1376. char buf[20];
  1377. int val = 1;
  1378. if (cnt > 0) {
  1379. if (cnt > sizeof(buf) - 1)
  1380. return -EINVAL;
  1381. if (copy_from_user(buf, ubuf, cnt))
  1382. return -EFAULT;
  1383. buf[cnt] = 0;
  1384. val = simple_strtoul(buf, NULL, 0);
  1385. }
  1386. DRM_INFO("Manually setting wedged to %d\n", val);
  1387. i915_handle_error(dev, val);
  1388. return cnt;
  1389. }
  1390. static const struct file_operations i915_wedged_fops = {
  1391. .owner = THIS_MODULE,
  1392. .open = simple_open,
  1393. .read = i915_wedged_read,
  1394. .write = i915_wedged_write,
  1395. .llseek = default_llseek,
  1396. };
  1397. static ssize_t
  1398. i915_ring_stop_read(struct file *filp,
  1399. char __user *ubuf,
  1400. size_t max,
  1401. loff_t *ppos)
  1402. {
  1403. struct drm_device *dev = filp->private_data;
  1404. drm_i915_private_t *dev_priv = dev->dev_private;
  1405. char buf[20];
  1406. int len;
  1407. len = snprintf(buf, sizeof(buf),
  1408. "0x%08x\n", dev_priv->stop_rings);
  1409. if (len > sizeof(buf))
  1410. len = sizeof(buf);
  1411. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1412. }
  1413. static ssize_t
  1414. i915_ring_stop_write(struct file *filp,
  1415. const char __user *ubuf,
  1416. size_t cnt,
  1417. loff_t *ppos)
  1418. {
  1419. struct drm_device *dev = filp->private_data;
  1420. struct drm_i915_private *dev_priv = dev->dev_private;
  1421. char buf[20];
  1422. int val = 0, ret;
  1423. if (cnt > 0) {
  1424. if (cnt > sizeof(buf) - 1)
  1425. return -EINVAL;
  1426. if (copy_from_user(buf, ubuf, cnt))
  1427. return -EFAULT;
  1428. buf[cnt] = 0;
  1429. val = simple_strtoul(buf, NULL, 0);
  1430. }
  1431. DRM_DEBUG_DRIVER("Stopping rings 0x%08x\n", val);
  1432. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1433. if (ret)
  1434. return ret;
  1435. dev_priv->stop_rings = val;
  1436. mutex_unlock(&dev->struct_mutex);
  1437. return cnt;
  1438. }
  1439. static const struct file_operations i915_ring_stop_fops = {
  1440. .owner = THIS_MODULE,
  1441. .open = simple_open,
  1442. .read = i915_ring_stop_read,
  1443. .write = i915_ring_stop_write,
  1444. .llseek = default_llseek,
  1445. };
  1446. static ssize_t
  1447. i915_max_freq_read(struct file *filp,
  1448. char __user *ubuf,
  1449. size_t max,
  1450. loff_t *ppos)
  1451. {
  1452. struct drm_device *dev = filp->private_data;
  1453. drm_i915_private_t *dev_priv = dev->dev_private;
  1454. char buf[80];
  1455. int len, ret;
  1456. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1457. return -ENODEV;
  1458. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1459. if (ret)
  1460. return ret;
  1461. len = snprintf(buf, sizeof(buf),
  1462. "max freq: %d\n", dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER);
  1463. mutex_unlock(&dev_priv->rps.hw_lock);
  1464. if (len > sizeof(buf))
  1465. len = sizeof(buf);
  1466. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1467. }
  1468. static ssize_t
  1469. i915_max_freq_write(struct file *filp,
  1470. const char __user *ubuf,
  1471. size_t cnt,
  1472. loff_t *ppos)
  1473. {
  1474. struct drm_device *dev = filp->private_data;
  1475. struct drm_i915_private *dev_priv = dev->dev_private;
  1476. char buf[20];
  1477. int val = 1, ret;
  1478. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1479. return -ENODEV;
  1480. if (cnt > 0) {
  1481. if (cnt > sizeof(buf) - 1)
  1482. return -EINVAL;
  1483. if (copy_from_user(buf, ubuf, cnt))
  1484. return -EFAULT;
  1485. buf[cnt] = 0;
  1486. val = simple_strtoul(buf, NULL, 0);
  1487. }
  1488. DRM_DEBUG_DRIVER("Manually setting max freq to %d\n", val);
  1489. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1490. if (ret)
  1491. return ret;
  1492. /*
  1493. * Turbo will still be enabled, but won't go above the set value.
  1494. */
  1495. dev_priv->rps.max_delay = val / GT_FREQUENCY_MULTIPLIER;
  1496. gen6_set_rps(dev, val / GT_FREQUENCY_MULTIPLIER);
  1497. mutex_unlock(&dev_priv->rps.hw_lock);
  1498. return cnt;
  1499. }
  1500. static const struct file_operations i915_max_freq_fops = {
  1501. .owner = THIS_MODULE,
  1502. .open = simple_open,
  1503. .read = i915_max_freq_read,
  1504. .write = i915_max_freq_write,
  1505. .llseek = default_llseek,
  1506. };
  1507. static ssize_t
  1508. i915_min_freq_read(struct file *filp, char __user *ubuf, size_t max,
  1509. loff_t *ppos)
  1510. {
  1511. struct drm_device *dev = filp->private_data;
  1512. drm_i915_private_t *dev_priv = dev->dev_private;
  1513. char buf[80];
  1514. int len, ret;
  1515. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1516. return -ENODEV;
  1517. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1518. if (ret)
  1519. return ret;
  1520. len = snprintf(buf, sizeof(buf),
  1521. "min freq: %d\n", dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER);
  1522. mutex_unlock(&dev_priv->rps.hw_lock);
  1523. if (len > sizeof(buf))
  1524. len = sizeof(buf);
  1525. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1526. }
  1527. static ssize_t
  1528. i915_min_freq_write(struct file *filp, const char __user *ubuf, size_t cnt,
  1529. loff_t *ppos)
  1530. {
  1531. struct drm_device *dev = filp->private_data;
  1532. struct drm_i915_private *dev_priv = dev->dev_private;
  1533. char buf[20];
  1534. int val = 1, ret;
  1535. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1536. return -ENODEV;
  1537. if (cnt > 0) {
  1538. if (cnt > sizeof(buf) - 1)
  1539. return -EINVAL;
  1540. if (copy_from_user(buf, ubuf, cnt))
  1541. return -EFAULT;
  1542. buf[cnt] = 0;
  1543. val = simple_strtoul(buf, NULL, 0);
  1544. }
  1545. DRM_DEBUG_DRIVER("Manually setting min freq to %d\n", val);
  1546. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1547. if (ret)
  1548. return ret;
  1549. /*
  1550. * Turbo will still be enabled, but won't go below the set value.
  1551. */
  1552. dev_priv->rps.min_delay = val / GT_FREQUENCY_MULTIPLIER;
  1553. gen6_set_rps(dev, val / GT_FREQUENCY_MULTIPLIER);
  1554. mutex_unlock(&dev_priv->rps.hw_lock);
  1555. return cnt;
  1556. }
  1557. static const struct file_operations i915_min_freq_fops = {
  1558. .owner = THIS_MODULE,
  1559. .open = simple_open,
  1560. .read = i915_min_freq_read,
  1561. .write = i915_min_freq_write,
  1562. .llseek = default_llseek,
  1563. };
  1564. static ssize_t
  1565. i915_cache_sharing_read(struct file *filp,
  1566. char __user *ubuf,
  1567. size_t max,
  1568. loff_t *ppos)
  1569. {
  1570. struct drm_device *dev = filp->private_data;
  1571. drm_i915_private_t *dev_priv = dev->dev_private;
  1572. char buf[80];
  1573. u32 snpcr;
  1574. int len, ret;
  1575. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1576. return -ENODEV;
  1577. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1578. if (ret)
  1579. return ret;
  1580. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1581. mutex_unlock(&dev_priv->dev->struct_mutex);
  1582. len = snprintf(buf, sizeof(buf),
  1583. "%d\n", (snpcr & GEN6_MBC_SNPCR_MASK) >>
  1584. GEN6_MBC_SNPCR_SHIFT);
  1585. if (len > sizeof(buf))
  1586. len = sizeof(buf);
  1587. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1588. }
  1589. static ssize_t
  1590. i915_cache_sharing_write(struct file *filp,
  1591. const char __user *ubuf,
  1592. size_t cnt,
  1593. loff_t *ppos)
  1594. {
  1595. struct drm_device *dev = filp->private_data;
  1596. struct drm_i915_private *dev_priv = dev->dev_private;
  1597. char buf[20];
  1598. u32 snpcr;
  1599. int val = 1;
  1600. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1601. return -ENODEV;
  1602. if (cnt > 0) {
  1603. if (cnt > sizeof(buf) - 1)
  1604. return -EINVAL;
  1605. if (copy_from_user(buf, ubuf, cnt))
  1606. return -EFAULT;
  1607. buf[cnt] = 0;
  1608. val = simple_strtoul(buf, NULL, 0);
  1609. }
  1610. if (val < 0 || val > 3)
  1611. return -EINVAL;
  1612. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %d\n", val);
  1613. /* Update the cache sharing policy here as well */
  1614. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1615. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1616. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1617. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1618. return cnt;
  1619. }
  1620. static const struct file_operations i915_cache_sharing_fops = {
  1621. .owner = THIS_MODULE,
  1622. .open = simple_open,
  1623. .read = i915_cache_sharing_read,
  1624. .write = i915_cache_sharing_write,
  1625. .llseek = default_llseek,
  1626. };
  1627. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1628. * allocated we need to hook into the minor for release. */
  1629. static int
  1630. drm_add_fake_info_node(struct drm_minor *minor,
  1631. struct dentry *ent,
  1632. const void *key)
  1633. {
  1634. struct drm_info_node *node;
  1635. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1636. if (node == NULL) {
  1637. debugfs_remove(ent);
  1638. return -ENOMEM;
  1639. }
  1640. node->minor = minor;
  1641. node->dent = ent;
  1642. node->info_ent = (void *) key;
  1643. mutex_lock(&minor->debugfs_lock);
  1644. list_add(&node->list, &minor->debugfs_list);
  1645. mutex_unlock(&minor->debugfs_lock);
  1646. return 0;
  1647. }
  1648. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1649. {
  1650. struct drm_device *dev = inode->i_private;
  1651. struct drm_i915_private *dev_priv = dev->dev_private;
  1652. if (INTEL_INFO(dev)->gen < 6)
  1653. return 0;
  1654. gen6_gt_force_wake_get(dev_priv);
  1655. return 0;
  1656. }
  1657. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1658. {
  1659. struct drm_device *dev = inode->i_private;
  1660. struct drm_i915_private *dev_priv = dev->dev_private;
  1661. if (INTEL_INFO(dev)->gen < 6)
  1662. return 0;
  1663. gen6_gt_force_wake_put(dev_priv);
  1664. return 0;
  1665. }
  1666. static const struct file_operations i915_forcewake_fops = {
  1667. .owner = THIS_MODULE,
  1668. .open = i915_forcewake_open,
  1669. .release = i915_forcewake_release,
  1670. };
  1671. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1672. {
  1673. struct drm_device *dev = minor->dev;
  1674. struct dentry *ent;
  1675. ent = debugfs_create_file("i915_forcewake_user",
  1676. S_IRUSR,
  1677. root, dev,
  1678. &i915_forcewake_fops);
  1679. if (IS_ERR(ent))
  1680. return PTR_ERR(ent);
  1681. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1682. }
  1683. static int i915_debugfs_create(struct dentry *root,
  1684. struct drm_minor *minor,
  1685. const char *name,
  1686. const struct file_operations *fops)
  1687. {
  1688. struct drm_device *dev = minor->dev;
  1689. struct dentry *ent;
  1690. ent = debugfs_create_file(name,
  1691. S_IRUGO | S_IWUSR,
  1692. root, dev,
  1693. fops);
  1694. if (IS_ERR(ent))
  1695. return PTR_ERR(ent);
  1696. return drm_add_fake_info_node(minor, ent, fops);
  1697. }
  1698. static struct drm_info_list i915_debugfs_list[] = {
  1699. {"i915_capabilities", i915_capabilities, 0},
  1700. {"i915_gem_objects", i915_gem_object_info, 0},
  1701. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1702. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1703. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1704. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1705. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1706. {"i915_gem_request", i915_gem_request_info, 0},
  1707. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1708. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1709. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1710. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1711. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1712. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1713. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1714. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1715. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1716. {"i915_inttoext_table", i915_inttoext_table, 0},
  1717. {"i915_drpc_info", i915_drpc_info, 0},
  1718. {"i915_emon_status", i915_emon_status, 0},
  1719. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1720. {"i915_gfxec", i915_gfxec, 0},
  1721. {"i915_fbc_status", i915_fbc_status, 0},
  1722. {"i915_sr_status", i915_sr_status, 0},
  1723. {"i915_opregion", i915_opregion, 0},
  1724. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1725. {"i915_context_status", i915_context_status, 0},
  1726. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1727. {"i915_swizzle_info", i915_swizzle_info, 0},
  1728. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1729. {"i915_dpio", i915_dpio_info, 0},
  1730. };
  1731. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1732. int i915_debugfs_init(struct drm_minor *minor)
  1733. {
  1734. int ret;
  1735. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1736. "i915_wedged",
  1737. &i915_wedged_fops);
  1738. if (ret)
  1739. return ret;
  1740. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1741. if (ret)
  1742. return ret;
  1743. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1744. "i915_max_freq",
  1745. &i915_max_freq_fops);
  1746. if (ret)
  1747. return ret;
  1748. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1749. "i915_min_freq",
  1750. &i915_min_freq_fops);
  1751. if (ret)
  1752. return ret;
  1753. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1754. "i915_cache_sharing",
  1755. &i915_cache_sharing_fops);
  1756. if (ret)
  1757. return ret;
  1758. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1759. "i915_ring_stop",
  1760. &i915_ring_stop_fops);
  1761. if (ret)
  1762. return ret;
  1763. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1764. "i915_error_state",
  1765. &i915_error_state_fops);
  1766. if (ret)
  1767. return ret;
  1768. return drm_debugfs_create_files(i915_debugfs_list,
  1769. I915_DEBUGFS_ENTRIES,
  1770. minor->debugfs_root, minor);
  1771. }
  1772. void i915_debugfs_cleanup(struct drm_minor *minor)
  1773. {
  1774. drm_debugfs_remove_files(i915_debugfs_list,
  1775. I915_DEBUGFS_ENTRIES, minor);
  1776. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1777. 1, minor);
  1778. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  1779. 1, minor);
  1780. drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
  1781. 1, minor);
  1782. drm_debugfs_remove_files((struct drm_info_list *) &i915_min_freq_fops,
  1783. 1, minor);
  1784. drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
  1785. 1, minor);
  1786. drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
  1787. 1, minor);
  1788. drm_debugfs_remove_files((struct drm_info_list *) &i915_error_state_fops,
  1789. 1, minor);
  1790. }
  1791. #endif /* CONFIG_DEBUG_FS */