perf_event.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055
  1. /*
  2. * Performance events x86 architecture code
  3. *
  4. * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
  5. * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
  6. * Copyright (C) 2009 Jaswinder Singh Rajput
  7. * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
  8. * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
  9. * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
  10. * Copyright (C) 2009 Google, Inc., Stephane Eranian
  11. *
  12. * For licencing details see kernel-base/COPYING
  13. */
  14. #include <linux/perf_event.h>
  15. #include <linux/capability.h>
  16. #include <linux/notifier.h>
  17. #include <linux/hardirq.h>
  18. #include <linux/kprobes.h>
  19. #include <linux/module.h>
  20. #include <linux/kdebug.h>
  21. #include <linux/sched.h>
  22. #include <linux/uaccess.h>
  23. #include <linux/slab.h>
  24. #include <linux/cpu.h>
  25. #include <linux/bitops.h>
  26. #include <linux/device.h>
  27. #include <asm/apic.h>
  28. #include <asm/stacktrace.h>
  29. #include <asm/nmi.h>
  30. #include <asm/smp.h>
  31. #include <asm/alternative.h>
  32. #include <asm/timer.h>
  33. #include <asm/desc.h>
  34. #include <asm/ldt.h>
  35. #include "perf_event.h"
  36. struct x86_pmu x86_pmu __read_mostly;
  37. DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
  38. .enabled = 1,
  39. };
  40. u64 __read_mostly hw_cache_event_ids
  41. [PERF_COUNT_HW_CACHE_MAX]
  42. [PERF_COUNT_HW_CACHE_OP_MAX]
  43. [PERF_COUNT_HW_CACHE_RESULT_MAX];
  44. u64 __read_mostly hw_cache_extra_regs
  45. [PERF_COUNT_HW_CACHE_MAX]
  46. [PERF_COUNT_HW_CACHE_OP_MAX]
  47. [PERF_COUNT_HW_CACHE_RESULT_MAX];
  48. /*
  49. * Propagate event elapsed time into the generic event.
  50. * Can only be executed on the CPU where the event is active.
  51. * Returns the delta events processed.
  52. */
  53. u64 x86_perf_event_update(struct perf_event *event)
  54. {
  55. struct hw_perf_event *hwc = &event->hw;
  56. int shift = 64 - x86_pmu.cntval_bits;
  57. u64 prev_raw_count, new_raw_count;
  58. int idx = hwc->idx;
  59. s64 delta;
  60. if (idx == INTEL_PMC_IDX_FIXED_BTS)
  61. return 0;
  62. /*
  63. * Careful: an NMI might modify the previous event value.
  64. *
  65. * Our tactic to handle this is to first atomically read and
  66. * exchange a new raw count - then add that new-prev delta
  67. * count to the generic event atomically:
  68. */
  69. again:
  70. prev_raw_count = local64_read(&hwc->prev_count);
  71. rdpmcl(hwc->event_base_rdpmc, new_raw_count);
  72. if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
  73. new_raw_count) != prev_raw_count)
  74. goto again;
  75. /*
  76. * Now we have the new raw value and have updated the prev
  77. * timestamp already. We can now calculate the elapsed delta
  78. * (event-)time and add that to the generic event.
  79. *
  80. * Careful, not all hw sign-extends above the physical width
  81. * of the count.
  82. */
  83. delta = (new_raw_count << shift) - (prev_raw_count << shift);
  84. delta >>= shift;
  85. local64_add(delta, &event->count);
  86. local64_sub(delta, &hwc->period_left);
  87. return new_raw_count;
  88. }
  89. /*
  90. * Find and validate any extra registers to set up.
  91. */
  92. static int x86_pmu_extra_regs(u64 config, struct perf_event *event)
  93. {
  94. struct hw_perf_event_extra *reg;
  95. struct extra_reg *er;
  96. reg = &event->hw.extra_reg;
  97. if (!x86_pmu.extra_regs)
  98. return 0;
  99. for (er = x86_pmu.extra_regs; er->msr; er++) {
  100. if (er->event != (config & er->config_mask))
  101. continue;
  102. if (event->attr.config1 & ~er->valid_mask)
  103. return -EINVAL;
  104. reg->idx = er->idx;
  105. reg->config = event->attr.config1;
  106. reg->reg = er->msr;
  107. break;
  108. }
  109. return 0;
  110. }
  111. static atomic_t active_events;
  112. static DEFINE_MUTEX(pmc_reserve_mutex);
  113. #ifdef CONFIG_X86_LOCAL_APIC
  114. static bool reserve_pmc_hardware(void)
  115. {
  116. int i;
  117. for (i = 0; i < x86_pmu.num_counters; i++) {
  118. if (!reserve_perfctr_nmi(x86_pmu_event_addr(i)))
  119. goto perfctr_fail;
  120. }
  121. for (i = 0; i < x86_pmu.num_counters; i++) {
  122. if (!reserve_evntsel_nmi(x86_pmu_config_addr(i)))
  123. goto eventsel_fail;
  124. }
  125. return true;
  126. eventsel_fail:
  127. for (i--; i >= 0; i--)
  128. release_evntsel_nmi(x86_pmu_config_addr(i));
  129. i = x86_pmu.num_counters;
  130. perfctr_fail:
  131. for (i--; i >= 0; i--)
  132. release_perfctr_nmi(x86_pmu_event_addr(i));
  133. return false;
  134. }
  135. static void release_pmc_hardware(void)
  136. {
  137. int i;
  138. for (i = 0; i < x86_pmu.num_counters; i++) {
  139. release_perfctr_nmi(x86_pmu_event_addr(i));
  140. release_evntsel_nmi(x86_pmu_config_addr(i));
  141. }
  142. }
  143. #else
  144. static bool reserve_pmc_hardware(void) { return true; }
  145. static void release_pmc_hardware(void) {}
  146. #endif
  147. static bool check_hw_exists(void)
  148. {
  149. u64 val, val_new = ~0;
  150. int i, reg, ret = 0;
  151. /*
  152. * Check to see if the BIOS enabled any of the counters, if so
  153. * complain and bail.
  154. */
  155. for (i = 0; i < x86_pmu.num_counters; i++) {
  156. reg = x86_pmu_config_addr(i);
  157. ret = rdmsrl_safe(reg, &val);
  158. if (ret)
  159. goto msr_fail;
  160. if (val & ARCH_PERFMON_EVENTSEL_ENABLE)
  161. goto bios_fail;
  162. }
  163. if (x86_pmu.num_counters_fixed) {
  164. reg = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
  165. ret = rdmsrl_safe(reg, &val);
  166. if (ret)
  167. goto msr_fail;
  168. for (i = 0; i < x86_pmu.num_counters_fixed; i++) {
  169. if (val & (0x03 << i*4))
  170. goto bios_fail;
  171. }
  172. }
  173. /*
  174. * Read the current value, change it and read it back to see if it
  175. * matches, this is needed to detect certain hardware emulators
  176. * (qemu/kvm) that don't trap on the MSR access and always return 0s.
  177. */
  178. reg = x86_pmu_event_addr(0);
  179. if (rdmsrl_safe(reg, &val))
  180. goto msr_fail;
  181. val ^= 0xffffUL;
  182. ret = wrmsrl_safe(reg, val);
  183. ret |= rdmsrl_safe(reg, &val_new);
  184. if (ret || val != val_new)
  185. goto msr_fail;
  186. return true;
  187. bios_fail:
  188. /*
  189. * We still allow the PMU driver to operate:
  190. */
  191. printk(KERN_CONT "Broken BIOS detected, complain to your hardware vendor.\n");
  192. printk(KERN_ERR FW_BUG "the BIOS has corrupted hw-PMU resources (MSR %x is %Lx)\n", reg, val);
  193. return true;
  194. msr_fail:
  195. printk(KERN_CONT "Broken PMU hardware detected, using software events only.\n");
  196. printk(KERN_ERR "Failed to access perfctr msr (MSR %x is %Lx)\n", reg, val_new);
  197. return false;
  198. }
  199. static void hw_perf_event_destroy(struct perf_event *event)
  200. {
  201. if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
  202. release_pmc_hardware();
  203. release_ds_buffers();
  204. mutex_unlock(&pmc_reserve_mutex);
  205. }
  206. }
  207. static inline int x86_pmu_initialized(void)
  208. {
  209. return x86_pmu.handle_irq != NULL;
  210. }
  211. static inline int
  212. set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event *event)
  213. {
  214. struct perf_event_attr *attr = &event->attr;
  215. unsigned int cache_type, cache_op, cache_result;
  216. u64 config, val;
  217. config = attr->config;
  218. cache_type = (config >> 0) & 0xff;
  219. if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
  220. return -EINVAL;
  221. cache_op = (config >> 8) & 0xff;
  222. if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
  223. return -EINVAL;
  224. cache_result = (config >> 16) & 0xff;
  225. if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
  226. return -EINVAL;
  227. val = hw_cache_event_ids[cache_type][cache_op][cache_result];
  228. if (val == 0)
  229. return -ENOENT;
  230. if (val == -1)
  231. return -EINVAL;
  232. hwc->config |= val;
  233. attr->config1 = hw_cache_extra_regs[cache_type][cache_op][cache_result];
  234. return x86_pmu_extra_regs(val, event);
  235. }
  236. int x86_setup_perfctr(struct perf_event *event)
  237. {
  238. struct perf_event_attr *attr = &event->attr;
  239. struct hw_perf_event *hwc = &event->hw;
  240. u64 config;
  241. if (!is_sampling_event(event)) {
  242. hwc->sample_period = x86_pmu.max_period;
  243. hwc->last_period = hwc->sample_period;
  244. local64_set(&hwc->period_left, hwc->sample_period);
  245. } else {
  246. /*
  247. * If we have a PMU initialized but no APIC
  248. * interrupts, we cannot sample hardware
  249. * events (user-space has to fall back and
  250. * sample via a hrtimer based software event):
  251. */
  252. if (!x86_pmu.apic)
  253. return -EOPNOTSUPP;
  254. }
  255. if (attr->type == PERF_TYPE_RAW)
  256. return x86_pmu_extra_regs(event->attr.config, event);
  257. if (attr->type == PERF_TYPE_HW_CACHE)
  258. return set_ext_hw_attr(hwc, event);
  259. if (attr->config >= x86_pmu.max_events)
  260. return -EINVAL;
  261. /*
  262. * The generic map:
  263. */
  264. config = x86_pmu.event_map(attr->config);
  265. if (config == 0)
  266. return -ENOENT;
  267. if (config == -1LL)
  268. return -EINVAL;
  269. /*
  270. * Branch tracing:
  271. */
  272. if (attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS &&
  273. !attr->freq && hwc->sample_period == 1) {
  274. /* BTS is not supported by this architecture. */
  275. if (!x86_pmu.bts_active)
  276. return -EOPNOTSUPP;
  277. /* BTS is currently only allowed for user-mode. */
  278. if (!attr->exclude_kernel)
  279. return -EOPNOTSUPP;
  280. }
  281. hwc->config |= config;
  282. return 0;
  283. }
  284. /*
  285. * check that branch_sample_type is compatible with
  286. * settings needed for precise_ip > 1 which implies
  287. * using the LBR to capture ALL taken branches at the
  288. * priv levels of the measurement
  289. */
  290. static inline int precise_br_compat(struct perf_event *event)
  291. {
  292. u64 m = event->attr.branch_sample_type;
  293. u64 b = 0;
  294. /* must capture all branches */
  295. if (!(m & PERF_SAMPLE_BRANCH_ANY))
  296. return 0;
  297. m &= PERF_SAMPLE_BRANCH_KERNEL | PERF_SAMPLE_BRANCH_USER;
  298. if (!event->attr.exclude_user)
  299. b |= PERF_SAMPLE_BRANCH_USER;
  300. if (!event->attr.exclude_kernel)
  301. b |= PERF_SAMPLE_BRANCH_KERNEL;
  302. /*
  303. * ignore PERF_SAMPLE_BRANCH_HV, not supported on x86
  304. */
  305. return m == b;
  306. }
  307. int x86_pmu_hw_config(struct perf_event *event)
  308. {
  309. if (event->attr.precise_ip) {
  310. int precise = 0;
  311. /* Support for constant skid */
  312. if (x86_pmu.pebs_active && !x86_pmu.pebs_broken) {
  313. precise++;
  314. /* Support for IP fixup */
  315. if (x86_pmu.lbr_nr)
  316. precise++;
  317. }
  318. if (event->attr.precise_ip > precise)
  319. return -EOPNOTSUPP;
  320. /*
  321. * check that PEBS LBR correction does not conflict with
  322. * whatever the user is asking with attr->branch_sample_type
  323. */
  324. if (event->attr.precise_ip > 1) {
  325. u64 *br_type = &event->attr.branch_sample_type;
  326. if (has_branch_stack(event)) {
  327. if (!precise_br_compat(event))
  328. return -EOPNOTSUPP;
  329. /* branch_sample_type is compatible */
  330. } else {
  331. /*
  332. * user did not specify branch_sample_type
  333. *
  334. * For PEBS fixups, we capture all
  335. * the branches at the priv level of the
  336. * event.
  337. */
  338. *br_type = PERF_SAMPLE_BRANCH_ANY;
  339. if (!event->attr.exclude_user)
  340. *br_type |= PERF_SAMPLE_BRANCH_USER;
  341. if (!event->attr.exclude_kernel)
  342. *br_type |= PERF_SAMPLE_BRANCH_KERNEL;
  343. }
  344. }
  345. }
  346. /*
  347. * Generate PMC IRQs:
  348. * (keep 'enabled' bit clear for now)
  349. */
  350. event->hw.config = ARCH_PERFMON_EVENTSEL_INT;
  351. /*
  352. * Count user and OS events unless requested not to
  353. */
  354. if (!event->attr.exclude_user)
  355. event->hw.config |= ARCH_PERFMON_EVENTSEL_USR;
  356. if (!event->attr.exclude_kernel)
  357. event->hw.config |= ARCH_PERFMON_EVENTSEL_OS;
  358. if (event->attr.type == PERF_TYPE_RAW)
  359. event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK;
  360. return x86_setup_perfctr(event);
  361. }
  362. /*
  363. * Setup the hardware configuration for a given attr_type
  364. */
  365. static int __x86_pmu_event_init(struct perf_event *event)
  366. {
  367. int err;
  368. if (!x86_pmu_initialized())
  369. return -ENODEV;
  370. err = 0;
  371. if (!atomic_inc_not_zero(&active_events)) {
  372. mutex_lock(&pmc_reserve_mutex);
  373. if (atomic_read(&active_events) == 0) {
  374. if (!reserve_pmc_hardware())
  375. err = -EBUSY;
  376. else
  377. reserve_ds_buffers();
  378. }
  379. if (!err)
  380. atomic_inc(&active_events);
  381. mutex_unlock(&pmc_reserve_mutex);
  382. }
  383. if (err)
  384. return err;
  385. event->destroy = hw_perf_event_destroy;
  386. event->hw.idx = -1;
  387. event->hw.last_cpu = -1;
  388. event->hw.last_tag = ~0ULL;
  389. /* mark unused */
  390. event->hw.extra_reg.idx = EXTRA_REG_NONE;
  391. event->hw.branch_reg.idx = EXTRA_REG_NONE;
  392. return x86_pmu.hw_config(event);
  393. }
  394. void x86_pmu_disable_all(void)
  395. {
  396. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  397. int idx;
  398. for (idx = 0; idx < x86_pmu.num_counters; idx++) {
  399. u64 val;
  400. if (!test_bit(idx, cpuc->active_mask))
  401. continue;
  402. rdmsrl(x86_pmu_config_addr(idx), val);
  403. if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
  404. continue;
  405. val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
  406. wrmsrl(x86_pmu_config_addr(idx), val);
  407. }
  408. }
  409. static void x86_pmu_disable(struct pmu *pmu)
  410. {
  411. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  412. if (!x86_pmu_initialized())
  413. return;
  414. if (!cpuc->enabled)
  415. return;
  416. cpuc->n_added = 0;
  417. cpuc->enabled = 0;
  418. barrier();
  419. x86_pmu.disable_all();
  420. }
  421. void x86_pmu_enable_all(int added)
  422. {
  423. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  424. int idx;
  425. for (idx = 0; idx < x86_pmu.num_counters; idx++) {
  426. struct hw_perf_event *hwc = &cpuc->events[idx]->hw;
  427. if (!test_bit(idx, cpuc->active_mask))
  428. continue;
  429. __x86_pmu_enable_event(hwc, ARCH_PERFMON_EVENTSEL_ENABLE);
  430. }
  431. }
  432. static struct pmu pmu;
  433. static inline int is_x86_event(struct perf_event *event)
  434. {
  435. return event->pmu == &pmu;
  436. }
  437. /*
  438. * Event scheduler state:
  439. *
  440. * Assign events iterating over all events and counters, beginning
  441. * with events with least weights first. Keep the current iterator
  442. * state in struct sched_state.
  443. */
  444. struct sched_state {
  445. int weight;
  446. int event; /* event index */
  447. int counter; /* counter index */
  448. int unassigned; /* number of events to be assigned left */
  449. unsigned long used[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  450. };
  451. /* Total max is X86_PMC_IDX_MAX, but we are O(n!) limited */
  452. #define SCHED_STATES_MAX 2
  453. struct perf_sched {
  454. int max_weight;
  455. int max_events;
  456. struct event_constraint **constraints;
  457. struct sched_state state;
  458. int saved_states;
  459. struct sched_state saved[SCHED_STATES_MAX];
  460. };
  461. /*
  462. * Initialize interator that runs through all events and counters.
  463. */
  464. static void perf_sched_init(struct perf_sched *sched, struct event_constraint **c,
  465. int num, int wmin, int wmax)
  466. {
  467. int idx;
  468. memset(sched, 0, sizeof(*sched));
  469. sched->max_events = num;
  470. sched->max_weight = wmax;
  471. sched->constraints = c;
  472. for (idx = 0; idx < num; idx++) {
  473. if (c[idx]->weight == wmin)
  474. break;
  475. }
  476. sched->state.event = idx; /* start with min weight */
  477. sched->state.weight = wmin;
  478. sched->state.unassigned = num;
  479. }
  480. static void perf_sched_save_state(struct perf_sched *sched)
  481. {
  482. if (WARN_ON_ONCE(sched->saved_states >= SCHED_STATES_MAX))
  483. return;
  484. sched->saved[sched->saved_states] = sched->state;
  485. sched->saved_states++;
  486. }
  487. static bool perf_sched_restore_state(struct perf_sched *sched)
  488. {
  489. if (!sched->saved_states)
  490. return false;
  491. sched->saved_states--;
  492. sched->state = sched->saved[sched->saved_states];
  493. /* continue with next counter: */
  494. clear_bit(sched->state.counter++, sched->state.used);
  495. return true;
  496. }
  497. /*
  498. * Select a counter for the current event to schedule. Return true on
  499. * success.
  500. */
  501. static bool __perf_sched_find_counter(struct perf_sched *sched)
  502. {
  503. struct event_constraint *c;
  504. int idx;
  505. if (!sched->state.unassigned)
  506. return false;
  507. if (sched->state.event >= sched->max_events)
  508. return false;
  509. c = sched->constraints[sched->state.event];
  510. /* Prefer fixed purpose counters */
  511. if (c->idxmsk64 & (~0ULL << INTEL_PMC_IDX_FIXED)) {
  512. idx = INTEL_PMC_IDX_FIXED;
  513. for_each_set_bit_from(idx, c->idxmsk, X86_PMC_IDX_MAX) {
  514. if (!__test_and_set_bit(idx, sched->state.used))
  515. goto done;
  516. }
  517. }
  518. /* Grab the first unused counter starting with idx */
  519. idx = sched->state.counter;
  520. for_each_set_bit_from(idx, c->idxmsk, INTEL_PMC_IDX_FIXED) {
  521. if (!__test_and_set_bit(idx, sched->state.used))
  522. goto done;
  523. }
  524. return false;
  525. done:
  526. sched->state.counter = idx;
  527. if (c->overlap)
  528. perf_sched_save_state(sched);
  529. return true;
  530. }
  531. static bool perf_sched_find_counter(struct perf_sched *sched)
  532. {
  533. while (!__perf_sched_find_counter(sched)) {
  534. if (!perf_sched_restore_state(sched))
  535. return false;
  536. }
  537. return true;
  538. }
  539. /*
  540. * Go through all unassigned events and find the next one to schedule.
  541. * Take events with the least weight first. Return true on success.
  542. */
  543. static bool perf_sched_next_event(struct perf_sched *sched)
  544. {
  545. struct event_constraint *c;
  546. if (!sched->state.unassigned || !--sched->state.unassigned)
  547. return false;
  548. do {
  549. /* next event */
  550. sched->state.event++;
  551. if (sched->state.event >= sched->max_events) {
  552. /* next weight */
  553. sched->state.event = 0;
  554. sched->state.weight++;
  555. if (sched->state.weight > sched->max_weight)
  556. return false;
  557. }
  558. c = sched->constraints[sched->state.event];
  559. } while (c->weight != sched->state.weight);
  560. sched->state.counter = 0; /* start with first counter */
  561. return true;
  562. }
  563. /*
  564. * Assign a counter for each event.
  565. */
  566. int perf_assign_events(struct event_constraint **constraints, int n,
  567. int wmin, int wmax, int *assign)
  568. {
  569. struct perf_sched sched;
  570. perf_sched_init(&sched, constraints, n, wmin, wmax);
  571. do {
  572. if (!perf_sched_find_counter(&sched))
  573. break; /* failed */
  574. if (assign)
  575. assign[sched.state.event] = sched.state.counter;
  576. } while (perf_sched_next_event(&sched));
  577. return sched.state.unassigned;
  578. }
  579. int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
  580. {
  581. struct event_constraint *c, *constraints[X86_PMC_IDX_MAX];
  582. unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
  583. int i, wmin, wmax, num = 0;
  584. struct hw_perf_event *hwc;
  585. bitmap_zero(used_mask, X86_PMC_IDX_MAX);
  586. for (i = 0, wmin = X86_PMC_IDX_MAX, wmax = 0; i < n; i++) {
  587. c = x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
  588. constraints[i] = c;
  589. wmin = min(wmin, c->weight);
  590. wmax = max(wmax, c->weight);
  591. }
  592. /*
  593. * fastpath, try to reuse previous register
  594. */
  595. for (i = 0; i < n; i++) {
  596. hwc = &cpuc->event_list[i]->hw;
  597. c = constraints[i];
  598. /* never assigned */
  599. if (hwc->idx == -1)
  600. break;
  601. /* constraint still honored */
  602. if (!test_bit(hwc->idx, c->idxmsk))
  603. break;
  604. /* not already used */
  605. if (test_bit(hwc->idx, used_mask))
  606. break;
  607. __set_bit(hwc->idx, used_mask);
  608. if (assign)
  609. assign[i] = hwc->idx;
  610. }
  611. /* slow path */
  612. if (i != n)
  613. num = perf_assign_events(constraints, n, wmin, wmax, assign);
  614. /*
  615. * scheduling failed or is just a simulation,
  616. * free resources if necessary
  617. */
  618. if (!assign || num) {
  619. for (i = 0; i < n; i++) {
  620. if (x86_pmu.put_event_constraints)
  621. x86_pmu.put_event_constraints(cpuc, cpuc->event_list[i]);
  622. }
  623. }
  624. return num ? -EINVAL : 0;
  625. }
  626. /*
  627. * dogrp: true if must collect siblings events (group)
  628. * returns total number of events and error code
  629. */
  630. static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
  631. {
  632. struct perf_event *event;
  633. int n, max_count;
  634. max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed;
  635. /* current number of events already accepted */
  636. n = cpuc->n_events;
  637. if (is_x86_event(leader)) {
  638. if (n >= max_count)
  639. return -EINVAL;
  640. cpuc->event_list[n] = leader;
  641. n++;
  642. }
  643. if (!dogrp)
  644. return n;
  645. list_for_each_entry(event, &leader->sibling_list, group_entry) {
  646. if (!is_x86_event(event) ||
  647. event->state <= PERF_EVENT_STATE_OFF)
  648. continue;
  649. if (n >= max_count)
  650. return -EINVAL;
  651. cpuc->event_list[n] = event;
  652. n++;
  653. }
  654. return n;
  655. }
  656. static inline void x86_assign_hw_event(struct perf_event *event,
  657. struct cpu_hw_events *cpuc, int i)
  658. {
  659. struct hw_perf_event *hwc = &event->hw;
  660. hwc->idx = cpuc->assign[i];
  661. hwc->last_cpu = smp_processor_id();
  662. hwc->last_tag = ++cpuc->tags[i];
  663. if (hwc->idx == INTEL_PMC_IDX_FIXED_BTS) {
  664. hwc->config_base = 0;
  665. hwc->event_base = 0;
  666. } else if (hwc->idx >= INTEL_PMC_IDX_FIXED) {
  667. hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
  668. hwc->event_base = MSR_ARCH_PERFMON_FIXED_CTR0 + (hwc->idx - INTEL_PMC_IDX_FIXED);
  669. hwc->event_base_rdpmc = (hwc->idx - INTEL_PMC_IDX_FIXED) | 1<<30;
  670. } else {
  671. hwc->config_base = x86_pmu_config_addr(hwc->idx);
  672. hwc->event_base = x86_pmu_event_addr(hwc->idx);
  673. hwc->event_base_rdpmc = hwc->idx;
  674. }
  675. }
  676. static inline int match_prev_assignment(struct hw_perf_event *hwc,
  677. struct cpu_hw_events *cpuc,
  678. int i)
  679. {
  680. return hwc->idx == cpuc->assign[i] &&
  681. hwc->last_cpu == smp_processor_id() &&
  682. hwc->last_tag == cpuc->tags[i];
  683. }
  684. static void x86_pmu_start(struct perf_event *event, int flags);
  685. static void x86_pmu_enable(struct pmu *pmu)
  686. {
  687. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  688. struct perf_event *event;
  689. struct hw_perf_event *hwc;
  690. int i, added = cpuc->n_added;
  691. if (!x86_pmu_initialized())
  692. return;
  693. if (cpuc->enabled)
  694. return;
  695. if (cpuc->n_added) {
  696. int n_running = cpuc->n_events - cpuc->n_added;
  697. /*
  698. * apply assignment obtained either from
  699. * hw_perf_group_sched_in() or x86_pmu_enable()
  700. *
  701. * step1: save events moving to new counters
  702. * step2: reprogram moved events into new counters
  703. */
  704. for (i = 0; i < n_running; i++) {
  705. event = cpuc->event_list[i];
  706. hwc = &event->hw;
  707. /*
  708. * we can avoid reprogramming counter if:
  709. * - assigned same counter as last time
  710. * - running on same CPU as last time
  711. * - no other event has used the counter since
  712. */
  713. if (hwc->idx == -1 ||
  714. match_prev_assignment(hwc, cpuc, i))
  715. continue;
  716. /*
  717. * Ensure we don't accidentally enable a stopped
  718. * counter simply because we rescheduled.
  719. */
  720. if (hwc->state & PERF_HES_STOPPED)
  721. hwc->state |= PERF_HES_ARCH;
  722. x86_pmu_stop(event, PERF_EF_UPDATE);
  723. }
  724. for (i = 0; i < cpuc->n_events; i++) {
  725. event = cpuc->event_list[i];
  726. hwc = &event->hw;
  727. if (!match_prev_assignment(hwc, cpuc, i))
  728. x86_assign_hw_event(event, cpuc, i);
  729. else if (i < n_running)
  730. continue;
  731. if (hwc->state & PERF_HES_ARCH)
  732. continue;
  733. x86_pmu_start(event, PERF_EF_RELOAD);
  734. }
  735. cpuc->n_added = 0;
  736. perf_events_lapic_init();
  737. }
  738. cpuc->enabled = 1;
  739. barrier();
  740. x86_pmu.enable_all(added);
  741. }
  742. static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
  743. /*
  744. * Set the next IRQ period, based on the hwc->period_left value.
  745. * To be called with the event disabled in hw:
  746. */
  747. int x86_perf_event_set_period(struct perf_event *event)
  748. {
  749. struct hw_perf_event *hwc = &event->hw;
  750. s64 left = local64_read(&hwc->period_left);
  751. s64 period = hwc->sample_period;
  752. int ret = 0, idx = hwc->idx;
  753. if (idx == INTEL_PMC_IDX_FIXED_BTS)
  754. return 0;
  755. /*
  756. * If we are way outside a reasonable range then just skip forward:
  757. */
  758. if (unlikely(left <= -period)) {
  759. left = period;
  760. local64_set(&hwc->period_left, left);
  761. hwc->last_period = period;
  762. ret = 1;
  763. }
  764. if (unlikely(left <= 0)) {
  765. left += period;
  766. local64_set(&hwc->period_left, left);
  767. hwc->last_period = period;
  768. ret = 1;
  769. }
  770. /*
  771. * Quirk: certain CPUs dont like it if just 1 hw_event is left:
  772. */
  773. if (unlikely(left < 2))
  774. left = 2;
  775. if (left > x86_pmu.max_period)
  776. left = x86_pmu.max_period;
  777. per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
  778. /*
  779. * The hw event starts counting from this event offset,
  780. * mark it to be able to extra future deltas:
  781. */
  782. local64_set(&hwc->prev_count, (u64)-left);
  783. wrmsrl(hwc->event_base, (u64)(-left) & x86_pmu.cntval_mask);
  784. /*
  785. * Due to erratum on certan cpu we need
  786. * a second write to be sure the register
  787. * is updated properly
  788. */
  789. if (x86_pmu.perfctr_second_write) {
  790. wrmsrl(hwc->event_base,
  791. (u64)(-left) & x86_pmu.cntval_mask);
  792. }
  793. perf_event_update_userpage(event);
  794. return ret;
  795. }
  796. void x86_pmu_enable_event(struct perf_event *event)
  797. {
  798. if (__this_cpu_read(cpu_hw_events.enabled))
  799. __x86_pmu_enable_event(&event->hw,
  800. ARCH_PERFMON_EVENTSEL_ENABLE);
  801. }
  802. /*
  803. * Add a single event to the PMU.
  804. *
  805. * The event is added to the group of enabled events
  806. * but only if it can be scehduled with existing events.
  807. */
  808. static int x86_pmu_add(struct perf_event *event, int flags)
  809. {
  810. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  811. struct hw_perf_event *hwc;
  812. int assign[X86_PMC_IDX_MAX];
  813. int n, n0, ret;
  814. hwc = &event->hw;
  815. perf_pmu_disable(event->pmu);
  816. n0 = cpuc->n_events;
  817. ret = n = collect_events(cpuc, event, false);
  818. if (ret < 0)
  819. goto out;
  820. hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
  821. if (!(flags & PERF_EF_START))
  822. hwc->state |= PERF_HES_ARCH;
  823. /*
  824. * If group events scheduling transaction was started,
  825. * skip the schedulability test here, it will be performed
  826. * at commit time (->commit_txn) as a whole
  827. */
  828. if (cpuc->group_flag & PERF_EVENT_TXN)
  829. goto done_collect;
  830. ret = x86_pmu.schedule_events(cpuc, n, assign);
  831. if (ret)
  832. goto out;
  833. /*
  834. * copy new assignment, now we know it is possible
  835. * will be used by hw_perf_enable()
  836. */
  837. memcpy(cpuc->assign, assign, n*sizeof(int));
  838. done_collect:
  839. cpuc->n_events = n;
  840. cpuc->n_added += n - n0;
  841. cpuc->n_txn += n - n0;
  842. ret = 0;
  843. out:
  844. perf_pmu_enable(event->pmu);
  845. return ret;
  846. }
  847. static void x86_pmu_start(struct perf_event *event, int flags)
  848. {
  849. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  850. int idx = event->hw.idx;
  851. if (WARN_ON_ONCE(!(event->hw.state & PERF_HES_STOPPED)))
  852. return;
  853. if (WARN_ON_ONCE(idx == -1))
  854. return;
  855. if (flags & PERF_EF_RELOAD) {
  856. WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));
  857. x86_perf_event_set_period(event);
  858. }
  859. event->hw.state = 0;
  860. cpuc->events[idx] = event;
  861. __set_bit(idx, cpuc->active_mask);
  862. __set_bit(idx, cpuc->running);
  863. x86_pmu.enable(event);
  864. perf_event_update_userpage(event);
  865. }
  866. void perf_event_print_debug(void)
  867. {
  868. u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
  869. u64 pebs;
  870. struct cpu_hw_events *cpuc;
  871. unsigned long flags;
  872. int cpu, idx;
  873. if (!x86_pmu.num_counters)
  874. return;
  875. local_irq_save(flags);
  876. cpu = smp_processor_id();
  877. cpuc = &per_cpu(cpu_hw_events, cpu);
  878. if (x86_pmu.version >= 2) {
  879. rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
  880. rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
  881. rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
  882. rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
  883. rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
  884. pr_info("\n");
  885. pr_info("CPU#%d: ctrl: %016llx\n", cpu, ctrl);
  886. pr_info("CPU#%d: status: %016llx\n", cpu, status);
  887. pr_info("CPU#%d: overflow: %016llx\n", cpu, overflow);
  888. pr_info("CPU#%d: fixed: %016llx\n", cpu, fixed);
  889. pr_info("CPU#%d: pebs: %016llx\n", cpu, pebs);
  890. }
  891. pr_info("CPU#%d: active: %016llx\n", cpu, *(u64 *)cpuc->active_mask);
  892. for (idx = 0; idx < x86_pmu.num_counters; idx++) {
  893. rdmsrl(x86_pmu_config_addr(idx), pmc_ctrl);
  894. rdmsrl(x86_pmu_event_addr(idx), pmc_count);
  895. prev_left = per_cpu(pmc_prev_left[idx], cpu);
  896. pr_info("CPU#%d: gen-PMC%d ctrl: %016llx\n",
  897. cpu, idx, pmc_ctrl);
  898. pr_info("CPU#%d: gen-PMC%d count: %016llx\n",
  899. cpu, idx, pmc_count);
  900. pr_info("CPU#%d: gen-PMC%d left: %016llx\n",
  901. cpu, idx, prev_left);
  902. }
  903. for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
  904. rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);
  905. pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
  906. cpu, idx, pmc_count);
  907. }
  908. local_irq_restore(flags);
  909. }
  910. void x86_pmu_stop(struct perf_event *event, int flags)
  911. {
  912. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  913. struct hw_perf_event *hwc = &event->hw;
  914. if (__test_and_clear_bit(hwc->idx, cpuc->active_mask)) {
  915. x86_pmu.disable(event);
  916. cpuc->events[hwc->idx] = NULL;
  917. WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED);
  918. hwc->state |= PERF_HES_STOPPED;
  919. }
  920. if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) {
  921. /*
  922. * Drain the remaining delta count out of a event
  923. * that we are disabling:
  924. */
  925. x86_perf_event_update(event);
  926. hwc->state |= PERF_HES_UPTODATE;
  927. }
  928. }
  929. static void x86_pmu_del(struct perf_event *event, int flags)
  930. {
  931. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  932. int i;
  933. /*
  934. * If we're called during a txn, we don't need to do anything.
  935. * The events never got scheduled and ->cancel_txn will truncate
  936. * the event_list.
  937. */
  938. if (cpuc->group_flag & PERF_EVENT_TXN)
  939. return;
  940. x86_pmu_stop(event, PERF_EF_UPDATE);
  941. for (i = 0; i < cpuc->n_events; i++) {
  942. if (event == cpuc->event_list[i]) {
  943. if (x86_pmu.put_event_constraints)
  944. x86_pmu.put_event_constraints(cpuc, event);
  945. while (++i < cpuc->n_events)
  946. cpuc->event_list[i-1] = cpuc->event_list[i];
  947. --cpuc->n_events;
  948. break;
  949. }
  950. }
  951. perf_event_update_userpage(event);
  952. }
  953. int x86_pmu_handle_irq(struct pt_regs *regs)
  954. {
  955. struct perf_sample_data data;
  956. struct cpu_hw_events *cpuc;
  957. struct perf_event *event;
  958. int idx, handled = 0;
  959. u64 val;
  960. cpuc = &__get_cpu_var(cpu_hw_events);
  961. /*
  962. * Some chipsets need to unmask the LVTPC in a particular spot
  963. * inside the nmi handler. As a result, the unmasking was pushed
  964. * into all the nmi handlers.
  965. *
  966. * This generic handler doesn't seem to have any issues where the
  967. * unmasking occurs so it was left at the top.
  968. */
  969. apic_write(APIC_LVTPC, APIC_DM_NMI);
  970. for (idx = 0; idx < x86_pmu.num_counters; idx++) {
  971. if (!test_bit(idx, cpuc->active_mask)) {
  972. /*
  973. * Though we deactivated the counter some cpus
  974. * might still deliver spurious interrupts still
  975. * in flight. Catch them:
  976. */
  977. if (__test_and_clear_bit(idx, cpuc->running))
  978. handled++;
  979. continue;
  980. }
  981. event = cpuc->events[idx];
  982. val = x86_perf_event_update(event);
  983. if (val & (1ULL << (x86_pmu.cntval_bits - 1)))
  984. continue;
  985. /*
  986. * event overflow
  987. */
  988. handled++;
  989. perf_sample_data_init(&data, 0, event->hw.last_period);
  990. if (!x86_perf_event_set_period(event))
  991. continue;
  992. if (perf_event_overflow(event, &data, regs))
  993. x86_pmu_stop(event, 0);
  994. }
  995. if (handled)
  996. inc_irq_stat(apic_perf_irqs);
  997. return handled;
  998. }
  999. void perf_events_lapic_init(void)
  1000. {
  1001. if (!x86_pmu.apic || !x86_pmu_initialized())
  1002. return;
  1003. /*
  1004. * Always use NMI for PMU
  1005. */
  1006. apic_write(APIC_LVTPC, APIC_DM_NMI);
  1007. }
  1008. static int __kprobes
  1009. perf_event_nmi_handler(unsigned int cmd, struct pt_regs *regs)
  1010. {
  1011. if (!atomic_read(&active_events))
  1012. return NMI_DONE;
  1013. return x86_pmu.handle_irq(regs);
  1014. }
  1015. struct event_constraint emptyconstraint;
  1016. struct event_constraint unconstrained;
  1017. static int __cpuinit
  1018. x86_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
  1019. {
  1020. unsigned int cpu = (long)hcpu;
  1021. struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu);
  1022. int ret = NOTIFY_OK;
  1023. switch (action & ~CPU_TASKS_FROZEN) {
  1024. case CPU_UP_PREPARE:
  1025. cpuc->kfree_on_online = NULL;
  1026. if (x86_pmu.cpu_prepare)
  1027. ret = x86_pmu.cpu_prepare(cpu);
  1028. break;
  1029. case CPU_STARTING:
  1030. if (x86_pmu.attr_rdpmc)
  1031. set_in_cr4(X86_CR4_PCE);
  1032. if (x86_pmu.cpu_starting)
  1033. x86_pmu.cpu_starting(cpu);
  1034. break;
  1035. case CPU_ONLINE:
  1036. kfree(cpuc->kfree_on_online);
  1037. break;
  1038. case CPU_DYING:
  1039. if (x86_pmu.cpu_dying)
  1040. x86_pmu.cpu_dying(cpu);
  1041. break;
  1042. case CPU_UP_CANCELED:
  1043. case CPU_DEAD:
  1044. if (x86_pmu.cpu_dead)
  1045. x86_pmu.cpu_dead(cpu);
  1046. break;
  1047. default:
  1048. break;
  1049. }
  1050. return ret;
  1051. }
  1052. static void __init pmu_check_apic(void)
  1053. {
  1054. if (cpu_has_apic)
  1055. return;
  1056. x86_pmu.apic = 0;
  1057. pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
  1058. pr_info("no hardware sampling interrupt available.\n");
  1059. }
  1060. static struct attribute_group x86_pmu_format_group = {
  1061. .name = "format",
  1062. .attrs = NULL,
  1063. };
  1064. struct perf_pmu_events_attr {
  1065. struct device_attribute attr;
  1066. u64 id;
  1067. };
  1068. /*
  1069. * Remove all undefined events (x86_pmu.event_map(id) == 0)
  1070. * out of events_attr attributes.
  1071. */
  1072. static void __init filter_events(struct attribute **attrs)
  1073. {
  1074. int i, j;
  1075. for (i = 0; attrs[i]; i++) {
  1076. if (x86_pmu.event_map(i))
  1077. continue;
  1078. for (j = i; attrs[j]; j++)
  1079. attrs[j] = attrs[j + 1];
  1080. /* Check the shifted attr. */
  1081. i--;
  1082. }
  1083. }
  1084. static ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
  1085. char *page)
  1086. {
  1087. struct perf_pmu_events_attr *pmu_attr = \
  1088. container_of(attr, struct perf_pmu_events_attr, attr);
  1089. u64 config = x86_pmu.event_map(pmu_attr->id);
  1090. return x86_pmu.events_sysfs_show(page, config);
  1091. }
  1092. #define EVENT_VAR(_id) event_attr_##_id
  1093. #define EVENT_PTR(_id) &event_attr_##_id.attr.attr
  1094. #define EVENT_ATTR(_name, _id) \
  1095. static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
  1096. .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
  1097. .id = PERF_COUNT_HW_##_id, \
  1098. };
  1099. EVENT_ATTR(cpu-cycles, CPU_CYCLES );
  1100. EVENT_ATTR(instructions, INSTRUCTIONS );
  1101. EVENT_ATTR(cache-references, CACHE_REFERENCES );
  1102. EVENT_ATTR(cache-misses, CACHE_MISSES );
  1103. EVENT_ATTR(branch-instructions, BRANCH_INSTRUCTIONS );
  1104. EVENT_ATTR(branch-misses, BRANCH_MISSES );
  1105. EVENT_ATTR(bus-cycles, BUS_CYCLES );
  1106. EVENT_ATTR(stalled-cycles-frontend, STALLED_CYCLES_FRONTEND );
  1107. EVENT_ATTR(stalled-cycles-backend, STALLED_CYCLES_BACKEND );
  1108. EVENT_ATTR(ref-cycles, REF_CPU_CYCLES );
  1109. static struct attribute *empty_attrs;
  1110. static struct attribute *events_attr[] = {
  1111. EVENT_PTR(CPU_CYCLES),
  1112. EVENT_PTR(INSTRUCTIONS),
  1113. EVENT_PTR(CACHE_REFERENCES),
  1114. EVENT_PTR(CACHE_MISSES),
  1115. EVENT_PTR(BRANCH_INSTRUCTIONS),
  1116. EVENT_PTR(BRANCH_MISSES),
  1117. EVENT_PTR(BUS_CYCLES),
  1118. EVENT_PTR(STALLED_CYCLES_FRONTEND),
  1119. EVENT_PTR(STALLED_CYCLES_BACKEND),
  1120. EVENT_PTR(REF_CPU_CYCLES),
  1121. NULL,
  1122. };
  1123. static struct attribute_group x86_pmu_events_group = {
  1124. .name = "events",
  1125. .attrs = events_attr,
  1126. };
  1127. ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event)
  1128. {
  1129. u64 umask = (config & ARCH_PERFMON_EVENTSEL_UMASK) >> 8;
  1130. u64 cmask = (config & ARCH_PERFMON_EVENTSEL_CMASK) >> 24;
  1131. bool edge = (config & ARCH_PERFMON_EVENTSEL_EDGE);
  1132. bool pc = (config & ARCH_PERFMON_EVENTSEL_PIN_CONTROL);
  1133. bool any = (config & ARCH_PERFMON_EVENTSEL_ANY);
  1134. bool inv = (config & ARCH_PERFMON_EVENTSEL_INV);
  1135. ssize_t ret;
  1136. /*
  1137. * We have whole page size to spend and just little data
  1138. * to write, so we can safely use sprintf.
  1139. */
  1140. ret = sprintf(page, "event=0x%02llx", event);
  1141. if (umask)
  1142. ret += sprintf(page + ret, ",umask=0x%02llx", umask);
  1143. if (edge)
  1144. ret += sprintf(page + ret, ",edge");
  1145. if (pc)
  1146. ret += sprintf(page + ret, ",pc");
  1147. if (any)
  1148. ret += sprintf(page + ret, ",any");
  1149. if (inv)
  1150. ret += sprintf(page + ret, ",inv");
  1151. if (cmask)
  1152. ret += sprintf(page + ret, ",cmask=0x%02llx", cmask);
  1153. ret += sprintf(page + ret, "\n");
  1154. return ret;
  1155. }
  1156. static int __init init_hw_perf_events(void)
  1157. {
  1158. struct x86_pmu_quirk *quirk;
  1159. int err;
  1160. pr_info("Performance Events: ");
  1161. switch (boot_cpu_data.x86_vendor) {
  1162. case X86_VENDOR_INTEL:
  1163. err = intel_pmu_init();
  1164. break;
  1165. case X86_VENDOR_AMD:
  1166. err = amd_pmu_init();
  1167. break;
  1168. default:
  1169. return 0;
  1170. }
  1171. if (err != 0) {
  1172. pr_cont("no PMU driver, software events only.\n");
  1173. return 0;
  1174. }
  1175. pmu_check_apic();
  1176. /* sanity check that the hardware exists or is emulated */
  1177. if (!check_hw_exists())
  1178. return 0;
  1179. pr_cont("%s PMU driver.\n", x86_pmu.name);
  1180. for (quirk = x86_pmu.quirks; quirk; quirk = quirk->next)
  1181. quirk->func();
  1182. if (!x86_pmu.intel_ctrl)
  1183. x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1;
  1184. perf_events_lapic_init();
  1185. register_nmi_handler(NMI_LOCAL, perf_event_nmi_handler, 0, "PMI");
  1186. unconstrained = (struct event_constraint)
  1187. __EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1,
  1188. 0, x86_pmu.num_counters, 0);
  1189. x86_pmu.attr_rdpmc = 1; /* enable userspace RDPMC usage by default */
  1190. x86_pmu_format_group.attrs = x86_pmu.format_attrs;
  1191. if (!x86_pmu.events_sysfs_show)
  1192. x86_pmu_events_group.attrs = &empty_attrs;
  1193. else
  1194. filter_events(x86_pmu_events_group.attrs);
  1195. pr_info("... version: %d\n", x86_pmu.version);
  1196. pr_info("... bit width: %d\n", x86_pmu.cntval_bits);
  1197. pr_info("... generic registers: %d\n", x86_pmu.num_counters);
  1198. pr_info("... value mask: %016Lx\n", x86_pmu.cntval_mask);
  1199. pr_info("... max period: %016Lx\n", x86_pmu.max_period);
  1200. pr_info("... fixed-purpose events: %d\n", x86_pmu.num_counters_fixed);
  1201. pr_info("... event mask: %016Lx\n", x86_pmu.intel_ctrl);
  1202. perf_pmu_register(&pmu, "cpu", PERF_TYPE_RAW);
  1203. perf_cpu_notifier(x86_pmu_notifier);
  1204. return 0;
  1205. }
  1206. early_initcall(init_hw_perf_events);
  1207. static inline void x86_pmu_read(struct perf_event *event)
  1208. {
  1209. x86_perf_event_update(event);
  1210. }
  1211. /*
  1212. * Start group events scheduling transaction
  1213. * Set the flag to make pmu::enable() not perform the
  1214. * schedulability test, it will be performed at commit time
  1215. */
  1216. static void x86_pmu_start_txn(struct pmu *pmu)
  1217. {
  1218. perf_pmu_disable(pmu);
  1219. __this_cpu_or(cpu_hw_events.group_flag, PERF_EVENT_TXN);
  1220. __this_cpu_write(cpu_hw_events.n_txn, 0);
  1221. }
  1222. /*
  1223. * Stop group events scheduling transaction
  1224. * Clear the flag and pmu::enable() will perform the
  1225. * schedulability test.
  1226. */
  1227. static void x86_pmu_cancel_txn(struct pmu *pmu)
  1228. {
  1229. __this_cpu_and(cpu_hw_events.group_flag, ~PERF_EVENT_TXN);
  1230. /*
  1231. * Truncate the collected events.
  1232. */
  1233. __this_cpu_sub(cpu_hw_events.n_added, __this_cpu_read(cpu_hw_events.n_txn));
  1234. __this_cpu_sub(cpu_hw_events.n_events, __this_cpu_read(cpu_hw_events.n_txn));
  1235. perf_pmu_enable(pmu);
  1236. }
  1237. /*
  1238. * Commit group events scheduling transaction
  1239. * Perform the group schedulability test as a whole
  1240. * Return 0 if success
  1241. */
  1242. static int x86_pmu_commit_txn(struct pmu *pmu)
  1243. {
  1244. struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
  1245. int assign[X86_PMC_IDX_MAX];
  1246. int n, ret;
  1247. n = cpuc->n_events;
  1248. if (!x86_pmu_initialized())
  1249. return -EAGAIN;
  1250. ret = x86_pmu.schedule_events(cpuc, n, assign);
  1251. if (ret)
  1252. return ret;
  1253. /*
  1254. * copy new assignment, now we know it is possible
  1255. * will be used by hw_perf_enable()
  1256. */
  1257. memcpy(cpuc->assign, assign, n*sizeof(int));
  1258. cpuc->group_flag &= ~PERF_EVENT_TXN;
  1259. perf_pmu_enable(pmu);
  1260. return 0;
  1261. }
  1262. /*
  1263. * a fake_cpuc is used to validate event groups. Due to
  1264. * the extra reg logic, we need to also allocate a fake
  1265. * per_core and per_cpu structure. Otherwise, group events
  1266. * using extra reg may conflict without the kernel being
  1267. * able to catch this when the last event gets added to
  1268. * the group.
  1269. */
  1270. static void free_fake_cpuc(struct cpu_hw_events *cpuc)
  1271. {
  1272. kfree(cpuc->shared_regs);
  1273. kfree(cpuc);
  1274. }
  1275. static struct cpu_hw_events *allocate_fake_cpuc(void)
  1276. {
  1277. struct cpu_hw_events *cpuc;
  1278. int cpu = raw_smp_processor_id();
  1279. cpuc = kzalloc(sizeof(*cpuc), GFP_KERNEL);
  1280. if (!cpuc)
  1281. return ERR_PTR(-ENOMEM);
  1282. /* only needed, if we have extra_regs */
  1283. if (x86_pmu.extra_regs) {
  1284. cpuc->shared_regs = allocate_shared_regs(cpu);
  1285. if (!cpuc->shared_regs)
  1286. goto error;
  1287. }
  1288. cpuc->is_fake = 1;
  1289. return cpuc;
  1290. error:
  1291. free_fake_cpuc(cpuc);
  1292. return ERR_PTR(-ENOMEM);
  1293. }
  1294. /*
  1295. * validate that we can schedule this event
  1296. */
  1297. static int validate_event(struct perf_event *event)
  1298. {
  1299. struct cpu_hw_events *fake_cpuc;
  1300. struct event_constraint *c;
  1301. int ret = 0;
  1302. fake_cpuc = allocate_fake_cpuc();
  1303. if (IS_ERR(fake_cpuc))
  1304. return PTR_ERR(fake_cpuc);
  1305. c = x86_pmu.get_event_constraints(fake_cpuc, event);
  1306. if (!c || !c->weight)
  1307. ret = -EINVAL;
  1308. if (x86_pmu.put_event_constraints)
  1309. x86_pmu.put_event_constraints(fake_cpuc, event);
  1310. free_fake_cpuc(fake_cpuc);
  1311. return ret;
  1312. }
  1313. /*
  1314. * validate a single event group
  1315. *
  1316. * validation include:
  1317. * - check events are compatible which each other
  1318. * - events do not compete for the same counter
  1319. * - number of events <= number of counters
  1320. *
  1321. * validation ensures the group can be loaded onto the
  1322. * PMU if it was the only group available.
  1323. */
  1324. static int validate_group(struct perf_event *event)
  1325. {
  1326. struct perf_event *leader = event->group_leader;
  1327. struct cpu_hw_events *fake_cpuc;
  1328. int ret = -EINVAL, n;
  1329. fake_cpuc = allocate_fake_cpuc();
  1330. if (IS_ERR(fake_cpuc))
  1331. return PTR_ERR(fake_cpuc);
  1332. /*
  1333. * the event is not yet connected with its
  1334. * siblings therefore we must first collect
  1335. * existing siblings, then add the new event
  1336. * before we can simulate the scheduling
  1337. */
  1338. n = collect_events(fake_cpuc, leader, true);
  1339. if (n < 0)
  1340. goto out;
  1341. fake_cpuc->n_events = n;
  1342. n = collect_events(fake_cpuc, event, false);
  1343. if (n < 0)
  1344. goto out;
  1345. fake_cpuc->n_events = n;
  1346. ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
  1347. out:
  1348. free_fake_cpuc(fake_cpuc);
  1349. return ret;
  1350. }
  1351. static int x86_pmu_event_init(struct perf_event *event)
  1352. {
  1353. struct pmu *tmp;
  1354. int err;
  1355. switch (event->attr.type) {
  1356. case PERF_TYPE_RAW:
  1357. case PERF_TYPE_HARDWARE:
  1358. case PERF_TYPE_HW_CACHE:
  1359. break;
  1360. default:
  1361. return -ENOENT;
  1362. }
  1363. err = __x86_pmu_event_init(event);
  1364. if (!err) {
  1365. /*
  1366. * we temporarily connect event to its pmu
  1367. * such that validate_group() can classify
  1368. * it as an x86 event using is_x86_event()
  1369. */
  1370. tmp = event->pmu;
  1371. event->pmu = &pmu;
  1372. if (event->group_leader != event)
  1373. err = validate_group(event);
  1374. else
  1375. err = validate_event(event);
  1376. event->pmu = tmp;
  1377. }
  1378. if (err) {
  1379. if (event->destroy)
  1380. event->destroy(event);
  1381. }
  1382. return err;
  1383. }
  1384. static int x86_pmu_event_idx(struct perf_event *event)
  1385. {
  1386. int idx = event->hw.idx;
  1387. if (!x86_pmu.attr_rdpmc)
  1388. return 0;
  1389. if (x86_pmu.num_counters_fixed && idx >= INTEL_PMC_IDX_FIXED) {
  1390. idx -= INTEL_PMC_IDX_FIXED;
  1391. idx |= 1 << 30;
  1392. }
  1393. return idx + 1;
  1394. }
  1395. static ssize_t get_attr_rdpmc(struct device *cdev,
  1396. struct device_attribute *attr,
  1397. char *buf)
  1398. {
  1399. return snprintf(buf, 40, "%d\n", x86_pmu.attr_rdpmc);
  1400. }
  1401. static void change_rdpmc(void *info)
  1402. {
  1403. bool enable = !!(unsigned long)info;
  1404. if (enable)
  1405. set_in_cr4(X86_CR4_PCE);
  1406. else
  1407. clear_in_cr4(X86_CR4_PCE);
  1408. }
  1409. static ssize_t set_attr_rdpmc(struct device *cdev,
  1410. struct device_attribute *attr,
  1411. const char *buf, size_t count)
  1412. {
  1413. unsigned long val;
  1414. ssize_t ret;
  1415. ret = kstrtoul(buf, 0, &val);
  1416. if (ret)
  1417. return ret;
  1418. if (!!val != !!x86_pmu.attr_rdpmc) {
  1419. x86_pmu.attr_rdpmc = !!val;
  1420. smp_call_function(change_rdpmc, (void *)val, 1);
  1421. }
  1422. return count;
  1423. }
  1424. static DEVICE_ATTR(rdpmc, S_IRUSR | S_IWUSR, get_attr_rdpmc, set_attr_rdpmc);
  1425. static struct attribute *x86_pmu_attrs[] = {
  1426. &dev_attr_rdpmc.attr,
  1427. NULL,
  1428. };
  1429. static struct attribute_group x86_pmu_attr_group = {
  1430. .attrs = x86_pmu_attrs,
  1431. };
  1432. static const struct attribute_group *x86_pmu_attr_groups[] = {
  1433. &x86_pmu_attr_group,
  1434. &x86_pmu_format_group,
  1435. &x86_pmu_events_group,
  1436. NULL,
  1437. };
  1438. static void x86_pmu_flush_branch_stack(void)
  1439. {
  1440. if (x86_pmu.flush_branch_stack)
  1441. x86_pmu.flush_branch_stack();
  1442. }
  1443. void perf_check_microcode(void)
  1444. {
  1445. if (x86_pmu.check_microcode)
  1446. x86_pmu.check_microcode();
  1447. }
  1448. EXPORT_SYMBOL_GPL(perf_check_microcode);
  1449. static struct pmu pmu = {
  1450. .pmu_enable = x86_pmu_enable,
  1451. .pmu_disable = x86_pmu_disable,
  1452. .attr_groups = x86_pmu_attr_groups,
  1453. .event_init = x86_pmu_event_init,
  1454. .add = x86_pmu_add,
  1455. .del = x86_pmu_del,
  1456. .start = x86_pmu_start,
  1457. .stop = x86_pmu_stop,
  1458. .read = x86_pmu_read,
  1459. .start_txn = x86_pmu_start_txn,
  1460. .cancel_txn = x86_pmu_cancel_txn,
  1461. .commit_txn = x86_pmu_commit_txn,
  1462. .event_idx = x86_pmu_event_idx,
  1463. .flush_branch_stack = x86_pmu_flush_branch_stack,
  1464. };
  1465. void arch_perf_update_userpage(struct perf_event_mmap_page *userpg, u64 now)
  1466. {
  1467. userpg->cap_usr_time = 0;
  1468. userpg->cap_usr_rdpmc = x86_pmu.attr_rdpmc;
  1469. userpg->pmc_width = x86_pmu.cntval_bits;
  1470. if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
  1471. return;
  1472. if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
  1473. return;
  1474. userpg->cap_usr_time = 1;
  1475. userpg->time_mult = this_cpu_read(cyc2ns);
  1476. userpg->time_shift = CYC2NS_SCALE_FACTOR;
  1477. userpg->time_offset = this_cpu_read(cyc2ns_offset) - now;
  1478. }
  1479. /*
  1480. * callchain support
  1481. */
  1482. static int backtrace_stack(void *data, char *name)
  1483. {
  1484. return 0;
  1485. }
  1486. static void backtrace_address(void *data, unsigned long addr, int reliable)
  1487. {
  1488. struct perf_callchain_entry *entry = data;
  1489. perf_callchain_store(entry, addr);
  1490. }
  1491. static const struct stacktrace_ops backtrace_ops = {
  1492. .stack = backtrace_stack,
  1493. .address = backtrace_address,
  1494. .walk_stack = print_context_stack_bp,
  1495. };
  1496. void
  1497. perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
  1498. {
  1499. if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
  1500. /* TODO: We don't support guest os callchain now */
  1501. return;
  1502. }
  1503. perf_callchain_store(entry, regs->ip);
  1504. dump_trace(NULL, regs, NULL, 0, &backtrace_ops, entry);
  1505. }
  1506. static inline int
  1507. valid_user_frame(const void __user *fp, unsigned long size)
  1508. {
  1509. return (__range_not_ok(fp, size, TASK_SIZE) == 0);
  1510. }
  1511. static unsigned long get_segment_base(unsigned int segment)
  1512. {
  1513. struct desc_struct *desc;
  1514. int idx = segment >> 3;
  1515. if ((segment & SEGMENT_TI_MASK) == SEGMENT_LDT) {
  1516. if (idx > LDT_ENTRIES)
  1517. return 0;
  1518. if (idx > current->active_mm->context.size)
  1519. return 0;
  1520. desc = current->active_mm->context.ldt;
  1521. } else {
  1522. if (idx > GDT_ENTRIES)
  1523. return 0;
  1524. desc = __this_cpu_ptr(&gdt_page.gdt[0]);
  1525. }
  1526. return get_desc_base(desc + idx);
  1527. }
  1528. #ifdef CONFIG_COMPAT
  1529. #include <asm/compat.h>
  1530. static inline int
  1531. perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
  1532. {
  1533. /* 32-bit process in 64-bit kernel. */
  1534. unsigned long ss_base, cs_base;
  1535. struct stack_frame_ia32 frame;
  1536. const void __user *fp;
  1537. if (!test_thread_flag(TIF_IA32))
  1538. return 0;
  1539. cs_base = get_segment_base(regs->cs);
  1540. ss_base = get_segment_base(regs->ss);
  1541. fp = compat_ptr(ss_base + regs->bp);
  1542. while (entry->nr < PERF_MAX_STACK_DEPTH) {
  1543. unsigned long bytes;
  1544. frame.next_frame = 0;
  1545. frame.return_address = 0;
  1546. bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
  1547. if (bytes != sizeof(frame))
  1548. break;
  1549. if (!valid_user_frame(fp, sizeof(frame)))
  1550. break;
  1551. perf_callchain_store(entry, cs_base + frame.return_address);
  1552. fp = compat_ptr(ss_base + frame.next_frame);
  1553. }
  1554. return 1;
  1555. }
  1556. #else
  1557. static inline int
  1558. perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
  1559. {
  1560. return 0;
  1561. }
  1562. #endif
  1563. void
  1564. perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
  1565. {
  1566. struct stack_frame frame;
  1567. const void __user *fp;
  1568. if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
  1569. /* TODO: We don't support guest os callchain now */
  1570. return;
  1571. }
  1572. /*
  1573. * We don't know what to do with VM86 stacks.. ignore them for now.
  1574. */
  1575. if (regs->flags & (X86_VM_MASK | PERF_EFLAGS_VM))
  1576. return;
  1577. fp = (void __user *)regs->bp;
  1578. perf_callchain_store(entry, regs->ip);
  1579. if (!current->mm)
  1580. return;
  1581. if (perf_callchain_user32(regs, entry))
  1582. return;
  1583. while (entry->nr < PERF_MAX_STACK_DEPTH) {
  1584. unsigned long bytes;
  1585. frame.next_frame = NULL;
  1586. frame.return_address = 0;
  1587. bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
  1588. if (bytes != sizeof(frame))
  1589. break;
  1590. if (!valid_user_frame(fp, sizeof(frame)))
  1591. break;
  1592. perf_callchain_store(entry, frame.return_address);
  1593. fp = frame.next_frame;
  1594. }
  1595. }
  1596. /*
  1597. * Deal with code segment offsets for the various execution modes:
  1598. *
  1599. * VM86 - the good olde 16 bit days, where the linear address is
  1600. * 20 bits and we use regs->ip + 0x10 * regs->cs.
  1601. *
  1602. * IA32 - Where we need to look at GDT/LDT segment descriptor tables
  1603. * to figure out what the 32bit base address is.
  1604. *
  1605. * X32 - has TIF_X32 set, but is running in x86_64
  1606. *
  1607. * X86_64 - CS,DS,SS,ES are all zero based.
  1608. */
  1609. static unsigned long code_segment_base(struct pt_regs *regs)
  1610. {
  1611. /*
  1612. * If we are in VM86 mode, add the segment offset to convert to a
  1613. * linear address.
  1614. */
  1615. if (regs->flags & X86_VM_MASK)
  1616. return 0x10 * regs->cs;
  1617. /*
  1618. * For IA32 we look at the GDT/LDT segment base to convert the
  1619. * effective IP to a linear address.
  1620. */
  1621. #ifdef CONFIG_X86_32
  1622. if (user_mode(regs) && regs->cs != __USER_CS)
  1623. return get_segment_base(regs->cs);
  1624. #else
  1625. if (test_thread_flag(TIF_IA32)) {
  1626. if (user_mode(regs) && regs->cs != __USER32_CS)
  1627. return get_segment_base(regs->cs);
  1628. }
  1629. #endif
  1630. return 0;
  1631. }
  1632. unsigned long perf_instruction_pointer(struct pt_regs *regs)
  1633. {
  1634. if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
  1635. return perf_guest_cbs->get_guest_ip();
  1636. return regs->ip + code_segment_base(regs);
  1637. }
  1638. unsigned long perf_misc_flags(struct pt_regs *regs)
  1639. {
  1640. int misc = 0;
  1641. if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
  1642. if (perf_guest_cbs->is_user_mode())
  1643. misc |= PERF_RECORD_MISC_GUEST_USER;
  1644. else
  1645. misc |= PERF_RECORD_MISC_GUEST_KERNEL;
  1646. } else {
  1647. if (user_mode(regs))
  1648. misc |= PERF_RECORD_MISC_USER;
  1649. else
  1650. misc |= PERF_RECORD_MISC_KERNEL;
  1651. }
  1652. if (regs->flags & PERF_EFLAGS_EXACT)
  1653. misc |= PERF_RECORD_MISC_EXACT_IP;
  1654. return misc;
  1655. }
  1656. void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap)
  1657. {
  1658. cap->version = x86_pmu.version;
  1659. cap->num_counters_gp = x86_pmu.num_counters;
  1660. cap->num_counters_fixed = x86_pmu.num_counters_fixed;
  1661. cap->bit_width_gp = x86_pmu.cntval_bits;
  1662. cap->bit_width_fixed = x86_pmu.cntval_bits;
  1663. cap->events_mask = (unsigned int)x86_pmu.events_maskl;
  1664. cap->events_mask_len = x86_pmu.events_mask_len;
  1665. }
  1666. EXPORT_SYMBOL_GPL(perf_get_x86_pmu_capability);