ohci.c 103 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/bitops.h>
  21. #include <linux/bug.h>
  22. #include <linux/compiler.h>
  23. #include <linux/delay.h>
  24. #include <linux/device.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/firewire.h>
  27. #include <linux/firewire-constants.h>
  28. #include <linux/init.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/io.h>
  31. #include <linux/kernel.h>
  32. #include <linux/list.h>
  33. #include <linux/mm.h>
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/mutex.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/string.h>
  42. #include <linux/time.h>
  43. #include <linux/vmalloc.h>
  44. #include <linux/workqueue.h>
  45. #include <asm/byteorder.h>
  46. #include <asm/page.h>
  47. #include <asm/system.h>
  48. #ifdef CONFIG_PPC_PMAC
  49. #include <asm/pmac_feature.h>
  50. #endif
  51. #include "core.h"
  52. #include "ohci.h"
  53. #define DESCRIPTOR_OUTPUT_MORE 0
  54. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  55. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  56. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  57. #define DESCRIPTOR_STATUS (1 << 11)
  58. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  59. #define DESCRIPTOR_PING (1 << 7)
  60. #define DESCRIPTOR_YY (1 << 6)
  61. #define DESCRIPTOR_NO_IRQ (0 << 4)
  62. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  63. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  64. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  65. #define DESCRIPTOR_WAIT (3 << 0)
  66. struct descriptor {
  67. __le16 req_count;
  68. __le16 control;
  69. __le32 data_address;
  70. __le32 branch_address;
  71. __le16 res_count;
  72. __le16 transfer_status;
  73. } __attribute__((aligned(16)));
  74. #define CONTROL_SET(regs) (regs)
  75. #define CONTROL_CLEAR(regs) ((regs) + 4)
  76. #define COMMAND_PTR(regs) ((regs) + 12)
  77. #define CONTEXT_MATCH(regs) ((regs) + 16)
  78. #define AR_BUFFER_SIZE (32*1024)
  79. #define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
  80. /* we need at least two pages for proper list management */
  81. #define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
  82. #define MAX_ASYNC_PAYLOAD 4096
  83. #define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
  84. #define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
  85. struct ar_context {
  86. struct fw_ohci *ohci;
  87. struct page *pages[AR_BUFFERS];
  88. void *buffer;
  89. struct descriptor *descriptors;
  90. dma_addr_t descriptors_bus;
  91. void *pointer;
  92. unsigned int last_buffer_index;
  93. u32 regs;
  94. struct tasklet_struct tasklet;
  95. };
  96. struct context;
  97. typedef int (*descriptor_callback_t)(struct context *ctx,
  98. struct descriptor *d,
  99. struct descriptor *last);
  100. /*
  101. * A buffer that contains a block of DMA-able coherent memory used for
  102. * storing a portion of a DMA descriptor program.
  103. */
  104. struct descriptor_buffer {
  105. struct list_head list;
  106. dma_addr_t buffer_bus;
  107. size_t buffer_size;
  108. size_t used;
  109. struct descriptor buffer[0];
  110. };
  111. struct context {
  112. struct fw_ohci *ohci;
  113. u32 regs;
  114. int total_allocation;
  115. u32 current_bus;
  116. bool running;
  117. bool flushing;
  118. /*
  119. * List of page-sized buffers for storing DMA descriptors.
  120. * Head of list contains buffers in use and tail of list contains
  121. * free buffers.
  122. */
  123. struct list_head buffer_list;
  124. /*
  125. * Pointer to a buffer inside buffer_list that contains the tail
  126. * end of the current DMA program.
  127. */
  128. struct descriptor_buffer *buffer_tail;
  129. /*
  130. * The descriptor containing the branch address of the first
  131. * descriptor that has not yet been filled by the device.
  132. */
  133. struct descriptor *last;
  134. /*
  135. * The last descriptor in the DMA program. It contains the branch
  136. * address that must be updated upon appending a new descriptor.
  137. */
  138. struct descriptor *prev;
  139. descriptor_callback_t callback;
  140. struct tasklet_struct tasklet;
  141. };
  142. #define IT_HEADER_SY(v) ((v) << 0)
  143. #define IT_HEADER_TCODE(v) ((v) << 4)
  144. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  145. #define IT_HEADER_TAG(v) ((v) << 14)
  146. #define IT_HEADER_SPEED(v) ((v) << 16)
  147. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  148. struct iso_context {
  149. struct fw_iso_context base;
  150. struct context context;
  151. void *header;
  152. size_t header_length;
  153. unsigned long flushing_completions;
  154. u32 mc_buffer_bus;
  155. u16 mc_completed;
  156. u16 last_timestamp;
  157. u8 sync;
  158. u8 tags;
  159. };
  160. #define CONFIG_ROM_SIZE 1024
  161. struct fw_ohci {
  162. struct fw_card card;
  163. __iomem char *registers;
  164. int node_id;
  165. int generation;
  166. int request_generation; /* for timestamping incoming requests */
  167. unsigned quirks;
  168. unsigned int pri_req_max;
  169. u32 bus_time;
  170. bool is_root;
  171. bool csr_state_setclear_abdicate;
  172. int n_ir;
  173. int n_it;
  174. /*
  175. * Spinlock for accessing fw_ohci data. Never call out of
  176. * this driver with this lock held.
  177. */
  178. spinlock_t lock;
  179. struct mutex phy_reg_mutex;
  180. void *misc_buffer;
  181. dma_addr_t misc_buffer_bus;
  182. struct ar_context ar_request_ctx;
  183. struct ar_context ar_response_ctx;
  184. struct context at_request_ctx;
  185. struct context at_response_ctx;
  186. u32 it_context_support;
  187. u32 it_context_mask; /* unoccupied IT contexts */
  188. struct iso_context *it_context_list;
  189. u64 ir_context_channels; /* unoccupied channels */
  190. u32 ir_context_support;
  191. u32 ir_context_mask; /* unoccupied IR contexts */
  192. struct iso_context *ir_context_list;
  193. u64 mc_channels; /* channels in use by the multichannel IR context */
  194. bool mc_allocated;
  195. __be32 *config_rom;
  196. dma_addr_t config_rom_bus;
  197. __be32 *next_config_rom;
  198. dma_addr_t next_config_rom_bus;
  199. __be32 next_header;
  200. __le32 *self_id_cpu;
  201. dma_addr_t self_id_bus;
  202. struct work_struct bus_reset_work;
  203. u32 self_id_buffer[512];
  204. };
  205. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  206. {
  207. return container_of(card, struct fw_ohci, card);
  208. }
  209. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  210. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  211. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  212. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  213. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  214. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  215. #define CONTEXT_RUN 0x8000
  216. #define CONTEXT_WAKE 0x1000
  217. #define CONTEXT_DEAD 0x0800
  218. #define CONTEXT_ACTIVE 0x0400
  219. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  220. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  221. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  222. #define OHCI1394_REGISTER_SIZE 0x800
  223. #define OHCI1394_PCI_HCI_Control 0x40
  224. #define SELF_ID_BUF_SIZE 0x800
  225. #define OHCI_TCODE_PHY_PACKET 0x0e
  226. #define OHCI_VERSION_1_1 0x010010
  227. static char ohci_driver_name[] = KBUILD_MODNAME;
  228. #define PCI_DEVICE_ID_AGERE_FW643 0x5901
  229. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  230. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  231. #define PCI_DEVICE_ID_TI_TSB12LV26 0x8020
  232. #define PCI_DEVICE_ID_TI_TSB82AA2 0x8025
  233. #define PCI_VENDOR_ID_PINNACLE_SYSTEMS 0x11bd
  234. #define QUIRK_CYCLE_TIMER 1
  235. #define QUIRK_RESET_PACKET 2
  236. #define QUIRK_BE_HEADERS 4
  237. #define QUIRK_NO_1394A 8
  238. #define QUIRK_NO_MSI 16
  239. #define QUIRK_TI_SLLZ059 32
  240. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  241. static const struct {
  242. unsigned short vendor, device, revision, flags;
  243. } ohci_quirks[] = {
  244. {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
  245. QUIRK_CYCLE_TIMER},
  246. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
  247. QUIRK_BE_HEADERS},
  248. {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
  249. QUIRK_NO_MSI},
  250. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
  251. QUIRK_NO_MSI},
  252. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
  253. QUIRK_CYCLE_TIMER},
  254. {PCI_VENDOR_ID_O2, PCI_ANY_ID, PCI_ANY_ID,
  255. QUIRK_NO_MSI},
  256. {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
  257. QUIRK_CYCLE_TIMER},
  258. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
  259. QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
  260. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV26, PCI_ANY_ID,
  261. QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
  262. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB82AA2, PCI_ANY_ID,
  263. QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
  264. {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
  265. QUIRK_RESET_PACKET},
  266. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
  267. QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
  268. };
  269. /* This overrides anything that was found in ohci_quirks[]. */
  270. static int param_quirks;
  271. module_param_named(quirks, param_quirks, int, 0644);
  272. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  273. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  274. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  275. ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
  276. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  277. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  278. ", TI SLLZ059 erratum = " __stringify(QUIRK_TI_SLLZ059)
  279. ")");
  280. #define OHCI_PARAM_DEBUG_AT_AR 1
  281. #define OHCI_PARAM_DEBUG_SELFIDS 2
  282. #define OHCI_PARAM_DEBUG_IRQS 4
  283. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  284. static int param_debug;
  285. module_param_named(debug, param_debug, int, 0644);
  286. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  287. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  288. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  289. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  290. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  291. ", or a combination, or all = -1)");
  292. static void log_irqs(struct fw_ohci *ohci, u32 evt)
  293. {
  294. if (likely(!(param_debug &
  295. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  296. return;
  297. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  298. !(evt & OHCI1394_busReset))
  299. return;
  300. dev_notice(ohci->card.device,
  301. "IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  302. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  303. evt & OHCI1394_RQPkt ? " AR_req" : "",
  304. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  305. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  306. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  307. evt & OHCI1394_isochRx ? " IR" : "",
  308. evt & OHCI1394_isochTx ? " IT" : "",
  309. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  310. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  311. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  312. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  313. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  314. evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
  315. evt & OHCI1394_busReset ? " busReset" : "",
  316. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  317. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  318. OHCI1394_respTxComplete | OHCI1394_isochRx |
  319. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  320. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  321. OHCI1394_cycleInconsistent |
  322. OHCI1394_regAccessFail | OHCI1394_busReset)
  323. ? " ?" : "");
  324. }
  325. static const char *speed[] = {
  326. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  327. };
  328. static const char *power[] = {
  329. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  330. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  331. };
  332. static const char port[] = { '.', '-', 'p', 'c', };
  333. static char _p(u32 *s, int shift)
  334. {
  335. return port[*s >> shift & 3];
  336. }
  337. static void log_selfids(struct fw_ohci *ohci, int generation, int self_id_count)
  338. {
  339. u32 *s;
  340. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  341. return;
  342. dev_notice(ohci->card.device,
  343. "%d selfIDs, generation %d, local node ID %04x\n",
  344. self_id_count, generation, ohci->node_id);
  345. for (s = ohci->self_id_buffer; self_id_count--; ++s)
  346. if ((*s & 1 << 23) == 0)
  347. dev_notice(ohci->card.device,
  348. "selfID 0: %08x, phy %d [%c%c%c] "
  349. "%s gc=%d %s %s%s%s\n",
  350. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  351. speed[*s >> 14 & 3], *s >> 16 & 63,
  352. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  353. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  354. else
  355. dev_notice(ohci->card.device,
  356. "selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  357. *s, *s >> 24 & 63,
  358. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  359. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  360. }
  361. static const char *evts[] = {
  362. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  363. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  364. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  365. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  366. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  367. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  368. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  369. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  370. [0x10] = "-reserved-", [0x11] = "ack_complete",
  371. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  372. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  373. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  374. [0x18] = "-reserved-", [0x19] = "-reserved-",
  375. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  376. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  377. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  378. [0x20] = "pending/cancelled",
  379. };
  380. static const char *tcodes[] = {
  381. [0x0] = "QW req", [0x1] = "BW req",
  382. [0x2] = "W resp", [0x3] = "-reserved-",
  383. [0x4] = "QR req", [0x5] = "BR req",
  384. [0x6] = "QR resp", [0x7] = "BR resp",
  385. [0x8] = "cycle start", [0x9] = "Lk req",
  386. [0xa] = "async stream packet", [0xb] = "Lk resp",
  387. [0xc] = "-reserved-", [0xd] = "-reserved-",
  388. [0xe] = "link internal", [0xf] = "-reserved-",
  389. };
  390. static void log_ar_at_event(struct fw_ohci *ohci,
  391. char dir, int speed, u32 *header, int evt)
  392. {
  393. int tcode = header[0] >> 4 & 0xf;
  394. char specific[12];
  395. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  396. return;
  397. if (unlikely(evt >= ARRAY_SIZE(evts)))
  398. evt = 0x1f;
  399. if (evt == OHCI1394_evt_bus_reset) {
  400. dev_notice(ohci->card.device,
  401. "A%c evt_bus_reset, generation %d\n",
  402. dir, (header[2] >> 16) & 0xff);
  403. return;
  404. }
  405. switch (tcode) {
  406. case 0x0: case 0x6: case 0x8:
  407. snprintf(specific, sizeof(specific), " = %08x",
  408. be32_to_cpu((__force __be32)header[3]));
  409. break;
  410. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  411. snprintf(specific, sizeof(specific), " %x,%x",
  412. header[3] >> 16, header[3] & 0xffff);
  413. break;
  414. default:
  415. specific[0] = '\0';
  416. }
  417. switch (tcode) {
  418. case 0xa:
  419. dev_notice(ohci->card.device,
  420. "A%c %s, %s\n",
  421. dir, evts[evt], tcodes[tcode]);
  422. break;
  423. case 0xe:
  424. dev_notice(ohci->card.device,
  425. "A%c %s, PHY %08x %08x\n",
  426. dir, evts[evt], header[1], header[2]);
  427. break;
  428. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  429. dev_notice(ohci->card.device,
  430. "A%c spd %x tl %02x, "
  431. "%04x -> %04x, %s, "
  432. "%s, %04x%08x%s\n",
  433. dir, speed, header[0] >> 10 & 0x3f,
  434. header[1] >> 16, header[0] >> 16, evts[evt],
  435. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  436. break;
  437. default:
  438. dev_notice(ohci->card.device,
  439. "A%c spd %x tl %02x, "
  440. "%04x -> %04x, %s, "
  441. "%s%s\n",
  442. dir, speed, header[0] >> 10 & 0x3f,
  443. header[1] >> 16, header[0] >> 16, evts[evt],
  444. tcodes[tcode], specific);
  445. }
  446. }
  447. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  448. {
  449. writel(data, ohci->registers + offset);
  450. }
  451. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  452. {
  453. return readl(ohci->registers + offset);
  454. }
  455. static inline void flush_writes(const struct fw_ohci *ohci)
  456. {
  457. /* Do a dummy read to flush writes. */
  458. reg_read(ohci, OHCI1394_Version);
  459. }
  460. /*
  461. * Beware! read_phy_reg(), write_phy_reg(), update_phy_reg(), and
  462. * read_paged_phy_reg() require the caller to hold ohci->phy_reg_mutex.
  463. * In other words, only use ohci_read_phy_reg() and ohci_update_phy_reg()
  464. * directly. Exceptions are intrinsically serialized contexts like pci_probe.
  465. */
  466. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  467. {
  468. u32 val;
  469. int i;
  470. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  471. for (i = 0; i < 3 + 100; i++) {
  472. val = reg_read(ohci, OHCI1394_PhyControl);
  473. if (!~val)
  474. return -ENODEV; /* Card was ejected. */
  475. if (val & OHCI1394_PhyControl_ReadDone)
  476. return OHCI1394_PhyControl_ReadData(val);
  477. /*
  478. * Try a few times without waiting. Sleeping is necessary
  479. * only when the link/PHY interface is busy.
  480. */
  481. if (i >= 3)
  482. msleep(1);
  483. }
  484. dev_err(ohci->card.device, "failed to read phy reg\n");
  485. return -EBUSY;
  486. }
  487. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  488. {
  489. int i;
  490. reg_write(ohci, OHCI1394_PhyControl,
  491. OHCI1394_PhyControl_Write(addr, val));
  492. for (i = 0; i < 3 + 100; i++) {
  493. val = reg_read(ohci, OHCI1394_PhyControl);
  494. if (!~val)
  495. return -ENODEV; /* Card was ejected. */
  496. if (!(val & OHCI1394_PhyControl_WritePending))
  497. return 0;
  498. if (i >= 3)
  499. msleep(1);
  500. }
  501. dev_err(ohci->card.device, "failed to write phy reg\n");
  502. return -EBUSY;
  503. }
  504. static int update_phy_reg(struct fw_ohci *ohci, int addr,
  505. int clear_bits, int set_bits)
  506. {
  507. int ret = read_phy_reg(ohci, addr);
  508. if (ret < 0)
  509. return ret;
  510. /*
  511. * The interrupt status bits are cleared by writing a one bit.
  512. * Avoid clearing them unless explicitly requested in set_bits.
  513. */
  514. if (addr == 5)
  515. clear_bits |= PHY_INT_STATUS_BITS;
  516. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  517. }
  518. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  519. {
  520. int ret;
  521. ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
  522. if (ret < 0)
  523. return ret;
  524. return read_phy_reg(ohci, addr);
  525. }
  526. static int ohci_read_phy_reg(struct fw_card *card, int addr)
  527. {
  528. struct fw_ohci *ohci = fw_ohci(card);
  529. int ret;
  530. mutex_lock(&ohci->phy_reg_mutex);
  531. ret = read_phy_reg(ohci, addr);
  532. mutex_unlock(&ohci->phy_reg_mutex);
  533. return ret;
  534. }
  535. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  536. int clear_bits, int set_bits)
  537. {
  538. struct fw_ohci *ohci = fw_ohci(card);
  539. int ret;
  540. mutex_lock(&ohci->phy_reg_mutex);
  541. ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
  542. mutex_unlock(&ohci->phy_reg_mutex);
  543. return ret;
  544. }
  545. static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
  546. {
  547. return page_private(ctx->pages[i]);
  548. }
  549. static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
  550. {
  551. struct descriptor *d;
  552. d = &ctx->descriptors[index];
  553. d->branch_address &= cpu_to_le32(~0xf);
  554. d->res_count = cpu_to_le16(PAGE_SIZE);
  555. d->transfer_status = 0;
  556. wmb(); /* finish init of new descriptors before branch_address update */
  557. d = &ctx->descriptors[ctx->last_buffer_index];
  558. d->branch_address |= cpu_to_le32(1);
  559. ctx->last_buffer_index = index;
  560. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  561. }
  562. static void ar_context_release(struct ar_context *ctx)
  563. {
  564. unsigned int i;
  565. if (ctx->buffer)
  566. vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
  567. for (i = 0; i < AR_BUFFERS; i++)
  568. if (ctx->pages[i]) {
  569. dma_unmap_page(ctx->ohci->card.device,
  570. ar_buffer_bus(ctx, i),
  571. PAGE_SIZE, DMA_FROM_DEVICE);
  572. __free_page(ctx->pages[i]);
  573. }
  574. }
  575. static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
  576. {
  577. struct fw_ohci *ohci = ctx->ohci;
  578. if (reg_read(ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
  579. reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  580. flush_writes(ohci);
  581. dev_err(ohci->card.device, "AR error: %s; DMA stopped\n",
  582. error_msg);
  583. }
  584. /* FIXME: restart? */
  585. }
  586. static inline unsigned int ar_next_buffer_index(unsigned int index)
  587. {
  588. return (index + 1) % AR_BUFFERS;
  589. }
  590. static inline unsigned int ar_prev_buffer_index(unsigned int index)
  591. {
  592. return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
  593. }
  594. static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
  595. {
  596. return ar_next_buffer_index(ctx->last_buffer_index);
  597. }
  598. /*
  599. * We search for the buffer that contains the last AR packet DMA data written
  600. * by the controller.
  601. */
  602. static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
  603. unsigned int *buffer_offset)
  604. {
  605. unsigned int i, next_i, last = ctx->last_buffer_index;
  606. __le16 res_count, next_res_count;
  607. i = ar_first_buffer_index(ctx);
  608. res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
  609. /* A buffer that is not yet completely filled must be the last one. */
  610. while (i != last && res_count == 0) {
  611. /* Peek at the next descriptor. */
  612. next_i = ar_next_buffer_index(i);
  613. rmb(); /* read descriptors in order */
  614. next_res_count = ACCESS_ONCE(
  615. ctx->descriptors[next_i].res_count);
  616. /*
  617. * If the next descriptor is still empty, we must stop at this
  618. * descriptor.
  619. */
  620. if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
  621. /*
  622. * The exception is when the DMA data for one packet is
  623. * split over three buffers; in this case, the middle
  624. * buffer's descriptor might be never updated by the
  625. * controller and look still empty, and we have to peek
  626. * at the third one.
  627. */
  628. if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
  629. next_i = ar_next_buffer_index(next_i);
  630. rmb();
  631. next_res_count = ACCESS_ONCE(
  632. ctx->descriptors[next_i].res_count);
  633. if (next_res_count != cpu_to_le16(PAGE_SIZE))
  634. goto next_buffer_is_active;
  635. }
  636. break;
  637. }
  638. next_buffer_is_active:
  639. i = next_i;
  640. res_count = next_res_count;
  641. }
  642. rmb(); /* read res_count before the DMA data */
  643. *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
  644. if (*buffer_offset > PAGE_SIZE) {
  645. *buffer_offset = 0;
  646. ar_context_abort(ctx, "corrupted descriptor");
  647. }
  648. return i;
  649. }
  650. static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
  651. unsigned int end_buffer_index,
  652. unsigned int end_buffer_offset)
  653. {
  654. unsigned int i;
  655. i = ar_first_buffer_index(ctx);
  656. while (i != end_buffer_index) {
  657. dma_sync_single_for_cpu(ctx->ohci->card.device,
  658. ar_buffer_bus(ctx, i),
  659. PAGE_SIZE, DMA_FROM_DEVICE);
  660. i = ar_next_buffer_index(i);
  661. }
  662. if (end_buffer_offset > 0)
  663. dma_sync_single_for_cpu(ctx->ohci->card.device,
  664. ar_buffer_bus(ctx, i),
  665. end_buffer_offset, DMA_FROM_DEVICE);
  666. }
  667. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  668. #define cond_le32_to_cpu(v) \
  669. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  670. #else
  671. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  672. #endif
  673. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  674. {
  675. struct fw_ohci *ohci = ctx->ohci;
  676. struct fw_packet p;
  677. u32 status, length, tcode;
  678. int evt;
  679. p.header[0] = cond_le32_to_cpu(buffer[0]);
  680. p.header[1] = cond_le32_to_cpu(buffer[1]);
  681. p.header[2] = cond_le32_to_cpu(buffer[2]);
  682. tcode = (p.header[0] >> 4) & 0x0f;
  683. switch (tcode) {
  684. case TCODE_WRITE_QUADLET_REQUEST:
  685. case TCODE_READ_QUADLET_RESPONSE:
  686. p.header[3] = (__force __u32) buffer[3];
  687. p.header_length = 16;
  688. p.payload_length = 0;
  689. break;
  690. case TCODE_READ_BLOCK_REQUEST :
  691. p.header[3] = cond_le32_to_cpu(buffer[3]);
  692. p.header_length = 16;
  693. p.payload_length = 0;
  694. break;
  695. case TCODE_WRITE_BLOCK_REQUEST:
  696. case TCODE_READ_BLOCK_RESPONSE:
  697. case TCODE_LOCK_REQUEST:
  698. case TCODE_LOCK_RESPONSE:
  699. p.header[3] = cond_le32_to_cpu(buffer[3]);
  700. p.header_length = 16;
  701. p.payload_length = p.header[3] >> 16;
  702. if (p.payload_length > MAX_ASYNC_PAYLOAD) {
  703. ar_context_abort(ctx, "invalid packet length");
  704. return NULL;
  705. }
  706. break;
  707. case TCODE_WRITE_RESPONSE:
  708. case TCODE_READ_QUADLET_REQUEST:
  709. case OHCI_TCODE_PHY_PACKET:
  710. p.header_length = 12;
  711. p.payload_length = 0;
  712. break;
  713. default:
  714. ar_context_abort(ctx, "invalid tcode");
  715. return NULL;
  716. }
  717. p.payload = (void *) buffer + p.header_length;
  718. /* FIXME: What to do about evt_* errors? */
  719. length = (p.header_length + p.payload_length + 3) / 4;
  720. status = cond_le32_to_cpu(buffer[length]);
  721. evt = (status >> 16) & 0x1f;
  722. p.ack = evt - 16;
  723. p.speed = (status >> 21) & 0x7;
  724. p.timestamp = status & 0xffff;
  725. p.generation = ohci->request_generation;
  726. log_ar_at_event(ohci, 'R', p.speed, p.header, evt);
  727. /*
  728. * Several controllers, notably from NEC and VIA, forget to
  729. * write ack_complete status at PHY packet reception.
  730. */
  731. if (evt == OHCI1394_evt_no_status &&
  732. (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
  733. p.ack = ACK_COMPLETE;
  734. /*
  735. * The OHCI bus reset handler synthesizes a PHY packet with
  736. * the new generation number when a bus reset happens (see
  737. * section 8.4.2.3). This helps us determine when a request
  738. * was received and make sure we send the response in the same
  739. * generation. We only need this for requests; for responses
  740. * we use the unique tlabel for finding the matching
  741. * request.
  742. *
  743. * Alas some chips sometimes emit bus reset packets with a
  744. * wrong generation. We set the correct generation for these
  745. * at a slightly incorrect time (in bus_reset_work).
  746. */
  747. if (evt == OHCI1394_evt_bus_reset) {
  748. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  749. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  750. } else if (ctx == &ohci->ar_request_ctx) {
  751. fw_core_handle_request(&ohci->card, &p);
  752. } else {
  753. fw_core_handle_response(&ohci->card, &p);
  754. }
  755. return buffer + length + 1;
  756. }
  757. static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
  758. {
  759. void *next;
  760. while (p < end) {
  761. next = handle_ar_packet(ctx, p);
  762. if (!next)
  763. return p;
  764. p = next;
  765. }
  766. return p;
  767. }
  768. static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
  769. {
  770. unsigned int i;
  771. i = ar_first_buffer_index(ctx);
  772. while (i != end_buffer) {
  773. dma_sync_single_for_device(ctx->ohci->card.device,
  774. ar_buffer_bus(ctx, i),
  775. PAGE_SIZE, DMA_FROM_DEVICE);
  776. ar_context_link_page(ctx, i);
  777. i = ar_next_buffer_index(i);
  778. }
  779. }
  780. static void ar_context_tasklet(unsigned long data)
  781. {
  782. struct ar_context *ctx = (struct ar_context *)data;
  783. unsigned int end_buffer_index, end_buffer_offset;
  784. void *p, *end;
  785. p = ctx->pointer;
  786. if (!p)
  787. return;
  788. end_buffer_index = ar_search_last_active_buffer(ctx,
  789. &end_buffer_offset);
  790. ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
  791. end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
  792. if (end_buffer_index < ar_first_buffer_index(ctx)) {
  793. /*
  794. * The filled part of the overall buffer wraps around; handle
  795. * all packets up to the buffer end here. If the last packet
  796. * wraps around, its tail will be visible after the buffer end
  797. * because the buffer start pages are mapped there again.
  798. */
  799. void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
  800. p = handle_ar_packets(ctx, p, buffer_end);
  801. if (p < buffer_end)
  802. goto error;
  803. /* adjust p to point back into the actual buffer */
  804. p -= AR_BUFFERS * PAGE_SIZE;
  805. }
  806. p = handle_ar_packets(ctx, p, end);
  807. if (p != end) {
  808. if (p > end)
  809. ar_context_abort(ctx, "inconsistent descriptor");
  810. goto error;
  811. }
  812. ctx->pointer = p;
  813. ar_recycle_buffers(ctx, end_buffer_index);
  814. return;
  815. error:
  816. ctx->pointer = NULL;
  817. }
  818. static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
  819. unsigned int descriptors_offset, u32 regs)
  820. {
  821. unsigned int i;
  822. dma_addr_t dma_addr;
  823. struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
  824. struct descriptor *d;
  825. ctx->regs = regs;
  826. ctx->ohci = ohci;
  827. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  828. for (i = 0; i < AR_BUFFERS; i++) {
  829. ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
  830. if (!ctx->pages[i])
  831. goto out_of_memory;
  832. dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
  833. 0, PAGE_SIZE, DMA_FROM_DEVICE);
  834. if (dma_mapping_error(ohci->card.device, dma_addr)) {
  835. __free_page(ctx->pages[i]);
  836. ctx->pages[i] = NULL;
  837. goto out_of_memory;
  838. }
  839. set_page_private(ctx->pages[i], dma_addr);
  840. }
  841. for (i = 0; i < AR_BUFFERS; i++)
  842. pages[i] = ctx->pages[i];
  843. for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
  844. pages[AR_BUFFERS + i] = ctx->pages[i];
  845. ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
  846. -1, PAGE_KERNEL);
  847. if (!ctx->buffer)
  848. goto out_of_memory;
  849. ctx->descriptors = ohci->misc_buffer + descriptors_offset;
  850. ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
  851. for (i = 0; i < AR_BUFFERS; i++) {
  852. d = &ctx->descriptors[i];
  853. d->req_count = cpu_to_le16(PAGE_SIZE);
  854. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  855. DESCRIPTOR_STATUS |
  856. DESCRIPTOR_BRANCH_ALWAYS);
  857. d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
  858. d->branch_address = cpu_to_le32(ctx->descriptors_bus +
  859. ar_next_buffer_index(i) * sizeof(struct descriptor));
  860. }
  861. return 0;
  862. out_of_memory:
  863. ar_context_release(ctx);
  864. return -ENOMEM;
  865. }
  866. static void ar_context_run(struct ar_context *ctx)
  867. {
  868. unsigned int i;
  869. for (i = 0; i < AR_BUFFERS; i++)
  870. ar_context_link_page(ctx, i);
  871. ctx->pointer = ctx->buffer;
  872. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
  873. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  874. }
  875. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  876. {
  877. __le16 branch;
  878. branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
  879. /* figure out which descriptor the branch address goes in */
  880. if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  881. return d;
  882. else
  883. return d + z - 1;
  884. }
  885. static void context_tasklet(unsigned long data)
  886. {
  887. struct context *ctx = (struct context *) data;
  888. struct descriptor *d, *last;
  889. u32 address;
  890. int z;
  891. struct descriptor_buffer *desc;
  892. desc = list_entry(ctx->buffer_list.next,
  893. struct descriptor_buffer, list);
  894. last = ctx->last;
  895. while (last->branch_address != 0) {
  896. struct descriptor_buffer *old_desc = desc;
  897. address = le32_to_cpu(last->branch_address);
  898. z = address & 0xf;
  899. address &= ~0xf;
  900. ctx->current_bus = address;
  901. /* If the branch address points to a buffer outside of the
  902. * current buffer, advance to the next buffer. */
  903. if (address < desc->buffer_bus ||
  904. address >= desc->buffer_bus + desc->used)
  905. desc = list_entry(desc->list.next,
  906. struct descriptor_buffer, list);
  907. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  908. last = find_branch_descriptor(d, z);
  909. if (!ctx->callback(ctx, d, last))
  910. break;
  911. if (old_desc != desc) {
  912. /* If we've advanced to the next buffer, move the
  913. * previous buffer to the free list. */
  914. unsigned long flags;
  915. old_desc->used = 0;
  916. spin_lock_irqsave(&ctx->ohci->lock, flags);
  917. list_move_tail(&old_desc->list, &ctx->buffer_list);
  918. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  919. }
  920. ctx->last = last;
  921. }
  922. }
  923. /*
  924. * Allocate a new buffer and add it to the list of free buffers for this
  925. * context. Must be called with ohci->lock held.
  926. */
  927. static int context_add_buffer(struct context *ctx)
  928. {
  929. struct descriptor_buffer *desc;
  930. dma_addr_t uninitialized_var(bus_addr);
  931. int offset;
  932. /*
  933. * 16MB of descriptors should be far more than enough for any DMA
  934. * program. This will catch run-away userspace or DoS attacks.
  935. */
  936. if (ctx->total_allocation >= 16*1024*1024)
  937. return -ENOMEM;
  938. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  939. &bus_addr, GFP_ATOMIC);
  940. if (!desc)
  941. return -ENOMEM;
  942. offset = (void *)&desc->buffer - (void *)desc;
  943. desc->buffer_size = PAGE_SIZE - offset;
  944. desc->buffer_bus = bus_addr + offset;
  945. desc->used = 0;
  946. list_add_tail(&desc->list, &ctx->buffer_list);
  947. ctx->total_allocation += PAGE_SIZE;
  948. return 0;
  949. }
  950. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  951. u32 regs, descriptor_callback_t callback)
  952. {
  953. ctx->ohci = ohci;
  954. ctx->regs = regs;
  955. ctx->total_allocation = 0;
  956. INIT_LIST_HEAD(&ctx->buffer_list);
  957. if (context_add_buffer(ctx) < 0)
  958. return -ENOMEM;
  959. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  960. struct descriptor_buffer, list);
  961. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  962. ctx->callback = callback;
  963. /*
  964. * We put a dummy descriptor in the buffer that has a NULL
  965. * branch address and looks like it's been sent. That way we
  966. * have a descriptor to append DMA programs to.
  967. */
  968. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  969. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  970. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  971. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  972. ctx->last = ctx->buffer_tail->buffer;
  973. ctx->prev = ctx->buffer_tail->buffer;
  974. return 0;
  975. }
  976. static void context_release(struct context *ctx)
  977. {
  978. struct fw_card *card = &ctx->ohci->card;
  979. struct descriptor_buffer *desc, *tmp;
  980. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  981. dma_free_coherent(card->device, PAGE_SIZE, desc,
  982. desc->buffer_bus -
  983. ((void *)&desc->buffer - (void *)desc));
  984. }
  985. /* Must be called with ohci->lock held */
  986. static struct descriptor *context_get_descriptors(struct context *ctx,
  987. int z, dma_addr_t *d_bus)
  988. {
  989. struct descriptor *d = NULL;
  990. struct descriptor_buffer *desc = ctx->buffer_tail;
  991. if (z * sizeof(*d) > desc->buffer_size)
  992. return NULL;
  993. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  994. /* No room for the descriptor in this buffer, so advance to the
  995. * next one. */
  996. if (desc->list.next == &ctx->buffer_list) {
  997. /* If there is no free buffer next in the list,
  998. * allocate one. */
  999. if (context_add_buffer(ctx) < 0)
  1000. return NULL;
  1001. }
  1002. desc = list_entry(desc->list.next,
  1003. struct descriptor_buffer, list);
  1004. ctx->buffer_tail = desc;
  1005. }
  1006. d = desc->buffer + desc->used / sizeof(*d);
  1007. memset(d, 0, z * sizeof(*d));
  1008. *d_bus = desc->buffer_bus + desc->used;
  1009. return d;
  1010. }
  1011. static void context_run(struct context *ctx, u32 extra)
  1012. {
  1013. struct fw_ohci *ohci = ctx->ohci;
  1014. reg_write(ohci, COMMAND_PTR(ctx->regs),
  1015. le32_to_cpu(ctx->last->branch_address));
  1016. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  1017. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  1018. ctx->running = true;
  1019. flush_writes(ohci);
  1020. }
  1021. static void context_append(struct context *ctx,
  1022. struct descriptor *d, int z, int extra)
  1023. {
  1024. dma_addr_t d_bus;
  1025. struct descriptor_buffer *desc = ctx->buffer_tail;
  1026. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  1027. desc->used += (z + extra) * sizeof(*d);
  1028. wmb(); /* finish init of new descriptors before branch_address update */
  1029. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  1030. ctx->prev = find_branch_descriptor(d, z);
  1031. }
  1032. static void context_stop(struct context *ctx)
  1033. {
  1034. struct fw_ohci *ohci = ctx->ohci;
  1035. u32 reg;
  1036. int i;
  1037. reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  1038. ctx->running = false;
  1039. for (i = 0; i < 1000; i++) {
  1040. reg = reg_read(ohci, CONTROL_SET(ctx->regs));
  1041. if ((reg & CONTEXT_ACTIVE) == 0)
  1042. return;
  1043. if (i)
  1044. udelay(10);
  1045. }
  1046. dev_err(ohci->card.device, "DMA context still active (0x%08x)\n", reg);
  1047. }
  1048. struct driver_data {
  1049. u8 inline_data[8];
  1050. struct fw_packet *packet;
  1051. };
  1052. /*
  1053. * This function apppends a packet to the DMA queue for transmission.
  1054. * Must always be called with the ochi->lock held to ensure proper
  1055. * generation handling and locking around packet queue manipulation.
  1056. */
  1057. static int at_context_queue_packet(struct context *ctx,
  1058. struct fw_packet *packet)
  1059. {
  1060. struct fw_ohci *ohci = ctx->ohci;
  1061. dma_addr_t d_bus, uninitialized_var(payload_bus);
  1062. struct driver_data *driver_data;
  1063. struct descriptor *d, *last;
  1064. __le32 *header;
  1065. int z, tcode;
  1066. d = context_get_descriptors(ctx, 4, &d_bus);
  1067. if (d == NULL) {
  1068. packet->ack = RCODE_SEND_ERROR;
  1069. return -1;
  1070. }
  1071. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1072. d[0].res_count = cpu_to_le16(packet->timestamp);
  1073. /*
  1074. * The DMA format for asyncronous link packets is different
  1075. * from the IEEE1394 layout, so shift the fields around
  1076. * accordingly.
  1077. */
  1078. tcode = (packet->header[0] >> 4) & 0x0f;
  1079. header = (__le32 *) &d[1];
  1080. switch (tcode) {
  1081. case TCODE_WRITE_QUADLET_REQUEST:
  1082. case TCODE_WRITE_BLOCK_REQUEST:
  1083. case TCODE_WRITE_RESPONSE:
  1084. case TCODE_READ_QUADLET_REQUEST:
  1085. case TCODE_READ_BLOCK_REQUEST:
  1086. case TCODE_READ_QUADLET_RESPONSE:
  1087. case TCODE_READ_BLOCK_RESPONSE:
  1088. case TCODE_LOCK_REQUEST:
  1089. case TCODE_LOCK_RESPONSE:
  1090. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1091. (packet->speed << 16));
  1092. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  1093. (packet->header[0] & 0xffff0000));
  1094. header[2] = cpu_to_le32(packet->header[2]);
  1095. if (TCODE_IS_BLOCK_PACKET(tcode))
  1096. header[3] = cpu_to_le32(packet->header[3]);
  1097. else
  1098. header[3] = (__force __le32) packet->header[3];
  1099. d[0].req_count = cpu_to_le16(packet->header_length);
  1100. break;
  1101. case TCODE_LINK_INTERNAL:
  1102. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  1103. (packet->speed << 16));
  1104. header[1] = cpu_to_le32(packet->header[1]);
  1105. header[2] = cpu_to_le32(packet->header[2]);
  1106. d[0].req_count = cpu_to_le16(12);
  1107. if (is_ping_packet(&packet->header[1]))
  1108. d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
  1109. break;
  1110. case TCODE_STREAM_DATA:
  1111. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1112. (packet->speed << 16));
  1113. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  1114. d[0].req_count = cpu_to_le16(8);
  1115. break;
  1116. default:
  1117. /* BUG(); */
  1118. packet->ack = RCODE_SEND_ERROR;
  1119. return -1;
  1120. }
  1121. BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
  1122. driver_data = (struct driver_data *) &d[3];
  1123. driver_data->packet = packet;
  1124. packet->driver_data = driver_data;
  1125. if (packet->payload_length > 0) {
  1126. if (packet->payload_length > sizeof(driver_data->inline_data)) {
  1127. payload_bus = dma_map_single(ohci->card.device,
  1128. packet->payload,
  1129. packet->payload_length,
  1130. DMA_TO_DEVICE);
  1131. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  1132. packet->ack = RCODE_SEND_ERROR;
  1133. return -1;
  1134. }
  1135. packet->payload_bus = payload_bus;
  1136. packet->payload_mapped = true;
  1137. } else {
  1138. memcpy(driver_data->inline_data, packet->payload,
  1139. packet->payload_length);
  1140. payload_bus = d_bus + 3 * sizeof(*d);
  1141. }
  1142. d[2].req_count = cpu_to_le16(packet->payload_length);
  1143. d[2].data_address = cpu_to_le32(payload_bus);
  1144. last = &d[2];
  1145. z = 3;
  1146. } else {
  1147. last = &d[0];
  1148. z = 2;
  1149. }
  1150. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1151. DESCRIPTOR_IRQ_ALWAYS |
  1152. DESCRIPTOR_BRANCH_ALWAYS);
  1153. /* FIXME: Document how the locking works. */
  1154. if (ohci->generation != packet->generation) {
  1155. if (packet->payload_mapped)
  1156. dma_unmap_single(ohci->card.device, payload_bus,
  1157. packet->payload_length, DMA_TO_DEVICE);
  1158. packet->ack = RCODE_GENERATION;
  1159. return -1;
  1160. }
  1161. context_append(ctx, d, z, 4 - z);
  1162. if (ctx->running)
  1163. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  1164. else
  1165. context_run(ctx, 0);
  1166. return 0;
  1167. }
  1168. static void at_context_flush(struct context *ctx)
  1169. {
  1170. tasklet_disable(&ctx->tasklet);
  1171. ctx->flushing = true;
  1172. context_tasklet((unsigned long)ctx);
  1173. ctx->flushing = false;
  1174. tasklet_enable(&ctx->tasklet);
  1175. }
  1176. static int handle_at_packet(struct context *context,
  1177. struct descriptor *d,
  1178. struct descriptor *last)
  1179. {
  1180. struct driver_data *driver_data;
  1181. struct fw_packet *packet;
  1182. struct fw_ohci *ohci = context->ohci;
  1183. int evt;
  1184. if (last->transfer_status == 0 && !context->flushing)
  1185. /* This descriptor isn't done yet, stop iteration. */
  1186. return 0;
  1187. driver_data = (struct driver_data *) &d[3];
  1188. packet = driver_data->packet;
  1189. if (packet == NULL)
  1190. /* This packet was cancelled, just continue. */
  1191. return 1;
  1192. if (packet->payload_mapped)
  1193. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1194. packet->payload_length, DMA_TO_DEVICE);
  1195. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  1196. packet->timestamp = le16_to_cpu(last->res_count);
  1197. log_ar_at_event(ohci, 'T', packet->speed, packet->header, evt);
  1198. switch (evt) {
  1199. case OHCI1394_evt_timeout:
  1200. /* Async response transmit timed out. */
  1201. packet->ack = RCODE_CANCELLED;
  1202. break;
  1203. case OHCI1394_evt_flushed:
  1204. /*
  1205. * The packet was flushed should give same error as
  1206. * when we try to use a stale generation count.
  1207. */
  1208. packet->ack = RCODE_GENERATION;
  1209. break;
  1210. case OHCI1394_evt_missing_ack:
  1211. if (context->flushing)
  1212. packet->ack = RCODE_GENERATION;
  1213. else {
  1214. /*
  1215. * Using a valid (current) generation count, but the
  1216. * node is not on the bus or not sending acks.
  1217. */
  1218. packet->ack = RCODE_NO_ACK;
  1219. }
  1220. break;
  1221. case ACK_COMPLETE + 0x10:
  1222. case ACK_PENDING + 0x10:
  1223. case ACK_BUSY_X + 0x10:
  1224. case ACK_BUSY_A + 0x10:
  1225. case ACK_BUSY_B + 0x10:
  1226. case ACK_DATA_ERROR + 0x10:
  1227. case ACK_TYPE_ERROR + 0x10:
  1228. packet->ack = evt - 0x10;
  1229. break;
  1230. case OHCI1394_evt_no_status:
  1231. if (context->flushing) {
  1232. packet->ack = RCODE_GENERATION;
  1233. break;
  1234. }
  1235. /* fall through */
  1236. default:
  1237. packet->ack = RCODE_SEND_ERROR;
  1238. break;
  1239. }
  1240. packet->callback(packet, &ohci->card, packet->ack);
  1241. return 1;
  1242. }
  1243. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  1244. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  1245. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  1246. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  1247. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  1248. static void handle_local_rom(struct fw_ohci *ohci,
  1249. struct fw_packet *packet, u32 csr)
  1250. {
  1251. struct fw_packet response;
  1252. int tcode, length, i;
  1253. tcode = HEADER_GET_TCODE(packet->header[0]);
  1254. if (TCODE_IS_BLOCK_PACKET(tcode))
  1255. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1256. else
  1257. length = 4;
  1258. i = csr - CSR_CONFIG_ROM;
  1259. if (i + length > CONFIG_ROM_SIZE) {
  1260. fw_fill_response(&response, packet->header,
  1261. RCODE_ADDRESS_ERROR, NULL, 0);
  1262. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1263. fw_fill_response(&response, packet->header,
  1264. RCODE_TYPE_ERROR, NULL, 0);
  1265. } else {
  1266. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1267. (void *) ohci->config_rom + i, length);
  1268. }
  1269. fw_core_handle_response(&ohci->card, &response);
  1270. }
  1271. static void handle_local_lock(struct fw_ohci *ohci,
  1272. struct fw_packet *packet, u32 csr)
  1273. {
  1274. struct fw_packet response;
  1275. int tcode, length, ext_tcode, sel, try;
  1276. __be32 *payload, lock_old;
  1277. u32 lock_arg, lock_data;
  1278. tcode = HEADER_GET_TCODE(packet->header[0]);
  1279. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1280. payload = packet->payload;
  1281. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1282. if (tcode == TCODE_LOCK_REQUEST &&
  1283. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1284. lock_arg = be32_to_cpu(payload[0]);
  1285. lock_data = be32_to_cpu(payload[1]);
  1286. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1287. lock_arg = 0;
  1288. lock_data = 0;
  1289. } else {
  1290. fw_fill_response(&response, packet->header,
  1291. RCODE_TYPE_ERROR, NULL, 0);
  1292. goto out;
  1293. }
  1294. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1295. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1296. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1297. reg_write(ohci, OHCI1394_CSRControl, sel);
  1298. for (try = 0; try < 20; try++)
  1299. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
  1300. lock_old = cpu_to_be32(reg_read(ohci,
  1301. OHCI1394_CSRData));
  1302. fw_fill_response(&response, packet->header,
  1303. RCODE_COMPLETE,
  1304. &lock_old, sizeof(lock_old));
  1305. goto out;
  1306. }
  1307. dev_err(ohci->card.device, "swap not done (CSR lock timeout)\n");
  1308. fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
  1309. out:
  1310. fw_core_handle_response(&ohci->card, &response);
  1311. }
  1312. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1313. {
  1314. u64 offset, csr;
  1315. if (ctx == &ctx->ohci->at_request_ctx) {
  1316. packet->ack = ACK_PENDING;
  1317. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1318. }
  1319. offset =
  1320. ((unsigned long long)
  1321. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1322. packet->header[2];
  1323. csr = offset - CSR_REGISTER_BASE;
  1324. /* Handle config rom reads. */
  1325. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1326. handle_local_rom(ctx->ohci, packet, csr);
  1327. else switch (csr) {
  1328. case CSR_BUS_MANAGER_ID:
  1329. case CSR_BANDWIDTH_AVAILABLE:
  1330. case CSR_CHANNELS_AVAILABLE_HI:
  1331. case CSR_CHANNELS_AVAILABLE_LO:
  1332. handle_local_lock(ctx->ohci, packet, csr);
  1333. break;
  1334. default:
  1335. if (ctx == &ctx->ohci->at_request_ctx)
  1336. fw_core_handle_request(&ctx->ohci->card, packet);
  1337. else
  1338. fw_core_handle_response(&ctx->ohci->card, packet);
  1339. break;
  1340. }
  1341. if (ctx == &ctx->ohci->at_response_ctx) {
  1342. packet->ack = ACK_COMPLETE;
  1343. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1344. }
  1345. }
  1346. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1347. {
  1348. unsigned long flags;
  1349. int ret;
  1350. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1351. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1352. ctx->ohci->generation == packet->generation) {
  1353. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1354. handle_local_request(ctx, packet);
  1355. return;
  1356. }
  1357. ret = at_context_queue_packet(ctx, packet);
  1358. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1359. if (ret < 0)
  1360. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1361. }
  1362. static void detect_dead_context(struct fw_ohci *ohci,
  1363. const char *name, unsigned int regs)
  1364. {
  1365. u32 ctl;
  1366. ctl = reg_read(ohci, CONTROL_SET(regs));
  1367. if (ctl & CONTEXT_DEAD)
  1368. dev_err(ohci->card.device,
  1369. "DMA context %s has stopped, error code: %s\n",
  1370. name, evts[ctl & 0x1f]);
  1371. }
  1372. static void handle_dead_contexts(struct fw_ohci *ohci)
  1373. {
  1374. unsigned int i;
  1375. char name[8];
  1376. detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
  1377. detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
  1378. detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
  1379. detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
  1380. for (i = 0; i < 32; ++i) {
  1381. if (!(ohci->it_context_support & (1 << i)))
  1382. continue;
  1383. sprintf(name, "IT%u", i);
  1384. detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
  1385. }
  1386. for (i = 0; i < 32; ++i) {
  1387. if (!(ohci->ir_context_support & (1 << i)))
  1388. continue;
  1389. sprintf(name, "IR%u", i);
  1390. detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
  1391. }
  1392. /* TODO: maybe try to flush and restart the dead contexts */
  1393. }
  1394. static u32 cycle_timer_ticks(u32 cycle_timer)
  1395. {
  1396. u32 ticks;
  1397. ticks = cycle_timer & 0xfff;
  1398. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1399. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1400. return ticks;
  1401. }
  1402. /*
  1403. * Some controllers exhibit one or more of the following bugs when updating the
  1404. * iso cycle timer register:
  1405. * - When the lowest six bits are wrapping around to zero, a read that happens
  1406. * at the same time will return garbage in the lowest ten bits.
  1407. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1408. * not incremented for about 60 ns.
  1409. * - Occasionally, the entire register reads zero.
  1410. *
  1411. * To catch these, we read the register three times and ensure that the
  1412. * difference between each two consecutive reads is approximately the same, i.e.
  1413. * less than twice the other. Furthermore, any negative difference indicates an
  1414. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1415. * execute, so we have enough precision to compute the ratio of the differences.)
  1416. */
  1417. static u32 get_cycle_time(struct fw_ohci *ohci)
  1418. {
  1419. u32 c0, c1, c2;
  1420. u32 t0, t1, t2;
  1421. s32 diff01, diff12;
  1422. int i;
  1423. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1424. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1425. i = 0;
  1426. c1 = c2;
  1427. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1428. do {
  1429. c0 = c1;
  1430. c1 = c2;
  1431. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1432. t0 = cycle_timer_ticks(c0);
  1433. t1 = cycle_timer_ticks(c1);
  1434. t2 = cycle_timer_ticks(c2);
  1435. diff01 = t1 - t0;
  1436. diff12 = t2 - t1;
  1437. } while ((diff01 <= 0 || diff12 <= 0 ||
  1438. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1439. && i++ < 20);
  1440. }
  1441. return c2;
  1442. }
  1443. /*
  1444. * This function has to be called at least every 64 seconds. The bus_time
  1445. * field stores not only the upper 25 bits of the BUS_TIME register but also
  1446. * the most significant bit of the cycle timer in bit 6 so that we can detect
  1447. * changes in this bit.
  1448. */
  1449. static u32 update_bus_time(struct fw_ohci *ohci)
  1450. {
  1451. u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
  1452. if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
  1453. ohci->bus_time += 0x40;
  1454. return ohci->bus_time | cycle_time_seconds;
  1455. }
  1456. static int get_status_for_port(struct fw_ohci *ohci, int port_index)
  1457. {
  1458. int reg;
  1459. mutex_lock(&ohci->phy_reg_mutex);
  1460. reg = write_phy_reg(ohci, 7, port_index);
  1461. if (reg >= 0)
  1462. reg = read_phy_reg(ohci, 8);
  1463. mutex_unlock(&ohci->phy_reg_mutex);
  1464. if (reg < 0)
  1465. return reg;
  1466. switch (reg & 0x0f) {
  1467. case 0x06:
  1468. return 2; /* is child node (connected to parent node) */
  1469. case 0x0e:
  1470. return 3; /* is parent node (connected to child node) */
  1471. }
  1472. return 1; /* not connected */
  1473. }
  1474. static int get_self_id_pos(struct fw_ohci *ohci, u32 self_id,
  1475. int self_id_count)
  1476. {
  1477. int i;
  1478. u32 entry;
  1479. for (i = 0; i < self_id_count; i++) {
  1480. entry = ohci->self_id_buffer[i];
  1481. if ((self_id & 0xff000000) == (entry & 0xff000000))
  1482. return -1;
  1483. if ((self_id & 0xff000000) < (entry & 0xff000000))
  1484. return i;
  1485. }
  1486. return i;
  1487. }
  1488. /*
  1489. * TI TSB82AA2B and TSB12LV26 do not receive the selfID of a locally
  1490. * attached TSB41BA3D phy; see http://www.ti.com/litv/pdf/sllz059.
  1491. * Construct the selfID from phy register contents.
  1492. * FIXME: How to determine the selfID.i flag?
  1493. */
  1494. static int find_and_insert_self_id(struct fw_ohci *ohci, int self_id_count)
  1495. {
  1496. int reg, i, pos, status;
  1497. /* link active 1, speed 3, bridge 0, contender 1, more packets 0 */
  1498. u32 self_id = 0x8040c800;
  1499. reg = reg_read(ohci, OHCI1394_NodeID);
  1500. if (!(reg & OHCI1394_NodeID_idValid)) {
  1501. dev_notice(ohci->card.device,
  1502. "node ID not valid, new bus reset in progress\n");
  1503. return -EBUSY;
  1504. }
  1505. self_id |= ((reg & 0x3f) << 24); /* phy ID */
  1506. reg = ohci_read_phy_reg(&ohci->card, 4);
  1507. if (reg < 0)
  1508. return reg;
  1509. self_id |= ((reg & 0x07) << 8); /* power class */
  1510. reg = ohci_read_phy_reg(&ohci->card, 1);
  1511. if (reg < 0)
  1512. return reg;
  1513. self_id |= ((reg & 0x3f) << 16); /* gap count */
  1514. for (i = 0; i < 3; i++) {
  1515. status = get_status_for_port(ohci, i);
  1516. if (status < 0)
  1517. return status;
  1518. self_id |= ((status & 0x3) << (6 - (i * 2)));
  1519. }
  1520. pos = get_self_id_pos(ohci, self_id, self_id_count);
  1521. if (pos >= 0) {
  1522. memmove(&(ohci->self_id_buffer[pos+1]),
  1523. &(ohci->self_id_buffer[pos]),
  1524. (self_id_count - pos) * sizeof(*ohci->self_id_buffer));
  1525. ohci->self_id_buffer[pos] = self_id;
  1526. self_id_count++;
  1527. }
  1528. return self_id_count;
  1529. }
  1530. static void bus_reset_work(struct work_struct *work)
  1531. {
  1532. struct fw_ohci *ohci =
  1533. container_of(work, struct fw_ohci, bus_reset_work);
  1534. int self_id_count, i, j, reg;
  1535. int generation, new_generation;
  1536. unsigned long flags;
  1537. void *free_rom = NULL;
  1538. dma_addr_t free_rom_bus = 0;
  1539. bool is_new_root;
  1540. reg = reg_read(ohci, OHCI1394_NodeID);
  1541. if (!(reg & OHCI1394_NodeID_idValid)) {
  1542. dev_notice(ohci->card.device,
  1543. "node ID not valid, new bus reset in progress\n");
  1544. return;
  1545. }
  1546. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1547. dev_notice(ohci->card.device, "malconfigured bus\n");
  1548. return;
  1549. }
  1550. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1551. OHCI1394_NodeID_nodeNumber);
  1552. is_new_root = (reg & OHCI1394_NodeID_root) != 0;
  1553. if (!(ohci->is_root && is_new_root))
  1554. reg_write(ohci, OHCI1394_LinkControlSet,
  1555. OHCI1394_LinkControl_cycleMaster);
  1556. ohci->is_root = is_new_root;
  1557. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1558. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1559. dev_notice(ohci->card.device, "inconsistent self IDs\n");
  1560. return;
  1561. }
  1562. /*
  1563. * The count in the SelfIDCount register is the number of
  1564. * bytes in the self ID receive buffer. Since we also receive
  1565. * the inverted quadlets and a header quadlet, we shift one
  1566. * bit extra to get the actual number of self IDs.
  1567. */
  1568. self_id_count = (reg >> 3) & 0xff;
  1569. if (self_id_count > 252) {
  1570. dev_notice(ohci->card.device, "inconsistent self IDs\n");
  1571. return;
  1572. }
  1573. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1574. rmb();
  1575. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1576. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1577. /*
  1578. * If the invalid data looks like a cycle start packet,
  1579. * it's likely to be the result of the cycle master
  1580. * having a wrong gap count. In this case, the self IDs
  1581. * so far are valid and should be processed so that the
  1582. * bus manager can then correct the gap count.
  1583. */
  1584. if (cond_le32_to_cpu(ohci->self_id_cpu[i])
  1585. == 0xffff008f) {
  1586. dev_notice(ohci->card.device,
  1587. "ignoring spurious self IDs\n");
  1588. self_id_count = j;
  1589. break;
  1590. } else {
  1591. dev_notice(ohci->card.device,
  1592. "inconsistent self IDs\n");
  1593. return;
  1594. }
  1595. }
  1596. ohci->self_id_buffer[j] =
  1597. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1598. }
  1599. if (ohci->quirks & QUIRK_TI_SLLZ059) {
  1600. self_id_count = find_and_insert_self_id(ohci, self_id_count);
  1601. if (self_id_count < 0) {
  1602. dev_notice(ohci->card.device,
  1603. "could not construct local self ID\n");
  1604. return;
  1605. }
  1606. }
  1607. if (self_id_count == 0) {
  1608. dev_notice(ohci->card.device, "inconsistent self IDs\n");
  1609. return;
  1610. }
  1611. rmb();
  1612. /*
  1613. * Check the consistency of the self IDs we just read. The
  1614. * problem we face is that a new bus reset can start while we
  1615. * read out the self IDs from the DMA buffer. If this happens,
  1616. * the DMA buffer will be overwritten with new self IDs and we
  1617. * will read out inconsistent data. The OHCI specification
  1618. * (section 11.2) recommends a technique similar to
  1619. * linux/seqlock.h, where we remember the generation of the
  1620. * self IDs in the buffer before reading them out and compare
  1621. * it to the current generation after reading them out. If
  1622. * the two generations match we know we have a consistent set
  1623. * of self IDs.
  1624. */
  1625. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1626. if (new_generation != generation) {
  1627. dev_notice(ohci->card.device,
  1628. "new bus reset, discarding self ids\n");
  1629. return;
  1630. }
  1631. /* FIXME: Document how the locking works. */
  1632. spin_lock_irqsave(&ohci->lock, flags);
  1633. ohci->generation = -1; /* prevent AT packet queueing */
  1634. context_stop(&ohci->at_request_ctx);
  1635. context_stop(&ohci->at_response_ctx);
  1636. spin_unlock_irqrestore(&ohci->lock, flags);
  1637. /*
  1638. * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
  1639. * packets in the AT queues and software needs to drain them.
  1640. * Some OHCI 1.1 controllers (JMicron) apparently require this too.
  1641. */
  1642. at_context_flush(&ohci->at_request_ctx);
  1643. at_context_flush(&ohci->at_response_ctx);
  1644. spin_lock_irqsave(&ohci->lock, flags);
  1645. ohci->generation = generation;
  1646. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1647. if (ohci->quirks & QUIRK_RESET_PACKET)
  1648. ohci->request_generation = generation;
  1649. /*
  1650. * This next bit is unrelated to the AT context stuff but we
  1651. * have to do it under the spinlock also. If a new config rom
  1652. * was set up before this reset, the old one is now no longer
  1653. * in use and we can free it. Update the config rom pointers
  1654. * to point to the current config rom and clear the
  1655. * next_config_rom pointer so a new update can take place.
  1656. */
  1657. if (ohci->next_config_rom != NULL) {
  1658. if (ohci->next_config_rom != ohci->config_rom) {
  1659. free_rom = ohci->config_rom;
  1660. free_rom_bus = ohci->config_rom_bus;
  1661. }
  1662. ohci->config_rom = ohci->next_config_rom;
  1663. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1664. ohci->next_config_rom = NULL;
  1665. /*
  1666. * Restore config_rom image and manually update
  1667. * config_rom registers. Writing the header quadlet
  1668. * will indicate that the config rom is ready, so we
  1669. * do that last.
  1670. */
  1671. reg_write(ohci, OHCI1394_BusOptions,
  1672. be32_to_cpu(ohci->config_rom[2]));
  1673. ohci->config_rom[0] = ohci->next_header;
  1674. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1675. be32_to_cpu(ohci->next_header));
  1676. }
  1677. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1678. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1679. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1680. #endif
  1681. spin_unlock_irqrestore(&ohci->lock, flags);
  1682. if (free_rom)
  1683. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1684. free_rom, free_rom_bus);
  1685. log_selfids(ohci, generation, self_id_count);
  1686. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1687. self_id_count, ohci->self_id_buffer,
  1688. ohci->csr_state_setclear_abdicate);
  1689. ohci->csr_state_setclear_abdicate = false;
  1690. }
  1691. static irqreturn_t irq_handler(int irq, void *data)
  1692. {
  1693. struct fw_ohci *ohci = data;
  1694. u32 event, iso_event;
  1695. int i;
  1696. event = reg_read(ohci, OHCI1394_IntEventClear);
  1697. if (!event || !~event)
  1698. return IRQ_NONE;
  1699. /*
  1700. * busReset and postedWriteErr must not be cleared yet
  1701. * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
  1702. */
  1703. reg_write(ohci, OHCI1394_IntEventClear,
  1704. event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
  1705. log_irqs(ohci, event);
  1706. if (event & OHCI1394_selfIDComplete)
  1707. queue_work(fw_workqueue, &ohci->bus_reset_work);
  1708. if (event & OHCI1394_RQPkt)
  1709. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1710. if (event & OHCI1394_RSPkt)
  1711. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1712. if (event & OHCI1394_reqTxComplete)
  1713. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1714. if (event & OHCI1394_respTxComplete)
  1715. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1716. if (event & OHCI1394_isochRx) {
  1717. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1718. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1719. while (iso_event) {
  1720. i = ffs(iso_event) - 1;
  1721. tasklet_schedule(
  1722. &ohci->ir_context_list[i].context.tasklet);
  1723. iso_event &= ~(1 << i);
  1724. }
  1725. }
  1726. if (event & OHCI1394_isochTx) {
  1727. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1728. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1729. while (iso_event) {
  1730. i = ffs(iso_event) - 1;
  1731. tasklet_schedule(
  1732. &ohci->it_context_list[i].context.tasklet);
  1733. iso_event &= ~(1 << i);
  1734. }
  1735. }
  1736. if (unlikely(event & OHCI1394_regAccessFail))
  1737. dev_err(ohci->card.device, "register access failure\n");
  1738. if (unlikely(event & OHCI1394_postedWriteErr)) {
  1739. reg_read(ohci, OHCI1394_PostedWriteAddressHi);
  1740. reg_read(ohci, OHCI1394_PostedWriteAddressLo);
  1741. reg_write(ohci, OHCI1394_IntEventClear,
  1742. OHCI1394_postedWriteErr);
  1743. if (printk_ratelimit())
  1744. dev_err(ohci->card.device, "PCI posted write error\n");
  1745. }
  1746. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1747. if (printk_ratelimit())
  1748. dev_notice(ohci->card.device,
  1749. "isochronous cycle too long\n");
  1750. reg_write(ohci, OHCI1394_LinkControlSet,
  1751. OHCI1394_LinkControl_cycleMaster);
  1752. }
  1753. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1754. /*
  1755. * We need to clear this event bit in order to make
  1756. * cycleMatch isochronous I/O work. In theory we should
  1757. * stop active cycleMatch iso contexts now and restart
  1758. * them at least two cycles later. (FIXME?)
  1759. */
  1760. if (printk_ratelimit())
  1761. dev_notice(ohci->card.device,
  1762. "isochronous cycle inconsistent\n");
  1763. }
  1764. if (unlikely(event & OHCI1394_unrecoverableError))
  1765. handle_dead_contexts(ohci);
  1766. if (event & OHCI1394_cycle64Seconds) {
  1767. spin_lock(&ohci->lock);
  1768. update_bus_time(ohci);
  1769. spin_unlock(&ohci->lock);
  1770. } else
  1771. flush_writes(ohci);
  1772. return IRQ_HANDLED;
  1773. }
  1774. static int software_reset(struct fw_ohci *ohci)
  1775. {
  1776. u32 val;
  1777. int i;
  1778. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1779. for (i = 0; i < 500; i++) {
  1780. val = reg_read(ohci, OHCI1394_HCControlSet);
  1781. if (!~val)
  1782. return -ENODEV; /* Card was ejected. */
  1783. if (!(val & OHCI1394_HCControl_softReset))
  1784. return 0;
  1785. msleep(1);
  1786. }
  1787. return -EBUSY;
  1788. }
  1789. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1790. {
  1791. size_t size = length * 4;
  1792. memcpy(dest, src, size);
  1793. if (size < CONFIG_ROM_SIZE)
  1794. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1795. }
  1796. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1797. {
  1798. bool enable_1394a;
  1799. int ret, clear, set, offset;
  1800. /* Check if the driver should configure link and PHY. */
  1801. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1802. OHCI1394_HCControl_programPhyEnable))
  1803. return 0;
  1804. /* Paranoia: check whether the PHY supports 1394a, too. */
  1805. enable_1394a = false;
  1806. ret = read_phy_reg(ohci, 2);
  1807. if (ret < 0)
  1808. return ret;
  1809. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1810. ret = read_paged_phy_reg(ohci, 1, 8);
  1811. if (ret < 0)
  1812. return ret;
  1813. if (ret >= 1)
  1814. enable_1394a = true;
  1815. }
  1816. if (ohci->quirks & QUIRK_NO_1394A)
  1817. enable_1394a = false;
  1818. /* Configure PHY and link consistently. */
  1819. if (enable_1394a) {
  1820. clear = 0;
  1821. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1822. } else {
  1823. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1824. set = 0;
  1825. }
  1826. ret = update_phy_reg(ohci, 5, clear, set);
  1827. if (ret < 0)
  1828. return ret;
  1829. if (enable_1394a)
  1830. offset = OHCI1394_HCControlSet;
  1831. else
  1832. offset = OHCI1394_HCControlClear;
  1833. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1834. /* Clean up: configuration has been taken care of. */
  1835. reg_write(ohci, OHCI1394_HCControlClear,
  1836. OHCI1394_HCControl_programPhyEnable);
  1837. return 0;
  1838. }
  1839. static int probe_tsb41ba3d(struct fw_ohci *ohci)
  1840. {
  1841. /* TI vendor ID = 0x080028, TSB41BA3D product ID = 0x833005 (sic) */
  1842. static const u8 id[] = { 0x08, 0x00, 0x28, 0x83, 0x30, 0x05, };
  1843. int reg, i;
  1844. reg = read_phy_reg(ohci, 2);
  1845. if (reg < 0)
  1846. return reg;
  1847. if ((reg & PHY_EXTENDED_REGISTERS) != PHY_EXTENDED_REGISTERS)
  1848. return 0;
  1849. for (i = ARRAY_SIZE(id) - 1; i >= 0; i--) {
  1850. reg = read_paged_phy_reg(ohci, 1, i + 10);
  1851. if (reg < 0)
  1852. return reg;
  1853. if (reg != id[i])
  1854. return 0;
  1855. }
  1856. return 1;
  1857. }
  1858. static int ohci_enable(struct fw_card *card,
  1859. const __be32 *config_rom, size_t length)
  1860. {
  1861. struct fw_ohci *ohci = fw_ohci(card);
  1862. struct pci_dev *dev = to_pci_dev(card->device);
  1863. u32 lps, seconds, version, irqs;
  1864. int i, ret;
  1865. if (software_reset(ohci)) {
  1866. dev_err(card->device, "failed to reset ohci card\n");
  1867. return -EBUSY;
  1868. }
  1869. /*
  1870. * Now enable LPS, which we need in order to start accessing
  1871. * most of the registers. In fact, on some cards (ALI M5251),
  1872. * accessing registers in the SClk domain without LPS enabled
  1873. * will lock up the machine. Wait 50msec to make sure we have
  1874. * full link enabled. However, with some cards (well, at least
  1875. * a JMicron PCIe card), we have to try again sometimes.
  1876. */
  1877. reg_write(ohci, OHCI1394_HCControlSet,
  1878. OHCI1394_HCControl_LPS |
  1879. OHCI1394_HCControl_postedWriteEnable);
  1880. flush_writes(ohci);
  1881. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1882. msleep(50);
  1883. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1884. OHCI1394_HCControl_LPS;
  1885. }
  1886. if (!lps) {
  1887. dev_err(card->device, "failed to set Link Power Status\n");
  1888. return -EIO;
  1889. }
  1890. if (ohci->quirks & QUIRK_TI_SLLZ059) {
  1891. ret = probe_tsb41ba3d(ohci);
  1892. if (ret < 0)
  1893. return ret;
  1894. if (ret)
  1895. dev_notice(card->device, "local TSB41BA3D phy\n");
  1896. else
  1897. ohci->quirks &= ~QUIRK_TI_SLLZ059;
  1898. }
  1899. reg_write(ohci, OHCI1394_HCControlClear,
  1900. OHCI1394_HCControl_noByteSwapData);
  1901. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1902. reg_write(ohci, OHCI1394_LinkControlSet,
  1903. OHCI1394_LinkControl_cycleTimerEnable |
  1904. OHCI1394_LinkControl_cycleMaster);
  1905. reg_write(ohci, OHCI1394_ATRetries,
  1906. OHCI1394_MAX_AT_REQ_RETRIES |
  1907. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1908. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
  1909. (200 << 16));
  1910. seconds = lower_32_bits(get_seconds());
  1911. reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
  1912. ohci->bus_time = seconds & ~0x3f;
  1913. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  1914. if (version >= OHCI_VERSION_1_1) {
  1915. reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
  1916. 0xfffffffe);
  1917. card->broadcast_channel_auto_allocated = true;
  1918. }
  1919. /* Get implemented bits of the priority arbitration request counter. */
  1920. reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
  1921. ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
  1922. reg_write(ohci, OHCI1394_FairnessControl, 0);
  1923. card->priority_budget_implemented = ohci->pri_req_max != 0;
  1924. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1925. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1926. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1927. ret = configure_1394a_enhancements(ohci);
  1928. if (ret < 0)
  1929. return ret;
  1930. /* Activate link_on bit and contender bit in our self ID packets.*/
  1931. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1932. if (ret < 0)
  1933. return ret;
  1934. /*
  1935. * When the link is not yet enabled, the atomic config rom
  1936. * update mechanism described below in ohci_set_config_rom()
  1937. * is not active. We have to update ConfigRomHeader and
  1938. * BusOptions manually, and the write to ConfigROMmap takes
  1939. * effect immediately. We tie this to the enabling of the
  1940. * link, so we have a valid config rom before enabling - the
  1941. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1942. * values before enabling.
  1943. *
  1944. * However, when the ConfigROMmap is written, some controllers
  1945. * always read back quadlets 0 and 2 from the config rom to
  1946. * the ConfigRomHeader and BusOptions registers on bus reset.
  1947. * They shouldn't do that in this initial case where the link
  1948. * isn't enabled. This means we have to use the same
  1949. * workaround here, setting the bus header to 0 and then write
  1950. * the right values in the bus reset tasklet.
  1951. */
  1952. if (config_rom) {
  1953. ohci->next_config_rom =
  1954. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1955. &ohci->next_config_rom_bus,
  1956. GFP_KERNEL);
  1957. if (ohci->next_config_rom == NULL)
  1958. return -ENOMEM;
  1959. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1960. } else {
  1961. /*
  1962. * In the suspend case, config_rom is NULL, which
  1963. * means that we just reuse the old config rom.
  1964. */
  1965. ohci->next_config_rom = ohci->config_rom;
  1966. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1967. }
  1968. ohci->next_header = ohci->next_config_rom[0];
  1969. ohci->next_config_rom[0] = 0;
  1970. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1971. reg_write(ohci, OHCI1394_BusOptions,
  1972. be32_to_cpu(ohci->next_config_rom[2]));
  1973. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1974. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1975. if (!(ohci->quirks & QUIRK_NO_MSI))
  1976. pci_enable_msi(dev);
  1977. if (request_irq(dev->irq, irq_handler,
  1978. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  1979. ohci_driver_name, ohci)) {
  1980. dev_err(card->device, "failed to allocate interrupt %d\n",
  1981. dev->irq);
  1982. pci_disable_msi(dev);
  1983. if (config_rom) {
  1984. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1985. ohci->next_config_rom,
  1986. ohci->next_config_rom_bus);
  1987. ohci->next_config_rom = NULL;
  1988. }
  1989. return -EIO;
  1990. }
  1991. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1992. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1993. OHCI1394_isochTx | OHCI1394_isochRx |
  1994. OHCI1394_postedWriteErr |
  1995. OHCI1394_selfIDComplete |
  1996. OHCI1394_regAccessFail |
  1997. OHCI1394_cycle64Seconds |
  1998. OHCI1394_cycleInconsistent |
  1999. OHCI1394_unrecoverableError |
  2000. OHCI1394_cycleTooLong |
  2001. OHCI1394_masterIntEnable;
  2002. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  2003. irqs |= OHCI1394_busReset;
  2004. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  2005. reg_write(ohci, OHCI1394_HCControlSet,
  2006. OHCI1394_HCControl_linkEnable |
  2007. OHCI1394_HCControl_BIBimageValid);
  2008. reg_write(ohci, OHCI1394_LinkControlSet,
  2009. OHCI1394_LinkControl_rcvSelfID |
  2010. OHCI1394_LinkControl_rcvPhyPkt);
  2011. ar_context_run(&ohci->ar_request_ctx);
  2012. ar_context_run(&ohci->ar_response_ctx);
  2013. flush_writes(ohci);
  2014. /* We are ready to go, reset bus to finish initialization. */
  2015. fw_schedule_bus_reset(&ohci->card, false, true);
  2016. return 0;
  2017. }
  2018. static int ohci_set_config_rom(struct fw_card *card,
  2019. const __be32 *config_rom, size_t length)
  2020. {
  2021. struct fw_ohci *ohci;
  2022. unsigned long flags;
  2023. __be32 *next_config_rom;
  2024. dma_addr_t uninitialized_var(next_config_rom_bus);
  2025. ohci = fw_ohci(card);
  2026. /*
  2027. * When the OHCI controller is enabled, the config rom update
  2028. * mechanism is a bit tricky, but easy enough to use. See
  2029. * section 5.5.6 in the OHCI specification.
  2030. *
  2031. * The OHCI controller caches the new config rom address in a
  2032. * shadow register (ConfigROMmapNext) and needs a bus reset
  2033. * for the changes to take place. When the bus reset is
  2034. * detected, the controller loads the new values for the
  2035. * ConfigRomHeader and BusOptions registers from the specified
  2036. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  2037. * shadow register. All automatically and atomically.
  2038. *
  2039. * Now, there's a twist to this story. The automatic load of
  2040. * ConfigRomHeader and BusOptions doesn't honor the
  2041. * noByteSwapData bit, so with a be32 config rom, the
  2042. * controller will load be32 values in to these registers
  2043. * during the atomic update, even on litte endian
  2044. * architectures. The workaround we use is to put a 0 in the
  2045. * header quadlet; 0 is endian agnostic and means that the
  2046. * config rom isn't ready yet. In the bus reset tasklet we
  2047. * then set up the real values for the two registers.
  2048. *
  2049. * We use ohci->lock to avoid racing with the code that sets
  2050. * ohci->next_config_rom to NULL (see bus_reset_work).
  2051. */
  2052. next_config_rom =
  2053. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2054. &next_config_rom_bus, GFP_KERNEL);
  2055. if (next_config_rom == NULL)
  2056. return -ENOMEM;
  2057. spin_lock_irqsave(&ohci->lock, flags);
  2058. /*
  2059. * If there is not an already pending config_rom update,
  2060. * push our new allocation into the ohci->next_config_rom
  2061. * and then mark the local variable as null so that we
  2062. * won't deallocate the new buffer.
  2063. *
  2064. * OTOH, if there is a pending config_rom update, just
  2065. * use that buffer with the new config_rom data, and
  2066. * let this routine free the unused DMA allocation.
  2067. */
  2068. if (ohci->next_config_rom == NULL) {
  2069. ohci->next_config_rom = next_config_rom;
  2070. ohci->next_config_rom_bus = next_config_rom_bus;
  2071. next_config_rom = NULL;
  2072. }
  2073. copy_config_rom(ohci->next_config_rom, config_rom, length);
  2074. ohci->next_header = config_rom[0];
  2075. ohci->next_config_rom[0] = 0;
  2076. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  2077. spin_unlock_irqrestore(&ohci->lock, flags);
  2078. /* If we didn't use the DMA allocation, delete it. */
  2079. if (next_config_rom != NULL)
  2080. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2081. next_config_rom, next_config_rom_bus);
  2082. /*
  2083. * Now initiate a bus reset to have the changes take
  2084. * effect. We clean up the old config rom memory and DMA
  2085. * mappings in the bus reset tasklet, since the OHCI
  2086. * controller could need to access it before the bus reset
  2087. * takes effect.
  2088. */
  2089. fw_schedule_bus_reset(&ohci->card, true, true);
  2090. return 0;
  2091. }
  2092. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  2093. {
  2094. struct fw_ohci *ohci = fw_ohci(card);
  2095. at_context_transmit(&ohci->at_request_ctx, packet);
  2096. }
  2097. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  2098. {
  2099. struct fw_ohci *ohci = fw_ohci(card);
  2100. at_context_transmit(&ohci->at_response_ctx, packet);
  2101. }
  2102. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  2103. {
  2104. struct fw_ohci *ohci = fw_ohci(card);
  2105. struct context *ctx = &ohci->at_request_ctx;
  2106. struct driver_data *driver_data = packet->driver_data;
  2107. int ret = -ENOENT;
  2108. tasklet_disable(&ctx->tasklet);
  2109. if (packet->ack != 0)
  2110. goto out;
  2111. if (packet->payload_mapped)
  2112. dma_unmap_single(ohci->card.device, packet->payload_bus,
  2113. packet->payload_length, DMA_TO_DEVICE);
  2114. log_ar_at_event(ohci, 'T', packet->speed, packet->header, 0x20);
  2115. driver_data->packet = NULL;
  2116. packet->ack = RCODE_CANCELLED;
  2117. packet->callback(packet, &ohci->card, packet->ack);
  2118. ret = 0;
  2119. out:
  2120. tasklet_enable(&ctx->tasklet);
  2121. return ret;
  2122. }
  2123. static int ohci_enable_phys_dma(struct fw_card *card,
  2124. int node_id, int generation)
  2125. {
  2126. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  2127. return 0;
  2128. #else
  2129. struct fw_ohci *ohci = fw_ohci(card);
  2130. unsigned long flags;
  2131. int n, ret = 0;
  2132. /*
  2133. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  2134. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  2135. */
  2136. spin_lock_irqsave(&ohci->lock, flags);
  2137. if (ohci->generation != generation) {
  2138. ret = -ESTALE;
  2139. goto out;
  2140. }
  2141. /*
  2142. * Note, if the node ID contains a non-local bus ID, physical DMA is
  2143. * enabled for _all_ nodes on remote buses.
  2144. */
  2145. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  2146. if (n < 32)
  2147. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  2148. else
  2149. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  2150. flush_writes(ohci);
  2151. out:
  2152. spin_unlock_irqrestore(&ohci->lock, flags);
  2153. return ret;
  2154. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  2155. }
  2156. static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
  2157. {
  2158. struct fw_ohci *ohci = fw_ohci(card);
  2159. unsigned long flags;
  2160. u32 value;
  2161. switch (csr_offset) {
  2162. case CSR_STATE_CLEAR:
  2163. case CSR_STATE_SET:
  2164. if (ohci->is_root &&
  2165. (reg_read(ohci, OHCI1394_LinkControlSet) &
  2166. OHCI1394_LinkControl_cycleMaster))
  2167. value = CSR_STATE_BIT_CMSTR;
  2168. else
  2169. value = 0;
  2170. if (ohci->csr_state_setclear_abdicate)
  2171. value |= CSR_STATE_BIT_ABDICATE;
  2172. return value;
  2173. case CSR_NODE_IDS:
  2174. return reg_read(ohci, OHCI1394_NodeID) << 16;
  2175. case CSR_CYCLE_TIME:
  2176. return get_cycle_time(ohci);
  2177. case CSR_BUS_TIME:
  2178. /*
  2179. * We might be called just after the cycle timer has wrapped
  2180. * around but just before the cycle64Seconds handler, so we
  2181. * better check here, too, if the bus time needs to be updated.
  2182. */
  2183. spin_lock_irqsave(&ohci->lock, flags);
  2184. value = update_bus_time(ohci);
  2185. spin_unlock_irqrestore(&ohci->lock, flags);
  2186. return value;
  2187. case CSR_BUSY_TIMEOUT:
  2188. value = reg_read(ohci, OHCI1394_ATRetries);
  2189. return (value >> 4) & 0x0ffff00f;
  2190. case CSR_PRIORITY_BUDGET:
  2191. return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
  2192. (ohci->pri_req_max << 8);
  2193. default:
  2194. WARN_ON(1);
  2195. return 0;
  2196. }
  2197. }
  2198. static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
  2199. {
  2200. struct fw_ohci *ohci = fw_ohci(card);
  2201. unsigned long flags;
  2202. switch (csr_offset) {
  2203. case CSR_STATE_CLEAR:
  2204. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2205. reg_write(ohci, OHCI1394_LinkControlClear,
  2206. OHCI1394_LinkControl_cycleMaster);
  2207. flush_writes(ohci);
  2208. }
  2209. if (value & CSR_STATE_BIT_ABDICATE)
  2210. ohci->csr_state_setclear_abdicate = false;
  2211. break;
  2212. case CSR_STATE_SET:
  2213. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2214. reg_write(ohci, OHCI1394_LinkControlSet,
  2215. OHCI1394_LinkControl_cycleMaster);
  2216. flush_writes(ohci);
  2217. }
  2218. if (value & CSR_STATE_BIT_ABDICATE)
  2219. ohci->csr_state_setclear_abdicate = true;
  2220. break;
  2221. case CSR_NODE_IDS:
  2222. reg_write(ohci, OHCI1394_NodeID, value >> 16);
  2223. flush_writes(ohci);
  2224. break;
  2225. case CSR_CYCLE_TIME:
  2226. reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
  2227. reg_write(ohci, OHCI1394_IntEventSet,
  2228. OHCI1394_cycleInconsistent);
  2229. flush_writes(ohci);
  2230. break;
  2231. case CSR_BUS_TIME:
  2232. spin_lock_irqsave(&ohci->lock, flags);
  2233. ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
  2234. spin_unlock_irqrestore(&ohci->lock, flags);
  2235. break;
  2236. case CSR_BUSY_TIMEOUT:
  2237. value = (value & 0xf) | ((value & 0xf) << 4) |
  2238. ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
  2239. reg_write(ohci, OHCI1394_ATRetries, value);
  2240. flush_writes(ohci);
  2241. break;
  2242. case CSR_PRIORITY_BUDGET:
  2243. reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
  2244. flush_writes(ohci);
  2245. break;
  2246. default:
  2247. WARN_ON(1);
  2248. break;
  2249. }
  2250. }
  2251. static void flush_iso_completions(struct iso_context *ctx)
  2252. {
  2253. ctx->base.callback.sc(&ctx->base, ctx->last_timestamp,
  2254. ctx->header_length, ctx->header,
  2255. ctx->base.callback_data);
  2256. ctx->header_length = 0;
  2257. }
  2258. static void copy_iso_headers(struct iso_context *ctx, const u32 *dma_hdr)
  2259. {
  2260. u32 *ctx_hdr;
  2261. if (ctx->header_length + ctx->base.header_size > PAGE_SIZE)
  2262. flush_iso_completions(ctx);
  2263. ctx_hdr = ctx->header + ctx->header_length;
  2264. ctx->last_timestamp = (u16)le32_to_cpu((__force __le32)dma_hdr[0]);
  2265. /*
  2266. * The two iso header quadlets are byteswapped to little
  2267. * endian by the controller, but we want to present them
  2268. * as big endian for consistency with the bus endianness.
  2269. */
  2270. if (ctx->base.header_size > 0)
  2271. ctx_hdr[0] = swab32(dma_hdr[1]); /* iso packet header */
  2272. if (ctx->base.header_size > 4)
  2273. ctx_hdr[1] = swab32(dma_hdr[0]); /* timestamp */
  2274. if (ctx->base.header_size > 8)
  2275. memcpy(&ctx_hdr[2], &dma_hdr[2], ctx->base.header_size - 8);
  2276. ctx->header_length += ctx->base.header_size;
  2277. }
  2278. static int handle_ir_packet_per_buffer(struct context *context,
  2279. struct descriptor *d,
  2280. struct descriptor *last)
  2281. {
  2282. struct iso_context *ctx =
  2283. container_of(context, struct iso_context, context);
  2284. struct descriptor *pd;
  2285. u32 buffer_dma;
  2286. for (pd = d; pd <= last; pd++)
  2287. if (pd->transfer_status)
  2288. break;
  2289. if (pd > last)
  2290. /* Descriptor(s) not done yet, stop iteration */
  2291. return 0;
  2292. while (!(d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))) {
  2293. d++;
  2294. buffer_dma = le32_to_cpu(d->data_address);
  2295. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2296. buffer_dma & PAGE_MASK,
  2297. buffer_dma & ~PAGE_MASK,
  2298. le16_to_cpu(d->req_count),
  2299. DMA_FROM_DEVICE);
  2300. }
  2301. copy_iso_headers(ctx, (u32 *) (last + 1));
  2302. if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
  2303. flush_iso_completions(ctx);
  2304. return 1;
  2305. }
  2306. /* d == last because each descriptor block is only a single descriptor. */
  2307. static int handle_ir_buffer_fill(struct context *context,
  2308. struct descriptor *d,
  2309. struct descriptor *last)
  2310. {
  2311. struct iso_context *ctx =
  2312. container_of(context, struct iso_context, context);
  2313. unsigned int req_count, res_count, completed;
  2314. u32 buffer_dma;
  2315. req_count = le16_to_cpu(last->req_count);
  2316. res_count = le16_to_cpu(ACCESS_ONCE(last->res_count));
  2317. completed = req_count - res_count;
  2318. buffer_dma = le32_to_cpu(last->data_address);
  2319. if (completed > 0) {
  2320. ctx->mc_buffer_bus = buffer_dma;
  2321. ctx->mc_completed = completed;
  2322. }
  2323. if (res_count != 0)
  2324. /* Descriptor(s) not done yet, stop iteration */
  2325. return 0;
  2326. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2327. buffer_dma & PAGE_MASK,
  2328. buffer_dma & ~PAGE_MASK,
  2329. completed, DMA_FROM_DEVICE);
  2330. if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS)) {
  2331. ctx->base.callback.mc(&ctx->base,
  2332. buffer_dma + completed,
  2333. ctx->base.callback_data);
  2334. ctx->mc_completed = 0;
  2335. }
  2336. return 1;
  2337. }
  2338. static void flush_ir_buffer_fill(struct iso_context *ctx)
  2339. {
  2340. dma_sync_single_range_for_cpu(ctx->context.ohci->card.device,
  2341. ctx->mc_buffer_bus & PAGE_MASK,
  2342. ctx->mc_buffer_bus & ~PAGE_MASK,
  2343. ctx->mc_completed, DMA_FROM_DEVICE);
  2344. ctx->base.callback.mc(&ctx->base,
  2345. ctx->mc_buffer_bus + ctx->mc_completed,
  2346. ctx->base.callback_data);
  2347. ctx->mc_completed = 0;
  2348. }
  2349. static inline void sync_it_packet_for_cpu(struct context *context,
  2350. struct descriptor *pd)
  2351. {
  2352. __le16 control;
  2353. u32 buffer_dma;
  2354. /* only packets beginning with OUTPUT_MORE* have data buffers */
  2355. if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  2356. return;
  2357. /* skip over the OUTPUT_MORE_IMMEDIATE descriptor */
  2358. pd += 2;
  2359. /*
  2360. * If the packet has a header, the first OUTPUT_MORE/LAST descriptor's
  2361. * data buffer is in the context program's coherent page and must not
  2362. * be synced.
  2363. */
  2364. if ((le32_to_cpu(pd->data_address) & PAGE_MASK) ==
  2365. (context->current_bus & PAGE_MASK)) {
  2366. if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  2367. return;
  2368. pd++;
  2369. }
  2370. do {
  2371. buffer_dma = le32_to_cpu(pd->data_address);
  2372. dma_sync_single_range_for_cpu(context->ohci->card.device,
  2373. buffer_dma & PAGE_MASK,
  2374. buffer_dma & ~PAGE_MASK,
  2375. le16_to_cpu(pd->req_count),
  2376. DMA_TO_DEVICE);
  2377. control = pd->control;
  2378. pd++;
  2379. } while (!(control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS)));
  2380. }
  2381. static int handle_it_packet(struct context *context,
  2382. struct descriptor *d,
  2383. struct descriptor *last)
  2384. {
  2385. struct iso_context *ctx =
  2386. container_of(context, struct iso_context, context);
  2387. struct descriptor *pd;
  2388. __be32 *ctx_hdr;
  2389. for (pd = d; pd <= last; pd++)
  2390. if (pd->transfer_status)
  2391. break;
  2392. if (pd > last)
  2393. /* Descriptor(s) not done yet, stop iteration */
  2394. return 0;
  2395. sync_it_packet_for_cpu(context, d);
  2396. if (ctx->header_length + 4 > PAGE_SIZE)
  2397. flush_iso_completions(ctx);
  2398. ctx_hdr = ctx->header + ctx->header_length;
  2399. ctx->last_timestamp = le16_to_cpu(last->res_count);
  2400. /* Present this value as big-endian to match the receive code */
  2401. *ctx_hdr = cpu_to_be32((le16_to_cpu(pd->transfer_status) << 16) |
  2402. le16_to_cpu(pd->res_count));
  2403. ctx->header_length += 4;
  2404. if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
  2405. flush_iso_completions(ctx);
  2406. return 1;
  2407. }
  2408. static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
  2409. {
  2410. u32 hi = channels >> 32, lo = channels;
  2411. reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
  2412. reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
  2413. reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
  2414. reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
  2415. mmiowb();
  2416. ohci->mc_channels = channels;
  2417. }
  2418. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  2419. int type, int channel, size_t header_size)
  2420. {
  2421. struct fw_ohci *ohci = fw_ohci(card);
  2422. struct iso_context *uninitialized_var(ctx);
  2423. descriptor_callback_t uninitialized_var(callback);
  2424. u64 *uninitialized_var(channels);
  2425. u32 *uninitialized_var(mask), uninitialized_var(regs);
  2426. unsigned long flags;
  2427. int index, ret = -EBUSY;
  2428. spin_lock_irqsave(&ohci->lock, flags);
  2429. switch (type) {
  2430. case FW_ISO_CONTEXT_TRANSMIT:
  2431. mask = &ohci->it_context_mask;
  2432. callback = handle_it_packet;
  2433. index = ffs(*mask) - 1;
  2434. if (index >= 0) {
  2435. *mask &= ~(1 << index);
  2436. regs = OHCI1394_IsoXmitContextBase(index);
  2437. ctx = &ohci->it_context_list[index];
  2438. }
  2439. break;
  2440. case FW_ISO_CONTEXT_RECEIVE:
  2441. channels = &ohci->ir_context_channels;
  2442. mask = &ohci->ir_context_mask;
  2443. callback = handle_ir_packet_per_buffer;
  2444. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  2445. if (index >= 0) {
  2446. *channels &= ~(1ULL << channel);
  2447. *mask &= ~(1 << index);
  2448. regs = OHCI1394_IsoRcvContextBase(index);
  2449. ctx = &ohci->ir_context_list[index];
  2450. }
  2451. break;
  2452. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2453. mask = &ohci->ir_context_mask;
  2454. callback = handle_ir_buffer_fill;
  2455. index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
  2456. if (index >= 0) {
  2457. ohci->mc_allocated = true;
  2458. *mask &= ~(1 << index);
  2459. regs = OHCI1394_IsoRcvContextBase(index);
  2460. ctx = &ohci->ir_context_list[index];
  2461. }
  2462. break;
  2463. default:
  2464. index = -1;
  2465. ret = -ENOSYS;
  2466. }
  2467. spin_unlock_irqrestore(&ohci->lock, flags);
  2468. if (index < 0)
  2469. return ERR_PTR(ret);
  2470. memset(ctx, 0, sizeof(*ctx));
  2471. ctx->header_length = 0;
  2472. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  2473. if (ctx->header == NULL) {
  2474. ret = -ENOMEM;
  2475. goto out;
  2476. }
  2477. ret = context_init(&ctx->context, ohci, regs, callback);
  2478. if (ret < 0)
  2479. goto out_with_header;
  2480. if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL) {
  2481. set_multichannel_mask(ohci, 0);
  2482. ctx->mc_completed = 0;
  2483. }
  2484. return &ctx->base;
  2485. out_with_header:
  2486. free_page((unsigned long)ctx->header);
  2487. out:
  2488. spin_lock_irqsave(&ohci->lock, flags);
  2489. switch (type) {
  2490. case FW_ISO_CONTEXT_RECEIVE:
  2491. *channels |= 1ULL << channel;
  2492. break;
  2493. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2494. ohci->mc_allocated = false;
  2495. break;
  2496. }
  2497. *mask |= 1 << index;
  2498. spin_unlock_irqrestore(&ohci->lock, flags);
  2499. return ERR_PTR(ret);
  2500. }
  2501. static int ohci_start_iso(struct fw_iso_context *base,
  2502. s32 cycle, u32 sync, u32 tags)
  2503. {
  2504. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2505. struct fw_ohci *ohci = ctx->context.ohci;
  2506. u32 control = IR_CONTEXT_ISOCH_HEADER, match;
  2507. int index;
  2508. /* the controller cannot start without any queued packets */
  2509. if (ctx->context.last->branch_address == 0)
  2510. return -ENODATA;
  2511. switch (ctx->base.type) {
  2512. case FW_ISO_CONTEXT_TRANSMIT:
  2513. index = ctx - ohci->it_context_list;
  2514. match = 0;
  2515. if (cycle >= 0)
  2516. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  2517. (cycle & 0x7fff) << 16;
  2518. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  2519. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  2520. context_run(&ctx->context, match);
  2521. break;
  2522. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2523. control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
  2524. /* fall through */
  2525. case FW_ISO_CONTEXT_RECEIVE:
  2526. index = ctx - ohci->ir_context_list;
  2527. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  2528. if (cycle >= 0) {
  2529. match |= (cycle & 0x07fff) << 12;
  2530. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  2531. }
  2532. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  2533. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  2534. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  2535. context_run(&ctx->context, control);
  2536. ctx->sync = sync;
  2537. ctx->tags = tags;
  2538. break;
  2539. }
  2540. return 0;
  2541. }
  2542. static int ohci_stop_iso(struct fw_iso_context *base)
  2543. {
  2544. struct fw_ohci *ohci = fw_ohci(base->card);
  2545. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2546. int index;
  2547. switch (ctx->base.type) {
  2548. case FW_ISO_CONTEXT_TRANSMIT:
  2549. index = ctx - ohci->it_context_list;
  2550. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  2551. break;
  2552. case FW_ISO_CONTEXT_RECEIVE:
  2553. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2554. index = ctx - ohci->ir_context_list;
  2555. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  2556. break;
  2557. }
  2558. flush_writes(ohci);
  2559. context_stop(&ctx->context);
  2560. tasklet_kill(&ctx->context.tasklet);
  2561. return 0;
  2562. }
  2563. static void ohci_free_iso_context(struct fw_iso_context *base)
  2564. {
  2565. struct fw_ohci *ohci = fw_ohci(base->card);
  2566. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2567. unsigned long flags;
  2568. int index;
  2569. ohci_stop_iso(base);
  2570. context_release(&ctx->context);
  2571. free_page((unsigned long)ctx->header);
  2572. spin_lock_irqsave(&ohci->lock, flags);
  2573. switch (base->type) {
  2574. case FW_ISO_CONTEXT_TRANSMIT:
  2575. index = ctx - ohci->it_context_list;
  2576. ohci->it_context_mask |= 1 << index;
  2577. break;
  2578. case FW_ISO_CONTEXT_RECEIVE:
  2579. index = ctx - ohci->ir_context_list;
  2580. ohci->ir_context_mask |= 1 << index;
  2581. ohci->ir_context_channels |= 1ULL << base->channel;
  2582. break;
  2583. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2584. index = ctx - ohci->ir_context_list;
  2585. ohci->ir_context_mask |= 1 << index;
  2586. ohci->ir_context_channels |= ohci->mc_channels;
  2587. ohci->mc_channels = 0;
  2588. ohci->mc_allocated = false;
  2589. break;
  2590. }
  2591. spin_unlock_irqrestore(&ohci->lock, flags);
  2592. }
  2593. static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
  2594. {
  2595. struct fw_ohci *ohci = fw_ohci(base->card);
  2596. unsigned long flags;
  2597. int ret;
  2598. switch (base->type) {
  2599. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2600. spin_lock_irqsave(&ohci->lock, flags);
  2601. /* Don't allow multichannel to grab other contexts' channels. */
  2602. if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
  2603. *channels = ohci->ir_context_channels;
  2604. ret = -EBUSY;
  2605. } else {
  2606. set_multichannel_mask(ohci, *channels);
  2607. ret = 0;
  2608. }
  2609. spin_unlock_irqrestore(&ohci->lock, flags);
  2610. break;
  2611. default:
  2612. ret = -EINVAL;
  2613. }
  2614. return ret;
  2615. }
  2616. #ifdef CONFIG_PM
  2617. static void ohci_resume_iso_dma(struct fw_ohci *ohci)
  2618. {
  2619. int i;
  2620. struct iso_context *ctx;
  2621. for (i = 0 ; i < ohci->n_ir ; i++) {
  2622. ctx = &ohci->ir_context_list[i];
  2623. if (ctx->context.running)
  2624. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2625. }
  2626. for (i = 0 ; i < ohci->n_it ; i++) {
  2627. ctx = &ohci->it_context_list[i];
  2628. if (ctx->context.running)
  2629. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2630. }
  2631. }
  2632. #endif
  2633. static int queue_iso_transmit(struct iso_context *ctx,
  2634. struct fw_iso_packet *packet,
  2635. struct fw_iso_buffer *buffer,
  2636. unsigned long payload)
  2637. {
  2638. struct descriptor *d, *last, *pd;
  2639. struct fw_iso_packet *p;
  2640. __le32 *header;
  2641. dma_addr_t d_bus, page_bus;
  2642. u32 z, header_z, payload_z, irq;
  2643. u32 payload_index, payload_end_index, next_page_index;
  2644. int page, end_page, i, length, offset;
  2645. p = packet;
  2646. payload_index = payload;
  2647. if (p->skip)
  2648. z = 1;
  2649. else
  2650. z = 2;
  2651. if (p->header_length > 0)
  2652. z++;
  2653. /* Determine the first page the payload isn't contained in. */
  2654. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  2655. if (p->payload_length > 0)
  2656. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  2657. else
  2658. payload_z = 0;
  2659. z += payload_z;
  2660. /* Get header size in number of descriptors. */
  2661. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  2662. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  2663. if (d == NULL)
  2664. return -ENOMEM;
  2665. if (!p->skip) {
  2666. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  2667. d[0].req_count = cpu_to_le16(8);
  2668. /*
  2669. * Link the skip address to this descriptor itself. This causes
  2670. * a context to skip a cycle whenever lost cycles or FIFO
  2671. * overruns occur, without dropping the data. The application
  2672. * should then decide whether this is an error condition or not.
  2673. * FIXME: Make the context's cycle-lost behaviour configurable?
  2674. */
  2675. d[0].branch_address = cpu_to_le32(d_bus | z);
  2676. header = (__le32 *) &d[1];
  2677. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  2678. IT_HEADER_TAG(p->tag) |
  2679. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  2680. IT_HEADER_CHANNEL(ctx->base.channel) |
  2681. IT_HEADER_SPEED(ctx->base.speed));
  2682. header[1] =
  2683. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  2684. p->payload_length));
  2685. }
  2686. if (p->header_length > 0) {
  2687. d[2].req_count = cpu_to_le16(p->header_length);
  2688. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  2689. memcpy(&d[z], p->header, p->header_length);
  2690. }
  2691. pd = d + z - payload_z;
  2692. payload_end_index = payload_index + p->payload_length;
  2693. for (i = 0; i < payload_z; i++) {
  2694. page = payload_index >> PAGE_SHIFT;
  2695. offset = payload_index & ~PAGE_MASK;
  2696. next_page_index = (page + 1) << PAGE_SHIFT;
  2697. length =
  2698. min(next_page_index, payload_end_index) - payload_index;
  2699. pd[i].req_count = cpu_to_le16(length);
  2700. page_bus = page_private(buffer->pages[page]);
  2701. pd[i].data_address = cpu_to_le32(page_bus + offset);
  2702. dma_sync_single_range_for_device(ctx->context.ohci->card.device,
  2703. page_bus, offset, length,
  2704. DMA_TO_DEVICE);
  2705. payload_index += length;
  2706. }
  2707. if (p->interrupt)
  2708. irq = DESCRIPTOR_IRQ_ALWAYS;
  2709. else
  2710. irq = DESCRIPTOR_NO_IRQ;
  2711. last = z == 2 ? d : d + z - 1;
  2712. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  2713. DESCRIPTOR_STATUS |
  2714. DESCRIPTOR_BRANCH_ALWAYS |
  2715. irq);
  2716. context_append(&ctx->context, d, z, header_z);
  2717. return 0;
  2718. }
  2719. static int queue_iso_packet_per_buffer(struct iso_context *ctx,
  2720. struct fw_iso_packet *packet,
  2721. struct fw_iso_buffer *buffer,
  2722. unsigned long payload)
  2723. {
  2724. struct device *device = ctx->context.ohci->card.device;
  2725. struct descriptor *d, *pd;
  2726. dma_addr_t d_bus, page_bus;
  2727. u32 z, header_z, rest;
  2728. int i, j, length;
  2729. int page, offset, packet_count, header_size, payload_per_buffer;
  2730. /*
  2731. * The OHCI controller puts the isochronous header and trailer in the
  2732. * buffer, so we need at least 8 bytes.
  2733. */
  2734. packet_count = packet->header_length / ctx->base.header_size;
  2735. header_size = max(ctx->base.header_size, (size_t)8);
  2736. /* Get header size in number of descriptors. */
  2737. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  2738. page = payload >> PAGE_SHIFT;
  2739. offset = payload & ~PAGE_MASK;
  2740. payload_per_buffer = packet->payload_length / packet_count;
  2741. for (i = 0; i < packet_count; i++) {
  2742. /* d points to the header descriptor */
  2743. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  2744. d = context_get_descriptors(&ctx->context,
  2745. z + header_z, &d_bus);
  2746. if (d == NULL)
  2747. return -ENOMEM;
  2748. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2749. DESCRIPTOR_INPUT_MORE);
  2750. if (packet->skip && i == 0)
  2751. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2752. d->req_count = cpu_to_le16(header_size);
  2753. d->res_count = d->req_count;
  2754. d->transfer_status = 0;
  2755. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  2756. rest = payload_per_buffer;
  2757. pd = d;
  2758. for (j = 1; j < z; j++) {
  2759. pd++;
  2760. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2761. DESCRIPTOR_INPUT_MORE);
  2762. if (offset + rest < PAGE_SIZE)
  2763. length = rest;
  2764. else
  2765. length = PAGE_SIZE - offset;
  2766. pd->req_count = cpu_to_le16(length);
  2767. pd->res_count = pd->req_count;
  2768. pd->transfer_status = 0;
  2769. page_bus = page_private(buffer->pages[page]);
  2770. pd->data_address = cpu_to_le32(page_bus + offset);
  2771. dma_sync_single_range_for_device(device, page_bus,
  2772. offset, length,
  2773. DMA_FROM_DEVICE);
  2774. offset = (offset + length) & ~PAGE_MASK;
  2775. rest -= length;
  2776. if (offset == 0)
  2777. page++;
  2778. }
  2779. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2780. DESCRIPTOR_INPUT_LAST |
  2781. DESCRIPTOR_BRANCH_ALWAYS);
  2782. if (packet->interrupt && i == packet_count - 1)
  2783. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2784. context_append(&ctx->context, d, z, header_z);
  2785. }
  2786. return 0;
  2787. }
  2788. static int queue_iso_buffer_fill(struct iso_context *ctx,
  2789. struct fw_iso_packet *packet,
  2790. struct fw_iso_buffer *buffer,
  2791. unsigned long payload)
  2792. {
  2793. struct descriptor *d;
  2794. dma_addr_t d_bus, page_bus;
  2795. int page, offset, rest, z, i, length;
  2796. page = payload >> PAGE_SHIFT;
  2797. offset = payload & ~PAGE_MASK;
  2798. rest = packet->payload_length;
  2799. /* We need one descriptor for each page in the buffer. */
  2800. z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
  2801. if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
  2802. return -EFAULT;
  2803. for (i = 0; i < z; i++) {
  2804. d = context_get_descriptors(&ctx->context, 1, &d_bus);
  2805. if (d == NULL)
  2806. return -ENOMEM;
  2807. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  2808. DESCRIPTOR_BRANCH_ALWAYS);
  2809. if (packet->skip && i == 0)
  2810. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2811. if (packet->interrupt && i == z - 1)
  2812. d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2813. if (offset + rest < PAGE_SIZE)
  2814. length = rest;
  2815. else
  2816. length = PAGE_SIZE - offset;
  2817. d->req_count = cpu_to_le16(length);
  2818. d->res_count = d->req_count;
  2819. d->transfer_status = 0;
  2820. page_bus = page_private(buffer->pages[page]);
  2821. d->data_address = cpu_to_le32(page_bus + offset);
  2822. dma_sync_single_range_for_device(ctx->context.ohci->card.device,
  2823. page_bus, offset, length,
  2824. DMA_FROM_DEVICE);
  2825. rest -= length;
  2826. offset = 0;
  2827. page++;
  2828. context_append(&ctx->context, d, 1, 0);
  2829. }
  2830. return 0;
  2831. }
  2832. static int ohci_queue_iso(struct fw_iso_context *base,
  2833. struct fw_iso_packet *packet,
  2834. struct fw_iso_buffer *buffer,
  2835. unsigned long payload)
  2836. {
  2837. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2838. unsigned long flags;
  2839. int ret = -ENOSYS;
  2840. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2841. switch (base->type) {
  2842. case FW_ISO_CONTEXT_TRANSMIT:
  2843. ret = queue_iso_transmit(ctx, packet, buffer, payload);
  2844. break;
  2845. case FW_ISO_CONTEXT_RECEIVE:
  2846. ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
  2847. break;
  2848. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2849. ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
  2850. break;
  2851. }
  2852. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2853. return ret;
  2854. }
  2855. static void ohci_flush_queue_iso(struct fw_iso_context *base)
  2856. {
  2857. struct context *ctx =
  2858. &container_of(base, struct iso_context, base)->context;
  2859. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  2860. }
  2861. static int ohci_flush_iso_completions(struct fw_iso_context *base)
  2862. {
  2863. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2864. int ret = 0;
  2865. tasklet_disable(&ctx->context.tasklet);
  2866. if (!test_and_set_bit_lock(0, &ctx->flushing_completions)) {
  2867. context_tasklet((unsigned long)&ctx->context);
  2868. switch (base->type) {
  2869. case FW_ISO_CONTEXT_TRANSMIT:
  2870. case FW_ISO_CONTEXT_RECEIVE:
  2871. if (ctx->header_length != 0)
  2872. flush_iso_completions(ctx);
  2873. break;
  2874. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2875. if (ctx->mc_completed != 0)
  2876. flush_ir_buffer_fill(ctx);
  2877. break;
  2878. default:
  2879. ret = -ENOSYS;
  2880. }
  2881. clear_bit_unlock(0, &ctx->flushing_completions);
  2882. smp_mb__after_clear_bit();
  2883. }
  2884. tasklet_enable(&ctx->context.tasklet);
  2885. return ret;
  2886. }
  2887. static const struct fw_card_driver ohci_driver = {
  2888. .enable = ohci_enable,
  2889. .read_phy_reg = ohci_read_phy_reg,
  2890. .update_phy_reg = ohci_update_phy_reg,
  2891. .set_config_rom = ohci_set_config_rom,
  2892. .send_request = ohci_send_request,
  2893. .send_response = ohci_send_response,
  2894. .cancel_packet = ohci_cancel_packet,
  2895. .enable_phys_dma = ohci_enable_phys_dma,
  2896. .read_csr = ohci_read_csr,
  2897. .write_csr = ohci_write_csr,
  2898. .allocate_iso_context = ohci_allocate_iso_context,
  2899. .free_iso_context = ohci_free_iso_context,
  2900. .set_iso_channels = ohci_set_iso_channels,
  2901. .queue_iso = ohci_queue_iso,
  2902. .flush_queue_iso = ohci_flush_queue_iso,
  2903. .flush_iso_completions = ohci_flush_iso_completions,
  2904. .start_iso = ohci_start_iso,
  2905. .stop_iso = ohci_stop_iso,
  2906. };
  2907. #ifdef CONFIG_PPC_PMAC
  2908. static void pmac_ohci_on(struct pci_dev *dev)
  2909. {
  2910. if (machine_is(powermac)) {
  2911. struct device_node *ofn = pci_device_to_OF_node(dev);
  2912. if (ofn) {
  2913. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2914. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2915. }
  2916. }
  2917. }
  2918. static void pmac_ohci_off(struct pci_dev *dev)
  2919. {
  2920. if (machine_is(powermac)) {
  2921. struct device_node *ofn = pci_device_to_OF_node(dev);
  2922. if (ofn) {
  2923. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2924. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2925. }
  2926. }
  2927. }
  2928. #else
  2929. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2930. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2931. #endif /* CONFIG_PPC_PMAC */
  2932. static int __devinit pci_probe(struct pci_dev *dev,
  2933. const struct pci_device_id *ent)
  2934. {
  2935. struct fw_ohci *ohci;
  2936. u32 bus_options, max_receive, link_speed, version;
  2937. u64 guid;
  2938. int i, err;
  2939. size_t size;
  2940. if (dev->vendor == PCI_VENDOR_ID_PINNACLE_SYSTEMS) {
  2941. dev_err(&dev->dev, "Pinnacle MovieBoard is not yet supported\n");
  2942. return -ENOSYS;
  2943. }
  2944. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2945. if (ohci == NULL) {
  2946. err = -ENOMEM;
  2947. goto fail;
  2948. }
  2949. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2950. pmac_ohci_on(dev);
  2951. err = pci_enable_device(dev);
  2952. if (err) {
  2953. dev_err(&dev->dev, "failed to enable OHCI hardware\n");
  2954. goto fail_free;
  2955. }
  2956. pci_set_master(dev);
  2957. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2958. pci_set_drvdata(dev, ohci);
  2959. spin_lock_init(&ohci->lock);
  2960. mutex_init(&ohci->phy_reg_mutex);
  2961. INIT_WORK(&ohci->bus_reset_work, bus_reset_work);
  2962. err = pci_request_region(dev, 0, ohci_driver_name);
  2963. if (err) {
  2964. dev_err(&dev->dev, "MMIO resource unavailable\n");
  2965. goto fail_disable;
  2966. }
  2967. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2968. if (ohci->registers == NULL) {
  2969. dev_err(&dev->dev, "failed to remap registers\n");
  2970. err = -ENXIO;
  2971. goto fail_iomem;
  2972. }
  2973. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  2974. if ((ohci_quirks[i].vendor == dev->vendor) &&
  2975. (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
  2976. ohci_quirks[i].device == dev->device) &&
  2977. (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
  2978. ohci_quirks[i].revision >= dev->revision)) {
  2979. ohci->quirks = ohci_quirks[i].flags;
  2980. break;
  2981. }
  2982. if (param_quirks)
  2983. ohci->quirks = param_quirks;
  2984. /*
  2985. * Because dma_alloc_coherent() allocates at least one page,
  2986. * we save space by using a common buffer for the AR request/
  2987. * response descriptors and the self IDs buffer.
  2988. */
  2989. BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
  2990. BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
  2991. ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
  2992. PAGE_SIZE,
  2993. &ohci->misc_buffer_bus,
  2994. GFP_KERNEL);
  2995. if (!ohci->misc_buffer) {
  2996. err = -ENOMEM;
  2997. goto fail_iounmap;
  2998. }
  2999. err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
  3000. OHCI1394_AsReqRcvContextControlSet);
  3001. if (err < 0)
  3002. goto fail_misc_buf;
  3003. err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
  3004. OHCI1394_AsRspRcvContextControlSet);
  3005. if (err < 0)
  3006. goto fail_arreq_ctx;
  3007. err = context_init(&ohci->at_request_ctx, ohci,
  3008. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  3009. if (err < 0)
  3010. goto fail_arrsp_ctx;
  3011. err = context_init(&ohci->at_response_ctx, ohci,
  3012. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  3013. if (err < 0)
  3014. goto fail_atreq_ctx;
  3015. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  3016. ohci->ir_context_channels = ~0ULL;
  3017. ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  3018. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  3019. ohci->ir_context_mask = ohci->ir_context_support;
  3020. ohci->n_ir = hweight32(ohci->ir_context_mask);
  3021. size = sizeof(struct iso_context) * ohci->n_ir;
  3022. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  3023. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  3024. ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  3025. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  3026. ohci->it_context_mask = ohci->it_context_support;
  3027. ohci->n_it = hweight32(ohci->it_context_mask);
  3028. size = sizeof(struct iso_context) * ohci->n_it;
  3029. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  3030. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  3031. err = -ENOMEM;
  3032. goto fail_contexts;
  3033. }
  3034. ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
  3035. ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
  3036. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  3037. max_receive = (bus_options >> 12) & 0xf;
  3038. link_speed = bus_options & 0x7;
  3039. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  3040. reg_read(ohci, OHCI1394_GUIDLo);
  3041. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  3042. if (err)
  3043. goto fail_contexts;
  3044. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  3045. dev_notice(&dev->dev,
  3046. "added OHCI v%x.%x device as card %d, "
  3047. "%d IR + %d IT contexts, quirks 0x%x\n",
  3048. version >> 16, version & 0xff, ohci->card.index,
  3049. ohci->n_ir, ohci->n_it, ohci->quirks);
  3050. return 0;
  3051. fail_contexts:
  3052. kfree(ohci->ir_context_list);
  3053. kfree(ohci->it_context_list);
  3054. context_release(&ohci->at_response_ctx);
  3055. fail_atreq_ctx:
  3056. context_release(&ohci->at_request_ctx);
  3057. fail_arrsp_ctx:
  3058. ar_context_release(&ohci->ar_response_ctx);
  3059. fail_arreq_ctx:
  3060. ar_context_release(&ohci->ar_request_ctx);
  3061. fail_misc_buf:
  3062. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  3063. ohci->misc_buffer, ohci->misc_buffer_bus);
  3064. fail_iounmap:
  3065. pci_iounmap(dev, ohci->registers);
  3066. fail_iomem:
  3067. pci_release_region(dev, 0);
  3068. fail_disable:
  3069. pci_disable_device(dev);
  3070. fail_free:
  3071. kfree(ohci);
  3072. pmac_ohci_off(dev);
  3073. fail:
  3074. if (err == -ENOMEM)
  3075. dev_err(&dev->dev, "out of memory\n");
  3076. return err;
  3077. }
  3078. static void pci_remove(struct pci_dev *dev)
  3079. {
  3080. struct fw_ohci *ohci;
  3081. ohci = pci_get_drvdata(dev);
  3082. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  3083. flush_writes(ohci);
  3084. cancel_work_sync(&ohci->bus_reset_work);
  3085. fw_core_remove_card(&ohci->card);
  3086. /*
  3087. * FIXME: Fail all pending packets here, now that the upper
  3088. * layers can't queue any more.
  3089. */
  3090. software_reset(ohci);
  3091. free_irq(dev->irq, ohci);
  3092. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  3093. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  3094. ohci->next_config_rom, ohci->next_config_rom_bus);
  3095. if (ohci->config_rom)
  3096. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  3097. ohci->config_rom, ohci->config_rom_bus);
  3098. ar_context_release(&ohci->ar_request_ctx);
  3099. ar_context_release(&ohci->ar_response_ctx);
  3100. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  3101. ohci->misc_buffer, ohci->misc_buffer_bus);
  3102. context_release(&ohci->at_request_ctx);
  3103. context_release(&ohci->at_response_ctx);
  3104. kfree(ohci->it_context_list);
  3105. kfree(ohci->ir_context_list);
  3106. pci_disable_msi(dev);
  3107. pci_iounmap(dev, ohci->registers);
  3108. pci_release_region(dev, 0);
  3109. pci_disable_device(dev);
  3110. kfree(ohci);
  3111. pmac_ohci_off(dev);
  3112. dev_notice(&dev->dev, "removed fw-ohci device\n");
  3113. }
  3114. #ifdef CONFIG_PM
  3115. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  3116. {
  3117. struct fw_ohci *ohci = pci_get_drvdata(dev);
  3118. int err;
  3119. software_reset(ohci);
  3120. free_irq(dev->irq, ohci);
  3121. pci_disable_msi(dev);
  3122. err = pci_save_state(dev);
  3123. if (err) {
  3124. dev_err(&dev->dev, "pci_save_state failed\n");
  3125. return err;
  3126. }
  3127. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  3128. if (err)
  3129. dev_err(&dev->dev, "pci_set_power_state failed with %d\n", err);
  3130. pmac_ohci_off(dev);
  3131. return 0;
  3132. }
  3133. static int pci_resume(struct pci_dev *dev)
  3134. {
  3135. struct fw_ohci *ohci = pci_get_drvdata(dev);
  3136. int err;
  3137. pmac_ohci_on(dev);
  3138. pci_set_power_state(dev, PCI_D0);
  3139. pci_restore_state(dev);
  3140. err = pci_enable_device(dev);
  3141. if (err) {
  3142. dev_err(&dev->dev, "pci_enable_device failed\n");
  3143. return err;
  3144. }
  3145. /* Some systems don't setup GUID register on resume from ram */
  3146. if (!reg_read(ohci, OHCI1394_GUIDLo) &&
  3147. !reg_read(ohci, OHCI1394_GUIDHi)) {
  3148. reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
  3149. reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
  3150. }
  3151. err = ohci_enable(&ohci->card, NULL, 0);
  3152. if (err)
  3153. return err;
  3154. ohci_resume_iso_dma(ohci);
  3155. return 0;
  3156. }
  3157. #endif
  3158. static const struct pci_device_id pci_table[] = {
  3159. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  3160. { }
  3161. };
  3162. MODULE_DEVICE_TABLE(pci, pci_table);
  3163. static struct pci_driver fw_ohci_pci_driver = {
  3164. .name = ohci_driver_name,
  3165. .id_table = pci_table,
  3166. .probe = pci_probe,
  3167. .remove = pci_remove,
  3168. #ifdef CONFIG_PM
  3169. .resume = pci_resume,
  3170. .suspend = pci_suspend,
  3171. #endif
  3172. };
  3173. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  3174. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  3175. MODULE_LICENSE("GPL");
  3176. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  3177. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  3178. MODULE_ALIAS("ohci1394");
  3179. #endif
  3180. static int __init fw_ohci_init(void)
  3181. {
  3182. return pci_register_driver(&fw_ohci_pci_driver);
  3183. }
  3184. static void __exit fw_ohci_cleanup(void)
  3185. {
  3186. pci_unregister_driver(&fw_ohci_pci_driver);
  3187. }
  3188. module_init(fw_ohci_init);
  3189. module_exit(fw_ohci_cleanup);