armada-370-xp.dtsi 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. /*
  2. * Device Tree Include file for Marvell Armada 370 and Armada XP SoC
  3. *
  4. * Copyright (C) 2012 Marvell
  5. *
  6. * Lior Amsalem <alior@marvell.com>
  7. * Gregory CLEMENT <gregory.clement@free-electrons.com>
  8. * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
  9. * Ben Dooks <ben.dooks@codethink.co.uk>
  10. *
  11. * This file is licensed under the terms of the GNU General Public
  12. * License version 2. This program is licensed "as is" without any
  13. * warranty of any kind, whether express or implied.
  14. *
  15. * This file contains the definitions that are common to the Armada
  16. * 370 and Armada XP SoC.
  17. */
  18. /include/ "skeleton64.dtsi"
  19. / {
  20. model = "Marvell Armada 370 and XP SoC";
  21. compatible = "marvell,armada-370-xp";
  22. cpus {
  23. cpu@0 {
  24. compatible = "marvell,sheeva-v7";
  25. };
  26. };
  27. soc {
  28. #address-cells = <1>;
  29. #size-cells = <1>;
  30. compatible = "simple-bus";
  31. interrupt-parent = <&mpic>;
  32. ranges = <0 0 0xd0000000 0x0100000 /* internal registers */
  33. 0xe0000000 0 0xe0000000 0x8100000 /* PCIe */>;
  34. internal-regs {
  35. compatible = "simple-bus";
  36. #address-cells = <1>;
  37. #size-cells = <1>;
  38. ranges;
  39. mpic: interrupt-controller@20000 {
  40. compatible = "marvell,mpic";
  41. #interrupt-cells = <1>;
  42. #size-cells = <1>;
  43. interrupt-controller;
  44. };
  45. coherency-fabric@20200 {
  46. compatible = "marvell,coherency-fabric";
  47. reg = <0x20200 0xb0>, <0x21810 0x1c>;
  48. };
  49. serial@12000 {
  50. compatible = "snps,dw-apb-uart";
  51. reg = <0x12000 0x100>;
  52. reg-shift = <2>;
  53. interrupts = <41>;
  54. reg-io-width = <1>;
  55. status = "disabled";
  56. };
  57. serial@12100 {
  58. compatible = "snps,dw-apb-uart";
  59. reg = <0x12100 0x100>;
  60. reg-shift = <2>;
  61. interrupts = <42>;
  62. reg-io-width = <1>;
  63. status = "disabled";
  64. };
  65. timer@20300 {
  66. compatible = "marvell,armada-370-xp-timer";
  67. reg = <0x20300 0x30>, <0x21040 0x30>;
  68. interrupts = <37>, <38>, <39>, <40>, <5>, <6>;
  69. clocks = <&coreclk 2>;
  70. };
  71. sata@a0000 {
  72. compatible = "marvell,orion-sata";
  73. reg = <0xa0000 0x2400>;
  74. interrupts = <55>;
  75. clocks = <&gateclk 15>, <&gateclk 30>;
  76. clock-names = "0", "1";
  77. status = "disabled";
  78. };
  79. mdio {
  80. #address-cells = <1>;
  81. #size-cells = <0>;
  82. compatible = "marvell,orion-mdio";
  83. reg = <0x72004 0x4>;
  84. };
  85. ethernet@70000 {
  86. compatible = "marvell,armada-370-neta";
  87. reg = <0x70000 0x2500>;
  88. interrupts = <8>;
  89. clocks = <&gateclk 4>;
  90. status = "disabled";
  91. };
  92. ethernet@74000 {
  93. compatible = "marvell,armada-370-neta";
  94. reg = <0x74000 0x2500>;
  95. interrupts = <10>;
  96. clocks = <&gateclk 3>;
  97. status = "disabled";
  98. };
  99. i2c0: i2c@11000 {
  100. compatible = "marvell,mv64xxx-i2c";
  101. reg = <0x11000 0x20>;
  102. #address-cells = <1>;
  103. #size-cells = <0>;
  104. interrupts = <31>;
  105. timeout-ms = <1000>;
  106. clocks = <&coreclk 0>;
  107. status = "disabled";
  108. };
  109. i2c1: i2c@11100 {
  110. compatible = "marvell,mv64xxx-i2c";
  111. reg = <0x11100 0x20>;
  112. #address-cells = <1>;
  113. #size-cells = <0>;
  114. interrupts = <32>;
  115. timeout-ms = <1000>;
  116. clocks = <&coreclk 0>;
  117. status = "disabled";
  118. };
  119. rtc@10300 {
  120. compatible = "marvell,orion-rtc";
  121. reg = <0x10300 0x20>;
  122. interrupts = <50>;
  123. };
  124. mvsdio@d4000 {
  125. compatible = "marvell,orion-sdio";
  126. reg = <0xd4000 0x200>;
  127. interrupts = <54>;
  128. clocks = <&gateclk 17>;
  129. bus-width = <4>;
  130. cap-sdio-irq;
  131. cap-sd-highspeed;
  132. cap-mmc-highspeed;
  133. status = "disabled";
  134. };
  135. usb@50000 {
  136. compatible = "marvell,orion-ehci";
  137. reg = <0x50000 0x500>;
  138. interrupts = <45>;
  139. status = "disabled";
  140. };
  141. usb@51000 {
  142. compatible = "marvell,orion-ehci";
  143. reg = <0x51000 0x500>;
  144. interrupts = <46>;
  145. status = "disabled";
  146. };
  147. spi0: spi@10600 {
  148. compatible = "marvell,orion-spi";
  149. reg = <0x10600 0x28>;
  150. #address-cells = <1>;
  151. #size-cells = <0>;
  152. cell-index = <0>;
  153. interrupts = <30>;
  154. clocks = <&coreclk 0>;
  155. status = "disabled";
  156. };
  157. spi1: spi@10680 {
  158. compatible = "marvell,orion-spi";
  159. reg = <0x10680 0x28>;
  160. #address-cells = <1>;
  161. #size-cells = <0>;
  162. cell-index = <1>;
  163. interrupts = <92>;
  164. clocks = <&coreclk 0>;
  165. status = "disabled";
  166. };
  167. devbus-bootcs@10400 {
  168. compatible = "marvell,mvebu-devbus";
  169. reg = <0x10400 0x8>;
  170. #address-cells = <1>;
  171. #size-cells = <1>;
  172. clocks = <&coreclk 0>;
  173. status = "disabled";
  174. };
  175. devbus-cs0@10408 {
  176. compatible = "marvell,mvebu-devbus";
  177. reg = <0x10408 0x8>;
  178. #address-cells = <1>;
  179. #size-cells = <1>;
  180. clocks = <&coreclk 0>;
  181. status = "disabled";
  182. };
  183. devbus-cs1@10410 {
  184. compatible = "marvell,mvebu-devbus";
  185. reg = <0x10410 0x8>;
  186. #address-cells = <1>;
  187. #size-cells = <1>;
  188. clocks = <&coreclk 0>;
  189. status = "disabled";
  190. };
  191. devbus-cs2@10418 {
  192. compatible = "marvell,mvebu-devbus";
  193. reg = <0x10418 0x8>;
  194. #address-cells = <1>;
  195. #size-cells = <1>;
  196. clocks = <&coreclk 0>;
  197. status = "disabled";
  198. };
  199. devbus-cs3@10420 {
  200. compatible = "marvell,mvebu-devbus";
  201. reg = <0x10420 0x8>;
  202. #address-cells = <1>;
  203. #size-cells = <1>;
  204. clocks = <&coreclk 0>;
  205. status = "disabled";
  206. };
  207. };
  208. };
  209. };