i915_irq.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. void
  60. ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  61. {
  62. if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
  63. dev_priv->gt_irq_mask_reg &= ~mask;
  64. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  65. (void) I915_READ(GTIMR);
  66. }
  67. }
  68. void
  69. ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  70. {
  71. if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
  72. dev_priv->gt_irq_mask_reg |= mask;
  73. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  74. (void) I915_READ(GTIMR);
  75. }
  76. }
  77. /* For display hotplug interrupt */
  78. void
  79. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  80. {
  81. if ((dev_priv->irq_mask_reg & mask) != 0) {
  82. dev_priv->irq_mask_reg &= ~mask;
  83. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  84. (void) I915_READ(DEIMR);
  85. }
  86. }
  87. static inline void
  88. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  89. {
  90. if ((dev_priv->irq_mask_reg & mask) != mask) {
  91. dev_priv->irq_mask_reg |= mask;
  92. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  93. (void) I915_READ(DEIMR);
  94. }
  95. }
  96. void
  97. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  98. {
  99. if ((dev_priv->irq_mask_reg & mask) != 0) {
  100. dev_priv->irq_mask_reg &= ~mask;
  101. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  102. (void) I915_READ(IMR);
  103. }
  104. }
  105. void
  106. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  107. {
  108. if ((dev_priv->irq_mask_reg & mask) != mask) {
  109. dev_priv->irq_mask_reg |= mask;
  110. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  111. (void) I915_READ(IMR);
  112. }
  113. }
  114. static inline u32
  115. i915_pipestat(int pipe)
  116. {
  117. if (pipe == 0)
  118. return PIPEASTAT;
  119. if (pipe == 1)
  120. return PIPEBSTAT;
  121. BUG();
  122. }
  123. void
  124. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  125. {
  126. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  127. u32 reg = i915_pipestat(pipe);
  128. dev_priv->pipestat[pipe] |= mask;
  129. /* Enable the interrupt, clear any pending status */
  130. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  131. (void) I915_READ(reg);
  132. }
  133. }
  134. void
  135. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  136. {
  137. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  138. u32 reg = i915_pipestat(pipe);
  139. dev_priv->pipestat[pipe] &= ~mask;
  140. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  141. (void) I915_READ(reg);
  142. }
  143. }
  144. /**
  145. * intel_enable_asle - enable ASLE interrupt for OpRegion
  146. */
  147. void intel_enable_asle (struct drm_device *dev)
  148. {
  149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  150. if (HAS_PCH_SPLIT(dev))
  151. ironlake_enable_display_irq(dev_priv, DE_GSE);
  152. else {
  153. i915_enable_pipestat(dev_priv, 1,
  154. I915_LEGACY_BLC_EVENT_ENABLE);
  155. if (IS_I965G(dev))
  156. i915_enable_pipestat(dev_priv, 0,
  157. I915_LEGACY_BLC_EVENT_ENABLE);
  158. }
  159. }
  160. /**
  161. * i915_pipe_enabled - check if a pipe is enabled
  162. * @dev: DRM device
  163. * @pipe: pipe to check
  164. *
  165. * Reading certain registers when the pipe is disabled can hang the chip.
  166. * Use this routine to make sure the PLL is running and the pipe is active
  167. * before reading such registers if unsure.
  168. */
  169. static int
  170. i915_pipe_enabled(struct drm_device *dev, int pipe)
  171. {
  172. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  173. unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
  174. if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
  175. return 1;
  176. return 0;
  177. }
  178. /* Called from drm generic code, passed a 'crtc', which
  179. * we use as a pipe index
  180. */
  181. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  182. {
  183. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  184. unsigned long high_frame;
  185. unsigned long low_frame;
  186. u32 high1, high2, low, count;
  187. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  188. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  189. if (!i915_pipe_enabled(dev, pipe)) {
  190. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  191. "pipe %d\n", pipe);
  192. return 0;
  193. }
  194. /*
  195. * High & low register fields aren't synchronized, so make sure
  196. * we get a low value that's stable across two reads of the high
  197. * register.
  198. */
  199. do {
  200. high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  201. PIPE_FRAME_HIGH_SHIFT);
  202. low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
  203. PIPE_FRAME_LOW_SHIFT);
  204. high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  205. PIPE_FRAME_HIGH_SHIFT);
  206. } while (high1 != high2);
  207. count = (high1 << 8) | low;
  208. return count;
  209. }
  210. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  211. {
  212. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  213. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  214. if (!i915_pipe_enabled(dev, pipe)) {
  215. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  216. "pipe %d\n", pipe);
  217. return 0;
  218. }
  219. return I915_READ(reg);
  220. }
  221. /*
  222. * Handle hotplug events outside the interrupt handler proper.
  223. */
  224. static void i915_hotplug_work_func(struct work_struct *work)
  225. {
  226. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  227. hotplug_work);
  228. struct drm_device *dev = dev_priv->dev;
  229. struct drm_mode_config *mode_config = &dev->mode_config;
  230. struct drm_encoder *encoder;
  231. if (mode_config->num_encoder) {
  232. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  233. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  234. if (intel_encoder->hot_plug)
  235. (*intel_encoder->hot_plug) (intel_encoder);
  236. }
  237. }
  238. /* Just fire off a uevent and let userspace tell us what to do */
  239. drm_helper_hpd_irq_event(dev);
  240. }
  241. static void i915_handle_rps_change(struct drm_device *dev)
  242. {
  243. drm_i915_private_t *dev_priv = dev->dev_private;
  244. u32 busy_up, busy_down, max_avg, min_avg;
  245. u16 rgvswctl;
  246. u8 new_delay = dev_priv->cur_delay;
  247. I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS) & ~MEMINT_EVAL_CHG);
  248. busy_up = I915_READ(RCPREVBSYTUPAVG);
  249. busy_down = I915_READ(RCPREVBSYTDNAVG);
  250. max_avg = I915_READ(RCBMAXAVG);
  251. min_avg = I915_READ(RCBMINAVG);
  252. /* Handle RCS change request from hw */
  253. if (busy_up > max_avg) {
  254. if (dev_priv->cur_delay != dev_priv->max_delay)
  255. new_delay = dev_priv->cur_delay - 1;
  256. if (new_delay < dev_priv->max_delay)
  257. new_delay = dev_priv->max_delay;
  258. } else if (busy_down < min_avg) {
  259. if (dev_priv->cur_delay != dev_priv->min_delay)
  260. new_delay = dev_priv->cur_delay + 1;
  261. if (new_delay > dev_priv->min_delay)
  262. new_delay = dev_priv->min_delay;
  263. }
  264. DRM_DEBUG("rps change requested: %d -> %d\n",
  265. dev_priv->cur_delay, new_delay);
  266. rgvswctl = I915_READ(MEMSWCTL);
  267. if (rgvswctl & MEMCTL_CMD_STS) {
  268. DRM_ERROR("gpu busy, RCS change rejected\n");
  269. return; /* still busy with another command */
  270. }
  271. /* Program the new state */
  272. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  273. (new_delay << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  274. I915_WRITE(MEMSWCTL, rgvswctl);
  275. POSTING_READ(MEMSWCTL);
  276. rgvswctl |= MEMCTL_CMD_STS;
  277. I915_WRITE(MEMSWCTL, rgvswctl);
  278. dev_priv->cur_delay = new_delay;
  279. DRM_DEBUG("rps changed\n");
  280. return;
  281. }
  282. irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  283. {
  284. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  285. int ret = IRQ_NONE;
  286. u32 de_iir, gt_iir, de_ier, pch_iir;
  287. struct drm_i915_master_private *master_priv;
  288. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  289. /* disable master interrupt before clearing iir */
  290. de_ier = I915_READ(DEIER);
  291. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  292. (void)I915_READ(DEIER);
  293. de_iir = I915_READ(DEIIR);
  294. gt_iir = I915_READ(GTIIR);
  295. pch_iir = I915_READ(SDEIIR);
  296. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
  297. goto done;
  298. ret = IRQ_HANDLED;
  299. if (dev->primary->master) {
  300. master_priv = dev->primary->master->driver_priv;
  301. if (master_priv->sarea_priv)
  302. master_priv->sarea_priv->last_dispatch =
  303. READ_BREADCRUMB(dev_priv);
  304. }
  305. if (gt_iir & GT_PIPE_NOTIFY) {
  306. u32 seqno = render_ring->get_gem_seqno(dev, render_ring);
  307. render_ring->irq_gem_seqno = seqno;
  308. trace_i915_gem_request_complete(dev, seqno);
  309. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  310. dev_priv->hangcheck_count = 0;
  311. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  312. }
  313. if (gt_iir & GT_BSD_USER_INTERRUPT)
  314. DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
  315. if (de_iir & DE_GSE)
  316. ironlake_opregion_gse_intr(dev);
  317. if (de_iir & DE_PLANEA_FLIP_DONE) {
  318. intel_prepare_page_flip(dev, 0);
  319. intel_finish_page_flip(dev, 0);
  320. }
  321. if (de_iir & DE_PLANEB_FLIP_DONE) {
  322. intel_prepare_page_flip(dev, 1);
  323. intel_finish_page_flip(dev, 1);
  324. }
  325. if (de_iir & DE_PIPEA_VBLANK)
  326. drm_handle_vblank(dev, 0);
  327. if (de_iir & DE_PIPEB_VBLANK)
  328. drm_handle_vblank(dev, 1);
  329. /* check event from PCH */
  330. if ((de_iir & DE_PCH_EVENT) &&
  331. (pch_iir & SDE_HOTPLUG_MASK)) {
  332. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  333. }
  334. if (de_iir & DE_PCU_EVENT) {
  335. I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS));
  336. i915_handle_rps_change(dev);
  337. }
  338. /* should clear PCH hotplug event before clear CPU irq */
  339. I915_WRITE(SDEIIR, pch_iir);
  340. I915_WRITE(GTIIR, gt_iir);
  341. I915_WRITE(DEIIR, de_iir);
  342. done:
  343. I915_WRITE(DEIER, de_ier);
  344. (void)I915_READ(DEIER);
  345. return ret;
  346. }
  347. /**
  348. * i915_error_work_func - do process context error handling work
  349. * @work: work struct
  350. *
  351. * Fire an error uevent so userspace can see that a hang or error
  352. * was detected.
  353. */
  354. static void i915_error_work_func(struct work_struct *work)
  355. {
  356. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  357. error_work);
  358. struct drm_device *dev = dev_priv->dev;
  359. char *error_event[] = { "ERROR=1", NULL };
  360. char *reset_event[] = { "RESET=1", NULL };
  361. char *reset_done_event[] = { "ERROR=0", NULL };
  362. DRM_DEBUG_DRIVER("generating error event\n");
  363. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  364. if (atomic_read(&dev_priv->mm.wedged)) {
  365. if (IS_I965G(dev)) {
  366. DRM_DEBUG_DRIVER("resetting chip\n");
  367. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  368. if (!i965_reset(dev, GDRST_RENDER)) {
  369. atomic_set(&dev_priv->mm.wedged, 0);
  370. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  371. }
  372. } else {
  373. DRM_DEBUG_DRIVER("reboot required\n");
  374. }
  375. }
  376. }
  377. static struct drm_i915_error_object *
  378. i915_error_object_create(struct drm_device *dev,
  379. struct drm_gem_object *src)
  380. {
  381. struct drm_i915_error_object *dst;
  382. struct drm_i915_gem_object *src_priv;
  383. int page, page_count;
  384. if (src == NULL)
  385. return NULL;
  386. src_priv = to_intel_bo(src);
  387. if (src_priv->pages == NULL)
  388. return NULL;
  389. page_count = src->size / PAGE_SIZE;
  390. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  391. if (dst == NULL)
  392. return NULL;
  393. for (page = 0; page < page_count; page++) {
  394. void *s, *d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  395. unsigned long flags;
  396. if (d == NULL)
  397. goto unwind;
  398. local_irq_save(flags);
  399. s = kmap_atomic(src_priv->pages[page], KM_IRQ0);
  400. memcpy(d, s, PAGE_SIZE);
  401. kunmap_atomic(s, KM_IRQ0);
  402. local_irq_restore(flags);
  403. dst->pages[page] = d;
  404. }
  405. dst->page_count = page_count;
  406. dst->gtt_offset = src_priv->gtt_offset;
  407. return dst;
  408. unwind:
  409. while (page--)
  410. kfree(dst->pages[page]);
  411. kfree(dst);
  412. return NULL;
  413. }
  414. static void
  415. i915_error_object_free(struct drm_i915_error_object *obj)
  416. {
  417. int page;
  418. if (obj == NULL)
  419. return;
  420. for (page = 0; page < obj->page_count; page++)
  421. kfree(obj->pages[page]);
  422. kfree(obj);
  423. }
  424. static void
  425. i915_error_state_free(struct drm_device *dev,
  426. struct drm_i915_error_state *error)
  427. {
  428. i915_error_object_free(error->batchbuffer[0]);
  429. i915_error_object_free(error->batchbuffer[1]);
  430. i915_error_object_free(error->ringbuffer);
  431. kfree(error->active_bo);
  432. kfree(error);
  433. }
  434. static u32
  435. i915_get_bbaddr(struct drm_device *dev, u32 *ring)
  436. {
  437. u32 cmd;
  438. if (IS_I830(dev) || IS_845G(dev))
  439. cmd = MI_BATCH_BUFFER;
  440. else if (IS_I965G(dev))
  441. cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
  442. MI_BATCH_NON_SECURE_I965);
  443. else
  444. cmd = (MI_BATCH_BUFFER_START | (2 << 6));
  445. return ring[0] == cmd ? ring[1] : 0;
  446. }
  447. static u32
  448. i915_ringbuffer_last_batch(struct drm_device *dev)
  449. {
  450. struct drm_i915_private *dev_priv = dev->dev_private;
  451. u32 head, bbaddr;
  452. u32 *ring;
  453. /* Locate the current position in the ringbuffer and walk back
  454. * to find the most recently dispatched batch buffer.
  455. */
  456. bbaddr = 0;
  457. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  458. ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
  459. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  460. bbaddr = i915_get_bbaddr(dev, ring);
  461. if (bbaddr)
  462. break;
  463. }
  464. if (bbaddr == 0) {
  465. ring = (u32 *)(dev_priv->render_ring.virtual_start
  466. + dev_priv->render_ring.size);
  467. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  468. bbaddr = i915_get_bbaddr(dev, ring);
  469. if (bbaddr)
  470. break;
  471. }
  472. }
  473. return bbaddr;
  474. }
  475. /**
  476. * i915_capture_error_state - capture an error record for later analysis
  477. * @dev: drm device
  478. *
  479. * Should be called when an error is detected (either a hang or an error
  480. * interrupt) to capture error state from the time of the error. Fills
  481. * out a structure which becomes available in debugfs for user level tools
  482. * to pick up.
  483. */
  484. static void i915_capture_error_state(struct drm_device *dev)
  485. {
  486. struct drm_i915_private *dev_priv = dev->dev_private;
  487. struct drm_i915_gem_object *obj_priv;
  488. struct drm_i915_error_state *error;
  489. struct drm_gem_object *batchbuffer[2];
  490. unsigned long flags;
  491. u32 bbaddr;
  492. int count;
  493. spin_lock_irqsave(&dev_priv->error_lock, flags);
  494. error = dev_priv->first_error;
  495. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  496. if (error)
  497. return;
  498. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  499. if (!error) {
  500. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  501. return;
  502. }
  503. error->seqno = i915_get_gem_seqno(dev, &dev_priv->render_ring);
  504. error->eir = I915_READ(EIR);
  505. error->pgtbl_er = I915_READ(PGTBL_ER);
  506. error->pipeastat = I915_READ(PIPEASTAT);
  507. error->pipebstat = I915_READ(PIPEBSTAT);
  508. error->instpm = I915_READ(INSTPM);
  509. if (!IS_I965G(dev)) {
  510. error->ipeir = I915_READ(IPEIR);
  511. error->ipehr = I915_READ(IPEHR);
  512. error->instdone = I915_READ(INSTDONE);
  513. error->acthd = I915_READ(ACTHD);
  514. error->bbaddr = 0;
  515. } else {
  516. error->ipeir = I915_READ(IPEIR_I965);
  517. error->ipehr = I915_READ(IPEHR_I965);
  518. error->instdone = I915_READ(INSTDONE_I965);
  519. error->instps = I915_READ(INSTPS);
  520. error->instdone1 = I915_READ(INSTDONE1);
  521. error->acthd = I915_READ(ACTHD_I965);
  522. error->bbaddr = I915_READ64(BB_ADDR);
  523. }
  524. bbaddr = i915_ringbuffer_last_batch(dev);
  525. /* Grab the current batchbuffer, most likely to have crashed. */
  526. batchbuffer[0] = NULL;
  527. batchbuffer[1] = NULL;
  528. count = 0;
  529. list_for_each_entry(obj_priv,
  530. &dev_priv->render_ring.active_list, list) {
  531. struct drm_gem_object *obj = &obj_priv->base;
  532. if (batchbuffer[0] == NULL &&
  533. bbaddr >= obj_priv->gtt_offset &&
  534. bbaddr < obj_priv->gtt_offset + obj->size)
  535. batchbuffer[0] = obj;
  536. if (batchbuffer[1] == NULL &&
  537. error->acthd >= obj_priv->gtt_offset &&
  538. error->acthd < obj_priv->gtt_offset + obj->size &&
  539. batchbuffer[0] != obj)
  540. batchbuffer[1] = obj;
  541. count++;
  542. }
  543. /* We need to copy these to an anonymous buffer as the simplest
  544. * method to avoid being overwritten by userpace.
  545. */
  546. error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
  547. error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
  548. /* Record the ringbuffer */
  549. error->ringbuffer = i915_error_object_create(dev,
  550. dev_priv->render_ring.gem_object);
  551. /* Record buffers on the active list. */
  552. error->active_bo = NULL;
  553. error->active_bo_count = 0;
  554. if (count)
  555. error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
  556. GFP_ATOMIC);
  557. if (error->active_bo) {
  558. int i = 0;
  559. list_for_each_entry(obj_priv,
  560. &dev_priv->render_ring.active_list, list) {
  561. struct drm_gem_object *obj = &obj_priv->base;
  562. error->active_bo[i].size = obj->size;
  563. error->active_bo[i].name = obj->name;
  564. error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
  565. error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
  566. error->active_bo[i].read_domains = obj->read_domains;
  567. error->active_bo[i].write_domain = obj->write_domain;
  568. error->active_bo[i].fence_reg = obj_priv->fence_reg;
  569. error->active_bo[i].pinned = 0;
  570. if (obj_priv->pin_count > 0)
  571. error->active_bo[i].pinned = 1;
  572. if (obj_priv->user_pin_count > 0)
  573. error->active_bo[i].pinned = -1;
  574. error->active_bo[i].tiling = obj_priv->tiling_mode;
  575. error->active_bo[i].dirty = obj_priv->dirty;
  576. error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
  577. if (++i == count)
  578. break;
  579. }
  580. error->active_bo_count = i;
  581. }
  582. do_gettimeofday(&error->time);
  583. spin_lock_irqsave(&dev_priv->error_lock, flags);
  584. if (dev_priv->first_error == NULL) {
  585. dev_priv->first_error = error;
  586. error = NULL;
  587. }
  588. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  589. if (error)
  590. i915_error_state_free(dev, error);
  591. }
  592. void i915_destroy_error_state(struct drm_device *dev)
  593. {
  594. struct drm_i915_private *dev_priv = dev->dev_private;
  595. struct drm_i915_error_state *error;
  596. spin_lock(&dev_priv->error_lock);
  597. error = dev_priv->first_error;
  598. dev_priv->first_error = NULL;
  599. spin_unlock(&dev_priv->error_lock);
  600. if (error)
  601. i915_error_state_free(dev, error);
  602. }
  603. /**
  604. * i915_handle_error - handle an error interrupt
  605. * @dev: drm device
  606. *
  607. * Do some basic checking of regsiter state at error interrupt time and
  608. * dump it to the syslog. Also call i915_capture_error_state() to make
  609. * sure we get a record and make it available in debugfs. Fire a uevent
  610. * so userspace knows something bad happened (should trigger collection
  611. * of a ring dump etc.).
  612. */
  613. static void i915_handle_error(struct drm_device *dev, bool wedged)
  614. {
  615. struct drm_i915_private *dev_priv = dev->dev_private;
  616. u32 eir = I915_READ(EIR);
  617. u32 pipea_stats = I915_READ(PIPEASTAT);
  618. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  619. i915_capture_error_state(dev);
  620. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  621. eir);
  622. if (IS_G4X(dev)) {
  623. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  624. u32 ipeir = I915_READ(IPEIR_I965);
  625. printk(KERN_ERR " IPEIR: 0x%08x\n",
  626. I915_READ(IPEIR_I965));
  627. printk(KERN_ERR " IPEHR: 0x%08x\n",
  628. I915_READ(IPEHR_I965));
  629. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  630. I915_READ(INSTDONE_I965));
  631. printk(KERN_ERR " INSTPS: 0x%08x\n",
  632. I915_READ(INSTPS));
  633. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  634. I915_READ(INSTDONE1));
  635. printk(KERN_ERR " ACTHD: 0x%08x\n",
  636. I915_READ(ACTHD_I965));
  637. I915_WRITE(IPEIR_I965, ipeir);
  638. (void)I915_READ(IPEIR_I965);
  639. }
  640. if (eir & GM45_ERROR_PAGE_TABLE) {
  641. u32 pgtbl_err = I915_READ(PGTBL_ER);
  642. printk(KERN_ERR "page table error\n");
  643. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  644. pgtbl_err);
  645. I915_WRITE(PGTBL_ER, pgtbl_err);
  646. (void)I915_READ(PGTBL_ER);
  647. }
  648. }
  649. if (IS_I9XX(dev)) {
  650. if (eir & I915_ERROR_PAGE_TABLE) {
  651. u32 pgtbl_err = I915_READ(PGTBL_ER);
  652. printk(KERN_ERR "page table error\n");
  653. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  654. pgtbl_err);
  655. I915_WRITE(PGTBL_ER, pgtbl_err);
  656. (void)I915_READ(PGTBL_ER);
  657. }
  658. }
  659. if (eir & I915_ERROR_MEMORY_REFRESH) {
  660. printk(KERN_ERR "memory refresh error\n");
  661. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  662. pipea_stats);
  663. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  664. pipeb_stats);
  665. /* pipestat has already been acked */
  666. }
  667. if (eir & I915_ERROR_INSTRUCTION) {
  668. printk(KERN_ERR "instruction error\n");
  669. printk(KERN_ERR " INSTPM: 0x%08x\n",
  670. I915_READ(INSTPM));
  671. if (!IS_I965G(dev)) {
  672. u32 ipeir = I915_READ(IPEIR);
  673. printk(KERN_ERR " IPEIR: 0x%08x\n",
  674. I915_READ(IPEIR));
  675. printk(KERN_ERR " IPEHR: 0x%08x\n",
  676. I915_READ(IPEHR));
  677. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  678. I915_READ(INSTDONE));
  679. printk(KERN_ERR " ACTHD: 0x%08x\n",
  680. I915_READ(ACTHD));
  681. I915_WRITE(IPEIR, ipeir);
  682. (void)I915_READ(IPEIR);
  683. } else {
  684. u32 ipeir = I915_READ(IPEIR_I965);
  685. printk(KERN_ERR " IPEIR: 0x%08x\n",
  686. I915_READ(IPEIR_I965));
  687. printk(KERN_ERR " IPEHR: 0x%08x\n",
  688. I915_READ(IPEHR_I965));
  689. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  690. I915_READ(INSTDONE_I965));
  691. printk(KERN_ERR " INSTPS: 0x%08x\n",
  692. I915_READ(INSTPS));
  693. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  694. I915_READ(INSTDONE1));
  695. printk(KERN_ERR " ACTHD: 0x%08x\n",
  696. I915_READ(ACTHD_I965));
  697. I915_WRITE(IPEIR_I965, ipeir);
  698. (void)I915_READ(IPEIR_I965);
  699. }
  700. }
  701. I915_WRITE(EIR, eir);
  702. (void)I915_READ(EIR);
  703. eir = I915_READ(EIR);
  704. if (eir) {
  705. /*
  706. * some errors might have become stuck,
  707. * mask them.
  708. */
  709. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  710. I915_WRITE(EMR, I915_READ(EMR) | eir);
  711. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  712. }
  713. if (wedged) {
  714. atomic_set(&dev_priv->mm.wedged, 1);
  715. /*
  716. * Wakeup waiting processes so they don't hang
  717. */
  718. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  719. }
  720. queue_work(dev_priv->wq, &dev_priv->error_work);
  721. }
  722. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  723. {
  724. struct drm_device *dev = (struct drm_device *) arg;
  725. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  726. struct drm_i915_master_private *master_priv;
  727. u32 iir, new_iir;
  728. u32 pipea_stats, pipeb_stats;
  729. u32 vblank_status;
  730. u32 vblank_enable;
  731. int vblank = 0;
  732. unsigned long irqflags;
  733. int irq_received;
  734. int ret = IRQ_NONE;
  735. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  736. atomic_inc(&dev_priv->irq_received);
  737. if (HAS_PCH_SPLIT(dev))
  738. return ironlake_irq_handler(dev);
  739. iir = I915_READ(IIR);
  740. if (IS_I965G(dev)) {
  741. vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
  742. vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
  743. } else {
  744. vblank_status = I915_VBLANK_INTERRUPT_STATUS;
  745. vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
  746. }
  747. for (;;) {
  748. irq_received = iir != 0;
  749. /* Can't rely on pipestat interrupt bit in iir as it might
  750. * have been cleared after the pipestat interrupt was received.
  751. * It doesn't set the bit in iir again, but it still produces
  752. * interrupts (for non-MSI).
  753. */
  754. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  755. pipea_stats = I915_READ(PIPEASTAT);
  756. pipeb_stats = I915_READ(PIPEBSTAT);
  757. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  758. i915_handle_error(dev, false);
  759. /*
  760. * Clear the PIPE(A|B)STAT regs before the IIR
  761. */
  762. if (pipea_stats & 0x8000ffff) {
  763. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  764. DRM_DEBUG_DRIVER("pipe a underrun\n");
  765. I915_WRITE(PIPEASTAT, pipea_stats);
  766. irq_received = 1;
  767. }
  768. if (pipeb_stats & 0x8000ffff) {
  769. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  770. DRM_DEBUG_DRIVER("pipe b underrun\n");
  771. I915_WRITE(PIPEBSTAT, pipeb_stats);
  772. irq_received = 1;
  773. }
  774. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  775. if (!irq_received)
  776. break;
  777. ret = IRQ_HANDLED;
  778. /* Consume port. Then clear IIR or we'll miss events */
  779. if ((I915_HAS_HOTPLUG(dev)) &&
  780. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  781. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  782. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  783. hotplug_status);
  784. if (hotplug_status & dev_priv->hotplug_supported_mask)
  785. queue_work(dev_priv->wq,
  786. &dev_priv->hotplug_work);
  787. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  788. I915_READ(PORT_HOTPLUG_STAT);
  789. }
  790. I915_WRITE(IIR, iir);
  791. new_iir = I915_READ(IIR); /* Flush posted writes */
  792. if (dev->primary->master) {
  793. master_priv = dev->primary->master->driver_priv;
  794. if (master_priv->sarea_priv)
  795. master_priv->sarea_priv->last_dispatch =
  796. READ_BREADCRUMB(dev_priv);
  797. }
  798. if (iir & I915_USER_INTERRUPT) {
  799. u32 seqno =
  800. render_ring->get_gem_seqno(dev, render_ring);
  801. render_ring->irq_gem_seqno = seqno;
  802. trace_i915_gem_request_complete(dev, seqno);
  803. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  804. dev_priv->hangcheck_count = 0;
  805. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  806. }
  807. if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
  808. DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
  809. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  810. intel_prepare_page_flip(dev, 0);
  811. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  812. intel_prepare_page_flip(dev, 1);
  813. if (pipea_stats & vblank_status) {
  814. vblank++;
  815. drm_handle_vblank(dev, 0);
  816. intel_finish_page_flip(dev, 0);
  817. }
  818. if (pipeb_stats & vblank_status) {
  819. vblank++;
  820. drm_handle_vblank(dev, 1);
  821. intel_finish_page_flip(dev, 1);
  822. }
  823. if ((pipea_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
  824. (pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
  825. (iir & I915_ASLE_INTERRUPT))
  826. opregion_asle_intr(dev);
  827. /* With MSI, interrupts are only generated when iir
  828. * transitions from zero to nonzero. If another bit got
  829. * set while we were handling the existing iir bits, then
  830. * we would never get another interrupt.
  831. *
  832. * This is fine on non-MSI as well, as if we hit this path
  833. * we avoid exiting the interrupt handler only to generate
  834. * another one.
  835. *
  836. * Note that for MSI this could cause a stray interrupt report
  837. * if an interrupt landed in the time between writing IIR and
  838. * the posting read. This should be rare enough to never
  839. * trigger the 99% of 100,000 interrupts test for disabling
  840. * stray interrupts.
  841. */
  842. iir = new_iir;
  843. }
  844. return ret;
  845. }
  846. static int i915_emit_irq(struct drm_device * dev)
  847. {
  848. drm_i915_private_t *dev_priv = dev->dev_private;
  849. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  850. i915_kernel_lost_context(dev);
  851. DRM_DEBUG_DRIVER("\n");
  852. dev_priv->counter++;
  853. if (dev_priv->counter > 0x7FFFFFFFUL)
  854. dev_priv->counter = 1;
  855. if (master_priv->sarea_priv)
  856. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  857. BEGIN_LP_RING(4);
  858. OUT_RING(MI_STORE_DWORD_INDEX);
  859. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  860. OUT_RING(dev_priv->counter);
  861. OUT_RING(MI_USER_INTERRUPT);
  862. ADVANCE_LP_RING();
  863. return dev_priv->counter;
  864. }
  865. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  866. {
  867. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  868. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  869. if (dev_priv->trace_irq_seqno == 0)
  870. render_ring->user_irq_get(dev, render_ring);
  871. dev_priv->trace_irq_seqno = seqno;
  872. }
  873. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  874. {
  875. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  876. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  877. int ret = 0;
  878. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  879. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  880. READ_BREADCRUMB(dev_priv));
  881. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  882. if (master_priv->sarea_priv)
  883. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  884. return 0;
  885. }
  886. if (master_priv->sarea_priv)
  887. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  888. render_ring->user_irq_get(dev, render_ring);
  889. DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
  890. READ_BREADCRUMB(dev_priv) >= irq_nr);
  891. render_ring->user_irq_put(dev, render_ring);
  892. if (ret == -EBUSY) {
  893. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  894. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  895. }
  896. return ret;
  897. }
  898. /* Needs the lock as it touches the ring.
  899. */
  900. int i915_irq_emit(struct drm_device *dev, void *data,
  901. struct drm_file *file_priv)
  902. {
  903. drm_i915_private_t *dev_priv = dev->dev_private;
  904. drm_i915_irq_emit_t *emit = data;
  905. int result;
  906. if (!dev_priv || !dev_priv->render_ring.virtual_start) {
  907. DRM_ERROR("called with no initialization\n");
  908. return -EINVAL;
  909. }
  910. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  911. mutex_lock(&dev->struct_mutex);
  912. result = i915_emit_irq(dev);
  913. mutex_unlock(&dev->struct_mutex);
  914. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  915. DRM_ERROR("copy_to_user\n");
  916. return -EFAULT;
  917. }
  918. return 0;
  919. }
  920. /* Doesn't need the hardware lock.
  921. */
  922. int i915_irq_wait(struct drm_device *dev, void *data,
  923. struct drm_file *file_priv)
  924. {
  925. drm_i915_private_t *dev_priv = dev->dev_private;
  926. drm_i915_irq_wait_t *irqwait = data;
  927. if (!dev_priv) {
  928. DRM_ERROR("called with no initialization\n");
  929. return -EINVAL;
  930. }
  931. return i915_wait_irq(dev, irqwait->irq_seq);
  932. }
  933. /* Called from drm generic code, passed 'crtc' which
  934. * we use as a pipe index
  935. */
  936. int i915_enable_vblank(struct drm_device *dev, int pipe)
  937. {
  938. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  939. unsigned long irqflags;
  940. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  941. u32 pipeconf;
  942. pipeconf = I915_READ(pipeconf_reg);
  943. if (!(pipeconf & PIPEACONF_ENABLE))
  944. return -EINVAL;
  945. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  946. if (HAS_PCH_SPLIT(dev))
  947. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  948. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  949. else if (IS_I965G(dev))
  950. i915_enable_pipestat(dev_priv, pipe,
  951. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  952. else
  953. i915_enable_pipestat(dev_priv, pipe,
  954. PIPE_VBLANK_INTERRUPT_ENABLE);
  955. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  956. return 0;
  957. }
  958. /* Called from drm generic code, passed 'crtc' which
  959. * we use as a pipe index
  960. */
  961. void i915_disable_vblank(struct drm_device *dev, int pipe)
  962. {
  963. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  964. unsigned long irqflags;
  965. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  966. if (HAS_PCH_SPLIT(dev))
  967. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  968. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  969. else
  970. i915_disable_pipestat(dev_priv, pipe,
  971. PIPE_VBLANK_INTERRUPT_ENABLE |
  972. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  973. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  974. }
  975. void i915_enable_interrupt (struct drm_device *dev)
  976. {
  977. struct drm_i915_private *dev_priv = dev->dev_private;
  978. if (!HAS_PCH_SPLIT(dev))
  979. opregion_enable_asle(dev);
  980. dev_priv->irq_enabled = 1;
  981. }
  982. /* Set the vblank monitor pipe
  983. */
  984. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  985. struct drm_file *file_priv)
  986. {
  987. drm_i915_private_t *dev_priv = dev->dev_private;
  988. if (!dev_priv) {
  989. DRM_ERROR("called with no initialization\n");
  990. return -EINVAL;
  991. }
  992. return 0;
  993. }
  994. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  995. struct drm_file *file_priv)
  996. {
  997. drm_i915_private_t *dev_priv = dev->dev_private;
  998. drm_i915_vblank_pipe_t *pipe = data;
  999. if (!dev_priv) {
  1000. DRM_ERROR("called with no initialization\n");
  1001. return -EINVAL;
  1002. }
  1003. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1004. return 0;
  1005. }
  1006. /**
  1007. * Schedule buffer swap at given vertical blank.
  1008. */
  1009. int i915_vblank_swap(struct drm_device *dev, void *data,
  1010. struct drm_file *file_priv)
  1011. {
  1012. /* The delayed swap mechanism was fundamentally racy, and has been
  1013. * removed. The model was that the client requested a delayed flip/swap
  1014. * from the kernel, then waited for vblank before continuing to perform
  1015. * rendering. The problem was that the kernel might wake the client
  1016. * up before it dispatched the vblank swap (since the lock has to be
  1017. * held while touching the ringbuffer), in which case the client would
  1018. * clear and start the next frame before the swap occurred, and
  1019. * flicker would occur in addition to likely missing the vblank.
  1020. *
  1021. * In the absence of this ioctl, userland falls back to a correct path
  1022. * of waiting for a vblank, then dispatching the swap on its own.
  1023. * Context switching to userland and back is plenty fast enough for
  1024. * meeting the requirements of vblank swapping.
  1025. */
  1026. return -EINVAL;
  1027. }
  1028. struct drm_i915_gem_request *
  1029. i915_get_tail_request(struct drm_device *dev)
  1030. {
  1031. drm_i915_private_t *dev_priv = dev->dev_private;
  1032. return list_entry(dev_priv->render_ring.request_list.prev,
  1033. struct drm_i915_gem_request, list);
  1034. }
  1035. /**
  1036. * This is called when the chip hasn't reported back with completed
  1037. * batchbuffers in a long time. The first time this is called we simply record
  1038. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1039. * again, we assume the chip is wedged and try to fix it.
  1040. */
  1041. void i915_hangcheck_elapsed(unsigned long data)
  1042. {
  1043. struct drm_device *dev = (struct drm_device *)data;
  1044. drm_i915_private_t *dev_priv = dev->dev_private;
  1045. uint32_t acthd;
  1046. /* No reset support on this chip yet. */
  1047. if (IS_GEN6(dev))
  1048. return;
  1049. if (!IS_I965G(dev))
  1050. acthd = I915_READ(ACTHD);
  1051. else
  1052. acthd = I915_READ(ACTHD_I965);
  1053. /* If all work is done then ACTHD clearly hasn't advanced. */
  1054. if (list_empty(&dev_priv->render_ring.request_list) ||
  1055. i915_seqno_passed(i915_get_gem_seqno(dev,
  1056. &dev_priv->render_ring),
  1057. i915_get_tail_request(dev)->seqno)) {
  1058. dev_priv->hangcheck_count = 0;
  1059. return;
  1060. }
  1061. if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) {
  1062. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1063. i915_handle_error(dev, true);
  1064. return;
  1065. }
  1066. /* Reset timer case chip hangs without another request being added */
  1067. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  1068. if (acthd != dev_priv->last_acthd)
  1069. dev_priv->hangcheck_count = 0;
  1070. else
  1071. dev_priv->hangcheck_count++;
  1072. dev_priv->last_acthd = acthd;
  1073. }
  1074. /* drm_dma.h hooks
  1075. */
  1076. static void ironlake_irq_preinstall(struct drm_device *dev)
  1077. {
  1078. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1079. I915_WRITE(HWSTAM, 0xeffe);
  1080. /* XXX hotplug from PCH */
  1081. I915_WRITE(DEIMR, 0xffffffff);
  1082. I915_WRITE(DEIER, 0x0);
  1083. (void) I915_READ(DEIER);
  1084. /* and GT */
  1085. I915_WRITE(GTIMR, 0xffffffff);
  1086. I915_WRITE(GTIER, 0x0);
  1087. (void) I915_READ(GTIER);
  1088. /* south display irq */
  1089. I915_WRITE(SDEIMR, 0xffffffff);
  1090. I915_WRITE(SDEIER, 0x0);
  1091. (void) I915_READ(SDEIER);
  1092. }
  1093. static int ironlake_irq_postinstall(struct drm_device *dev)
  1094. {
  1095. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1096. /* enable kind of interrupts always enabled */
  1097. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1098. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1099. u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
  1100. u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1101. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1102. dev_priv->irq_mask_reg = ~display_mask;
  1103. dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
  1104. /* should always can generate irq */
  1105. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1106. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  1107. I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
  1108. (void) I915_READ(DEIER);
  1109. /* user interrupt should be enabled, but masked initial */
  1110. dev_priv->gt_irq_mask_reg = ~render_mask;
  1111. dev_priv->gt_irq_enable_reg = render_mask;
  1112. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1113. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  1114. I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
  1115. (void) I915_READ(GTIER);
  1116. dev_priv->pch_irq_mask_reg = ~hotplug_mask;
  1117. dev_priv->pch_irq_enable_reg = hotplug_mask;
  1118. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1119. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
  1120. I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
  1121. (void) I915_READ(SDEIER);
  1122. if (IS_IRONLAKE_M(dev)) {
  1123. /* Clear & enable PCU event interrupts */
  1124. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1125. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1126. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1127. }
  1128. return 0;
  1129. }
  1130. void i915_driver_irq_preinstall(struct drm_device * dev)
  1131. {
  1132. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1133. atomic_set(&dev_priv->irq_received, 0);
  1134. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1135. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1136. if (HAS_PCH_SPLIT(dev)) {
  1137. ironlake_irq_preinstall(dev);
  1138. return;
  1139. }
  1140. if (I915_HAS_HOTPLUG(dev)) {
  1141. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1142. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1143. }
  1144. I915_WRITE(HWSTAM, 0xeffe);
  1145. I915_WRITE(PIPEASTAT, 0);
  1146. I915_WRITE(PIPEBSTAT, 0);
  1147. I915_WRITE(IMR, 0xffffffff);
  1148. I915_WRITE(IER, 0x0);
  1149. (void) I915_READ(IER);
  1150. }
  1151. /*
  1152. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1153. * enabled correctly.
  1154. */
  1155. int i915_driver_irq_postinstall(struct drm_device *dev)
  1156. {
  1157. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1158. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1159. u32 error_mask;
  1160. DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
  1161. if (HAS_BSD(dev))
  1162. DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
  1163. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1164. if (HAS_PCH_SPLIT(dev))
  1165. return ironlake_irq_postinstall(dev);
  1166. /* Unmask the interrupts that we always want on. */
  1167. dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
  1168. dev_priv->pipestat[0] = 0;
  1169. dev_priv->pipestat[1] = 0;
  1170. if (I915_HAS_HOTPLUG(dev)) {
  1171. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1172. /* Note HDMI and DP share bits */
  1173. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1174. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1175. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1176. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1177. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1178. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1179. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1180. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1181. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1182. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1183. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS)
  1184. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1185. /* Ignore TV since it's buggy */
  1186. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1187. /* Enable in IER... */
  1188. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1189. /* and unmask in IMR */
  1190. i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
  1191. }
  1192. /*
  1193. * Enable some error detection, note the instruction error mask
  1194. * bit is reserved, so we leave it masked.
  1195. */
  1196. if (IS_G4X(dev)) {
  1197. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1198. GM45_ERROR_MEM_PRIV |
  1199. GM45_ERROR_CP_PRIV |
  1200. I915_ERROR_MEMORY_REFRESH);
  1201. } else {
  1202. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1203. I915_ERROR_MEMORY_REFRESH);
  1204. }
  1205. I915_WRITE(EMR, error_mask);
  1206. /* Disable pipe interrupt enables, clear pending pipe status */
  1207. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1208. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1209. /* Clear pending interrupt status */
  1210. I915_WRITE(IIR, I915_READ(IIR));
  1211. I915_WRITE(IER, enable_mask);
  1212. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  1213. (void) I915_READ(IER);
  1214. opregion_enable_asle(dev);
  1215. return 0;
  1216. }
  1217. static void ironlake_irq_uninstall(struct drm_device *dev)
  1218. {
  1219. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1220. I915_WRITE(HWSTAM, 0xffffffff);
  1221. I915_WRITE(DEIMR, 0xffffffff);
  1222. I915_WRITE(DEIER, 0x0);
  1223. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1224. I915_WRITE(GTIMR, 0xffffffff);
  1225. I915_WRITE(GTIER, 0x0);
  1226. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1227. }
  1228. void i915_driver_irq_uninstall(struct drm_device * dev)
  1229. {
  1230. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1231. if (!dev_priv)
  1232. return;
  1233. dev_priv->vblank_pipe = 0;
  1234. if (HAS_PCH_SPLIT(dev)) {
  1235. ironlake_irq_uninstall(dev);
  1236. return;
  1237. }
  1238. if (I915_HAS_HOTPLUG(dev)) {
  1239. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1240. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1241. }
  1242. I915_WRITE(HWSTAM, 0xffffffff);
  1243. I915_WRITE(PIPEASTAT, 0);
  1244. I915_WRITE(PIPEBSTAT, 0);
  1245. I915_WRITE(IMR, 0xffffffff);
  1246. I915_WRITE(IER, 0x0);
  1247. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1248. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1249. I915_WRITE(IIR, I915_READ(IIR));
  1250. }