ehci-hcd.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110
  1. /*
  2. * Copyright (c) 2000-2004 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/pci.h>
  20. #include <linux/dmapool.h>
  21. #include <linux/kernel.h>
  22. #include <linux/delay.h>
  23. #include <linux/ioport.h>
  24. #include <linux/sched.h>
  25. #include <linux/slab.h>
  26. #include <linux/errno.h>
  27. #include <linux/init.h>
  28. #include <linux/timer.h>
  29. #include <linux/list.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/reboot.h>
  32. #include <linux/usb.h>
  33. #include <linux/moduleparam.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/debugfs.h>
  36. #include "../core/hcd.h"
  37. #include <asm/byteorder.h>
  38. #include <asm/io.h>
  39. #include <asm/irq.h>
  40. #include <asm/system.h>
  41. #include <asm/unaligned.h>
  42. /*-------------------------------------------------------------------------*/
  43. /*
  44. * EHCI hc_driver implementation ... experimental, incomplete.
  45. * Based on the final 1.0 register interface specification.
  46. *
  47. * USB 2.0 shows up in upcoming www.pcmcia.org technology.
  48. * First was PCMCIA, like ISA; then CardBus, which is PCI.
  49. * Next comes "CardBay", using USB 2.0 signals.
  50. *
  51. * Contains additional contributions by Brad Hards, Rory Bolt, and others.
  52. * Special thanks to Intel and VIA for providing host controllers to
  53. * test this driver on, and Cypress (including In-System Design) for
  54. * providing early devices for those host controllers to talk to!
  55. */
  56. #define DRIVER_VERSION "10 Dec 2004"
  57. #define DRIVER_AUTHOR "David Brownell"
  58. #define DRIVER_DESC "USB 2.0 'Enhanced' Host Controller (EHCI) Driver"
  59. static const char hcd_name [] = "ehci_hcd";
  60. #undef VERBOSE_DEBUG
  61. #undef EHCI_URB_TRACE
  62. #ifdef DEBUG
  63. #define EHCI_STATS
  64. #endif
  65. /* magic numbers that can affect system performance */
  66. #define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
  67. #define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
  68. #define EHCI_TUNE_RL_TT 0
  69. #define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
  70. #define EHCI_TUNE_MULT_TT 1
  71. #define EHCI_TUNE_FLS 2 /* (small) 256 frame schedule */
  72. #define EHCI_IAA_MSECS 10 /* arbitrary */
  73. #define EHCI_IO_JIFFIES (HZ/10) /* io watchdog > irq_thresh */
  74. #define EHCI_ASYNC_JIFFIES (HZ/20) /* async idle timeout */
  75. #define EHCI_SHRINK_JIFFIES (HZ/200) /* async qh unlink delay */
  76. /* Initial IRQ latency: faster than hw default */
  77. static int log2_irq_thresh = 0; // 0 to 6
  78. module_param (log2_irq_thresh, int, S_IRUGO);
  79. MODULE_PARM_DESC (log2_irq_thresh, "log2 IRQ latency, 1-64 microframes");
  80. /* initial park setting: slower than hw default */
  81. static unsigned park = 0;
  82. module_param (park, uint, S_IRUGO);
  83. MODULE_PARM_DESC (park, "park setting; 1-3 back-to-back async packets");
  84. /* for flakey hardware, ignore overcurrent indicators */
  85. static int ignore_oc = 0;
  86. module_param (ignore_oc, bool, S_IRUGO);
  87. MODULE_PARM_DESC (ignore_oc, "ignore bogus hardware overcurrent indications");
  88. #define INTR_MASK (STS_IAA | STS_FATAL | STS_PCD | STS_ERR | STS_INT)
  89. /*-------------------------------------------------------------------------*/
  90. #include "ehci.h"
  91. #include "ehci-dbg.c"
  92. /*-------------------------------------------------------------------------*/
  93. /*
  94. * handshake - spin reading hc until handshake completes or fails
  95. * @ptr: address of hc register to be read
  96. * @mask: bits to look at in result of read
  97. * @done: value of those bits when handshake succeeds
  98. * @usec: timeout in microseconds
  99. *
  100. * Returns negative errno, or zero on success
  101. *
  102. * Success happens when the "mask" bits have the specified value (hardware
  103. * handshake done). There are two failure modes: "usec" have passed (major
  104. * hardware flakeout), or the register reads as all-ones (hardware removed).
  105. *
  106. * That last failure should_only happen in cases like physical cardbus eject
  107. * before driver shutdown. But it also seems to be caused by bugs in cardbus
  108. * bridge shutdown: shutting down the bridge before the devices using it.
  109. */
  110. static int handshake (struct ehci_hcd *ehci, void __iomem *ptr,
  111. u32 mask, u32 done, int usec)
  112. {
  113. u32 result;
  114. do {
  115. result = ehci_readl(ehci, ptr);
  116. if (result == ~(u32)0) /* card removed */
  117. return -ENODEV;
  118. result &= mask;
  119. if (result == done)
  120. return 0;
  121. udelay (1);
  122. usec--;
  123. } while (usec > 0);
  124. return -ETIMEDOUT;
  125. }
  126. static int handshake_on_error_set_halt(struct ehci_hcd *ehci, void __iomem *ptr,
  127. u32 mask, u32 done, int usec)
  128. {
  129. int error = handshake(ehci, ptr, mask, done, usec);
  130. if (error)
  131. ehci_to_hcd(ehci)->state = HC_STATE_HALT;
  132. return error;
  133. }
  134. /* force HC to halt state from unknown (EHCI spec section 2.3) */
  135. static int ehci_halt (struct ehci_hcd *ehci)
  136. {
  137. u32 temp = ehci_readl(ehci, &ehci->regs->status);
  138. /* disable any irqs left enabled by previous code */
  139. ehci_writel(ehci, 0, &ehci->regs->intr_enable);
  140. if ((temp & STS_HALT) != 0)
  141. return 0;
  142. temp = ehci_readl(ehci, &ehci->regs->command);
  143. temp &= ~CMD_RUN;
  144. ehci_writel(ehci, temp, &ehci->regs->command);
  145. return handshake (ehci, &ehci->regs->status,
  146. STS_HALT, STS_HALT, 16 * 125);
  147. }
  148. /* put TDI/ARC silicon into EHCI mode */
  149. static void tdi_reset (struct ehci_hcd *ehci)
  150. {
  151. u32 __iomem *reg_ptr;
  152. u32 tmp;
  153. reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + USBMODE);
  154. tmp = ehci_readl(ehci, reg_ptr);
  155. tmp |= USBMODE_CM_HC;
  156. /* The default byte access to MMR space is LE after
  157. * controller reset. Set the required endian mode
  158. * for transfer buffers to match the host microprocessor
  159. */
  160. if (ehci_big_endian_mmio(ehci))
  161. tmp |= USBMODE_BE;
  162. ehci_writel(ehci, tmp, reg_ptr);
  163. }
  164. /* reset a non-running (STS_HALT == 1) controller */
  165. static int ehci_reset (struct ehci_hcd *ehci)
  166. {
  167. int retval;
  168. u32 command = ehci_readl(ehci, &ehci->regs->command);
  169. command |= CMD_RESET;
  170. dbg_cmd (ehci, "reset", command);
  171. ehci_writel(ehci, command, &ehci->regs->command);
  172. ehci_to_hcd(ehci)->state = HC_STATE_HALT;
  173. ehci->next_statechange = jiffies;
  174. retval = handshake (ehci, &ehci->regs->command,
  175. CMD_RESET, 0, 250 * 1000);
  176. if (retval)
  177. return retval;
  178. if (ehci_is_TDI(ehci))
  179. tdi_reset (ehci);
  180. return retval;
  181. }
  182. /* idle the controller (from running) */
  183. static void ehci_quiesce (struct ehci_hcd *ehci)
  184. {
  185. u32 temp;
  186. #ifdef DEBUG
  187. if (!HC_IS_RUNNING (ehci_to_hcd(ehci)->state))
  188. BUG ();
  189. #endif
  190. /* wait for any schedule enables/disables to take effect */
  191. temp = ehci_readl(ehci, &ehci->regs->command) << 10;
  192. temp &= STS_ASS | STS_PSS;
  193. if (handshake_on_error_set_halt(ehci, &ehci->regs->status,
  194. STS_ASS | STS_PSS, temp, 16 * 125))
  195. return;
  196. /* then disable anything that's still active */
  197. temp = ehci_readl(ehci, &ehci->regs->command);
  198. temp &= ~(CMD_ASE | CMD_IAAD | CMD_PSE);
  199. ehci_writel(ehci, temp, &ehci->regs->command);
  200. /* hardware can take 16 microframes to turn off ... */
  201. handshake_on_error_set_halt(ehci, &ehci->regs->status,
  202. STS_ASS | STS_PSS, 0, 16 * 125);
  203. }
  204. /*-------------------------------------------------------------------------*/
  205. static void end_unlink_async(struct ehci_hcd *ehci);
  206. static void ehci_work(struct ehci_hcd *ehci);
  207. #include "ehci-hub.c"
  208. #include "ehci-mem.c"
  209. #include "ehci-q.c"
  210. #include "ehci-sched.c"
  211. /*-------------------------------------------------------------------------*/
  212. static void ehci_iaa_watchdog(unsigned long param)
  213. {
  214. struct ehci_hcd *ehci = (struct ehci_hcd *) param;
  215. unsigned long flags;
  216. spin_lock_irqsave (&ehci->lock, flags);
  217. /* Lost IAA irqs wedge things badly; seen first with a vt8235.
  218. * So we need this watchdog, but must protect it against both
  219. * (a) SMP races against real IAA firing and retriggering, and
  220. * (b) clean HC shutdown, when IAA watchdog was pending.
  221. */
  222. if (ehci->reclaim
  223. && !timer_pending(&ehci->iaa_watchdog)
  224. && HC_IS_RUNNING(ehci_to_hcd(ehci)->state)) {
  225. u32 cmd, status;
  226. /* If we get here, IAA is *REALLY* late. It's barely
  227. * conceivable that the system is so busy that CMD_IAAD
  228. * is still legitimately set, so let's be sure it's
  229. * clear before we read STS_IAA. (The HC should clear
  230. * CMD_IAAD when it sets STS_IAA.)
  231. */
  232. cmd = ehci_readl(ehci, &ehci->regs->command);
  233. if (cmd & CMD_IAAD)
  234. ehci_writel(ehci, cmd & ~CMD_IAAD,
  235. &ehci->regs->command);
  236. /* If IAA is set here it either legitimately triggered
  237. * before we cleared IAAD above (but _way_ late, so we'll
  238. * still count it as lost) ... or a silicon erratum:
  239. * - VIA seems to set IAA without triggering the IRQ;
  240. * - IAAD potentially cleared without setting IAA.
  241. */
  242. status = ehci_readl(ehci, &ehci->regs->status);
  243. if ((status & STS_IAA) || !(cmd & CMD_IAAD)) {
  244. COUNT (ehci->stats.lost_iaa);
  245. ehci_writel(ehci, STS_IAA, &ehci->regs->status);
  246. }
  247. ehci_vdbg(ehci, "IAA watchdog: status %x cmd %x\n",
  248. status, cmd);
  249. end_unlink_async(ehci);
  250. }
  251. spin_unlock_irqrestore(&ehci->lock, flags);
  252. }
  253. static void ehci_watchdog(unsigned long param)
  254. {
  255. struct ehci_hcd *ehci = (struct ehci_hcd *) param;
  256. unsigned long flags;
  257. spin_lock_irqsave(&ehci->lock, flags);
  258. /* stop async processing after it's idled a bit */
  259. if (test_bit (TIMER_ASYNC_OFF, &ehci->actions))
  260. start_unlink_async (ehci, ehci->async);
  261. /* ehci could run by timer, without IRQs ... */
  262. ehci_work (ehci);
  263. spin_unlock_irqrestore (&ehci->lock, flags);
  264. }
  265. /* On some systems, leaving remote wakeup enabled prevents system shutdown.
  266. * The firmware seems to think that powering off is a wakeup event!
  267. * This routine turns off remote wakeup and everything else, on all ports.
  268. */
  269. static void ehci_turn_off_all_ports(struct ehci_hcd *ehci)
  270. {
  271. int port = HCS_N_PORTS(ehci->hcs_params);
  272. while (port--)
  273. ehci_writel(ehci, PORT_RWC_BITS,
  274. &ehci->regs->port_status[port]);
  275. }
  276. /* ehci_shutdown kick in for silicon on any bus (not just pci, etc).
  277. * This forcibly disables dma and IRQs, helping kexec and other cases
  278. * where the next system software may expect clean state.
  279. */
  280. static void
  281. ehci_shutdown (struct usb_hcd *hcd)
  282. {
  283. struct ehci_hcd *ehci;
  284. ehci = hcd_to_ehci (hcd);
  285. (void) ehci_halt (ehci);
  286. ehci_turn_off_all_ports(ehci);
  287. /* make BIOS/etc use companion controller during reboot */
  288. ehci_writel(ehci, 0, &ehci->regs->configured_flag);
  289. /* unblock posted writes */
  290. ehci_readl(ehci, &ehci->regs->configured_flag);
  291. }
  292. static void ehci_port_power (struct ehci_hcd *ehci, int is_on)
  293. {
  294. unsigned port;
  295. if (!HCS_PPC (ehci->hcs_params))
  296. return;
  297. ehci_dbg (ehci, "...power%s ports...\n", is_on ? "up" : "down");
  298. for (port = HCS_N_PORTS (ehci->hcs_params); port > 0; )
  299. (void) ehci_hub_control(ehci_to_hcd(ehci),
  300. is_on ? SetPortFeature : ClearPortFeature,
  301. USB_PORT_FEAT_POWER,
  302. port--, NULL, 0);
  303. /* Flush those writes */
  304. ehci_readl(ehci, &ehci->regs->command);
  305. msleep(20);
  306. }
  307. /*-------------------------------------------------------------------------*/
  308. /*
  309. * ehci_work is called from some interrupts, timers, and so on.
  310. * it calls driver completion functions, after dropping ehci->lock.
  311. */
  312. static void ehci_work (struct ehci_hcd *ehci)
  313. {
  314. timer_action_done (ehci, TIMER_IO_WATCHDOG);
  315. /* another CPU may drop ehci->lock during a schedule scan while
  316. * it reports urb completions. this flag guards against bogus
  317. * attempts at re-entrant schedule scanning.
  318. */
  319. if (ehci->scanning)
  320. return;
  321. ehci->scanning = 1;
  322. scan_async (ehci);
  323. if (ehci->next_uframe != -1)
  324. scan_periodic (ehci);
  325. ehci->scanning = 0;
  326. /* the IO watchdog guards against hardware or driver bugs that
  327. * misplace IRQs, and should let us run completely without IRQs.
  328. * such lossage has been observed on both VT6202 and VT8235.
  329. */
  330. if (HC_IS_RUNNING (ehci_to_hcd(ehci)->state) &&
  331. (ehci->async->qh_next.ptr != NULL ||
  332. ehci->periodic_sched != 0))
  333. timer_action (ehci, TIMER_IO_WATCHDOG);
  334. }
  335. static void ehci_stop (struct usb_hcd *hcd)
  336. {
  337. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  338. ehci_dbg (ehci, "stop\n");
  339. /* Turn off port power on all root hub ports. */
  340. ehci_port_power (ehci, 0);
  341. /* no more interrupts ... */
  342. del_timer_sync (&ehci->watchdog);
  343. del_timer_sync(&ehci->iaa_watchdog);
  344. spin_lock_irq(&ehci->lock);
  345. if (HC_IS_RUNNING (hcd->state))
  346. ehci_quiesce (ehci);
  347. ehci_reset (ehci);
  348. ehci_writel(ehci, 0, &ehci->regs->intr_enable);
  349. spin_unlock_irq(&ehci->lock);
  350. /* let companion controllers work when we aren't */
  351. ehci_writel(ehci, 0, &ehci->regs->configured_flag);
  352. remove_companion_file(ehci);
  353. remove_debug_files (ehci);
  354. /* root hub is shut down separately (first, when possible) */
  355. spin_lock_irq (&ehci->lock);
  356. if (ehci->async)
  357. ehci_work (ehci);
  358. spin_unlock_irq (&ehci->lock);
  359. ehci_mem_cleanup (ehci);
  360. #ifdef EHCI_STATS
  361. ehci_dbg (ehci, "irq normal %ld err %ld reclaim %ld (lost %ld)\n",
  362. ehci->stats.normal, ehci->stats.error, ehci->stats.reclaim,
  363. ehci->stats.lost_iaa);
  364. ehci_dbg (ehci, "complete %ld unlink %ld\n",
  365. ehci->stats.complete, ehci->stats.unlink);
  366. #endif
  367. dbg_status (ehci, "ehci_stop completed",
  368. ehci_readl(ehci, &ehci->regs->status));
  369. }
  370. /* one-time init, only for memory state */
  371. static int ehci_init(struct usb_hcd *hcd)
  372. {
  373. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  374. u32 temp;
  375. int retval;
  376. u32 hcc_params;
  377. spin_lock_init(&ehci->lock);
  378. init_timer(&ehci->watchdog);
  379. ehci->watchdog.function = ehci_watchdog;
  380. ehci->watchdog.data = (unsigned long) ehci;
  381. init_timer(&ehci->iaa_watchdog);
  382. ehci->iaa_watchdog.function = ehci_iaa_watchdog;
  383. ehci->iaa_watchdog.data = (unsigned long) ehci;
  384. /*
  385. * hw default: 1K periodic list heads, one per frame.
  386. * periodic_size can shrink by USBCMD update if hcc_params allows.
  387. */
  388. ehci->periodic_size = DEFAULT_I_TDPS;
  389. if ((retval = ehci_mem_init(ehci, GFP_KERNEL)) < 0)
  390. return retval;
  391. /* controllers may cache some of the periodic schedule ... */
  392. hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
  393. if (HCC_ISOC_CACHE(hcc_params)) // full frame cache
  394. ehci->i_thresh = 8;
  395. else // N microframes cached
  396. ehci->i_thresh = 2 + HCC_ISOC_THRES(hcc_params);
  397. ehci->reclaim = NULL;
  398. ehci->next_uframe = -1;
  399. /*
  400. * dedicate a qh for the async ring head, since we couldn't unlink
  401. * a 'real' qh without stopping the async schedule [4.8]. use it
  402. * as the 'reclamation list head' too.
  403. * its dummy is used in hw_alt_next of many tds, to prevent the qh
  404. * from automatically advancing to the next td after short reads.
  405. */
  406. ehci->async->qh_next.qh = NULL;
  407. ehci->async->hw_next = QH_NEXT(ehci, ehci->async->qh_dma);
  408. ehci->async->hw_info1 = cpu_to_hc32(ehci, QH_HEAD);
  409. ehci->async->hw_token = cpu_to_hc32(ehci, QTD_STS_HALT);
  410. ehci->async->hw_qtd_next = EHCI_LIST_END(ehci);
  411. ehci->async->qh_state = QH_STATE_LINKED;
  412. ehci->async->hw_alt_next = QTD_NEXT(ehci, ehci->async->dummy->qtd_dma);
  413. /* clear interrupt enables, set irq latency */
  414. if (log2_irq_thresh < 0 || log2_irq_thresh > 6)
  415. log2_irq_thresh = 0;
  416. temp = 1 << (16 + log2_irq_thresh);
  417. if (HCC_CANPARK(hcc_params)) {
  418. /* HW default park == 3, on hardware that supports it (like
  419. * NVidia and ALI silicon), maximizes throughput on the async
  420. * schedule by avoiding QH fetches between transfers.
  421. *
  422. * With fast usb storage devices and NForce2, "park" seems to
  423. * make problems: throughput reduction (!), data errors...
  424. */
  425. if (park) {
  426. park = min(park, (unsigned) 3);
  427. temp |= CMD_PARK;
  428. temp |= park << 8;
  429. }
  430. ehci_dbg(ehci, "park %d\n", park);
  431. }
  432. if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
  433. /* periodic schedule size can be smaller than default */
  434. temp &= ~(3 << 2);
  435. temp |= (EHCI_TUNE_FLS << 2);
  436. switch (EHCI_TUNE_FLS) {
  437. case 0: ehci->periodic_size = 1024; break;
  438. case 1: ehci->periodic_size = 512; break;
  439. case 2: ehci->periodic_size = 256; break;
  440. default: BUG();
  441. }
  442. }
  443. ehci->command = temp;
  444. return 0;
  445. }
  446. /* start HC running; it's halted, ehci_init() has been run (once) */
  447. static int ehci_run (struct usb_hcd *hcd)
  448. {
  449. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  450. int retval;
  451. u32 temp;
  452. u32 hcc_params;
  453. hcd->uses_new_polling = 1;
  454. hcd->poll_rh = 0;
  455. /* EHCI spec section 4.1 */
  456. if ((retval = ehci_reset(ehci)) != 0) {
  457. ehci_mem_cleanup(ehci);
  458. return retval;
  459. }
  460. ehci_writel(ehci, ehci->periodic_dma, &ehci->regs->frame_list);
  461. ehci_writel(ehci, (u32)ehci->async->qh_dma, &ehci->regs->async_next);
  462. /*
  463. * hcc_params controls whether ehci->regs->segment must (!!!)
  464. * be used; it constrains QH/ITD/SITD and QTD locations.
  465. * pci_pool consistent memory always uses segment zero.
  466. * streaming mappings for I/O buffers, like pci_map_single(),
  467. * can return segments above 4GB, if the device allows.
  468. *
  469. * NOTE: the dma mask is visible through dma_supported(), so
  470. * drivers can pass this info along ... like NETIF_F_HIGHDMA,
  471. * Scsi_Host.highmem_io, and so forth. It's readonly to all
  472. * host side drivers though.
  473. */
  474. hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
  475. if (HCC_64BIT_ADDR(hcc_params)) {
  476. ehci_writel(ehci, 0, &ehci->regs->segment);
  477. #if 0
  478. // this is deeply broken on almost all architectures
  479. if (!dma_set_mask(hcd->self.controller, DMA_64BIT_MASK))
  480. ehci_info(ehci, "enabled 64bit DMA\n");
  481. #endif
  482. }
  483. // Philips, Intel, and maybe others need CMD_RUN before the
  484. // root hub will detect new devices (why?); NEC doesn't
  485. ehci->command &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
  486. ehci->command |= CMD_RUN;
  487. ehci_writel(ehci, ehci->command, &ehci->regs->command);
  488. dbg_cmd (ehci, "init", ehci->command);
  489. /*
  490. * Start, enabling full USB 2.0 functionality ... usb 1.1 devices
  491. * are explicitly handed to companion controller(s), so no TT is
  492. * involved with the root hub. (Except where one is integrated,
  493. * and there's no companion controller unless maybe for USB OTG.)
  494. *
  495. * Turning on the CF flag will transfer ownership of all ports
  496. * from the companions to the EHCI controller. If any of the
  497. * companions are in the middle of a port reset at the time, it
  498. * could cause trouble. Write-locking ehci_cf_port_reset_rwsem
  499. * guarantees that no resets are in progress. After we set CF,
  500. * a short delay lets the hardware catch up; new resets shouldn't
  501. * be started before the port switching actions could complete.
  502. */
  503. down_write(&ehci_cf_port_reset_rwsem);
  504. hcd->state = HC_STATE_RUNNING;
  505. ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
  506. ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
  507. msleep(5);
  508. up_write(&ehci_cf_port_reset_rwsem);
  509. temp = HC_VERSION(ehci_readl(ehci, &ehci->caps->hc_capbase));
  510. ehci_info (ehci,
  511. "USB %x.%x started, EHCI %x.%02x, driver %s%s\n",
  512. ((ehci->sbrn & 0xf0)>>4), (ehci->sbrn & 0x0f),
  513. temp >> 8, temp & 0xff, DRIVER_VERSION,
  514. ignore_oc ? ", overcurrent ignored" : "");
  515. ehci_writel(ehci, INTR_MASK,
  516. &ehci->regs->intr_enable); /* Turn On Interrupts */
  517. /* GRR this is run-once init(), being done every time the HC starts.
  518. * So long as they're part of class devices, we can't do it init()
  519. * since the class device isn't created that early.
  520. */
  521. create_debug_files(ehci);
  522. create_companion_file(ehci);
  523. return 0;
  524. }
  525. /*-------------------------------------------------------------------------*/
  526. static irqreturn_t ehci_irq (struct usb_hcd *hcd)
  527. {
  528. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  529. u32 status, pcd_status = 0, cmd;
  530. int bh;
  531. spin_lock (&ehci->lock);
  532. status = ehci_readl(ehci, &ehci->regs->status);
  533. /* e.g. cardbus physical eject */
  534. if (status == ~(u32) 0) {
  535. ehci_dbg (ehci, "device removed\n");
  536. goto dead;
  537. }
  538. status &= INTR_MASK;
  539. if (!status) { /* irq sharing? */
  540. spin_unlock(&ehci->lock);
  541. return IRQ_NONE;
  542. }
  543. /* clear (just) interrupts */
  544. ehci_writel(ehci, status, &ehci->regs->status);
  545. cmd = ehci_readl(ehci, &ehci->regs->command);
  546. bh = 0;
  547. #ifdef VERBOSE_DEBUG
  548. /* unrequested/ignored: Frame List Rollover */
  549. dbg_status (ehci, "irq", status);
  550. #endif
  551. /* INT, ERR, and IAA interrupt rates can be throttled */
  552. /* normal [4.15.1.2] or error [4.15.1.1] completion */
  553. if (likely ((status & (STS_INT|STS_ERR)) != 0)) {
  554. if (likely ((status & STS_ERR) == 0))
  555. COUNT (ehci->stats.normal);
  556. else
  557. COUNT (ehci->stats.error);
  558. bh = 1;
  559. }
  560. /* complete the unlinking of some qh [4.15.2.3] */
  561. if (status & STS_IAA) {
  562. /* guard against (alleged) silicon errata */
  563. if (cmd & CMD_IAAD) {
  564. ehci_writel(ehci, cmd & ~CMD_IAAD,
  565. &ehci->regs->command);
  566. ehci_dbg(ehci, "IAA with IAAD still set?\n");
  567. }
  568. if (ehci->reclaim) {
  569. COUNT(ehci->stats.reclaim);
  570. end_unlink_async(ehci);
  571. } else
  572. ehci_dbg(ehci, "IAA with nothing to reclaim?\n");
  573. }
  574. /* remote wakeup [4.3.1] */
  575. if (status & STS_PCD) {
  576. unsigned i = HCS_N_PORTS (ehci->hcs_params);
  577. /* kick root hub later */
  578. pcd_status = status;
  579. /* resume root hub? */
  580. if (!(ehci_readl(ehci, &ehci->regs->command) & CMD_RUN))
  581. usb_hcd_resume_root_hub(hcd);
  582. while (i--) {
  583. int pstatus = ehci_readl(ehci,
  584. &ehci->regs->port_status [i]);
  585. if (pstatus & PORT_OWNER)
  586. continue;
  587. if (!(pstatus & PORT_RESUME)
  588. || ehci->reset_done [i] != 0)
  589. continue;
  590. /* start 20 msec resume signaling from this port,
  591. * and make khubd collect PORT_STAT_C_SUSPEND to
  592. * stop that signaling.
  593. */
  594. ehci->reset_done [i] = jiffies + msecs_to_jiffies (20);
  595. ehci_dbg (ehci, "port %d remote wakeup\n", i + 1);
  596. mod_timer(&hcd->rh_timer, ehci->reset_done[i]);
  597. }
  598. }
  599. /* PCI errors [4.15.2.4] */
  600. if (unlikely ((status & STS_FATAL) != 0)) {
  601. dbg_cmd (ehci, "fatal", ehci_readl(ehci,
  602. &ehci->regs->command));
  603. dbg_status (ehci, "fatal", status);
  604. if (status & STS_HALT) {
  605. ehci_err (ehci, "fatal error\n");
  606. dead:
  607. ehci_reset (ehci);
  608. ehci_writel(ehci, 0, &ehci->regs->configured_flag);
  609. /* generic layer kills/unlinks all urbs, then
  610. * uses ehci_stop to clean up the rest
  611. */
  612. bh = 1;
  613. }
  614. }
  615. if (bh)
  616. ehci_work (ehci);
  617. spin_unlock (&ehci->lock);
  618. if (pcd_status)
  619. usb_hcd_poll_rh_status(hcd);
  620. return IRQ_HANDLED;
  621. }
  622. /*-------------------------------------------------------------------------*/
  623. /*
  624. * non-error returns are a promise to giveback() the urb later
  625. * we drop ownership so next owner (or urb unlink) can get it
  626. *
  627. * urb + dev is in hcd.self.controller.urb_list
  628. * we're queueing TDs onto software and hardware lists
  629. *
  630. * hcd-specific init for hcpriv hasn't been done yet
  631. *
  632. * NOTE: control, bulk, and interrupt share the same code to append TDs
  633. * to a (possibly active) QH, and the same QH scanning code.
  634. */
  635. static int ehci_urb_enqueue (
  636. struct usb_hcd *hcd,
  637. struct urb *urb,
  638. gfp_t mem_flags
  639. ) {
  640. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  641. struct list_head qtd_list;
  642. INIT_LIST_HEAD (&qtd_list);
  643. switch (usb_pipetype (urb->pipe)) {
  644. // case PIPE_CONTROL:
  645. // case PIPE_BULK:
  646. default:
  647. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  648. return -ENOMEM;
  649. return submit_async(ehci, urb, &qtd_list, mem_flags);
  650. case PIPE_INTERRUPT:
  651. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  652. return -ENOMEM;
  653. return intr_submit(ehci, urb, &qtd_list, mem_flags);
  654. case PIPE_ISOCHRONOUS:
  655. if (urb->dev->speed == USB_SPEED_HIGH)
  656. return itd_submit (ehci, urb, mem_flags);
  657. else
  658. return sitd_submit (ehci, urb, mem_flags);
  659. }
  660. }
  661. static void unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh)
  662. {
  663. /* failfast */
  664. if (!HC_IS_RUNNING(ehci_to_hcd(ehci)->state) && ehci->reclaim)
  665. end_unlink_async(ehci);
  666. /* if it's not linked then there's nothing to do */
  667. if (qh->qh_state != QH_STATE_LINKED)
  668. ;
  669. /* defer till later if busy */
  670. else if (ehci->reclaim) {
  671. struct ehci_qh *last;
  672. for (last = ehci->reclaim;
  673. last->reclaim;
  674. last = last->reclaim)
  675. continue;
  676. qh->qh_state = QH_STATE_UNLINK_WAIT;
  677. last->reclaim = qh;
  678. /* start IAA cycle */
  679. } else
  680. start_unlink_async (ehci, qh);
  681. }
  682. /* remove from hardware lists
  683. * completions normally happen asynchronously
  684. */
  685. static int ehci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
  686. {
  687. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  688. struct ehci_qh *qh;
  689. unsigned long flags;
  690. int rc;
  691. spin_lock_irqsave (&ehci->lock, flags);
  692. rc = usb_hcd_check_unlink_urb(hcd, urb, status);
  693. if (rc)
  694. goto done;
  695. switch (usb_pipetype (urb->pipe)) {
  696. // case PIPE_CONTROL:
  697. // case PIPE_BULK:
  698. default:
  699. qh = (struct ehci_qh *) urb->hcpriv;
  700. if (!qh)
  701. break;
  702. switch (qh->qh_state) {
  703. case QH_STATE_LINKED:
  704. case QH_STATE_COMPLETING:
  705. unlink_async(ehci, qh);
  706. break;
  707. case QH_STATE_UNLINK:
  708. case QH_STATE_UNLINK_WAIT:
  709. /* already started */
  710. break;
  711. case QH_STATE_IDLE:
  712. WARN_ON(1);
  713. break;
  714. }
  715. break;
  716. case PIPE_INTERRUPT:
  717. qh = (struct ehci_qh *) urb->hcpriv;
  718. if (!qh)
  719. break;
  720. switch (qh->qh_state) {
  721. case QH_STATE_LINKED:
  722. intr_deschedule (ehci, qh);
  723. /* FALL THROUGH */
  724. case QH_STATE_IDLE:
  725. qh_completions (ehci, qh);
  726. break;
  727. default:
  728. ehci_dbg (ehci, "bogus qh %p state %d\n",
  729. qh, qh->qh_state);
  730. goto done;
  731. }
  732. /* reschedule QH iff another request is queued */
  733. if (!list_empty (&qh->qtd_list)
  734. && HC_IS_RUNNING (hcd->state)) {
  735. rc = qh_schedule(ehci, qh);
  736. /* An error here likely indicates handshake failure
  737. * or no space left in the schedule. Neither fault
  738. * should happen often ...
  739. *
  740. * FIXME kill the now-dysfunctional queued urbs
  741. */
  742. if (rc != 0)
  743. ehci_err(ehci,
  744. "can't reschedule qh %p, err %d",
  745. qh, rc);
  746. }
  747. break;
  748. case PIPE_ISOCHRONOUS:
  749. // itd or sitd ...
  750. // wait till next completion, do it then.
  751. // completion irqs can wait up to 1024 msec,
  752. break;
  753. }
  754. done:
  755. spin_unlock_irqrestore (&ehci->lock, flags);
  756. return rc;
  757. }
  758. /*-------------------------------------------------------------------------*/
  759. // bulk qh holds the data toggle
  760. static void
  761. ehci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
  762. {
  763. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  764. unsigned long flags;
  765. struct ehci_qh *qh, *tmp;
  766. /* ASSERT: any requests/urbs are being unlinked */
  767. /* ASSERT: nobody can be submitting urbs for this any more */
  768. rescan:
  769. spin_lock_irqsave (&ehci->lock, flags);
  770. qh = ep->hcpriv;
  771. if (!qh)
  772. goto done;
  773. /* endpoints can be iso streams. for now, we don't
  774. * accelerate iso completions ... so spin a while.
  775. */
  776. if (qh->hw_info1 == 0) {
  777. ehci_vdbg (ehci, "iso delay\n");
  778. goto idle_timeout;
  779. }
  780. if (!HC_IS_RUNNING (hcd->state))
  781. qh->qh_state = QH_STATE_IDLE;
  782. switch (qh->qh_state) {
  783. case QH_STATE_LINKED:
  784. for (tmp = ehci->async->qh_next.qh;
  785. tmp && tmp != qh;
  786. tmp = tmp->qh_next.qh)
  787. continue;
  788. /* periodic qh self-unlinks on empty */
  789. if (!tmp)
  790. goto nogood;
  791. unlink_async (ehci, qh);
  792. /* FALL THROUGH */
  793. case QH_STATE_UNLINK: /* wait for hw to finish? */
  794. case QH_STATE_UNLINK_WAIT:
  795. idle_timeout:
  796. spin_unlock_irqrestore (&ehci->lock, flags);
  797. schedule_timeout_uninterruptible(1);
  798. goto rescan;
  799. case QH_STATE_IDLE: /* fully unlinked */
  800. if (list_empty (&qh->qtd_list)) {
  801. qh_put (qh);
  802. break;
  803. }
  804. /* else FALL THROUGH */
  805. default:
  806. nogood:
  807. /* caller was supposed to have unlinked any requests;
  808. * that's not our job. just leak this memory.
  809. */
  810. ehci_err (ehci, "qh %p (#%02x) state %d%s\n",
  811. qh, ep->desc.bEndpointAddress, qh->qh_state,
  812. list_empty (&qh->qtd_list) ? "" : "(has tds)");
  813. break;
  814. }
  815. ep->hcpriv = NULL;
  816. done:
  817. spin_unlock_irqrestore (&ehci->lock, flags);
  818. return;
  819. }
  820. static int ehci_get_frame (struct usb_hcd *hcd)
  821. {
  822. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  823. return (ehci_readl(ehci, &ehci->regs->frame_index) >> 3) %
  824. ehci->periodic_size;
  825. }
  826. /*-------------------------------------------------------------------------*/
  827. #define DRIVER_INFO DRIVER_VERSION " " DRIVER_DESC
  828. MODULE_DESCRIPTION (DRIVER_INFO);
  829. MODULE_AUTHOR (DRIVER_AUTHOR);
  830. MODULE_LICENSE ("GPL");
  831. #ifdef CONFIG_PCI
  832. #include "ehci-pci.c"
  833. #define PCI_DRIVER ehci_pci_driver
  834. #endif
  835. #ifdef CONFIG_USB_EHCI_FSL
  836. #include "ehci-fsl.c"
  837. #define PLATFORM_DRIVER ehci_fsl_driver
  838. #endif
  839. #ifdef CONFIG_SOC_AU1200
  840. #include "ehci-au1xxx.c"
  841. #define PLATFORM_DRIVER ehci_hcd_au1xxx_driver
  842. #endif
  843. #ifdef CONFIG_PPC_PS3
  844. #include "ehci-ps3.c"
  845. #define PS3_SYSTEM_BUS_DRIVER ps3_ehci_driver
  846. #endif
  847. #if defined(CONFIG_440EPX) && !defined(CONFIG_PPC_MERGE)
  848. #include "ehci-ppc-soc.c"
  849. #define PLATFORM_DRIVER ehci_ppc_soc_driver
  850. #endif
  851. #ifdef CONFIG_USB_EHCI_HCD_PPC_OF
  852. #include "ehci-ppc-of.c"
  853. #define OF_PLATFORM_DRIVER ehci_hcd_ppc_of_driver
  854. #endif
  855. #ifdef CONFIG_PLAT_ORION
  856. #include "ehci-orion.c"
  857. #define PLATFORM_DRIVER ehci_orion_driver
  858. #endif
  859. #ifdef CONFIG_ARCH_IXP4XX
  860. #include "ehci-ixp4xx.c"
  861. #define PLATFORM_DRIVER ixp4xx_ehci_driver
  862. #endif
  863. #if !defined(PCI_DRIVER) && !defined(PLATFORM_DRIVER) && \
  864. !defined(PS3_SYSTEM_BUS_DRIVER) && !defined(OF_PLATFORM_DRIVER)
  865. #error "missing bus glue for ehci-hcd"
  866. #endif
  867. static int __init ehci_hcd_init(void)
  868. {
  869. int retval = 0;
  870. pr_debug("%s: block sizes: qh %Zd qtd %Zd itd %Zd sitd %Zd\n",
  871. hcd_name,
  872. sizeof(struct ehci_qh), sizeof(struct ehci_qtd),
  873. sizeof(struct ehci_itd), sizeof(struct ehci_sitd));
  874. #ifdef DEBUG
  875. ehci_debug_root = debugfs_create_dir("ehci", NULL);
  876. if (!ehci_debug_root)
  877. return -ENOENT;
  878. #endif
  879. #ifdef PLATFORM_DRIVER
  880. retval = platform_driver_register(&PLATFORM_DRIVER);
  881. if (retval < 0)
  882. goto clean0;
  883. #endif
  884. #ifdef PCI_DRIVER
  885. retval = pci_register_driver(&PCI_DRIVER);
  886. if (retval < 0)
  887. goto clean1;
  888. #endif
  889. #ifdef PS3_SYSTEM_BUS_DRIVER
  890. retval = ps3_ehci_driver_register(&PS3_SYSTEM_BUS_DRIVER);
  891. if (retval < 0)
  892. goto clean2;
  893. #endif
  894. #ifdef OF_PLATFORM_DRIVER
  895. retval = of_register_platform_driver(&OF_PLATFORM_DRIVER);
  896. if (retval < 0)
  897. goto clean3;
  898. #endif
  899. return retval;
  900. #ifdef OF_PLATFORM_DRIVER
  901. /* of_unregister_platform_driver(&OF_PLATFORM_DRIVER); */
  902. clean3:
  903. #endif
  904. #ifdef PS3_SYSTEM_BUS_DRIVER
  905. ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
  906. clean2:
  907. #endif
  908. #ifdef PCI_DRIVER
  909. pci_unregister_driver(&PCI_DRIVER);
  910. clean1:
  911. #endif
  912. #ifdef PLATFORM_DRIVER
  913. platform_driver_unregister(&PLATFORM_DRIVER);
  914. clean0:
  915. #endif
  916. #ifdef DEBUG
  917. debugfs_remove(ehci_debug_root);
  918. ehci_debug_root = NULL;
  919. #endif
  920. return retval;
  921. }
  922. module_init(ehci_hcd_init);
  923. static void __exit ehci_hcd_cleanup(void)
  924. {
  925. #ifdef OF_PLATFORM_DRIVER
  926. of_unregister_platform_driver(&OF_PLATFORM_DRIVER);
  927. #endif
  928. #ifdef PLATFORM_DRIVER
  929. platform_driver_unregister(&PLATFORM_DRIVER);
  930. #endif
  931. #ifdef PCI_DRIVER
  932. pci_unregister_driver(&PCI_DRIVER);
  933. #endif
  934. #ifdef PS3_SYSTEM_BUS_DRIVER
  935. ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
  936. #endif
  937. #ifdef DEBUG
  938. debugfs_remove(ehci_debug_root);
  939. #endif
  940. }
  941. module_exit(ehci_hcd_cleanup);