talitos.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <linux/slab.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/aes.h>
  42. #include <crypto/des.h>
  43. #include <crypto/sha.h>
  44. #include <crypto/md5.h>
  45. #include <crypto/aead.h>
  46. #include <crypto/authenc.h>
  47. #include <crypto/skcipher.h>
  48. #include <crypto/hash.h>
  49. #include <crypto/internal/hash.h>
  50. #include <crypto/scatterwalk.h>
  51. #include "talitos.h"
  52. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  53. {
  54. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  55. talitos_ptr->eptr = upper_32_bits(dma_addr);
  56. }
  57. /*
  58. * map virtual single (contiguous) pointer to h/w descriptor pointer
  59. */
  60. static void map_single_talitos_ptr(struct device *dev,
  61. struct talitos_ptr *talitos_ptr,
  62. unsigned short len, void *data,
  63. unsigned char extent,
  64. enum dma_data_direction dir)
  65. {
  66. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  67. talitos_ptr->len = cpu_to_be16(len);
  68. to_talitos_ptr(talitos_ptr, dma_addr);
  69. talitos_ptr->j_extent = extent;
  70. }
  71. /*
  72. * unmap bus single (contiguous) h/w descriptor pointer
  73. */
  74. static void unmap_single_talitos_ptr(struct device *dev,
  75. struct talitos_ptr *talitos_ptr,
  76. enum dma_data_direction dir)
  77. {
  78. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  79. be16_to_cpu(talitos_ptr->len), dir);
  80. }
  81. static int reset_channel(struct device *dev, int ch)
  82. {
  83. struct talitos_private *priv = dev_get_drvdata(dev);
  84. unsigned int timeout = TALITOS_TIMEOUT;
  85. setbits32(priv->chan[ch].reg + TALITOS_CCCR, TALITOS_CCCR_RESET);
  86. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) & TALITOS_CCCR_RESET)
  87. && --timeout)
  88. cpu_relax();
  89. if (timeout == 0) {
  90. dev_err(dev, "failed to reset channel %d\n", ch);
  91. return -EIO;
  92. }
  93. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  94. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  95. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  96. /* and ICCR writeback, if available */
  97. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  98. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  99. TALITOS_CCCR_LO_IWSE);
  100. return 0;
  101. }
  102. static int reset_device(struct device *dev)
  103. {
  104. struct talitos_private *priv = dev_get_drvdata(dev);
  105. unsigned int timeout = TALITOS_TIMEOUT;
  106. u32 mcr = TALITOS_MCR_SWR;
  107. setbits32(priv->reg + TALITOS_MCR, mcr);
  108. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  109. && --timeout)
  110. cpu_relax();
  111. if (priv->irq[1]) {
  112. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  113. setbits32(priv->reg + TALITOS_MCR, mcr);
  114. }
  115. if (timeout == 0) {
  116. dev_err(dev, "failed to reset device\n");
  117. return -EIO;
  118. }
  119. return 0;
  120. }
  121. /*
  122. * Reset and initialize the device
  123. */
  124. static int init_device(struct device *dev)
  125. {
  126. struct talitos_private *priv = dev_get_drvdata(dev);
  127. int ch, err;
  128. /*
  129. * Master reset
  130. * errata documentation: warning: certain SEC interrupts
  131. * are not fully cleared by writing the MCR:SWR bit,
  132. * set bit twice to completely reset
  133. */
  134. err = reset_device(dev);
  135. if (err)
  136. return err;
  137. err = reset_device(dev);
  138. if (err)
  139. return err;
  140. /* reset channels */
  141. for (ch = 0; ch < priv->num_channels; ch++) {
  142. err = reset_channel(dev, ch);
  143. if (err)
  144. return err;
  145. }
  146. /* enable channel done and error interrupts */
  147. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  148. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  149. /* disable integrity check error interrupts (use writeback instead) */
  150. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  151. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  152. TALITOS_MDEUICR_LO_ICE);
  153. return 0;
  154. }
  155. /**
  156. * talitos_submit - submits a descriptor to the device for processing
  157. * @dev: the SEC device to be used
  158. * @ch: the SEC device channel to be used
  159. * @desc: the descriptor to be processed by the device
  160. * @callback: whom to call when processing is complete
  161. * @context: a handle for use by caller (optional)
  162. *
  163. * desc must contain valid dma-mapped (bus physical) address pointers.
  164. * callback must check err and feedback in descriptor header
  165. * for device processing status.
  166. */
  167. static int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  168. void (*callback)(struct device *dev,
  169. struct talitos_desc *desc,
  170. void *context, int error),
  171. void *context)
  172. {
  173. struct talitos_private *priv = dev_get_drvdata(dev);
  174. struct talitos_request *request;
  175. unsigned long flags;
  176. int head;
  177. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  178. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  179. /* h/w fifo is full */
  180. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  181. return -EAGAIN;
  182. }
  183. head = priv->chan[ch].head;
  184. request = &priv->chan[ch].fifo[head];
  185. /* map descriptor and save caller data */
  186. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  187. DMA_BIDIRECTIONAL);
  188. request->callback = callback;
  189. request->context = context;
  190. /* increment fifo head */
  191. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  192. smp_wmb();
  193. request->desc = desc;
  194. /* GO! */
  195. wmb();
  196. out_be32(priv->chan[ch].reg + TALITOS_FF,
  197. upper_32_bits(request->dma_desc));
  198. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  199. lower_32_bits(request->dma_desc));
  200. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  201. return -EINPROGRESS;
  202. }
  203. /*
  204. * process what was done, notify callback of error if not
  205. */
  206. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  207. {
  208. struct talitos_private *priv = dev_get_drvdata(dev);
  209. struct talitos_request *request, saved_req;
  210. unsigned long flags;
  211. int tail, status;
  212. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  213. tail = priv->chan[ch].tail;
  214. while (priv->chan[ch].fifo[tail].desc) {
  215. request = &priv->chan[ch].fifo[tail];
  216. /* descriptors with their done bits set don't get the error */
  217. rmb();
  218. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  219. status = 0;
  220. else
  221. if (!error)
  222. break;
  223. else
  224. status = error;
  225. dma_unmap_single(dev, request->dma_desc,
  226. sizeof(struct talitos_desc),
  227. DMA_BIDIRECTIONAL);
  228. /* copy entries so we can call callback outside lock */
  229. saved_req.desc = request->desc;
  230. saved_req.callback = request->callback;
  231. saved_req.context = request->context;
  232. /* release request entry in fifo */
  233. smp_wmb();
  234. request->desc = NULL;
  235. /* increment fifo tail */
  236. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  237. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  238. atomic_dec(&priv->chan[ch].submit_count);
  239. saved_req.callback(dev, saved_req.desc, saved_req.context,
  240. status);
  241. /* channel may resume processing in single desc error case */
  242. if (error && !reset_ch && status == error)
  243. return;
  244. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  245. tail = priv->chan[ch].tail;
  246. }
  247. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  248. }
  249. /*
  250. * process completed requests for channels that have done status
  251. */
  252. #define DEF_TALITOS_DONE(name, ch_done_mask) \
  253. static void talitos_done_##name(unsigned long data) \
  254. { \
  255. struct device *dev = (struct device *)data; \
  256. struct talitos_private *priv = dev_get_drvdata(dev); \
  257. unsigned long flags; \
  258. \
  259. if (ch_done_mask & 1) \
  260. flush_channel(dev, 0, 0, 0); \
  261. if (priv->num_channels == 1) \
  262. goto out; \
  263. if (ch_done_mask & (1 << 2)) \
  264. flush_channel(dev, 1, 0, 0); \
  265. if (ch_done_mask & (1 << 4)) \
  266. flush_channel(dev, 2, 0, 0); \
  267. if (ch_done_mask & (1 << 6)) \
  268. flush_channel(dev, 3, 0, 0); \
  269. \
  270. out: \
  271. /* At this point, all completed channels have been processed */ \
  272. /* Unmask done interrupts for channels completed later on. */ \
  273. spin_lock_irqsave(&priv->reg_lock, flags); \
  274. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  275. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT); \
  276. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  277. }
  278. DEF_TALITOS_DONE(4ch, TALITOS_ISR_4CHDONE)
  279. DEF_TALITOS_DONE(ch0_2, TALITOS_ISR_CH_0_2_DONE)
  280. DEF_TALITOS_DONE(ch1_3, TALITOS_ISR_CH_1_3_DONE)
  281. /*
  282. * locate current (offending) descriptor
  283. */
  284. static u32 current_desc_hdr(struct device *dev, int ch)
  285. {
  286. struct talitos_private *priv = dev_get_drvdata(dev);
  287. int tail = priv->chan[ch].tail;
  288. dma_addr_t cur_desc;
  289. cur_desc = in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  290. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  291. tail = (tail + 1) & (priv->fifo_len - 1);
  292. if (tail == priv->chan[ch].tail) {
  293. dev_err(dev, "couldn't locate current descriptor\n");
  294. return 0;
  295. }
  296. }
  297. return priv->chan[ch].fifo[tail].desc->hdr;
  298. }
  299. /*
  300. * user diagnostics; report root cause of error based on execution unit status
  301. */
  302. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  303. {
  304. struct talitos_private *priv = dev_get_drvdata(dev);
  305. int i;
  306. if (!desc_hdr)
  307. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  308. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  309. case DESC_HDR_SEL0_AFEU:
  310. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  311. in_be32(priv->reg + TALITOS_AFEUISR),
  312. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  313. break;
  314. case DESC_HDR_SEL0_DEU:
  315. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  316. in_be32(priv->reg + TALITOS_DEUISR),
  317. in_be32(priv->reg + TALITOS_DEUISR_LO));
  318. break;
  319. case DESC_HDR_SEL0_MDEUA:
  320. case DESC_HDR_SEL0_MDEUB:
  321. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  322. in_be32(priv->reg + TALITOS_MDEUISR),
  323. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  324. break;
  325. case DESC_HDR_SEL0_RNG:
  326. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  327. in_be32(priv->reg + TALITOS_RNGUISR),
  328. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  329. break;
  330. case DESC_HDR_SEL0_PKEU:
  331. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  332. in_be32(priv->reg + TALITOS_PKEUISR),
  333. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  334. break;
  335. case DESC_HDR_SEL0_AESU:
  336. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  337. in_be32(priv->reg + TALITOS_AESUISR),
  338. in_be32(priv->reg + TALITOS_AESUISR_LO));
  339. break;
  340. case DESC_HDR_SEL0_CRCU:
  341. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  342. in_be32(priv->reg + TALITOS_CRCUISR),
  343. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  344. break;
  345. case DESC_HDR_SEL0_KEU:
  346. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  347. in_be32(priv->reg + TALITOS_KEUISR),
  348. in_be32(priv->reg + TALITOS_KEUISR_LO));
  349. break;
  350. }
  351. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  352. case DESC_HDR_SEL1_MDEUA:
  353. case DESC_HDR_SEL1_MDEUB:
  354. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  355. in_be32(priv->reg + TALITOS_MDEUISR),
  356. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  357. break;
  358. case DESC_HDR_SEL1_CRCU:
  359. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  360. in_be32(priv->reg + TALITOS_CRCUISR),
  361. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  362. break;
  363. }
  364. for (i = 0; i < 8; i++)
  365. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  366. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  367. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  368. }
  369. /*
  370. * recover from error interrupts
  371. */
  372. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  373. {
  374. struct talitos_private *priv = dev_get_drvdata(dev);
  375. unsigned int timeout = TALITOS_TIMEOUT;
  376. int ch, error, reset_dev = 0, reset_ch = 0;
  377. u32 v, v_lo;
  378. for (ch = 0; ch < priv->num_channels; ch++) {
  379. /* skip channels without errors */
  380. if (!(isr & (1 << (ch * 2 + 1))))
  381. continue;
  382. error = -EINVAL;
  383. v = in_be32(priv->chan[ch].reg + TALITOS_CCPSR);
  384. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  385. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  386. dev_err(dev, "double fetch fifo overflow error\n");
  387. error = -EAGAIN;
  388. reset_ch = 1;
  389. }
  390. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  391. /* h/w dropped descriptor */
  392. dev_err(dev, "single fetch fifo overflow error\n");
  393. error = -EAGAIN;
  394. }
  395. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  396. dev_err(dev, "master data transfer error\n");
  397. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  398. dev_err(dev, "s/g data length zero error\n");
  399. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  400. dev_err(dev, "fetch pointer zero error\n");
  401. if (v_lo & TALITOS_CCPSR_LO_IDH)
  402. dev_err(dev, "illegal descriptor header error\n");
  403. if (v_lo & TALITOS_CCPSR_LO_IEU)
  404. dev_err(dev, "invalid execution unit error\n");
  405. if (v_lo & TALITOS_CCPSR_LO_EU)
  406. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  407. if (v_lo & TALITOS_CCPSR_LO_GB)
  408. dev_err(dev, "gather boundary error\n");
  409. if (v_lo & TALITOS_CCPSR_LO_GRL)
  410. dev_err(dev, "gather return/length error\n");
  411. if (v_lo & TALITOS_CCPSR_LO_SB)
  412. dev_err(dev, "scatter boundary error\n");
  413. if (v_lo & TALITOS_CCPSR_LO_SRL)
  414. dev_err(dev, "scatter return/length error\n");
  415. flush_channel(dev, ch, error, reset_ch);
  416. if (reset_ch) {
  417. reset_channel(dev, ch);
  418. } else {
  419. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  420. TALITOS_CCCR_CONT);
  421. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  422. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  423. TALITOS_CCCR_CONT) && --timeout)
  424. cpu_relax();
  425. if (timeout == 0) {
  426. dev_err(dev, "failed to restart channel %d\n",
  427. ch);
  428. reset_dev = 1;
  429. }
  430. }
  431. }
  432. if (reset_dev || isr & ~TALITOS_ISR_4CHERR || isr_lo) {
  433. dev_err(dev, "done overflow, internal time out, or rngu error: "
  434. "ISR 0x%08x_%08x\n", isr, isr_lo);
  435. /* purge request queues */
  436. for (ch = 0; ch < priv->num_channels; ch++)
  437. flush_channel(dev, ch, -EIO, 1);
  438. /* reset and reinitialize the device */
  439. init_device(dev);
  440. }
  441. }
  442. #define DEF_TALITOS_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  443. static irqreturn_t talitos_interrupt_##name(int irq, void *data) \
  444. { \
  445. struct device *dev = data; \
  446. struct talitos_private *priv = dev_get_drvdata(dev); \
  447. u32 isr, isr_lo; \
  448. unsigned long flags; \
  449. \
  450. spin_lock_irqsave(&priv->reg_lock, flags); \
  451. isr = in_be32(priv->reg + TALITOS_ISR); \
  452. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  453. /* Acknowledge interrupt */ \
  454. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  455. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  456. \
  457. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  458. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  459. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  460. } \
  461. else { \
  462. if (likely(isr & ch_done_mask)) { \
  463. /* mask further done interrupts. */ \
  464. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  465. /* done_task will unmask done interrupts at exit */ \
  466. tasklet_schedule(&priv->done_task[tlet]); \
  467. } \
  468. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  469. } \
  470. \
  471. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  472. IRQ_NONE; \
  473. }
  474. DEF_TALITOS_INTERRUPT(4ch, TALITOS_ISR_4CHDONE, TALITOS_ISR_4CHERR, 0)
  475. DEF_TALITOS_INTERRUPT(ch0_2, TALITOS_ISR_CH_0_2_DONE, TALITOS_ISR_CH_0_2_ERR, 0)
  476. DEF_TALITOS_INTERRUPT(ch1_3, TALITOS_ISR_CH_1_3_DONE, TALITOS_ISR_CH_1_3_ERR, 1)
  477. /*
  478. * hwrng
  479. */
  480. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  481. {
  482. struct device *dev = (struct device *)rng->priv;
  483. struct talitos_private *priv = dev_get_drvdata(dev);
  484. u32 ofl;
  485. int i;
  486. for (i = 0; i < 20; i++) {
  487. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  488. TALITOS_RNGUSR_LO_OFL;
  489. if (ofl || !wait)
  490. break;
  491. udelay(10);
  492. }
  493. return !!ofl;
  494. }
  495. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  496. {
  497. struct device *dev = (struct device *)rng->priv;
  498. struct talitos_private *priv = dev_get_drvdata(dev);
  499. /* rng fifo requires 64-bit accesses */
  500. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  501. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  502. return sizeof(u32);
  503. }
  504. static int talitos_rng_init(struct hwrng *rng)
  505. {
  506. struct device *dev = (struct device *)rng->priv;
  507. struct talitos_private *priv = dev_get_drvdata(dev);
  508. unsigned int timeout = TALITOS_TIMEOUT;
  509. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  510. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  511. && --timeout)
  512. cpu_relax();
  513. if (timeout == 0) {
  514. dev_err(dev, "failed to reset rng hw\n");
  515. return -ENODEV;
  516. }
  517. /* start generating */
  518. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  519. return 0;
  520. }
  521. static int talitos_register_rng(struct device *dev)
  522. {
  523. struct talitos_private *priv = dev_get_drvdata(dev);
  524. priv->rng.name = dev_driver_string(dev),
  525. priv->rng.init = talitos_rng_init,
  526. priv->rng.data_present = talitos_rng_data_present,
  527. priv->rng.data_read = talitos_rng_data_read,
  528. priv->rng.priv = (unsigned long)dev;
  529. return hwrng_register(&priv->rng);
  530. }
  531. static void talitos_unregister_rng(struct device *dev)
  532. {
  533. struct talitos_private *priv = dev_get_drvdata(dev);
  534. hwrng_unregister(&priv->rng);
  535. }
  536. /*
  537. * crypto alg
  538. */
  539. #define TALITOS_CRA_PRIORITY 3000
  540. #define TALITOS_MAX_KEY_SIZE 64
  541. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  542. #define MD5_BLOCK_SIZE 64
  543. struct talitos_ctx {
  544. struct device *dev;
  545. int ch;
  546. __be32 desc_hdr_template;
  547. u8 key[TALITOS_MAX_KEY_SIZE];
  548. u8 iv[TALITOS_MAX_IV_LENGTH];
  549. unsigned int keylen;
  550. unsigned int enckeylen;
  551. unsigned int authkeylen;
  552. unsigned int authsize;
  553. };
  554. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  555. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  556. struct talitos_ahash_req_ctx {
  557. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  558. unsigned int hw_context_size;
  559. u8 buf[HASH_MAX_BLOCK_SIZE];
  560. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  561. unsigned int swinit;
  562. unsigned int first;
  563. unsigned int last;
  564. unsigned int to_hash_later;
  565. u64 nbuf;
  566. struct scatterlist bufsl[2];
  567. struct scatterlist *psrc;
  568. };
  569. static int aead_setauthsize(struct crypto_aead *authenc,
  570. unsigned int authsize)
  571. {
  572. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  573. ctx->authsize = authsize;
  574. return 0;
  575. }
  576. static int aead_setkey(struct crypto_aead *authenc,
  577. const u8 *key, unsigned int keylen)
  578. {
  579. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  580. struct rtattr *rta = (void *)key;
  581. struct crypto_authenc_key_param *param;
  582. unsigned int authkeylen;
  583. unsigned int enckeylen;
  584. if (!RTA_OK(rta, keylen))
  585. goto badkey;
  586. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  587. goto badkey;
  588. if (RTA_PAYLOAD(rta) < sizeof(*param))
  589. goto badkey;
  590. param = RTA_DATA(rta);
  591. enckeylen = be32_to_cpu(param->enckeylen);
  592. key += RTA_ALIGN(rta->rta_len);
  593. keylen -= RTA_ALIGN(rta->rta_len);
  594. if (keylen < enckeylen)
  595. goto badkey;
  596. authkeylen = keylen - enckeylen;
  597. if (keylen > TALITOS_MAX_KEY_SIZE)
  598. goto badkey;
  599. memcpy(&ctx->key, key, keylen);
  600. ctx->keylen = keylen;
  601. ctx->enckeylen = enckeylen;
  602. ctx->authkeylen = authkeylen;
  603. return 0;
  604. badkey:
  605. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  606. return -EINVAL;
  607. }
  608. /*
  609. * talitos_edesc - s/w-extended descriptor
  610. * @src_nents: number of segments in input scatterlist
  611. * @dst_nents: number of segments in output scatterlist
  612. * @dma_len: length of dma mapped link_tbl space
  613. * @dma_link_tbl: bus physical address of link_tbl
  614. * @desc: h/w descriptor
  615. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  616. *
  617. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  618. * is greater than 1, an integrity check value is concatenated to the end
  619. * of link_tbl data
  620. */
  621. struct talitos_edesc {
  622. int src_nents;
  623. int dst_nents;
  624. int src_is_chained;
  625. int dst_is_chained;
  626. int dma_len;
  627. dma_addr_t dma_link_tbl;
  628. struct talitos_desc desc;
  629. struct talitos_ptr link_tbl[0];
  630. };
  631. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  632. unsigned int nents, enum dma_data_direction dir,
  633. int chained)
  634. {
  635. if (unlikely(chained))
  636. while (sg) {
  637. dma_map_sg(dev, sg, 1, dir);
  638. sg = scatterwalk_sg_next(sg);
  639. }
  640. else
  641. dma_map_sg(dev, sg, nents, dir);
  642. return nents;
  643. }
  644. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  645. enum dma_data_direction dir)
  646. {
  647. while (sg) {
  648. dma_unmap_sg(dev, sg, 1, dir);
  649. sg = scatterwalk_sg_next(sg);
  650. }
  651. }
  652. static void talitos_sg_unmap(struct device *dev,
  653. struct talitos_edesc *edesc,
  654. struct scatterlist *src,
  655. struct scatterlist *dst)
  656. {
  657. unsigned int src_nents = edesc->src_nents ? : 1;
  658. unsigned int dst_nents = edesc->dst_nents ? : 1;
  659. if (src != dst) {
  660. if (edesc->src_is_chained)
  661. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  662. else
  663. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  664. if (dst) {
  665. if (edesc->dst_is_chained)
  666. talitos_unmap_sg_chain(dev, dst,
  667. DMA_FROM_DEVICE);
  668. else
  669. dma_unmap_sg(dev, dst, dst_nents,
  670. DMA_FROM_DEVICE);
  671. }
  672. } else
  673. if (edesc->src_is_chained)
  674. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  675. else
  676. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  677. }
  678. static void ipsec_esp_unmap(struct device *dev,
  679. struct talitos_edesc *edesc,
  680. struct aead_request *areq)
  681. {
  682. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  683. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  684. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  685. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  686. dma_unmap_sg(dev, areq->assoc, 1, DMA_TO_DEVICE);
  687. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  688. if (edesc->dma_len)
  689. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  690. DMA_BIDIRECTIONAL);
  691. }
  692. /*
  693. * ipsec_esp descriptor callbacks
  694. */
  695. static void ipsec_esp_encrypt_done(struct device *dev,
  696. struct talitos_desc *desc, void *context,
  697. int err)
  698. {
  699. struct aead_request *areq = context;
  700. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  701. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  702. struct talitos_edesc *edesc;
  703. struct scatterlist *sg;
  704. void *icvdata;
  705. edesc = container_of(desc, struct talitos_edesc, desc);
  706. ipsec_esp_unmap(dev, edesc, areq);
  707. /* copy the generated ICV to dst */
  708. if (edesc->dma_len) {
  709. icvdata = &edesc->link_tbl[edesc->src_nents +
  710. edesc->dst_nents + 2];
  711. sg = sg_last(areq->dst, edesc->dst_nents);
  712. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  713. icvdata, ctx->authsize);
  714. }
  715. kfree(edesc);
  716. aead_request_complete(areq, err);
  717. }
  718. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  719. struct talitos_desc *desc,
  720. void *context, int err)
  721. {
  722. struct aead_request *req = context;
  723. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  724. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  725. struct talitos_edesc *edesc;
  726. struct scatterlist *sg;
  727. void *icvdata;
  728. edesc = container_of(desc, struct talitos_edesc, desc);
  729. ipsec_esp_unmap(dev, edesc, req);
  730. if (!err) {
  731. /* auth check */
  732. if (edesc->dma_len)
  733. icvdata = &edesc->link_tbl[edesc->src_nents +
  734. edesc->dst_nents + 2];
  735. else
  736. icvdata = &edesc->link_tbl[0];
  737. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  738. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  739. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  740. }
  741. kfree(edesc);
  742. aead_request_complete(req, err);
  743. }
  744. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  745. struct talitos_desc *desc,
  746. void *context, int err)
  747. {
  748. struct aead_request *req = context;
  749. struct talitos_edesc *edesc;
  750. edesc = container_of(desc, struct talitos_edesc, desc);
  751. ipsec_esp_unmap(dev, edesc, req);
  752. /* check ICV auth status */
  753. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  754. DESC_HDR_LO_ICCR1_PASS))
  755. err = -EBADMSG;
  756. kfree(edesc);
  757. aead_request_complete(req, err);
  758. }
  759. /*
  760. * convert scatterlist to SEC h/w link table format
  761. * stop at cryptlen bytes
  762. */
  763. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  764. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  765. {
  766. int n_sg = sg_count;
  767. while (n_sg--) {
  768. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  769. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  770. link_tbl_ptr->j_extent = 0;
  771. link_tbl_ptr++;
  772. cryptlen -= sg_dma_len(sg);
  773. sg = scatterwalk_sg_next(sg);
  774. }
  775. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  776. link_tbl_ptr--;
  777. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  778. /* Empty this entry, and move to previous one */
  779. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  780. link_tbl_ptr->len = 0;
  781. sg_count--;
  782. link_tbl_ptr--;
  783. }
  784. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  785. + cryptlen);
  786. /* tag end of link table */
  787. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  788. return sg_count;
  789. }
  790. /*
  791. * fill in and submit ipsec_esp descriptor
  792. */
  793. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  794. u8 *giv, u64 seq,
  795. void (*callback) (struct device *dev,
  796. struct talitos_desc *desc,
  797. void *context, int error))
  798. {
  799. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  800. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  801. struct device *dev = ctx->dev;
  802. struct talitos_desc *desc = &edesc->desc;
  803. unsigned int cryptlen = areq->cryptlen;
  804. unsigned int authsize = ctx->authsize;
  805. unsigned int ivsize = crypto_aead_ivsize(aead);
  806. int sg_count, ret;
  807. int sg_link_tbl_len;
  808. /* hmac key */
  809. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  810. 0, DMA_TO_DEVICE);
  811. /* hmac data */
  812. map_single_talitos_ptr(dev, &desc->ptr[1], areq->assoclen + ivsize,
  813. sg_virt(areq->assoc), 0, DMA_TO_DEVICE);
  814. /* cipher iv */
  815. map_single_talitos_ptr(dev, &desc->ptr[2], ivsize, giv ?: areq->iv, 0,
  816. DMA_TO_DEVICE);
  817. /* cipher key */
  818. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  819. (char *)&ctx->key + ctx->authkeylen, 0,
  820. DMA_TO_DEVICE);
  821. /*
  822. * cipher in
  823. * map and adjust cipher len to aead request cryptlen.
  824. * extent is bytes of HMAC postpended to ciphertext,
  825. * typically 12 for ipsec
  826. */
  827. desc->ptr[4].len = cpu_to_be16(cryptlen);
  828. desc->ptr[4].j_extent = authsize;
  829. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  830. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  831. : DMA_TO_DEVICE,
  832. edesc->src_is_chained);
  833. if (sg_count == 1) {
  834. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  835. } else {
  836. sg_link_tbl_len = cryptlen;
  837. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  838. sg_link_tbl_len = cryptlen + authsize;
  839. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  840. &edesc->link_tbl[0]);
  841. if (sg_count > 1) {
  842. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  843. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  844. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  845. edesc->dma_len,
  846. DMA_BIDIRECTIONAL);
  847. } else {
  848. /* Only one segment now, so no link tbl needed */
  849. to_talitos_ptr(&desc->ptr[4],
  850. sg_dma_address(areq->src));
  851. }
  852. }
  853. /* cipher out */
  854. desc->ptr[5].len = cpu_to_be16(cryptlen);
  855. desc->ptr[5].j_extent = authsize;
  856. if (areq->src != areq->dst)
  857. sg_count = talitos_map_sg(dev, areq->dst,
  858. edesc->dst_nents ? : 1,
  859. DMA_FROM_DEVICE,
  860. edesc->dst_is_chained);
  861. if (sg_count == 1) {
  862. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  863. } else {
  864. struct talitos_ptr *link_tbl_ptr =
  865. &edesc->link_tbl[edesc->src_nents + 1];
  866. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  867. (edesc->src_nents + 1) *
  868. sizeof(struct talitos_ptr));
  869. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  870. link_tbl_ptr);
  871. /* Add an entry to the link table for ICV data */
  872. link_tbl_ptr += sg_count - 1;
  873. link_tbl_ptr->j_extent = 0;
  874. sg_count++;
  875. link_tbl_ptr++;
  876. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  877. link_tbl_ptr->len = cpu_to_be16(authsize);
  878. /* icv data follows link tables */
  879. to_talitos_ptr(link_tbl_ptr, edesc->dma_link_tbl +
  880. (edesc->src_nents + edesc->dst_nents + 2) *
  881. sizeof(struct talitos_ptr));
  882. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  883. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  884. edesc->dma_len, DMA_BIDIRECTIONAL);
  885. }
  886. /* iv out */
  887. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  888. DMA_FROM_DEVICE);
  889. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  890. if (ret != -EINPROGRESS) {
  891. ipsec_esp_unmap(dev, edesc, areq);
  892. kfree(edesc);
  893. }
  894. return ret;
  895. }
  896. /*
  897. * derive number of elements in scatterlist
  898. */
  899. static int sg_count(struct scatterlist *sg_list, int nbytes, int *chained)
  900. {
  901. struct scatterlist *sg = sg_list;
  902. int sg_nents = 0;
  903. *chained = 0;
  904. while (nbytes > 0) {
  905. sg_nents++;
  906. nbytes -= sg->length;
  907. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  908. *chained = 1;
  909. sg = scatterwalk_sg_next(sg);
  910. }
  911. return sg_nents;
  912. }
  913. /**
  914. * sg_copy_end_to_buffer - Copy end data from SG list to a linear buffer
  915. * @sgl: The SG list
  916. * @nents: Number of SG entries
  917. * @buf: Where to copy to
  918. * @buflen: The number of bytes to copy
  919. * @skip: The number of bytes to skip before copying.
  920. * Note: skip + buflen should equal SG total size.
  921. *
  922. * Returns the number of copied bytes.
  923. *
  924. **/
  925. static size_t sg_copy_end_to_buffer(struct scatterlist *sgl, unsigned int nents,
  926. void *buf, size_t buflen, unsigned int skip)
  927. {
  928. unsigned int offset = 0;
  929. unsigned int boffset = 0;
  930. struct sg_mapping_iter miter;
  931. unsigned long flags;
  932. unsigned int sg_flags = SG_MITER_ATOMIC;
  933. size_t total_buffer = buflen + skip;
  934. sg_flags |= SG_MITER_FROM_SG;
  935. sg_miter_start(&miter, sgl, nents, sg_flags);
  936. local_irq_save(flags);
  937. while (sg_miter_next(&miter) && offset < total_buffer) {
  938. unsigned int len;
  939. unsigned int ignore;
  940. if ((offset + miter.length) > skip) {
  941. if (offset < skip) {
  942. /* Copy part of this segment */
  943. ignore = skip - offset;
  944. len = miter.length - ignore;
  945. if (boffset + len > buflen)
  946. len = buflen - boffset;
  947. memcpy(buf + boffset, miter.addr + ignore, len);
  948. } else {
  949. /* Copy all of this segment (up to buflen) */
  950. len = miter.length;
  951. if (boffset + len > buflen)
  952. len = buflen - boffset;
  953. memcpy(buf + boffset, miter.addr, len);
  954. }
  955. boffset += len;
  956. }
  957. offset += miter.length;
  958. }
  959. sg_miter_stop(&miter);
  960. local_irq_restore(flags);
  961. return boffset;
  962. }
  963. /*
  964. * allocate and map the extended descriptor
  965. */
  966. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  967. struct scatterlist *src,
  968. struct scatterlist *dst,
  969. int hash_result,
  970. unsigned int cryptlen,
  971. unsigned int authsize,
  972. int icv_stashing,
  973. u32 cryptoflags)
  974. {
  975. struct talitos_edesc *edesc;
  976. int src_nents, dst_nents, alloc_len, dma_len;
  977. int src_chained, dst_chained = 0;
  978. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  979. GFP_ATOMIC;
  980. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  981. dev_err(dev, "length exceeds h/w max limit\n");
  982. return ERR_PTR(-EINVAL);
  983. }
  984. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  985. src_nents = (src_nents == 1) ? 0 : src_nents;
  986. if (hash_result) {
  987. dst_nents = 0;
  988. } else {
  989. if (dst == src) {
  990. dst_nents = src_nents;
  991. } else {
  992. dst_nents = sg_count(dst, cryptlen + authsize,
  993. &dst_chained);
  994. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  995. }
  996. }
  997. /*
  998. * allocate space for base edesc plus the link tables,
  999. * allowing for two separate entries for ICV and generated ICV (+ 2),
  1000. * and the ICV data itself
  1001. */
  1002. alloc_len = sizeof(struct talitos_edesc);
  1003. if (src_nents || dst_nents) {
  1004. dma_len = (src_nents + dst_nents + 2) *
  1005. sizeof(struct talitos_ptr) + authsize;
  1006. alloc_len += dma_len;
  1007. } else {
  1008. dma_len = 0;
  1009. alloc_len += icv_stashing ? authsize : 0;
  1010. }
  1011. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1012. if (!edesc) {
  1013. dev_err(dev, "could not allocate edescriptor\n");
  1014. return ERR_PTR(-ENOMEM);
  1015. }
  1016. edesc->src_nents = src_nents;
  1017. edesc->dst_nents = dst_nents;
  1018. edesc->src_is_chained = src_chained;
  1019. edesc->dst_is_chained = dst_chained;
  1020. edesc->dma_len = dma_len;
  1021. if (dma_len)
  1022. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1023. edesc->dma_len,
  1024. DMA_BIDIRECTIONAL);
  1025. return edesc;
  1026. }
  1027. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq,
  1028. int icv_stashing)
  1029. {
  1030. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1031. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1032. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, 0,
  1033. areq->cryptlen, ctx->authsize, icv_stashing,
  1034. areq->base.flags);
  1035. }
  1036. static int aead_encrypt(struct aead_request *req)
  1037. {
  1038. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1039. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1040. struct talitos_edesc *edesc;
  1041. /* allocate extended descriptor */
  1042. edesc = aead_edesc_alloc(req, 0);
  1043. if (IS_ERR(edesc))
  1044. return PTR_ERR(edesc);
  1045. /* set encrypt */
  1046. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1047. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_encrypt_done);
  1048. }
  1049. static int aead_decrypt(struct aead_request *req)
  1050. {
  1051. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1052. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1053. unsigned int authsize = ctx->authsize;
  1054. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1055. struct talitos_edesc *edesc;
  1056. struct scatterlist *sg;
  1057. void *icvdata;
  1058. req->cryptlen -= authsize;
  1059. /* allocate extended descriptor */
  1060. edesc = aead_edesc_alloc(req, 1);
  1061. if (IS_ERR(edesc))
  1062. return PTR_ERR(edesc);
  1063. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1064. ((!edesc->src_nents && !edesc->dst_nents) ||
  1065. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1066. /* decrypt and check the ICV */
  1067. edesc->desc.hdr = ctx->desc_hdr_template |
  1068. DESC_HDR_DIR_INBOUND |
  1069. DESC_HDR_MODE1_MDEU_CICV;
  1070. /* reset integrity check result bits */
  1071. edesc->desc.hdr_lo = 0;
  1072. return ipsec_esp(edesc, req, NULL, 0,
  1073. ipsec_esp_decrypt_hwauth_done);
  1074. }
  1075. /* Have to check the ICV with software */
  1076. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1077. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1078. if (edesc->dma_len)
  1079. icvdata = &edesc->link_tbl[edesc->src_nents +
  1080. edesc->dst_nents + 2];
  1081. else
  1082. icvdata = &edesc->link_tbl[0];
  1083. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1084. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1085. ctx->authsize);
  1086. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_swauth_done);
  1087. }
  1088. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1089. {
  1090. struct aead_request *areq = &req->areq;
  1091. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1092. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1093. struct talitos_edesc *edesc;
  1094. /* allocate extended descriptor */
  1095. edesc = aead_edesc_alloc(areq, 0);
  1096. if (IS_ERR(edesc))
  1097. return PTR_ERR(edesc);
  1098. /* set encrypt */
  1099. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1100. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1101. /* avoid consecutive packets going out with same IV */
  1102. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1103. return ipsec_esp(edesc, areq, req->giv, req->seq,
  1104. ipsec_esp_encrypt_done);
  1105. }
  1106. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1107. const u8 *key, unsigned int keylen)
  1108. {
  1109. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1110. memcpy(&ctx->key, key, keylen);
  1111. ctx->keylen = keylen;
  1112. return 0;
  1113. }
  1114. static void common_nonsnoop_unmap(struct device *dev,
  1115. struct talitos_edesc *edesc,
  1116. struct ablkcipher_request *areq)
  1117. {
  1118. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1119. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1120. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1121. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1122. if (edesc->dma_len)
  1123. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1124. DMA_BIDIRECTIONAL);
  1125. }
  1126. static void ablkcipher_done(struct device *dev,
  1127. struct talitos_desc *desc, void *context,
  1128. int err)
  1129. {
  1130. struct ablkcipher_request *areq = context;
  1131. struct talitos_edesc *edesc;
  1132. edesc = container_of(desc, struct talitos_edesc, desc);
  1133. common_nonsnoop_unmap(dev, edesc, areq);
  1134. kfree(edesc);
  1135. areq->base.complete(&areq->base, err);
  1136. }
  1137. static int common_nonsnoop(struct talitos_edesc *edesc,
  1138. struct ablkcipher_request *areq,
  1139. void (*callback) (struct device *dev,
  1140. struct talitos_desc *desc,
  1141. void *context, int error))
  1142. {
  1143. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1144. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1145. struct device *dev = ctx->dev;
  1146. struct talitos_desc *desc = &edesc->desc;
  1147. unsigned int cryptlen = areq->nbytes;
  1148. unsigned int ivsize;
  1149. int sg_count, ret;
  1150. /* first DWORD empty */
  1151. desc->ptr[0].len = 0;
  1152. to_talitos_ptr(&desc->ptr[0], 0);
  1153. desc->ptr[0].j_extent = 0;
  1154. /* cipher iv */
  1155. ivsize = crypto_ablkcipher_ivsize(cipher);
  1156. map_single_talitos_ptr(dev, &desc->ptr[1], ivsize, areq->info, 0,
  1157. DMA_TO_DEVICE);
  1158. /* cipher key */
  1159. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1160. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1161. /*
  1162. * cipher in
  1163. */
  1164. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1165. desc->ptr[3].j_extent = 0;
  1166. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1167. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1168. : DMA_TO_DEVICE,
  1169. edesc->src_is_chained);
  1170. if (sg_count == 1) {
  1171. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1172. } else {
  1173. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1174. &edesc->link_tbl[0]);
  1175. if (sg_count > 1) {
  1176. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1177. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1178. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1179. edesc->dma_len,
  1180. DMA_BIDIRECTIONAL);
  1181. } else {
  1182. /* Only one segment now, so no link tbl needed */
  1183. to_talitos_ptr(&desc->ptr[3],
  1184. sg_dma_address(areq->src));
  1185. }
  1186. }
  1187. /* cipher out */
  1188. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1189. desc->ptr[4].j_extent = 0;
  1190. if (areq->src != areq->dst)
  1191. sg_count = talitos_map_sg(dev, areq->dst,
  1192. edesc->dst_nents ? : 1,
  1193. DMA_FROM_DEVICE,
  1194. edesc->dst_is_chained);
  1195. if (sg_count == 1) {
  1196. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1197. } else {
  1198. struct talitos_ptr *link_tbl_ptr =
  1199. &edesc->link_tbl[edesc->src_nents + 1];
  1200. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1201. (edesc->src_nents + 1) *
  1202. sizeof(struct talitos_ptr));
  1203. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1204. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1205. link_tbl_ptr);
  1206. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1207. edesc->dma_len, DMA_BIDIRECTIONAL);
  1208. }
  1209. /* iv out */
  1210. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1211. DMA_FROM_DEVICE);
  1212. /* last DWORD empty */
  1213. desc->ptr[6].len = 0;
  1214. to_talitos_ptr(&desc->ptr[6], 0);
  1215. desc->ptr[6].j_extent = 0;
  1216. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1217. if (ret != -EINPROGRESS) {
  1218. common_nonsnoop_unmap(dev, edesc, areq);
  1219. kfree(edesc);
  1220. }
  1221. return ret;
  1222. }
  1223. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1224. areq)
  1225. {
  1226. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1227. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1228. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, 0,
  1229. areq->nbytes, 0, 0, areq->base.flags);
  1230. }
  1231. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1232. {
  1233. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1234. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1235. struct talitos_edesc *edesc;
  1236. /* allocate extended descriptor */
  1237. edesc = ablkcipher_edesc_alloc(areq);
  1238. if (IS_ERR(edesc))
  1239. return PTR_ERR(edesc);
  1240. /* set encrypt */
  1241. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1242. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1243. }
  1244. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1245. {
  1246. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1247. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1248. struct talitos_edesc *edesc;
  1249. /* allocate extended descriptor */
  1250. edesc = ablkcipher_edesc_alloc(areq);
  1251. if (IS_ERR(edesc))
  1252. return PTR_ERR(edesc);
  1253. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1254. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1255. }
  1256. static void common_nonsnoop_hash_unmap(struct device *dev,
  1257. struct talitos_edesc *edesc,
  1258. struct ahash_request *areq)
  1259. {
  1260. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1261. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1262. /* When using hashctx-in, must unmap it. */
  1263. if (edesc->desc.ptr[1].len)
  1264. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1265. DMA_TO_DEVICE);
  1266. if (edesc->desc.ptr[2].len)
  1267. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1268. DMA_TO_DEVICE);
  1269. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL);
  1270. if (edesc->dma_len)
  1271. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1272. DMA_BIDIRECTIONAL);
  1273. }
  1274. static void ahash_done(struct device *dev,
  1275. struct talitos_desc *desc, void *context,
  1276. int err)
  1277. {
  1278. struct ahash_request *areq = context;
  1279. struct talitos_edesc *edesc =
  1280. container_of(desc, struct talitos_edesc, desc);
  1281. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1282. if (!req_ctx->last && req_ctx->to_hash_later) {
  1283. /* Position any partial block for next update/final/finup */
  1284. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1285. req_ctx->nbuf = req_ctx->to_hash_later;
  1286. }
  1287. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1288. kfree(edesc);
  1289. areq->base.complete(&areq->base, err);
  1290. }
  1291. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1292. struct ahash_request *areq, unsigned int length,
  1293. void (*callback) (struct device *dev,
  1294. struct talitos_desc *desc,
  1295. void *context, int error))
  1296. {
  1297. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1298. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1299. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1300. struct device *dev = ctx->dev;
  1301. struct talitos_desc *desc = &edesc->desc;
  1302. int sg_count, ret;
  1303. /* first DWORD empty */
  1304. desc->ptr[0] = zero_entry;
  1305. /* hash context in */
  1306. if (!req_ctx->first || req_ctx->swinit) {
  1307. map_single_talitos_ptr(dev, &desc->ptr[1],
  1308. req_ctx->hw_context_size,
  1309. (char *)req_ctx->hw_context, 0,
  1310. DMA_TO_DEVICE);
  1311. req_ctx->swinit = 0;
  1312. } else {
  1313. desc->ptr[1] = zero_entry;
  1314. /* Indicate next op is not the first. */
  1315. req_ctx->first = 0;
  1316. }
  1317. /* HMAC key */
  1318. if (ctx->keylen)
  1319. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1320. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1321. else
  1322. desc->ptr[2] = zero_entry;
  1323. /*
  1324. * data in
  1325. */
  1326. desc->ptr[3].len = cpu_to_be16(length);
  1327. desc->ptr[3].j_extent = 0;
  1328. sg_count = talitos_map_sg(dev, req_ctx->psrc,
  1329. edesc->src_nents ? : 1,
  1330. DMA_TO_DEVICE,
  1331. edesc->src_is_chained);
  1332. if (sg_count == 1) {
  1333. to_talitos_ptr(&desc->ptr[3], sg_dma_address(req_ctx->psrc));
  1334. } else {
  1335. sg_count = sg_to_link_tbl(req_ctx->psrc, sg_count, length,
  1336. &edesc->link_tbl[0]);
  1337. if (sg_count > 1) {
  1338. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1339. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1340. dma_sync_single_for_device(ctx->dev,
  1341. edesc->dma_link_tbl,
  1342. edesc->dma_len,
  1343. DMA_BIDIRECTIONAL);
  1344. } else {
  1345. /* Only one segment now, so no link tbl needed */
  1346. to_talitos_ptr(&desc->ptr[3],
  1347. sg_dma_address(req_ctx->psrc));
  1348. }
  1349. }
  1350. /* fifth DWORD empty */
  1351. desc->ptr[4] = zero_entry;
  1352. /* hash/HMAC out -or- hash context out */
  1353. if (req_ctx->last)
  1354. map_single_talitos_ptr(dev, &desc->ptr[5],
  1355. crypto_ahash_digestsize(tfm),
  1356. areq->result, 0, DMA_FROM_DEVICE);
  1357. else
  1358. map_single_talitos_ptr(dev, &desc->ptr[5],
  1359. req_ctx->hw_context_size,
  1360. req_ctx->hw_context, 0, DMA_FROM_DEVICE);
  1361. /* last DWORD empty */
  1362. desc->ptr[6] = zero_entry;
  1363. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1364. if (ret != -EINPROGRESS) {
  1365. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1366. kfree(edesc);
  1367. }
  1368. return ret;
  1369. }
  1370. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1371. unsigned int nbytes)
  1372. {
  1373. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1374. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1375. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1376. return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, 1,
  1377. nbytes, 0, 0, areq->base.flags);
  1378. }
  1379. static int ahash_init(struct ahash_request *areq)
  1380. {
  1381. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1382. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1383. /* Initialize the context */
  1384. req_ctx->nbuf = 0;
  1385. req_ctx->first = 1; /* first indicates h/w must init its context */
  1386. req_ctx->swinit = 0; /* assume h/w init of context */
  1387. req_ctx->hw_context_size =
  1388. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1389. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1390. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1391. return 0;
  1392. }
  1393. /*
  1394. * on h/w without explicit sha224 support, we initialize h/w context
  1395. * manually with sha224 constants, and tell it to run sha256.
  1396. */
  1397. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1398. {
  1399. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1400. ahash_init(areq);
  1401. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1402. req_ctx->hw_context[0] = SHA224_H0;
  1403. req_ctx->hw_context[1] = SHA224_H1;
  1404. req_ctx->hw_context[2] = SHA224_H2;
  1405. req_ctx->hw_context[3] = SHA224_H3;
  1406. req_ctx->hw_context[4] = SHA224_H4;
  1407. req_ctx->hw_context[5] = SHA224_H5;
  1408. req_ctx->hw_context[6] = SHA224_H6;
  1409. req_ctx->hw_context[7] = SHA224_H7;
  1410. /* init 64-bit count */
  1411. req_ctx->hw_context[8] = 0;
  1412. req_ctx->hw_context[9] = 0;
  1413. return 0;
  1414. }
  1415. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1416. {
  1417. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1418. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1419. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1420. struct talitos_edesc *edesc;
  1421. unsigned int blocksize =
  1422. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1423. unsigned int nbytes_to_hash;
  1424. unsigned int to_hash_later;
  1425. unsigned int nsg;
  1426. int chained;
  1427. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1428. /* Buffer up to one whole block */
  1429. sg_copy_to_buffer(areq->src,
  1430. sg_count(areq->src, nbytes, &chained),
  1431. req_ctx->buf + req_ctx->nbuf, nbytes);
  1432. req_ctx->nbuf += nbytes;
  1433. return 0;
  1434. }
  1435. /* At least (blocksize + 1) bytes are available to hash */
  1436. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1437. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1438. if (req_ctx->last)
  1439. to_hash_later = 0;
  1440. else if (to_hash_later)
  1441. /* There is a partial block. Hash the full block(s) now */
  1442. nbytes_to_hash -= to_hash_later;
  1443. else {
  1444. /* Keep one block buffered */
  1445. nbytes_to_hash -= blocksize;
  1446. to_hash_later = blocksize;
  1447. }
  1448. /* Chain in any previously buffered data */
  1449. if (req_ctx->nbuf) {
  1450. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1451. sg_init_table(req_ctx->bufsl, nsg);
  1452. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1453. if (nsg > 1)
  1454. scatterwalk_sg_chain(req_ctx->bufsl, 2, areq->src);
  1455. req_ctx->psrc = req_ctx->bufsl;
  1456. } else
  1457. req_ctx->psrc = areq->src;
  1458. if (to_hash_later) {
  1459. int nents = sg_count(areq->src, nbytes, &chained);
  1460. sg_copy_end_to_buffer(areq->src, nents,
  1461. req_ctx->bufnext,
  1462. to_hash_later,
  1463. nbytes - to_hash_later);
  1464. }
  1465. req_ctx->to_hash_later = to_hash_later;
  1466. /* Allocate extended descriptor */
  1467. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1468. if (IS_ERR(edesc))
  1469. return PTR_ERR(edesc);
  1470. edesc->desc.hdr = ctx->desc_hdr_template;
  1471. /* On last one, request SEC to pad; otherwise continue */
  1472. if (req_ctx->last)
  1473. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1474. else
  1475. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1476. /* request SEC to INIT hash. */
  1477. if (req_ctx->first && !req_ctx->swinit)
  1478. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1479. /* When the tfm context has a keylen, it's an HMAC.
  1480. * A first or last (ie. not middle) descriptor must request HMAC.
  1481. */
  1482. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1483. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1484. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1485. ahash_done);
  1486. }
  1487. static int ahash_update(struct ahash_request *areq)
  1488. {
  1489. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1490. req_ctx->last = 0;
  1491. return ahash_process_req(areq, areq->nbytes);
  1492. }
  1493. static int ahash_final(struct ahash_request *areq)
  1494. {
  1495. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1496. req_ctx->last = 1;
  1497. return ahash_process_req(areq, 0);
  1498. }
  1499. static int ahash_finup(struct ahash_request *areq)
  1500. {
  1501. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1502. req_ctx->last = 1;
  1503. return ahash_process_req(areq, areq->nbytes);
  1504. }
  1505. static int ahash_digest(struct ahash_request *areq)
  1506. {
  1507. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1508. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1509. ahash->init(areq);
  1510. req_ctx->last = 1;
  1511. return ahash_process_req(areq, areq->nbytes);
  1512. }
  1513. struct keyhash_result {
  1514. struct completion completion;
  1515. int err;
  1516. };
  1517. static void keyhash_complete(struct crypto_async_request *req, int err)
  1518. {
  1519. struct keyhash_result *res = req->data;
  1520. if (err == -EINPROGRESS)
  1521. return;
  1522. res->err = err;
  1523. complete(&res->completion);
  1524. }
  1525. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1526. u8 *hash)
  1527. {
  1528. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1529. struct scatterlist sg[1];
  1530. struct ahash_request *req;
  1531. struct keyhash_result hresult;
  1532. int ret;
  1533. init_completion(&hresult.completion);
  1534. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1535. if (!req)
  1536. return -ENOMEM;
  1537. /* Keep tfm keylen == 0 during hash of the long key */
  1538. ctx->keylen = 0;
  1539. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1540. keyhash_complete, &hresult);
  1541. sg_init_one(&sg[0], key, keylen);
  1542. ahash_request_set_crypt(req, sg, hash, keylen);
  1543. ret = crypto_ahash_digest(req);
  1544. switch (ret) {
  1545. case 0:
  1546. break;
  1547. case -EINPROGRESS:
  1548. case -EBUSY:
  1549. ret = wait_for_completion_interruptible(
  1550. &hresult.completion);
  1551. if (!ret)
  1552. ret = hresult.err;
  1553. break;
  1554. default:
  1555. break;
  1556. }
  1557. ahash_request_free(req);
  1558. return ret;
  1559. }
  1560. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1561. unsigned int keylen)
  1562. {
  1563. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1564. unsigned int blocksize =
  1565. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1566. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1567. unsigned int keysize = keylen;
  1568. u8 hash[SHA512_DIGEST_SIZE];
  1569. int ret;
  1570. if (keylen <= blocksize)
  1571. memcpy(ctx->key, key, keysize);
  1572. else {
  1573. /* Must get the hash of the long key */
  1574. ret = keyhash(tfm, key, keylen, hash);
  1575. if (ret) {
  1576. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1577. return -EINVAL;
  1578. }
  1579. keysize = digestsize;
  1580. memcpy(ctx->key, hash, digestsize);
  1581. }
  1582. ctx->keylen = keysize;
  1583. return 0;
  1584. }
  1585. struct talitos_alg_template {
  1586. u32 type;
  1587. union {
  1588. struct crypto_alg crypto;
  1589. struct ahash_alg hash;
  1590. } alg;
  1591. __be32 desc_hdr_template;
  1592. };
  1593. static struct talitos_alg_template driver_algs[] = {
  1594. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1595. { .type = CRYPTO_ALG_TYPE_AEAD,
  1596. .alg.crypto = {
  1597. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1598. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1599. .cra_blocksize = AES_BLOCK_SIZE,
  1600. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1601. .cra_type = &crypto_aead_type,
  1602. .cra_aead = {
  1603. .setkey = aead_setkey,
  1604. .setauthsize = aead_setauthsize,
  1605. .encrypt = aead_encrypt,
  1606. .decrypt = aead_decrypt,
  1607. .givencrypt = aead_givencrypt,
  1608. .geniv = "<built-in>",
  1609. .ivsize = AES_BLOCK_SIZE,
  1610. .maxauthsize = SHA1_DIGEST_SIZE,
  1611. }
  1612. },
  1613. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1614. DESC_HDR_SEL0_AESU |
  1615. DESC_HDR_MODE0_AESU_CBC |
  1616. DESC_HDR_SEL1_MDEUA |
  1617. DESC_HDR_MODE1_MDEU_INIT |
  1618. DESC_HDR_MODE1_MDEU_PAD |
  1619. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1620. },
  1621. { .type = CRYPTO_ALG_TYPE_AEAD,
  1622. .alg.crypto = {
  1623. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1624. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1625. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1626. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1627. .cra_type = &crypto_aead_type,
  1628. .cra_aead = {
  1629. .setkey = aead_setkey,
  1630. .setauthsize = aead_setauthsize,
  1631. .encrypt = aead_encrypt,
  1632. .decrypt = aead_decrypt,
  1633. .givencrypt = aead_givencrypt,
  1634. .geniv = "<built-in>",
  1635. .ivsize = DES3_EDE_BLOCK_SIZE,
  1636. .maxauthsize = SHA1_DIGEST_SIZE,
  1637. }
  1638. },
  1639. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1640. DESC_HDR_SEL0_DEU |
  1641. DESC_HDR_MODE0_DEU_CBC |
  1642. DESC_HDR_MODE0_DEU_3DES |
  1643. DESC_HDR_SEL1_MDEUA |
  1644. DESC_HDR_MODE1_MDEU_INIT |
  1645. DESC_HDR_MODE1_MDEU_PAD |
  1646. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1647. },
  1648. { .type = CRYPTO_ALG_TYPE_AEAD,
  1649. .alg.crypto = {
  1650. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1651. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1652. .cra_blocksize = AES_BLOCK_SIZE,
  1653. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1654. .cra_type = &crypto_aead_type,
  1655. .cra_aead = {
  1656. .setkey = aead_setkey,
  1657. .setauthsize = aead_setauthsize,
  1658. .encrypt = aead_encrypt,
  1659. .decrypt = aead_decrypt,
  1660. .givencrypt = aead_givencrypt,
  1661. .geniv = "<built-in>",
  1662. .ivsize = AES_BLOCK_SIZE,
  1663. .maxauthsize = SHA256_DIGEST_SIZE,
  1664. }
  1665. },
  1666. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1667. DESC_HDR_SEL0_AESU |
  1668. DESC_HDR_MODE0_AESU_CBC |
  1669. DESC_HDR_SEL1_MDEUA |
  1670. DESC_HDR_MODE1_MDEU_INIT |
  1671. DESC_HDR_MODE1_MDEU_PAD |
  1672. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1673. },
  1674. { .type = CRYPTO_ALG_TYPE_AEAD,
  1675. .alg.crypto = {
  1676. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1677. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1678. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1679. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1680. .cra_type = &crypto_aead_type,
  1681. .cra_aead = {
  1682. .setkey = aead_setkey,
  1683. .setauthsize = aead_setauthsize,
  1684. .encrypt = aead_encrypt,
  1685. .decrypt = aead_decrypt,
  1686. .givencrypt = aead_givencrypt,
  1687. .geniv = "<built-in>",
  1688. .ivsize = DES3_EDE_BLOCK_SIZE,
  1689. .maxauthsize = SHA256_DIGEST_SIZE,
  1690. }
  1691. },
  1692. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1693. DESC_HDR_SEL0_DEU |
  1694. DESC_HDR_MODE0_DEU_CBC |
  1695. DESC_HDR_MODE0_DEU_3DES |
  1696. DESC_HDR_SEL1_MDEUA |
  1697. DESC_HDR_MODE1_MDEU_INIT |
  1698. DESC_HDR_MODE1_MDEU_PAD |
  1699. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1700. },
  1701. { .type = CRYPTO_ALG_TYPE_AEAD,
  1702. .alg.crypto = {
  1703. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1704. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1705. .cra_blocksize = AES_BLOCK_SIZE,
  1706. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1707. .cra_type = &crypto_aead_type,
  1708. .cra_aead = {
  1709. .setkey = aead_setkey,
  1710. .setauthsize = aead_setauthsize,
  1711. .encrypt = aead_encrypt,
  1712. .decrypt = aead_decrypt,
  1713. .givencrypt = aead_givencrypt,
  1714. .geniv = "<built-in>",
  1715. .ivsize = AES_BLOCK_SIZE,
  1716. .maxauthsize = MD5_DIGEST_SIZE,
  1717. }
  1718. },
  1719. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1720. DESC_HDR_SEL0_AESU |
  1721. DESC_HDR_MODE0_AESU_CBC |
  1722. DESC_HDR_SEL1_MDEUA |
  1723. DESC_HDR_MODE1_MDEU_INIT |
  1724. DESC_HDR_MODE1_MDEU_PAD |
  1725. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1726. },
  1727. { .type = CRYPTO_ALG_TYPE_AEAD,
  1728. .alg.crypto = {
  1729. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1730. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1731. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1732. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1733. .cra_type = &crypto_aead_type,
  1734. .cra_aead = {
  1735. .setkey = aead_setkey,
  1736. .setauthsize = aead_setauthsize,
  1737. .encrypt = aead_encrypt,
  1738. .decrypt = aead_decrypt,
  1739. .givencrypt = aead_givencrypt,
  1740. .geniv = "<built-in>",
  1741. .ivsize = DES3_EDE_BLOCK_SIZE,
  1742. .maxauthsize = MD5_DIGEST_SIZE,
  1743. }
  1744. },
  1745. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1746. DESC_HDR_SEL0_DEU |
  1747. DESC_HDR_MODE0_DEU_CBC |
  1748. DESC_HDR_MODE0_DEU_3DES |
  1749. DESC_HDR_SEL1_MDEUA |
  1750. DESC_HDR_MODE1_MDEU_INIT |
  1751. DESC_HDR_MODE1_MDEU_PAD |
  1752. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1753. },
  1754. /* ABLKCIPHER algorithms. */
  1755. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1756. .alg.crypto = {
  1757. .cra_name = "cbc(aes)",
  1758. .cra_driver_name = "cbc-aes-talitos",
  1759. .cra_blocksize = AES_BLOCK_SIZE,
  1760. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1761. CRYPTO_ALG_ASYNC,
  1762. .cra_type = &crypto_ablkcipher_type,
  1763. .cra_ablkcipher = {
  1764. .setkey = ablkcipher_setkey,
  1765. .encrypt = ablkcipher_encrypt,
  1766. .decrypt = ablkcipher_decrypt,
  1767. .geniv = "eseqiv",
  1768. .min_keysize = AES_MIN_KEY_SIZE,
  1769. .max_keysize = AES_MAX_KEY_SIZE,
  1770. .ivsize = AES_BLOCK_SIZE,
  1771. }
  1772. },
  1773. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1774. DESC_HDR_SEL0_AESU |
  1775. DESC_HDR_MODE0_AESU_CBC,
  1776. },
  1777. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1778. .alg.crypto = {
  1779. .cra_name = "cbc(des3_ede)",
  1780. .cra_driver_name = "cbc-3des-talitos",
  1781. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1782. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1783. CRYPTO_ALG_ASYNC,
  1784. .cra_type = &crypto_ablkcipher_type,
  1785. .cra_ablkcipher = {
  1786. .setkey = ablkcipher_setkey,
  1787. .encrypt = ablkcipher_encrypt,
  1788. .decrypt = ablkcipher_decrypt,
  1789. .geniv = "eseqiv",
  1790. .min_keysize = DES3_EDE_KEY_SIZE,
  1791. .max_keysize = DES3_EDE_KEY_SIZE,
  1792. .ivsize = DES3_EDE_BLOCK_SIZE,
  1793. }
  1794. },
  1795. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1796. DESC_HDR_SEL0_DEU |
  1797. DESC_HDR_MODE0_DEU_CBC |
  1798. DESC_HDR_MODE0_DEU_3DES,
  1799. },
  1800. /* AHASH algorithms. */
  1801. { .type = CRYPTO_ALG_TYPE_AHASH,
  1802. .alg.hash = {
  1803. .init = ahash_init,
  1804. .update = ahash_update,
  1805. .final = ahash_final,
  1806. .finup = ahash_finup,
  1807. .digest = ahash_digest,
  1808. .halg.digestsize = MD5_DIGEST_SIZE,
  1809. .halg.base = {
  1810. .cra_name = "md5",
  1811. .cra_driver_name = "md5-talitos",
  1812. .cra_blocksize = MD5_BLOCK_SIZE,
  1813. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1814. CRYPTO_ALG_ASYNC,
  1815. .cra_type = &crypto_ahash_type
  1816. }
  1817. },
  1818. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1819. DESC_HDR_SEL0_MDEUA |
  1820. DESC_HDR_MODE0_MDEU_MD5,
  1821. },
  1822. { .type = CRYPTO_ALG_TYPE_AHASH,
  1823. .alg.hash = {
  1824. .init = ahash_init,
  1825. .update = ahash_update,
  1826. .final = ahash_final,
  1827. .finup = ahash_finup,
  1828. .digest = ahash_digest,
  1829. .halg.digestsize = SHA1_DIGEST_SIZE,
  1830. .halg.base = {
  1831. .cra_name = "sha1",
  1832. .cra_driver_name = "sha1-talitos",
  1833. .cra_blocksize = SHA1_BLOCK_SIZE,
  1834. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1835. CRYPTO_ALG_ASYNC,
  1836. .cra_type = &crypto_ahash_type
  1837. }
  1838. },
  1839. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1840. DESC_HDR_SEL0_MDEUA |
  1841. DESC_HDR_MODE0_MDEU_SHA1,
  1842. },
  1843. { .type = CRYPTO_ALG_TYPE_AHASH,
  1844. .alg.hash = {
  1845. .init = ahash_init,
  1846. .update = ahash_update,
  1847. .final = ahash_final,
  1848. .finup = ahash_finup,
  1849. .digest = ahash_digest,
  1850. .halg.digestsize = SHA224_DIGEST_SIZE,
  1851. .halg.base = {
  1852. .cra_name = "sha224",
  1853. .cra_driver_name = "sha224-talitos",
  1854. .cra_blocksize = SHA224_BLOCK_SIZE,
  1855. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1856. CRYPTO_ALG_ASYNC,
  1857. .cra_type = &crypto_ahash_type
  1858. }
  1859. },
  1860. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1861. DESC_HDR_SEL0_MDEUA |
  1862. DESC_HDR_MODE0_MDEU_SHA224,
  1863. },
  1864. { .type = CRYPTO_ALG_TYPE_AHASH,
  1865. .alg.hash = {
  1866. .init = ahash_init,
  1867. .update = ahash_update,
  1868. .final = ahash_final,
  1869. .finup = ahash_finup,
  1870. .digest = ahash_digest,
  1871. .halg.digestsize = SHA256_DIGEST_SIZE,
  1872. .halg.base = {
  1873. .cra_name = "sha256",
  1874. .cra_driver_name = "sha256-talitos",
  1875. .cra_blocksize = SHA256_BLOCK_SIZE,
  1876. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1877. CRYPTO_ALG_ASYNC,
  1878. .cra_type = &crypto_ahash_type
  1879. }
  1880. },
  1881. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1882. DESC_HDR_SEL0_MDEUA |
  1883. DESC_HDR_MODE0_MDEU_SHA256,
  1884. },
  1885. { .type = CRYPTO_ALG_TYPE_AHASH,
  1886. .alg.hash = {
  1887. .init = ahash_init,
  1888. .update = ahash_update,
  1889. .final = ahash_final,
  1890. .finup = ahash_finup,
  1891. .digest = ahash_digest,
  1892. .halg.digestsize = SHA384_DIGEST_SIZE,
  1893. .halg.base = {
  1894. .cra_name = "sha384",
  1895. .cra_driver_name = "sha384-talitos",
  1896. .cra_blocksize = SHA384_BLOCK_SIZE,
  1897. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1898. CRYPTO_ALG_ASYNC,
  1899. .cra_type = &crypto_ahash_type
  1900. }
  1901. },
  1902. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1903. DESC_HDR_SEL0_MDEUB |
  1904. DESC_HDR_MODE0_MDEUB_SHA384,
  1905. },
  1906. { .type = CRYPTO_ALG_TYPE_AHASH,
  1907. .alg.hash = {
  1908. .init = ahash_init,
  1909. .update = ahash_update,
  1910. .final = ahash_final,
  1911. .finup = ahash_finup,
  1912. .digest = ahash_digest,
  1913. .halg.digestsize = SHA512_DIGEST_SIZE,
  1914. .halg.base = {
  1915. .cra_name = "sha512",
  1916. .cra_driver_name = "sha512-talitos",
  1917. .cra_blocksize = SHA512_BLOCK_SIZE,
  1918. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1919. CRYPTO_ALG_ASYNC,
  1920. .cra_type = &crypto_ahash_type
  1921. }
  1922. },
  1923. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1924. DESC_HDR_SEL0_MDEUB |
  1925. DESC_HDR_MODE0_MDEUB_SHA512,
  1926. },
  1927. { .type = CRYPTO_ALG_TYPE_AHASH,
  1928. .alg.hash = {
  1929. .init = ahash_init,
  1930. .update = ahash_update,
  1931. .final = ahash_final,
  1932. .finup = ahash_finup,
  1933. .digest = ahash_digest,
  1934. .setkey = ahash_setkey,
  1935. .halg.digestsize = MD5_DIGEST_SIZE,
  1936. .halg.base = {
  1937. .cra_name = "hmac(md5)",
  1938. .cra_driver_name = "hmac-md5-talitos",
  1939. .cra_blocksize = MD5_BLOCK_SIZE,
  1940. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1941. CRYPTO_ALG_ASYNC,
  1942. .cra_type = &crypto_ahash_type
  1943. }
  1944. },
  1945. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1946. DESC_HDR_SEL0_MDEUA |
  1947. DESC_HDR_MODE0_MDEU_MD5,
  1948. },
  1949. { .type = CRYPTO_ALG_TYPE_AHASH,
  1950. .alg.hash = {
  1951. .init = ahash_init,
  1952. .update = ahash_update,
  1953. .final = ahash_final,
  1954. .finup = ahash_finup,
  1955. .digest = ahash_digest,
  1956. .setkey = ahash_setkey,
  1957. .halg.digestsize = SHA1_DIGEST_SIZE,
  1958. .halg.base = {
  1959. .cra_name = "hmac(sha1)",
  1960. .cra_driver_name = "hmac-sha1-talitos",
  1961. .cra_blocksize = SHA1_BLOCK_SIZE,
  1962. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1963. CRYPTO_ALG_ASYNC,
  1964. .cra_type = &crypto_ahash_type
  1965. }
  1966. },
  1967. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1968. DESC_HDR_SEL0_MDEUA |
  1969. DESC_HDR_MODE0_MDEU_SHA1,
  1970. },
  1971. { .type = CRYPTO_ALG_TYPE_AHASH,
  1972. .alg.hash = {
  1973. .init = ahash_init,
  1974. .update = ahash_update,
  1975. .final = ahash_final,
  1976. .finup = ahash_finup,
  1977. .digest = ahash_digest,
  1978. .setkey = ahash_setkey,
  1979. .halg.digestsize = SHA224_DIGEST_SIZE,
  1980. .halg.base = {
  1981. .cra_name = "hmac(sha224)",
  1982. .cra_driver_name = "hmac-sha224-talitos",
  1983. .cra_blocksize = SHA224_BLOCK_SIZE,
  1984. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1985. CRYPTO_ALG_ASYNC,
  1986. .cra_type = &crypto_ahash_type
  1987. }
  1988. },
  1989. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1990. DESC_HDR_SEL0_MDEUA |
  1991. DESC_HDR_MODE0_MDEU_SHA224,
  1992. },
  1993. { .type = CRYPTO_ALG_TYPE_AHASH,
  1994. .alg.hash = {
  1995. .init = ahash_init,
  1996. .update = ahash_update,
  1997. .final = ahash_final,
  1998. .finup = ahash_finup,
  1999. .digest = ahash_digest,
  2000. .setkey = ahash_setkey,
  2001. .halg.digestsize = SHA256_DIGEST_SIZE,
  2002. .halg.base = {
  2003. .cra_name = "hmac(sha256)",
  2004. .cra_driver_name = "hmac-sha256-talitos",
  2005. .cra_blocksize = SHA256_BLOCK_SIZE,
  2006. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2007. CRYPTO_ALG_ASYNC,
  2008. .cra_type = &crypto_ahash_type
  2009. }
  2010. },
  2011. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2012. DESC_HDR_SEL0_MDEUA |
  2013. DESC_HDR_MODE0_MDEU_SHA256,
  2014. },
  2015. { .type = CRYPTO_ALG_TYPE_AHASH,
  2016. .alg.hash = {
  2017. .init = ahash_init,
  2018. .update = ahash_update,
  2019. .final = ahash_final,
  2020. .finup = ahash_finup,
  2021. .digest = ahash_digest,
  2022. .setkey = ahash_setkey,
  2023. .halg.digestsize = SHA384_DIGEST_SIZE,
  2024. .halg.base = {
  2025. .cra_name = "hmac(sha384)",
  2026. .cra_driver_name = "hmac-sha384-talitos",
  2027. .cra_blocksize = SHA384_BLOCK_SIZE,
  2028. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2029. CRYPTO_ALG_ASYNC,
  2030. .cra_type = &crypto_ahash_type
  2031. }
  2032. },
  2033. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2034. DESC_HDR_SEL0_MDEUB |
  2035. DESC_HDR_MODE0_MDEUB_SHA384,
  2036. },
  2037. { .type = CRYPTO_ALG_TYPE_AHASH,
  2038. .alg.hash = {
  2039. .init = ahash_init,
  2040. .update = ahash_update,
  2041. .final = ahash_final,
  2042. .finup = ahash_finup,
  2043. .digest = ahash_digest,
  2044. .setkey = ahash_setkey,
  2045. .halg.digestsize = SHA512_DIGEST_SIZE,
  2046. .halg.base = {
  2047. .cra_name = "hmac(sha512)",
  2048. .cra_driver_name = "hmac-sha512-talitos",
  2049. .cra_blocksize = SHA512_BLOCK_SIZE,
  2050. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2051. CRYPTO_ALG_ASYNC,
  2052. .cra_type = &crypto_ahash_type
  2053. }
  2054. },
  2055. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2056. DESC_HDR_SEL0_MDEUB |
  2057. DESC_HDR_MODE0_MDEUB_SHA512,
  2058. }
  2059. };
  2060. struct talitos_crypto_alg {
  2061. struct list_head entry;
  2062. struct device *dev;
  2063. struct talitos_alg_template algt;
  2064. };
  2065. static int talitos_cra_init(struct crypto_tfm *tfm)
  2066. {
  2067. struct crypto_alg *alg = tfm->__crt_alg;
  2068. struct talitos_crypto_alg *talitos_alg;
  2069. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2070. struct talitos_private *priv;
  2071. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2072. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2073. struct talitos_crypto_alg,
  2074. algt.alg.hash);
  2075. else
  2076. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2077. algt.alg.crypto);
  2078. /* update context with ptr to dev */
  2079. ctx->dev = talitos_alg->dev;
  2080. /* assign SEC channel to tfm in round-robin fashion */
  2081. priv = dev_get_drvdata(ctx->dev);
  2082. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2083. (priv->num_channels - 1);
  2084. /* copy descriptor header template value */
  2085. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2086. /* select done notification */
  2087. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2088. return 0;
  2089. }
  2090. static int talitos_cra_init_aead(struct crypto_tfm *tfm)
  2091. {
  2092. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2093. talitos_cra_init(tfm);
  2094. /* random first IV */
  2095. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  2096. return 0;
  2097. }
  2098. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2099. {
  2100. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2101. talitos_cra_init(tfm);
  2102. ctx->keylen = 0;
  2103. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2104. sizeof(struct talitos_ahash_req_ctx));
  2105. return 0;
  2106. }
  2107. /*
  2108. * given the alg's descriptor header template, determine whether descriptor
  2109. * type and primary/secondary execution units required match the hw
  2110. * capabilities description provided in the device tree node.
  2111. */
  2112. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2113. {
  2114. struct talitos_private *priv = dev_get_drvdata(dev);
  2115. int ret;
  2116. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2117. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2118. if (SECONDARY_EU(desc_hdr_template))
  2119. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2120. & priv->exec_units);
  2121. return ret;
  2122. }
  2123. static int talitos_remove(struct platform_device *ofdev)
  2124. {
  2125. struct device *dev = &ofdev->dev;
  2126. struct talitos_private *priv = dev_get_drvdata(dev);
  2127. struct talitos_crypto_alg *t_alg, *n;
  2128. int i;
  2129. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2130. switch (t_alg->algt.type) {
  2131. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2132. case CRYPTO_ALG_TYPE_AEAD:
  2133. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  2134. break;
  2135. case CRYPTO_ALG_TYPE_AHASH:
  2136. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2137. break;
  2138. }
  2139. list_del(&t_alg->entry);
  2140. kfree(t_alg);
  2141. }
  2142. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2143. talitos_unregister_rng(dev);
  2144. for (i = 0; i < priv->num_channels; i++)
  2145. kfree(priv->chan[i].fifo);
  2146. kfree(priv->chan);
  2147. for (i = 0; i < 2; i++)
  2148. if (priv->irq[i]) {
  2149. free_irq(priv->irq[i], dev);
  2150. irq_dispose_mapping(priv->irq[i]);
  2151. }
  2152. tasklet_kill(&priv->done_task[0]);
  2153. if (priv->irq[1])
  2154. tasklet_kill(&priv->done_task[1]);
  2155. iounmap(priv->reg);
  2156. dev_set_drvdata(dev, NULL);
  2157. kfree(priv);
  2158. return 0;
  2159. }
  2160. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2161. struct talitos_alg_template
  2162. *template)
  2163. {
  2164. struct talitos_private *priv = dev_get_drvdata(dev);
  2165. struct talitos_crypto_alg *t_alg;
  2166. struct crypto_alg *alg;
  2167. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2168. if (!t_alg)
  2169. return ERR_PTR(-ENOMEM);
  2170. t_alg->algt = *template;
  2171. switch (t_alg->algt.type) {
  2172. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2173. alg = &t_alg->algt.alg.crypto;
  2174. alg->cra_init = talitos_cra_init;
  2175. break;
  2176. case CRYPTO_ALG_TYPE_AEAD:
  2177. alg = &t_alg->algt.alg.crypto;
  2178. alg->cra_init = talitos_cra_init_aead;
  2179. break;
  2180. case CRYPTO_ALG_TYPE_AHASH:
  2181. alg = &t_alg->algt.alg.hash.halg.base;
  2182. alg->cra_init = talitos_cra_init_ahash;
  2183. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2184. !strncmp(alg->cra_name, "hmac", 4)) {
  2185. kfree(t_alg);
  2186. return ERR_PTR(-ENOTSUPP);
  2187. }
  2188. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2189. (!strcmp(alg->cra_name, "sha224") ||
  2190. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2191. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2192. t_alg->algt.desc_hdr_template =
  2193. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2194. DESC_HDR_SEL0_MDEUA |
  2195. DESC_HDR_MODE0_MDEU_SHA256;
  2196. }
  2197. break;
  2198. default:
  2199. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2200. return ERR_PTR(-EINVAL);
  2201. }
  2202. alg->cra_module = THIS_MODULE;
  2203. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2204. alg->cra_alignmask = 0;
  2205. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2206. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2207. t_alg->dev = dev;
  2208. return t_alg;
  2209. }
  2210. static int talitos_probe_irq(struct platform_device *ofdev)
  2211. {
  2212. struct device *dev = &ofdev->dev;
  2213. struct device_node *np = ofdev->dev.of_node;
  2214. struct talitos_private *priv = dev_get_drvdata(dev);
  2215. int err;
  2216. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2217. if (!priv->irq[0]) {
  2218. dev_err(dev, "failed to map irq\n");
  2219. return -EINVAL;
  2220. }
  2221. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2222. /* get the primary irq line */
  2223. if (!priv->irq[1]) {
  2224. err = request_irq(priv->irq[0], talitos_interrupt_4ch, 0,
  2225. dev_driver_string(dev), dev);
  2226. goto primary_out;
  2227. }
  2228. err = request_irq(priv->irq[0], talitos_interrupt_ch0_2, 0,
  2229. dev_driver_string(dev), dev);
  2230. if (err)
  2231. goto primary_out;
  2232. /* get the secondary irq line */
  2233. err = request_irq(priv->irq[1], talitos_interrupt_ch1_3, 0,
  2234. dev_driver_string(dev), dev);
  2235. if (err) {
  2236. dev_err(dev, "failed to request secondary irq\n");
  2237. irq_dispose_mapping(priv->irq[1]);
  2238. priv->irq[1] = 0;
  2239. }
  2240. return err;
  2241. primary_out:
  2242. if (err) {
  2243. dev_err(dev, "failed to request primary irq\n");
  2244. irq_dispose_mapping(priv->irq[0]);
  2245. priv->irq[0] = 0;
  2246. }
  2247. return err;
  2248. }
  2249. static int talitos_probe(struct platform_device *ofdev)
  2250. {
  2251. struct device *dev = &ofdev->dev;
  2252. struct device_node *np = ofdev->dev.of_node;
  2253. struct talitos_private *priv;
  2254. const unsigned int *prop;
  2255. int i, err;
  2256. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2257. if (!priv)
  2258. return -ENOMEM;
  2259. dev_set_drvdata(dev, priv);
  2260. priv->ofdev = ofdev;
  2261. spin_lock_init(&priv->reg_lock);
  2262. err = talitos_probe_irq(ofdev);
  2263. if (err)
  2264. goto err_out;
  2265. if (!priv->irq[1]) {
  2266. tasklet_init(&priv->done_task[0], talitos_done_4ch,
  2267. (unsigned long)dev);
  2268. } else {
  2269. tasklet_init(&priv->done_task[0], talitos_done_ch0_2,
  2270. (unsigned long)dev);
  2271. tasklet_init(&priv->done_task[1], talitos_done_ch1_3,
  2272. (unsigned long)dev);
  2273. }
  2274. INIT_LIST_HEAD(&priv->alg_list);
  2275. priv->reg = of_iomap(np, 0);
  2276. if (!priv->reg) {
  2277. dev_err(dev, "failed to of_iomap\n");
  2278. err = -ENOMEM;
  2279. goto err_out;
  2280. }
  2281. /* get SEC version capabilities from device tree */
  2282. prop = of_get_property(np, "fsl,num-channels", NULL);
  2283. if (prop)
  2284. priv->num_channels = *prop;
  2285. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2286. if (prop)
  2287. priv->chfifo_len = *prop;
  2288. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2289. if (prop)
  2290. priv->exec_units = *prop;
  2291. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2292. if (prop)
  2293. priv->desc_types = *prop;
  2294. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2295. !priv->exec_units || !priv->desc_types) {
  2296. dev_err(dev, "invalid property data in device tree node\n");
  2297. err = -EINVAL;
  2298. goto err_out;
  2299. }
  2300. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2301. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2302. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2303. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2304. TALITOS_FTR_SHA224_HWINIT |
  2305. TALITOS_FTR_HMAC_OK;
  2306. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2307. priv->num_channels, GFP_KERNEL);
  2308. if (!priv->chan) {
  2309. dev_err(dev, "failed to allocate channel management space\n");
  2310. err = -ENOMEM;
  2311. goto err_out;
  2312. }
  2313. for (i = 0; i < priv->num_channels; i++) {
  2314. priv->chan[i].reg = priv->reg + TALITOS_CH_STRIDE * (i + 1);
  2315. if (!priv->irq[1] || !(i & 1))
  2316. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  2317. }
  2318. for (i = 0; i < priv->num_channels; i++) {
  2319. spin_lock_init(&priv->chan[i].head_lock);
  2320. spin_lock_init(&priv->chan[i].tail_lock);
  2321. }
  2322. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2323. for (i = 0; i < priv->num_channels; i++) {
  2324. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2325. priv->fifo_len, GFP_KERNEL);
  2326. if (!priv->chan[i].fifo) {
  2327. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2328. err = -ENOMEM;
  2329. goto err_out;
  2330. }
  2331. }
  2332. for (i = 0; i < priv->num_channels; i++)
  2333. atomic_set(&priv->chan[i].submit_count,
  2334. -(priv->chfifo_len - 1));
  2335. dma_set_mask(dev, DMA_BIT_MASK(36));
  2336. /* reset and initialize the h/w */
  2337. err = init_device(dev);
  2338. if (err) {
  2339. dev_err(dev, "failed to initialize device\n");
  2340. goto err_out;
  2341. }
  2342. /* register the RNG, if available */
  2343. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2344. err = talitos_register_rng(dev);
  2345. if (err) {
  2346. dev_err(dev, "failed to register hwrng: %d\n", err);
  2347. goto err_out;
  2348. } else
  2349. dev_info(dev, "hwrng\n");
  2350. }
  2351. /* register crypto algorithms the device supports */
  2352. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2353. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2354. struct talitos_crypto_alg *t_alg;
  2355. char *name = NULL;
  2356. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2357. if (IS_ERR(t_alg)) {
  2358. err = PTR_ERR(t_alg);
  2359. if (err == -ENOTSUPP)
  2360. continue;
  2361. goto err_out;
  2362. }
  2363. switch (t_alg->algt.type) {
  2364. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2365. case CRYPTO_ALG_TYPE_AEAD:
  2366. err = crypto_register_alg(
  2367. &t_alg->algt.alg.crypto);
  2368. name = t_alg->algt.alg.crypto.cra_driver_name;
  2369. break;
  2370. case CRYPTO_ALG_TYPE_AHASH:
  2371. err = crypto_register_ahash(
  2372. &t_alg->algt.alg.hash);
  2373. name =
  2374. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  2375. break;
  2376. }
  2377. if (err) {
  2378. dev_err(dev, "%s alg registration failed\n",
  2379. name);
  2380. kfree(t_alg);
  2381. } else
  2382. list_add_tail(&t_alg->entry, &priv->alg_list);
  2383. }
  2384. }
  2385. if (!list_empty(&priv->alg_list))
  2386. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  2387. (char *)of_get_property(np, "compatible", NULL));
  2388. return 0;
  2389. err_out:
  2390. talitos_remove(ofdev);
  2391. return err;
  2392. }
  2393. static const struct of_device_id talitos_match[] = {
  2394. {
  2395. .compatible = "fsl,sec2.0",
  2396. },
  2397. {},
  2398. };
  2399. MODULE_DEVICE_TABLE(of, talitos_match);
  2400. static struct platform_driver talitos_driver = {
  2401. .driver = {
  2402. .name = "talitos",
  2403. .owner = THIS_MODULE,
  2404. .of_match_table = talitos_match,
  2405. },
  2406. .probe = talitos_probe,
  2407. .remove = talitos_remove,
  2408. };
  2409. module_platform_driver(talitos_driver);
  2410. MODULE_LICENSE("GPL");
  2411. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2412. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");