omap2.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827
  1. /*
  2. * linux/drivers/mtd/onenand/omap2.c
  3. *
  4. * OneNAND driver for OMAP2 / OMAP3
  5. *
  6. * Copyright © 2005-2006 Nokia Corporation
  7. *
  8. * Author: Jarkko Lavinen <jarkko.lavinen@nokia.com> and Juha Yrjölä
  9. * IRQ and DMA support written by Timo Teras
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License version 2 as published by
  13. * the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; see the file COPYING. If not, write to the Free Software
  22. * Foundation, 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. */
  25. #include <linux/device.h>
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/mtd/mtd.h>
  29. #include <linux/mtd/onenand.h>
  30. #include <linux/mtd/partitions.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/delay.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/io.h>
  36. #include <linux/slab.h>
  37. #include <asm/mach/flash.h>
  38. #include <plat/gpmc.h>
  39. #include <plat/onenand.h>
  40. #include <mach/gpio.h>
  41. #include <plat/dma.h>
  42. #include <plat/board.h>
  43. #define DRIVER_NAME "omap2-onenand"
  44. #define ONENAND_IO_SIZE SZ_128K
  45. #define ONENAND_BUFRAM_SIZE (1024 * 5)
  46. struct omap2_onenand {
  47. struct platform_device *pdev;
  48. int gpmc_cs;
  49. unsigned long phys_base;
  50. int gpio_irq;
  51. struct mtd_info mtd;
  52. struct mtd_partition *parts;
  53. struct onenand_chip onenand;
  54. struct completion irq_done;
  55. struct completion dma_done;
  56. int dma_channel;
  57. int freq;
  58. int (*setup)(void __iomem *base, int freq);
  59. };
  60. static void omap2_onenand_dma_cb(int lch, u16 ch_status, void *data)
  61. {
  62. struct omap2_onenand *c = data;
  63. complete(&c->dma_done);
  64. }
  65. static irqreturn_t omap2_onenand_interrupt(int irq, void *dev_id)
  66. {
  67. struct omap2_onenand *c = dev_id;
  68. complete(&c->irq_done);
  69. return IRQ_HANDLED;
  70. }
  71. static inline unsigned short read_reg(struct omap2_onenand *c, int reg)
  72. {
  73. return readw(c->onenand.base + reg);
  74. }
  75. static inline void write_reg(struct omap2_onenand *c, unsigned short value,
  76. int reg)
  77. {
  78. writew(value, c->onenand.base + reg);
  79. }
  80. static void wait_err(char *msg, int state, unsigned int ctrl, unsigned int intr)
  81. {
  82. printk(KERN_ERR "onenand_wait: %s! state %d ctrl 0x%04x intr 0x%04x\n",
  83. msg, state, ctrl, intr);
  84. }
  85. static void wait_warn(char *msg, int state, unsigned int ctrl,
  86. unsigned int intr)
  87. {
  88. printk(KERN_WARNING "onenand_wait: %s! state %d ctrl 0x%04x "
  89. "intr 0x%04x\n", msg, state, ctrl, intr);
  90. }
  91. static int omap2_onenand_wait(struct mtd_info *mtd, int state)
  92. {
  93. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  94. struct onenand_chip *this = mtd->priv;
  95. unsigned int intr = 0;
  96. unsigned int ctrl, ctrl_mask;
  97. unsigned long timeout;
  98. u32 syscfg;
  99. if (state == FL_RESETING || state == FL_PREPARING_ERASE ||
  100. state == FL_VERIFYING_ERASE) {
  101. int i = 21;
  102. unsigned int intr_flags = ONENAND_INT_MASTER;
  103. switch (state) {
  104. case FL_RESETING:
  105. intr_flags |= ONENAND_INT_RESET;
  106. break;
  107. case FL_PREPARING_ERASE:
  108. intr_flags |= ONENAND_INT_ERASE;
  109. break;
  110. case FL_VERIFYING_ERASE:
  111. i = 101;
  112. break;
  113. }
  114. while (--i) {
  115. udelay(1);
  116. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  117. if (intr & ONENAND_INT_MASTER)
  118. break;
  119. }
  120. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  121. if (ctrl & ONENAND_CTRL_ERROR) {
  122. wait_err("controller error", state, ctrl, intr);
  123. return -EIO;
  124. }
  125. if ((intr & intr_flags) != intr_flags) {
  126. wait_err("timeout", state, ctrl, intr);
  127. return -EIO;
  128. }
  129. return 0;
  130. }
  131. if (state != FL_READING) {
  132. int result;
  133. /* Turn interrupts on */
  134. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  135. if (!(syscfg & ONENAND_SYS_CFG1_IOBE)) {
  136. syscfg |= ONENAND_SYS_CFG1_IOBE;
  137. write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
  138. if (cpu_is_omap34xx())
  139. /* Add a delay to let GPIO settle */
  140. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  141. }
  142. INIT_COMPLETION(c->irq_done);
  143. if (c->gpio_irq) {
  144. result = gpio_get_value(c->gpio_irq);
  145. if (result == -1) {
  146. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  147. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  148. wait_err("gpio error", state, ctrl, intr);
  149. return -EIO;
  150. }
  151. } else
  152. result = 0;
  153. if (result == 0) {
  154. int retry_cnt = 0;
  155. retry:
  156. result = wait_for_completion_timeout(&c->irq_done,
  157. msecs_to_jiffies(20));
  158. if (result == 0) {
  159. /* Timeout after 20ms */
  160. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  161. if (ctrl & ONENAND_CTRL_ONGO &&
  162. !this->ongoing) {
  163. /*
  164. * The operation seems to be still going
  165. * so give it some more time.
  166. */
  167. retry_cnt += 1;
  168. if (retry_cnt < 3)
  169. goto retry;
  170. intr = read_reg(c,
  171. ONENAND_REG_INTERRUPT);
  172. wait_err("timeout", state, ctrl, intr);
  173. return -EIO;
  174. }
  175. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  176. if ((intr & ONENAND_INT_MASTER) == 0)
  177. wait_warn("timeout", state, ctrl, intr);
  178. }
  179. }
  180. } else {
  181. int retry_cnt = 0;
  182. /* Turn interrupts off */
  183. syscfg = read_reg(c, ONENAND_REG_SYS_CFG1);
  184. syscfg &= ~ONENAND_SYS_CFG1_IOBE;
  185. write_reg(c, syscfg, ONENAND_REG_SYS_CFG1);
  186. timeout = jiffies + msecs_to_jiffies(20);
  187. while (1) {
  188. if (time_before(jiffies, timeout)) {
  189. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  190. if (intr & ONENAND_INT_MASTER)
  191. break;
  192. } else {
  193. /* Timeout after 20ms */
  194. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  195. if (ctrl & ONENAND_CTRL_ONGO) {
  196. /*
  197. * The operation seems to be still going
  198. * so give it some more time.
  199. */
  200. retry_cnt += 1;
  201. if (retry_cnt < 3) {
  202. timeout = jiffies +
  203. msecs_to_jiffies(20);
  204. continue;
  205. }
  206. }
  207. break;
  208. }
  209. }
  210. }
  211. intr = read_reg(c, ONENAND_REG_INTERRUPT);
  212. ctrl = read_reg(c, ONENAND_REG_CTRL_STATUS);
  213. if (intr & ONENAND_INT_READ) {
  214. int ecc = read_reg(c, ONENAND_REG_ECC_STATUS);
  215. if (ecc) {
  216. unsigned int addr1, addr8;
  217. addr1 = read_reg(c, ONENAND_REG_START_ADDRESS1);
  218. addr8 = read_reg(c, ONENAND_REG_START_ADDRESS8);
  219. if (ecc & ONENAND_ECC_2BIT_ALL) {
  220. printk(KERN_ERR "onenand_wait: ECC error = "
  221. "0x%04x, addr1 %#x, addr8 %#x\n",
  222. ecc, addr1, addr8);
  223. mtd->ecc_stats.failed++;
  224. return -EBADMSG;
  225. } else if (ecc & ONENAND_ECC_1BIT_ALL) {
  226. printk(KERN_NOTICE "onenand_wait: correctable "
  227. "ECC error = 0x%04x, addr1 %#x, "
  228. "addr8 %#x\n", ecc, addr1, addr8);
  229. mtd->ecc_stats.corrected++;
  230. }
  231. }
  232. } else if (state == FL_READING) {
  233. wait_err("timeout", state, ctrl, intr);
  234. return -EIO;
  235. }
  236. if (ctrl & ONENAND_CTRL_ERROR) {
  237. wait_err("controller error", state, ctrl, intr);
  238. if (ctrl & ONENAND_CTRL_LOCK)
  239. printk(KERN_ERR "onenand_wait: "
  240. "Device is write protected!!!\n");
  241. return -EIO;
  242. }
  243. ctrl_mask = 0xFE9F;
  244. if (this->ongoing)
  245. ctrl_mask &= ~0x8000;
  246. if (ctrl & ctrl_mask)
  247. wait_warn("unexpected controller status", state, ctrl, intr);
  248. return 0;
  249. }
  250. static inline int omap2_onenand_bufferram_offset(struct mtd_info *mtd, int area)
  251. {
  252. struct onenand_chip *this = mtd->priv;
  253. if (ONENAND_CURRENT_BUFFERRAM(this)) {
  254. if (area == ONENAND_DATARAM)
  255. return this->writesize;
  256. if (area == ONENAND_SPARERAM)
  257. return mtd->oobsize;
  258. }
  259. return 0;
  260. }
  261. #if defined(CONFIG_ARCH_OMAP3) || defined(MULTI_OMAP2)
  262. static int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
  263. unsigned char *buffer, int offset,
  264. size_t count)
  265. {
  266. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  267. struct onenand_chip *this = mtd->priv;
  268. dma_addr_t dma_src, dma_dst;
  269. int bram_offset;
  270. unsigned long timeout;
  271. void *buf = (void *)buffer;
  272. size_t xtra;
  273. volatile unsigned *done;
  274. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  275. if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
  276. goto out_copy;
  277. /* panic_write() may be in an interrupt context */
  278. if (in_interrupt() || oops_in_progress)
  279. goto out_copy;
  280. if (buf >= high_memory) {
  281. struct page *p1;
  282. if (((size_t)buf & PAGE_MASK) !=
  283. ((size_t)(buf + count - 1) & PAGE_MASK))
  284. goto out_copy;
  285. p1 = vmalloc_to_page(buf);
  286. if (!p1)
  287. goto out_copy;
  288. buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
  289. }
  290. xtra = count & 3;
  291. if (xtra) {
  292. count -= xtra;
  293. memcpy(buf + count, this->base + bram_offset + count, xtra);
  294. }
  295. dma_src = c->phys_base + bram_offset;
  296. dma_dst = dma_map_single(&c->pdev->dev, buf, count, DMA_FROM_DEVICE);
  297. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  298. dev_err(&c->pdev->dev,
  299. "Couldn't DMA map a %d byte buffer\n",
  300. count);
  301. goto out_copy;
  302. }
  303. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  304. count >> 2, 1, 0, 0, 0);
  305. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  306. dma_src, 0, 0);
  307. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  308. dma_dst, 0, 0);
  309. INIT_COMPLETION(c->dma_done);
  310. omap_start_dma(c->dma_channel);
  311. timeout = jiffies + msecs_to_jiffies(20);
  312. done = &c->dma_done.done;
  313. while (time_before(jiffies, timeout))
  314. if (*done)
  315. break;
  316. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
  317. if (!*done) {
  318. dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
  319. goto out_copy;
  320. }
  321. return 0;
  322. out_copy:
  323. memcpy(buf, this->base + bram_offset, count);
  324. return 0;
  325. }
  326. static int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
  327. const unsigned char *buffer,
  328. int offset, size_t count)
  329. {
  330. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  331. struct onenand_chip *this = mtd->priv;
  332. dma_addr_t dma_src, dma_dst;
  333. int bram_offset;
  334. unsigned long timeout;
  335. void *buf = (void *)buffer;
  336. volatile unsigned *done;
  337. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  338. if (bram_offset & 3 || (size_t)buf & 3 || count < 384)
  339. goto out_copy;
  340. /* panic_write() may be in an interrupt context */
  341. if (in_interrupt() || oops_in_progress)
  342. goto out_copy;
  343. if (buf >= high_memory) {
  344. struct page *p1;
  345. if (((size_t)buf & PAGE_MASK) !=
  346. ((size_t)(buf + count - 1) & PAGE_MASK))
  347. goto out_copy;
  348. p1 = vmalloc_to_page(buf);
  349. if (!p1)
  350. goto out_copy;
  351. buf = page_address(p1) + ((size_t)buf & ~PAGE_MASK);
  352. }
  353. dma_src = dma_map_single(&c->pdev->dev, buf, count, DMA_TO_DEVICE);
  354. dma_dst = c->phys_base + bram_offset;
  355. if (dma_mapping_error(&c->pdev->dev, dma_src)) {
  356. dev_err(&c->pdev->dev,
  357. "Couldn't DMA map a %d byte buffer\n",
  358. count);
  359. return -1;
  360. }
  361. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  362. count >> 2, 1, 0, 0, 0);
  363. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  364. dma_src, 0, 0);
  365. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  366. dma_dst, 0, 0);
  367. INIT_COMPLETION(c->dma_done);
  368. omap_start_dma(c->dma_channel);
  369. timeout = jiffies + msecs_to_jiffies(20);
  370. done = &c->dma_done.done;
  371. while (time_before(jiffies, timeout))
  372. if (*done)
  373. break;
  374. dma_unmap_single(&c->pdev->dev, dma_src, count, DMA_TO_DEVICE);
  375. if (!*done) {
  376. dev_err(&c->pdev->dev, "timeout waiting for DMA\n");
  377. goto out_copy;
  378. }
  379. return 0;
  380. out_copy:
  381. memcpy(this->base + bram_offset, buf, count);
  382. return 0;
  383. }
  384. #else
  385. int omap3_onenand_read_bufferram(struct mtd_info *mtd, int area,
  386. unsigned char *buffer, int offset,
  387. size_t count);
  388. int omap3_onenand_write_bufferram(struct mtd_info *mtd, int area,
  389. const unsigned char *buffer,
  390. int offset, size_t count);
  391. #endif
  392. #if defined(CONFIG_ARCH_OMAP2) || defined(MULTI_OMAP2)
  393. static int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
  394. unsigned char *buffer, int offset,
  395. size_t count)
  396. {
  397. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  398. struct onenand_chip *this = mtd->priv;
  399. dma_addr_t dma_src, dma_dst;
  400. int bram_offset;
  401. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  402. /* DMA is not used. Revisit PM requirements before enabling it. */
  403. if (1 || (c->dma_channel < 0) ||
  404. ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
  405. (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
  406. memcpy(buffer, (__force void *)(this->base + bram_offset),
  407. count);
  408. return 0;
  409. }
  410. dma_src = c->phys_base + bram_offset;
  411. dma_dst = dma_map_single(&c->pdev->dev, buffer, count,
  412. DMA_FROM_DEVICE);
  413. if (dma_mapping_error(&c->pdev->dev, dma_dst)) {
  414. dev_err(&c->pdev->dev,
  415. "Couldn't DMA map a %d byte buffer\n",
  416. count);
  417. return -1;
  418. }
  419. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S32,
  420. count / 4, 1, 0, 0, 0);
  421. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  422. dma_src, 0, 0);
  423. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  424. dma_dst, 0, 0);
  425. INIT_COMPLETION(c->dma_done);
  426. omap_start_dma(c->dma_channel);
  427. wait_for_completion(&c->dma_done);
  428. dma_unmap_single(&c->pdev->dev, dma_dst, count, DMA_FROM_DEVICE);
  429. return 0;
  430. }
  431. static int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
  432. const unsigned char *buffer,
  433. int offset, size_t count)
  434. {
  435. struct omap2_onenand *c = container_of(mtd, struct omap2_onenand, mtd);
  436. struct onenand_chip *this = mtd->priv;
  437. dma_addr_t dma_src, dma_dst;
  438. int bram_offset;
  439. bram_offset = omap2_onenand_bufferram_offset(mtd, area) + area + offset;
  440. /* DMA is not used. Revisit PM requirements before enabling it. */
  441. if (1 || (c->dma_channel < 0) ||
  442. ((void *) buffer >= (void *) high_memory) || (bram_offset & 3) ||
  443. (((unsigned int) buffer) & 3) || (count < 1024) || (count & 3)) {
  444. memcpy((__force void *)(this->base + bram_offset), buffer,
  445. count);
  446. return 0;
  447. }
  448. dma_src = dma_map_single(&c->pdev->dev, (void *) buffer, count,
  449. DMA_TO_DEVICE);
  450. dma_dst = c->phys_base + bram_offset;
  451. if (dma_mapping_error(&c->pdev->dev, dma_src)) {
  452. dev_err(&c->pdev->dev,
  453. "Couldn't DMA map a %d byte buffer\n",
  454. count);
  455. return -1;
  456. }
  457. omap_set_dma_transfer_params(c->dma_channel, OMAP_DMA_DATA_TYPE_S16,
  458. count / 2, 1, 0, 0, 0);
  459. omap_set_dma_src_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  460. dma_src, 0, 0);
  461. omap_set_dma_dest_params(c->dma_channel, 0, OMAP_DMA_AMODE_POST_INC,
  462. dma_dst, 0, 0);
  463. INIT_COMPLETION(c->dma_done);
  464. omap_start_dma(c->dma_channel);
  465. wait_for_completion(&c->dma_done);
  466. dma_unmap_single(&c->pdev->dev, dma_src, count, DMA_TO_DEVICE);
  467. return 0;
  468. }
  469. #else
  470. int omap2_onenand_read_bufferram(struct mtd_info *mtd, int area,
  471. unsigned char *buffer, int offset,
  472. size_t count);
  473. int omap2_onenand_write_bufferram(struct mtd_info *mtd, int area,
  474. const unsigned char *buffer,
  475. int offset, size_t count);
  476. #endif
  477. static struct platform_driver omap2_onenand_driver;
  478. static int __adjust_timing(struct device *dev, void *data)
  479. {
  480. int ret = 0;
  481. struct omap2_onenand *c;
  482. c = dev_get_drvdata(dev);
  483. BUG_ON(c->setup == NULL);
  484. /* DMA is not in use so this is all that is needed */
  485. /* Revisit for OMAP3! */
  486. ret = c->setup(c->onenand.base, c->freq);
  487. return ret;
  488. }
  489. int omap2_onenand_rephase(void)
  490. {
  491. return driver_for_each_device(&omap2_onenand_driver.driver, NULL,
  492. NULL, __adjust_timing);
  493. }
  494. static void omap2_onenand_shutdown(struct platform_device *pdev)
  495. {
  496. struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
  497. /* With certain content in the buffer RAM, the OMAP boot ROM code
  498. * can recognize the flash chip incorrectly. Zero it out before
  499. * soft reset.
  500. */
  501. memset((__force void *)c->onenand.base, 0, ONENAND_BUFRAM_SIZE);
  502. }
  503. static int __devinit omap2_onenand_probe(struct platform_device *pdev)
  504. {
  505. struct omap_onenand_platform_data *pdata;
  506. struct omap2_onenand *c;
  507. int r;
  508. pdata = pdev->dev.platform_data;
  509. if (pdata == NULL) {
  510. dev_err(&pdev->dev, "platform data missing\n");
  511. return -ENODEV;
  512. }
  513. c = kzalloc(sizeof(struct omap2_onenand), GFP_KERNEL);
  514. if (!c)
  515. return -ENOMEM;
  516. init_completion(&c->irq_done);
  517. init_completion(&c->dma_done);
  518. c->gpmc_cs = pdata->cs;
  519. c->gpio_irq = pdata->gpio_irq;
  520. c->dma_channel = pdata->dma_channel;
  521. if (c->dma_channel < 0) {
  522. /* if -1, don't use DMA */
  523. c->gpio_irq = 0;
  524. }
  525. r = gpmc_cs_request(c->gpmc_cs, ONENAND_IO_SIZE, &c->phys_base);
  526. if (r < 0) {
  527. dev_err(&pdev->dev, "Cannot request GPMC CS\n");
  528. goto err_kfree;
  529. }
  530. if (request_mem_region(c->phys_base, ONENAND_IO_SIZE,
  531. pdev->dev.driver->name) == NULL) {
  532. dev_err(&pdev->dev, "Cannot reserve memory region at 0x%08lx, "
  533. "size: 0x%x\n", c->phys_base, ONENAND_IO_SIZE);
  534. r = -EBUSY;
  535. goto err_free_cs;
  536. }
  537. c->onenand.base = ioremap(c->phys_base, ONENAND_IO_SIZE);
  538. if (c->onenand.base == NULL) {
  539. r = -ENOMEM;
  540. goto err_release_mem_region;
  541. }
  542. if (pdata->onenand_setup != NULL) {
  543. r = pdata->onenand_setup(c->onenand.base, c->freq);
  544. if (r < 0) {
  545. dev_err(&pdev->dev, "Onenand platform setup failed: "
  546. "%d\n", r);
  547. goto err_iounmap;
  548. }
  549. c->setup = pdata->onenand_setup;
  550. }
  551. if (c->gpio_irq) {
  552. if ((r = gpio_request(c->gpio_irq, "OneNAND irq")) < 0) {
  553. dev_err(&pdev->dev, "Failed to request GPIO%d for "
  554. "OneNAND\n", c->gpio_irq);
  555. goto err_iounmap;
  556. }
  557. gpio_direction_input(c->gpio_irq);
  558. if ((r = request_irq(gpio_to_irq(c->gpio_irq),
  559. omap2_onenand_interrupt, IRQF_TRIGGER_RISING,
  560. pdev->dev.driver->name, c)) < 0)
  561. goto err_release_gpio;
  562. }
  563. if (c->dma_channel >= 0) {
  564. r = omap_request_dma(0, pdev->dev.driver->name,
  565. omap2_onenand_dma_cb, (void *) c,
  566. &c->dma_channel);
  567. if (r == 0) {
  568. omap_set_dma_write_mode(c->dma_channel,
  569. OMAP_DMA_WRITE_NON_POSTED);
  570. omap_set_dma_src_data_pack(c->dma_channel, 1);
  571. omap_set_dma_src_burst_mode(c->dma_channel,
  572. OMAP_DMA_DATA_BURST_8);
  573. omap_set_dma_dest_data_pack(c->dma_channel, 1);
  574. omap_set_dma_dest_burst_mode(c->dma_channel,
  575. OMAP_DMA_DATA_BURST_8);
  576. } else {
  577. dev_info(&pdev->dev,
  578. "failed to allocate DMA for OneNAND, "
  579. "using PIO instead\n");
  580. c->dma_channel = -1;
  581. }
  582. }
  583. dev_info(&pdev->dev, "initializing on CS%d, phys base 0x%08lx, virtual "
  584. "base %p\n", c->gpmc_cs, c->phys_base,
  585. c->onenand.base);
  586. c->pdev = pdev;
  587. c->mtd.name = dev_name(&pdev->dev);
  588. c->mtd.priv = &c->onenand;
  589. c->mtd.owner = THIS_MODULE;
  590. c->mtd.dev.parent = &pdev->dev;
  591. if (c->dma_channel >= 0) {
  592. struct onenand_chip *this = &c->onenand;
  593. this->wait = omap2_onenand_wait;
  594. if (cpu_is_omap34xx()) {
  595. this->read_bufferram = omap3_onenand_read_bufferram;
  596. this->write_bufferram = omap3_onenand_write_bufferram;
  597. } else {
  598. this->read_bufferram = omap2_onenand_read_bufferram;
  599. this->write_bufferram = omap2_onenand_write_bufferram;
  600. }
  601. }
  602. if ((r = onenand_scan(&c->mtd, 1)) < 0)
  603. goto err_release_dma;
  604. switch ((c->onenand.version_id >> 4) & 0xf) {
  605. case 0:
  606. c->freq = 40;
  607. break;
  608. case 1:
  609. c->freq = 54;
  610. break;
  611. case 2:
  612. c->freq = 66;
  613. break;
  614. case 3:
  615. c->freq = 83;
  616. break;
  617. }
  618. #ifdef CONFIG_MTD_PARTITIONS
  619. if (pdata->parts != NULL)
  620. r = add_mtd_partitions(&c->mtd, pdata->parts,
  621. pdata->nr_parts);
  622. else
  623. #endif
  624. r = add_mtd_device(&c->mtd);
  625. if (r < 0)
  626. goto err_release_onenand;
  627. platform_set_drvdata(pdev, c);
  628. return 0;
  629. err_release_onenand:
  630. onenand_release(&c->mtd);
  631. err_release_dma:
  632. if (c->dma_channel != -1)
  633. omap_free_dma(c->dma_channel);
  634. if (c->gpio_irq)
  635. free_irq(gpio_to_irq(c->gpio_irq), c);
  636. err_release_gpio:
  637. if (c->gpio_irq)
  638. gpio_free(c->gpio_irq);
  639. err_iounmap:
  640. iounmap(c->onenand.base);
  641. err_release_mem_region:
  642. release_mem_region(c->phys_base, ONENAND_IO_SIZE);
  643. err_free_cs:
  644. gpmc_cs_free(c->gpmc_cs);
  645. err_kfree:
  646. kfree(c);
  647. return r;
  648. }
  649. static int __devexit omap2_onenand_remove(struct platform_device *pdev)
  650. {
  651. struct omap2_onenand *c = dev_get_drvdata(&pdev->dev);
  652. BUG_ON(c == NULL);
  653. #ifdef CONFIG_MTD_PARTITIONS
  654. if (c->parts)
  655. del_mtd_partitions(&c->mtd);
  656. else
  657. del_mtd_device(&c->mtd);
  658. #else
  659. del_mtd_device(&c->mtd);
  660. #endif
  661. onenand_release(&c->mtd);
  662. if (c->dma_channel != -1)
  663. omap_free_dma(c->dma_channel);
  664. omap2_onenand_shutdown(pdev);
  665. platform_set_drvdata(pdev, NULL);
  666. if (c->gpio_irq) {
  667. free_irq(gpio_to_irq(c->gpio_irq), c);
  668. gpio_free(c->gpio_irq);
  669. }
  670. iounmap(c->onenand.base);
  671. release_mem_region(c->phys_base, ONENAND_IO_SIZE);
  672. gpmc_cs_free(c->gpmc_cs);
  673. kfree(c);
  674. return 0;
  675. }
  676. static struct platform_driver omap2_onenand_driver = {
  677. .probe = omap2_onenand_probe,
  678. .remove = __devexit_p(omap2_onenand_remove),
  679. .shutdown = omap2_onenand_shutdown,
  680. .driver = {
  681. .name = DRIVER_NAME,
  682. .owner = THIS_MODULE,
  683. },
  684. };
  685. static int __init omap2_onenand_init(void)
  686. {
  687. printk(KERN_INFO "OneNAND driver initializing\n");
  688. return platform_driver_register(&omap2_onenand_driver);
  689. }
  690. static void __exit omap2_onenand_exit(void)
  691. {
  692. platform_driver_unregister(&omap2_onenand_driver);
  693. }
  694. module_init(omap2_onenand_init);
  695. module_exit(omap2_onenand_exit);
  696. MODULE_ALIAS(DRIVER_NAME);
  697. MODULE_LICENSE("GPL");
  698. MODULE_AUTHOR("Jarkko Lavinen <jarkko.lavinen@nokia.com>");
  699. MODULE_DESCRIPTION("Glue layer for OneNAND flash on OMAP2 / OMAP3");