mthca_qp.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246
  1. /*
  2. * Copyright (c) 2004 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Cisco Systems. All rights reserved.
  4. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. *
  35. * $Id: mthca_qp.c 1355 2004-12-17 15:23:43Z roland $
  36. */
  37. #include <linux/init.h>
  38. #include <linux/string.h>
  39. #include <linux/slab.h>
  40. #include <rdma/ib_verbs.h>
  41. #include <rdma/ib_cache.h>
  42. #include <rdma/ib_pack.h>
  43. #include "mthca_dev.h"
  44. #include "mthca_cmd.h"
  45. #include "mthca_memfree.h"
  46. #include "mthca_wqe.h"
  47. enum {
  48. MTHCA_MAX_DIRECT_QP_SIZE = 4 * PAGE_SIZE,
  49. MTHCA_ACK_REQ_FREQ = 10,
  50. MTHCA_FLIGHT_LIMIT = 9,
  51. MTHCA_UD_HEADER_SIZE = 72, /* largest UD header possible */
  52. MTHCA_INLINE_HEADER_SIZE = 4, /* data segment overhead for inline */
  53. MTHCA_INLINE_CHUNK_SIZE = 16 /* inline data segment chunk */
  54. };
  55. enum {
  56. MTHCA_QP_STATE_RST = 0,
  57. MTHCA_QP_STATE_INIT = 1,
  58. MTHCA_QP_STATE_RTR = 2,
  59. MTHCA_QP_STATE_RTS = 3,
  60. MTHCA_QP_STATE_SQE = 4,
  61. MTHCA_QP_STATE_SQD = 5,
  62. MTHCA_QP_STATE_ERR = 6,
  63. MTHCA_QP_STATE_DRAINING = 7
  64. };
  65. enum {
  66. MTHCA_QP_ST_RC = 0x0,
  67. MTHCA_QP_ST_UC = 0x1,
  68. MTHCA_QP_ST_RD = 0x2,
  69. MTHCA_QP_ST_UD = 0x3,
  70. MTHCA_QP_ST_MLX = 0x7
  71. };
  72. enum {
  73. MTHCA_QP_PM_MIGRATED = 0x3,
  74. MTHCA_QP_PM_ARMED = 0x0,
  75. MTHCA_QP_PM_REARM = 0x1
  76. };
  77. enum {
  78. /* qp_context flags */
  79. MTHCA_QP_BIT_DE = 1 << 8,
  80. /* params1 */
  81. MTHCA_QP_BIT_SRE = 1 << 15,
  82. MTHCA_QP_BIT_SWE = 1 << 14,
  83. MTHCA_QP_BIT_SAE = 1 << 13,
  84. MTHCA_QP_BIT_SIC = 1 << 4,
  85. MTHCA_QP_BIT_SSC = 1 << 3,
  86. /* params2 */
  87. MTHCA_QP_BIT_RRE = 1 << 15,
  88. MTHCA_QP_BIT_RWE = 1 << 14,
  89. MTHCA_QP_BIT_RAE = 1 << 13,
  90. MTHCA_QP_BIT_RIC = 1 << 4,
  91. MTHCA_QP_BIT_RSC = 1 << 3
  92. };
  93. struct mthca_qp_path {
  94. __be32 port_pkey;
  95. u8 rnr_retry;
  96. u8 g_mylmc;
  97. __be16 rlid;
  98. u8 ackto;
  99. u8 mgid_index;
  100. u8 static_rate;
  101. u8 hop_limit;
  102. __be32 sl_tclass_flowlabel;
  103. u8 rgid[16];
  104. } __attribute__((packed));
  105. struct mthca_qp_context {
  106. __be32 flags;
  107. __be32 tavor_sched_queue; /* Reserved on Arbel */
  108. u8 mtu_msgmax;
  109. u8 rq_size_stride; /* Reserved on Tavor */
  110. u8 sq_size_stride; /* Reserved on Tavor */
  111. u8 rlkey_arbel_sched_queue; /* Reserved on Tavor */
  112. __be32 usr_page;
  113. __be32 local_qpn;
  114. __be32 remote_qpn;
  115. u32 reserved1[2];
  116. struct mthca_qp_path pri_path;
  117. struct mthca_qp_path alt_path;
  118. __be32 rdd;
  119. __be32 pd;
  120. __be32 wqe_base;
  121. __be32 wqe_lkey;
  122. __be32 params1;
  123. __be32 reserved2;
  124. __be32 next_send_psn;
  125. __be32 cqn_snd;
  126. __be32 snd_wqe_base_l; /* Next send WQE on Tavor */
  127. __be32 snd_db_index; /* (debugging only entries) */
  128. __be32 last_acked_psn;
  129. __be32 ssn;
  130. __be32 params2;
  131. __be32 rnr_nextrecvpsn;
  132. __be32 ra_buff_indx;
  133. __be32 cqn_rcv;
  134. __be32 rcv_wqe_base_l; /* Next recv WQE on Tavor */
  135. __be32 rcv_db_index; /* (debugging only entries) */
  136. __be32 qkey;
  137. __be32 srqn;
  138. __be32 rmsn;
  139. __be16 rq_wqe_counter; /* reserved on Tavor */
  140. __be16 sq_wqe_counter; /* reserved on Tavor */
  141. u32 reserved3[18];
  142. } __attribute__((packed));
  143. struct mthca_qp_param {
  144. __be32 opt_param_mask;
  145. u32 reserved1;
  146. struct mthca_qp_context context;
  147. u32 reserved2[62];
  148. } __attribute__((packed));
  149. enum {
  150. MTHCA_QP_OPTPAR_ALT_ADDR_PATH = 1 << 0,
  151. MTHCA_QP_OPTPAR_RRE = 1 << 1,
  152. MTHCA_QP_OPTPAR_RAE = 1 << 2,
  153. MTHCA_QP_OPTPAR_RWE = 1 << 3,
  154. MTHCA_QP_OPTPAR_PKEY_INDEX = 1 << 4,
  155. MTHCA_QP_OPTPAR_Q_KEY = 1 << 5,
  156. MTHCA_QP_OPTPAR_RNR_TIMEOUT = 1 << 6,
  157. MTHCA_QP_OPTPAR_PRIMARY_ADDR_PATH = 1 << 7,
  158. MTHCA_QP_OPTPAR_SRA_MAX = 1 << 8,
  159. MTHCA_QP_OPTPAR_RRA_MAX = 1 << 9,
  160. MTHCA_QP_OPTPAR_PM_STATE = 1 << 10,
  161. MTHCA_QP_OPTPAR_PORT_NUM = 1 << 11,
  162. MTHCA_QP_OPTPAR_RETRY_COUNT = 1 << 12,
  163. MTHCA_QP_OPTPAR_ALT_RNR_RETRY = 1 << 13,
  164. MTHCA_QP_OPTPAR_ACK_TIMEOUT = 1 << 14,
  165. MTHCA_QP_OPTPAR_RNR_RETRY = 1 << 15,
  166. MTHCA_QP_OPTPAR_SCHED_QUEUE = 1 << 16
  167. };
  168. static const u8 mthca_opcode[] = {
  169. [IB_WR_SEND] = MTHCA_OPCODE_SEND,
  170. [IB_WR_SEND_WITH_IMM] = MTHCA_OPCODE_SEND_IMM,
  171. [IB_WR_RDMA_WRITE] = MTHCA_OPCODE_RDMA_WRITE,
  172. [IB_WR_RDMA_WRITE_WITH_IMM] = MTHCA_OPCODE_RDMA_WRITE_IMM,
  173. [IB_WR_RDMA_READ] = MTHCA_OPCODE_RDMA_READ,
  174. [IB_WR_ATOMIC_CMP_AND_SWP] = MTHCA_OPCODE_ATOMIC_CS,
  175. [IB_WR_ATOMIC_FETCH_AND_ADD] = MTHCA_OPCODE_ATOMIC_FA,
  176. };
  177. static int is_sqp(struct mthca_dev *dev, struct mthca_qp *qp)
  178. {
  179. return qp->qpn >= dev->qp_table.sqp_start &&
  180. qp->qpn <= dev->qp_table.sqp_start + 3;
  181. }
  182. static int is_qp0(struct mthca_dev *dev, struct mthca_qp *qp)
  183. {
  184. return qp->qpn >= dev->qp_table.sqp_start &&
  185. qp->qpn <= dev->qp_table.sqp_start + 1;
  186. }
  187. static void *get_recv_wqe(struct mthca_qp *qp, int n)
  188. {
  189. if (qp->is_direct)
  190. return qp->queue.direct.buf + (n << qp->rq.wqe_shift);
  191. else
  192. return qp->queue.page_list[(n << qp->rq.wqe_shift) >> PAGE_SHIFT].buf +
  193. ((n << qp->rq.wqe_shift) & (PAGE_SIZE - 1));
  194. }
  195. static void *get_send_wqe(struct mthca_qp *qp, int n)
  196. {
  197. if (qp->is_direct)
  198. return qp->queue.direct.buf + qp->send_wqe_offset +
  199. (n << qp->sq.wqe_shift);
  200. else
  201. return qp->queue.page_list[(qp->send_wqe_offset +
  202. (n << qp->sq.wqe_shift)) >>
  203. PAGE_SHIFT].buf +
  204. ((qp->send_wqe_offset + (n << qp->sq.wqe_shift)) &
  205. (PAGE_SIZE - 1));
  206. }
  207. static void mthca_wq_init(struct mthca_wq *wq)
  208. {
  209. spin_lock_init(&wq->lock);
  210. wq->next_ind = 0;
  211. wq->last_comp = wq->max - 1;
  212. wq->head = 0;
  213. wq->tail = 0;
  214. }
  215. void mthca_qp_event(struct mthca_dev *dev, u32 qpn,
  216. enum ib_event_type event_type)
  217. {
  218. struct mthca_qp *qp;
  219. struct ib_event event;
  220. spin_lock(&dev->qp_table.lock);
  221. qp = mthca_array_get(&dev->qp_table.qp, qpn & (dev->limits.num_qps - 1));
  222. if (qp)
  223. atomic_inc(&qp->refcount);
  224. spin_unlock(&dev->qp_table.lock);
  225. if (!qp) {
  226. mthca_warn(dev, "Async event for bogus QP %08x\n", qpn);
  227. return;
  228. }
  229. event.device = &dev->ib_dev;
  230. event.event = event_type;
  231. event.element.qp = &qp->ibqp;
  232. if (qp->ibqp.event_handler)
  233. qp->ibqp.event_handler(&event, qp->ibqp.qp_context);
  234. if (atomic_dec_and_test(&qp->refcount))
  235. wake_up(&qp->wait);
  236. }
  237. static int to_mthca_state(enum ib_qp_state ib_state)
  238. {
  239. switch (ib_state) {
  240. case IB_QPS_RESET: return MTHCA_QP_STATE_RST;
  241. case IB_QPS_INIT: return MTHCA_QP_STATE_INIT;
  242. case IB_QPS_RTR: return MTHCA_QP_STATE_RTR;
  243. case IB_QPS_RTS: return MTHCA_QP_STATE_RTS;
  244. case IB_QPS_SQD: return MTHCA_QP_STATE_SQD;
  245. case IB_QPS_SQE: return MTHCA_QP_STATE_SQE;
  246. case IB_QPS_ERR: return MTHCA_QP_STATE_ERR;
  247. default: return -1;
  248. }
  249. }
  250. enum { RC, UC, UD, RD, RDEE, MLX, NUM_TRANS };
  251. static int to_mthca_st(int transport)
  252. {
  253. switch (transport) {
  254. case RC: return MTHCA_QP_ST_RC;
  255. case UC: return MTHCA_QP_ST_UC;
  256. case UD: return MTHCA_QP_ST_UD;
  257. case RD: return MTHCA_QP_ST_RD;
  258. case MLX: return MTHCA_QP_ST_MLX;
  259. default: return -1;
  260. }
  261. }
  262. static const struct {
  263. int trans;
  264. u32 req_param[NUM_TRANS];
  265. u32 opt_param[NUM_TRANS];
  266. } state_table[IB_QPS_ERR + 1][IB_QPS_ERR + 1] = {
  267. [IB_QPS_RESET] = {
  268. [IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },
  269. [IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR },
  270. [IB_QPS_INIT] = {
  271. .trans = MTHCA_TRANS_RST2INIT,
  272. .req_param = {
  273. [UD] = (IB_QP_PKEY_INDEX |
  274. IB_QP_PORT |
  275. IB_QP_QKEY),
  276. [UC] = (IB_QP_PKEY_INDEX |
  277. IB_QP_PORT |
  278. IB_QP_ACCESS_FLAGS),
  279. [RC] = (IB_QP_PKEY_INDEX |
  280. IB_QP_PORT |
  281. IB_QP_ACCESS_FLAGS),
  282. [MLX] = (IB_QP_PKEY_INDEX |
  283. IB_QP_QKEY),
  284. },
  285. /* bug-for-bug compatibility with VAPI: */
  286. .opt_param = {
  287. [MLX] = IB_QP_PORT
  288. }
  289. },
  290. },
  291. [IB_QPS_INIT] = {
  292. [IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },
  293. [IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR },
  294. [IB_QPS_INIT] = {
  295. .trans = MTHCA_TRANS_INIT2INIT,
  296. .opt_param = {
  297. [UD] = (IB_QP_PKEY_INDEX |
  298. IB_QP_PORT |
  299. IB_QP_QKEY),
  300. [UC] = (IB_QP_PKEY_INDEX |
  301. IB_QP_PORT |
  302. IB_QP_ACCESS_FLAGS),
  303. [RC] = (IB_QP_PKEY_INDEX |
  304. IB_QP_PORT |
  305. IB_QP_ACCESS_FLAGS),
  306. [MLX] = (IB_QP_PKEY_INDEX |
  307. IB_QP_QKEY),
  308. }
  309. },
  310. [IB_QPS_RTR] = {
  311. .trans = MTHCA_TRANS_INIT2RTR,
  312. .req_param = {
  313. [UC] = (IB_QP_AV |
  314. IB_QP_PATH_MTU |
  315. IB_QP_DEST_QPN |
  316. IB_QP_RQ_PSN),
  317. [RC] = (IB_QP_AV |
  318. IB_QP_PATH_MTU |
  319. IB_QP_DEST_QPN |
  320. IB_QP_RQ_PSN |
  321. IB_QP_MAX_DEST_RD_ATOMIC |
  322. IB_QP_MIN_RNR_TIMER),
  323. },
  324. .opt_param = {
  325. [UD] = (IB_QP_PKEY_INDEX |
  326. IB_QP_QKEY),
  327. [UC] = (IB_QP_ALT_PATH |
  328. IB_QP_ACCESS_FLAGS |
  329. IB_QP_PKEY_INDEX),
  330. [RC] = (IB_QP_ALT_PATH |
  331. IB_QP_ACCESS_FLAGS |
  332. IB_QP_PKEY_INDEX),
  333. [MLX] = (IB_QP_PKEY_INDEX |
  334. IB_QP_QKEY),
  335. }
  336. }
  337. },
  338. [IB_QPS_RTR] = {
  339. [IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },
  340. [IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR },
  341. [IB_QPS_RTS] = {
  342. .trans = MTHCA_TRANS_RTR2RTS,
  343. .req_param = {
  344. [UD] = IB_QP_SQ_PSN,
  345. [UC] = IB_QP_SQ_PSN,
  346. [RC] = (IB_QP_TIMEOUT |
  347. IB_QP_RETRY_CNT |
  348. IB_QP_RNR_RETRY |
  349. IB_QP_SQ_PSN |
  350. IB_QP_MAX_QP_RD_ATOMIC),
  351. [MLX] = IB_QP_SQ_PSN,
  352. },
  353. .opt_param = {
  354. [UD] = (IB_QP_CUR_STATE |
  355. IB_QP_QKEY),
  356. [UC] = (IB_QP_CUR_STATE |
  357. IB_QP_ALT_PATH |
  358. IB_QP_ACCESS_FLAGS |
  359. IB_QP_PKEY_INDEX |
  360. IB_QP_PATH_MIG_STATE),
  361. [RC] = (IB_QP_CUR_STATE |
  362. IB_QP_ALT_PATH |
  363. IB_QP_ACCESS_FLAGS |
  364. IB_QP_PKEY_INDEX |
  365. IB_QP_MIN_RNR_TIMER |
  366. IB_QP_PATH_MIG_STATE),
  367. [MLX] = (IB_QP_CUR_STATE |
  368. IB_QP_QKEY),
  369. }
  370. }
  371. },
  372. [IB_QPS_RTS] = {
  373. [IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },
  374. [IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR },
  375. [IB_QPS_RTS] = {
  376. .trans = MTHCA_TRANS_RTS2RTS,
  377. .opt_param = {
  378. [UD] = (IB_QP_CUR_STATE |
  379. IB_QP_QKEY),
  380. [UC] = (IB_QP_ACCESS_FLAGS |
  381. IB_QP_ALT_PATH |
  382. IB_QP_PATH_MIG_STATE),
  383. [RC] = (IB_QP_ACCESS_FLAGS |
  384. IB_QP_ALT_PATH |
  385. IB_QP_PATH_MIG_STATE |
  386. IB_QP_MIN_RNR_TIMER),
  387. [MLX] = (IB_QP_CUR_STATE |
  388. IB_QP_QKEY),
  389. }
  390. },
  391. [IB_QPS_SQD] = {
  392. .trans = MTHCA_TRANS_RTS2SQD,
  393. },
  394. },
  395. [IB_QPS_SQD] = {
  396. [IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },
  397. [IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR },
  398. [IB_QPS_RTS] = {
  399. .trans = MTHCA_TRANS_SQD2RTS,
  400. .opt_param = {
  401. [UD] = (IB_QP_CUR_STATE |
  402. IB_QP_QKEY),
  403. [UC] = (IB_QP_CUR_STATE |
  404. IB_QP_ALT_PATH |
  405. IB_QP_ACCESS_FLAGS |
  406. IB_QP_PATH_MIG_STATE),
  407. [RC] = (IB_QP_CUR_STATE |
  408. IB_QP_ALT_PATH |
  409. IB_QP_ACCESS_FLAGS |
  410. IB_QP_MIN_RNR_TIMER |
  411. IB_QP_PATH_MIG_STATE),
  412. [MLX] = (IB_QP_CUR_STATE |
  413. IB_QP_QKEY),
  414. }
  415. },
  416. [IB_QPS_SQD] = {
  417. .trans = MTHCA_TRANS_SQD2SQD,
  418. .opt_param = {
  419. [UD] = (IB_QP_PKEY_INDEX |
  420. IB_QP_QKEY),
  421. [UC] = (IB_QP_AV |
  422. IB_QP_CUR_STATE |
  423. IB_QP_ALT_PATH |
  424. IB_QP_ACCESS_FLAGS |
  425. IB_QP_PKEY_INDEX |
  426. IB_QP_PATH_MIG_STATE),
  427. [RC] = (IB_QP_AV |
  428. IB_QP_TIMEOUT |
  429. IB_QP_RETRY_CNT |
  430. IB_QP_RNR_RETRY |
  431. IB_QP_MAX_QP_RD_ATOMIC |
  432. IB_QP_MAX_DEST_RD_ATOMIC |
  433. IB_QP_CUR_STATE |
  434. IB_QP_ALT_PATH |
  435. IB_QP_ACCESS_FLAGS |
  436. IB_QP_PKEY_INDEX |
  437. IB_QP_MIN_RNR_TIMER |
  438. IB_QP_PATH_MIG_STATE),
  439. [MLX] = (IB_QP_PKEY_INDEX |
  440. IB_QP_QKEY),
  441. }
  442. }
  443. },
  444. [IB_QPS_SQE] = {
  445. [IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },
  446. [IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR },
  447. [IB_QPS_RTS] = {
  448. .trans = MTHCA_TRANS_SQERR2RTS,
  449. .opt_param = {
  450. [UD] = (IB_QP_CUR_STATE |
  451. IB_QP_QKEY),
  452. [UC] = IB_QP_CUR_STATE,
  453. [RC] = (IB_QP_CUR_STATE |
  454. IB_QP_MIN_RNR_TIMER),
  455. [MLX] = (IB_QP_CUR_STATE |
  456. IB_QP_QKEY),
  457. }
  458. }
  459. },
  460. [IB_QPS_ERR] = {
  461. [IB_QPS_RESET] = { .trans = MTHCA_TRANS_ANY2RST },
  462. [IB_QPS_ERR] = { .trans = MTHCA_TRANS_ANY2ERR }
  463. }
  464. };
  465. static void store_attrs(struct mthca_sqp *sqp, struct ib_qp_attr *attr,
  466. int attr_mask)
  467. {
  468. if (attr_mask & IB_QP_PKEY_INDEX)
  469. sqp->pkey_index = attr->pkey_index;
  470. if (attr_mask & IB_QP_QKEY)
  471. sqp->qkey = attr->qkey;
  472. if (attr_mask & IB_QP_SQ_PSN)
  473. sqp->send_psn = attr->sq_psn;
  474. }
  475. static void init_port(struct mthca_dev *dev, int port)
  476. {
  477. int err;
  478. u8 status;
  479. struct mthca_init_ib_param param;
  480. memset(&param, 0, sizeof param);
  481. param.port_width = dev->limits.port_width_cap;
  482. param.vl_cap = dev->limits.vl_cap;
  483. param.mtu_cap = dev->limits.mtu_cap;
  484. param.gid_cap = dev->limits.gid_table_len;
  485. param.pkey_cap = dev->limits.pkey_table_len;
  486. err = mthca_INIT_IB(dev, &param, port, &status);
  487. if (err)
  488. mthca_warn(dev, "INIT_IB failed, return code %d.\n", err);
  489. if (status)
  490. mthca_warn(dev, "INIT_IB returned status %02x.\n", status);
  491. }
  492. static __be32 get_hw_access_flags(struct mthca_qp *qp, struct ib_qp_attr *attr,
  493. int attr_mask)
  494. {
  495. u8 dest_rd_atomic;
  496. u32 access_flags;
  497. u32 hw_access_flags = 0;
  498. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  499. dest_rd_atomic = attr->max_dest_rd_atomic;
  500. else
  501. dest_rd_atomic = qp->resp_depth;
  502. if (attr_mask & IB_QP_ACCESS_FLAGS)
  503. access_flags = attr->qp_access_flags;
  504. else
  505. access_flags = qp->atomic_rd_en;
  506. if (!dest_rd_atomic)
  507. access_flags &= IB_ACCESS_REMOTE_WRITE;
  508. if (access_flags & IB_ACCESS_REMOTE_READ)
  509. hw_access_flags |= MTHCA_QP_BIT_RRE;
  510. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  511. hw_access_flags |= MTHCA_QP_BIT_RAE;
  512. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  513. hw_access_flags |= MTHCA_QP_BIT_RWE;
  514. return cpu_to_be32(hw_access_flags);
  515. }
  516. int mthca_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, int attr_mask)
  517. {
  518. struct mthca_dev *dev = to_mdev(ibqp->device);
  519. struct mthca_qp *qp = to_mqp(ibqp);
  520. enum ib_qp_state cur_state, new_state;
  521. struct mthca_mailbox *mailbox;
  522. struct mthca_qp_param *qp_param;
  523. struct mthca_qp_context *qp_context;
  524. u32 req_param, opt_param;
  525. u8 status;
  526. int err;
  527. if (attr_mask & IB_QP_CUR_STATE) {
  528. if (attr->cur_qp_state != IB_QPS_RTR &&
  529. attr->cur_qp_state != IB_QPS_RTS &&
  530. attr->cur_qp_state != IB_QPS_SQD &&
  531. attr->cur_qp_state != IB_QPS_SQE)
  532. return -EINVAL;
  533. else
  534. cur_state = attr->cur_qp_state;
  535. } else {
  536. spin_lock_irq(&qp->sq.lock);
  537. spin_lock(&qp->rq.lock);
  538. cur_state = qp->state;
  539. spin_unlock(&qp->rq.lock);
  540. spin_unlock_irq(&qp->sq.lock);
  541. }
  542. if (attr_mask & IB_QP_STATE) {
  543. if (attr->qp_state < 0 || attr->qp_state > IB_QPS_ERR)
  544. return -EINVAL;
  545. new_state = attr->qp_state;
  546. } else
  547. new_state = cur_state;
  548. if (state_table[cur_state][new_state].trans == MTHCA_TRANS_INVALID) {
  549. mthca_dbg(dev, "Illegal QP transition "
  550. "%d->%d\n", cur_state, new_state);
  551. return -EINVAL;
  552. }
  553. req_param = state_table[cur_state][new_state].req_param[qp->transport];
  554. opt_param = state_table[cur_state][new_state].opt_param[qp->transport];
  555. if ((req_param & attr_mask) != req_param) {
  556. mthca_dbg(dev, "QP transition "
  557. "%d->%d missing req attr 0x%08x\n",
  558. cur_state, new_state,
  559. req_param & ~attr_mask);
  560. return -EINVAL;
  561. }
  562. if (attr_mask & ~(req_param | opt_param | IB_QP_STATE)) {
  563. mthca_dbg(dev, "QP transition (transport %d) "
  564. "%d->%d has extra attr 0x%08x\n",
  565. qp->transport,
  566. cur_state, new_state,
  567. attr_mask & ~(req_param | opt_param |
  568. IB_QP_STATE));
  569. return -EINVAL;
  570. }
  571. if ((attr_mask & IB_QP_PKEY_INDEX) &&
  572. attr->pkey_index >= dev->limits.pkey_table_len) {
  573. mthca_dbg(dev, "PKey index (%u) too large. max is %d\n",
  574. attr->pkey_index,dev->limits.pkey_table_len-1);
  575. return -EINVAL;
  576. }
  577. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  578. attr->max_rd_atomic > dev->limits.max_qp_init_rdma) {
  579. mthca_dbg(dev, "Max rdma_atomic as initiator %u too large (max is %d)\n",
  580. attr->max_rd_atomic, dev->limits.max_qp_init_rdma);
  581. return -EINVAL;
  582. }
  583. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  584. attr->max_dest_rd_atomic > 1 << dev->qp_table.rdb_shift) {
  585. mthca_dbg(dev, "Max rdma_atomic as responder %u too large (max %d)\n",
  586. attr->max_dest_rd_atomic, 1 << dev->qp_table.rdb_shift);
  587. return -EINVAL;
  588. }
  589. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  590. if (IS_ERR(mailbox))
  591. return PTR_ERR(mailbox);
  592. qp_param = mailbox->buf;
  593. qp_context = &qp_param->context;
  594. memset(qp_param, 0, sizeof *qp_param);
  595. qp_context->flags = cpu_to_be32((to_mthca_state(new_state) << 28) |
  596. (to_mthca_st(qp->transport) << 16));
  597. qp_context->flags |= cpu_to_be32(MTHCA_QP_BIT_DE);
  598. if (!(attr_mask & IB_QP_PATH_MIG_STATE))
  599. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_MIGRATED << 11);
  600. else {
  601. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PM_STATE);
  602. switch (attr->path_mig_state) {
  603. case IB_MIG_MIGRATED:
  604. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_MIGRATED << 11);
  605. break;
  606. case IB_MIG_REARM:
  607. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_REARM << 11);
  608. break;
  609. case IB_MIG_ARMED:
  610. qp_context->flags |= cpu_to_be32(MTHCA_QP_PM_ARMED << 11);
  611. break;
  612. }
  613. }
  614. /* leave tavor_sched_queue as 0 */
  615. if (qp->transport == MLX || qp->transport == UD)
  616. qp_context->mtu_msgmax = (IB_MTU_2048 << 5) | 11;
  617. else if (attr_mask & IB_QP_PATH_MTU)
  618. qp_context->mtu_msgmax = (attr->path_mtu << 5) | 31;
  619. if (mthca_is_memfree(dev)) {
  620. if (qp->rq.max)
  621. qp_context->rq_size_stride = long_log2(qp->rq.max) << 3;
  622. qp_context->rq_size_stride |= qp->rq.wqe_shift - 4;
  623. if (qp->sq.max)
  624. qp_context->sq_size_stride = long_log2(qp->sq.max) << 3;
  625. qp_context->sq_size_stride |= qp->sq.wqe_shift - 4;
  626. }
  627. /* leave arbel_sched_queue as 0 */
  628. if (qp->ibqp.uobject)
  629. qp_context->usr_page =
  630. cpu_to_be32(to_mucontext(qp->ibqp.uobject->context)->uar.index);
  631. else
  632. qp_context->usr_page = cpu_to_be32(dev->driver_uar.index);
  633. qp_context->local_qpn = cpu_to_be32(qp->qpn);
  634. if (attr_mask & IB_QP_DEST_QPN) {
  635. qp_context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
  636. }
  637. if (qp->transport == MLX)
  638. qp_context->pri_path.port_pkey |=
  639. cpu_to_be32(to_msqp(qp)->port << 24);
  640. else {
  641. if (attr_mask & IB_QP_PORT) {
  642. qp_context->pri_path.port_pkey |=
  643. cpu_to_be32(attr->port_num << 24);
  644. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PORT_NUM);
  645. }
  646. }
  647. if (attr_mask & IB_QP_PKEY_INDEX) {
  648. qp_context->pri_path.port_pkey |=
  649. cpu_to_be32(attr->pkey_index);
  650. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PKEY_INDEX);
  651. }
  652. if (attr_mask & IB_QP_RNR_RETRY) {
  653. qp_context->pri_path.rnr_retry = attr->rnr_retry << 5;
  654. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RNR_RETRY);
  655. }
  656. if (attr_mask & IB_QP_AV) {
  657. qp_context->pri_path.g_mylmc = attr->ah_attr.src_path_bits & 0x7f;
  658. qp_context->pri_path.rlid = cpu_to_be16(attr->ah_attr.dlid);
  659. qp_context->pri_path.static_rate = !!attr->ah_attr.static_rate;
  660. if (attr->ah_attr.ah_flags & IB_AH_GRH) {
  661. qp_context->pri_path.g_mylmc |= 1 << 7;
  662. qp_context->pri_path.mgid_index = attr->ah_attr.grh.sgid_index;
  663. qp_context->pri_path.hop_limit = attr->ah_attr.grh.hop_limit;
  664. qp_context->pri_path.sl_tclass_flowlabel =
  665. cpu_to_be32((attr->ah_attr.sl << 28) |
  666. (attr->ah_attr.grh.traffic_class << 20) |
  667. (attr->ah_attr.grh.flow_label));
  668. memcpy(qp_context->pri_path.rgid,
  669. attr->ah_attr.grh.dgid.raw, 16);
  670. } else {
  671. qp_context->pri_path.sl_tclass_flowlabel =
  672. cpu_to_be32(attr->ah_attr.sl << 28);
  673. }
  674. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_PRIMARY_ADDR_PATH);
  675. }
  676. if (attr_mask & IB_QP_TIMEOUT) {
  677. qp_context->pri_path.ackto = attr->timeout << 3;
  678. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_ACK_TIMEOUT);
  679. }
  680. /* XXX alt_path */
  681. /* leave rdd as 0 */
  682. qp_context->pd = cpu_to_be32(to_mpd(ibqp->pd)->pd_num);
  683. /* leave wqe_base as 0 (we always create an MR based at 0 for WQs) */
  684. qp_context->wqe_lkey = cpu_to_be32(qp->mr.ibmr.lkey);
  685. qp_context->params1 = cpu_to_be32((MTHCA_ACK_REQ_FREQ << 28) |
  686. (MTHCA_FLIGHT_LIMIT << 24) |
  687. MTHCA_QP_BIT_SRE |
  688. MTHCA_QP_BIT_SWE |
  689. MTHCA_QP_BIT_SAE);
  690. if (qp->sq_policy == IB_SIGNAL_ALL_WR)
  691. qp_context->params1 |= cpu_to_be32(MTHCA_QP_BIT_SSC);
  692. if (attr_mask & IB_QP_RETRY_CNT) {
  693. qp_context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  694. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RETRY_COUNT);
  695. }
  696. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  697. if (attr->max_rd_atomic)
  698. qp_context->params1 |=
  699. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  700. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_SRA_MAX);
  701. }
  702. if (attr_mask & IB_QP_SQ_PSN)
  703. qp_context->next_send_psn = cpu_to_be32(attr->sq_psn);
  704. qp_context->cqn_snd = cpu_to_be32(to_mcq(ibqp->send_cq)->cqn);
  705. if (mthca_is_memfree(dev)) {
  706. qp_context->snd_wqe_base_l = cpu_to_be32(qp->send_wqe_offset);
  707. qp_context->snd_db_index = cpu_to_be32(qp->sq.db_index);
  708. }
  709. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  710. if (attr->max_dest_rd_atomic)
  711. qp_context->params2 |=
  712. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  713. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RRA_MAX);
  714. }
  715. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
  716. qp_context->params2 |= get_hw_access_flags(qp, attr, attr_mask);
  717. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RWE |
  718. MTHCA_QP_OPTPAR_RRE |
  719. MTHCA_QP_OPTPAR_RAE);
  720. }
  721. qp_context->params2 |= cpu_to_be32(MTHCA_QP_BIT_RSC);
  722. if (ibqp->srq)
  723. qp_context->params2 |= cpu_to_be32(MTHCA_QP_BIT_RIC);
  724. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  725. qp_context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  726. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_RNR_TIMEOUT);
  727. }
  728. if (attr_mask & IB_QP_RQ_PSN)
  729. qp_context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  730. qp_context->ra_buff_indx =
  731. cpu_to_be32(dev->qp_table.rdb_base +
  732. ((qp->qpn & (dev->limits.num_qps - 1)) * MTHCA_RDB_ENTRY_SIZE <<
  733. dev->qp_table.rdb_shift));
  734. qp_context->cqn_rcv = cpu_to_be32(to_mcq(ibqp->recv_cq)->cqn);
  735. if (mthca_is_memfree(dev))
  736. qp_context->rcv_db_index = cpu_to_be32(qp->rq.db_index);
  737. if (attr_mask & IB_QP_QKEY) {
  738. qp_context->qkey = cpu_to_be32(attr->qkey);
  739. qp_param->opt_param_mask |= cpu_to_be32(MTHCA_QP_OPTPAR_Q_KEY);
  740. }
  741. if (ibqp->srq)
  742. qp_context->srqn = cpu_to_be32(1 << 24 |
  743. to_msrq(ibqp->srq)->srqn);
  744. err = mthca_MODIFY_QP(dev, state_table[cur_state][new_state].trans,
  745. qp->qpn, 0, mailbox, 0, &status);
  746. if (status) {
  747. mthca_warn(dev, "modify QP %d returned status %02x.\n",
  748. state_table[cur_state][new_state].trans, status);
  749. err = -EINVAL;
  750. }
  751. if (!err) {
  752. qp->state = new_state;
  753. if (attr_mask & IB_QP_ACCESS_FLAGS)
  754. qp->atomic_rd_en = attr->qp_access_flags;
  755. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  756. qp->resp_depth = attr->max_dest_rd_atomic;
  757. }
  758. mthca_free_mailbox(dev, mailbox);
  759. if (is_sqp(dev, qp))
  760. store_attrs(to_msqp(qp), attr, attr_mask);
  761. /*
  762. * If we moved QP0 to RTR, bring the IB link up; if we moved
  763. * QP0 to RESET or ERROR, bring the link back down.
  764. */
  765. if (is_qp0(dev, qp)) {
  766. if (cur_state != IB_QPS_RTR &&
  767. new_state == IB_QPS_RTR)
  768. init_port(dev, to_msqp(qp)->port);
  769. if (cur_state != IB_QPS_RESET &&
  770. cur_state != IB_QPS_ERR &&
  771. (new_state == IB_QPS_RESET ||
  772. new_state == IB_QPS_ERR))
  773. mthca_CLOSE_IB(dev, to_msqp(qp)->port, &status);
  774. }
  775. /*
  776. * If we moved a kernel QP to RESET, clean up all old CQ
  777. * entries and reinitialize the QP.
  778. */
  779. if (!err && new_state == IB_QPS_RESET && !qp->ibqp.uobject) {
  780. mthca_cq_clean(dev, to_mcq(qp->ibqp.send_cq)->cqn, qp->qpn,
  781. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  782. if (qp->ibqp.send_cq != qp->ibqp.recv_cq)
  783. mthca_cq_clean(dev, to_mcq(qp->ibqp.recv_cq)->cqn, qp->qpn,
  784. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  785. mthca_wq_init(&qp->sq);
  786. qp->sq.last = get_send_wqe(qp, qp->sq.max - 1);
  787. mthca_wq_init(&qp->rq);
  788. qp->rq.last = get_recv_wqe(qp, qp->rq.max - 1);
  789. if (mthca_is_memfree(dev)) {
  790. *qp->sq.db = 0;
  791. *qp->rq.db = 0;
  792. }
  793. }
  794. return err;
  795. }
  796. static void mthca_adjust_qp_caps(struct mthca_dev *dev,
  797. struct mthca_pd *pd,
  798. struct mthca_qp *qp)
  799. {
  800. int max_data_size;
  801. /*
  802. * Calculate the maximum size of WQE s/g segments, excluding
  803. * the next segment and other non-data segments.
  804. */
  805. max_data_size = min(dev->limits.max_desc_sz, 1 << qp->sq.wqe_shift) -
  806. sizeof (struct mthca_next_seg);
  807. switch (qp->transport) {
  808. case MLX:
  809. max_data_size -= 2 * sizeof (struct mthca_data_seg);
  810. break;
  811. case UD:
  812. if (mthca_is_memfree(dev))
  813. max_data_size -= sizeof (struct mthca_arbel_ud_seg);
  814. else
  815. max_data_size -= sizeof (struct mthca_tavor_ud_seg);
  816. break;
  817. default:
  818. max_data_size -= sizeof (struct mthca_raddr_seg);
  819. break;
  820. }
  821. /* We don't support inline data for kernel QPs (yet). */
  822. if (!pd->ibpd.uobject)
  823. qp->max_inline_data = 0;
  824. else
  825. qp->max_inline_data = max_data_size - MTHCA_INLINE_HEADER_SIZE;
  826. qp->sq.max_gs = min_t(int, dev->limits.max_sg,
  827. max_data_size / sizeof (struct mthca_data_seg));
  828. qp->rq.max_gs = min_t(int, dev->limits.max_sg,
  829. (min(dev->limits.max_desc_sz, 1 << qp->rq.wqe_shift) -
  830. sizeof (struct mthca_next_seg)) /
  831. sizeof (struct mthca_data_seg));
  832. }
  833. /*
  834. * Allocate and register buffer for WQEs. qp->rq.max, sq.max,
  835. * rq.max_gs and sq.max_gs must all be assigned.
  836. * mthca_alloc_wqe_buf will calculate rq.wqe_shift and
  837. * sq.wqe_shift (as well as send_wqe_offset, is_direct, and
  838. * queue)
  839. */
  840. static int mthca_alloc_wqe_buf(struct mthca_dev *dev,
  841. struct mthca_pd *pd,
  842. struct mthca_qp *qp)
  843. {
  844. int size;
  845. int err = -ENOMEM;
  846. size = sizeof (struct mthca_next_seg) +
  847. qp->rq.max_gs * sizeof (struct mthca_data_seg);
  848. if (size > dev->limits.max_desc_sz)
  849. return -EINVAL;
  850. for (qp->rq.wqe_shift = 6; 1 << qp->rq.wqe_shift < size;
  851. qp->rq.wqe_shift++)
  852. ; /* nothing */
  853. size = qp->sq.max_gs * sizeof (struct mthca_data_seg);
  854. switch (qp->transport) {
  855. case MLX:
  856. size += 2 * sizeof (struct mthca_data_seg);
  857. break;
  858. case UD:
  859. size += mthca_is_memfree(dev) ?
  860. sizeof (struct mthca_arbel_ud_seg) :
  861. sizeof (struct mthca_tavor_ud_seg);
  862. break;
  863. case UC:
  864. size += sizeof (struct mthca_raddr_seg);
  865. break;
  866. case RC:
  867. size += sizeof (struct mthca_raddr_seg);
  868. /*
  869. * An atomic op will require an atomic segment, a
  870. * remote address segment and one scatter entry.
  871. */
  872. size = max_t(int, size,
  873. sizeof (struct mthca_atomic_seg) +
  874. sizeof (struct mthca_raddr_seg) +
  875. sizeof (struct mthca_data_seg));
  876. break;
  877. default:
  878. break;
  879. }
  880. /* Make sure that we have enough space for a bind request */
  881. size = max_t(int, size, sizeof (struct mthca_bind_seg));
  882. size += sizeof (struct mthca_next_seg);
  883. if (size > dev->limits.max_desc_sz)
  884. return -EINVAL;
  885. for (qp->sq.wqe_shift = 6; 1 << qp->sq.wqe_shift < size;
  886. qp->sq.wqe_shift++)
  887. ; /* nothing */
  888. qp->send_wqe_offset = ALIGN(qp->rq.max << qp->rq.wqe_shift,
  889. 1 << qp->sq.wqe_shift);
  890. /*
  891. * If this is a userspace QP, we don't actually have to
  892. * allocate anything. All we need is to calculate the WQE
  893. * sizes and the send_wqe_offset, so we're done now.
  894. */
  895. if (pd->ibpd.uobject)
  896. return 0;
  897. size = PAGE_ALIGN(qp->send_wqe_offset +
  898. (qp->sq.max << qp->sq.wqe_shift));
  899. qp->wrid = kmalloc((qp->rq.max + qp->sq.max) * sizeof (u64),
  900. GFP_KERNEL);
  901. if (!qp->wrid)
  902. goto err_out;
  903. err = mthca_buf_alloc(dev, size, MTHCA_MAX_DIRECT_QP_SIZE,
  904. &qp->queue, &qp->is_direct, pd, 0, &qp->mr);
  905. if (err)
  906. goto err_out;
  907. return 0;
  908. err_out:
  909. kfree(qp->wrid);
  910. return err;
  911. }
  912. static void mthca_free_wqe_buf(struct mthca_dev *dev,
  913. struct mthca_qp *qp)
  914. {
  915. mthca_buf_free(dev, PAGE_ALIGN(qp->send_wqe_offset +
  916. (qp->sq.max << qp->sq.wqe_shift)),
  917. &qp->queue, qp->is_direct, &qp->mr);
  918. kfree(qp->wrid);
  919. }
  920. static int mthca_map_memfree(struct mthca_dev *dev,
  921. struct mthca_qp *qp)
  922. {
  923. int ret;
  924. if (mthca_is_memfree(dev)) {
  925. ret = mthca_table_get(dev, dev->qp_table.qp_table, qp->qpn);
  926. if (ret)
  927. return ret;
  928. ret = mthca_table_get(dev, dev->qp_table.eqp_table, qp->qpn);
  929. if (ret)
  930. goto err_qpc;
  931. ret = mthca_table_get(dev, dev->qp_table.rdb_table,
  932. qp->qpn << dev->qp_table.rdb_shift);
  933. if (ret)
  934. goto err_eqpc;
  935. }
  936. return 0;
  937. err_eqpc:
  938. mthca_table_put(dev, dev->qp_table.eqp_table, qp->qpn);
  939. err_qpc:
  940. mthca_table_put(dev, dev->qp_table.qp_table, qp->qpn);
  941. return ret;
  942. }
  943. static void mthca_unmap_memfree(struct mthca_dev *dev,
  944. struct mthca_qp *qp)
  945. {
  946. mthca_table_put(dev, dev->qp_table.rdb_table,
  947. qp->qpn << dev->qp_table.rdb_shift);
  948. mthca_table_put(dev, dev->qp_table.eqp_table, qp->qpn);
  949. mthca_table_put(dev, dev->qp_table.qp_table, qp->qpn);
  950. }
  951. static int mthca_alloc_memfree(struct mthca_dev *dev,
  952. struct mthca_qp *qp)
  953. {
  954. int ret = 0;
  955. if (mthca_is_memfree(dev)) {
  956. qp->rq.db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_RQ,
  957. qp->qpn, &qp->rq.db);
  958. if (qp->rq.db_index < 0)
  959. return ret;
  960. qp->sq.db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_SQ,
  961. qp->qpn, &qp->sq.db);
  962. if (qp->sq.db_index < 0)
  963. mthca_free_db(dev, MTHCA_DB_TYPE_RQ, qp->rq.db_index);
  964. }
  965. return ret;
  966. }
  967. static void mthca_free_memfree(struct mthca_dev *dev,
  968. struct mthca_qp *qp)
  969. {
  970. if (mthca_is_memfree(dev)) {
  971. mthca_free_db(dev, MTHCA_DB_TYPE_SQ, qp->sq.db_index);
  972. mthca_free_db(dev, MTHCA_DB_TYPE_RQ, qp->rq.db_index);
  973. }
  974. }
  975. static int mthca_alloc_qp_common(struct mthca_dev *dev,
  976. struct mthca_pd *pd,
  977. struct mthca_cq *send_cq,
  978. struct mthca_cq *recv_cq,
  979. enum ib_sig_type send_policy,
  980. struct mthca_qp *qp)
  981. {
  982. int ret;
  983. int i;
  984. atomic_set(&qp->refcount, 1);
  985. init_waitqueue_head(&qp->wait);
  986. qp->state = IB_QPS_RESET;
  987. qp->atomic_rd_en = 0;
  988. qp->resp_depth = 0;
  989. qp->sq_policy = send_policy;
  990. mthca_wq_init(&qp->sq);
  991. mthca_wq_init(&qp->rq);
  992. ret = mthca_map_memfree(dev, qp);
  993. if (ret)
  994. return ret;
  995. ret = mthca_alloc_wqe_buf(dev, pd, qp);
  996. if (ret) {
  997. mthca_unmap_memfree(dev, qp);
  998. return ret;
  999. }
  1000. mthca_adjust_qp_caps(dev, pd, qp);
  1001. /*
  1002. * If this is a userspace QP, we're done now. The doorbells
  1003. * will be allocated and buffers will be initialized in
  1004. * userspace.
  1005. */
  1006. if (pd->ibpd.uobject)
  1007. return 0;
  1008. ret = mthca_alloc_memfree(dev, qp);
  1009. if (ret) {
  1010. mthca_free_wqe_buf(dev, qp);
  1011. mthca_unmap_memfree(dev, qp);
  1012. return ret;
  1013. }
  1014. if (mthca_is_memfree(dev)) {
  1015. struct mthca_next_seg *next;
  1016. struct mthca_data_seg *scatter;
  1017. int size = (sizeof (struct mthca_next_seg) +
  1018. qp->rq.max_gs * sizeof (struct mthca_data_seg)) / 16;
  1019. for (i = 0; i < qp->rq.max; ++i) {
  1020. next = get_recv_wqe(qp, i);
  1021. next->nda_op = cpu_to_be32(((i + 1) & (qp->rq.max - 1)) <<
  1022. qp->rq.wqe_shift);
  1023. next->ee_nds = cpu_to_be32(size);
  1024. for (scatter = (void *) (next + 1);
  1025. (void *) scatter < (void *) next + (1 << qp->rq.wqe_shift);
  1026. ++scatter)
  1027. scatter->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
  1028. }
  1029. for (i = 0; i < qp->sq.max; ++i) {
  1030. next = get_send_wqe(qp, i);
  1031. next->nda_op = cpu_to_be32((((i + 1) & (qp->sq.max - 1)) <<
  1032. qp->sq.wqe_shift) +
  1033. qp->send_wqe_offset);
  1034. }
  1035. }
  1036. qp->sq.last = get_send_wqe(qp, qp->sq.max - 1);
  1037. qp->rq.last = get_recv_wqe(qp, qp->rq.max - 1);
  1038. return 0;
  1039. }
  1040. static int mthca_set_qp_size(struct mthca_dev *dev, struct ib_qp_cap *cap,
  1041. struct mthca_qp *qp)
  1042. {
  1043. /* Sanity check QP size before proceeding */
  1044. if (cap->max_send_wr > dev->limits.max_wqes ||
  1045. cap->max_recv_wr > dev->limits.max_wqes ||
  1046. cap->max_send_sge > dev->limits.max_sg ||
  1047. cap->max_recv_sge > dev->limits.max_sg)
  1048. return -EINVAL;
  1049. if (mthca_is_memfree(dev)) {
  1050. qp->rq.max = cap->max_recv_wr ?
  1051. roundup_pow_of_two(cap->max_recv_wr) : 0;
  1052. qp->sq.max = cap->max_send_wr ?
  1053. roundup_pow_of_two(cap->max_send_wr) : 0;
  1054. } else {
  1055. qp->rq.max = cap->max_recv_wr;
  1056. qp->sq.max = cap->max_send_wr;
  1057. }
  1058. qp->rq.max_gs = cap->max_recv_sge;
  1059. qp->sq.max_gs = max_t(int, cap->max_send_sge,
  1060. ALIGN(cap->max_inline_data + MTHCA_INLINE_HEADER_SIZE,
  1061. MTHCA_INLINE_CHUNK_SIZE) /
  1062. sizeof (struct mthca_data_seg));
  1063. /*
  1064. * For MLX transport we need 2 extra S/G entries:
  1065. * one for the header and one for the checksum at the end
  1066. */
  1067. if ((qp->transport == MLX && qp->sq.max_gs + 2 > dev->limits.max_sg) ||
  1068. qp->sq.max_gs > dev->limits.max_sg || qp->rq.max_gs > dev->limits.max_sg)
  1069. return -EINVAL;
  1070. return 0;
  1071. }
  1072. int mthca_alloc_qp(struct mthca_dev *dev,
  1073. struct mthca_pd *pd,
  1074. struct mthca_cq *send_cq,
  1075. struct mthca_cq *recv_cq,
  1076. enum ib_qp_type type,
  1077. enum ib_sig_type send_policy,
  1078. struct ib_qp_cap *cap,
  1079. struct mthca_qp *qp)
  1080. {
  1081. int err;
  1082. err = mthca_set_qp_size(dev, cap, qp);
  1083. if (err)
  1084. return err;
  1085. switch (type) {
  1086. case IB_QPT_RC: qp->transport = RC; break;
  1087. case IB_QPT_UC: qp->transport = UC; break;
  1088. case IB_QPT_UD: qp->transport = UD; break;
  1089. default: return -EINVAL;
  1090. }
  1091. qp->qpn = mthca_alloc(&dev->qp_table.alloc);
  1092. if (qp->qpn == -1)
  1093. return -ENOMEM;
  1094. err = mthca_alloc_qp_common(dev, pd, send_cq, recv_cq,
  1095. send_policy, qp);
  1096. if (err) {
  1097. mthca_free(&dev->qp_table.alloc, qp->qpn);
  1098. return err;
  1099. }
  1100. spin_lock_irq(&dev->qp_table.lock);
  1101. mthca_array_set(&dev->qp_table.qp,
  1102. qp->qpn & (dev->limits.num_qps - 1), qp);
  1103. spin_unlock_irq(&dev->qp_table.lock);
  1104. return 0;
  1105. }
  1106. int mthca_alloc_sqp(struct mthca_dev *dev,
  1107. struct mthca_pd *pd,
  1108. struct mthca_cq *send_cq,
  1109. struct mthca_cq *recv_cq,
  1110. enum ib_sig_type send_policy,
  1111. struct ib_qp_cap *cap,
  1112. int qpn,
  1113. int port,
  1114. struct mthca_sqp *sqp)
  1115. {
  1116. u32 mqpn = qpn * 2 + dev->qp_table.sqp_start + port - 1;
  1117. int err;
  1118. err = mthca_set_qp_size(dev, cap, &sqp->qp);
  1119. if (err)
  1120. return err;
  1121. sqp->header_buf_size = sqp->qp.sq.max * MTHCA_UD_HEADER_SIZE;
  1122. sqp->header_buf = dma_alloc_coherent(&dev->pdev->dev, sqp->header_buf_size,
  1123. &sqp->header_dma, GFP_KERNEL);
  1124. if (!sqp->header_buf)
  1125. return -ENOMEM;
  1126. spin_lock_irq(&dev->qp_table.lock);
  1127. if (mthca_array_get(&dev->qp_table.qp, mqpn))
  1128. err = -EBUSY;
  1129. else
  1130. mthca_array_set(&dev->qp_table.qp, mqpn, sqp);
  1131. spin_unlock_irq(&dev->qp_table.lock);
  1132. if (err)
  1133. goto err_out;
  1134. sqp->port = port;
  1135. sqp->qp.qpn = mqpn;
  1136. sqp->qp.transport = MLX;
  1137. err = mthca_alloc_qp_common(dev, pd, send_cq, recv_cq,
  1138. send_policy, &sqp->qp);
  1139. if (err)
  1140. goto err_out_free;
  1141. atomic_inc(&pd->sqp_count);
  1142. return 0;
  1143. err_out_free:
  1144. /*
  1145. * Lock CQs here, so that CQ polling code can do QP lookup
  1146. * without taking a lock.
  1147. */
  1148. spin_lock_irq(&send_cq->lock);
  1149. if (send_cq != recv_cq)
  1150. spin_lock(&recv_cq->lock);
  1151. spin_lock(&dev->qp_table.lock);
  1152. mthca_array_clear(&dev->qp_table.qp, mqpn);
  1153. spin_unlock(&dev->qp_table.lock);
  1154. if (send_cq != recv_cq)
  1155. spin_unlock(&recv_cq->lock);
  1156. spin_unlock_irq(&send_cq->lock);
  1157. err_out:
  1158. dma_free_coherent(&dev->pdev->dev, sqp->header_buf_size,
  1159. sqp->header_buf, sqp->header_dma);
  1160. return err;
  1161. }
  1162. void mthca_free_qp(struct mthca_dev *dev,
  1163. struct mthca_qp *qp)
  1164. {
  1165. u8 status;
  1166. struct mthca_cq *send_cq;
  1167. struct mthca_cq *recv_cq;
  1168. send_cq = to_mcq(qp->ibqp.send_cq);
  1169. recv_cq = to_mcq(qp->ibqp.recv_cq);
  1170. /*
  1171. * Lock CQs here, so that CQ polling code can do QP lookup
  1172. * without taking a lock.
  1173. */
  1174. spin_lock_irq(&send_cq->lock);
  1175. if (send_cq != recv_cq)
  1176. spin_lock(&recv_cq->lock);
  1177. spin_lock(&dev->qp_table.lock);
  1178. mthca_array_clear(&dev->qp_table.qp,
  1179. qp->qpn & (dev->limits.num_qps - 1));
  1180. spin_unlock(&dev->qp_table.lock);
  1181. if (send_cq != recv_cq)
  1182. spin_unlock(&recv_cq->lock);
  1183. spin_unlock_irq(&send_cq->lock);
  1184. atomic_dec(&qp->refcount);
  1185. wait_event(qp->wait, !atomic_read(&qp->refcount));
  1186. if (qp->state != IB_QPS_RESET)
  1187. mthca_MODIFY_QP(dev, MTHCA_TRANS_ANY2RST, qp->qpn, 0, NULL, 0, &status);
  1188. /*
  1189. * If this is a userspace QP, the buffers, MR, CQs and so on
  1190. * will be cleaned up in userspace, so all we have to do is
  1191. * unref the mem-free tables and free the QPN in our table.
  1192. */
  1193. if (!qp->ibqp.uobject) {
  1194. mthca_cq_clean(dev, to_mcq(qp->ibqp.send_cq)->cqn, qp->qpn,
  1195. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1196. if (qp->ibqp.send_cq != qp->ibqp.recv_cq)
  1197. mthca_cq_clean(dev, to_mcq(qp->ibqp.recv_cq)->cqn, qp->qpn,
  1198. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  1199. mthca_free_memfree(dev, qp);
  1200. mthca_free_wqe_buf(dev, qp);
  1201. }
  1202. mthca_unmap_memfree(dev, qp);
  1203. if (is_sqp(dev, qp)) {
  1204. atomic_dec(&(to_mpd(qp->ibqp.pd)->sqp_count));
  1205. dma_free_coherent(&dev->pdev->dev,
  1206. to_msqp(qp)->header_buf_size,
  1207. to_msqp(qp)->header_buf,
  1208. to_msqp(qp)->header_dma);
  1209. } else
  1210. mthca_free(&dev->qp_table.alloc, qp->qpn);
  1211. }
  1212. /* Create UD header for an MLX send and build a data segment for it */
  1213. static int build_mlx_header(struct mthca_dev *dev, struct mthca_sqp *sqp,
  1214. int ind, struct ib_send_wr *wr,
  1215. struct mthca_mlx_seg *mlx,
  1216. struct mthca_data_seg *data)
  1217. {
  1218. int header_size;
  1219. int err;
  1220. u16 pkey;
  1221. ib_ud_header_init(256, /* assume a MAD */
  1222. sqp->ud_header.grh_present,
  1223. &sqp->ud_header);
  1224. err = mthca_read_ah(dev, to_mah(wr->wr.ud.ah), &sqp->ud_header);
  1225. if (err)
  1226. return err;
  1227. mlx->flags &= ~cpu_to_be32(MTHCA_NEXT_SOLICIT | 1);
  1228. mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MTHCA_MLX_VL15 : 0) |
  1229. (sqp->ud_header.lrh.destination_lid ==
  1230. IB_LID_PERMISSIVE ? MTHCA_MLX_SLR : 0) |
  1231. (sqp->ud_header.lrh.service_level << 8));
  1232. mlx->rlid = sqp->ud_header.lrh.destination_lid;
  1233. mlx->vcrc = 0;
  1234. switch (wr->opcode) {
  1235. case IB_WR_SEND:
  1236. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
  1237. sqp->ud_header.immediate_present = 0;
  1238. break;
  1239. case IB_WR_SEND_WITH_IMM:
  1240. sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
  1241. sqp->ud_header.immediate_present = 1;
  1242. sqp->ud_header.immediate_data = wr->imm_data;
  1243. break;
  1244. default:
  1245. return -EINVAL;
  1246. }
  1247. sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
  1248. if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
  1249. sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
  1250. sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
  1251. if (!sqp->qp.ibqp.qp_num)
  1252. ib_get_cached_pkey(&dev->ib_dev, sqp->port,
  1253. sqp->pkey_index, &pkey);
  1254. else
  1255. ib_get_cached_pkey(&dev->ib_dev, sqp->port,
  1256. wr->wr.ud.pkey_index, &pkey);
  1257. sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
  1258. sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
  1259. sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
  1260. sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
  1261. sqp->qkey : wr->wr.ud.remote_qkey);
  1262. sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
  1263. header_size = ib_ud_header_pack(&sqp->ud_header,
  1264. sqp->header_buf +
  1265. ind * MTHCA_UD_HEADER_SIZE);
  1266. data->byte_count = cpu_to_be32(header_size);
  1267. data->lkey = cpu_to_be32(to_mpd(sqp->qp.ibqp.pd)->ntmr.ibmr.lkey);
  1268. data->addr = cpu_to_be64(sqp->header_dma +
  1269. ind * MTHCA_UD_HEADER_SIZE);
  1270. return 0;
  1271. }
  1272. static inline int mthca_wq_overflow(struct mthca_wq *wq, int nreq,
  1273. struct ib_cq *ib_cq)
  1274. {
  1275. unsigned cur;
  1276. struct mthca_cq *cq;
  1277. cur = wq->head - wq->tail;
  1278. if (likely(cur + nreq < wq->max))
  1279. return 0;
  1280. cq = to_mcq(ib_cq);
  1281. spin_lock(&cq->lock);
  1282. cur = wq->head - wq->tail;
  1283. spin_unlock(&cq->lock);
  1284. return cur + nreq >= wq->max;
  1285. }
  1286. int mthca_tavor_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1287. struct ib_send_wr **bad_wr)
  1288. {
  1289. struct mthca_dev *dev = to_mdev(ibqp->device);
  1290. struct mthca_qp *qp = to_mqp(ibqp);
  1291. void *wqe;
  1292. void *prev_wqe;
  1293. unsigned long flags;
  1294. int err = 0;
  1295. int nreq;
  1296. int i;
  1297. int size;
  1298. int size0 = 0;
  1299. u32 f0 = 0;
  1300. int ind;
  1301. u8 op0 = 0;
  1302. spin_lock_irqsave(&qp->sq.lock, flags);
  1303. /* XXX check that state is OK to post send */
  1304. ind = qp->sq.next_ind;
  1305. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1306. if (mthca_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1307. mthca_err(dev, "SQ %06x full (%u head, %u tail,"
  1308. " %d max, %d nreq)\n", qp->qpn,
  1309. qp->sq.head, qp->sq.tail,
  1310. qp->sq.max, nreq);
  1311. err = -ENOMEM;
  1312. *bad_wr = wr;
  1313. goto out;
  1314. }
  1315. wqe = get_send_wqe(qp, ind);
  1316. prev_wqe = qp->sq.last;
  1317. qp->sq.last = wqe;
  1318. ((struct mthca_next_seg *) wqe)->nda_op = 0;
  1319. ((struct mthca_next_seg *) wqe)->ee_nds = 0;
  1320. ((struct mthca_next_seg *) wqe)->flags =
  1321. ((wr->send_flags & IB_SEND_SIGNALED) ?
  1322. cpu_to_be32(MTHCA_NEXT_CQ_UPDATE) : 0) |
  1323. ((wr->send_flags & IB_SEND_SOLICITED) ?
  1324. cpu_to_be32(MTHCA_NEXT_SOLICIT) : 0) |
  1325. cpu_to_be32(1);
  1326. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  1327. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  1328. ((struct mthca_next_seg *) wqe)->imm = wr->imm_data;
  1329. wqe += sizeof (struct mthca_next_seg);
  1330. size = sizeof (struct mthca_next_seg) / 16;
  1331. switch (qp->transport) {
  1332. case RC:
  1333. switch (wr->opcode) {
  1334. case IB_WR_ATOMIC_CMP_AND_SWP:
  1335. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1336. ((struct mthca_raddr_seg *) wqe)->raddr =
  1337. cpu_to_be64(wr->wr.atomic.remote_addr);
  1338. ((struct mthca_raddr_seg *) wqe)->rkey =
  1339. cpu_to_be32(wr->wr.atomic.rkey);
  1340. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1341. wqe += sizeof (struct mthca_raddr_seg);
  1342. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1343. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1344. cpu_to_be64(wr->wr.atomic.swap);
  1345. ((struct mthca_atomic_seg *) wqe)->compare =
  1346. cpu_to_be64(wr->wr.atomic.compare_add);
  1347. } else {
  1348. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1349. cpu_to_be64(wr->wr.atomic.compare_add);
  1350. ((struct mthca_atomic_seg *) wqe)->compare = 0;
  1351. }
  1352. wqe += sizeof (struct mthca_atomic_seg);
  1353. size += (sizeof (struct mthca_raddr_seg) +
  1354. sizeof (struct mthca_atomic_seg)) / 16;
  1355. break;
  1356. case IB_WR_RDMA_WRITE:
  1357. case IB_WR_RDMA_WRITE_WITH_IMM:
  1358. case IB_WR_RDMA_READ:
  1359. ((struct mthca_raddr_seg *) wqe)->raddr =
  1360. cpu_to_be64(wr->wr.rdma.remote_addr);
  1361. ((struct mthca_raddr_seg *) wqe)->rkey =
  1362. cpu_to_be32(wr->wr.rdma.rkey);
  1363. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1364. wqe += sizeof (struct mthca_raddr_seg);
  1365. size += sizeof (struct mthca_raddr_seg) / 16;
  1366. break;
  1367. default:
  1368. /* No extra segments required for sends */
  1369. break;
  1370. }
  1371. break;
  1372. case UC:
  1373. switch (wr->opcode) {
  1374. case IB_WR_RDMA_WRITE:
  1375. case IB_WR_RDMA_WRITE_WITH_IMM:
  1376. ((struct mthca_raddr_seg *) wqe)->raddr =
  1377. cpu_to_be64(wr->wr.rdma.remote_addr);
  1378. ((struct mthca_raddr_seg *) wqe)->rkey =
  1379. cpu_to_be32(wr->wr.rdma.rkey);
  1380. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1381. wqe += sizeof (struct mthca_raddr_seg);
  1382. size += sizeof (struct mthca_raddr_seg) / 16;
  1383. break;
  1384. default:
  1385. /* No extra segments required for sends */
  1386. break;
  1387. }
  1388. break;
  1389. case UD:
  1390. ((struct mthca_tavor_ud_seg *) wqe)->lkey =
  1391. cpu_to_be32(to_mah(wr->wr.ud.ah)->key);
  1392. ((struct mthca_tavor_ud_seg *) wqe)->av_addr =
  1393. cpu_to_be64(to_mah(wr->wr.ud.ah)->avdma);
  1394. ((struct mthca_tavor_ud_seg *) wqe)->dqpn =
  1395. cpu_to_be32(wr->wr.ud.remote_qpn);
  1396. ((struct mthca_tavor_ud_seg *) wqe)->qkey =
  1397. cpu_to_be32(wr->wr.ud.remote_qkey);
  1398. wqe += sizeof (struct mthca_tavor_ud_seg);
  1399. size += sizeof (struct mthca_tavor_ud_seg) / 16;
  1400. break;
  1401. case MLX:
  1402. err = build_mlx_header(dev, to_msqp(qp), ind, wr,
  1403. wqe - sizeof (struct mthca_next_seg),
  1404. wqe);
  1405. if (err) {
  1406. *bad_wr = wr;
  1407. goto out;
  1408. }
  1409. wqe += sizeof (struct mthca_data_seg);
  1410. size += sizeof (struct mthca_data_seg) / 16;
  1411. break;
  1412. }
  1413. if (wr->num_sge > qp->sq.max_gs) {
  1414. mthca_err(dev, "too many gathers\n");
  1415. err = -EINVAL;
  1416. *bad_wr = wr;
  1417. goto out;
  1418. }
  1419. for (i = 0; i < wr->num_sge; ++i) {
  1420. ((struct mthca_data_seg *) wqe)->byte_count =
  1421. cpu_to_be32(wr->sg_list[i].length);
  1422. ((struct mthca_data_seg *) wqe)->lkey =
  1423. cpu_to_be32(wr->sg_list[i].lkey);
  1424. ((struct mthca_data_seg *) wqe)->addr =
  1425. cpu_to_be64(wr->sg_list[i].addr);
  1426. wqe += sizeof (struct mthca_data_seg);
  1427. size += sizeof (struct mthca_data_seg) / 16;
  1428. }
  1429. /* Add one more inline data segment for ICRC */
  1430. if (qp->transport == MLX) {
  1431. ((struct mthca_data_seg *) wqe)->byte_count =
  1432. cpu_to_be32((1 << 31) | 4);
  1433. ((u32 *) wqe)[1] = 0;
  1434. wqe += sizeof (struct mthca_data_seg);
  1435. size += sizeof (struct mthca_data_seg) / 16;
  1436. }
  1437. qp->wrid[ind + qp->rq.max] = wr->wr_id;
  1438. if (wr->opcode >= ARRAY_SIZE(mthca_opcode)) {
  1439. mthca_err(dev, "opcode invalid\n");
  1440. err = -EINVAL;
  1441. *bad_wr = wr;
  1442. goto out;
  1443. }
  1444. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1445. cpu_to_be32(((ind << qp->sq.wqe_shift) +
  1446. qp->send_wqe_offset) |
  1447. mthca_opcode[wr->opcode]);
  1448. wmb();
  1449. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1450. cpu_to_be32((size0 ? 0 : MTHCA_NEXT_DBD) | size);
  1451. if (!size0) {
  1452. size0 = size;
  1453. op0 = mthca_opcode[wr->opcode];
  1454. }
  1455. ++ind;
  1456. if (unlikely(ind >= qp->sq.max))
  1457. ind -= qp->sq.max;
  1458. }
  1459. out:
  1460. if (likely(nreq)) {
  1461. __be32 doorbell[2];
  1462. doorbell[0] = cpu_to_be32(((qp->sq.next_ind << qp->sq.wqe_shift) +
  1463. qp->send_wqe_offset) | f0 | op0);
  1464. doorbell[1] = cpu_to_be32((qp->qpn << 8) | size0);
  1465. wmb();
  1466. mthca_write64(doorbell,
  1467. dev->kar + MTHCA_SEND_DOORBELL,
  1468. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1469. }
  1470. qp->sq.next_ind = ind;
  1471. qp->sq.head += nreq;
  1472. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1473. return err;
  1474. }
  1475. int mthca_tavor_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1476. struct ib_recv_wr **bad_wr)
  1477. {
  1478. struct mthca_dev *dev = to_mdev(ibqp->device);
  1479. struct mthca_qp *qp = to_mqp(ibqp);
  1480. __be32 doorbell[2];
  1481. unsigned long flags;
  1482. int err = 0;
  1483. int nreq;
  1484. int i;
  1485. int size;
  1486. int size0 = 0;
  1487. int ind;
  1488. void *wqe;
  1489. void *prev_wqe;
  1490. spin_lock_irqsave(&qp->rq.lock, flags);
  1491. /* XXX check that state is OK to post receive */
  1492. ind = qp->rq.next_ind;
  1493. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1494. if (unlikely(nreq == MTHCA_TAVOR_MAX_WQES_PER_RECV_DB)) {
  1495. nreq = 0;
  1496. doorbell[0] = cpu_to_be32((qp->rq.next_ind << qp->rq.wqe_shift) | size0);
  1497. doorbell[1] = cpu_to_be32(qp->qpn << 8);
  1498. wmb();
  1499. mthca_write64(doorbell,
  1500. dev->kar + MTHCA_RECEIVE_DOORBELL,
  1501. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1502. qp->rq.head += MTHCA_TAVOR_MAX_WQES_PER_RECV_DB;
  1503. size0 = 0;
  1504. }
  1505. if (mthca_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1506. mthca_err(dev, "RQ %06x full (%u head, %u tail,"
  1507. " %d max, %d nreq)\n", qp->qpn,
  1508. qp->rq.head, qp->rq.tail,
  1509. qp->rq.max, nreq);
  1510. err = -ENOMEM;
  1511. *bad_wr = wr;
  1512. goto out;
  1513. }
  1514. wqe = get_recv_wqe(qp, ind);
  1515. prev_wqe = qp->rq.last;
  1516. qp->rq.last = wqe;
  1517. ((struct mthca_next_seg *) wqe)->nda_op = 0;
  1518. ((struct mthca_next_seg *) wqe)->ee_nds =
  1519. cpu_to_be32(MTHCA_NEXT_DBD);
  1520. ((struct mthca_next_seg *) wqe)->flags = 0;
  1521. wqe += sizeof (struct mthca_next_seg);
  1522. size = sizeof (struct mthca_next_seg) / 16;
  1523. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1524. err = -EINVAL;
  1525. *bad_wr = wr;
  1526. goto out;
  1527. }
  1528. for (i = 0; i < wr->num_sge; ++i) {
  1529. ((struct mthca_data_seg *) wqe)->byte_count =
  1530. cpu_to_be32(wr->sg_list[i].length);
  1531. ((struct mthca_data_seg *) wqe)->lkey =
  1532. cpu_to_be32(wr->sg_list[i].lkey);
  1533. ((struct mthca_data_seg *) wqe)->addr =
  1534. cpu_to_be64(wr->sg_list[i].addr);
  1535. wqe += sizeof (struct mthca_data_seg);
  1536. size += sizeof (struct mthca_data_seg) / 16;
  1537. }
  1538. qp->wrid[ind] = wr->wr_id;
  1539. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1540. cpu_to_be32((ind << qp->rq.wqe_shift) | 1);
  1541. wmb();
  1542. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1543. cpu_to_be32(MTHCA_NEXT_DBD | size);
  1544. if (!size0)
  1545. size0 = size;
  1546. ++ind;
  1547. if (unlikely(ind >= qp->rq.max))
  1548. ind -= qp->rq.max;
  1549. }
  1550. out:
  1551. if (likely(nreq)) {
  1552. doorbell[0] = cpu_to_be32((qp->rq.next_ind << qp->rq.wqe_shift) | size0);
  1553. doorbell[1] = cpu_to_be32((qp->qpn << 8) | nreq);
  1554. wmb();
  1555. mthca_write64(doorbell,
  1556. dev->kar + MTHCA_RECEIVE_DOORBELL,
  1557. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1558. }
  1559. qp->rq.next_ind = ind;
  1560. qp->rq.head += nreq;
  1561. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1562. return err;
  1563. }
  1564. int mthca_arbel_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  1565. struct ib_send_wr **bad_wr)
  1566. {
  1567. struct mthca_dev *dev = to_mdev(ibqp->device);
  1568. struct mthca_qp *qp = to_mqp(ibqp);
  1569. __be32 doorbell[2];
  1570. void *wqe;
  1571. void *prev_wqe;
  1572. unsigned long flags;
  1573. int err = 0;
  1574. int nreq;
  1575. int i;
  1576. int size;
  1577. int size0 = 0;
  1578. u32 f0 = 0;
  1579. int ind;
  1580. u8 op0 = 0;
  1581. spin_lock_irqsave(&qp->sq.lock, flags);
  1582. /* XXX check that state is OK to post send */
  1583. ind = qp->sq.head & (qp->sq.max - 1);
  1584. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1585. if (unlikely(nreq == MTHCA_ARBEL_MAX_WQES_PER_SEND_DB)) {
  1586. nreq = 0;
  1587. doorbell[0] = cpu_to_be32((MTHCA_ARBEL_MAX_WQES_PER_SEND_DB << 24) |
  1588. ((qp->sq.head & 0xffff) << 8) |
  1589. f0 | op0);
  1590. doorbell[1] = cpu_to_be32((qp->qpn << 8) | size0);
  1591. qp->sq.head += MTHCA_ARBEL_MAX_WQES_PER_SEND_DB;
  1592. size0 = 0;
  1593. /*
  1594. * Make sure that descriptors are written before
  1595. * doorbell record.
  1596. */
  1597. wmb();
  1598. *qp->sq.db = cpu_to_be32(qp->sq.head & 0xffff);
  1599. /*
  1600. * Make sure doorbell record is written before we
  1601. * write MMIO send doorbell.
  1602. */
  1603. wmb();
  1604. mthca_write64(doorbell,
  1605. dev->kar + MTHCA_SEND_DOORBELL,
  1606. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1607. }
  1608. if (mthca_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  1609. mthca_err(dev, "SQ %06x full (%u head, %u tail,"
  1610. " %d max, %d nreq)\n", qp->qpn,
  1611. qp->sq.head, qp->sq.tail,
  1612. qp->sq.max, nreq);
  1613. err = -ENOMEM;
  1614. *bad_wr = wr;
  1615. goto out;
  1616. }
  1617. wqe = get_send_wqe(qp, ind);
  1618. prev_wqe = qp->sq.last;
  1619. qp->sq.last = wqe;
  1620. ((struct mthca_next_seg *) wqe)->flags =
  1621. ((wr->send_flags & IB_SEND_SIGNALED) ?
  1622. cpu_to_be32(MTHCA_NEXT_CQ_UPDATE) : 0) |
  1623. ((wr->send_flags & IB_SEND_SOLICITED) ?
  1624. cpu_to_be32(MTHCA_NEXT_SOLICIT) : 0) |
  1625. cpu_to_be32(1);
  1626. if (wr->opcode == IB_WR_SEND_WITH_IMM ||
  1627. wr->opcode == IB_WR_RDMA_WRITE_WITH_IMM)
  1628. ((struct mthca_next_seg *) wqe)->imm = wr->imm_data;
  1629. wqe += sizeof (struct mthca_next_seg);
  1630. size = sizeof (struct mthca_next_seg) / 16;
  1631. switch (qp->transport) {
  1632. case RC:
  1633. switch (wr->opcode) {
  1634. case IB_WR_ATOMIC_CMP_AND_SWP:
  1635. case IB_WR_ATOMIC_FETCH_AND_ADD:
  1636. ((struct mthca_raddr_seg *) wqe)->raddr =
  1637. cpu_to_be64(wr->wr.atomic.remote_addr);
  1638. ((struct mthca_raddr_seg *) wqe)->rkey =
  1639. cpu_to_be32(wr->wr.atomic.rkey);
  1640. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1641. wqe += sizeof (struct mthca_raddr_seg);
  1642. if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
  1643. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1644. cpu_to_be64(wr->wr.atomic.swap);
  1645. ((struct mthca_atomic_seg *) wqe)->compare =
  1646. cpu_to_be64(wr->wr.atomic.compare_add);
  1647. } else {
  1648. ((struct mthca_atomic_seg *) wqe)->swap_add =
  1649. cpu_to_be64(wr->wr.atomic.compare_add);
  1650. ((struct mthca_atomic_seg *) wqe)->compare = 0;
  1651. }
  1652. wqe += sizeof (struct mthca_atomic_seg);
  1653. size += (sizeof (struct mthca_raddr_seg) +
  1654. sizeof (struct mthca_atomic_seg)) / 16;
  1655. break;
  1656. case IB_WR_RDMA_READ:
  1657. case IB_WR_RDMA_WRITE:
  1658. case IB_WR_RDMA_WRITE_WITH_IMM:
  1659. ((struct mthca_raddr_seg *) wqe)->raddr =
  1660. cpu_to_be64(wr->wr.rdma.remote_addr);
  1661. ((struct mthca_raddr_seg *) wqe)->rkey =
  1662. cpu_to_be32(wr->wr.rdma.rkey);
  1663. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1664. wqe += sizeof (struct mthca_raddr_seg);
  1665. size += sizeof (struct mthca_raddr_seg) / 16;
  1666. break;
  1667. default:
  1668. /* No extra segments required for sends */
  1669. break;
  1670. }
  1671. break;
  1672. case UC:
  1673. switch (wr->opcode) {
  1674. case IB_WR_RDMA_WRITE:
  1675. case IB_WR_RDMA_WRITE_WITH_IMM:
  1676. ((struct mthca_raddr_seg *) wqe)->raddr =
  1677. cpu_to_be64(wr->wr.rdma.remote_addr);
  1678. ((struct mthca_raddr_seg *) wqe)->rkey =
  1679. cpu_to_be32(wr->wr.rdma.rkey);
  1680. ((struct mthca_raddr_seg *) wqe)->reserved = 0;
  1681. wqe += sizeof (struct mthca_raddr_seg);
  1682. size += sizeof (struct mthca_raddr_seg) / 16;
  1683. break;
  1684. default:
  1685. /* No extra segments required for sends */
  1686. break;
  1687. }
  1688. break;
  1689. case UD:
  1690. memcpy(((struct mthca_arbel_ud_seg *) wqe)->av,
  1691. to_mah(wr->wr.ud.ah)->av, MTHCA_AV_SIZE);
  1692. ((struct mthca_arbel_ud_seg *) wqe)->dqpn =
  1693. cpu_to_be32(wr->wr.ud.remote_qpn);
  1694. ((struct mthca_arbel_ud_seg *) wqe)->qkey =
  1695. cpu_to_be32(wr->wr.ud.remote_qkey);
  1696. wqe += sizeof (struct mthca_arbel_ud_seg);
  1697. size += sizeof (struct mthca_arbel_ud_seg) / 16;
  1698. break;
  1699. case MLX:
  1700. err = build_mlx_header(dev, to_msqp(qp), ind, wr,
  1701. wqe - sizeof (struct mthca_next_seg),
  1702. wqe);
  1703. if (err) {
  1704. *bad_wr = wr;
  1705. goto out;
  1706. }
  1707. wqe += sizeof (struct mthca_data_seg);
  1708. size += sizeof (struct mthca_data_seg) / 16;
  1709. break;
  1710. }
  1711. if (wr->num_sge > qp->sq.max_gs) {
  1712. mthca_err(dev, "too many gathers\n");
  1713. err = -EINVAL;
  1714. *bad_wr = wr;
  1715. goto out;
  1716. }
  1717. for (i = 0; i < wr->num_sge; ++i) {
  1718. ((struct mthca_data_seg *) wqe)->byte_count =
  1719. cpu_to_be32(wr->sg_list[i].length);
  1720. ((struct mthca_data_seg *) wqe)->lkey =
  1721. cpu_to_be32(wr->sg_list[i].lkey);
  1722. ((struct mthca_data_seg *) wqe)->addr =
  1723. cpu_to_be64(wr->sg_list[i].addr);
  1724. wqe += sizeof (struct mthca_data_seg);
  1725. size += sizeof (struct mthca_data_seg) / 16;
  1726. }
  1727. /* Add one more inline data segment for ICRC */
  1728. if (qp->transport == MLX) {
  1729. ((struct mthca_data_seg *) wqe)->byte_count =
  1730. cpu_to_be32((1 << 31) | 4);
  1731. ((u32 *) wqe)[1] = 0;
  1732. wqe += sizeof (struct mthca_data_seg);
  1733. size += sizeof (struct mthca_data_seg) / 16;
  1734. }
  1735. qp->wrid[ind + qp->rq.max] = wr->wr_id;
  1736. if (wr->opcode >= ARRAY_SIZE(mthca_opcode)) {
  1737. mthca_err(dev, "opcode invalid\n");
  1738. err = -EINVAL;
  1739. *bad_wr = wr;
  1740. goto out;
  1741. }
  1742. ((struct mthca_next_seg *) prev_wqe)->nda_op =
  1743. cpu_to_be32(((ind << qp->sq.wqe_shift) +
  1744. qp->send_wqe_offset) |
  1745. mthca_opcode[wr->opcode]);
  1746. wmb();
  1747. ((struct mthca_next_seg *) prev_wqe)->ee_nds =
  1748. cpu_to_be32(MTHCA_NEXT_DBD | size);
  1749. if (!size0) {
  1750. size0 = size;
  1751. op0 = mthca_opcode[wr->opcode];
  1752. }
  1753. ++ind;
  1754. if (unlikely(ind >= qp->sq.max))
  1755. ind -= qp->sq.max;
  1756. }
  1757. out:
  1758. if (likely(nreq)) {
  1759. doorbell[0] = cpu_to_be32((nreq << 24) |
  1760. ((qp->sq.head & 0xffff) << 8) |
  1761. f0 | op0);
  1762. doorbell[1] = cpu_to_be32((qp->qpn << 8) | size0);
  1763. qp->sq.head += nreq;
  1764. /*
  1765. * Make sure that descriptors are written before
  1766. * doorbell record.
  1767. */
  1768. wmb();
  1769. *qp->sq.db = cpu_to_be32(qp->sq.head & 0xffff);
  1770. /*
  1771. * Make sure doorbell record is written before we
  1772. * write MMIO send doorbell.
  1773. */
  1774. wmb();
  1775. mthca_write64(doorbell,
  1776. dev->kar + MTHCA_SEND_DOORBELL,
  1777. MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
  1778. }
  1779. spin_unlock_irqrestore(&qp->sq.lock, flags);
  1780. return err;
  1781. }
  1782. int mthca_arbel_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  1783. struct ib_recv_wr **bad_wr)
  1784. {
  1785. struct mthca_dev *dev = to_mdev(ibqp->device);
  1786. struct mthca_qp *qp = to_mqp(ibqp);
  1787. unsigned long flags;
  1788. int err = 0;
  1789. int nreq;
  1790. int ind;
  1791. int i;
  1792. void *wqe;
  1793. spin_lock_irqsave(&qp->rq.lock, flags);
  1794. /* XXX check that state is OK to post receive */
  1795. ind = qp->rq.head & (qp->rq.max - 1);
  1796. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  1797. if (mthca_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  1798. mthca_err(dev, "RQ %06x full (%u head, %u tail,"
  1799. " %d max, %d nreq)\n", qp->qpn,
  1800. qp->rq.head, qp->rq.tail,
  1801. qp->rq.max, nreq);
  1802. err = -ENOMEM;
  1803. *bad_wr = wr;
  1804. goto out;
  1805. }
  1806. wqe = get_recv_wqe(qp, ind);
  1807. ((struct mthca_next_seg *) wqe)->flags = 0;
  1808. wqe += sizeof (struct mthca_next_seg);
  1809. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  1810. err = -EINVAL;
  1811. *bad_wr = wr;
  1812. goto out;
  1813. }
  1814. for (i = 0; i < wr->num_sge; ++i) {
  1815. ((struct mthca_data_seg *) wqe)->byte_count =
  1816. cpu_to_be32(wr->sg_list[i].length);
  1817. ((struct mthca_data_seg *) wqe)->lkey =
  1818. cpu_to_be32(wr->sg_list[i].lkey);
  1819. ((struct mthca_data_seg *) wqe)->addr =
  1820. cpu_to_be64(wr->sg_list[i].addr);
  1821. wqe += sizeof (struct mthca_data_seg);
  1822. }
  1823. if (i < qp->rq.max_gs) {
  1824. ((struct mthca_data_seg *) wqe)->byte_count = 0;
  1825. ((struct mthca_data_seg *) wqe)->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
  1826. ((struct mthca_data_seg *) wqe)->addr = 0;
  1827. }
  1828. qp->wrid[ind] = wr->wr_id;
  1829. ++ind;
  1830. if (unlikely(ind >= qp->rq.max))
  1831. ind -= qp->rq.max;
  1832. }
  1833. out:
  1834. if (likely(nreq)) {
  1835. qp->rq.head += nreq;
  1836. /*
  1837. * Make sure that descriptors are written before
  1838. * doorbell record.
  1839. */
  1840. wmb();
  1841. *qp->rq.db = cpu_to_be32(qp->rq.head & 0xffff);
  1842. }
  1843. spin_unlock_irqrestore(&qp->rq.lock, flags);
  1844. return err;
  1845. }
  1846. int mthca_free_err_wqe(struct mthca_dev *dev, struct mthca_qp *qp, int is_send,
  1847. int index, int *dbd, __be32 *new_wqe)
  1848. {
  1849. struct mthca_next_seg *next;
  1850. /*
  1851. * For SRQs, all WQEs generate a CQE, so we're always at the
  1852. * end of the doorbell chain.
  1853. */
  1854. if (qp->ibqp.srq) {
  1855. *new_wqe = 0;
  1856. return 0;
  1857. }
  1858. if (is_send)
  1859. next = get_send_wqe(qp, index);
  1860. else
  1861. next = get_recv_wqe(qp, index);
  1862. *dbd = !!(next->ee_nds & cpu_to_be32(MTHCA_NEXT_DBD));
  1863. if (next->ee_nds & cpu_to_be32(0x3f))
  1864. *new_wqe = (next->nda_op & cpu_to_be32(~0x3f)) |
  1865. (next->ee_nds & cpu_to_be32(0x3f));
  1866. else
  1867. *new_wqe = 0;
  1868. return 0;
  1869. }
  1870. int __devinit mthca_init_qp_table(struct mthca_dev *dev)
  1871. {
  1872. int err;
  1873. u8 status;
  1874. int i;
  1875. spin_lock_init(&dev->qp_table.lock);
  1876. /*
  1877. * We reserve 2 extra QPs per port for the special QPs. The
  1878. * special QP for port 1 has to be even, so round up.
  1879. */
  1880. dev->qp_table.sqp_start = (dev->limits.reserved_qps + 1) & ~1UL;
  1881. err = mthca_alloc_init(&dev->qp_table.alloc,
  1882. dev->limits.num_qps,
  1883. (1 << 24) - 1,
  1884. dev->qp_table.sqp_start +
  1885. MTHCA_MAX_PORTS * 2);
  1886. if (err)
  1887. return err;
  1888. err = mthca_array_init(&dev->qp_table.qp,
  1889. dev->limits.num_qps);
  1890. if (err) {
  1891. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1892. return err;
  1893. }
  1894. for (i = 0; i < 2; ++i) {
  1895. err = mthca_CONF_SPECIAL_QP(dev, i ? IB_QPT_GSI : IB_QPT_SMI,
  1896. dev->qp_table.sqp_start + i * 2,
  1897. &status);
  1898. if (err)
  1899. goto err_out;
  1900. if (status) {
  1901. mthca_warn(dev, "CONF_SPECIAL_QP returned "
  1902. "status %02x, aborting.\n",
  1903. status);
  1904. err = -EINVAL;
  1905. goto err_out;
  1906. }
  1907. }
  1908. return 0;
  1909. err_out:
  1910. for (i = 0; i < 2; ++i)
  1911. mthca_CONF_SPECIAL_QP(dev, i, 0, &status);
  1912. mthca_array_cleanup(&dev->qp_table.qp, dev->limits.num_qps);
  1913. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1914. return err;
  1915. }
  1916. void __devexit mthca_cleanup_qp_table(struct mthca_dev *dev)
  1917. {
  1918. int i;
  1919. u8 status;
  1920. for (i = 0; i < 2; ++i)
  1921. mthca_CONF_SPECIAL_QP(dev, i, 0, &status);
  1922. mthca_array_cleanup(&dev->qp_table.qp, dev->limits.num_qps);
  1923. mthca_alloc_cleanup(&dev->qp_table.alloc);
  1924. }