iwl-tx.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/etherdevice.h>
  30. #include <net/mac80211.h>
  31. #include "iwl-eeprom.h"
  32. #include "iwl-dev.h"
  33. #include "iwl-core.h"
  34. #include "iwl-sta.h"
  35. #include "iwl-io.h"
  36. #include "iwl-helpers.h"
  37. static const u16 default_tid_to_tx_fifo[] = {
  38. IWL_TX_FIFO_AC1,
  39. IWL_TX_FIFO_AC0,
  40. IWL_TX_FIFO_AC0,
  41. IWL_TX_FIFO_AC1,
  42. IWL_TX_FIFO_AC2,
  43. IWL_TX_FIFO_AC2,
  44. IWL_TX_FIFO_AC3,
  45. IWL_TX_FIFO_AC3,
  46. IWL_TX_FIFO_NONE,
  47. IWL_TX_FIFO_NONE,
  48. IWL_TX_FIFO_NONE,
  49. IWL_TX_FIFO_NONE,
  50. IWL_TX_FIFO_NONE,
  51. IWL_TX_FIFO_NONE,
  52. IWL_TX_FIFO_NONE,
  53. IWL_TX_FIFO_NONE,
  54. IWL_TX_FIFO_AC3
  55. };
  56. static inline int iwl_alloc_dma_ptr(struct iwl_priv *priv,
  57. struct iwl_dma_ptr *ptr, size_t size)
  58. {
  59. ptr->addr = pci_alloc_consistent(priv->pci_dev, size, &ptr->dma);
  60. if (!ptr->addr)
  61. return -ENOMEM;
  62. ptr->size = size;
  63. return 0;
  64. }
  65. static inline void iwl_free_dma_ptr(struct iwl_priv *priv,
  66. struct iwl_dma_ptr *ptr)
  67. {
  68. if (unlikely(!ptr->addr))
  69. return;
  70. pci_free_consistent(priv->pci_dev, ptr->size, ptr->addr, ptr->dma);
  71. memset(ptr, 0, sizeof(*ptr));
  72. }
  73. /**
  74. * iwl_txq_update_write_ptr - Send new write index to hardware
  75. */
  76. int iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  77. {
  78. u32 reg = 0;
  79. int ret = 0;
  80. int txq_id = txq->q.id;
  81. if (txq->need_update == 0)
  82. return ret;
  83. /* if we're trying to save power */
  84. if (test_bit(STATUS_POWER_PMI, &priv->status)) {
  85. /* wake up nic if it's powered down ...
  86. * uCode will wake up, and interrupt us again, so next
  87. * time we'll skip this part. */
  88. reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
  89. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  90. IWL_DEBUG_INFO(priv, "Requesting wakeup, GP1 = 0x%x\n", reg);
  91. iwl_set_bit(priv, CSR_GP_CNTRL,
  92. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  93. return ret;
  94. }
  95. iwl_write_direct32(priv, HBUS_TARG_WRPTR,
  96. txq->q.write_ptr | (txq_id << 8));
  97. /* else not in power-save mode, uCode will never sleep when we're
  98. * trying to tx (during RFKILL, we're not trying to tx). */
  99. } else
  100. iwl_write32(priv, HBUS_TARG_WRPTR,
  101. txq->q.write_ptr | (txq_id << 8));
  102. txq->need_update = 0;
  103. return ret;
  104. }
  105. EXPORT_SYMBOL(iwl_txq_update_write_ptr);
  106. /**
  107. * iwl_tx_queue_free - Deallocate DMA queue.
  108. * @txq: Transmit queue to deallocate.
  109. *
  110. * Empty queue by removing and destroying all BD's.
  111. * Free all buffers.
  112. * 0-fill, but do not free "txq" descriptor structure.
  113. */
  114. void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id)
  115. {
  116. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  117. struct iwl_queue *q = &txq->q;
  118. struct pci_dev *dev = priv->pci_dev;
  119. int i, len;
  120. if (q->n_bd == 0)
  121. return;
  122. /* first, empty all BD's */
  123. for (; q->write_ptr != q->read_ptr;
  124. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
  125. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  126. len = sizeof(struct iwl_cmd) * q->n_window;
  127. /* De-alloc array of command/tx buffers */
  128. for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
  129. kfree(txq->cmd[i]);
  130. /* De-alloc circular buffer of TFDs */
  131. if (txq->q.n_bd)
  132. pci_free_consistent(dev, priv->hw_params.tfd_size *
  133. txq->q.n_bd, txq->tfds, txq->q.dma_addr);
  134. /* De-alloc array of per-TFD driver data */
  135. kfree(txq->txb);
  136. txq->txb = NULL;
  137. /* 0-fill queue descriptor structure */
  138. memset(txq, 0, sizeof(*txq));
  139. }
  140. EXPORT_SYMBOL(iwl_tx_queue_free);
  141. /**
  142. * iwl_cmd_queue_free - Deallocate DMA queue.
  143. * @txq: Transmit queue to deallocate.
  144. *
  145. * Empty queue by removing and destroying all BD's.
  146. * Free all buffers.
  147. * 0-fill, but do not free "txq" descriptor structure.
  148. */
  149. void iwl_cmd_queue_free(struct iwl_priv *priv)
  150. {
  151. struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
  152. struct iwl_queue *q = &txq->q;
  153. struct pci_dev *dev = priv->pci_dev;
  154. int i, len;
  155. if (q->n_bd == 0)
  156. return;
  157. len = sizeof(struct iwl_cmd) * q->n_window;
  158. len += IWL_MAX_SCAN_SIZE;
  159. /* De-alloc array of command/tx buffers */
  160. for (i = 0; i <= TFD_CMD_SLOTS; i++)
  161. kfree(txq->cmd[i]);
  162. /* De-alloc circular buffer of TFDs */
  163. if (txq->q.n_bd)
  164. pci_free_consistent(dev, priv->hw_params.tfd_size *
  165. txq->q.n_bd, txq->tfds, txq->q.dma_addr);
  166. /* 0-fill queue descriptor structure */
  167. memset(txq, 0, sizeof(*txq));
  168. }
  169. EXPORT_SYMBOL(iwl_cmd_queue_free);
  170. /*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
  171. * DMA services
  172. *
  173. * Theory of operation
  174. *
  175. * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
  176. * of buffer descriptors, each of which points to one or more data buffers for
  177. * the device to read from or fill. Driver and device exchange status of each
  178. * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
  179. * entries in each circular buffer, to protect against confusing empty and full
  180. * queue states.
  181. *
  182. * The device reads or writes the data in the queues via the device's several
  183. * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
  184. *
  185. * For Tx queue, there are low mark and high mark limits. If, after queuing
  186. * the packet for Tx, free space become < low mark, Tx queue stopped. When
  187. * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
  188. * Tx queue resumed.
  189. *
  190. * See more detailed info in iwl-4965-hw.h.
  191. ***************************************************/
  192. int iwl_queue_space(const struct iwl_queue *q)
  193. {
  194. int s = q->read_ptr - q->write_ptr;
  195. if (q->read_ptr > q->write_ptr)
  196. s -= q->n_bd;
  197. if (s <= 0)
  198. s += q->n_window;
  199. /* keep some reserve to not confuse empty and full situations */
  200. s -= 2;
  201. if (s < 0)
  202. s = 0;
  203. return s;
  204. }
  205. EXPORT_SYMBOL(iwl_queue_space);
  206. /**
  207. * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
  208. */
  209. static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
  210. int count, int slots_num, u32 id)
  211. {
  212. q->n_bd = count;
  213. q->n_window = slots_num;
  214. q->id = id;
  215. /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
  216. * and iwl_queue_dec_wrap are broken. */
  217. BUG_ON(!is_power_of_2(count));
  218. /* slots_num must be power-of-two size, otherwise
  219. * get_cmd_index is broken. */
  220. BUG_ON(!is_power_of_2(slots_num));
  221. q->low_mark = q->n_window / 4;
  222. if (q->low_mark < 4)
  223. q->low_mark = 4;
  224. q->high_mark = q->n_window / 8;
  225. if (q->high_mark < 2)
  226. q->high_mark = 2;
  227. q->write_ptr = q->read_ptr = 0;
  228. return 0;
  229. }
  230. /**
  231. * iwl_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
  232. */
  233. static int iwl_tx_queue_alloc(struct iwl_priv *priv,
  234. struct iwl_tx_queue *txq, u32 id)
  235. {
  236. struct pci_dev *dev = priv->pci_dev;
  237. size_t tfd_sz = priv->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX;
  238. /* Driver private data, only for Tx (not command) queues,
  239. * not shared with device. */
  240. if (id != IWL_CMD_QUEUE_NUM) {
  241. txq->txb = kmalloc(sizeof(txq->txb[0]) *
  242. TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
  243. if (!txq->txb) {
  244. IWL_ERR(priv, "kmalloc for auxiliary BD "
  245. "structures failed\n");
  246. goto error;
  247. }
  248. } else {
  249. txq->txb = NULL;
  250. }
  251. /* Circular buffer of transmit frame descriptors (TFDs),
  252. * shared with device */
  253. txq->tfds = pci_alloc_consistent(dev, tfd_sz, &txq->q.dma_addr);
  254. if (!txq->tfds) {
  255. IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n", tfd_sz);
  256. goto error;
  257. }
  258. txq->q.id = id;
  259. return 0;
  260. error:
  261. kfree(txq->txb);
  262. txq->txb = NULL;
  263. return -ENOMEM;
  264. }
  265. /**
  266. * iwl_tx_queue_init - Allocate and initialize one tx/cmd queue
  267. */
  268. int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq,
  269. int slots_num, u32 txq_id)
  270. {
  271. int i, len;
  272. int ret;
  273. /*
  274. * Alloc buffer array for commands (Tx or other types of commands).
  275. * For the command queue (#4), allocate command space + one big
  276. * command for scan, since scan command is very huge; the system will
  277. * not have two scans at the same time, so only one is needed.
  278. * For normal Tx queues (all other queues), no super-size command
  279. * space is needed.
  280. */
  281. len = sizeof(struct iwl_cmd);
  282. for (i = 0; i <= slots_num; i++) {
  283. if (i == slots_num) {
  284. if (txq_id == IWL_CMD_QUEUE_NUM)
  285. len += IWL_MAX_SCAN_SIZE;
  286. else
  287. continue;
  288. }
  289. txq->cmd[i] = kmalloc(len, GFP_KERNEL);
  290. if (!txq->cmd[i])
  291. goto err;
  292. }
  293. /* Alloc driver data array and TFD circular buffer */
  294. ret = iwl_tx_queue_alloc(priv, txq, txq_id);
  295. if (ret)
  296. goto err;
  297. txq->need_update = 0;
  298. /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
  299. * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
  300. BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
  301. /* Initialize queue's high/low-water marks, and head/tail indexes */
  302. iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
  303. /* Tell device where to find queue */
  304. priv->cfg->ops->lib->txq_init(priv, txq);
  305. return 0;
  306. err:
  307. for (i = 0; i < slots_num; i++) {
  308. kfree(txq->cmd[i]);
  309. txq->cmd[i] = NULL;
  310. }
  311. if (txq_id == IWL_CMD_QUEUE_NUM) {
  312. kfree(txq->cmd[slots_num]);
  313. txq->cmd[slots_num] = NULL;
  314. }
  315. return -ENOMEM;
  316. }
  317. EXPORT_SYMBOL(iwl_tx_queue_init);
  318. /**
  319. * iwl_hw_txq_ctx_free - Free TXQ Context
  320. *
  321. * Destroy all TX DMA queues and structures
  322. */
  323. void iwl_hw_txq_ctx_free(struct iwl_priv *priv)
  324. {
  325. int txq_id;
  326. /* Tx queues */
  327. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
  328. if (txq_id == IWL_CMD_QUEUE_NUM)
  329. iwl_cmd_queue_free(priv);
  330. else
  331. iwl_tx_queue_free(priv, txq_id);
  332. iwl_free_dma_ptr(priv, &priv->kw);
  333. iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
  334. }
  335. EXPORT_SYMBOL(iwl_hw_txq_ctx_free);
  336. /**
  337. * iwl_txq_ctx_reset - Reset TX queue context
  338. * Destroys all DMA structures and initialize them again
  339. *
  340. * @param priv
  341. * @return error code
  342. */
  343. int iwl_txq_ctx_reset(struct iwl_priv *priv)
  344. {
  345. int ret = 0;
  346. int txq_id, slots_num;
  347. unsigned long flags;
  348. /* Free all tx/cmd queues and keep-warm buffer */
  349. iwl_hw_txq_ctx_free(priv);
  350. ret = iwl_alloc_dma_ptr(priv, &priv->scd_bc_tbls,
  351. priv->hw_params.scd_bc_tbls_size);
  352. if (ret) {
  353. IWL_ERR(priv, "Scheduler BC Table allocation failed\n");
  354. goto error_bc_tbls;
  355. }
  356. /* Alloc keep-warm buffer */
  357. ret = iwl_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE);
  358. if (ret) {
  359. IWL_ERR(priv, "Keep Warm allocation failed\n");
  360. goto error_kw;
  361. }
  362. spin_lock_irqsave(&priv->lock, flags);
  363. /* Turn off all Tx DMA fifos */
  364. priv->cfg->ops->lib->txq_set_sched(priv, 0);
  365. /* Tell NIC where to find the "keep warm" buffer */
  366. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
  367. spin_unlock_irqrestore(&priv->lock, flags);
  368. /* Alloc and init all Tx queues, including the command queue (#4) */
  369. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  370. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  371. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  372. ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  373. txq_id);
  374. if (ret) {
  375. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  376. goto error;
  377. }
  378. }
  379. return ret;
  380. error:
  381. iwl_hw_txq_ctx_free(priv);
  382. iwl_free_dma_ptr(priv, &priv->kw);
  383. error_kw:
  384. iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
  385. error_bc_tbls:
  386. return ret;
  387. }
  388. /**
  389. * iwl_txq_ctx_stop - Stop all Tx DMA channels, free Tx queue memory
  390. */
  391. void iwl_txq_ctx_stop(struct iwl_priv *priv)
  392. {
  393. int ch;
  394. unsigned long flags;
  395. /* Turn off all Tx DMA fifos */
  396. spin_lock_irqsave(&priv->lock, flags);
  397. priv->cfg->ops->lib->txq_set_sched(priv, 0);
  398. /* Stop each Tx DMA channel, and wait for it to be idle */
  399. for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) {
  400. iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
  401. iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
  402. FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
  403. 1000);
  404. }
  405. spin_unlock_irqrestore(&priv->lock, flags);
  406. /* Deallocate memory for all Tx queues */
  407. iwl_hw_txq_ctx_free(priv);
  408. }
  409. EXPORT_SYMBOL(iwl_txq_ctx_stop);
  410. /*
  411. * handle build REPLY_TX command notification.
  412. */
  413. static void iwl_tx_cmd_build_basic(struct iwl_priv *priv,
  414. struct iwl_tx_cmd *tx_cmd,
  415. struct ieee80211_tx_info *info,
  416. struct ieee80211_hdr *hdr,
  417. u8 std_id)
  418. {
  419. __le16 fc = hdr->frame_control;
  420. __le32 tx_flags = tx_cmd->tx_flags;
  421. tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  422. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
  423. tx_flags |= TX_CMD_FLG_ACK_MSK;
  424. if (ieee80211_is_mgmt(fc))
  425. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  426. if (ieee80211_is_probe_resp(fc) &&
  427. !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
  428. tx_flags |= TX_CMD_FLG_TSF_MSK;
  429. } else {
  430. tx_flags &= (~TX_CMD_FLG_ACK_MSK);
  431. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  432. }
  433. if (ieee80211_is_back_req(fc))
  434. tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
  435. tx_cmd->sta_id = std_id;
  436. if (ieee80211_has_morefrags(fc))
  437. tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
  438. if (ieee80211_is_data_qos(fc)) {
  439. u8 *qc = ieee80211_get_qos_ctl(hdr);
  440. tx_cmd->tid_tspec = qc[0] & 0xf;
  441. tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
  442. } else {
  443. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  444. }
  445. priv->cfg->ops->utils->rts_tx_cmd_flag(info, &tx_flags);
  446. if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
  447. tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
  448. tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
  449. if (ieee80211_is_mgmt(fc)) {
  450. if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
  451. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
  452. else
  453. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
  454. } else {
  455. tx_cmd->timeout.pm_frame_timeout = 0;
  456. }
  457. tx_cmd->driver_txop = 0;
  458. tx_cmd->tx_flags = tx_flags;
  459. tx_cmd->next_frame_len = 0;
  460. }
  461. #define RTS_HCCA_RETRY_LIMIT 3
  462. #define RTS_DFAULT_RETRY_LIMIT 60
  463. static void iwl_tx_cmd_build_rate(struct iwl_priv *priv,
  464. struct iwl_tx_cmd *tx_cmd,
  465. struct ieee80211_tx_info *info,
  466. __le16 fc, int sta_id,
  467. int is_hcca)
  468. {
  469. u32 rate_flags = 0;
  470. int rate_idx;
  471. u8 rts_retry_limit = 0;
  472. u8 data_retry_limit = 0;
  473. u8 rate_plcp;
  474. rate_idx = min(ieee80211_get_tx_rate(priv->hw, info)->hw_value & 0xffff,
  475. IWL_RATE_COUNT - 1);
  476. rate_plcp = iwl_rates[rate_idx].plcp;
  477. rts_retry_limit = (is_hcca) ?
  478. RTS_HCCA_RETRY_LIMIT : RTS_DFAULT_RETRY_LIMIT;
  479. if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
  480. rate_flags |= RATE_MCS_CCK_MSK;
  481. if (ieee80211_is_probe_resp(fc)) {
  482. data_retry_limit = 3;
  483. if (data_retry_limit < rts_retry_limit)
  484. rts_retry_limit = data_retry_limit;
  485. } else
  486. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  487. if (priv->data_retry_limit != -1)
  488. data_retry_limit = priv->data_retry_limit;
  489. if (ieee80211_is_data(fc)) {
  490. tx_cmd->initial_rate_index = 0;
  491. tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
  492. } else {
  493. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  494. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  495. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  496. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  497. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  498. if (tx_cmd->tx_flags & TX_CMD_FLG_RTS_MSK) {
  499. tx_cmd->tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  500. tx_cmd->tx_flags |= TX_CMD_FLG_CTS_MSK;
  501. }
  502. break;
  503. default:
  504. break;
  505. }
  506. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant);
  507. rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  508. }
  509. tx_cmd->rts_retry_limit = rts_retry_limit;
  510. tx_cmd->data_retry_limit = data_retry_limit;
  511. tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags);
  512. }
  513. static void iwl_tx_cmd_build_hwcrypto(struct iwl_priv *priv,
  514. struct ieee80211_tx_info *info,
  515. struct iwl_tx_cmd *tx_cmd,
  516. struct sk_buff *skb_frag,
  517. int sta_id)
  518. {
  519. struct ieee80211_key_conf *keyconf = info->control.hw_key;
  520. switch (keyconf->alg) {
  521. case ALG_CCMP:
  522. tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
  523. memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
  524. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  525. tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
  526. IWL_DEBUG_TX(priv, "tx_cmd with AES hwcrypto\n");
  527. break;
  528. case ALG_TKIP:
  529. tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
  530. ieee80211_get_tkip_key(keyconf, skb_frag,
  531. IEEE80211_TKIP_P2_KEY, tx_cmd->key);
  532. IWL_DEBUG_TX(priv, "tx_cmd with tkip hwcrypto\n");
  533. break;
  534. case ALG_WEP:
  535. tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
  536. (keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);
  537. if (keyconf->keylen == WEP_KEY_LEN_128)
  538. tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
  539. memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
  540. IWL_DEBUG_TX(priv, "Configuring packet for WEP encryption "
  541. "with key %d\n", keyconf->keyidx);
  542. break;
  543. default:
  544. IWL_ERR(priv, "Unknown encode alg %d\n", keyconf->alg);
  545. break;
  546. }
  547. }
  548. static void iwl_update_tx_stats(struct iwl_priv *priv, u16 fc, u16 len)
  549. {
  550. /* 0 - mgmt, 1 - cnt, 2 - data */
  551. int idx = (fc & IEEE80211_FCTL_FTYPE) >> 2;
  552. priv->tx_stats[idx].cnt++;
  553. priv->tx_stats[idx].bytes += len;
  554. }
  555. /*
  556. * start REPLY_TX command process
  557. */
  558. int iwl_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
  559. {
  560. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  561. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  562. struct iwl_tx_queue *txq;
  563. struct iwl_queue *q;
  564. struct iwl_cmd *out_cmd;
  565. struct iwl_tx_cmd *tx_cmd;
  566. int swq_id, txq_id;
  567. dma_addr_t phys_addr;
  568. dma_addr_t txcmd_phys;
  569. dma_addr_t scratch_phys;
  570. u16 len, len_org;
  571. u16 seq_number = 0;
  572. __le16 fc;
  573. u8 hdr_len;
  574. u8 sta_id;
  575. u8 wait_write_ptr = 0;
  576. u8 tid = 0;
  577. u8 *qc = NULL;
  578. unsigned long flags;
  579. int ret;
  580. spin_lock_irqsave(&priv->lock, flags);
  581. if (iwl_is_rfkill(priv)) {
  582. IWL_DEBUG_DROP(priv, "Dropping - RF KILL\n");
  583. goto drop_unlock;
  584. }
  585. if ((ieee80211_get_tx_rate(priv->hw, info)->hw_value & 0xFF) ==
  586. IWL_INVALID_RATE) {
  587. IWL_ERR(priv, "ERROR: No TX rate available.\n");
  588. goto drop_unlock;
  589. }
  590. fc = hdr->frame_control;
  591. #ifdef CONFIG_IWLWIFI_DEBUG
  592. if (ieee80211_is_auth(fc))
  593. IWL_DEBUG_TX(priv, "Sending AUTH frame\n");
  594. else if (ieee80211_is_assoc_req(fc))
  595. IWL_DEBUG_TX(priv, "Sending ASSOC frame\n");
  596. else if (ieee80211_is_reassoc_req(fc))
  597. IWL_DEBUG_TX(priv, "Sending REASSOC frame\n");
  598. #endif
  599. /* drop all data frame if we are not associated */
  600. if (ieee80211_is_data(fc) &&
  601. (!iwl_is_monitor_mode(priv) ||
  602. !(info->flags & IEEE80211_TX_CTL_INJECTED)) && /* packet injection */
  603. (!iwl_is_associated(priv) ||
  604. ((priv->iw_mode == NL80211_IFTYPE_STATION) && !priv->assoc_id) ||
  605. !priv->assoc_station_added)) {
  606. IWL_DEBUG_DROP(priv, "Dropping - !iwl_is_associated\n");
  607. goto drop_unlock;
  608. }
  609. spin_unlock_irqrestore(&priv->lock, flags);
  610. hdr_len = ieee80211_hdrlen(fc);
  611. /* Find (or create) index into station table for destination station */
  612. sta_id = iwl_get_sta_id(priv, hdr);
  613. if (sta_id == IWL_INVALID_STATION) {
  614. IWL_DEBUG_DROP(priv, "Dropping - INVALID STATION: %pM\n",
  615. hdr->addr1);
  616. goto drop;
  617. }
  618. IWL_DEBUG_TX(priv, "station Id %d\n", sta_id);
  619. swq_id = skb_get_queue_mapping(skb);
  620. txq_id = swq_id;
  621. if (ieee80211_is_data_qos(fc)) {
  622. qc = ieee80211_get_qos_ctl(hdr);
  623. tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
  624. seq_number = priv->stations[sta_id].tid[tid].seq_number;
  625. seq_number &= IEEE80211_SCTL_SEQ;
  626. hdr->seq_ctrl = hdr->seq_ctrl &
  627. cpu_to_le16(IEEE80211_SCTL_FRAG);
  628. hdr->seq_ctrl |= cpu_to_le16(seq_number);
  629. seq_number += 0x10;
  630. /* aggregation is on for this <sta,tid> */
  631. if (info->flags & IEEE80211_TX_CTL_AMPDU) {
  632. txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
  633. swq_id = iwl_virtual_agg_queue_num(swq_id, txq_id);
  634. }
  635. priv->stations[sta_id].tid[tid].tfds_in_queue++;
  636. }
  637. txq = &priv->txq[txq_id];
  638. q = &txq->q;
  639. txq->swq_id = swq_id;
  640. spin_lock_irqsave(&priv->lock, flags);
  641. /* Set up driver data for this TFD */
  642. memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
  643. txq->txb[q->write_ptr].skb[0] = skb;
  644. /* Set up first empty entry in queue's array of Tx/cmd buffers */
  645. out_cmd = txq->cmd[q->write_ptr];
  646. tx_cmd = &out_cmd->cmd.tx;
  647. memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
  648. memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd));
  649. /*
  650. * Set up the Tx-command (not MAC!) header.
  651. * Store the chosen Tx queue and TFD index within the sequence field;
  652. * after Tx, uCode's Tx response will return this value so driver can
  653. * locate the frame within the tx queue and do post-tx processing.
  654. */
  655. out_cmd->hdr.cmd = REPLY_TX;
  656. out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
  657. INDEX_TO_SEQ(q->write_ptr)));
  658. /* Copy MAC header from skb into command buffer */
  659. memcpy(tx_cmd->hdr, hdr, hdr_len);
  660. /* Total # bytes to be transmitted */
  661. len = (u16)skb->len;
  662. tx_cmd->len = cpu_to_le16(len);
  663. if (info->control.hw_key)
  664. iwl_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id);
  665. /* TODO need this for burst mode later on */
  666. iwl_tx_cmd_build_basic(priv, tx_cmd, info, hdr, sta_id);
  667. /* set is_hcca to 0; it probably will never be implemented */
  668. iwl_tx_cmd_build_rate(priv, tx_cmd, info, fc, sta_id, 0);
  669. iwl_update_tx_stats(priv, le16_to_cpu(fc), len);
  670. /*
  671. * Use the first empty entry in this queue's command buffer array
  672. * to contain the Tx command and MAC header concatenated together
  673. * (payload data will be in another buffer).
  674. * Size of this varies, due to varying MAC header length.
  675. * If end is not dword aligned, we'll have 2 extra bytes at the end
  676. * of the MAC header (device reads on dword boundaries).
  677. * We'll tell device about this padding later.
  678. */
  679. len = sizeof(struct iwl_tx_cmd) +
  680. sizeof(struct iwl_cmd_header) + hdr_len;
  681. len_org = len;
  682. len = (len + 3) & ~3;
  683. if (len_org != len)
  684. len_org = 1;
  685. else
  686. len_org = 0;
  687. /* Tell NIC about any 2-byte padding after MAC header */
  688. if (len_org)
  689. tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  690. /* Physical address of this Tx command's header (not MAC header!),
  691. * within command buffer array. */
  692. txcmd_phys = pci_map_single(priv->pci_dev,
  693. &out_cmd->hdr, len,
  694. PCI_DMA_BIDIRECTIONAL);
  695. pci_unmap_addr_set(&out_cmd->meta, mapping, txcmd_phys);
  696. pci_unmap_len_set(&out_cmd->meta, len, len);
  697. /* Add buffer containing Tx command and MAC(!) header to TFD's
  698. * first entry */
  699. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  700. txcmd_phys, len, 1, 0);
  701. if (!ieee80211_has_morefrags(hdr->frame_control)) {
  702. txq->need_update = 1;
  703. if (qc)
  704. priv->stations[sta_id].tid[tid].seq_number = seq_number;
  705. } else {
  706. wait_write_ptr = 1;
  707. txq->need_update = 0;
  708. }
  709. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  710. * if any (802.11 null frames have no payload). */
  711. len = skb->len - hdr_len;
  712. if (len) {
  713. phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
  714. len, PCI_DMA_TODEVICE);
  715. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  716. phys_addr, len,
  717. 0, 0);
  718. }
  719. scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
  720. offsetof(struct iwl_tx_cmd, scratch);
  721. len = sizeof(struct iwl_tx_cmd) +
  722. sizeof(struct iwl_cmd_header) + hdr_len;
  723. /* take back ownership of DMA buffer to enable update */
  724. pci_dma_sync_single_for_cpu(priv->pci_dev, txcmd_phys,
  725. len, PCI_DMA_BIDIRECTIONAL);
  726. tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
  727. tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
  728. IWL_DEBUG_TX(priv, "sequence nr = 0X%x \n",
  729. le16_to_cpu(out_cmd->hdr.sequence));
  730. IWL_DEBUG_TX(priv, "tx_flags = 0X%x \n", le32_to_cpu(tx_cmd->tx_flags));
  731. iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
  732. iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
  733. /* Set up entry for this TFD in Tx byte-count array */
  734. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  735. priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq,
  736. le16_to_cpu(tx_cmd->len));
  737. pci_dma_sync_single_for_device(priv->pci_dev, txcmd_phys,
  738. len, PCI_DMA_BIDIRECTIONAL);
  739. /* Tell device the write index *just past* this latest filled TFD */
  740. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  741. ret = iwl_txq_update_write_ptr(priv, txq);
  742. spin_unlock_irqrestore(&priv->lock, flags);
  743. if (ret)
  744. return ret;
  745. if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) {
  746. if (wait_write_ptr) {
  747. spin_lock_irqsave(&priv->lock, flags);
  748. txq->need_update = 1;
  749. iwl_txq_update_write_ptr(priv, txq);
  750. spin_unlock_irqrestore(&priv->lock, flags);
  751. } else {
  752. iwl_stop_queue(priv, txq->swq_id);
  753. }
  754. }
  755. return 0;
  756. drop_unlock:
  757. spin_unlock_irqrestore(&priv->lock, flags);
  758. drop:
  759. return -1;
  760. }
  761. EXPORT_SYMBOL(iwl_tx_skb);
  762. /*************** HOST COMMAND QUEUE FUNCTIONS *****/
  763. /**
  764. * iwl_enqueue_hcmd - enqueue a uCode command
  765. * @priv: device private data point
  766. * @cmd: a point to the ucode command structure
  767. *
  768. * The function returns < 0 values to indicate the operation is
  769. * failed. On success, it turns the index (> 0) of command in the
  770. * command queue.
  771. */
  772. int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
  773. {
  774. struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
  775. struct iwl_queue *q = &txq->q;
  776. struct iwl_cmd *out_cmd;
  777. dma_addr_t phys_addr;
  778. unsigned long flags;
  779. int len, ret;
  780. u32 idx;
  781. u16 fix_size;
  782. cmd->len = priv->cfg->ops->utils->get_hcmd_size(cmd->id, cmd->len);
  783. fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
  784. /* If any of the command structures end up being larger than
  785. * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
  786. * we will need to increase the size of the TFD entries */
  787. BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
  788. !(cmd->meta.flags & CMD_SIZE_HUGE));
  789. if (iwl_is_rfkill(priv)) {
  790. IWL_DEBUG_INFO(priv, "Not sending command - RF KILL");
  791. return -EIO;
  792. }
  793. if (iwl_queue_space(q) < ((cmd->meta.flags & CMD_ASYNC) ? 2 : 1)) {
  794. IWL_ERR(priv, "No space for Tx\n");
  795. return -ENOSPC;
  796. }
  797. spin_lock_irqsave(&priv->hcmd_lock, flags);
  798. idx = get_cmd_index(q, q->write_ptr, cmd->meta.flags & CMD_SIZE_HUGE);
  799. out_cmd = txq->cmd[idx];
  800. out_cmd->hdr.cmd = cmd->id;
  801. memcpy(&out_cmd->meta, &cmd->meta, sizeof(cmd->meta));
  802. memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
  803. /* At this point, the out_cmd now has all of the incoming cmd
  804. * information */
  805. out_cmd->hdr.flags = 0;
  806. out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
  807. INDEX_TO_SEQ(q->write_ptr));
  808. if (out_cmd->meta.flags & CMD_SIZE_HUGE)
  809. out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
  810. len = sizeof(struct iwl_cmd) - sizeof(struct iwl_cmd_meta);
  811. len += (idx == TFD_CMD_SLOTS) ? IWL_MAX_SCAN_SIZE : 0;
  812. #ifdef CONFIG_IWLWIFI_DEBUG
  813. switch (out_cmd->hdr.cmd) {
  814. case REPLY_TX_LINK_QUALITY_CMD:
  815. case SENSITIVITY_CMD:
  816. IWL_DEBUG_HC_DUMP(priv, "Sending command %s (#%x), seq: 0x%04X, "
  817. "%d bytes at %d[%d]:%d\n",
  818. get_cmd_string(out_cmd->hdr.cmd),
  819. out_cmd->hdr.cmd,
  820. le16_to_cpu(out_cmd->hdr.sequence), fix_size,
  821. q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
  822. break;
  823. default:
  824. IWL_DEBUG_HC(priv, "Sending command %s (#%x), seq: 0x%04X, "
  825. "%d bytes at %d[%d]:%d\n",
  826. get_cmd_string(out_cmd->hdr.cmd),
  827. out_cmd->hdr.cmd,
  828. le16_to_cpu(out_cmd->hdr.sequence), fix_size,
  829. q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
  830. }
  831. #endif
  832. txq->need_update = 1;
  833. if (priv->cfg->ops->lib->txq_update_byte_cnt_tbl)
  834. /* Set up entry in queue's byte count circular buffer */
  835. priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, 0);
  836. phys_addr = pci_map_single(priv->pci_dev, &out_cmd->hdr,
  837. fix_size, PCI_DMA_BIDIRECTIONAL);
  838. pci_unmap_addr_set(&out_cmd->meta, mapping, phys_addr);
  839. pci_unmap_len_set(&out_cmd->meta, len, fix_size);
  840. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  841. phys_addr, fix_size, 1,
  842. U32_PAD(cmd->len));
  843. /* Increment and update queue's write index */
  844. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  845. ret = iwl_txq_update_write_ptr(priv, txq);
  846. spin_unlock_irqrestore(&priv->hcmd_lock, flags);
  847. return ret ? ret : idx;
  848. }
  849. int iwl_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
  850. {
  851. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  852. struct iwl_queue *q = &txq->q;
  853. struct iwl_tx_info *tx_info;
  854. int nfreed = 0;
  855. if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) {
  856. IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
  857. "is out of range [0-%d] %d %d.\n", txq_id,
  858. index, q->n_bd, q->write_ptr, q->read_ptr);
  859. return 0;
  860. }
  861. for (index = iwl_queue_inc_wrap(index, q->n_bd);
  862. q->read_ptr != index;
  863. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  864. tx_info = &txq->txb[txq->q.read_ptr];
  865. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
  866. tx_info->skb[0] = NULL;
  867. if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl)
  868. priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq);
  869. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  870. nfreed++;
  871. }
  872. return nfreed;
  873. }
  874. EXPORT_SYMBOL(iwl_tx_queue_reclaim);
  875. /**
  876. * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
  877. *
  878. * When FW advances 'R' index, all entries between old and new 'R' index
  879. * need to be reclaimed. As result, some free space forms. If there is
  880. * enough free space (> low mark), wake the stack that feeds us.
  881. */
  882. static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id,
  883. int idx, int cmd_idx)
  884. {
  885. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  886. struct iwl_queue *q = &txq->q;
  887. int nfreed = 0;
  888. if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
  889. IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
  890. "is out of range [0-%d] %d %d.\n", txq_id,
  891. idx, q->n_bd, q->write_ptr, q->read_ptr);
  892. return;
  893. }
  894. pci_unmap_single(priv->pci_dev,
  895. pci_unmap_addr(&txq->cmd[cmd_idx]->meta, mapping),
  896. pci_unmap_len(&txq->cmd[cmd_idx]->meta, len),
  897. PCI_DMA_BIDIRECTIONAL);
  898. for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
  899. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  900. if (nfreed++ > 0) {
  901. IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
  902. q->write_ptr, q->read_ptr);
  903. queue_work(priv->workqueue, &priv->restart);
  904. }
  905. }
  906. }
  907. /**
  908. * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
  909. * @rxb: Rx buffer to reclaim
  910. *
  911. * If an Rx buffer has an async callback associated with it the callback
  912. * will be executed. The attached skb (if present) will only be freed
  913. * if the callback returns 1
  914. */
  915. void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  916. {
  917. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  918. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  919. int txq_id = SEQ_TO_QUEUE(sequence);
  920. int index = SEQ_TO_INDEX(sequence);
  921. int cmd_index;
  922. bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
  923. struct iwl_cmd *cmd;
  924. /* If a Tx command is being handled and it isn't in the actual
  925. * command queue then there a command routing bug has been introduced
  926. * in the queue management code. */
  927. if (WARN(txq_id != IWL_CMD_QUEUE_NUM,
  928. "wrong command queue %d, sequence 0x%X readp=%d writep=%d\n",
  929. txq_id, sequence,
  930. priv->txq[IWL_CMD_QUEUE_NUM].q.read_ptr,
  931. priv->txq[IWL_CMD_QUEUE_NUM].q.write_ptr)) {
  932. iwl_print_hex_dump(priv, IWL_DL_INFO , rxb, 32);
  933. return;
  934. }
  935. cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
  936. cmd = priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
  937. /* Input error checking is done when commands are added to queue. */
  938. if (cmd->meta.flags & CMD_WANT_SKB) {
  939. cmd->meta.source->u.skb = rxb->skb;
  940. rxb->skb = NULL;
  941. } else if (cmd->meta.u.callback &&
  942. !cmd->meta.u.callback(priv, cmd, rxb->skb))
  943. rxb->skb = NULL;
  944. iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index);
  945. if (!(cmd->meta.flags & CMD_ASYNC)) {
  946. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  947. wake_up_interruptible(&priv->wait_command_queue);
  948. }
  949. }
  950. EXPORT_SYMBOL(iwl_tx_cmd_complete);
  951. /*
  952. * Find first available (lowest unused) Tx Queue, mark it "active".
  953. * Called only when finding queue for aggregation.
  954. * Should never return anything < 7, because they should already
  955. * be in use as EDCA AC (0-3), Command (4), HCCA (5, 6).
  956. */
  957. static int iwl_txq_ctx_activate_free(struct iwl_priv *priv)
  958. {
  959. int txq_id;
  960. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
  961. if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
  962. return txq_id;
  963. return -1;
  964. }
  965. int iwl_tx_agg_start(struct iwl_priv *priv, const u8 *ra, u16 tid, u16 *ssn)
  966. {
  967. int sta_id;
  968. int tx_fifo;
  969. int txq_id;
  970. int ret;
  971. unsigned long flags;
  972. struct iwl_tid_data *tid_data;
  973. if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
  974. tx_fifo = default_tid_to_tx_fifo[tid];
  975. else
  976. return -EINVAL;
  977. IWL_WARN(priv, "%s on ra = %pM tid = %d\n",
  978. __func__, ra, tid);
  979. sta_id = iwl_find_station(priv, ra);
  980. if (sta_id == IWL_INVALID_STATION) {
  981. IWL_ERR(priv, "Start AGG on invalid station\n");
  982. return -ENXIO;
  983. }
  984. if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
  985. IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n");
  986. return -ENXIO;
  987. }
  988. txq_id = iwl_txq_ctx_activate_free(priv);
  989. if (txq_id == -1) {
  990. IWL_ERR(priv, "No free aggregation queue available\n");
  991. return -ENXIO;
  992. }
  993. spin_lock_irqsave(&priv->sta_lock, flags);
  994. tid_data = &priv->stations[sta_id].tid[tid];
  995. *ssn = SEQ_TO_SN(tid_data->seq_number);
  996. tid_data->agg.txq_id = txq_id;
  997. spin_unlock_irqrestore(&priv->sta_lock, flags);
  998. ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo,
  999. sta_id, tid, *ssn);
  1000. if (ret)
  1001. return ret;
  1002. if (tid_data->tfds_in_queue == 0) {
  1003. IWL_DEBUG_HT(priv, "HW queue is empty\n");
  1004. tid_data->agg.state = IWL_AGG_ON;
  1005. ieee80211_start_tx_ba_cb_irqsafe(priv->hw, ra, tid);
  1006. } else {
  1007. IWL_DEBUG_HT(priv, "HW queue is NOT empty: %d packets in HW queue\n",
  1008. tid_data->tfds_in_queue);
  1009. tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
  1010. }
  1011. return ret;
  1012. }
  1013. EXPORT_SYMBOL(iwl_tx_agg_start);
  1014. int iwl_tx_agg_stop(struct iwl_priv *priv , const u8 *ra, u16 tid)
  1015. {
  1016. int tx_fifo_id, txq_id, sta_id, ssn = -1;
  1017. struct iwl_tid_data *tid_data;
  1018. int ret, write_ptr, read_ptr;
  1019. unsigned long flags;
  1020. if (!ra) {
  1021. IWL_ERR(priv, "ra = NULL\n");
  1022. return -EINVAL;
  1023. }
  1024. if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
  1025. tx_fifo_id = default_tid_to_tx_fifo[tid];
  1026. else
  1027. return -EINVAL;
  1028. sta_id = iwl_find_station(priv, ra);
  1029. if (sta_id == IWL_INVALID_STATION) {
  1030. IWL_ERR(priv, "Invalid station for AGG tid %d\n", tid);
  1031. return -ENXIO;
  1032. }
  1033. if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_ON)
  1034. IWL_WARN(priv, "Stopping AGG while state not IWL_AGG_ON\n");
  1035. tid_data = &priv->stations[sta_id].tid[tid];
  1036. ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
  1037. txq_id = tid_data->agg.txq_id;
  1038. write_ptr = priv->txq[txq_id].q.write_ptr;
  1039. read_ptr = priv->txq[txq_id].q.read_ptr;
  1040. /* The queue is not empty */
  1041. if (write_ptr != read_ptr) {
  1042. IWL_DEBUG_HT(priv, "Stopping a non empty AGG HW QUEUE\n");
  1043. priv->stations[sta_id].tid[tid].agg.state =
  1044. IWL_EMPTYING_HW_QUEUE_DELBA;
  1045. return 0;
  1046. }
  1047. IWL_DEBUG_HT(priv, "HW queue is empty\n");
  1048. priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
  1049. spin_lock_irqsave(&priv->lock, flags);
  1050. ret = priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn,
  1051. tx_fifo_id);
  1052. spin_unlock_irqrestore(&priv->lock, flags);
  1053. if (ret)
  1054. return ret;
  1055. ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, ra, tid);
  1056. return 0;
  1057. }
  1058. EXPORT_SYMBOL(iwl_tx_agg_stop);
  1059. int iwl_txq_check_empty(struct iwl_priv *priv, int sta_id, u8 tid, int txq_id)
  1060. {
  1061. struct iwl_queue *q = &priv->txq[txq_id].q;
  1062. u8 *addr = priv->stations[sta_id].sta.sta.addr;
  1063. struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];
  1064. switch (priv->stations[sta_id].tid[tid].agg.state) {
  1065. case IWL_EMPTYING_HW_QUEUE_DELBA:
  1066. /* We are reclaiming the last packet of the */
  1067. /* aggregated HW queue */
  1068. if ((txq_id == tid_data->agg.txq_id) &&
  1069. (q->read_ptr == q->write_ptr)) {
  1070. u16 ssn = SEQ_TO_SN(tid_data->seq_number);
  1071. int tx_fifo = default_tid_to_tx_fifo[tid];
  1072. IWL_DEBUG_HT(priv, "HW queue empty: continue DELBA flow\n");
  1073. priv->cfg->ops->lib->txq_agg_disable(priv, txq_id,
  1074. ssn, tx_fifo);
  1075. tid_data->agg.state = IWL_AGG_OFF;
  1076. ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, addr, tid);
  1077. }
  1078. break;
  1079. case IWL_EMPTYING_HW_QUEUE_ADDBA:
  1080. /* We are reclaiming the last packet of the queue */
  1081. if (tid_data->tfds_in_queue == 0) {
  1082. IWL_DEBUG_HT(priv, "HW queue empty: continue ADDBA flow\n");
  1083. tid_data->agg.state = IWL_AGG_ON;
  1084. ieee80211_start_tx_ba_cb_irqsafe(priv->hw, addr, tid);
  1085. }
  1086. break;
  1087. }
  1088. return 0;
  1089. }
  1090. EXPORT_SYMBOL(iwl_txq_check_empty);
  1091. /**
  1092. * iwl_tx_status_reply_compressed_ba - Update tx status from block-ack
  1093. *
  1094. * Go through block-ack's bitmap of ACK'd frames, update driver's record of
  1095. * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
  1096. */
  1097. static int iwl_tx_status_reply_compressed_ba(struct iwl_priv *priv,
  1098. struct iwl_ht_agg *agg,
  1099. struct iwl_compressed_ba_resp *ba_resp)
  1100. {
  1101. int i, sh, ack;
  1102. u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
  1103. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  1104. u64 bitmap;
  1105. int successes = 0;
  1106. struct ieee80211_tx_info *info;
  1107. if (unlikely(!agg->wait_for_ba)) {
  1108. IWL_ERR(priv, "Received BA when not expected\n");
  1109. return -EINVAL;
  1110. }
  1111. /* Mark that the expected block-ack response arrived */
  1112. agg->wait_for_ba = 0;
  1113. IWL_DEBUG_TX_REPLY(priv, "BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
  1114. /* Calculate shift to align block-ack bits with our Tx window bits */
  1115. sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4);
  1116. if (sh < 0) /* tbw something is wrong with indices */
  1117. sh += 0x100;
  1118. /* don't use 64-bit values for now */
  1119. bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
  1120. if (agg->frame_count > (64 - sh)) {
  1121. IWL_DEBUG_TX_REPLY(priv, "more frames than bitmap size");
  1122. return -1;
  1123. }
  1124. /* check for success or failure according to the
  1125. * transmitted bitmap and block-ack bitmap */
  1126. bitmap &= agg->bitmap;
  1127. /* For each frame attempted in aggregation,
  1128. * update driver's record of tx frame's status. */
  1129. for (i = 0; i < agg->frame_count ; i++) {
  1130. ack = bitmap & (1ULL << i);
  1131. successes += !!ack;
  1132. IWL_DEBUG_TX_REPLY(priv, "%s ON i=%d idx=%d raw=%d\n",
  1133. ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff,
  1134. agg->start_idx + i);
  1135. }
  1136. info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb[0]);
  1137. memset(&info->status, 0, sizeof(info->status));
  1138. info->flags = IEEE80211_TX_STAT_ACK;
  1139. info->flags |= IEEE80211_TX_STAT_AMPDU;
  1140. info->status.ampdu_ack_map = successes;
  1141. info->status.ampdu_ack_len = agg->frame_count;
  1142. iwl_hwrate_to_tx_control(priv, agg->rate_n_flags, info);
  1143. IWL_DEBUG_TX_REPLY(priv, "Bitmap %llx\n", (unsigned long long)bitmap);
  1144. return 0;
  1145. }
  1146. /**
  1147. * iwl_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA
  1148. *
  1149. * Handles block-acknowledge notification from device, which reports success
  1150. * of frames sent via aggregation.
  1151. */
  1152. void iwl_rx_reply_compressed_ba(struct iwl_priv *priv,
  1153. struct iwl_rx_mem_buffer *rxb)
  1154. {
  1155. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  1156. struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
  1157. struct iwl_tx_queue *txq = NULL;
  1158. struct iwl_ht_agg *agg;
  1159. int index;
  1160. int sta_id;
  1161. int tid;
  1162. /* "flow" corresponds to Tx queue */
  1163. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  1164. /* "ssn" is start of block-ack Tx window, corresponds to index
  1165. * (in Tx queue's circular buffer) of first TFD/frame in window */
  1166. u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
  1167. if (scd_flow >= priv->hw_params.max_txq_num) {
  1168. IWL_ERR(priv,
  1169. "BUG_ON scd_flow is bigger than number of queues\n");
  1170. return;
  1171. }
  1172. txq = &priv->txq[scd_flow];
  1173. sta_id = ba_resp->sta_id;
  1174. tid = ba_resp->tid;
  1175. agg = &priv->stations[sta_id].tid[tid].agg;
  1176. /* Find index just before block-ack window */
  1177. index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
  1178. /* TODO: Need to get this copy more safely - now good for debug */
  1179. IWL_DEBUG_TX_REPLY(priv, "REPLY_COMPRESSED_BA [%d] Received from %pM, "
  1180. "sta_id = %d\n",
  1181. agg->wait_for_ba,
  1182. (u8 *) &ba_resp->sta_addr_lo32,
  1183. ba_resp->sta_id);
  1184. IWL_DEBUG_TX_REPLY(priv, "TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
  1185. "%d, scd_ssn = %d\n",
  1186. ba_resp->tid,
  1187. ba_resp->seq_ctl,
  1188. (unsigned long long)le64_to_cpu(ba_resp->bitmap),
  1189. ba_resp->scd_flow,
  1190. ba_resp->scd_ssn);
  1191. IWL_DEBUG_TX_REPLY(priv, "DAT start_idx = %d, bitmap = 0x%llx \n",
  1192. agg->start_idx,
  1193. (unsigned long long)agg->bitmap);
  1194. /* Update driver's record of ACK vs. not for each frame in window */
  1195. iwl_tx_status_reply_compressed_ba(priv, agg, ba_resp);
  1196. /* Release all TFDs before the SSN, i.e. all TFDs in front of
  1197. * block-ack window (we assume that they've been successfully
  1198. * transmitted ... if not, it's too late anyway). */
  1199. if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
  1200. /* calculate mac80211 ampdu sw queue to wake */
  1201. int freed = iwl_tx_queue_reclaim(priv, scd_flow, index);
  1202. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1203. if ((iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  1204. priv->mac80211_registered &&
  1205. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
  1206. iwl_wake_queue(priv, txq->swq_id);
  1207. iwl_txq_check_empty(priv, sta_id, tid, scd_flow);
  1208. }
  1209. }
  1210. EXPORT_SYMBOL(iwl_rx_reply_compressed_ba);
  1211. #ifdef CONFIG_IWLWIFI_DEBUG
  1212. #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
  1213. const char *iwl_get_tx_fail_reason(u32 status)
  1214. {
  1215. switch (status & TX_STATUS_MSK) {
  1216. case TX_STATUS_SUCCESS:
  1217. return "SUCCESS";
  1218. TX_STATUS_ENTRY(SHORT_LIMIT);
  1219. TX_STATUS_ENTRY(LONG_LIMIT);
  1220. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  1221. TX_STATUS_ENTRY(MGMNT_ABORT);
  1222. TX_STATUS_ENTRY(NEXT_FRAG);
  1223. TX_STATUS_ENTRY(LIFE_EXPIRE);
  1224. TX_STATUS_ENTRY(DEST_PS);
  1225. TX_STATUS_ENTRY(ABORTED);
  1226. TX_STATUS_ENTRY(BT_RETRY);
  1227. TX_STATUS_ENTRY(STA_INVALID);
  1228. TX_STATUS_ENTRY(FRAG_DROPPED);
  1229. TX_STATUS_ENTRY(TID_DISABLE);
  1230. TX_STATUS_ENTRY(FRAME_FLUSHED);
  1231. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  1232. TX_STATUS_ENTRY(TX_LOCKED);
  1233. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  1234. }
  1235. return "UNKNOWN";
  1236. }
  1237. EXPORT_SYMBOL(iwl_get_tx_fail_reason);
  1238. #endif /* CONFIG_IWLWIFI_DEBUG */