pinctrl-rockchip.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418
  1. /*
  2. * Pinctrl driver for Rockchip SoCs
  3. *
  4. * Copyright (c) 2013 MundoReader S.L.
  5. * Author: Heiko Stuebner <heiko@sntech.de>
  6. *
  7. * With some ideas taken from pinctrl-samsung:
  8. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  9. * http://www.samsung.com
  10. * Copyright (c) 2012 Linaro Ltd
  11. * http://www.linaro.org
  12. *
  13. * and pinctrl-at91:
  14. * Copyright (C) 2011-2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as published
  18. * by the Free Software Foundation.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. */
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/io.h>
  28. #include <linux/bitops.h>
  29. #include <linux/gpio.h>
  30. #include <linux/of_address.h>
  31. #include <linux/of_irq.h>
  32. #include <linux/pinctrl/machine.h>
  33. #include <linux/pinctrl/pinconf.h>
  34. #include <linux/pinctrl/pinctrl.h>
  35. #include <linux/pinctrl/pinmux.h>
  36. #include <linux/pinctrl/pinconf-generic.h>
  37. #include <linux/irqchip/chained_irq.h>
  38. #include <linux/clk.h>
  39. #include <dt-bindings/pinctrl/rockchip.h>
  40. #include "core.h"
  41. #include "pinconf.h"
  42. /* GPIO control registers */
  43. #define GPIO_SWPORT_DR 0x00
  44. #define GPIO_SWPORT_DDR 0x04
  45. #define GPIO_INTEN 0x30
  46. #define GPIO_INTMASK 0x34
  47. #define GPIO_INTTYPE_LEVEL 0x38
  48. #define GPIO_INT_POLARITY 0x3c
  49. #define GPIO_INT_STATUS 0x40
  50. #define GPIO_INT_RAWSTATUS 0x44
  51. #define GPIO_DEBOUNCE 0x48
  52. #define GPIO_PORTS_EOI 0x4c
  53. #define GPIO_EXT_PORT 0x50
  54. #define GPIO_LS_SYNC 0x60
  55. enum rockchip_pinctrl_type {
  56. RK2928,
  57. RK3066B,
  58. RK3188,
  59. };
  60. enum rockchip_pin_bank_type {
  61. COMMON_BANK,
  62. };
  63. /**
  64. * @reg_base: register base of the gpio bank
  65. * @clk: clock of the gpio bank
  66. * @irq: interrupt of the gpio bank
  67. * @pin_base: first pin number
  68. * @nr_pins: number of pins in this bank
  69. * @name: name of the bank
  70. * @bank_num: number of the bank, to account for holes
  71. * @valid: are all necessary informations present
  72. * @of_node: dt node of this bank
  73. * @drvdata: common pinctrl basedata
  74. * @domain: irqdomain of the gpio bank
  75. * @gpio_chip: gpiolib chip
  76. * @grange: gpio range
  77. * @slock: spinlock for the gpio bank
  78. */
  79. struct rockchip_pin_bank {
  80. void __iomem *reg_base;
  81. struct clk *clk;
  82. int irq;
  83. u32 pin_base;
  84. u8 nr_pins;
  85. char *name;
  86. u8 bank_num;
  87. enum rockchip_pin_bank_type bank_type;
  88. bool valid;
  89. struct device_node *of_node;
  90. struct rockchip_pinctrl *drvdata;
  91. struct irq_domain *domain;
  92. struct gpio_chip gpio_chip;
  93. struct pinctrl_gpio_range grange;
  94. spinlock_t slock;
  95. };
  96. #define PIN_BANK(id, pins, label) \
  97. { \
  98. .bank_num = id, \
  99. .nr_pins = pins, \
  100. .name = label, \
  101. }
  102. /**
  103. */
  104. struct rockchip_pin_ctrl {
  105. struct rockchip_pin_bank *pin_banks;
  106. u32 nr_banks;
  107. u32 nr_pins;
  108. char *label;
  109. enum rockchip_pinctrl_type type;
  110. int mux_offset;
  111. void (*pull_calc_reg)(struct rockchip_pin_bank *bank, int pin_num,
  112. void __iomem **reg, u8 *bit);
  113. };
  114. struct rockchip_pin_config {
  115. unsigned int func;
  116. unsigned long *configs;
  117. unsigned int nconfigs;
  118. };
  119. /**
  120. * struct rockchip_pin_group: represent group of pins of a pinmux function.
  121. * @name: name of the pin group, used to lookup the group.
  122. * @pins: the pins included in this group.
  123. * @npins: number of pins included in this group.
  124. * @func: the mux function number to be programmed when selected.
  125. * @configs: the config values to be set for each pin
  126. * @nconfigs: number of configs for each pin
  127. */
  128. struct rockchip_pin_group {
  129. const char *name;
  130. unsigned int npins;
  131. unsigned int *pins;
  132. struct rockchip_pin_config *data;
  133. };
  134. /**
  135. * struct rockchip_pmx_func: represent a pin function.
  136. * @name: name of the pin function, used to lookup the function.
  137. * @groups: one or more names of pin groups that provide this function.
  138. * @num_groups: number of groups included in @groups.
  139. */
  140. struct rockchip_pmx_func {
  141. const char *name;
  142. const char **groups;
  143. u8 ngroups;
  144. };
  145. struct rockchip_pinctrl {
  146. void __iomem *reg_base;
  147. struct device *dev;
  148. struct rockchip_pin_ctrl *ctrl;
  149. struct pinctrl_desc pctl;
  150. struct pinctrl_dev *pctl_dev;
  151. struct rockchip_pin_group *groups;
  152. unsigned int ngroups;
  153. struct rockchip_pmx_func *functions;
  154. unsigned int nfunctions;
  155. };
  156. static inline struct rockchip_pin_bank *gc_to_pin_bank(struct gpio_chip *gc)
  157. {
  158. return container_of(gc, struct rockchip_pin_bank, gpio_chip);
  159. }
  160. static const inline struct rockchip_pin_group *pinctrl_name_to_group(
  161. const struct rockchip_pinctrl *info,
  162. const char *name)
  163. {
  164. int i;
  165. for (i = 0; i < info->ngroups; i++) {
  166. if (!strcmp(info->groups[i].name, name))
  167. return &info->groups[i];
  168. }
  169. return NULL;
  170. }
  171. /*
  172. * given a pin number that is local to a pin controller, find out the pin bank
  173. * and the register base of the pin bank.
  174. */
  175. static struct rockchip_pin_bank *pin_to_bank(struct rockchip_pinctrl *info,
  176. unsigned pin)
  177. {
  178. struct rockchip_pin_bank *b = info->ctrl->pin_banks;
  179. while (pin >= (b->pin_base + b->nr_pins))
  180. b++;
  181. return b;
  182. }
  183. static struct rockchip_pin_bank *bank_num_to_bank(
  184. struct rockchip_pinctrl *info,
  185. unsigned num)
  186. {
  187. struct rockchip_pin_bank *b = info->ctrl->pin_banks;
  188. int i;
  189. for (i = 0; i < info->ctrl->nr_banks; i++, b++) {
  190. if (b->bank_num == num)
  191. return b;
  192. }
  193. return ERR_PTR(-EINVAL);
  194. }
  195. /*
  196. * Pinctrl_ops handling
  197. */
  198. static int rockchip_get_groups_count(struct pinctrl_dev *pctldev)
  199. {
  200. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  201. return info->ngroups;
  202. }
  203. static const char *rockchip_get_group_name(struct pinctrl_dev *pctldev,
  204. unsigned selector)
  205. {
  206. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  207. return info->groups[selector].name;
  208. }
  209. static int rockchip_get_group_pins(struct pinctrl_dev *pctldev,
  210. unsigned selector, const unsigned **pins,
  211. unsigned *npins)
  212. {
  213. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  214. if (selector >= info->ngroups)
  215. return -EINVAL;
  216. *pins = info->groups[selector].pins;
  217. *npins = info->groups[selector].npins;
  218. return 0;
  219. }
  220. static int rockchip_dt_node_to_map(struct pinctrl_dev *pctldev,
  221. struct device_node *np,
  222. struct pinctrl_map **map, unsigned *num_maps)
  223. {
  224. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  225. const struct rockchip_pin_group *grp;
  226. struct pinctrl_map *new_map;
  227. struct device_node *parent;
  228. int map_num = 1;
  229. int i;
  230. /*
  231. * first find the group of this node and check if we need to create
  232. * config maps for pins
  233. */
  234. grp = pinctrl_name_to_group(info, np->name);
  235. if (!grp) {
  236. dev_err(info->dev, "unable to find group for node %s\n",
  237. np->name);
  238. return -EINVAL;
  239. }
  240. map_num += grp->npins;
  241. new_map = devm_kzalloc(pctldev->dev, sizeof(*new_map) * map_num,
  242. GFP_KERNEL);
  243. if (!new_map)
  244. return -ENOMEM;
  245. *map = new_map;
  246. *num_maps = map_num;
  247. /* create mux map */
  248. parent = of_get_parent(np);
  249. if (!parent) {
  250. devm_kfree(pctldev->dev, new_map);
  251. return -EINVAL;
  252. }
  253. new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
  254. new_map[0].data.mux.function = parent->name;
  255. new_map[0].data.mux.group = np->name;
  256. of_node_put(parent);
  257. /* create config map */
  258. new_map++;
  259. for (i = 0; i < grp->npins; i++) {
  260. new_map[i].type = PIN_MAP_TYPE_CONFIGS_PIN;
  261. new_map[i].data.configs.group_or_pin =
  262. pin_get_name(pctldev, grp->pins[i]);
  263. new_map[i].data.configs.configs = grp->data[i].configs;
  264. new_map[i].data.configs.num_configs = grp->data[i].nconfigs;
  265. }
  266. dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
  267. (*map)->data.mux.function, (*map)->data.mux.group, map_num);
  268. return 0;
  269. }
  270. static void rockchip_dt_free_map(struct pinctrl_dev *pctldev,
  271. struct pinctrl_map *map, unsigned num_maps)
  272. {
  273. }
  274. static const struct pinctrl_ops rockchip_pctrl_ops = {
  275. .get_groups_count = rockchip_get_groups_count,
  276. .get_group_name = rockchip_get_group_name,
  277. .get_group_pins = rockchip_get_group_pins,
  278. .dt_node_to_map = rockchip_dt_node_to_map,
  279. .dt_free_map = rockchip_dt_free_map,
  280. };
  281. /*
  282. * Hardware access
  283. */
  284. /*
  285. * Set a new mux function for a pin.
  286. *
  287. * The register is divided into the upper and lower 16 bit. When changing
  288. * a value, the previous register value is not read and changed. Instead
  289. * it seems the changed bits are marked in the upper 16 bit, while the
  290. * changed value gets set in the same offset in the lower 16 bit.
  291. * All pin settings seem to be 2 bit wide in both the upper and lower
  292. * parts.
  293. * @bank: pin bank to change
  294. * @pin: pin to change
  295. * @mux: new mux function to set
  296. */
  297. static void rockchip_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
  298. {
  299. struct rockchip_pinctrl *info = bank->drvdata;
  300. void __iomem *reg = info->reg_base + info->ctrl->mux_offset;
  301. unsigned long flags;
  302. u8 bit;
  303. u32 data;
  304. dev_dbg(info->dev, "setting mux of GPIO%d-%d to %d\n",
  305. bank->bank_num, pin, mux);
  306. /* get basic quadrupel of mux registers and the correct reg inside */
  307. reg += bank->bank_num * 0x10;
  308. reg += (pin / 8) * 4;
  309. bit = (pin % 8) * 2;
  310. spin_lock_irqsave(&bank->slock, flags);
  311. data = (3 << (bit + 16));
  312. data |= (mux & 3) << bit;
  313. writel(data, reg);
  314. spin_unlock_irqrestore(&bank->slock, flags);
  315. }
  316. #define RK2928_PULL_OFFSET 0x118
  317. #define RK2928_PULL_PINS_PER_REG 16
  318. #define RK2928_PULL_BANK_STRIDE 8
  319. static void rk2928_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
  320. int pin_num, void __iomem **reg, u8 *bit)
  321. {
  322. struct rockchip_pinctrl *info = bank->drvdata;
  323. *reg = info->reg_base + RK2928_PULL_OFFSET;
  324. *reg += bank->bank_num * RK2928_PULL_BANK_STRIDE;
  325. *reg += (pin_num / RK2928_PULL_PINS_PER_REG) * 4;
  326. *bit = pin_num % RK2928_PULL_PINS_PER_REG;
  327. };
  328. static int rockchip_get_pull(struct rockchip_pin_bank *bank, int pin_num)
  329. {
  330. struct rockchip_pinctrl *info = bank->drvdata;
  331. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  332. void __iomem *reg;
  333. u8 bit;
  334. /* rk3066b does support any pulls */
  335. if (ctrl->type == RK3066B)
  336. return PIN_CONFIG_BIAS_DISABLE;
  337. switch (ctrl->type) {
  338. case RK2928:
  339. ctrl->pull_calc_reg(bank, pin_num, &reg, &bit);
  340. return !(readl_relaxed(reg) & BIT(bit))
  341. ? PIN_CONFIG_BIAS_PULL_PIN_DEFAULT
  342. : PIN_CONFIG_BIAS_DISABLE;
  343. case RK3188:
  344. dev_err(info->dev, "pull support for rk31xx not implemented\n");
  345. return -EIO;
  346. default:
  347. dev_err(info->dev, "unsupported pinctrl type\n");
  348. return -EINVAL;
  349. };
  350. }
  351. static int rockchip_set_pull(struct rockchip_pin_bank *bank,
  352. int pin_num, int pull)
  353. {
  354. struct rockchip_pinctrl *info = bank->drvdata;
  355. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  356. void __iomem *reg;
  357. unsigned long flags;
  358. u8 bit;
  359. u32 data;
  360. dev_dbg(info->dev, "setting pull of GPIO%d-%d to %d\n",
  361. bank->bank_num, pin_num, pull);
  362. /* rk3066b does support any pulls */
  363. if (ctrl->type == RK3066B)
  364. return pull ? -EINVAL : 0;
  365. switch (ctrl->type) {
  366. case RK2928:
  367. ctrl->pull_calc_reg(bank, pin_num, &reg, &bit);
  368. spin_lock_irqsave(&bank->slock, flags);
  369. data = BIT(bit + 16);
  370. if (pull == PIN_CONFIG_BIAS_DISABLE)
  371. data |= BIT(bit);
  372. writel(data, reg);
  373. spin_unlock_irqrestore(&bank->slock, flags);
  374. break;
  375. case RK3188:
  376. dev_err(info->dev, "pull support for rk31xx not implemented\n");
  377. return -EIO;
  378. default:
  379. dev_err(info->dev, "unsupported pinctrl type\n");
  380. return -EINVAL;
  381. }
  382. return 0;
  383. }
  384. /*
  385. * Pinmux_ops handling
  386. */
  387. static int rockchip_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
  388. {
  389. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  390. return info->nfunctions;
  391. }
  392. static const char *rockchip_pmx_get_func_name(struct pinctrl_dev *pctldev,
  393. unsigned selector)
  394. {
  395. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  396. return info->functions[selector].name;
  397. }
  398. static int rockchip_pmx_get_groups(struct pinctrl_dev *pctldev,
  399. unsigned selector, const char * const **groups,
  400. unsigned * const num_groups)
  401. {
  402. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  403. *groups = info->functions[selector].groups;
  404. *num_groups = info->functions[selector].ngroups;
  405. return 0;
  406. }
  407. static int rockchip_pmx_enable(struct pinctrl_dev *pctldev, unsigned selector,
  408. unsigned group)
  409. {
  410. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  411. const unsigned int *pins = info->groups[group].pins;
  412. const struct rockchip_pin_config *data = info->groups[group].data;
  413. struct rockchip_pin_bank *bank;
  414. int cnt;
  415. dev_dbg(info->dev, "enable function %s group %s\n",
  416. info->functions[selector].name, info->groups[group].name);
  417. /*
  418. * for each pin in the pin group selected, program the correspoding pin
  419. * pin function number in the config register.
  420. */
  421. for (cnt = 0; cnt < info->groups[group].npins; cnt++) {
  422. bank = pin_to_bank(info, pins[cnt]);
  423. rockchip_set_mux(bank, pins[cnt] - bank->pin_base,
  424. data[cnt].func);
  425. }
  426. return 0;
  427. }
  428. static void rockchip_pmx_disable(struct pinctrl_dev *pctldev,
  429. unsigned selector, unsigned group)
  430. {
  431. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  432. const unsigned int *pins = info->groups[group].pins;
  433. struct rockchip_pin_bank *bank;
  434. int cnt;
  435. dev_dbg(info->dev, "disable function %s group %s\n",
  436. info->functions[selector].name, info->groups[group].name);
  437. for (cnt = 0; cnt < info->groups[group].npins; cnt++) {
  438. bank = pin_to_bank(info, pins[cnt]);
  439. rockchip_set_mux(bank, pins[cnt] - bank->pin_base, 0);
  440. }
  441. }
  442. /*
  443. * The calls to gpio_direction_output() and gpio_direction_input()
  444. * leads to this function call (via the pinctrl_gpio_direction_{input|output}()
  445. * function called from the gpiolib interface).
  446. */
  447. static int rockchip_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
  448. struct pinctrl_gpio_range *range,
  449. unsigned offset, bool input)
  450. {
  451. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  452. struct rockchip_pin_bank *bank;
  453. struct gpio_chip *chip;
  454. int pin;
  455. u32 data;
  456. chip = range->gc;
  457. bank = gc_to_pin_bank(chip);
  458. pin = offset - chip->base;
  459. dev_dbg(info->dev, "gpio_direction for pin %u as %s-%d to %s\n",
  460. offset, range->name, pin, input ? "input" : "output");
  461. rockchip_set_mux(bank, pin, RK_FUNC_GPIO);
  462. data = readl_relaxed(bank->reg_base + GPIO_SWPORT_DDR);
  463. /* set bit to 1 for output, 0 for input */
  464. if (!input)
  465. data |= BIT(pin);
  466. else
  467. data &= ~BIT(pin);
  468. writel_relaxed(data, bank->reg_base + GPIO_SWPORT_DDR);
  469. return 0;
  470. }
  471. static const struct pinmux_ops rockchip_pmx_ops = {
  472. .get_functions_count = rockchip_pmx_get_funcs_count,
  473. .get_function_name = rockchip_pmx_get_func_name,
  474. .get_function_groups = rockchip_pmx_get_groups,
  475. .enable = rockchip_pmx_enable,
  476. .disable = rockchip_pmx_disable,
  477. .gpio_set_direction = rockchip_pmx_gpio_set_direction,
  478. };
  479. /*
  480. * Pinconf_ops handling
  481. */
  482. static bool rockchip_pinconf_pull_valid(struct rockchip_pin_ctrl *ctrl,
  483. enum pin_config_param pull)
  484. {
  485. switch (ctrl->type) {
  486. case RK2928:
  487. return (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT ||
  488. pull == PIN_CONFIG_BIAS_DISABLE);
  489. case RK3066B:
  490. return pull ? false : true;
  491. case RK3188:
  492. return (pull != PIN_CONFIG_BIAS_PULL_PIN_DEFAULT);
  493. }
  494. return false;
  495. }
  496. /* set the pin config settings for a specified pin */
  497. static int rockchip_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
  498. unsigned long *configs, unsigned num_configs)
  499. {
  500. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  501. struct rockchip_pin_bank *bank = pin_to_bank(info, pin);
  502. enum pin_config_param param;
  503. u16 arg;
  504. int i;
  505. int rc;
  506. for (i = 0; i < num_configs; i++) {
  507. param = pinconf_to_config_param(configs[i]);
  508. arg = pinconf_to_config_argument(configs[i]);
  509. switch (param) {
  510. case PIN_CONFIG_BIAS_DISABLE:
  511. rc = rockchip_set_pull(bank, pin - bank->pin_base,
  512. param);
  513. if (rc)
  514. return rc;
  515. break;
  516. case PIN_CONFIG_BIAS_PULL_UP:
  517. case PIN_CONFIG_BIAS_PULL_DOWN:
  518. case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
  519. if (!rockchip_pinconf_pull_valid(info->ctrl, param))
  520. return -ENOTSUPP;
  521. if (!arg)
  522. return -EINVAL;
  523. rc = rockchip_set_pull(bank, pin - bank->pin_base,
  524. param);
  525. if (rc)
  526. return rc;
  527. break;
  528. default:
  529. return -ENOTSUPP;
  530. break;
  531. }
  532. } /* for each config */
  533. return 0;
  534. }
  535. /* get the pin config settings for a specified pin */
  536. static int rockchip_pinconf_get(struct pinctrl_dev *pctldev, unsigned int pin,
  537. unsigned long *config)
  538. {
  539. struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
  540. struct rockchip_pin_bank *bank = pin_to_bank(info, pin);
  541. enum pin_config_param param = pinconf_to_config_param(*config);
  542. switch (param) {
  543. case PIN_CONFIG_BIAS_DISABLE:
  544. if (rockchip_get_pull(bank, pin - bank->pin_base) != param)
  545. return -EINVAL;
  546. *config = 0;
  547. break;
  548. case PIN_CONFIG_BIAS_PULL_UP:
  549. case PIN_CONFIG_BIAS_PULL_DOWN:
  550. case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
  551. if (!rockchip_pinconf_pull_valid(info->ctrl, param))
  552. return -ENOTSUPP;
  553. if (rockchip_get_pull(bank, pin - bank->pin_base) != param)
  554. return -EINVAL;
  555. *config = 1;
  556. break;
  557. default:
  558. return -ENOTSUPP;
  559. break;
  560. }
  561. return 0;
  562. }
  563. static const struct pinconf_ops rockchip_pinconf_ops = {
  564. .pin_config_get = rockchip_pinconf_get,
  565. .pin_config_set = rockchip_pinconf_set,
  566. };
  567. static const struct of_device_id rockchip_bank_match[] = {
  568. { .compatible = "rockchip,gpio-bank" },
  569. {},
  570. };
  571. static void rockchip_pinctrl_child_count(struct rockchip_pinctrl *info,
  572. struct device_node *np)
  573. {
  574. struct device_node *child;
  575. for_each_child_of_node(np, child) {
  576. if (of_match_node(rockchip_bank_match, child))
  577. continue;
  578. info->nfunctions++;
  579. info->ngroups += of_get_child_count(child);
  580. }
  581. }
  582. static int rockchip_pinctrl_parse_groups(struct device_node *np,
  583. struct rockchip_pin_group *grp,
  584. struct rockchip_pinctrl *info,
  585. u32 index)
  586. {
  587. struct rockchip_pin_bank *bank;
  588. int size;
  589. const __be32 *list;
  590. int num;
  591. int i, j;
  592. int ret;
  593. dev_dbg(info->dev, "group(%d): %s\n", index, np->name);
  594. /* Initialise group */
  595. grp->name = np->name;
  596. /*
  597. * the binding format is rockchip,pins = <bank pin mux CONFIG>,
  598. * do sanity check and calculate pins number
  599. */
  600. list = of_get_property(np, "rockchip,pins", &size);
  601. /* we do not check return since it's safe node passed down */
  602. size /= sizeof(*list);
  603. if (!size || size % 4) {
  604. dev_err(info->dev, "wrong pins number or pins and configs should be by 4\n");
  605. return -EINVAL;
  606. }
  607. grp->npins = size / 4;
  608. grp->pins = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned int),
  609. GFP_KERNEL);
  610. grp->data = devm_kzalloc(info->dev, grp->npins *
  611. sizeof(struct rockchip_pin_config),
  612. GFP_KERNEL);
  613. if (!grp->pins || !grp->data)
  614. return -ENOMEM;
  615. for (i = 0, j = 0; i < size; i += 4, j++) {
  616. const __be32 *phandle;
  617. struct device_node *np_config;
  618. num = be32_to_cpu(*list++);
  619. bank = bank_num_to_bank(info, num);
  620. if (IS_ERR(bank))
  621. return PTR_ERR(bank);
  622. grp->pins[j] = bank->pin_base + be32_to_cpu(*list++);
  623. grp->data[j].func = be32_to_cpu(*list++);
  624. phandle = list++;
  625. if (!phandle)
  626. return -EINVAL;
  627. np_config = of_find_node_by_phandle(be32_to_cpup(phandle));
  628. ret = pinconf_generic_parse_dt_config(np_config,
  629. &grp->data[j].configs, &grp->data[j].nconfigs);
  630. if (ret)
  631. return ret;
  632. }
  633. return 0;
  634. }
  635. static int rockchip_pinctrl_parse_functions(struct device_node *np,
  636. struct rockchip_pinctrl *info,
  637. u32 index)
  638. {
  639. struct device_node *child;
  640. struct rockchip_pmx_func *func;
  641. struct rockchip_pin_group *grp;
  642. int ret;
  643. static u32 grp_index;
  644. u32 i = 0;
  645. dev_dbg(info->dev, "parse function(%d): %s\n", index, np->name);
  646. func = &info->functions[index];
  647. /* Initialise function */
  648. func->name = np->name;
  649. func->ngroups = of_get_child_count(np);
  650. if (func->ngroups <= 0)
  651. return 0;
  652. func->groups = devm_kzalloc(info->dev,
  653. func->ngroups * sizeof(char *), GFP_KERNEL);
  654. if (!func->groups)
  655. return -ENOMEM;
  656. for_each_child_of_node(np, child) {
  657. func->groups[i] = child->name;
  658. grp = &info->groups[grp_index++];
  659. ret = rockchip_pinctrl_parse_groups(child, grp, info, i++);
  660. if (ret)
  661. return ret;
  662. }
  663. return 0;
  664. }
  665. static int rockchip_pinctrl_parse_dt(struct platform_device *pdev,
  666. struct rockchip_pinctrl *info)
  667. {
  668. struct device *dev = &pdev->dev;
  669. struct device_node *np = dev->of_node;
  670. struct device_node *child;
  671. int ret;
  672. int i;
  673. rockchip_pinctrl_child_count(info, np);
  674. dev_dbg(&pdev->dev, "nfunctions = %d\n", info->nfunctions);
  675. dev_dbg(&pdev->dev, "ngroups = %d\n", info->ngroups);
  676. info->functions = devm_kzalloc(dev, info->nfunctions *
  677. sizeof(struct rockchip_pmx_func),
  678. GFP_KERNEL);
  679. if (!info->functions) {
  680. dev_err(dev, "failed to allocate memory for function list\n");
  681. return -EINVAL;
  682. }
  683. info->groups = devm_kzalloc(dev, info->ngroups *
  684. sizeof(struct rockchip_pin_group),
  685. GFP_KERNEL);
  686. if (!info->groups) {
  687. dev_err(dev, "failed allocate memory for ping group list\n");
  688. return -EINVAL;
  689. }
  690. i = 0;
  691. for_each_child_of_node(np, child) {
  692. if (of_match_node(rockchip_bank_match, child))
  693. continue;
  694. ret = rockchip_pinctrl_parse_functions(child, info, i++);
  695. if (ret) {
  696. dev_err(&pdev->dev, "failed to parse function\n");
  697. return ret;
  698. }
  699. }
  700. return 0;
  701. }
  702. static int rockchip_pinctrl_register(struct platform_device *pdev,
  703. struct rockchip_pinctrl *info)
  704. {
  705. struct pinctrl_desc *ctrldesc = &info->pctl;
  706. struct pinctrl_pin_desc *pindesc, *pdesc;
  707. struct rockchip_pin_bank *pin_bank;
  708. int pin, bank, ret;
  709. int k;
  710. ctrldesc->name = "rockchip-pinctrl";
  711. ctrldesc->owner = THIS_MODULE;
  712. ctrldesc->pctlops = &rockchip_pctrl_ops;
  713. ctrldesc->pmxops = &rockchip_pmx_ops;
  714. ctrldesc->confops = &rockchip_pinconf_ops;
  715. pindesc = devm_kzalloc(&pdev->dev, sizeof(*pindesc) *
  716. info->ctrl->nr_pins, GFP_KERNEL);
  717. if (!pindesc) {
  718. dev_err(&pdev->dev, "mem alloc for pin descriptors failed\n");
  719. return -ENOMEM;
  720. }
  721. ctrldesc->pins = pindesc;
  722. ctrldesc->npins = info->ctrl->nr_pins;
  723. pdesc = pindesc;
  724. for (bank = 0 , k = 0; bank < info->ctrl->nr_banks; bank++) {
  725. pin_bank = &info->ctrl->pin_banks[bank];
  726. for (pin = 0; pin < pin_bank->nr_pins; pin++, k++) {
  727. pdesc->number = k;
  728. pdesc->name = kasprintf(GFP_KERNEL, "%s-%d",
  729. pin_bank->name, pin);
  730. pdesc++;
  731. }
  732. }
  733. info->pctl_dev = pinctrl_register(ctrldesc, &pdev->dev, info);
  734. if (!info->pctl_dev) {
  735. dev_err(&pdev->dev, "could not register pinctrl driver\n");
  736. return -EINVAL;
  737. }
  738. for (bank = 0; bank < info->ctrl->nr_banks; ++bank) {
  739. pin_bank = &info->ctrl->pin_banks[bank];
  740. pin_bank->grange.name = pin_bank->name;
  741. pin_bank->grange.id = bank;
  742. pin_bank->grange.pin_base = pin_bank->pin_base;
  743. pin_bank->grange.base = pin_bank->gpio_chip.base;
  744. pin_bank->grange.npins = pin_bank->gpio_chip.ngpio;
  745. pin_bank->grange.gc = &pin_bank->gpio_chip;
  746. pinctrl_add_gpio_range(info->pctl_dev, &pin_bank->grange);
  747. }
  748. ret = rockchip_pinctrl_parse_dt(pdev, info);
  749. if (ret) {
  750. pinctrl_unregister(info->pctl_dev);
  751. return ret;
  752. }
  753. return 0;
  754. }
  755. /*
  756. * GPIO handling
  757. */
  758. static int rockchip_gpio_request(struct gpio_chip *chip, unsigned offset)
  759. {
  760. return pinctrl_request_gpio(chip->base + offset);
  761. }
  762. static void rockchip_gpio_free(struct gpio_chip *chip, unsigned offset)
  763. {
  764. pinctrl_free_gpio(chip->base + offset);
  765. }
  766. static void rockchip_gpio_set(struct gpio_chip *gc, unsigned offset, int value)
  767. {
  768. struct rockchip_pin_bank *bank = gc_to_pin_bank(gc);
  769. void __iomem *reg = bank->reg_base + GPIO_SWPORT_DR;
  770. unsigned long flags;
  771. u32 data;
  772. spin_lock_irqsave(&bank->slock, flags);
  773. data = readl(reg);
  774. data &= ~BIT(offset);
  775. if (value)
  776. data |= BIT(offset);
  777. writel(data, reg);
  778. spin_unlock_irqrestore(&bank->slock, flags);
  779. }
  780. /*
  781. * Returns the level of the pin for input direction and setting of the DR
  782. * register for output gpios.
  783. */
  784. static int rockchip_gpio_get(struct gpio_chip *gc, unsigned offset)
  785. {
  786. struct rockchip_pin_bank *bank = gc_to_pin_bank(gc);
  787. u32 data;
  788. data = readl(bank->reg_base + GPIO_EXT_PORT);
  789. data >>= offset;
  790. data &= 1;
  791. return data;
  792. }
  793. /*
  794. * gpiolib gpio_direction_input callback function. The setting of the pin
  795. * mux function as 'gpio input' will be handled by the pinctrl susbsystem
  796. * interface.
  797. */
  798. static int rockchip_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
  799. {
  800. return pinctrl_gpio_direction_input(gc->base + offset);
  801. }
  802. /*
  803. * gpiolib gpio_direction_output callback function. The setting of the pin
  804. * mux function as 'gpio output' will be handled by the pinctrl susbsystem
  805. * interface.
  806. */
  807. static int rockchip_gpio_direction_output(struct gpio_chip *gc,
  808. unsigned offset, int value)
  809. {
  810. rockchip_gpio_set(gc, offset, value);
  811. return pinctrl_gpio_direction_output(gc->base + offset);
  812. }
  813. /*
  814. * gpiolib gpio_to_irq callback function. Creates a mapping between a GPIO pin
  815. * and a virtual IRQ, if not already present.
  816. */
  817. static int rockchip_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
  818. {
  819. struct rockchip_pin_bank *bank = gc_to_pin_bank(gc);
  820. unsigned int virq;
  821. if (!bank->domain)
  822. return -ENXIO;
  823. virq = irq_create_mapping(bank->domain, offset);
  824. return (virq) ? : -ENXIO;
  825. }
  826. static const struct gpio_chip rockchip_gpiolib_chip = {
  827. .request = rockchip_gpio_request,
  828. .free = rockchip_gpio_free,
  829. .set = rockchip_gpio_set,
  830. .get = rockchip_gpio_get,
  831. .direction_input = rockchip_gpio_direction_input,
  832. .direction_output = rockchip_gpio_direction_output,
  833. .to_irq = rockchip_gpio_to_irq,
  834. .owner = THIS_MODULE,
  835. };
  836. /*
  837. * Interrupt handling
  838. */
  839. static void rockchip_irq_demux(unsigned int irq, struct irq_desc *desc)
  840. {
  841. struct irq_chip *chip = irq_get_chip(irq);
  842. struct rockchip_pin_bank *bank = irq_get_handler_data(irq);
  843. u32 pend;
  844. dev_dbg(bank->drvdata->dev, "got irq for bank %s\n", bank->name);
  845. chained_irq_enter(chip, desc);
  846. pend = readl_relaxed(bank->reg_base + GPIO_INT_STATUS);
  847. while (pend) {
  848. unsigned int virq;
  849. irq = __ffs(pend);
  850. pend &= ~BIT(irq);
  851. virq = irq_linear_revmap(bank->domain, irq);
  852. if (!virq) {
  853. dev_err(bank->drvdata->dev, "unmapped irq %d\n", irq);
  854. continue;
  855. }
  856. dev_dbg(bank->drvdata->dev, "handling irq %d\n", irq);
  857. generic_handle_irq(virq);
  858. }
  859. chained_irq_exit(chip, desc);
  860. }
  861. static int rockchip_irq_set_type(struct irq_data *d, unsigned int type)
  862. {
  863. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  864. struct rockchip_pin_bank *bank = gc->private;
  865. u32 mask = BIT(d->hwirq);
  866. u32 polarity;
  867. u32 level;
  868. u32 data;
  869. if (type & IRQ_TYPE_EDGE_BOTH)
  870. __irq_set_handler_locked(d->irq, handle_edge_irq);
  871. else
  872. __irq_set_handler_locked(d->irq, handle_level_irq);
  873. irq_gc_lock(gc);
  874. level = readl_relaxed(gc->reg_base + GPIO_INTTYPE_LEVEL);
  875. polarity = readl_relaxed(gc->reg_base + GPIO_INT_POLARITY);
  876. switch (type) {
  877. case IRQ_TYPE_EDGE_RISING:
  878. level |= mask;
  879. polarity |= mask;
  880. break;
  881. case IRQ_TYPE_EDGE_FALLING:
  882. level |= mask;
  883. polarity &= ~mask;
  884. break;
  885. case IRQ_TYPE_LEVEL_HIGH:
  886. level &= ~mask;
  887. polarity |= mask;
  888. break;
  889. case IRQ_TYPE_LEVEL_LOW:
  890. level &= ~mask;
  891. polarity &= ~mask;
  892. break;
  893. default:
  894. irq_gc_unlock(gc);
  895. return -EINVAL;
  896. }
  897. writel_relaxed(level, gc->reg_base + GPIO_INTTYPE_LEVEL);
  898. writel_relaxed(polarity, gc->reg_base + GPIO_INT_POLARITY);
  899. irq_gc_unlock(gc);
  900. /* make sure the pin is configured as gpio input */
  901. rockchip_set_mux(bank, d->hwirq, RK_FUNC_GPIO);
  902. data = readl_relaxed(bank->reg_base + GPIO_SWPORT_DDR);
  903. data &= ~mask;
  904. writel_relaxed(data, bank->reg_base + GPIO_SWPORT_DDR);
  905. return 0;
  906. }
  907. static int rockchip_interrupts_register(struct platform_device *pdev,
  908. struct rockchip_pinctrl *info)
  909. {
  910. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  911. struct rockchip_pin_bank *bank = ctrl->pin_banks;
  912. unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
  913. struct irq_chip_generic *gc;
  914. int ret;
  915. int i;
  916. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  917. if (!bank->valid) {
  918. dev_warn(&pdev->dev, "bank %s is not valid\n",
  919. bank->name);
  920. continue;
  921. }
  922. bank->domain = irq_domain_add_linear(bank->of_node, 32,
  923. &irq_generic_chip_ops, NULL);
  924. if (!bank->domain) {
  925. dev_warn(&pdev->dev, "could not initialize irq domain for bank %s\n",
  926. bank->name);
  927. continue;
  928. }
  929. ret = irq_alloc_domain_generic_chips(bank->domain, 32, 1,
  930. "rockchip_gpio_irq", handle_level_irq,
  931. clr, 0, IRQ_GC_INIT_MASK_CACHE);
  932. if (ret) {
  933. dev_err(&pdev->dev, "could not alloc generic chips for bank %s\n",
  934. bank->name);
  935. irq_domain_remove(bank->domain);
  936. continue;
  937. }
  938. gc = irq_get_domain_generic_chip(bank->domain, 0);
  939. gc->reg_base = bank->reg_base;
  940. gc->private = bank;
  941. gc->chip_types[0].regs.mask = GPIO_INTEN;
  942. gc->chip_types[0].regs.ack = GPIO_PORTS_EOI;
  943. gc->chip_types[0].chip.irq_ack = irq_gc_ack_set_bit;
  944. gc->chip_types[0].chip.irq_mask = irq_gc_mask_clr_bit;
  945. gc->chip_types[0].chip.irq_unmask = irq_gc_mask_set_bit;
  946. gc->chip_types[0].chip.irq_set_wake = irq_gc_set_wake;
  947. gc->chip_types[0].chip.irq_set_type = rockchip_irq_set_type;
  948. irq_set_handler_data(bank->irq, bank);
  949. irq_set_chained_handler(bank->irq, rockchip_irq_demux);
  950. }
  951. return 0;
  952. }
  953. static int rockchip_gpiolib_register(struct platform_device *pdev,
  954. struct rockchip_pinctrl *info)
  955. {
  956. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  957. struct rockchip_pin_bank *bank = ctrl->pin_banks;
  958. struct gpio_chip *gc;
  959. int ret;
  960. int i;
  961. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  962. if (!bank->valid) {
  963. dev_warn(&pdev->dev, "bank %s is not valid\n",
  964. bank->name);
  965. continue;
  966. }
  967. bank->gpio_chip = rockchip_gpiolib_chip;
  968. gc = &bank->gpio_chip;
  969. gc->base = bank->pin_base;
  970. gc->ngpio = bank->nr_pins;
  971. gc->dev = &pdev->dev;
  972. gc->of_node = bank->of_node;
  973. gc->label = bank->name;
  974. ret = gpiochip_add(gc);
  975. if (ret) {
  976. dev_err(&pdev->dev, "failed to register gpio_chip %s, error code: %d\n",
  977. gc->label, ret);
  978. goto fail;
  979. }
  980. }
  981. rockchip_interrupts_register(pdev, info);
  982. return 0;
  983. fail:
  984. for (--i, --bank; i >= 0; --i, --bank) {
  985. if (!bank->valid)
  986. continue;
  987. if (gpiochip_remove(&bank->gpio_chip))
  988. dev_err(&pdev->dev, "gpio chip %s remove failed\n",
  989. bank->gpio_chip.label);
  990. }
  991. return ret;
  992. }
  993. static int rockchip_gpiolib_unregister(struct platform_device *pdev,
  994. struct rockchip_pinctrl *info)
  995. {
  996. struct rockchip_pin_ctrl *ctrl = info->ctrl;
  997. struct rockchip_pin_bank *bank = ctrl->pin_banks;
  998. int ret = 0;
  999. int i;
  1000. for (i = 0; !ret && i < ctrl->nr_banks; ++i, ++bank) {
  1001. if (!bank->valid)
  1002. continue;
  1003. ret = gpiochip_remove(&bank->gpio_chip);
  1004. }
  1005. if (ret)
  1006. dev_err(&pdev->dev, "gpio chip remove failed\n");
  1007. return ret;
  1008. }
  1009. static int rockchip_get_bank_data(struct rockchip_pin_bank *bank,
  1010. struct device *dev)
  1011. {
  1012. struct resource res;
  1013. if (of_address_to_resource(bank->of_node, 0, &res)) {
  1014. dev_err(dev, "cannot find IO resource for bank\n");
  1015. return -ENOENT;
  1016. }
  1017. bank->reg_base = devm_ioremap_resource(dev, &res);
  1018. if (IS_ERR(bank->reg_base))
  1019. return PTR_ERR(bank->reg_base);
  1020. bank->bank_type = COMMON_BANK;
  1021. bank->irq = irq_of_parse_and_map(bank->of_node, 0);
  1022. bank->clk = of_clk_get(bank->of_node, 0);
  1023. if (IS_ERR(bank->clk))
  1024. return PTR_ERR(bank->clk);
  1025. return clk_prepare_enable(bank->clk);
  1026. }
  1027. static const struct of_device_id rockchip_pinctrl_dt_match[];
  1028. /* retrieve the soc specific data */
  1029. static struct rockchip_pin_ctrl *rockchip_pinctrl_get_soc_data(
  1030. struct rockchip_pinctrl *d,
  1031. struct platform_device *pdev)
  1032. {
  1033. const struct of_device_id *match;
  1034. struct device_node *node = pdev->dev.of_node;
  1035. struct device_node *np;
  1036. struct rockchip_pin_ctrl *ctrl;
  1037. struct rockchip_pin_bank *bank;
  1038. int i;
  1039. match = of_match_node(rockchip_pinctrl_dt_match, node);
  1040. ctrl = (struct rockchip_pin_ctrl *)match->data;
  1041. for_each_child_of_node(node, np) {
  1042. if (!of_find_property(np, "gpio-controller", NULL))
  1043. continue;
  1044. bank = ctrl->pin_banks;
  1045. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1046. if (!strcmp(bank->name, np->name)) {
  1047. bank->of_node = np;
  1048. if (!rockchip_get_bank_data(bank, &pdev->dev))
  1049. bank->valid = true;
  1050. break;
  1051. }
  1052. }
  1053. }
  1054. bank = ctrl->pin_banks;
  1055. for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
  1056. spin_lock_init(&bank->slock);
  1057. bank->drvdata = d;
  1058. bank->pin_base = ctrl->nr_pins;
  1059. ctrl->nr_pins += bank->nr_pins;
  1060. }
  1061. return ctrl;
  1062. }
  1063. static int rockchip_pinctrl_probe(struct platform_device *pdev)
  1064. {
  1065. struct rockchip_pinctrl *info;
  1066. struct device *dev = &pdev->dev;
  1067. struct rockchip_pin_ctrl *ctrl;
  1068. struct resource *res;
  1069. int ret;
  1070. if (!dev->of_node) {
  1071. dev_err(dev, "device tree node not found\n");
  1072. return -ENODEV;
  1073. }
  1074. info = devm_kzalloc(dev, sizeof(struct rockchip_pinctrl), GFP_KERNEL);
  1075. if (!info)
  1076. return -ENOMEM;
  1077. ctrl = rockchip_pinctrl_get_soc_data(info, pdev);
  1078. if (!ctrl) {
  1079. dev_err(dev, "driver data not available\n");
  1080. return -EINVAL;
  1081. }
  1082. info->ctrl = ctrl;
  1083. info->dev = dev;
  1084. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1085. info->reg_base = devm_ioremap_resource(&pdev->dev, res);
  1086. if (IS_ERR(info->reg_base))
  1087. return PTR_ERR(info->reg_base);
  1088. ret = rockchip_gpiolib_register(pdev, info);
  1089. if (ret)
  1090. return ret;
  1091. ret = rockchip_pinctrl_register(pdev, info);
  1092. if (ret) {
  1093. rockchip_gpiolib_unregister(pdev, info);
  1094. return ret;
  1095. }
  1096. platform_set_drvdata(pdev, info);
  1097. return 0;
  1098. }
  1099. static struct rockchip_pin_bank rk2928_pin_banks[] = {
  1100. PIN_BANK(0, 32, "gpio0"),
  1101. PIN_BANK(1, 32, "gpio1"),
  1102. PIN_BANK(2, 32, "gpio2"),
  1103. PIN_BANK(3, 32, "gpio3"),
  1104. };
  1105. static struct rockchip_pin_ctrl rk2928_pin_ctrl = {
  1106. .pin_banks = rk2928_pin_banks,
  1107. .nr_banks = ARRAY_SIZE(rk2928_pin_banks),
  1108. .label = "RK2928-GPIO",
  1109. .type = RK2928,
  1110. .mux_offset = 0xa8,
  1111. .pull_calc_reg = rk2928_calc_pull_reg_and_bit,
  1112. };
  1113. static struct rockchip_pin_bank rk3066a_pin_banks[] = {
  1114. PIN_BANK(0, 32, "gpio0"),
  1115. PIN_BANK(1, 32, "gpio1"),
  1116. PIN_BANK(2, 32, "gpio2"),
  1117. PIN_BANK(3, 32, "gpio3"),
  1118. PIN_BANK(4, 32, "gpio4"),
  1119. PIN_BANK(6, 16, "gpio6"),
  1120. };
  1121. static struct rockchip_pin_ctrl rk3066a_pin_ctrl = {
  1122. .pin_banks = rk3066a_pin_banks,
  1123. .nr_banks = ARRAY_SIZE(rk3066a_pin_banks),
  1124. .label = "RK3066a-GPIO",
  1125. .type = RK2928,
  1126. .mux_offset = 0xa8,
  1127. .pull_calc_reg = rk2928_calc_pull_reg_and_bit,
  1128. };
  1129. static struct rockchip_pin_bank rk3066b_pin_banks[] = {
  1130. PIN_BANK(0, 32, "gpio0"),
  1131. PIN_BANK(1, 32, "gpio1"),
  1132. PIN_BANK(2, 32, "gpio2"),
  1133. PIN_BANK(3, 32, "gpio3"),
  1134. };
  1135. static struct rockchip_pin_ctrl rk3066b_pin_ctrl = {
  1136. .pin_banks = rk3066b_pin_banks,
  1137. .nr_banks = ARRAY_SIZE(rk3066b_pin_banks),
  1138. .label = "RK3066b-GPIO",
  1139. .type = RK3066B,
  1140. .mux_offset = 0x60,
  1141. };
  1142. static struct rockchip_pin_bank rk3188_pin_banks[] = {
  1143. PIN_BANK(0, 32, "gpio0"),
  1144. PIN_BANK(1, 32, "gpio1"),
  1145. PIN_BANK(2, 32, "gpio2"),
  1146. PIN_BANK(3, 32, "gpio3"),
  1147. };
  1148. static struct rockchip_pin_ctrl rk3188_pin_ctrl = {
  1149. .pin_banks = rk3188_pin_banks,
  1150. .nr_banks = ARRAY_SIZE(rk3188_pin_banks),
  1151. .label = "RK3188-GPIO",
  1152. .type = RK3188,
  1153. .mux_offset = 0x68,
  1154. };
  1155. static const struct of_device_id rockchip_pinctrl_dt_match[] = {
  1156. { .compatible = "rockchip,rk2928-pinctrl",
  1157. .data = (void *)&rk2928_pin_ctrl },
  1158. { .compatible = "rockchip,rk3066a-pinctrl",
  1159. .data = (void *)&rk3066a_pin_ctrl },
  1160. { .compatible = "rockchip,rk3066b-pinctrl",
  1161. .data = (void *)&rk3066b_pin_ctrl },
  1162. { .compatible = "rockchip,rk3188-pinctrl",
  1163. .data = (void *)&rk3188_pin_ctrl },
  1164. {},
  1165. };
  1166. MODULE_DEVICE_TABLE(of, rockchip_pinctrl_dt_match);
  1167. static struct platform_driver rockchip_pinctrl_driver = {
  1168. .probe = rockchip_pinctrl_probe,
  1169. .driver = {
  1170. .name = "rockchip-pinctrl",
  1171. .owner = THIS_MODULE,
  1172. .of_match_table = rockchip_pinctrl_dt_match,
  1173. },
  1174. };
  1175. static int __init rockchip_pinctrl_drv_register(void)
  1176. {
  1177. return platform_driver_register(&rockchip_pinctrl_driver);
  1178. }
  1179. postcore_initcall(rockchip_pinctrl_drv_register);
  1180. MODULE_AUTHOR("Heiko Stuebner <heiko@sntech.de>");
  1181. MODULE_DESCRIPTION("Rockchip pinctrl driver");
  1182. MODULE_LICENSE("GPL v2");