mcbsp.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868
  1. /*
  2. * linux/arch/arm/plat-omap/mcbsp.c
  3. *
  4. * Copyright (C) 2004 Nokia Corporation
  5. * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Multichannel mode not supported.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/device.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/wait.h>
  19. #include <linux/completion.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/err.h>
  22. #include <linux/clk.h>
  23. #include <linux/delay.h>
  24. #include <linux/io.h>
  25. #include <linux/slab.h>
  26. #include <plat/dma.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/control.h>
  29. #include "../mach-omap2/cm-regbits-34xx.h"
  30. struct omap_mcbsp **mcbsp_ptr;
  31. int omap_mcbsp_count, omap_mcbsp_cache_size;
  32. static void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  33. {
  34. if (cpu_class_is_omap1()) {
  35. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)] = (u16)val;
  36. __raw_writew((u16)val, mcbsp->io_base + reg);
  37. } else if (cpu_is_omap2420()) {
  38. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)] = (u16)val;
  39. __raw_writew((u16)val, mcbsp->io_base + reg);
  40. } else {
  41. ((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)] = val;
  42. __raw_writel(val, mcbsp->io_base + reg);
  43. }
  44. }
  45. static int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
  46. {
  47. if (cpu_class_is_omap1()) {
  48. return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
  49. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)];
  50. } else if (cpu_is_omap2420()) {
  51. return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
  52. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)];
  53. } else {
  54. return !from_cache ? __raw_readl(mcbsp->io_base + reg) :
  55. ((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)];
  56. }
  57. }
  58. #ifdef CONFIG_ARCH_OMAP3
  59. static void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  60. {
  61. __raw_writel(val, mcbsp->st_data->io_base_st + reg);
  62. }
  63. static int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
  64. {
  65. return __raw_readl(mcbsp->st_data->io_base_st + reg);
  66. }
  67. #endif
  68. #define MCBSP_READ(mcbsp, reg) \
  69. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
  70. #define MCBSP_WRITE(mcbsp, reg, val) \
  71. omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
  72. #define MCBSP_READ_CACHE(mcbsp, reg) \
  73. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
  74. #define MCBSP_ST_READ(mcbsp, reg) \
  75. omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
  76. #define MCBSP_ST_WRITE(mcbsp, reg, val) \
  77. omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)
  78. static void omap_mcbsp_dump_reg(u8 id)
  79. {
  80. struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);
  81. dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
  82. dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
  83. MCBSP_READ(mcbsp, DRR2));
  84. dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
  85. MCBSP_READ(mcbsp, DRR1));
  86. dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
  87. MCBSP_READ(mcbsp, DXR2));
  88. dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
  89. MCBSP_READ(mcbsp, DXR1));
  90. dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
  91. MCBSP_READ(mcbsp, SPCR2));
  92. dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
  93. MCBSP_READ(mcbsp, SPCR1));
  94. dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
  95. MCBSP_READ(mcbsp, RCR2));
  96. dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
  97. MCBSP_READ(mcbsp, RCR1));
  98. dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
  99. MCBSP_READ(mcbsp, XCR2));
  100. dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
  101. MCBSP_READ(mcbsp, XCR1));
  102. dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
  103. MCBSP_READ(mcbsp, SRGR2));
  104. dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
  105. MCBSP_READ(mcbsp, SRGR1));
  106. dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
  107. MCBSP_READ(mcbsp, PCR0));
  108. dev_dbg(mcbsp->dev, "***********************\n");
  109. }
  110. static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
  111. {
  112. struct omap_mcbsp *mcbsp_tx = dev_id;
  113. u16 irqst_spcr2;
  114. irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
  115. dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
  116. if (irqst_spcr2 & XSYNC_ERR) {
  117. dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
  118. irqst_spcr2);
  119. /* Writing zero to XSYNC_ERR clears the IRQ */
  120. MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2));
  121. } else {
  122. complete(&mcbsp_tx->tx_irq_completion);
  123. }
  124. return IRQ_HANDLED;
  125. }
  126. static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
  127. {
  128. struct omap_mcbsp *mcbsp_rx = dev_id;
  129. u16 irqst_spcr1;
  130. irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
  131. dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
  132. if (irqst_spcr1 & RSYNC_ERR) {
  133. dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
  134. irqst_spcr1);
  135. /* Writing zero to RSYNC_ERR clears the IRQ */
  136. MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1));
  137. } else {
  138. complete(&mcbsp_rx->tx_irq_completion);
  139. }
  140. return IRQ_HANDLED;
  141. }
  142. static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
  143. {
  144. struct omap_mcbsp *mcbsp_dma_tx = data;
  145. dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
  146. MCBSP_READ(mcbsp_dma_tx, SPCR2));
  147. /* We can free the channels */
  148. omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
  149. mcbsp_dma_tx->dma_tx_lch = -1;
  150. complete(&mcbsp_dma_tx->tx_dma_completion);
  151. }
  152. static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
  153. {
  154. struct omap_mcbsp *mcbsp_dma_rx = data;
  155. dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
  156. MCBSP_READ(mcbsp_dma_rx, SPCR2));
  157. /* We can free the channels */
  158. omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
  159. mcbsp_dma_rx->dma_rx_lch = -1;
  160. complete(&mcbsp_dma_rx->rx_dma_completion);
  161. }
  162. /*
  163. * omap_mcbsp_config simply write a config to the
  164. * appropriate McBSP.
  165. * You either call this function or set the McBSP registers
  166. * by yourself before calling omap_mcbsp_start().
  167. */
  168. void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
  169. {
  170. struct omap_mcbsp *mcbsp;
  171. if (!omap_mcbsp_check_valid_id(id)) {
  172. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  173. return;
  174. }
  175. mcbsp = id_to_mcbsp_ptr(id);
  176. dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
  177. mcbsp->id, mcbsp->phys_base);
  178. /* We write the given config */
  179. MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
  180. MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
  181. MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
  182. MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
  183. MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
  184. MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
  185. MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
  186. MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
  187. MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
  188. MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
  189. MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
  190. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  191. MCBSP_WRITE(mcbsp, XCCR, config->xccr);
  192. MCBSP_WRITE(mcbsp, RCCR, config->rccr);
  193. }
  194. }
  195. EXPORT_SYMBOL(omap_mcbsp_config);
  196. #ifdef CONFIG_ARCH_OMAP3
  197. static void omap_st_on(struct omap_mcbsp *mcbsp)
  198. {
  199. unsigned int w;
  200. /*
  201. * Sidetone uses McBSP ICLK - which must not idle when sidetones
  202. * are enabled or sidetones start sounding ugly.
  203. */
  204. w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  205. w &= ~(1 << (mcbsp->id - 2));
  206. cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
  207. /* Enable McBSP Sidetone */
  208. w = MCBSP_READ(mcbsp, SSELCR);
  209. MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);
  210. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  211. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
  212. /* Enable Sidetone from Sidetone Core */
  213. w = MCBSP_ST_READ(mcbsp, SSELCR);
  214. MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
  215. }
  216. static void omap_st_off(struct omap_mcbsp *mcbsp)
  217. {
  218. unsigned int w;
  219. w = MCBSP_ST_READ(mcbsp, SSELCR);
  220. MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));
  221. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  222. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w | ST_AUTOIDLE);
  223. w = MCBSP_READ(mcbsp, SSELCR);
  224. MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));
  225. w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  226. w |= 1 << (mcbsp->id - 2);
  227. cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
  228. }
  229. static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
  230. {
  231. u16 val, i;
  232. val = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  233. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, val & ~(ST_AUTOIDLE));
  234. val = MCBSP_ST_READ(mcbsp, SSELCR);
  235. if (val & ST_COEFFWREN)
  236. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  237. MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);
  238. for (i = 0; i < 128; i++)
  239. MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);
  240. i = 0;
  241. val = MCBSP_ST_READ(mcbsp, SSELCR);
  242. while (!(val & ST_COEFFWRDONE) && (++i < 1000))
  243. val = MCBSP_ST_READ(mcbsp, SSELCR);
  244. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  245. if (i == 1000)
  246. dev_err(mcbsp->dev, "McBSP FIR load error!\n");
  247. }
  248. static void omap_st_chgain(struct omap_mcbsp *mcbsp)
  249. {
  250. u16 w;
  251. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  252. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  253. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
  254. w = MCBSP_ST_READ(mcbsp, SSELCR);
  255. MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
  256. ST_CH1GAIN(st_data->ch1gain));
  257. }
  258. int omap_st_set_chgain(unsigned int id, int channel, s16 chgain)
  259. {
  260. struct omap_mcbsp *mcbsp;
  261. struct omap_mcbsp_st_data *st_data;
  262. int ret = 0;
  263. if (!omap_mcbsp_check_valid_id(id)) {
  264. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  265. return -ENODEV;
  266. }
  267. mcbsp = id_to_mcbsp_ptr(id);
  268. st_data = mcbsp->st_data;
  269. if (!st_data)
  270. return -ENOENT;
  271. spin_lock_irq(&mcbsp->lock);
  272. if (channel == 0)
  273. st_data->ch0gain = chgain;
  274. else if (channel == 1)
  275. st_data->ch1gain = chgain;
  276. else
  277. ret = -EINVAL;
  278. if (st_data->enabled)
  279. omap_st_chgain(mcbsp);
  280. spin_unlock_irq(&mcbsp->lock);
  281. return ret;
  282. }
  283. EXPORT_SYMBOL(omap_st_set_chgain);
  284. int omap_st_get_chgain(unsigned int id, int channel, s16 *chgain)
  285. {
  286. struct omap_mcbsp *mcbsp;
  287. struct omap_mcbsp_st_data *st_data;
  288. int ret = 0;
  289. if (!omap_mcbsp_check_valid_id(id)) {
  290. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  291. return -ENODEV;
  292. }
  293. mcbsp = id_to_mcbsp_ptr(id);
  294. st_data = mcbsp->st_data;
  295. if (!st_data)
  296. return -ENOENT;
  297. spin_lock_irq(&mcbsp->lock);
  298. if (channel == 0)
  299. *chgain = st_data->ch0gain;
  300. else if (channel == 1)
  301. *chgain = st_data->ch1gain;
  302. else
  303. ret = -EINVAL;
  304. spin_unlock_irq(&mcbsp->lock);
  305. return ret;
  306. }
  307. EXPORT_SYMBOL(omap_st_get_chgain);
  308. static int omap_st_start(struct omap_mcbsp *mcbsp)
  309. {
  310. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  311. if (st_data && st_data->enabled && !st_data->running) {
  312. omap_st_fir_write(mcbsp, st_data->taps);
  313. omap_st_chgain(mcbsp);
  314. if (!mcbsp->free) {
  315. omap_st_on(mcbsp);
  316. st_data->running = 1;
  317. }
  318. }
  319. return 0;
  320. }
  321. int omap_st_enable(unsigned int id)
  322. {
  323. struct omap_mcbsp *mcbsp;
  324. struct omap_mcbsp_st_data *st_data;
  325. if (!omap_mcbsp_check_valid_id(id)) {
  326. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  327. return -ENODEV;
  328. }
  329. mcbsp = id_to_mcbsp_ptr(id);
  330. st_data = mcbsp->st_data;
  331. if (!st_data)
  332. return -ENODEV;
  333. spin_lock_irq(&mcbsp->lock);
  334. st_data->enabled = 1;
  335. omap_st_start(mcbsp);
  336. spin_unlock_irq(&mcbsp->lock);
  337. return 0;
  338. }
  339. EXPORT_SYMBOL(omap_st_enable);
  340. static int omap_st_stop(struct omap_mcbsp *mcbsp)
  341. {
  342. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  343. if (st_data && st_data->running) {
  344. if (!mcbsp->free) {
  345. omap_st_off(mcbsp);
  346. st_data->running = 0;
  347. }
  348. }
  349. return 0;
  350. }
  351. int omap_st_disable(unsigned int id)
  352. {
  353. struct omap_mcbsp *mcbsp;
  354. struct omap_mcbsp_st_data *st_data;
  355. int ret = 0;
  356. if (!omap_mcbsp_check_valid_id(id)) {
  357. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  358. return -ENODEV;
  359. }
  360. mcbsp = id_to_mcbsp_ptr(id);
  361. st_data = mcbsp->st_data;
  362. if (!st_data)
  363. return -ENODEV;
  364. spin_lock_irq(&mcbsp->lock);
  365. omap_st_stop(mcbsp);
  366. st_data->enabled = 0;
  367. spin_unlock_irq(&mcbsp->lock);
  368. return ret;
  369. }
  370. EXPORT_SYMBOL(omap_st_disable);
  371. int omap_st_is_enabled(unsigned int id)
  372. {
  373. struct omap_mcbsp *mcbsp;
  374. struct omap_mcbsp_st_data *st_data;
  375. if (!omap_mcbsp_check_valid_id(id)) {
  376. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  377. return -ENODEV;
  378. }
  379. mcbsp = id_to_mcbsp_ptr(id);
  380. st_data = mcbsp->st_data;
  381. if (!st_data)
  382. return -ENODEV;
  383. return st_data->enabled;
  384. }
  385. EXPORT_SYMBOL(omap_st_is_enabled);
  386. /*
  387. * omap_mcbsp_set_rx_threshold configures the transmit threshold in words.
  388. * The threshold parameter is 1 based, and it is converted (threshold - 1)
  389. * for the THRSH2 register.
  390. */
  391. void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
  392. {
  393. struct omap_mcbsp *mcbsp;
  394. if (!cpu_is_omap34xx() && !cpu_is_omap44xx())
  395. return;
  396. if (!omap_mcbsp_check_valid_id(id)) {
  397. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  398. return;
  399. }
  400. mcbsp = id_to_mcbsp_ptr(id);
  401. if (threshold && threshold <= mcbsp->max_tx_thres)
  402. MCBSP_WRITE(mcbsp, THRSH2, threshold - 1);
  403. }
  404. EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);
  405. /*
  406. * omap_mcbsp_set_rx_threshold configures the receive threshold in words.
  407. * The threshold parameter is 1 based, and it is converted (threshold - 1)
  408. * for the THRSH1 register.
  409. */
  410. void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
  411. {
  412. struct omap_mcbsp *mcbsp;
  413. if (!cpu_is_omap34xx() && !cpu_is_omap44xx())
  414. return;
  415. if (!omap_mcbsp_check_valid_id(id)) {
  416. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  417. return;
  418. }
  419. mcbsp = id_to_mcbsp_ptr(id);
  420. if (threshold && threshold <= mcbsp->max_rx_thres)
  421. MCBSP_WRITE(mcbsp, THRSH1, threshold - 1);
  422. }
  423. EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
  424. /*
  425. * omap_mcbsp_get_max_tx_thres just return the current configured
  426. * maximum threshold for transmission
  427. */
  428. u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
  429. {
  430. struct omap_mcbsp *mcbsp;
  431. if (!omap_mcbsp_check_valid_id(id)) {
  432. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  433. return -ENODEV;
  434. }
  435. mcbsp = id_to_mcbsp_ptr(id);
  436. return mcbsp->max_tx_thres;
  437. }
  438. EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);
  439. /*
  440. * omap_mcbsp_get_max_rx_thres just return the current configured
  441. * maximum threshold for reception
  442. */
  443. u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
  444. {
  445. struct omap_mcbsp *mcbsp;
  446. if (!omap_mcbsp_check_valid_id(id)) {
  447. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  448. return -ENODEV;
  449. }
  450. mcbsp = id_to_mcbsp_ptr(id);
  451. return mcbsp->max_rx_thres;
  452. }
  453. EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
  454. u16 omap_mcbsp_get_fifo_size(unsigned int id)
  455. {
  456. struct omap_mcbsp *mcbsp;
  457. if (!omap_mcbsp_check_valid_id(id)) {
  458. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  459. return -ENODEV;
  460. }
  461. mcbsp = id_to_mcbsp_ptr(id);
  462. return mcbsp->pdata->buffer_size;
  463. }
  464. EXPORT_SYMBOL(omap_mcbsp_get_fifo_size);
  465. /*
  466. * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
  467. */
  468. u16 omap_mcbsp_get_tx_delay(unsigned int id)
  469. {
  470. struct omap_mcbsp *mcbsp;
  471. u16 buffstat;
  472. if (!omap_mcbsp_check_valid_id(id)) {
  473. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  474. return -ENODEV;
  475. }
  476. mcbsp = id_to_mcbsp_ptr(id);
  477. /* Returns the number of free locations in the buffer */
  478. buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);
  479. /* Number of slots are different in McBSP ports */
  480. return mcbsp->pdata->buffer_size - buffstat;
  481. }
  482. EXPORT_SYMBOL(omap_mcbsp_get_tx_delay);
  483. /*
  484. * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
  485. * to reach the threshold value (when the DMA will be triggered to read it)
  486. */
  487. u16 omap_mcbsp_get_rx_delay(unsigned int id)
  488. {
  489. struct omap_mcbsp *mcbsp;
  490. u16 buffstat, threshold;
  491. if (!omap_mcbsp_check_valid_id(id)) {
  492. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  493. return -ENODEV;
  494. }
  495. mcbsp = id_to_mcbsp_ptr(id);
  496. /* Returns the number of used locations in the buffer */
  497. buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
  498. /* RX threshold */
  499. threshold = MCBSP_READ(mcbsp, THRSH1);
  500. /* Return the number of location till we reach the threshold limit */
  501. if (threshold <= buffstat)
  502. return 0;
  503. else
  504. return threshold - buffstat;
  505. }
  506. EXPORT_SYMBOL(omap_mcbsp_get_rx_delay);
  507. /*
  508. * omap_mcbsp_get_dma_op_mode just return the current configured
  509. * operating mode for the mcbsp channel
  510. */
  511. int omap_mcbsp_get_dma_op_mode(unsigned int id)
  512. {
  513. struct omap_mcbsp *mcbsp;
  514. int dma_op_mode;
  515. if (!omap_mcbsp_check_valid_id(id)) {
  516. printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
  517. return -ENODEV;
  518. }
  519. mcbsp = id_to_mcbsp_ptr(id);
  520. dma_op_mode = mcbsp->dma_op_mode;
  521. return dma_op_mode;
  522. }
  523. EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
  524. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp)
  525. {
  526. /*
  527. * Enable wakup behavior, smart idle and all wakeups
  528. * REVISIT: some wakeups may be unnecessary
  529. */
  530. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  531. u16 syscon;
  532. syscon = MCBSP_READ(mcbsp, SYSCON);
  533. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  534. if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
  535. syscon |= (ENAWAKEUP | SIDLEMODE(0x02) |
  536. CLOCKACTIVITY(0x02));
  537. MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
  538. } else {
  539. syscon |= SIDLEMODE(0x01);
  540. }
  541. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  542. }
  543. }
  544. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp)
  545. {
  546. /*
  547. * Disable wakup behavior, smart idle and all wakeups
  548. */
  549. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  550. u16 syscon;
  551. syscon = MCBSP_READ(mcbsp, SYSCON);
  552. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  553. /*
  554. * HW bug workaround - If no_idle mode is taken, we need to
  555. * go to smart_idle before going to always_idle, or the
  556. * device will not hit retention anymore.
  557. */
  558. syscon |= SIDLEMODE(0x02);
  559. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  560. syscon &= ~(SIDLEMODE(0x03));
  561. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  562. MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
  563. }
  564. }
  565. #else
  566. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp) {}
  567. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp) {}
  568. static inline void omap_st_start(struct omap_mcbsp *mcbsp) {}
  569. static inline void omap_st_stop(struct omap_mcbsp *mcbsp) {}
  570. #endif
  571. /*
  572. * We can choose between IRQ based or polled IO.
  573. * This needs to be called before omap_mcbsp_request().
  574. */
  575. int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
  576. {
  577. struct omap_mcbsp *mcbsp;
  578. if (!omap_mcbsp_check_valid_id(id)) {
  579. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  580. return -ENODEV;
  581. }
  582. mcbsp = id_to_mcbsp_ptr(id);
  583. spin_lock(&mcbsp->lock);
  584. if (!mcbsp->free) {
  585. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  586. mcbsp->id);
  587. spin_unlock(&mcbsp->lock);
  588. return -EINVAL;
  589. }
  590. mcbsp->io_type = io_type;
  591. spin_unlock(&mcbsp->lock);
  592. return 0;
  593. }
  594. EXPORT_SYMBOL(omap_mcbsp_set_io_type);
  595. int omap_mcbsp_request(unsigned int id)
  596. {
  597. struct omap_mcbsp *mcbsp;
  598. void *reg_cache;
  599. int err;
  600. if (!omap_mcbsp_check_valid_id(id)) {
  601. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  602. return -ENODEV;
  603. }
  604. mcbsp = id_to_mcbsp_ptr(id);
  605. reg_cache = kzalloc(omap_mcbsp_cache_size, GFP_KERNEL);
  606. if (!reg_cache) {
  607. return -ENOMEM;
  608. }
  609. spin_lock(&mcbsp->lock);
  610. if (!mcbsp->free) {
  611. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  612. mcbsp->id);
  613. err = -EBUSY;
  614. goto err_kfree;
  615. }
  616. mcbsp->free = 0;
  617. mcbsp->reg_cache = reg_cache;
  618. spin_unlock(&mcbsp->lock);
  619. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
  620. mcbsp->pdata->ops->request(id);
  621. clk_enable(mcbsp->iclk);
  622. clk_enable(mcbsp->fclk);
  623. /* Do procedure specific to omap34xx arch, if applicable */
  624. omap34xx_mcbsp_request(mcbsp);
  625. /*
  626. * Make sure that transmitter, receiver and sample-rate generator are
  627. * not running before activating IRQs.
  628. */
  629. MCBSP_WRITE(mcbsp, SPCR1, 0);
  630. MCBSP_WRITE(mcbsp, SPCR2, 0);
  631. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  632. /* We need to get IRQs here */
  633. init_completion(&mcbsp->tx_irq_completion);
  634. err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
  635. 0, "McBSP", (void *)mcbsp);
  636. if (err != 0) {
  637. dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
  638. "for McBSP%d\n", mcbsp->tx_irq,
  639. mcbsp->id);
  640. goto err_clk_disable;
  641. }
  642. if (mcbsp->rx_irq) {
  643. init_completion(&mcbsp->rx_irq_completion);
  644. err = request_irq(mcbsp->rx_irq,
  645. omap_mcbsp_rx_irq_handler,
  646. 0, "McBSP", (void *)mcbsp);
  647. if (err != 0) {
  648. dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
  649. "for McBSP%d\n", mcbsp->rx_irq,
  650. mcbsp->id);
  651. goto err_free_irq;
  652. }
  653. }
  654. }
  655. return 0;
  656. err_free_irq:
  657. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  658. err_clk_disable:
  659. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  660. mcbsp->pdata->ops->free(id);
  661. /* Do procedure specific to omap34xx arch, if applicable */
  662. omap34xx_mcbsp_free(mcbsp);
  663. clk_disable(mcbsp->fclk);
  664. clk_disable(mcbsp->iclk);
  665. spin_lock(&mcbsp->lock);
  666. mcbsp->free = 1;
  667. mcbsp->reg_cache = NULL;
  668. err_kfree:
  669. spin_unlock(&mcbsp->lock);
  670. kfree(reg_cache);
  671. return err;
  672. }
  673. EXPORT_SYMBOL(omap_mcbsp_request);
  674. void omap_mcbsp_free(unsigned int id)
  675. {
  676. struct omap_mcbsp *mcbsp;
  677. void *reg_cache;
  678. if (!omap_mcbsp_check_valid_id(id)) {
  679. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  680. return;
  681. }
  682. mcbsp = id_to_mcbsp_ptr(id);
  683. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  684. mcbsp->pdata->ops->free(id);
  685. /* Do procedure specific to omap34xx arch, if applicable */
  686. omap34xx_mcbsp_free(mcbsp);
  687. clk_disable(mcbsp->fclk);
  688. clk_disable(mcbsp->iclk);
  689. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  690. /* Free IRQs */
  691. if (mcbsp->rx_irq)
  692. free_irq(mcbsp->rx_irq, (void *)mcbsp);
  693. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  694. }
  695. reg_cache = mcbsp->reg_cache;
  696. spin_lock(&mcbsp->lock);
  697. if (mcbsp->free)
  698. dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
  699. else
  700. mcbsp->free = 1;
  701. mcbsp->reg_cache = NULL;
  702. spin_unlock(&mcbsp->lock);
  703. if (reg_cache)
  704. kfree(reg_cache);
  705. }
  706. EXPORT_SYMBOL(omap_mcbsp_free);
  707. /*
  708. * Here we start the McBSP, by enabling transmitter, receiver or both.
  709. * If no transmitter or receiver is active prior calling, then sample-rate
  710. * generator and frame sync are started.
  711. */
  712. void omap_mcbsp_start(unsigned int id, int tx, int rx)
  713. {
  714. struct omap_mcbsp *mcbsp;
  715. int enable_srg = 0;
  716. u16 w;
  717. if (!omap_mcbsp_check_valid_id(id)) {
  718. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  719. return;
  720. }
  721. mcbsp = id_to_mcbsp_ptr(id);
  722. if (cpu_is_omap34xx())
  723. omap_st_start(mcbsp);
  724. mcbsp->rx_word_length = (MCBSP_READ_CACHE(mcbsp, RCR1) >> 5) & 0x7;
  725. mcbsp->tx_word_length = (MCBSP_READ_CACHE(mcbsp, XCR1) >> 5) & 0x7;
  726. /* Only enable SRG, if McBSP is master */
  727. w = MCBSP_READ_CACHE(mcbsp, PCR0);
  728. if (w & (FSXM | FSRM | CLKXM | CLKRM))
  729. enable_srg = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  730. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  731. if (enable_srg) {
  732. /* Start the sample generator */
  733. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  734. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
  735. }
  736. /* Enable transmitter and receiver */
  737. tx &= 1;
  738. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  739. MCBSP_WRITE(mcbsp, SPCR2, w | tx);
  740. rx &= 1;
  741. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  742. MCBSP_WRITE(mcbsp, SPCR1, w | rx);
  743. /*
  744. * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
  745. * REVISIT: 100us may give enough time for two CLKSRG, however
  746. * due to some unknown PM related, clock gating etc. reason it
  747. * is now at 500us.
  748. */
  749. udelay(500);
  750. if (enable_srg) {
  751. /* Start frame sync */
  752. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  753. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
  754. }
  755. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  756. /* Release the transmitter and receiver */
  757. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  758. w &= ~(tx ? XDISABLE : 0);
  759. MCBSP_WRITE(mcbsp, XCCR, w);
  760. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  761. w &= ~(rx ? RDISABLE : 0);
  762. MCBSP_WRITE(mcbsp, RCCR, w);
  763. }
  764. /* Dump McBSP Regs */
  765. omap_mcbsp_dump_reg(id);
  766. }
  767. EXPORT_SYMBOL(omap_mcbsp_start);
  768. void omap_mcbsp_stop(unsigned int id, int tx, int rx)
  769. {
  770. struct omap_mcbsp *mcbsp;
  771. int idle;
  772. u16 w;
  773. if (!omap_mcbsp_check_valid_id(id)) {
  774. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  775. return;
  776. }
  777. mcbsp = id_to_mcbsp_ptr(id);
  778. /* Reset transmitter */
  779. tx &= 1;
  780. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  781. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  782. w |= (tx ? XDISABLE : 0);
  783. MCBSP_WRITE(mcbsp, XCCR, w);
  784. }
  785. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  786. MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
  787. /* Reset receiver */
  788. rx &= 1;
  789. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  790. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  791. w |= (rx ? RDISABLE : 0);
  792. MCBSP_WRITE(mcbsp, RCCR, w);
  793. }
  794. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  795. MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
  796. idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  797. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  798. if (idle) {
  799. /* Reset the sample rate generator */
  800. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  801. MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
  802. }
  803. if (cpu_is_omap34xx())
  804. omap_st_stop(mcbsp);
  805. }
  806. EXPORT_SYMBOL(omap_mcbsp_stop);
  807. /* polled mcbsp i/o operations */
  808. int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
  809. {
  810. struct omap_mcbsp *mcbsp;
  811. if (!omap_mcbsp_check_valid_id(id)) {
  812. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  813. return -ENODEV;
  814. }
  815. mcbsp = id_to_mcbsp_ptr(id);
  816. MCBSP_WRITE(mcbsp, DXR1, buf);
  817. /* if frame sync error - clear the error */
  818. if (MCBSP_READ(mcbsp, SPCR2) & XSYNC_ERR) {
  819. /* clear error */
  820. MCBSP_WRITE(mcbsp, SPCR2, MCBSP_READ_CACHE(mcbsp, SPCR2));
  821. /* resend */
  822. return -1;
  823. } else {
  824. /* wait for transmit confirmation */
  825. int attemps = 0;
  826. while (!(MCBSP_READ(mcbsp, SPCR2) & XRDY)) {
  827. if (attemps++ > 1000) {
  828. MCBSP_WRITE(mcbsp, SPCR2,
  829. MCBSP_READ_CACHE(mcbsp, SPCR2) &
  830. (~XRST));
  831. udelay(10);
  832. MCBSP_WRITE(mcbsp, SPCR2,
  833. MCBSP_READ_CACHE(mcbsp, SPCR2) |
  834. (XRST));
  835. udelay(10);
  836. dev_err(mcbsp->dev, "Could not write to"
  837. " McBSP%d Register\n", mcbsp->id);
  838. return -2;
  839. }
  840. }
  841. }
  842. return 0;
  843. }
  844. EXPORT_SYMBOL(omap_mcbsp_pollwrite);
  845. int omap_mcbsp_pollread(unsigned int id, u16 *buf)
  846. {
  847. struct omap_mcbsp *mcbsp;
  848. if (!omap_mcbsp_check_valid_id(id)) {
  849. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  850. return -ENODEV;
  851. }
  852. mcbsp = id_to_mcbsp_ptr(id);
  853. /* if frame sync error - clear the error */
  854. if (MCBSP_READ(mcbsp, SPCR1) & RSYNC_ERR) {
  855. /* clear error */
  856. MCBSP_WRITE(mcbsp, SPCR1, MCBSP_READ_CACHE(mcbsp, SPCR1));
  857. /* resend */
  858. return -1;
  859. } else {
  860. /* wait for recieve confirmation */
  861. int attemps = 0;
  862. while (!(MCBSP_READ(mcbsp, SPCR1) & RRDY)) {
  863. if (attemps++ > 1000) {
  864. MCBSP_WRITE(mcbsp, SPCR1,
  865. MCBSP_READ_CACHE(mcbsp, SPCR1) &
  866. (~RRST));
  867. udelay(10);
  868. MCBSP_WRITE(mcbsp, SPCR1,
  869. MCBSP_READ_CACHE(mcbsp, SPCR1) |
  870. (RRST));
  871. udelay(10);
  872. dev_err(mcbsp->dev, "Could not read from"
  873. " McBSP%d Register\n", mcbsp->id);
  874. return -2;
  875. }
  876. }
  877. }
  878. *buf = MCBSP_READ(mcbsp, DRR1);
  879. return 0;
  880. }
  881. EXPORT_SYMBOL(omap_mcbsp_pollread);
  882. /*
  883. * IRQ based word transmission.
  884. */
  885. void omap_mcbsp_xmit_word(unsigned int id, u32 word)
  886. {
  887. struct omap_mcbsp *mcbsp;
  888. omap_mcbsp_word_length word_length;
  889. if (!omap_mcbsp_check_valid_id(id)) {
  890. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  891. return;
  892. }
  893. mcbsp = id_to_mcbsp_ptr(id);
  894. word_length = mcbsp->tx_word_length;
  895. wait_for_completion(&mcbsp->tx_irq_completion);
  896. if (word_length > OMAP_MCBSP_WORD_16)
  897. MCBSP_WRITE(mcbsp, DXR2, word >> 16);
  898. MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
  899. }
  900. EXPORT_SYMBOL(omap_mcbsp_xmit_word);
  901. u32 omap_mcbsp_recv_word(unsigned int id)
  902. {
  903. struct omap_mcbsp *mcbsp;
  904. u16 word_lsb, word_msb = 0;
  905. omap_mcbsp_word_length word_length;
  906. if (!omap_mcbsp_check_valid_id(id)) {
  907. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  908. return -ENODEV;
  909. }
  910. mcbsp = id_to_mcbsp_ptr(id);
  911. word_length = mcbsp->rx_word_length;
  912. wait_for_completion(&mcbsp->rx_irq_completion);
  913. if (word_length > OMAP_MCBSP_WORD_16)
  914. word_msb = MCBSP_READ(mcbsp, DRR2);
  915. word_lsb = MCBSP_READ(mcbsp, DRR1);
  916. return (word_lsb | (word_msb << 16));
  917. }
  918. EXPORT_SYMBOL(omap_mcbsp_recv_word);
  919. int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
  920. {
  921. struct omap_mcbsp *mcbsp;
  922. omap_mcbsp_word_length tx_word_length;
  923. omap_mcbsp_word_length rx_word_length;
  924. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  925. if (!omap_mcbsp_check_valid_id(id)) {
  926. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  927. return -ENODEV;
  928. }
  929. mcbsp = id_to_mcbsp_ptr(id);
  930. tx_word_length = mcbsp->tx_word_length;
  931. rx_word_length = mcbsp->rx_word_length;
  932. if (tx_word_length != rx_word_length)
  933. return -EINVAL;
  934. /* First we wait for the transmitter to be ready */
  935. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  936. while (!(spcr2 & XRDY)) {
  937. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  938. if (attempts++ > 1000) {
  939. /* We must reset the transmitter */
  940. MCBSP_WRITE(mcbsp, SPCR2,
  941. MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
  942. udelay(10);
  943. MCBSP_WRITE(mcbsp, SPCR2,
  944. MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
  945. udelay(10);
  946. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  947. "ready\n", mcbsp->id);
  948. return -EAGAIN;
  949. }
  950. }
  951. /* Now we can push the data */
  952. if (tx_word_length > OMAP_MCBSP_WORD_16)
  953. MCBSP_WRITE(mcbsp, DXR2, word >> 16);
  954. MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
  955. /* We wait for the receiver to be ready */
  956. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  957. while (!(spcr1 & RRDY)) {
  958. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  959. if (attempts++ > 1000) {
  960. /* We must reset the receiver */
  961. MCBSP_WRITE(mcbsp, SPCR1,
  962. MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
  963. udelay(10);
  964. MCBSP_WRITE(mcbsp, SPCR1,
  965. MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
  966. udelay(10);
  967. dev_err(mcbsp->dev, "McBSP%d receiver not "
  968. "ready\n", mcbsp->id);
  969. return -EAGAIN;
  970. }
  971. }
  972. /* Receiver is ready, let's read the dummy data */
  973. if (rx_word_length > OMAP_MCBSP_WORD_16)
  974. word_msb = MCBSP_READ(mcbsp, DRR2);
  975. word_lsb = MCBSP_READ(mcbsp, DRR1);
  976. return 0;
  977. }
  978. EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
  979. int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
  980. {
  981. struct omap_mcbsp *mcbsp;
  982. u32 clock_word = 0;
  983. omap_mcbsp_word_length tx_word_length;
  984. omap_mcbsp_word_length rx_word_length;
  985. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  986. if (!omap_mcbsp_check_valid_id(id)) {
  987. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  988. return -ENODEV;
  989. }
  990. mcbsp = id_to_mcbsp_ptr(id);
  991. tx_word_length = mcbsp->tx_word_length;
  992. rx_word_length = mcbsp->rx_word_length;
  993. if (tx_word_length != rx_word_length)
  994. return -EINVAL;
  995. /* First we wait for the transmitter to be ready */
  996. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  997. while (!(spcr2 & XRDY)) {
  998. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  999. if (attempts++ > 1000) {
  1000. /* We must reset the transmitter */
  1001. MCBSP_WRITE(mcbsp, SPCR2,
  1002. MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
  1003. udelay(10);
  1004. MCBSP_WRITE(mcbsp, SPCR2,
  1005. MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
  1006. udelay(10);
  1007. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  1008. "ready\n", mcbsp->id);
  1009. return -EAGAIN;
  1010. }
  1011. }
  1012. /* We first need to enable the bus clock */
  1013. if (tx_word_length > OMAP_MCBSP_WORD_16)
  1014. MCBSP_WRITE(mcbsp, DXR2, clock_word >> 16);
  1015. MCBSP_WRITE(mcbsp, DXR1, clock_word & 0xffff);
  1016. /* We wait for the receiver to be ready */
  1017. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  1018. while (!(spcr1 & RRDY)) {
  1019. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  1020. if (attempts++ > 1000) {
  1021. /* We must reset the receiver */
  1022. MCBSP_WRITE(mcbsp, SPCR1,
  1023. MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
  1024. udelay(10);
  1025. MCBSP_WRITE(mcbsp, SPCR1,
  1026. MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
  1027. udelay(10);
  1028. dev_err(mcbsp->dev, "McBSP%d receiver not "
  1029. "ready\n", mcbsp->id);
  1030. return -EAGAIN;
  1031. }
  1032. }
  1033. /* Receiver is ready, there is something for us */
  1034. if (rx_word_length > OMAP_MCBSP_WORD_16)
  1035. word_msb = MCBSP_READ(mcbsp, DRR2);
  1036. word_lsb = MCBSP_READ(mcbsp, DRR1);
  1037. word[0] = (word_lsb | (word_msb << 16));
  1038. return 0;
  1039. }
  1040. EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
  1041. /*
  1042. * Simple DMA based buffer rx/tx routines.
  1043. * Nothing fancy, just a single buffer tx/rx through DMA.
  1044. * The DMA resources are released once the transfer is done.
  1045. * For anything fancier, you should use your own customized DMA
  1046. * routines and callbacks.
  1047. */
  1048. int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
  1049. unsigned int length)
  1050. {
  1051. struct omap_mcbsp *mcbsp;
  1052. int dma_tx_ch;
  1053. int src_port = 0;
  1054. int dest_port = 0;
  1055. int sync_dev = 0;
  1056. if (!omap_mcbsp_check_valid_id(id)) {
  1057. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1058. return -ENODEV;
  1059. }
  1060. mcbsp = id_to_mcbsp_ptr(id);
  1061. if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
  1062. omap_mcbsp_tx_dma_callback,
  1063. mcbsp,
  1064. &dma_tx_ch)) {
  1065. dev_err(mcbsp->dev, " Unable to request DMA channel for "
  1066. "McBSP%d TX. Trying IRQ based TX\n",
  1067. mcbsp->id);
  1068. return -EAGAIN;
  1069. }
  1070. mcbsp->dma_tx_lch = dma_tx_ch;
  1071. dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
  1072. dma_tx_ch);
  1073. init_completion(&mcbsp->tx_dma_completion);
  1074. if (cpu_class_is_omap1()) {
  1075. src_port = OMAP_DMA_PORT_TIPB;
  1076. dest_port = OMAP_DMA_PORT_EMIFF;
  1077. }
  1078. if (cpu_class_is_omap2())
  1079. sync_dev = mcbsp->dma_tx_sync;
  1080. omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
  1081. OMAP_DMA_DATA_TYPE_S16,
  1082. length >> 1, 1,
  1083. OMAP_DMA_SYNC_ELEMENT,
  1084. sync_dev, 0);
  1085. omap_set_dma_dest_params(mcbsp->dma_tx_lch,
  1086. src_port,
  1087. OMAP_DMA_AMODE_CONSTANT,
  1088. mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
  1089. 0, 0);
  1090. omap_set_dma_src_params(mcbsp->dma_tx_lch,
  1091. dest_port,
  1092. OMAP_DMA_AMODE_POST_INC,
  1093. buffer,
  1094. 0, 0);
  1095. omap_start_dma(mcbsp->dma_tx_lch);
  1096. wait_for_completion(&mcbsp->tx_dma_completion);
  1097. return 0;
  1098. }
  1099. EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
  1100. int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
  1101. unsigned int length)
  1102. {
  1103. struct omap_mcbsp *mcbsp;
  1104. int dma_rx_ch;
  1105. int src_port = 0;
  1106. int dest_port = 0;
  1107. int sync_dev = 0;
  1108. if (!omap_mcbsp_check_valid_id(id)) {
  1109. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1110. return -ENODEV;
  1111. }
  1112. mcbsp = id_to_mcbsp_ptr(id);
  1113. if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
  1114. omap_mcbsp_rx_dma_callback,
  1115. mcbsp,
  1116. &dma_rx_ch)) {
  1117. dev_err(mcbsp->dev, "Unable to request DMA channel for "
  1118. "McBSP%d RX. Trying IRQ based RX\n",
  1119. mcbsp->id);
  1120. return -EAGAIN;
  1121. }
  1122. mcbsp->dma_rx_lch = dma_rx_ch;
  1123. dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
  1124. dma_rx_ch);
  1125. init_completion(&mcbsp->rx_dma_completion);
  1126. if (cpu_class_is_omap1()) {
  1127. src_port = OMAP_DMA_PORT_TIPB;
  1128. dest_port = OMAP_DMA_PORT_EMIFF;
  1129. }
  1130. if (cpu_class_is_omap2())
  1131. sync_dev = mcbsp->dma_rx_sync;
  1132. omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
  1133. OMAP_DMA_DATA_TYPE_S16,
  1134. length >> 1, 1,
  1135. OMAP_DMA_SYNC_ELEMENT,
  1136. sync_dev, 0);
  1137. omap_set_dma_src_params(mcbsp->dma_rx_lch,
  1138. src_port,
  1139. OMAP_DMA_AMODE_CONSTANT,
  1140. mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
  1141. 0, 0);
  1142. omap_set_dma_dest_params(mcbsp->dma_rx_lch,
  1143. dest_port,
  1144. OMAP_DMA_AMODE_POST_INC,
  1145. buffer,
  1146. 0, 0);
  1147. omap_start_dma(mcbsp->dma_rx_lch);
  1148. wait_for_completion(&mcbsp->rx_dma_completion);
  1149. return 0;
  1150. }
  1151. EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
  1152. /*
  1153. * SPI wrapper.
  1154. * Since SPI setup is much simpler than the generic McBSP one,
  1155. * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
  1156. * Once this is done, you can call omap_mcbsp_start().
  1157. */
  1158. void omap_mcbsp_set_spi_mode(unsigned int id,
  1159. const struct omap_mcbsp_spi_cfg *spi_cfg)
  1160. {
  1161. struct omap_mcbsp *mcbsp;
  1162. struct omap_mcbsp_reg_cfg mcbsp_cfg;
  1163. if (!omap_mcbsp_check_valid_id(id)) {
  1164. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1165. return;
  1166. }
  1167. mcbsp = id_to_mcbsp_ptr(id);
  1168. memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));
  1169. /* SPI has only one frame */
  1170. mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
  1171. mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));
  1172. /* Clock stop mode */
  1173. if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
  1174. mcbsp_cfg.spcr1 |= (1 << 12);
  1175. else
  1176. mcbsp_cfg.spcr1 |= (3 << 11);
  1177. /* Set clock parities */
  1178. if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  1179. mcbsp_cfg.pcr0 |= CLKRP;
  1180. else
  1181. mcbsp_cfg.pcr0 &= ~CLKRP;
  1182. if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  1183. mcbsp_cfg.pcr0 &= ~CLKXP;
  1184. else
  1185. mcbsp_cfg.pcr0 |= CLKXP;
  1186. /* Set SCLKME to 0 and CLKSM to 1 */
  1187. mcbsp_cfg.pcr0 &= ~SCLKME;
  1188. mcbsp_cfg.srgr2 |= CLKSM;
  1189. /* Set FSXP */
  1190. if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
  1191. mcbsp_cfg.pcr0 &= ~FSXP;
  1192. else
  1193. mcbsp_cfg.pcr0 |= FSXP;
  1194. if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
  1195. mcbsp_cfg.pcr0 |= CLKXM;
  1196. mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
  1197. mcbsp_cfg.pcr0 |= FSXM;
  1198. mcbsp_cfg.srgr2 &= ~FSGM;
  1199. mcbsp_cfg.xcr2 |= XDATDLY(1);
  1200. mcbsp_cfg.rcr2 |= RDATDLY(1);
  1201. } else {
  1202. mcbsp_cfg.pcr0 &= ~CLKXM;
  1203. mcbsp_cfg.srgr1 |= CLKGDV(1);
  1204. mcbsp_cfg.pcr0 &= ~FSXM;
  1205. mcbsp_cfg.xcr2 &= ~XDATDLY(3);
  1206. mcbsp_cfg.rcr2 &= ~RDATDLY(3);
  1207. }
  1208. mcbsp_cfg.xcr2 &= ~XPHASE;
  1209. mcbsp_cfg.rcr2 &= ~RPHASE;
  1210. omap_mcbsp_config(id, &mcbsp_cfg);
  1211. }
  1212. EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
  1213. #ifdef CONFIG_ARCH_OMAP3
  1214. #define max_thres(m) (mcbsp->pdata->buffer_size)
  1215. #define valid_threshold(m, val) ((val) <= max_thres(m))
  1216. #define THRESHOLD_PROP_BUILDER(prop) \
  1217. static ssize_t prop##_show(struct device *dev, \
  1218. struct device_attribute *attr, char *buf) \
  1219. { \
  1220. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  1221. \
  1222. return sprintf(buf, "%u\n", mcbsp->prop); \
  1223. } \
  1224. \
  1225. static ssize_t prop##_store(struct device *dev, \
  1226. struct device_attribute *attr, \
  1227. const char *buf, size_t size) \
  1228. { \
  1229. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  1230. unsigned long val; \
  1231. int status; \
  1232. \
  1233. status = strict_strtoul(buf, 0, &val); \
  1234. if (status) \
  1235. return status; \
  1236. \
  1237. if (!valid_threshold(mcbsp, val)) \
  1238. return -EDOM; \
  1239. \
  1240. mcbsp->prop = val; \
  1241. return size; \
  1242. } \
  1243. \
  1244. static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
  1245. THRESHOLD_PROP_BUILDER(max_tx_thres);
  1246. THRESHOLD_PROP_BUILDER(max_rx_thres);
  1247. static const char *dma_op_modes[] = {
  1248. "element", "threshold", "frame",
  1249. };
  1250. static ssize_t dma_op_mode_show(struct device *dev,
  1251. struct device_attribute *attr, char *buf)
  1252. {
  1253. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1254. int dma_op_mode, i = 0;
  1255. ssize_t len = 0;
  1256. const char * const *s;
  1257. dma_op_mode = mcbsp->dma_op_mode;
  1258. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
  1259. if (dma_op_mode == i)
  1260. len += sprintf(buf + len, "[%s] ", *s);
  1261. else
  1262. len += sprintf(buf + len, "%s ", *s);
  1263. }
  1264. len += sprintf(buf + len, "\n");
  1265. return len;
  1266. }
  1267. static ssize_t dma_op_mode_store(struct device *dev,
  1268. struct device_attribute *attr,
  1269. const char *buf, size_t size)
  1270. {
  1271. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1272. const char * const *s;
  1273. int i = 0;
  1274. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
  1275. if (sysfs_streq(buf, *s))
  1276. break;
  1277. if (i == ARRAY_SIZE(dma_op_modes))
  1278. return -EINVAL;
  1279. spin_lock_irq(&mcbsp->lock);
  1280. if (!mcbsp->free) {
  1281. size = -EBUSY;
  1282. goto unlock;
  1283. }
  1284. mcbsp->dma_op_mode = i;
  1285. unlock:
  1286. spin_unlock_irq(&mcbsp->lock);
  1287. return size;
  1288. }
  1289. static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
  1290. static ssize_t st_taps_show(struct device *dev,
  1291. struct device_attribute *attr, char *buf)
  1292. {
  1293. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1294. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1295. ssize_t status = 0;
  1296. int i;
  1297. spin_lock_irq(&mcbsp->lock);
  1298. for (i = 0; i < st_data->nr_taps; i++)
  1299. status += sprintf(&buf[status], (i ? ", %d" : "%d"),
  1300. st_data->taps[i]);
  1301. if (i)
  1302. status += sprintf(&buf[status], "\n");
  1303. spin_unlock_irq(&mcbsp->lock);
  1304. return status;
  1305. }
  1306. static ssize_t st_taps_store(struct device *dev,
  1307. struct device_attribute *attr,
  1308. const char *buf, size_t size)
  1309. {
  1310. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1311. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1312. int val, tmp, status, i = 0;
  1313. spin_lock_irq(&mcbsp->lock);
  1314. memset(st_data->taps, 0, sizeof(st_data->taps));
  1315. st_data->nr_taps = 0;
  1316. do {
  1317. status = sscanf(buf, "%d%n", &val, &tmp);
  1318. if (status < 0 || status == 0) {
  1319. size = -EINVAL;
  1320. goto out;
  1321. }
  1322. if (val < -32768 || val > 32767) {
  1323. size = -EINVAL;
  1324. goto out;
  1325. }
  1326. st_data->taps[i++] = val;
  1327. buf += tmp;
  1328. if (*buf != ',')
  1329. break;
  1330. buf++;
  1331. } while (1);
  1332. st_data->nr_taps = i;
  1333. out:
  1334. spin_unlock_irq(&mcbsp->lock);
  1335. return size;
  1336. }
  1337. static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);
  1338. static const struct attribute *additional_attrs[] = {
  1339. &dev_attr_max_tx_thres.attr,
  1340. &dev_attr_max_rx_thres.attr,
  1341. &dev_attr_dma_op_mode.attr,
  1342. NULL,
  1343. };
  1344. static const struct attribute_group additional_attr_group = {
  1345. .attrs = (struct attribute **)additional_attrs,
  1346. };
  1347. static inline int __devinit omap_additional_add(struct device *dev)
  1348. {
  1349. return sysfs_create_group(&dev->kobj, &additional_attr_group);
  1350. }
  1351. static inline void __devexit omap_additional_remove(struct device *dev)
  1352. {
  1353. sysfs_remove_group(&dev->kobj, &additional_attr_group);
  1354. }
  1355. static const struct attribute *sidetone_attrs[] = {
  1356. &dev_attr_st_taps.attr,
  1357. NULL,
  1358. };
  1359. static const struct attribute_group sidetone_attr_group = {
  1360. .attrs = (struct attribute **)sidetone_attrs,
  1361. };
  1362. static int __devinit omap_st_add(struct omap_mcbsp *mcbsp)
  1363. {
  1364. struct omap_mcbsp_platform_data *pdata = mcbsp->pdata;
  1365. struct omap_mcbsp_st_data *st_data;
  1366. int err;
  1367. st_data = kzalloc(sizeof(*mcbsp->st_data), GFP_KERNEL);
  1368. if (!st_data) {
  1369. err = -ENOMEM;
  1370. goto err1;
  1371. }
  1372. st_data->io_base_st = ioremap(pdata->phys_base_st, SZ_4K);
  1373. if (!st_data->io_base_st) {
  1374. err = -ENOMEM;
  1375. goto err2;
  1376. }
  1377. err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  1378. if (err)
  1379. goto err3;
  1380. mcbsp->st_data = st_data;
  1381. return 0;
  1382. err3:
  1383. iounmap(st_data->io_base_st);
  1384. err2:
  1385. kfree(st_data);
  1386. err1:
  1387. return err;
  1388. }
  1389. static void __devexit omap_st_remove(struct omap_mcbsp *mcbsp)
  1390. {
  1391. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1392. if (st_data) {
  1393. sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  1394. iounmap(st_data->io_base_st);
  1395. kfree(st_data);
  1396. }
  1397. }
  1398. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp)
  1399. {
  1400. mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
  1401. if (cpu_is_omap34xx()) {
  1402. /*
  1403. * Initially configure the maximum thresholds to a safe value.
  1404. * The McBSP FIFO usage with these values should not go under
  1405. * 16 locations.
  1406. * If the whole FIFO without safety buffer is used, than there
  1407. * is a possibility that the DMA will be not able to push the
  1408. * new data on time, causing channel shifts in runtime.
  1409. */
  1410. mcbsp->max_tx_thres = max_thres(mcbsp) - 0x10;
  1411. mcbsp->max_rx_thres = max_thres(mcbsp) - 0x10;
  1412. /*
  1413. * REVISIT: Set dmap_op_mode to THRESHOLD as default
  1414. * for mcbsp2 instances.
  1415. */
  1416. if (omap_additional_add(mcbsp->dev))
  1417. dev_warn(mcbsp->dev,
  1418. "Unable to create additional controls\n");
  1419. if (mcbsp->id == 2 || mcbsp->id == 3)
  1420. if (omap_st_add(mcbsp))
  1421. dev_warn(mcbsp->dev,
  1422. "Unable to create sidetone controls\n");
  1423. } else {
  1424. mcbsp->max_tx_thres = -EINVAL;
  1425. mcbsp->max_rx_thres = -EINVAL;
  1426. }
  1427. }
  1428. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp)
  1429. {
  1430. if (cpu_is_omap34xx()) {
  1431. omap_additional_remove(mcbsp->dev);
  1432. if (mcbsp->id == 2 || mcbsp->id == 3)
  1433. omap_st_remove(mcbsp);
  1434. }
  1435. }
  1436. #else
  1437. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp) {}
  1438. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp) {}
  1439. #endif /* CONFIG_ARCH_OMAP3 */
  1440. /*
  1441. * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
  1442. * 730 has only 2 McBSP, and both of them are MPU peripherals.
  1443. */
  1444. static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
  1445. {
  1446. struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
  1447. struct omap_mcbsp *mcbsp;
  1448. int id = pdev->id - 1;
  1449. int ret = 0;
  1450. if (!pdata) {
  1451. dev_err(&pdev->dev, "McBSP device initialized without"
  1452. "platform data\n");
  1453. ret = -EINVAL;
  1454. goto exit;
  1455. }
  1456. dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);
  1457. if (id >= omap_mcbsp_count) {
  1458. dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
  1459. ret = -EINVAL;
  1460. goto exit;
  1461. }
  1462. mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
  1463. if (!mcbsp) {
  1464. ret = -ENOMEM;
  1465. goto exit;
  1466. }
  1467. spin_lock_init(&mcbsp->lock);
  1468. mcbsp->id = id + 1;
  1469. mcbsp->free = 1;
  1470. mcbsp->dma_tx_lch = -1;
  1471. mcbsp->dma_rx_lch = -1;
  1472. mcbsp->phys_base = pdata->phys_base;
  1473. mcbsp->io_base = ioremap(pdata->phys_base, SZ_4K);
  1474. if (!mcbsp->io_base) {
  1475. ret = -ENOMEM;
  1476. goto err_ioremap;
  1477. }
  1478. /* Default I/O is IRQ based */
  1479. mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
  1480. mcbsp->tx_irq = pdata->tx_irq;
  1481. mcbsp->rx_irq = pdata->rx_irq;
  1482. mcbsp->dma_rx_sync = pdata->dma_rx_sync;
  1483. mcbsp->dma_tx_sync = pdata->dma_tx_sync;
  1484. mcbsp->iclk = clk_get(&pdev->dev, "ick");
  1485. if (IS_ERR(mcbsp->iclk)) {
  1486. ret = PTR_ERR(mcbsp->iclk);
  1487. dev_err(&pdev->dev, "unable to get ick: %d\n", ret);
  1488. goto err_iclk;
  1489. }
  1490. mcbsp->fclk = clk_get(&pdev->dev, "fck");
  1491. if (IS_ERR(mcbsp->fclk)) {
  1492. ret = PTR_ERR(mcbsp->fclk);
  1493. dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
  1494. goto err_fclk;
  1495. }
  1496. mcbsp->pdata = pdata;
  1497. mcbsp->dev = &pdev->dev;
  1498. mcbsp_ptr[id] = mcbsp;
  1499. platform_set_drvdata(pdev, mcbsp);
  1500. /* Initialize mcbsp properties for OMAP34XX if needed / applicable */
  1501. omap34xx_device_init(mcbsp);
  1502. return 0;
  1503. err_fclk:
  1504. clk_put(mcbsp->iclk);
  1505. err_iclk:
  1506. iounmap(mcbsp->io_base);
  1507. err_ioremap:
  1508. kfree(mcbsp);
  1509. exit:
  1510. return ret;
  1511. }
  1512. static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
  1513. {
  1514. struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
  1515. platform_set_drvdata(pdev, NULL);
  1516. if (mcbsp) {
  1517. if (mcbsp->pdata && mcbsp->pdata->ops &&
  1518. mcbsp->pdata->ops->free)
  1519. mcbsp->pdata->ops->free(mcbsp->id);
  1520. omap34xx_device_exit(mcbsp);
  1521. clk_disable(mcbsp->fclk);
  1522. clk_disable(mcbsp->iclk);
  1523. clk_put(mcbsp->fclk);
  1524. clk_put(mcbsp->iclk);
  1525. iounmap(mcbsp->io_base);
  1526. mcbsp->fclk = NULL;
  1527. mcbsp->iclk = NULL;
  1528. mcbsp->free = 0;
  1529. mcbsp->dev = NULL;
  1530. }
  1531. return 0;
  1532. }
  1533. static struct platform_driver omap_mcbsp_driver = {
  1534. .probe = omap_mcbsp_probe,
  1535. .remove = __devexit_p(omap_mcbsp_remove),
  1536. .driver = {
  1537. .name = "omap-mcbsp",
  1538. },
  1539. };
  1540. int __init omap_mcbsp_init(void)
  1541. {
  1542. /* Register the McBSP driver */
  1543. return platform_driver_register(&omap_mcbsp_driver);
  1544. }