nouveau_state.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->graph.init = nv04_graph_init;
  64. engine->graph.takedown = nv04_graph_takedown;
  65. engine->graph.fifo_access = nv04_graph_fifo_access;
  66. engine->graph.channel = nv04_graph_channel;
  67. engine->graph.create_context = nv04_graph_create_context;
  68. engine->graph.destroy_context = nv04_graph_destroy_context;
  69. engine->graph.load_context = nv04_graph_load_context;
  70. engine->graph.unload_context = nv04_graph_unload_context;
  71. engine->graph.object_new = nv04_graph_object_new;
  72. engine->fifo.channels = 16;
  73. engine->fifo.init = nv04_fifo_init;
  74. engine->fifo.takedown = nv04_fifo_fini;
  75. engine->fifo.disable = nv04_fifo_disable;
  76. engine->fifo.enable = nv04_fifo_enable;
  77. engine->fifo.reassign = nv04_fifo_reassign;
  78. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  79. engine->fifo.channel_id = nv04_fifo_channel_id;
  80. engine->fifo.create_context = nv04_fifo_create_context;
  81. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  82. engine->fifo.load_context = nv04_fifo_load_context;
  83. engine->fifo.unload_context = nv04_fifo_unload_context;
  84. engine->display.early_init = nv04_display_early_init;
  85. engine->display.late_takedown = nv04_display_late_takedown;
  86. engine->display.create = nv04_display_create;
  87. engine->display.init = nv04_display_init;
  88. engine->display.destroy = nv04_display_destroy;
  89. engine->gpio.init = nouveau_stub_init;
  90. engine->gpio.takedown = nouveau_stub_takedown;
  91. engine->gpio.get = NULL;
  92. engine->gpio.set = NULL;
  93. engine->gpio.irq_enable = NULL;
  94. engine->pm.clock_get = nv04_pm_clock_get;
  95. engine->pm.clock_pre = nv04_pm_clock_pre;
  96. engine->pm.clock_set = nv04_pm_clock_set;
  97. engine->vram.init = nouveau_mem_detect;
  98. engine->vram.flags_valid = nouveau_mem_flags_valid;
  99. break;
  100. case 0x10:
  101. engine->instmem.init = nv04_instmem_init;
  102. engine->instmem.takedown = nv04_instmem_takedown;
  103. engine->instmem.suspend = nv04_instmem_suspend;
  104. engine->instmem.resume = nv04_instmem_resume;
  105. engine->instmem.get = nv04_instmem_get;
  106. engine->instmem.put = nv04_instmem_put;
  107. engine->instmem.map = nv04_instmem_map;
  108. engine->instmem.unmap = nv04_instmem_unmap;
  109. engine->instmem.flush = nv04_instmem_flush;
  110. engine->mc.init = nv04_mc_init;
  111. engine->mc.takedown = nv04_mc_takedown;
  112. engine->timer.init = nv04_timer_init;
  113. engine->timer.read = nv04_timer_read;
  114. engine->timer.takedown = nv04_timer_takedown;
  115. engine->fb.init = nv10_fb_init;
  116. engine->fb.takedown = nv10_fb_takedown;
  117. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  118. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  119. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  120. engine->graph.init = nouveau_stub_init;
  121. engine->graph.takedown = nouveau_stub_takedown;
  122. engine->graph.channel = nvc0_graph_channel;
  123. engine->graph.fifo_access = nvc0_graph_fifo_access;
  124. engine->graph.set_tile_region = nv10_graph_set_tile_region;
  125. engine->fifo.channels = 32;
  126. engine->fifo.init = nv10_fifo_init;
  127. engine->fifo.takedown = nv04_fifo_fini;
  128. engine->fifo.disable = nv04_fifo_disable;
  129. engine->fifo.enable = nv04_fifo_enable;
  130. engine->fifo.reassign = nv04_fifo_reassign;
  131. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  132. engine->fifo.channel_id = nv10_fifo_channel_id;
  133. engine->fifo.create_context = nv10_fifo_create_context;
  134. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  135. engine->fifo.load_context = nv10_fifo_load_context;
  136. engine->fifo.unload_context = nv10_fifo_unload_context;
  137. engine->display.early_init = nv04_display_early_init;
  138. engine->display.late_takedown = nv04_display_late_takedown;
  139. engine->display.create = nv04_display_create;
  140. engine->display.init = nv04_display_init;
  141. engine->display.destroy = nv04_display_destroy;
  142. engine->gpio.init = nouveau_stub_init;
  143. engine->gpio.takedown = nouveau_stub_takedown;
  144. engine->gpio.get = nv10_gpio_get;
  145. engine->gpio.set = nv10_gpio_set;
  146. engine->gpio.irq_enable = NULL;
  147. engine->pm.clock_get = nv04_pm_clock_get;
  148. engine->pm.clock_pre = nv04_pm_clock_pre;
  149. engine->pm.clock_set = nv04_pm_clock_set;
  150. engine->vram.init = nouveau_mem_detect;
  151. engine->vram.flags_valid = nouveau_mem_flags_valid;
  152. break;
  153. case 0x20:
  154. engine->instmem.init = nv04_instmem_init;
  155. engine->instmem.takedown = nv04_instmem_takedown;
  156. engine->instmem.suspend = nv04_instmem_suspend;
  157. engine->instmem.resume = nv04_instmem_resume;
  158. engine->instmem.get = nv04_instmem_get;
  159. engine->instmem.put = nv04_instmem_put;
  160. engine->instmem.map = nv04_instmem_map;
  161. engine->instmem.unmap = nv04_instmem_unmap;
  162. engine->instmem.flush = nv04_instmem_flush;
  163. engine->mc.init = nv04_mc_init;
  164. engine->mc.takedown = nv04_mc_takedown;
  165. engine->timer.init = nv04_timer_init;
  166. engine->timer.read = nv04_timer_read;
  167. engine->timer.takedown = nv04_timer_takedown;
  168. engine->fb.init = nv10_fb_init;
  169. engine->fb.takedown = nv10_fb_takedown;
  170. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  171. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  172. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  173. engine->graph.init = nouveau_stub_init;
  174. engine->graph.takedown = nouveau_stub_takedown;
  175. engine->graph.channel = nvc0_graph_channel;
  176. engine->graph.fifo_access = nvc0_graph_fifo_access;
  177. engine->graph.set_tile_region = nv20_graph_set_tile_region;
  178. engine->fifo.channels = 32;
  179. engine->fifo.init = nv10_fifo_init;
  180. engine->fifo.takedown = nv04_fifo_fini;
  181. engine->fifo.disable = nv04_fifo_disable;
  182. engine->fifo.enable = nv04_fifo_enable;
  183. engine->fifo.reassign = nv04_fifo_reassign;
  184. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  185. engine->fifo.channel_id = nv10_fifo_channel_id;
  186. engine->fifo.create_context = nv10_fifo_create_context;
  187. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  188. engine->fifo.load_context = nv10_fifo_load_context;
  189. engine->fifo.unload_context = nv10_fifo_unload_context;
  190. engine->display.early_init = nv04_display_early_init;
  191. engine->display.late_takedown = nv04_display_late_takedown;
  192. engine->display.create = nv04_display_create;
  193. engine->display.init = nv04_display_init;
  194. engine->display.destroy = nv04_display_destroy;
  195. engine->gpio.init = nouveau_stub_init;
  196. engine->gpio.takedown = nouveau_stub_takedown;
  197. engine->gpio.get = nv10_gpio_get;
  198. engine->gpio.set = nv10_gpio_set;
  199. engine->gpio.irq_enable = NULL;
  200. engine->pm.clock_get = nv04_pm_clock_get;
  201. engine->pm.clock_pre = nv04_pm_clock_pre;
  202. engine->pm.clock_set = nv04_pm_clock_set;
  203. engine->vram.init = nouveau_mem_detect;
  204. engine->vram.flags_valid = nouveau_mem_flags_valid;
  205. break;
  206. case 0x30:
  207. engine->instmem.init = nv04_instmem_init;
  208. engine->instmem.takedown = nv04_instmem_takedown;
  209. engine->instmem.suspend = nv04_instmem_suspend;
  210. engine->instmem.resume = nv04_instmem_resume;
  211. engine->instmem.get = nv04_instmem_get;
  212. engine->instmem.put = nv04_instmem_put;
  213. engine->instmem.map = nv04_instmem_map;
  214. engine->instmem.unmap = nv04_instmem_unmap;
  215. engine->instmem.flush = nv04_instmem_flush;
  216. engine->mc.init = nv04_mc_init;
  217. engine->mc.takedown = nv04_mc_takedown;
  218. engine->timer.init = nv04_timer_init;
  219. engine->timer.read = nv04_timer_read;
  220. engine->timer.takedown = nv04_timer_takedown;
  221. engine->fb.init = nv30_fb_init;
  222. engine->fb.takedown = nv30_fb_takedown;
  223. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  224. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  225. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  226. engine->graph.init = nouveau_stub_init;
  227. engine->graph.takedown = nouveau_stub_takedown;
  228. engine->graph.channel = nvc0_graph_channel;
  229. engine->graph.fifo_access = nvc0_graph_fifo_access;
  230. engine->graph.set_tile_region = nv20_graph_set_tile_region;
  231. engine->fifo.channels = 32;
  232. engine->fifo.init = nv10_fifo_init;
  233. engine->fifo.takedown = nv04_fifo_fini;
  234. engine->fifo.disable = nv04_fifo_disable;
  235. engine->fifo.enable = nv04_fifo_enable;
  236. engine->fifo.reassign = nv04_fifo_reassign;
  237. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  238. engine->fifo.channel_id = nv10_fifo_channel_id;
  239. engine->fifo.create_context = nv10_fifo_create_context;
  240. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  241. engine->fifo.load_context = nv10_fifo_load_context;
  242. engine->fifo.unload_context = nv10_fifo_unload_context;
  243. engine->display.early_init = nv04_display_early_init;
  244. engine->display.late_takedown = nv04_display_late_takedown;
  245. engine->display.create = nv04_display_create;
  246. engine->display.init = nv04_display_init;
  247. engine->display.destroy = nv04_display_destroy;
  248. engine->gpio.init = nouveau_stub_init;
  249. engine->gpio.takedown = nouveau_stub_takedown;
  250. engine->gpio.get = nv10_gpio_get;
  251. engine->gpio.set = nv10_gpio_set;
  252. engine->gpio.irq_enable = NULL;
  253. engine->pm.clock_get = nv04_pm_clock_get;
  254. engine->pm.clock_pre = nv04_pm_clock_pre;
  255. engine->pm.clock_set = nv04_pm_clock_set;
  256. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  257. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  258. engine->vram.init = nouveau_mem_detect;
  259. engine->vram.flags_valid = nouveau_mem_flags_valid;
  260. break;
  261. case 0x40:
  262. case 0x60:
  263. engine->instmem.init = nv04_instmem_init;
  264. engine->instmem.takedown = nv04_instmem_takedown;
  265. engine->instmem.suspend = nv04_instmem_suspend;
  266. engine->instmem.resume = nv04_instmem_resume;
  267. engine->instmem.get = nv04_instmem_get;
  268. engine->instmem.put = nv04_instmem_put;
  269. engine->instmem.map = nv04_instmem_map;
  270. engine->instmem.unmap = nv04_instmem_unmap;
  271. engine->instmem.flush = nv04_instmem_flush;
  272. engine->mc.init = nv40_mc_init;
  273. engine->mc.takedown = nv40_mc_takedown;
  274. engine->timer.init = nv04_timer_init;
  275. engine->timer.read = nv04_timer_read;
  276. engine->timer.takedown = nv04_timer_takedown;
  277. engine->fb.init = nv40_fb_init;
  278. engine->fb.takedown = nv40_fb_takedown;
  279. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  280. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  281. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  282. engine->graph.init = nouveau_stub_init;
  283. engine->graph.takedown = nouveau_stub_takedown;
  284. engine->graph.fifo_access = nvc0_graph_fifo_access;
  285. engine->graph.channel = nvc0_graph_channel;
  286. engine->graph.set_tile_region = nv40_graph_set_tile_region;
  287. engine->fifo.channels = 32;
  288. engine->fifo.init = nv40_fifo_init;
  289. engine->fifo.takedown = nv04_fifo_fini;
  290. engine->fifo.disable = nv04_fifo_disable;
  291. engine->fifo.enable = nv04_fifo_enable;
  292. engine->fifo.reassign = nv04_fifo_reassign;
  293. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  294. engine->fifo.channel_id = nv10_fifo_channel_id;
  295. engine->fifo.create_context = nv40_fifo_create_context;
  296. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  297. engine->fifo.load_context = nv40_fifo_load_context;
  298. engine->fifo.unload_context = nv40_fifo_unload_context;
  299. engine->display.early_init = nv04_display_early_init;
  300. engine->display.late_takedown = nv04_display_late_takedown;
  301. engine->display.create = nv04_display_create;
  302. engine->display.init = nv04_display_init;
  303. engine->display.destroy = nv04_display_destroy;
  304. engine->gpio.init = nouveau_stub_init;
  305. engine->gpio.takedown = nouveau_stub_takedown;
  306. engine->gpio.get = nv10_gpio_get;
  307. engine->gpio.set = nv10_gpio_set;
  308. engine->gpio.irq_enable = NULL;
  309. engine->pm.clock_get = nv04_pm_clock_get;
  310. engine->pm.clock_pre = nv04_pm_clock_pre;
  311. engine->pm.clock_set = nv04_pm_clock_set;
  312. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  313. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  314. engine->pm.temp_get = nv40_temp_get;
  315. engine->vram.init = nouveau_mem_detect;
  316. engine->vram.flags_valid = nouveau_mem_flags_valid;
  317. break;
  318. case 0x50:
  319. case 0x80: /* gotta love NVIDIA's consistency.. */
  320. case 0x90:
  321. case 0xA0:
  322. engine->instmem.init = nv50_instmem_init;
  323. engine->instmem.takedown = nv50_instmem_takedown;
  324. engine->instmem.suspend = nv50_instmem_suspend;
  325. engine->instmem.resume = nv50_instmem_resume;
  326. engine->instmem.get = nv50_instmem_get;
  327. engine->instmem.put = nv50_instmem_put;
  328. engine->instmem.map = nv50_instmem_map;
  329. engine->instmem.unmap = nv50_instmem_unmap;
  330. if (dev_priv->chipset == 0x50)
  331. engine->instmem.flush = nv50_instmem_flush;
  332. else
  333. engine->instmem.flush = nv84_instmem_flush;
  334. engine->mc.init = nv50_mc_init;
  335. engine->mc.takedown = nv50_mc_takedown;
  336. engine->timer.init = nv04_timer_init;
  337. engine->timer.read = nv04_timer_read;
  338. engine->timer.takedown = nv04_timer_takedown;
  339. engine->fb.init = nv50_fb_init;
  340. engine->fb.takedown = nv50_fb_takedown;
  341. engine->graph.init = nouveau_stub_init;
  342. engine->graph.takedown = nouveau_stub_takedown;
  343. engine->graph.fifo_access = nvc0_graph_fifo_access;
  344. engine->graph.channel = nvc0_graph_channel;
  345. engine->fifo.channels = 128;
  346. engine->fifo.init = nv50_fifo_init;
  347. engine->fifo.takedown = nv50_fifo_takedown;
  348. engine->fifo.disable = nv04_fifo_disable;
  349. engine->fifo.enable = nv04_fifo_enable;
  350. engine->fifo.reassign = nv04_fifo_reassign;
  351. engine->fifo.channel_id = nv50_fifo_channel_id;
  352. engine->fifo.create_context = nv50_fifo_create_context;
  353. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  354. engine->fifo.load_context = nv50_fifo_load_context;
  355. engine->fifo.unload_context = nv50_fifo_unload_context;
  356. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  357. engine->display.early_init = nv50_display_early_init;
  358. engine->display.late_takedown = nv50_display_late_takedown;
  359. engine->display.create = nv50_display_create;
  360. engine->display.init = nv50_display_init;
  361. engine->display.destroy = nv50_display_destroy;
  362. engine->gpio.init = nv50_gpio_init;
  363. engine->gpio.takedown = nv50_gpio_fini;
  364. engine->gpio.get = nv50_gpio_get;
  365. engine->gpio.set = nv50_gpio_set;
  366. engine->gpio.irq_register = nv50_gpio_irq_register;
  367. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  368. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  369. switch (dev_priv->chipset) {
  370. case 0x84:
  371. case 0x86:
  372. case 0x92:
  373. case 0x94:
  374. case 0x96:
  375. case 0x98:
  376. case 0xa0:
  377. case 0xaa:
  378. case 0xac:
  379. case 0x50:
  380. engine->pm.clock_get = nv50_pm_clock_get;
  381. engine->pm.clock_pre = nv50_pm_clock_pre;
  382. engine->pm.clock_set = nv50_pm_clock_set;
  383. break;
  384. default:
  385. engine->pm.clock_get = nva3_pm_clock_get;
  386. engine->pm.clock_pre = nva3_pm_clock_pre;
  387. engine->pm.clock_set = nva3_pm_clock_set;
  388. break;
  389. }
  390. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  391. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  392. if (dev_priv->chipset >= 0x84)
  393. engine->pm.temp_get = nv84_temp_get;
  394. else
  395. engine->pm.temp_get = nv40_temp_get;
  396. engine->vram.init = nv50_vram_init;
  397. engine->vram.get = nv50_vram_new;
  398. engine->vram.put = nv50_vram_del;
  399. engine->vram.flags_valid = nv50_vram_flags_valid;
  400. break;
  401. case 0xC0:
  402. engine->instmem.init = nvc0_instmem_init;
  403. engine->instmem.takedown = nvc0_instmem_takedown;
  404. engine->instmem.suspend = nvc0_instmem_suspend;
  405. engine->instmem.resume = nvc0_instmem_resume;
  406. engine->instmem.get = nv50_instmem_get;
  407. engine->instmem.put = nv50_instmem_put;
  408. engine->instmem.map = nv50_instmem_map;
  409. engine->instmem.unmap = nv50_instmem_unmap;
  410. engine->instmem.flush = nv84_instmem_flush;
  411. engine->mc.init = nv50_mc_init;
  412. engine->mc.takedown = nv50_mc_takedown;
  413. engine->timer.init = nv04_timer_init;
  414. engine->timer.read = nv04_timer_read;
  415. engine->timer.takedown = nv04_timer_takedown;
  416. engine->fb.init = nvc0_fb_init;
  417. engine->fb.takedown = nvc0_fb_takedown;
  418. engine->graph.fifo_access = nvc0_graph_fifo_access;
  419. engine->graph.channel = nvc0_graph_channel;
  420. engine->fifo.channels = 128;
  421. engine->fifo.init = nvc0_fifo_init;
  422. engine->fifo.takedown = nvc0_fifo_takedown;
  423. engine->fifo.disable = nvc0_fifo_disable;
  424. engine->fifo.enable = nvc0_fifo_enable;
  425. engine->fifo.reassign = nvc0_fifo_reassign;
  426. engine->fifo.channel_id = nvc0_fifo_channel_id;
  427. engine->fifo.create_context = nvc0_fifo_create_context;
  428. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  429. engine->fifo.load_context = nvc0_fifo_load_context;
  430. engine->fifo.unload_context = nvc0_fifo_unload_context;
  431. engine->display.early_init = nv50_display_early_init;
  432. engine->display.late_takedown = nv50_display_late_takedown;
  433. engine->display.create = nv50_display_create;
  434. engine->display.init = nv50_display_init;
  435. engine->display.destroy = nv50_display_destroy;
  436. engine->gpio.init = nv50_gpio_init;
  437. engine->gpio.takedown = nouveau_stub_takedown;
  438. engine->gpio.get = nv50_gpio_get;
  439. engine->gpio.set = nv50_gpio_set;
  440. engine->gpio.irq_register = nv50_gpio_irq_register;
  441. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  442. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  443. engine->vram.init = nvc0_vram_init;
  444. engine->vram.get = nvc0_vram_new;
  445. engine->vram.put = nv50_vram_del;
  446. engine->vram.flags_valid = nvc0_vram_flags_valid;
  447. break;
  448. default:
  449. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  450. return 1;
  451. }
  452. return 0;
  453. }
  454. static unsigned int
  455. nouveau_vga_set_decode(void *priv, bool state)
  456. {
  457. struct drm_device *dev = priv;
  458. struct drm_nouveau_private *dev_priv = dev->dev_private;
  459. if (dev_priv->chipset >= 0x40)
  460. nv_wr32(dev, 0x88054, state);
  461. else
  462. nv_wr32(dev, 0x1854, state);
  463. if (state)
  464. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  465. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  466. else
  467. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  468. }
  469. static int
  470. nouveau_card_init_channel(struct drm_device *dev)
  471. {
  472. struct drm_nouveau_private *dev_priv = dev->dev_private;
  473. int ret;
  474. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  475. (struct drm_file *)-2, NvDmaFB, NvDmaTT);
  476. if (ret)
  477. return ret;
  478. mutex_unlock(&dev_priv->channel->mutex);
  479. return 0;
  480. }
  481. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  482. enum vga_switcheroo_state state)
  483. {
  484. struct drm_device *dev = pci_get_drvdata(pdev);
  485. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  486. if (state == VGA_SWITCHEROO_ON) {
  487. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  488. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  489. nouveau_pci_resume(pdev);
  490. drm_kms_helper_poll_enable(dev);
  491. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  492. } else {
  493. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  494. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  495. drm_kms_helper_poll_disable(dev);
  496. nouveau_pci_suspend(pdev, pmm);
  497. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  498. }
  499. }
  500. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  501. {
  502. struct drm_device *dev = pci_get_drvdata(pdev);
  503. nouveau_fbcon_output_poll_changed(dev);
  504. }
  505. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  506. {
  507. struct drm_device *dev = pci_get_drvdata(pdev);
  508. bool can_switch;
  509. spin_lock(&dev->count_lock);
  510. can_switch = (dev->open_count == 0);
  511. spin_unlock(&dev->count_lock);
  512. return can_switch;
  513. }
  514. int
  515. nouveau_card_init(struct drm_device *dev)
  516. {
  517. struct drm_nouveau_private *dev_priv = dev->dev_private;
  518. struct nouveau_engine *engine;
  519. int ret, e;
  520. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  521. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  522. nouveau_switcheroo_reprobe,
  523. nouveau_switcheroo_can_switch);
  524. /* Initialise internal driver API hooks */
  525. ret = nouveau_init_engine_ptrs(dev);
  526. if (ret)
  527. goto out;
  528. engine = &dev_priv->engine;
  529. spin_lock_init(&dev_priv->channels.lock);
  530. spin_lock_init(&dev_priv->tile.lock);
  531. spin_lock_init(&dev_priv->context_switch_lock);
  532. spin_lock_init(&dev_priv->vm_lock);
  533. /* Make the CRTCs and I2C buses accessible */
  534. ret = engine->display.early_init(dev);
  535. if (ret)
  536. goto out;
  537. /* Parse BIOS tables / Run init tables if card not POSTed */
  538. ret = nouveau_bios_init(dev);
  539. if (ret)
  540. goto out_display_early;
  541. nouveau_pm_init(dev);
  542. ret = nouveau_mem_vram_init(dev);
  543. if (ret)
  544. goto out_bios;
  545. ret = nouveau_gpuobj_init(dev);
  546. if (ret)
  547. goto out_vram;
  548. ret = engine->instmem.init(dev);
  549. if (ret)
  550. goto out_gpuobj;
  551. ret = nouveau_mem_gart_init(dev);
  552. if (ret)
  553. goto out_instmem;
  554. /* PMC */
  555. ret = engine->mc.init(dev);
  556. if (ret)
  557. goto out_gart;
  558. /* PGPIO */
  559. ret = engine->gpio.init(dev);
  560. if (ret)
  561. goto out_mc;
  562. /* PTIMER */
  563. ret = engine->timer.init(dev);
  564. if (ret)
  565. goto out_gpio;
  566. /* PFB */
  567. ret = engine->fb.init(dev);
  568. if (ret)
  569. goto out_timer;
  570. switch (dev_priv->card_type) {
  571. case NV_10:
  572. nv10_graph_create(dev);
  573. break;
  574. case NV_20:
  575. case NV_30:
  576. nv20_graph_create(dev);
  577. break;
  578. case NV_40:
  579. nv40_graph_create(dev);
  580. break;
  581. case NV_50:
  582. nv50_graph_create(dev);
  583. break;
  584. case NV_C0:
  585. nvc0_graph_create(dev);
  586. break;
  587. default:
  588. break;
  589. }
  590. switch (dev_priv->chipset) {
  591. case 0x84:
  592. case 0x86:
  593. case 0x92:
  594. case 0x94:
  595. case 0x96:
  596. case 0xa0:
  597. nv84_crypt_create(dev);
  598. break;
  599. }
  600. if (nouveau_noaccel)
  601. engine->graph.accel_blocked = true;
  602. else {
  603. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  604. if (dev_priv->eng[e]) {
  605. ret = dev_priv->eng[e]->init(dev, e);
  606. if (ret)
  607. goto out_engine;
  608. }
  609. }
  610. /* PGRAPH */
  611. ret = engine->graph.init(dev);
  612. if (ret)
  613. goto out_engine;
  614. /* PFIFO */
  615. ret = engine->fifo.init(dev);
  616. if (ret)
  617. goto out_graph;
  618. }
  619. ret = engine->display.create(dev);
  620. if (ret)
  621. goto out_fifo;
  622. ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
  623. if (ret)
  624. goto out_vblank;
  625. ret = nouveau_irq_init(dev);
  626. if (ret)
  627. goto out_vblank;
  628. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  629. if (!engine->graph.accel_blocked) {
  630. ret = nouveau_fence_init(dev);
  631. if (ret)
  632. goto out_irq;
  633. ret = nouveau_card_init_channel(dev);
  634. if (ret)
  635. goto out_fence;
  636. }
  637. nouveau_fbcon_init(dev);
  638. drm_kms_helper_poll_init(dev);
  639. return 0;
  640. out_fence:
  641. nouveau_fence_fini(dev);
  642. out_irq:
  643. nouveau_irq_fini(dev);
  644. out_vblank:
  645. drm_vblank_cleanup(dev);
  646. engine->display.destroy(dev);
  647. out_fifo:
  648. if (!nouveau_noaccel)
  649. engine->fifo.takedown(dev);
  650. out_graph:
  651. if (!nouveau_noaccel)
  652. engine->graph.takedown(dev);
  653. out_engine:
  654. if (!nouveau_noaccel) {
  655. for (e = e - 1; e >= 0; e--) {
  656. if (!dev_priv->eng[e])
  657. continue;
  658. dev_priv->eng[e]->fini(dev, e);
  659. dev_priv->eng[e]->destroy(dev,e );
  660. }
  661. }
  662. engine->fb.takedown(dev);
  663. out_timer:
  664. engine->timer.takedown(dev);
  665. out_gpio:
  666. engine->gpio.takedown(dev);
  667. out_mc:
  668. engine->mc.takedown(dev);
  669. out_gart:
  670. nouveau_mem_gart_fini(dev);
  671. out_instmem:
  672. engine->instmem.takedown(dev);
  673. out_gpuobj:
  674. nouveau_gpuobj_takedown(dev);
  675. out_vram:
  676. nouveau_mem_vram_fini(dev);
  677. out_bios:
  678. nouveau_pm_fini(dev);
  679. nouveau_bios_takedown(dev);
  680. out_display_early:
  681. engine->display.late_takedown(dev);
  682. out:
  683. vga_client_register(dev->pdev, NULL, NULL, NULL);
  684. return ret;
  685. }
  686. static void nouveau_card_takedown(struct drm_device *dev)
  687. {
  688. struct drm_nouveau_private *dev_priv = dev->dev_private;
  689. struct nouveau_engine *engine = &dev_priv->engine;
  690. int e;
  691. if (!engine->graph.accel_blocked) {
  692. nouveau_fence_fini(dev);
  693. nouveau_channel_put_unlocked(&dev_priv->channel);
  694. }
  695. if (!nouveau_noaccel) {
  696. engine->fifo.takedown(dev);
  697. engine->graph.takedown(dev);
  698. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  699. if (dev_priv->eng[e]) {
  700. dev_priv->eng[e]->fini(dev, e);
  701. dev_priv->eng[e]->destroy(dev,e );
  702. }
  703. }
  704. }
  705. engine->fb.takedown(dev);
  706. engine->timer.takedown(dev);
  707. engine->gpio.takedown(dev);
  708. engine->mc.takedown(dev);
  709. engine->display.late_takedown(dev);
  710. mutex_lock(&dev->struct_mutex);
  711. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  712. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  713. mutex_unlock(&dev->struct_mutex);
  714. nouveau_mem_gart_fini(dev);
  715. engine->instmem.takedown(dev);
  716. nouveau_gpuobj_takedown(dev);
  717. nouveau_mem_vram_fini(dev);
  718. nouveau_irq_fini(dev);
  719. drm_vblank_cleanup(dev);
  720. nouveau_pm_fini(dev);
  721. nouveau_bios_takedown(dev);
  722. vga_client_register(dev->pdev, NULL, NULL, NULL);
  723. }
  724. /* here a client dies, release the stuff that was allocated for its
  725. * file_priv */
  726. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  727. {
  728. nouveau_channel_cleanup(dev, file_priv);
  729. }
  730. /* first module load, setup the mmio/fb mapping */
  731. /* KMS: we need mmio at load time, not when the first drm client opens. */
  732. int nouveau_firstopen(struct drm_device *dev)
  733. {
  734. return 0;
  735. }
  736. /* if we have an OF card, copy vbios to RAMIN */
  737. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  738. {
  739. #if defined(__powerpc__)
  740. int size, i;
  741. const uint32_t *bios;
  742. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  743. if (!dn) {
  744. NV_INFO(dev, "Unable to get the OF node\n");
  745. return;
  746. }
  747. bios = of_get_property(dn, "NVDA,BMP", &size);
  748. if (bios) {
  749. for (i = 0; i < size; i += 4)
  750. nv_wi32(dev, i, bios[i/4]);
  751. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  752. } else {
  753. NV_INFO(dev, "Unable to get the OF bios\n");
  754. }
  755. #endif
  756. }
  757. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  758. {
  759. struct pci_dev *pdev = dev->pdev;
  760. struct apertures_struct *aper = alloc_apertures(3);
  761. if (!aper)
  762. return NULL;
  763. aper->ranges[0].base = pci_resource_start(pdev, 1);
  764. aper->ranges[0].size = pci_resource_len(pdev, 1);
  765. aper->count = 1;
  766. if (pci_resource_len(pdev, 2)) {
  767. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  768. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  769. aper->count++;
  770. }
  771. if (pci_resource_len(pdev, 3)) {
  772. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  773. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  774. aper->count++;
  775. }
  776. return aper;
  777. }
  778. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  779. {
  780. struct drm_nouveau_private *dev_priv = dev->dev_private;
  781. bool primary = false;
  782. dev_priv->apertures = nouveau_get_apertures(dev);
  783. if (!dev_priv->apertures)
  784. return -ENOMEM;
  785. #ifdef CONFIG_X86
  786. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  787. #endif
  788. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  789. return 0;
  790. }
  791. int nouveau_load(struct drm_device *dev, unsigned long flags)
  792. {
  793. struct drm_nouveau_private *dev_priv;
  794. uint32_t reg0;
  795. resource_size_t mmio_start_offs;
  796. int ret;
  797. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  798. if (!dev_priv) {
  799. ret = -ENOMEM;
  800. goto err_out;
  801. }
  802. dev->dev_private = dev_priv;
  803. dev_priv->dev = dev;
  804. dev_priv->flags = flags & NOUVEAU_FLAGS;
  805. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  806. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  807. /* resource 0 is mmio regs */
  808. /* resource 1 is linear FB */
  809. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  810. /* resource 6 is bios */
  811. /* map the mmio regs */
  812. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  813. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  814. if (!dev_priv->mmio) {
  815. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  816. "Please report your setup to " DRIVER_EMAIL "\n");
  817. ret = -EINVAL;
  818. goto err_priv;
  819. }
  820. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  821. (unsigned long long)mmio_start_offs);
  822. #ifdef __BIG_ENDIAN
  823. /* Put the card in BE mode if it's not */
  824. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  825. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  826. DRM_MEMORYBARRIER();
  827. #endif
  828. /* Time to determine the card architecture */
  829. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  830. dev_priv->stepping = 0; /* XXX: add stepping for pre-NV10? */
  831. /* We're dealing with >=NV10 */
  832. if ((reg0 & 0x0f000000) > 0) {
  833. /* Bit 27-20 contain the architecture in hex */
  834. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  835. dev_priv->stepping = (reg0 & 0xff);
  836. /* NV04 or NV05 */
  837. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  838. if (reg0 & 0x00f00000)
  839. dev_priv->chipset = 0x05;
  840. else
  841. dev_priv->chipset = 0x04;
  842. } else
  843. dev_priv->chipset = 0xff;
  844. switch (dev_priv->chipset & 0xf0) {
  845. case 0x00:
  846. case 0x10:
  847. case 0x20:
  848. case 0x30:
  849. dev_priv->card_type = dev_priv->chipset & 0xf0;
  850. break;
  851. case 0x40:
  852. case 0x60:
  853. dev_priv->card_type = NV_40;
  854. break;
  855. case 0x50:
  856. case 0x80:
  857. case 0x90:
  858. case 0xa0:
  859. dev_priv->card_type = NV_50;
  860. break;
  861. case 0xc0:
  862. dev_priv->card_type = NV_C0;
  863. break;
  864. default:
  865. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  866. ret = -EINVAL;
  867. goto err_mmio;
  868. }
  869. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  870. dev_priv->card_type, reg0);
  871. ret = nouveau_remove_conflicting_drivers(dev);
  872. if (ret)
  873. goto err_mmio;
  874. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  875. if (dev_priv->card_type >= NV_40) {
  876. int ramin_bar = 2;
  877. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  878. ramin_bar = 3;
  879. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  880. dev_priv->ramin =
  881. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  882. dev_priv->ramin_size);
  883. if (!dev_priv->ramin) {
  884. NV_ERROR(dev, "Failed to PRAMIN BAR");
  885. ret = -ENOMEM;
  886. goto err_mmio;
  887. }
  888. } else {
  889. dev_priv->ramin_size = 1 * 1024 * 1024;
  890. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  891. dev_priv->ramin_size);
  892. if (!dev_priv->ramin) {
  893. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  894. ret = -ENOMEM;
  895. goto err_mmio;
  896. }
  897. }
  898. nouveau_OF_copy_vbios_to_ramin(dev);
  899. /* Special flags */
  900. if (dev->pci_device == 0x01a0)
  901. dev_priv->flags |= NV_NFORCE;
  902. else if (dev->pci_device == 0x01f0)
  903. dev_priv->flags |= NV_NFORCE2;
  904. /* For kernel modesetting, init card now and bring up fbcon */
  905. ret = nouveau_card_init(dev);
  906. if (ret)
  907. goto err_ramin;
  908. return 0;
  909. err_ramin:
  910. iounmap(dev_priv->ramin);
  911. err_mmio:
  912. iounmap(dev_priv->mmio);
  913. err_priv:
  914. kfree(dev_priv);
  915. dev->dev_private = NULL;
  916. err_out:
  917. return ret;
  918. }
  919. void nouveau_lastclose(struct drm_device *dev)
  920. {
  921. vga_switcheroo_process_delayed_switch();
  922. }
  923. int nouveau_unload(struct drm_device *dev)
  924. {
  925. struct drm_nouveau_private *dev_priv = dev->dev_private;
  926. struct nouveau_engine *engine = &dev_priv->engine;
  927. drm_kms_helper_poll_fini(dev);
  928. nouveau_fbcon_fini(dev);
  929. engine->display.destroy(dev);
  930. nouveau_card_takedown(dev);
  931. iounmap(dev_priv->mmio);
  932. iounmap(dev_priv->ramin);
  933. kfree(dev_priv);
  934. dev->dev_private = NULL;
  935. return 0;
  936. }
  937. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  938. struct drm_file *file_priv)
  939. {
  940. struct drm_nouveau_private *dev_priv = dev->dev_private;
  941. struct drm_nouveau_getparam *getparam = data;
  942. switch (getparam->param) {
  943. case NOUVEAU_GETPARAM_CHIPSET_ID:
  944. getparam->value = dev_priv->chipset;
  945. break;
  946. case NOUVEAU_GETPARAM_PCI_VENDOR:
  947. getparam->value = dev->pci_vendor;
  948. break;
  949. case NOUVEAU_GETPARAM_PCI_DEVICE:
  950. getparam->value = dev->pci_device;
  951. break;
  952. case NOUVEAU_GETPARAM_BUS_TYPE:
  953. if (drm_pci_device_is_agp(dev))
  954. getparam->value = NV_AGP;
  955. else if (drm_pci_device_is_pcie(dev))
  956. getparam->value = NV_PCIE;
  957. else
  958. getparam->value = NV_PCI;
  959. break;
  960. case NOUVEAU_GETPARAM_FB_SIZE:
  961. getparam->value = dev_priv->fb_available_size;
  962. break;
  963. case NOUVEAU_GETPARAM_AGP_SIZE:
  964. getparam->value = dev_priv->gart_info.aper_size;
  965. break;
  966. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  967. getparam->value = 0; /* deprecated */
  968. break;
  969. case NOUVEAU_GETPARAM_PTIMER_TIME:
  970. getparam->value = dev_priv->engine.timer.read(dev);
  971. break;
  972. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  973. getparam->value = 1;
  974. break;
  975. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  976. getparam->value = 1;
  977. break;
  978. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  979. /* NV40 and NV50 versions are quite different, but register
  980. * address is the same. User is supposed to know the card
  981. * family anyway... */
  982. if (dev_priv->chipset >= 0x40) {
  983. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  984. break;
  985. }
  986. /* FALLTHRU */
  987. default:
  988. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  989. return -EINVAL;
  990. }
  991. return 0;
  992. }
  993. int
  994. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  995. struct drm_file *file_priv)
  996. {
  997. struct drm_nouveau_setparam *setparam = data;
  998. switch (setparam->param) {
  999. default:
  1000. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1001. return -EINVAL;
  1002. }
  1003. return 0;
  1004. }
  1005. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1006. bool
  1007. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1008. uint32_t reg, uint32_t mask, uint32_t val)
  1009. {
  1010. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1011. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1012. uint64_t start = ptimer->read(dev);
  1013. do {
  1014. if ((nv_rd32(dev, reg) & mask) == val)
  1015. return true;
  1016. } while (ptimer->read(dev) - start < timeout);
  1017. return false;
  1018. }
  1019. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1020. bool
  1021. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1022. uint32_t reg, uint32_t mask, uint32_t val)
  1023. {
  1024. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1025. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1026. uint64_t start = ptimer->read(dev);
  1027. do {
  1028. if ((nv_rd32(dev, reg) & mask) != val)
  1029. return true;
  1030. } while (ptimer->read(dev) - start < timeout);
  1031. return false;
  1032. }
  1033. /* Waits for PGRAPH to go completely idle */
  1034. bool nouveau_wait_for_idle(struct drm_device *dev)
  1035. {
  1036. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1037. uint32_t mask = ~0;
  1038. if (dev_priv->card_type == NV_40)
  1039. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1040. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1041. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1042. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1043. return false;
  1044. }
  1045. return true;
  1046. }