gpio.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/sysdev.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <asm/hardware.h>
  20. #include <asm/irq.h>
  21. #include <asm/arch/irqs.h>
  22. #include <asm/arch/gpio.h>
  23. #include <asm/mach/irq.h>
  24. #include <asm/io.h>
  25. /*
  26. * OMAP1510 GPIO registers
  27. */
  28. #define OMAP1510_GPIO_BASE (void __iomem *)0xfffce000
  29. #define OMAP1510_GPIO_DATA_INPUT 0x00
  30. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  31. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  32. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  33. #define OMAP1510_GPIO_INT_MASK 0x10
  34. #define OMAP1510_GPIO_INT_STATUS 0x14
  35. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  36. #define OMAP1510_IH_GPIO_BASE 64
  37. /*
  38. * OMAP1610 specific GPIO registers
  39. */
  40. #define OMAP1610_GPIO1_BASE (void __iomem *)0xfffbe400
  41. #define OMAP1610_GPIO2_BASE (void __iomem *)0xfffbec00
  42. #define OMAP1610_GPIO3_BASE (void __iomem *)0xfffbb400
  43. #define OMAP1610_GPIO4_BASE (void __iomem *)0xfffbbc00
  44. #define OMAP1610_GPIO_REVISION 0x0000
  45. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  46. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  47. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  48. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  49. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  50. #define OMAP1610_GPIO_DATAIN 0x002c
  51. #define OMAP1610_GPIO_DATAOUT 0x0030
  52. #define OMAP1610_GPIO_DIRECTION 0x0034
  53. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  54. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  55. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  56. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  57. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  58. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  59. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  60. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  61. /*
  62. * OMAP730 specific GPIO registers
  63. */
  64. #define OMAP730_GPIO1_BASE (void __iomem *)0xfffbc000
  65. #define OMAP730_GPIO2_BASE (void __iomem *)0xfffbc800
  66. #define OMAP730_GPIO3_BASE (void __iomem *)0xfffbd000
  67. #define OMAP730_GPIO4_BASE (void __iomem *)0xfffbd800
  68. #define OMAP730_GPIO5_BASE (void __iomem *)0xfffbe000
  69. #define OMAP730_GPIO6_BASE (void __iomem *)0xfffbe800
  70. #define OMAP730_GPIO_DATA_INPUT 0x00
  71. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  72. #define OMAP730_GPIO_DIR_CONTROL 0x08
  73. #define OMAP730_GPIO_INT_CONTROL 0x0c
  74. #define OMAP730_GPIO_INT_MASK 0x10
  75. #define OMAP730_GPIO_INT_STATUS 0x14
  76. /*
  77. * omap24xx specific GPIO registers
  78. */
  79. #define OMAP242X_GPIO1_BASE (void __iomem *)0x48018000
  80. #define OMAP242X_GPIO2_BASE (void __iomem *)0x4801a000
  81. #define OMAP242X_GPIO3_BASE (void __iomem *)0x4801c000
  82. #define OMAP242X_GPIO4_BASE (void __iomem *)0x4801e000
  83. #define OMAP243X_GPIO1_BASE (void __iomem *)0x4900C000
  84. #define OMAP243X_GPIO2_BASE (void __iomem *)0x4900E000
  85. #define OMAP243X_GPIO3_BASE (void __iomem *)0x49010000
  86. #define OMAP243X_GPIO4_BASE (void __iomem *)0x49012000
  87. #define OMAP243X_GPIO5_BASE (void __iomem *)0x480B6000
  88. #define OMAP24XX_GPIO_REVISION 0x0000
  89. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  90. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  91. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  92. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  93. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  94. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  95. #define OMAP24XX_GPIO_CTRL 0x0030
  96. #define OMAP24XX_GPIO_OE 0x0034
  97. #define OMAP24XX_GPIO_DATAIN 0x0038
  98. #define OMAP24XX_GPIO_DATAOUT 0x003c
  99. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  100. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  101. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  102. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  103. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  104. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  105. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  106. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  107. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  108. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  109. /*
  110. * omap34xx specific GPIO registers
  111. */
  112. #define OMAP34XX_GPIO1_BASE (void __iomem *)0x48310000
  113. #define OMAP34XX_GPIO2_BASE (void __iomem *)0x49050000
  114. #define OMAP34XX_GPIO3_BASE (void __iomem *)0x49052000
  115. #define OMAP34XX_GPIO4_BASE (void __iomem *)0x49054000
  116. #define OMAP34XX_GPIO5_BASE (void __iomem *)0x49056000
  117. #define OMAP34XX_GPIO6_BASE (void __iomem *)0x49058000
  118. struct gpio_bank {
  119. void __iomem *base;
  120. u16 irq;
  121. u16 virtual_irq_start;
  122. int method;
  123. u32 reserved_map;
  124. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  125. u32 suspend_wakeup;
  126. u32 saved_wakeup;
  127. #endif
  128. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  129. u32 non_wakeup_gpios;
  130. u32 enabled_non_wakeup_gpios;
  131. u32 saved_datain;
  132. u32 saved_fallingdetect;
  133. u32 saved_risingdetect;
  134. #endif
  135. spinlock_t lock;
  136. };
  137. #define METHOD_MPUIO 0
  138. #define METHOD_GPIO_1510 1
  139. #define METHOD_GPIO_1610 2
  140. #define METHOD_GPIO_730 3
  141. #define METHOD_GPIO_24XX 4
  142. #ifdef CONFIG_ARCH_OMAP16XX
  143. static struct gpio_bank gpio_bank_1610[5] = {
  144. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  145. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  146. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  147. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  148. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  149. };
  150. #endif
  151. #ifdef CONFIG_ARCH_OMAP15XX
  152. static struct gpio_bank gpio_bank_1510[2] = {
  153. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  154. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  155. };
  156. #endif
  157. #ifdef CONFIG_ARCH_OMAP730
  158. static struct gpio_bank gpio_bank_730[7] = {
  159. { OMAP_MPUIO_BASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  160. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  161. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  162. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  163. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  164. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  165. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  166. };
  167. #endif
  168. #ifdef CONFIG_ARCH_OMAP24XX
  169. static struct gpio_bank gpio_bank_242x[4] = {
  170. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  171. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  172. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  173. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  174. };
  175. static struct gpio_bank gpio_bank_243x[5] = {
  176. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  177. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  178. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  179. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  180. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  181. };
  182. #endif
  183. #ifdef CONFIG_ARCH_OMAP34XX
  184. static struct gpio_bank gpio_bank_34xx[6] = {
  185. { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  186. { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  187. { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  188. { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  189. { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  190. { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
  191. };
  192. #endif
  193. static struct gpio_bank *gpio_bank;
  194. static int gpio_bank_count;
  195. static inline struct gpio_bank *get_gpio_bank(int gpio)
  196. {
  197. if (cpu_is_omap15xx()) {
  198. if (OMAP_GPIO_IS_MPUIO(gpio))
  199. return &gpio_bank[0];
  200. return &gpio_bank[1];
  201. }
  202. if (cpu_is_omap16xx()) {
  203. if (OMAP_GPIO_IS_MPUIO(gpio))
  204. return &gpio_bank[0];
  205. return &gpio_bank[1 + (gpio >> 4)];
  206. }
  207. if (cpu_is_omap730()) {
  208. if (OMAP_GPIO_IS_MPUIO(gpio))
  209. return &gpio_bank[0];
  210. return &gpio_bank[1 + (gpio >> 5)];
  211. }
  212. if (cpu_is_omap24xx())
  213. return &gpio_bank[gpio >> 5];
  214. if (cpu_is_omap34xx())
  215. return &gpio_bank[gpio >> 5];
  216. }
  217. static inline int get_gpio_index(int gpio)
  218. {
  219. if (cpu_is_omap730())
  220. return gpio & 0x1f;
  221. if (cpu_is_omap24xx())
  222. return gpio & 0x1f;
  223. if (cpu_is_omap34xx())
  224. return gpio & 0x1f;
  225. return gpio & 0x0f;
  226. }
  227. static inline int gpio_valid(int gpio)
  228. {
  229. if (gpio < 0)
  230. return -1;
  231. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  232. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  233. return -1;
  234. return 0;
  235. }
  236. if (cpu_is_omap15xx() && gpio < 16)
  237. return 0;
  238. if ((cpu_is_omap16xx()) && gpio < 64)
  239. return 0;
  240. if (cpu_is_omap730() && gpio < 192)
  241. return 0;
  242. if (cpu_is_omap24xx() && gpio < 128)
  243. return 0;
  244. if (cpu_is_omap34xx() && gpio < 160)
  245. return 0;
  246. return -1;
  247. }
  248. static int check_gpio(int gpio)
  249. {
  250. if (unlikely(gpio_valid(gpio)) < 0) {
  251. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  252. dump_stack();
  253. return -1;
  254. }
  255. return 0;
  256. }
  257. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  258. {
  259. void __iomem *reg = bank->base;
  260. u32 l;
  261. switch (bank->method) {
  262. #ifdef CONFIG_ARCH_OMAP1
  263. case METHOD_MPUIO:
  264. reg += OMAP_MPUIO_IO_CNTL;
  265. break;
  266. #endif
  267. #ifdef CONFIG_ARCH_OMAP15XX
  268. case METHOD_GPIO_1510:
  269. reg += OMAP1510_GPIO_DIR_CONTROL;
  270. break;
  271. #endif
  272. #ifdef CONFIG_ARCH_OMAP16XX
  273. case METHOD_GPIO_1610:
  274. reg += OMAP1610_GPIO_DIRECTION;
  275. break;
  276. #endif
  277. #ifdef CONFIG_ARCH_OMAP730
  278. case METHOD_GPIO_730:
  279. reg += OMAP730_GPIO_DIR_CONTROL;
  280. break;
  281. #endif
  282. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  283. case METHOD_GPIO_24XX:
  284. reg += OMAP24XX_GPIO_OE;
  285. break;
  286. #endif
  287. default:
  288. WARN_ON(1);
  289. return;
  290. }
  291. l = __raw_readl(reg);
  292. if (is_input)
  293. l |= 1 << gpio;
  294. else
  295. l &= ~(1 << gpio);
  296. __raw_writel(l, reg);
  297. }
  298. void omap_set_gpio_direction(int gpio, int is_input)
  299. {
  300. struct gpio_bank *bank;
  301. if (check_gpio(gpio) < 0)
  302. return;
  303. bank = get_gpio_bank(gpio);
  304. spin_lock(&bank->lock);
  305. _set_gpio_direction(bank, get_gpio_index(gpio), is_input);
  306. spin_unlock(&bank->lock);
  307. }
  308. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  309. {
  310. void __iomem *reg = bank->base;
  311. u32 l = 0;
  312. switch (bank->method) {
  313. #ifdef CONFIG_ARCH_OMAP1
  314. case METHOD_MPUIO:
  315. reg += OMAP_MPUIO_OUTPUT;
  316. l = __raw_readl(reg);
  317. if (enable)
  318. l |= 1 << gpio;
  319. else
  320. l &= ~(1 << gpio);
  321. break;
  322. #endif
  323. #ifdef CONFIG_ARCH_OMAP15XX
  324. case METHOD_GPIO_1510:
  325. reg += OMAP1510_GPIO_DATA_OUTPUT;
  326. l = __raw_readl(reg);
  327. if (enable)
  328. l |= 1 << gpio;
  329. else
  330. l &= ~(1 << gpio);
  331. break;
  332. #endif
  333. #ifdef CONFIG_ARCH_OMAP16XX
  334. case METHOD_GPIO_1610:
  335. if (enable)
  336. reg += OMAP1610_GPIO_SET_DATAOUT;
  337. else
  338. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  339. l = 1 << gpio;
  340. break;
  341. #endif
  342. #ifdef CONFIG_ARCH_OMAP730
  343. case METHOD_GPIO_730:
  344. reg += OMAP730_GPIO_DATA_OUTPUT;
  345. l = __raw_readl(reg);
  346. if (enable)
  347. l |= 1 << gpio;
  348. else
  349. l &= ~(1 << gpio);
  350. break;
  351. #endif
  352. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  353. case METHOD_GPIO_24XX:
  354. if (enable)
  355. reg += OMAP24XX_GPIO_SETDATAOUT;
  356. else
  357. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  358. l = 1 << gpio;
  359. break;
  360. #endif
  361. default:
  362. WARN_ON(1);
  363. return;
  364. }
  365. __raw_writel(l, reg);
  366. }
  367. void omap_set_gpio_dataout(int gpio, int enable)
  368. {
  369. struct gpio_bank *bank;
  370. if (check_gpio(gpio) < 0)
  371. return;
  372. bank = get_gpio_bank(gpio);
  373. spin_lock(&bank->lock);
  374. _set_gpio_dataout(bank, get_gpio_index(gpio), enable);
  375. spin_unlock(&bank->lock);
  376. }
  377. int omap_get_gpio_datain(int gpio)
  378. {
  379. struct gpio_bank *bank;
  380. void __iomem *reg;
  381. if (check_gpio(gpio) < 0)
  382. return -EINVAL;
  383. bank = get_gpio_bank(gpio);
  384. reg = bank->base;
  385. switch (bank->method) {
  386. #ifdef CONFIG_ARCH_OMAP1
  387. case METHOD_MPUIO:
  388. reg += OMAP_MPUIO_INPUT_LATCH;
  389. break;
  390. #endif
  391. #ifdef CONFIG_ARCH_OMAP15XX
  392. case METHOD_GPIO_1510:
  393. reg += OMAP1510_GPIO_DATA_INPUT;
  394. break;
  395. #endif
  396. #ifdef CONFIG_ARCH_OMAP16XX
  397. case METHOD_GPIO_1610:
  398. reg += OMAP1610_GPIO_DATAIN;
  399. break;
  400. #endif
  401. #ifdef CONFIG_ARCH_OMAP730
  402. case METHOD_GPIO_730:
  403. reg += OMAP730_GPIO_DATA_INPUT;
  404. break;
  405. #endif
  406. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  407. case METHOD_GPIO_24XX:
  408. reg += OMAP24XX_GPIO_DATAIN;
  409. break;
  410. #endif
  411. default:
  412. return -EINVAL;
  413. }
  414. return (__raw_readl(reg)
  415. & (1 << get_gpio_index(gpio))) != 0;
  416. }
  417. #define MOD_REG_BIT(reg, bit_mask, set) \
  418. do { \
  419. int l = __raw_readl(base + reg); \
  420. if (set) l |= bit_mask; \
  421. else l &= ~bit_mask; \
  422. __raw_writel(l, base + reg); \
  423. } while(0)
  424. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  425. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  426. {
  427. void __iomem *base = bank->base;
  428. u32 gpio_bit = 1 << gpio;
  429. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  430. trigger & __IRQT_LOWLVL);
  431. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  432. trigger & __IRQT_HIGHLVL);
  433. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  434. trigger & __IRQT_RISEDGE);
  435. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  436. trigger & __IRQT_FALEDGE);
  437. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  438. if (trigger != 0)
  439. __raw_writel(1 << gpio, bank->base + OMAP24XX_GPIO_SETWKUENA);
  440. else
  441. __raw_writel(1 << gpio, bank->base + OMAP24XX_GPIO_CLEARWKUENA);
  442. } else {
  443. if (trigger != 0)
  444. bank->enabled_non_wakeup_gpios |= gpio_bit;
  445. else
  446. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  447. }
  448. /* FIXME: Possibly do 'set_irq_handler(j, handle_level_irq)' if only level
  449. * triggering requested. */
  450. }
  451. #endif
  452. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  453. {
  454. void __iomem *reg = bank->base;
  455. u32 l = 0;
  456. switch (bank->method) {
  457. #ifdef CONFIG_ARCH_OMAP1
  458. case METHOD_MPUIO:
  459. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  460. l = __raw_readl(reg);
  461. if (trigger & __IRQT_RISEDGE)
  462. l |= 1 << gpio;
  463. else if (trigger & __IRQT_FALEDGE)
  464. l &= ~(1 << gpio);
  465. else
  466. goto bad;
  467. break;
  468. #endif
  469. #ifdef CONFIG_ARCH_OMAP15XX
  470. case METHOD_GPIO_1510:
  471. reg += OMAP1510_GPIO_INT_CONTROL;
  472. l = __raw_readl(reg);
  473. if (trigger & __IRQT_RISEDGE)
  474. l |= 1 << gpio;
  475. else if (trigger & __IRQT_FALEDGE)
  476. l &= ~(1 << gpio);
  477. else
  478. goto bad;
  479. break;
  480. #endif
  481. #ifdef CONFIG_ARCH_OMAP16XX
  482. case METHOD_GPIO_1610:
  483. if (gpio & 0x08)
  484. reg += OMAP1610_GPIO_EDGE_CTRL2;
  485. else
  486. reg += OMAP1610_GPIO_EDGE_CTRL1;
  487. gpio &= 0x07;
  488. l = __raw_readl(reg);
  489. l &= ~(3 << (gpio << 1));
  490. if (trigger & __IRQT_RISEDGE)
  491. l |= 2 << (gpio << 1);
  492. if (trigger & __IRQT_FALEDGE)
  493. l |= 1 << (gpio << 1);
  494. if (trigger)
  495. /* Enable wake-up during idle for dynamic tick */
  496. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  497. else
  498. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  499. break;
  500. #endif
  501. #ifdef CONFIG_ARCH_OMAP730
  502. case METHOD_GPIO_730:
  503. reg += OMAP730_GPIO_INT_CONTROL;
  504. l = __raw_readl(reg);
  505. if (trigger & __IRQT_RISEDGE)
  506. l |= 1 << gpio;
  507. else if (trigger & __IRQT_FALEDGE)
  508. l &= ~(1 << gpio);
  509. else
  510. goto bad;
  511. break;
  512. #endif
  513. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  514. case METHOD_GPIO_24XX:
  515. set_24xx_gpio_triggering(bank, gpio, trigger);
  516. break;
  517. #endif
  518. default:
  519. goto bad;
  520. }
  521. __raw_writel(l, reg);
  522. return 0;
  523. bad:
  524. return -EINVAL;
  525. }
  526. static int gpio_irq_type(unsigned irq, unsigned type)
  527. {
  528. struct gpio_bank *bank;
  529. unsigned gpio;
  530. int retval;
  531. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  532. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  533. else
  534. gpio = irq - IH_GPIO_BASE;
  535. if (check_gpio(gpio) < 0)
  536. return -EINVAL;
  537. if (type & ~IRQ_TYPE_SENSE_MASK)
  538. return -EINVAL;
  539. /* OMAP1 allows only only edge triggering */
  540. if (!cpu_class_is_omap2()
  541. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  542. return -EINVAL;
  543. bank = get_irq_chip_data(irq);
  544. spin_lock(&bank->lock);
  545. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  546. if (retval == 0) {
  547. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  548. irq_desc[irq].status |= type;
  549. }
  550. spin_unlock(&bank->lock);
  551. return retval;
  552. }
  553. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  554. {
  555. void __iomem *reg = bank->base;
  556. switch (bank->method) {
  557. #ifdef CONFIG_ARCH_OMAP1
  558. case METHOD_MPUIO:
  559. /* MPUIO irqstatus is reset by reading the status register,
  560. * so do nothing here */
  561. return;
  562. #endif
  563. #ifdef CONFIG_ARCH_OMAP15XX
  564. case METHOD_GPIO_1510:
  565. reg += OMAP1510_GPIO_INT_STATUS;
  566. break;
  567. #endif
  568. #ifdef CONFIG_ARCH_OMAP16XX
  569. case METHOD_GPIO_1610:
  570. reg += OMAP1610_GPIO_IRQSTATUS1;
  571. break;
  572. #endif
  573. #ifdef CONFIG_ARCH_OMAP730
  574. case METHOD_GPIO_730:
  575. reg += OMAP730_GPIO_INT_STATUS;
  576. break;
  577. #endif
  578. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  579. case METHOD_GPIO_24XX:
  580. reg += OMAP24XX_GPIO_IRQSTATUS1;
  581. break;
  582. #endif
  583. default:
  584. WARN_ON(1);
  585. return;
  586. }
  587. __raw_writel(gpio_mask, reg);
  588. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  589. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  590. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  591. __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
  592. #endif
  593. }
  594. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  595. {
  596. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  597. }
  598. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  599. {
  600. void __iomem *reg = bank->base;
  601. int inv = 0;
  602. u32 l;
  603. u32 mask;
  604. switch (bank->method) {
  605. #ifdef CONFIG_ARCH_OMAP1
  606. case METHOD_MPUIO:
  607. reg += OMAP_MPUIO_GPIO_MASKIT;
  608. mask = 0xffff;
  609. inv = 1;
  610. break;
  611. #endif
  612. #ifdef CONFIG_ARCH_OMAP15XX
  613. case METHOD_GPIO_1510:
  614. reg += OMAP1510_GPIO_INT_MASK;
  615. mask = 0xffff;
  616. inv = 1;
  617. break;
  618. #endif
  619. #ifdef CONFIG_ARCH_OMAP16XX
  620. case METHOD_GPIO_1610:
  621. reg += OMAP1610_GPIO_IRQENABLE1;
  622. mask = 0xffff;
  623. break;
  624. #endif
  625. #ifdef CONFIG_ARCH_OMAP730
  626. case METHOD_GPIO_730:
  627. reg += OMAP730_GPIO_INT_MASK;
  628. mask = 0xffffffff;
  629. inv = 1;
  630. break;
  631. #endif
  632. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  633. case METHOD_GPIO_24XX:
  634. reg += OMAP24XX_GPIO_IRQENABLE1;
  635. mask = 0xffffffff;
  636. break;
  637. #endif
  638. default:
  639. WARN_ON(1);
  640. return 0;
  641. }
  642. l = __raw_readl(reg);
  643. if (inv)
  644. l = ~l;
  645. l &= mask;
  646. return l;
  647. }
  648. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  649. {
  650. void __iomem *reg = bank->base;
  651. u32 l;
  652. switch (bank->method) {
  653. #ifdef CONFIG_ARCH_OMAP1
  654. case METHOD_MPUIO:
  655. reg += OMAP_MPUIO_GPIO_MASKIT;
  656. l = __raw_readl(reg);
  657. if (enable)
  658. l &= ~(gpio_mask);
  659. else
  660. l |= gpio_mask;
  661. break;
  662. #endif
  663. #ifdef CONFIG_ARCH_OMAP15XX
  664. case METHOD_GPIO_1510:
  665. reg += OMAP1510_GPIO_INT_MASK;
  666. l = __raw_readl(reg);
  667. if (enable)
  668. l &= ~(gpio_mask);
  669. else
  670. l |= gpio_mask;
  671. break;
  672. #endif
  673. #ifdef CONFIG_ARCH_OMAP16XX
  674. case METHOD_GPIO_1610:
  675. if (enable)
  676. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  677. else
  678. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  679. l = gpio_mask;
  680. break;
  681. #endif
  682. #ifdef CONFIG_ARCH_OMAP730
  683. case METHOD_GPIO_730:
  684. reg += OMAP730_GPIO_INT_MASK;
  685. l = __raw_readl(reg);
  686. if (enable)
  687. l &= ~(gpio_mask);
  688. else
  689. l |= gpio_mask;
  690. break;
  691. #endif
  692. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  693. case METHOD_GPIO_24XX:
  694. if (enable)
  695. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  696. else
  697. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  698. l = gpio_mask;
  699. break;
  700. #endif
  701. default:
  702. WARN_ON(1);
  703. return;
  704. }
  705. __raw_writel(l, reg);
  706. }
  707. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  708. {
  709. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  710. }
  711. /*
  712. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  713. * 1510 does not seem to have a wake-up register. If JTAG is connected
  714. * to the target, system will wake up always on GPIO events. While
  715. * system is running all registered GPIO interrupts need to have wake-up
  716. * enabled. When system is suspended, only selected GPIO interrupts need
  717. * to have wake-up enabled.
  718. */
  719. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  720. {
  721. switch (bank->method) {
  722. #ifdef CONFIG_ARCH_OMAP16XX
  723. case METHOD_MPUIO:
  724. case METHOD_GPIO_1610:
  725. spin_lock(&bank->lock);
  726. if (enable) {
  727. bank->suspend_wakeup |= (1 << gpio);
  728. enable_irq_wake(bank->irq);
  729. } else {
  730. disable_irq_wake(bank->irq);
  731. bank->suspend_wakeup &= ~(1 << gpio);
  732. }
  733. spin_unlock(&bank->lock);
  734. return 0;
  735. #endif
  736. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  737. case METHOD_GPIO_24XX:
  738. if (bank->non_wakeup_gpios & (1 << gpio)) {
  739. printk(KERN_ERR "Unable to modify wakeup on "
  740. "non-wakeup GPIO%d\n",
  741. (bank - gpio_bank) * 32 + gpio);
  742. return -EINVAL;
  743. }
  744. spin_lock(&bank->lock);
  745. if (enable) {
  746. bank->suspend_wakeup |= (1 << gpio);
  747. enable_irq_wake(bank->irq);
  748. } else {
  749. disable_irq_wake(bank->irq);
  750. bank->suspend_wakeup &= ~(1 << gpio);
  751. }
  752. spin_unlock(&bank->lock);
  753. return 0;
  754. #endif
  755. default:
  756. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  757. bank->method);
  758. return -EINVAL;
  759. }
  760. }
  761. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  762. {
  763. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  764. _set_gpio_irqenable(bank, gpio, 0);
  765. _clear_gpio_irqstatus(bank, gpio);
  766. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  767. }
  768. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  769. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  770. {
  771. unsigned int gpio = irq - IH_GPIO_BASE;
  772. struct gpio_bank *bank;
  773. int retval;
  774. if (check_gpio(gpio) < 0)
  775. return -ENODEV;
  776. bank = get_irq_chip_data(irq);
  777. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  778. return retval;
  779. }
  780. int omap_request_gpio(int gpio)
  781. {
  782. struct gpio_bank *bank;
  783. if (check_gpio(gpio) < 0)
  784. return -EINVAL;
  785. bank = get_gpio_bank(gpio);
  786. spin_lock(&bank->lock);
  787. if (unlikely(bank->reserved_map & (1 << get_gpio_index(gpio)))) {
  788. printk(KERN_ERR "omap-gpio: GPIO %d is already reserved!\n", gpio);
  789. dump_stack();
  790. spin_unlock(&bank->lock);
  791. return -1;
  792. }
  793. bank->reserved_map |= (1 << get_gpio_index(gpio));
  794. /* Set trigger to none. You need to enable the desired trigger with
  795. * request_irq() or set_irq_type().
  796. */
  797. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQT_NOEDGE);
  798. #ifdef CONFIG_ARCH_OMAP15XX
  799. if (bank->method == METHOD_GPIO_1510) {
  800. void __iomem *reg;
  801. /* Claim the pin for MPU */
  802. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  803. __raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
  804. }
  805. #endif
  806. spin_unlock(&bank->lock);
  807. return 0;
  808. }
  809. void omap_free_gpio(int gpio)
  810. {
  811. struct gpio_bank *bank;
  812. if (check_gpio(gpio) < 0)
  813. return;
  814. bank = get_gpio_bank(gpio);
  815. spin_lock(&bank->lock);
  816. if (unlikely(!(bank->reserved_map & (1 << get_gpio_index(gpio))))) {
  817. printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
  818. dump_stack();
  819. spin_unlock(&bank->lock);
  820. return;
  821. }
  822. #ifdef CONFIG_ARCH_OMAP16XX
  823. if (bank->method == METHOD_GPIO_1610) {
  824. /* Disable wake-up during idle for dynamic tick */
  825. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  826. __raw_writel(1 << get_gpio_index(gpio), reg);
  827. }
  828. #endif
  829. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  830. if (bank->method == METHOD_GPIO_24XX) {
  831. /* Disable wake-up during idle for dynamic tick */
  832. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  833. __raw_writel(1 << get_gpio_index(gpio), reg);
  834. }
  835. #endif
  836. bank->reserved_map &= ~(1 << get_gpio_index(gpio));
  837. _reset_gpio(bank, gpio);
  838. spin_unlock(&bank->lock);
  839. }
  840. /*
  841. * We need to unmask the GPIO bank interrupt as soon as possible to
  842. * avoid missing GPIO interrupts for other lines in the bank.
  843. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  844. * in the bank to avoid missing nested interrupts for a GPIO line.
  845. * If we wait to unmask individual GPIO lines in the bank after the
  846. * line's interrupt handler has been run, we may miss some nested
  847. * interrupts.
  848. */
  849. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  850. {
  851. void __iomem *isr_reg = NULL;
  852. u32 isr;
  853. unsigned int gpio_irq;
  854. struct gpio_bank *bank;
  855. u32 retrigger = 0;
  856. int unmasked = 0;
  857. desc->chip->ack(irq);
  858. bank = get_irq_data(irq);
  859. #ifdef CONFIG_ARCH_OMAP1
  860. if (bank->method == METHOD_MPUIO)
  861. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  862. #endif
  863. #ifdef CONFIG_ARCH_OMAP15XX
  864. if (bank->method == METHOD_GPIO_1510)
  865. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  866. #endif
  867. #if defined(CONFIG_ARCH_OMAP16XX)
  868. if (bank->method == METHOD_GPIO_1610)
  869. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  870. #endif
  871. #ifdef CONFIG_ARCH_OMAP730
  872. if (bank->method == METHOD_GPIO_730)
  873. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  874. #endif
  875. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  876. if (bank->method == METHOD_GPIO_24XX)
  877. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  878. #endif
  879. while(1) {
  880. u32 isr_saved, level_mask = 0;
  881. u32 enabled;
  882. enabled = _get_gpio_irqbank_mask(bank);
  883. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  884. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  885. isr &= 0x0000ffff;
  886. if (cpu_class_is_omap2()) {
  887. level_mask =
  888. __raw_readl(bank->base +
  889. OMAP24XX_GPIO_LEVELDETECT0) |
  890. __raw_readl(bank->base +
  891. OMAP24XX_GPIO_LEVELDETECT1);
  892. level_mask &= enabled;
  893. }
  894. /* clear edge sensitive interrupts before handler(s) are
  895. called so that we don't miss any interrupt occurred while
  896. executing them */
  897. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  898. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  899. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  900. /* if there is only edge sensitive GPIO pin interrupts
  901. configured, we could unmask GPIO bank interrupt immediately */
  902. if (!level_mask && !unmasked) {
  903. unmasked = 1;
  904. desc->chip->unmask(irq);
  905. }
  906. isr |= retrigger;
  907. retrigger = 0;
  908. if (!isr)
  909. break;
  910. gpio_irq = bank->virtual_irq_start;
  911. for (; isr != 0; isr >>= 1, gpio_irq++) {
  912. struct irq_desc *d;
  913. int irq_mask;
  914. if (!(isr & 1))
  915. continue;
  916. d = irq_desc + gpio_irq;
  917. /* Don't run the handler if it's already running
  918. * or was disabled lazely.
  919. */
  920. if (unlikely((d->depth ||
  921. (d->status & IRQ_INPROGRESS)))) {
  922. irq_mask = 1 <<
  923. (gpio_irq - bank->virtual_irq_start);
  924. /* The unmasking will be done by
  925. * enable_irq in case it is disabled or
  926. * after returning from the handler if
  927. * it's already running.
  928. */
  929. _enable_gpio_irqbank(bank, irq_mask, 0);
  930. if (!d->depth) {
  931. /* Level triggered interrupts
  932. * won't ever be reentered
  933. */
  934. BUG_ON(level_mask & irq_mask);
  935. d->status |= IRQ_PENDING;
  936. }
  937. continue;
  938. }
  939. desc_handle_irq(gpio_irq, d);
  940. if (unlikely((d->status & IRQ_PENDING) && !d->depth)) {
  941. irq_mask = 1 <<
  942. (gpio_irq - bank->virtual_irq_start);
  943. d->status &= ~IRQ_PENDING;
  944. _enable_gpio_irqbank(bank, irq_mask, 1);
  945. retrigger |= irq_mask;
  946. }
  947. }
  948. if (cpu_class_is_omap2()) {
  949. /* clear level sensitive interrupts after handler(s) */
  950. _enable_gpio_irqbank(bank, isr_saved & level_mask, 0);
  951. _clear_gpio_irqbank(bank, isr_saved & level_mask);
  952. _enable_gpio_irqbank(bank, isr_saved & level_mask, 1);
  953. }
  954. }
  955. /* if bank has any level sensitive GPIO pin interrupt
  956. configured, we must unmask the bank interrupt only after
  957. handler(s) are executed in order to avoid spurious bank
  958. interrupt */
  959. if (!unmasked)
  960. desc->chip->unmask(irq);
  961. }
  962. static void gpio_irq_shutdown(unsigned int irq)
  963. {
  964. unsigned int gpio = irq - IH_GPIO_BASE;
  965. struct gpio_bank *bank = get_irq_chip_data(irq);
  966. _reset_gpio(bank, gpio);
  967. }
  968. static void gpio_ack_irq(unsigned int irq)
  969. {
  970. unsigned int gpio = irq - IH_GPIO_BASE;
  971. struct gpio_bank *bank = get_irq_chip_data(irq);
  972. _clear_gpio_irqstatus(bank, gpio);
  973. }
  974. static void gpio_mask_irq(unsigned int irq)
  975. {
  976. unsigned int gpio = irq - IH_GPIO_BASE;
  977. struct gpio_bank *bank = get_irq_chip_data(irq);
  978. _set_gpio_irqenable(bank, gpio, 0);
  979. }
  980. static void gpio_unmask_irq(unsigned int irq)
  981. {
  982. unsigned int gpio = irq - IH_GPIO_BASE;
  983. unsigned int gpio_idx = get_gpio_index(gpio);
  984. struct gpio_bank *bank = get_irq_chip_data(irq);
  985. _set_gpio_irqenable(bank, gpio_idx, 1);
  986. }
  987. static struct irq_chip gpio_irq_chip = {
  988. .name = "GPIO",
  989. .shutdown = gpio_irq_shutdown,
  990. .ack = gpio_ack_irq,
  991. .mask = gpio_mask_irq,
  992. .unmask = gpio_unmask_irq,
  993. .set_type = gpio_irq_type,
  994. .set_wake = gpio_wake_enable,
  995. };
  996. /*---------------------------------------------------------------------*/
  997. #ifdef CONFIG_ARCH_OMAP1
  998. /* MPUIO uses the always-on 32k clock */
  999. static void mpuio_ack_irq(unsigned int irq)
  1000. {
  1001. /* The ISR is reset automatically, so do nothing here. */
  1002. }
  1003. static void mpuio_mask_irq(unsigned int irq)
  1004. {
  1005. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1006. struct gpio_bank *bank = get_irq_chip_data(irq);
  1007. _set_gpio_irqenable(bank, gpio, 0);
  1008. }
  1009. static void mpuio_unmask_irq(unsigned int irq)
  1010. {
  1011. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1012. struct gpio_bank *bank = get_irq_chip_data(irq);
  1013. _set_gpio_irqenable(bank, gpio, 1);
  1014. }
  1015. static struct irq_chip mpuio_irq_chip = {
  1016. .name = "MPUIO",
  1017. .ack = mpuio_ack_irq,
  1018. .mask = mpuio_mask_irq,
  1019. .unmask = mpuio_unmask_irq,
  1020. .set_type = gpio_irq_type,
  1021. #ifdef CONFIG_ARCH_OMAP16XX
  1022. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1023. .set_wake = gpio_wake_enable,
  1024. #endif
  1025. };
  1026. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1027. #ifdef CONFIG_ARCH_OMAP16XX
  1028. #include <linux/platform_device.h>
  1029. static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
  1030. {
  1031. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1032. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1033. spin_lock(&bank->lock);
  1034. bank->saved_wakeup = __raw_readl(mask_reg);
  1035. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1036. spin_unlock(&bank->lock);
  1037. return 0;
  1038. }
  1039. static int omap_mpuio_resume_early(struct platform_device *pdev)
  1040. {
  1041. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1042. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1043. spin_lock(&bank->lock);
  1044. __raw_writel(bank->saved_wakeup, mask_reg);
  1045. spin_unlock(&bank->lock);
  1046. return 0;
  1047. }
  1048. /* use platform_driver for this, now that there's no longer any
  1049. * point to sys_device (other than not disturbing old code).
  1050. */
  1051. static struct platform_driver omap_mpuio_driver = {
  1052. .suspend_late = omap_mpuio_suspend_late,
  1053. .resume_early = omap_mpuio_resume_early,
  1054. .driver = {
  1055. .name = "mpuio",
  1056. },
  1057. };
  1058. static struct platform_device omap_mpuio_device = {
  1059. .name = "mpuio",
  1060. .id = -1,
  1061. .dev = {
  1062. .driver = &omap_mpuio_driver.driver,
  1063. }
  1064. /* could list the /proc/iomem resources */
  1065. };
  1066. static inline void mpuio_init(void)
  1067. {
  1068. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1069. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1070. (void) platform_device_register(&omap_mpuio_device);
  1071. }
  1072. #else
  1073. static inline void mpuio_init(void) {}
  1074. #endif /* 16xx */
  1075. #else
  1076. extern struct irq_chip mpuio_irq_chip;
  1077. #define bank_is_mpuio(bank) 0
  1078. static inline void mpuio_init(void) {}
  1079. #endif
  1080. /*---------------------------------------------------------------------*/
  1081. static int initialized;
  1082. #if !defined(CONFIG_ARCH_OMAP3)
  1083. static struct clk * gpio_ick;
  1084. #endif
  1085. #if defined(CONFIG_ARCH_OMAP2)
  1086. static struct clk * gpio_fck;
  1087. #endif
  1088. #if defined(CONFIG_ARCH_OMAP2430)
  1089. static struct clk * gpio5_ick;
  1090. static struct clk * gpio5_fck;
  1091. #endif
  1092. #if defined(CONFIG_ARCH_OMAP3)
  1093. static struct clk *gpio_fclks[OMAP34XX_NR_GPIOS];
  1094. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1095. #endif
  1096. static int __init _omap_gpio_init(void)
  1097. {
  1098. int i;
  1099. struct gpio_bank *bank;
  1100. #if defined(CONFIG_ARCH_OMAP3)
  1101. char clk_name[11];
  1102. #endif
  1103. initialized = 1;
  1104. #if defined(CONFIG_ARCH_OMAP1)
  1105. if (cpu_is_omap15xx()) {
  1106. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1107. if (IS_ERR(gpio_ick))
  1108. printk("Could not get arm_gpio_ck\n");
  1109. else
  1110. clk_enable(gpio_ick);
  1111. }
  1112. #endif
  1113. #if defined(CONFIG_ARCH_OMAP2)
  1114. if (cpu_class_is_omap2()) {
  1115. gpio_ick = clk_get(NULL, "gpios_ick");
  1116. if (IS_ERR(gpio_ick))
  1117. printk("Could not get gpios_ick\n");
  1118. else
  1119. clk_enable(gpio_ick);
  1120. gpio_fck = clk_get(NULL, "gpios_fck");
  1121. if (IS_ERR(gpio_fck))
  1122. printk("Could not get gpios_fck\n");
  1123. else
  1124. clk_enable(gpio_fck);
  1125. /*
  1126. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1127. */
  1128. #if defined(CONFIG_ARCH_OMAP2430)
  1129. if (cpu_is_omap2430()) {
  1130. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1131. if (IS_ERR(gpio5_ick))
  1132. printk("Could not get gpio5_ick\n");
  1133. else
  1134. clk_enable(gpio5_ick);
  1135. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1136. if (IS_ERR(gpio5_fck))
  1137. printk("Could not get gpio5_fck\n");
  1138. else
  1139. clk_enable(gpio5_fck);
  1140. }
  1141. #endif
  1142. }
  1143. #endif
  1144. #if defined(CONFIG_ARCH_OMAP3)
  1145. if (cpu_is_omap34xx()) {
  1146. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1147. sprintf(clk_name, "gpio%d_ick", i + 1);
  1148. gpio_iclks[i] = clk_get(NULL, clk_name);
  1149. if (IS_ERR(gpio_iclks[i]))
  1150. printk(KERN_ERR "Could not get %s\n", clk_name);
  1151. else
  1152. clk_enable(gpio_iclks[i]);
  1153. sprintf(clk_name, "gpio%d_fck", i + 1);
  1154. gpio_fclks[i] = clk_get(NULL, clk_name);
  1155. if (IS_ERR(gpio_fclks[i]))
  1156. printk(KERN_ERR "Could not get %s\n", clk_name);
  1157. else
  1158. clk_enable(gpio_fclks[i]);
  1159. }
  1160. }
  1161. #endif
  1162. #ifdef CONFIG_ARCH_OMAP15XX
  1163. if (cpu_is_omap15xx()) {
  1164. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1165. gpio_bank_count = 2;
  1166. gpio_bank = gpio_bank_1510;
  1167. }
  1168. #endif
  1169. #if defined(CONFIG_ARCH_OMAP16XX)
  1170. if (cpu_is_omap16xx()) {
  1171. u32 rev;
  1172. gpio_bank_count = 5;
  1173. gpio_bank = gpio_bank_1610;
  1174. rev = omap_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1175. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1176. (rev >> 4) & 0x0f, rev & 0x0f);
  1177. }
  1178. #endif
  1179. #ifdef CONFIG_ARCH_OMAP730
  1180. if (cpu_is_omap730()) {
  1181. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1182. gpio_bank_count = 7;
  1183. gpio_bank = gpio_bank_730;
  1184. }
  1185. #endif
  1186. #ifdef CONFIG_ARCH_OMAP24XX
  1187. if (cpu_is_omap242x()) {
  1188. int rev;
  1189. gpio_bank_count = 4;
  1190. gpio_bank = gpio_bank_242x;
  1191. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1192. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1193. (rev >> 4) & 0x0f, rev & 0x0f);
  1194. }
  1195. if (cpu_is_omap243x()) {
  1196. int rev;
  1197. gpio_bank_count = 5;
  1198. gpio_bank = gpio_bank_243x;
  1199. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1200. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1201. (rev >> 4) & 0x0f, rev & 0x0f);
  1202. }
  1203. #endif
  1204. #ifdef CONFIG_ARCH_OMAP34XX
  1205. if (cpu_is_omap34xx()) {
  1206. int rev;
  1207. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1208. gpio_bank = gpio_bank_34xx;
  1209. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1210. printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
  1211. (rev >> 4) & 0x0f, rev & 0x0f);
  1212. }
  1213. #endif
  1214. for (i = 0; i < gpio_bank_count; i++) {
  1215. int j, gpio_count = 16;
  1216. bank = &gpio_bank[i];
  1217. bank->reserved_map = 0;
  1218. bank->base = IO_ADDRESS(bank->base);
  1219. spin_lock_init(&bank->lock);
  1220. if (bank_is_mpuio(bank))
  1221. omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
  1222. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1223. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1224. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1225. }
  1226. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1227. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1228. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1229. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1230. }
  1231. if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
  1232. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1233. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1234. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1235. }
  1236. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1237. if (bank->method == METHOD_GPIO_24XX) {
  1238. static const u32 non_wakeup_gpios[] = {
  1239. 0xe203ffc0, 0x08700040
  1240. };
  1241. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1242. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1243. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1244. /* Initialize interface clock ungated, module enabled */
  1245. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1246. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1247. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1248. gpio_count = 32;
  1249. }
  1250. #endif
  1251. for (j = bank->virtual_irq_start;
  1252. j < bank->virtual_irq_start + gpio_count; j++) {
  1253. set_irq_chip_data(j, bank);
  1254. if (bank_is_mpuio(bank))
  1255. set_irq_chip(j, &mpuio_irq_chip);
  1256. else
  1257. set_irq_chip(j, &gpio_irq_chip);
  1258. set_irq_handler(j, handle_simple_irq);
  1259. set_irq_flags(j, IRQF_VALID);
  1260. }
  1261. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1262. set_irq_data(bank->irq, bank);
  1263. }
  1264. /* Enable system clock for GPIO module.
  1265. * The CAM_CLK_CTRL *is* really the right place. */
  1266. if (cpu_is_omap16xx())
  1267. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1268. /* Enable autoidle for the OCP interface */
  1269. if (cpu_is_omap24xx())
  1270. omap_writel(1 << 0, 0x48019010);
  1271. if (cpu_is_omap34xx())
  1272. omap_writel(1 << 0, 0x48306814);
  1273. return 0;
  1274. }
  1275. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1276. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1277. {
  1278. int i;
  1279. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1280. return 0;
  1281. for (i = 0; i < gpio_bank_count; i++) {
  1282. struct gpio_bank *bank = &gpio_bank[i];
  1283. void __iomem *wake_status;
  1284. void __iomem *wake_clear;
  1285. void __iomem *wake_set;
  1286. switch (bank->method) {
  1287. #ifdef CONFIG_ARCH_OMAP16XX
  1288. case METHOD_GPIO_1610:
  1289. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1290. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1291. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1292. break;
  1293. #endif
  1294. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1295. case METHOD_GPIO_24XX:
  1296. wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1297. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1298. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1299. break;
  1300. #endif
  1301. default:
  1302. continue;
  1303. }
  1304. spin_lock(&bank->lock);
  1305. bank->saved_wakeup = __raw_readl(wake_status);
  1306. __raw_writel(0xffffffff, wake_clear);
  1307. __raw_writel(bank->suspend_wakeup, wake_set);
  1308. spin_unlock(&bank->lock);
  1309. }
  1310. return 0;
  1311. }
  1312. static int omap_gpio_resume(struct sys_device *dev)
  1313. {
  1314. int i;
  1315. if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
  1316. return 0;
  1317. for (i = 0; i < gpio_bank_count; i++) {
  1318. struct gpio_bank *bank = &gpio_bank[i];
  1319. void __iomem *wake_clear;
  1320. void __iomem *wake_set;
  1321. switch (bank->method) {
  1322. #ifdef CONFIG_ARCH_OMAP16XX
  1323. case METHOD_GPIO_1610:
  1324. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1325. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1326. break;
  1327. #endif
  1328. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1329. case METHOD_GPIO_24XX:
  1330. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1331. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1332. break;
  1333. #endif
  1334. default:
  1335. continue;
  1336. }
  1337. spin_lock(&bank->lock);
  1338. __raw_writel(0xffffffff, wake_clear);
  1339. __raw_writel(bank->saved_wakeup, wake_set);
  1340. spin_unlock(&bank->lock);
  1341. }
  1342. return 0;
  1343. }
  1344. static struct sysdev_class omap_gpio_sysclass = {
  1345. .name = "gpio",
  1346. .suspend = omap_gpio_suspend,
  1347. .resume = omap_gpio_resume,
  1348. };
  1349. static struct sys_device omap_gpio_device = {
  1350. .id = 0,
  1351. .cls = &omap_gpio_sysclass,
  1352. };
  1353. #endif
  1354. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1355. static int workaround_enabled;
  1356. void omap2_gpio_prepare_for_retention(void)
  1357. {
  1358. int i, c = 0;
  1359. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1360. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1361. for (i = 0; i < gpio_bank_count; i++) {
  1362. struct gpio_bank *bank = &gpio_bank[i];
  1363. u32 l1, l2;
  1364. if (!(bank->enabled_non_wakeup_gpios))
  1365. continue;
  1366. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1367. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1368. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1369. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1370. #endif
  1371. bank->saved_fallingdetect = l1;
  1372. bank->saved_risingdetect = l2;
  1373. l1 &= ~bank->enabled_non_wakeup_gpios;
  1374. l2 &= ~bank->enabled_non_wakeup_gpios;
  1375. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1376. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1377. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1378. #endif
  1379. c++;
  1380. }
  1381. if (!c) {
  1382. workaround_enabled = 0;
  1383. return;
  1384. }
  1385. workaround_enabled = 1;
  1386. }
  1387. void omap2_gpio_resume_after_retention(void)
  1388. {
  1389. int i;
  1390. if (!workaround_enabled)
  1391. return;
  1392. for (i = 0; i < gpio_bank_count; i++) {
  1393. struct gpio_bank *bank = &gpio_bank[i];
  1394. u32 l;
  1395. if (!(bank->enabled_non_wakeup_gpios))
  1396. continue;
  1397. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1398. __raw_writel(bank->saved_fallingdetect,
  1399. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1400. __raw_writel(bank->saved_risingdetect,
  1401. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1402. #endif
  1403. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1404. * state. If so, generate an IRQ by software. This is
  1405. * horribly racy, but it's the best we can do to work around
  1406. * this silicon bug. */
  1407. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1408. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1409. #endif
  1410. l ^= bank->saved_datain;
  1411. l &= bank->non_wakeup_gpios;
  1412. if (l) {
  1413. u32 old0, old1;
  1414. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1415. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1416. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1417. __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1418. __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1419. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1420. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1421. #endif
  1422. }
  1423. }
  1424. }
  1425. #endif
  1426. /*
  1427. * This may get called early from board specific init
  1428. * for boards that have interrupts routed via FPGA.
  1429. */
  1430. int __init omap_gpio_init(void)
  1431. {
  1432. if (!initialized)
  1433. return _omap_gpio_init();
  1434. else
  1435. return 0;
  1436. }
  1437. static int __init omap_gpio_sysinit(void)
  1438. {
  1439. int ret = 0;
  1440. if (!initialized)
  1441. ret = _omap_gpio_init();
  1442. mpuio_init();
  1443. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1444. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1445. if (ret == 0) {
  1446. ret = sysdev_class_register(&omap_gpio_sysclass);
  1447. if (ret == 0)
  1448. ret = sysdev_register(&omap_gpio_device);
  1449. }
  1450. }
  1451. #endif
  1452. return ret;
  1453. }
  1454. EXPORT_SYMBOL(omap_request_gpio);
  1455. EXPORT_SYMBOL(omap_free_gpio);
  1456. EXPORT_SYMBOL(omap_set_gpio_direction);
  1457. EXPORT_SYMBOL(omap_set_gpio_dataout);
  1458. EXPORT_SYMBOL(omap_get_gpio_datain);
  1459. arch_initcall(omap_gpio_sysinit);
  1460. #ifdef CONFIG_DEBUG_FS
  1461. #include <linux/debugfs.h>
  1462. #include <linux/seq_file.h>
  1463. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1464. {
  1465. void __iomem *reg = bank->base;
  1466. switch (bank->method) {
  1467. case METHOD_MPUIO:
  1468. reg += OMAP_MPUIO_IO_CNTL;
  1469. break;
  1470. case METHOD_GPIO_1510:
  1471. reg += OMAP1510_GPIO_DIR_CONTROL;
  1472. break;
  1473. case METHOD_GPIO_1610:
  1474. reg += OMAP1610_GPIO_DIRECTION;
  1475. break;
  1476. case METHOD_GPIO_730:
  1477. reg += OMAP730_GPIO_DIR_CONTROL;
  1478. break;
  1479. case METHOD_GPIO_24XX:
  1480. reg += OMAP24XX_GPIO_OE;
  1481. break;
  1482. }
  1483. return __raw_readl(reg) & mask;
  1484. }
  1485. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1486. {
  1487. unsigned i, j, gpio;
  1488. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1489. struct gpio_bank *bank = gpio_bank + i;
  1490. unsigned bankwidth = 16;
  1491. u32 mask = 1;
  1492. if (bank_is_mpuio(bank))
  1493. gpio = OMAP_MPUIO(0);
  1494. else if (cpu_class_is_omap2() || cpu_is_omap730())
  1495. bankwidth = 32;
  1496. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1497. unsigned irq, value, is_in, irqstat;
  1498. if (!(bank->reserved_map & mask))
  1499. continue;
  1500. irq = bank->virtual_irq_start + j;
  1501. value = omap_get_gpio_datain(gpio);
  1502. is_in = gpio_is_input(bank, mask);
  1503. if (bank_is_mpuio(bank))
  1504. seq_printf(s, "MPUIO %2d: ", j);
  1505. else
  1506. seq_printf(s, "GPIO %3d: ", gpio);
  1507. seq_printf(s, "%s %s",
  1508. is_in ? "in " : "out",
  1509. value ? "hi" : "lo");
  1510. irqstat = irq_desc[irq].status;
  1511. if (is_in && ((bank->suspend_wakeup & mask)
  1512. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1513. char *trigger = NULL;
  1514. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1515. case IRQ_TYPE_EDGE_FALLING:
  1516. trigger = "falling";
  1517. break;
  1518. case IRQ_TYPE_EDGE_RISING:
  1519. trigger = "rising";
  1520. break;
  1521. case IRQ_TYPE_EDGE_BOTH:
  1522. trigger = "bothedge";
  1523. break;
  1524. case IRQ_TYPE_LEVEL_LOW:
  1525. trigger = "low";
  1526. break;
  1527. case IRQ_TYPE_LEVEL_HIGH:
  1528. trigger = "high";
  1529. break;
  1530. case IRQ_TYPE_NONE:
  1531. trigger = "(unspecified)";
  1532. break;
  1533. }
  1534. seq_printf(s, ", irq-%d %s%s",
  1535. irq, trigger,
  1536. (bank->suspend_wakeup & mask)
  1537. ? " wakeup" : "");
  1538. }
  1539. seq_printf(s, "\n");
  1540. }
  1541. if (bank_is_mpuio(bank)) {
  1542. seq_printf(s, "\n");
  1543. gpio = 0;
  1544. }
  1545. }
  1546. return 0;
  1547. }
  1548. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1549. {
  1550. return single_open(file, dbg_gpio_show, &inode->i_private);
  1551. }
  1552. static const struct file_operations debug_fops = {
  1553. .open = dbg_gpio_open,
  1554. .read = seq_read,
  1555. .llseek = seq_lseek,
  1556. .release = single_release,
  1557. };
  1558. static int __init omap_gpio_debuginit(void)
  1559. {
  1560. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1561. NULL, NULL, &debug_fops);
  1562. return 0;
  1563. }
  1564. late_initcall(omap_gpio_debuginit);
  1565. #endif