psb_drv.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984
  1. /**************************************************************************
  2. * Copyright (c) 2007-2011, Intel Corporation.
  3. * All Rights Reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. **************************************************************************/
  19. #ifndef _PSB_DRV_H_
  20. #define _PSB_DRV_H_
  21. #include <linux/kref.h>
  22. #include <drm/drmP.h>
  23. #include "drm_global.h"
  24. #include "gem_glue.h"
  25. #include "gma_drm.h"
  26. #include "psb_reg.h"
  27. #include "psb_intel_drv.h"
  28. #include "intel_bios.h"
  29. #include "gtt.h"
  30. #include "power.h"
  31. #include "opregion.h"
  32. #include "oaktrail.h"
  33. /* Append new drm mode definition here, align with libdrm definition */
  34. #define DRM_MODE_SCALE_NO_SCALE 2
  35. enum {
  36. CHIP_PSB_8108 = 0, /* Poulsbo */
  37. CHIP_PSB_8109 = 1, /* Poulsbo */
  38. CHIP_MRST_4100 = 2, /* Moorestown/Oaktrail */
  39. CHIP_MFLD_0130 = 3, /* Medfield */
  40. };
  41. #define IS_PSB(dev) (((dev)->pci_device & 0xfffe) == 0x8108)
  42. #define IS_MRST(dev) (((dev)->pci_device & 0xfffc) == 0x4100)
  43. #define IS_MFLD(dev) (((dev)->pci_device & 0xfff8) == 0x0130)
  44. /*
  45. * Driver definitions
  46. */
  47. #define DRIVER_NAME "gma500"
  48. #define DRIVER_DESC "DRM driver for the Intel GMA500"
  49. #define PSB_DRM_DRIVER_DATE "2011-06-06"
  50. #define PSB_DRM_DRIVER_MAJOR 1
  51. #define PSB_DRM_DRIVER_MINOR 0
  52. #define PSB_DRM_DRIVER_PATCHLEVEL 0
  53. /*
  54. * Hardware offsets
  55. */
  56. #define PSB_VDC_OFFSET 0x00000000
  57. #define PSB_VDC_SIZE 0x000080000
  58. #define MRST_MMIO_SIZE 0x0000C0000
  59. #define MDFLD_MMIO_SIZE 0x000100000
  60. #define PSB_SGX_SIZE 0x8000
  61. #define PSB_SGX_OFFSET 0x00040000
  62. #define MRST_SGX_OFFSET 0x00080000
  63. /*
  64. * PCI resource identifiers
  65. */
  66. #define PSB_MMIO_RESOURCE 0
  67. #define PSB_GATT_RESOURCE 2
  68. #define PSB_GTT_RESOURCE 3
  69. /*
  70. * PCI configuration
  71. */
  72. #define PSB_GMCH_CTRL 0x52
  73. #define PSB_BSM 0x5C
  74. #define _PSB_GMCH_ENABLED 0x4
  75. #define PSB_PGETBL_CTL 0x2020
  76. #define _PSB_PGETBL_ENABLED 0x00000001
  77. #define PSB_SGX_2D_SLAVE_PORT 0x4000
  78. /* To get rid of */
  79. #define PSB_TT_PRIV0_LIMIT (256*1024*1024)
  80. #define PSB_TT_PRIV0_PLIMIT (PSB_TT_PRIV0_LIMIT >> PAGE_SHIFT)
  81. /*
  82. * SGX side MMU definitions (these can probably go)
  83. */
  84. /*
  85. * Flags for external memory type field.
  86. */
  87. #define PSB_MMU_CACHED_MEMORY 0x0001 /* Bind to MMU only */
  88. #define PSB_MMU_RO_MEMORY 0x0002 /* MMU RO memory */
  89. #define PSB_MMU_WO_MEMORY 0x0004 /* MMU WO memory */
  90. /*
  91. * PTE's and PDE's
  92. */
  93. #define PSB_PDE_MASK 0x003FFFFF
  94. #define PSB_PDE_SHIFT 22
  95. #define PSB_PTE_SHIFT 12
  96. /*
  97. * Cache control
  98. */
  99. #define PSB_PTE_VALID 0x0001 /* PTE / PDE valid */
  100. #define PSB_PTE_WO 0x0002 /* Write only */
  101. #define PSB_PTE_RO 0x0004 /* Read only */
  102. #define PSB_PTE_CACHED 0x0008 /* CPU cache coherent */
  103. /*
  104. * VDC registers and bits
  105. */
  106. #define PSB_MSVDX_CLOCKGATING 0x2064
  107. #define PSB_TOPAZ_CLOCKGATING 0x2068
  108. #define PSB_HWSTAM 0x2098
  109. #define PSB_INSTPM 0x20C0
  110. #define PSB_INT_IDENTITY_R 0x20A4
  111. #define _PSB_IRQ_ASLE (1<<0)
  112. #define _MDFLD_PIPEC_EVENT_FLAG (1<<2)
  113. #define _MDFLD_PIPEC_VBLANK_FLAG (1<<3)
  114. #define _PSB_DPST_PIPEB_FLAG (1<<4)
  115. #define _MDFLD_PIPEB_EVENT_FLAG (1<<4)
  116. #define _PSB_VSYNC_PIPEB_FLAG (1<<5)
  117. #define _PSB_DPST_PIPEA_FLAG (1<<6)
  118. #define _PSB_PIPEA_EVENT_FLAG (1<<6)
  119. #define _PSB_VSYNC_PIPEA_FLAG (1<<7)
  120. #define _MDFLD_MIPIA_FLAG (1<<16)
  121. #define _MDFLD_MIPIC_FLAG (1<<17)
  122. #define _PSB_IRQ_DISP_HOTSYNC (1<<17)
  123. #define _PSB_IRQ_SGX_FLAG (1<<18)
  124. #define _PSB_IRQ_MSVDX_FLAG (1<<19)
  125. #define _LNC_IRQ_TOPAZ_FLAG (1<<20)
  126. #define _PSB_PIPE_EVENT_FLAG (_PSB_VSYNC_PIPEA_FLAG | \
  127. _PSB_VSYNC_PIPEB_FLAG)
  128. /* This flag includes all the display IRQ bits excepts the vblank irqs. */
  129. #define _MDFLD_DISP_ALL_IRQ_FLAG (_MDFLD_PIPEC_EVENT_FLAG | \
  130. _MDFLD_PIPEB_EVENT_FLAG | \
  131. _PSB_PIPEA_EVENT_FLAG | \
  132. _PSB_VSYNC_PIPEA_FLAG | \
  133. _MDFLD_MIPIA_FLAG | \
  134. _MDFLD_MIPIC_FLAG)
  135. #define PSB_INT_IDENTITY_R 0x20A4
  136. #define PSB_INT_MASK_R 0x20A8
  137. #define PSB_INT_ENABLE_R 0x20A0
  138. #define _PSB_MMU_ER_MASK 0x0001FF00
  139. #define _PSB_MMU_ER_HOST (1 << 16)
  140. #define GPIOA 0x5010
  141. #define GPIOB 0x5014
  142. #define GPIOC 0x5018
  143. #define GPIOD 0x501c
  144. #define GPIOE 0x5020
  145. #define GPIOF 0x5024
  146. #define GPIOG 0x5028
  147. #define GPIOH 0x502c
  148. #define GPIO_CLOCK_DIR_MASK (1 << 0)
  149. #define GPIO_CLOCK_DIR_IN (0 << 1)
  150. #define GPIO_CLOCK_DIR_OUT (1 << 1)
  151. #define GPIO_CLOCK_VAL_MASK (1 << 2)
  152. #define GPIO_CLOCK_VAL_OUT (1 << 3)
  153. #define GPIO_CLOCK_VAL_IN (1 << 4)
  154. #define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  155. #define GPIO_DATA_DIR_MASK (1 << 8)
  156. #define GPIO_DATA_DIR_IN (0 << 9)
  157. #define GPIO_DATA_DIR_OUT (1 << 9)
  158. #define GPIO_DATA_VAL_MASK (1 << 10)
  159. #define GPIO_DATA_VAL_OUT (1 << 11)
  160. #define GPIO_DATA_VAL_IN (1 << 12)
  161. #define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  162. #define VCLK_DIVISOR_VGA0 0x6000
  163. #define VCLK_DIVISOR_VGA1 0x6004
  164. #define VCLK_POST_DIV 0x6010
  165. #define PSB_COMM_2D (PSB_ENGINE_2D << 4)
  166. #define PSB_COMM_3D (PSB_ENGINE_3D << 4)
  167. #define PSB_COMM_TA (PSB_ENGINE_TA << 4)
  168. #define PSB_COMM_HP (PSB_ENGINE_HP << 4)
  169. #define PSB_COMM_USER_IRQ (1024 >> 2)
  170. #define PSB_COMM_USER_IRQ_LOST (PSB_COMM_USER_IRQ + 1)
  171. #define PSB_COMM_FW (2048 >> 2)
  172. #define PSB_UIRQ_VISTEST 1
  173. #define PSB_UIRQ_OOM_REPLY 2
  174. #define PSB_UIRQ_FIRE_TA_REPLY 3
  175. #define PSB_UIRQ_FIRE_RASTER_REPLY 4
  176. #define PSB_2D_SIZE (256*1024*1024)
  177. #define PSB_MAX_RELOC_PAGES 1024
  178. #define PSB_LOW_REG_OFFS 0x0204
  179. #define PSB_HIGH_REG_OFFS 0x0600
  180. #define PSB_NUM_VBLANKS 2
  181. #define PSB_2D_SIZE (256*1024*1024)
  182. #define PSB_MAX_RELOC_PAGES 1024
  183. #define PSB_LOW_REG_OFFS 0x0204
  184. #define PSB_HIGH_REG_OFFS 0x0600
  185. #define PSB_NUM_VBLANKS 2
  186. #define PSB_WATCHDOG_DELAY (DRM_HZ * 2)
  187. #define PSB_LID_DELAY (DRM_HZ / 10)
  188. #define MDFLD_PNW_B0 0x04
  189. #define MDFLD_PNW_C0 0x08
  190. #define MDFLD_DSR_2D_3D_0 (1 << 0)
  191. #define MDFLD_DSR_2D_3D_2 (1 << 1)
  192. #define MDFLD_DSR_CURSOR_0 (1 << 2)
  193. #define MDFLD_DSR_CURSOR_2 (1 << 3)
  194. #define MDFLD_DSR_OVERLAY_0 (1 << 4)
  195. #define MDFLD_DSR_OVERLAY_2 (1 << 5)
  196. #define MDFLD_DSR_MIPI_CONTROL (1 << 6)
  197. #define MDFLD_DSR_DAMAGE_MASK_0 ((1 << 0) | (1 << 2) | (1 << 4))
  198. #define MDFLD_DSR_DAMAGE_MASK_2 ((1 << 1) | (1 << 3) | (1 << 5))
  199. #define MDFLD_DSR_2D_3D (MDFLD_DSR_2D_3D_0 | MDFLD_DSR_2D_3D_2)
  200. #define MDFLD_DSR_RR 45
  201. #define MDFLD_DPU_ENABLE (1 << 31)
  202. #define MDFLD_DSR_FULLSCREEN (1 << 30)
  203. #define MDFLD_DSR_DELAY (DRM_HZ / MDFLD_DSR_RR)
  204. #define PSB_PWR_STATE_ON 1
  205. #define PSB_PWR_STATE_OFF 2
  206. #define PSB_PMPOLICY_NOPM 0
  207. #define PSB_PMPOLICY_CLOCKGATING 1
  208. #define PSB_PMPOLICY_POWERDOWN 2
  209. #define PSB_PMSTATE_POWERUP 0
  210. #define PSB_PMSTATE_CLOCKGATED 1
  211. #define PSB_PMSTATE_POWERDOWN 2
  212. #define PSB_PCIx_MSI_ADDR_LOC 0x94
  213. #define PSB_PCIx_MSI_DATA_LOC 0x98
  214. /* Medfield crystal settings */
  215. #define KSEL_CRYSTAL_19 1
  216. #define KSEL_BYPASS_19 5
  217. #define KSEL_BYPASS_25 6
  218. #define KSEL_BYPASS_83_100 7
  219. struct opregion_header;
  220. struct opregion_acpi;
  221. struct opregion_swsci;
  222. struct opregion_asle;
  223. struct psb_intel_opregion {
  224. struct opregion_header *header;
  225. struct opregion_acpi *acpi;
  226. struct opregion_swsci *swsci;
  227. struct opregion_asle *asle;
  228. void *vbt;
  229. u32 __iomem *lid_state;
  230. };
  231. struct sdvo_device_mapping {
  232. u8 initialized;
  233. u8 dvo_port;
  234. u8 slave_addr;
  235. u8 dvo_wiring;
  236. u8 i2c_pin;
  237. u8 i2c_speed;
  238. u8 ddc_pin;
  239. };
  240. struct intel_gmbus {
  241. struct i2c_adapter adapter;
  242. struct i2c_adapter *force_bit;
  243. u32 reg0;
  244. };
  245. /*
  246. * Register offset maps
  247. */
  248. struct psb_offset {
  249. u32 fp0;
  250. u32 fp1;
  251. u32 cntr;
  252. u32 conf;
  253. u32 src;
  254. u32 dpll;
  255. u32 dpll_md;
  256. u32 htotal;
  257. u32 hblank;
  258. u32 hsync;
  259. u32 vtotal;
  260. u32 vblank;
  261. u32 vsync;
  262. u32 stride;
  263. u32 size;
  264. u32 pos;
  265. u32 surf;
  266. u32 addr;
  267. u32 base;
  268. u32 status;
  269. u32 linoff;
  270. u32 tileoff;
  271. u32 palette;
  272. };
  273. /*
  274. * Register save state. This is used to hold the context when the
  275. * device is powered off. In the case of Oaktrail this can (but does not
  276. * yet) include screen blank. Operations occuring during the save
  277. * update the register cache instead.
  278. */
  279. /*
  280. * Common status for pipes.
  281. */
  282. struct psb_pipe {
  283. u32 fp0;
  284. u32 fp1;
  285. u32 cntr;
  286. u32 conf;
  287. u32 src;
  288. u32 dpll;
  289. u32 dpll_md;
  290. u32 htotal;
  291. u32 hblank;
  292. u32 hsync;
  293. u32 vtotal;
  294. u32 vblank;
  295. u32 vsync;
  296. u32 stride;
  297. u32 size;
  298. u32 pos;
  299. u32 base;
  300. u32 surf;
  301. u32 addr;
  302. u32 status;
  303. u32 linoff;
  304. u32 tileoff;
  305. u32 palette[256];
  306. };
  307. struct psb_state {
  308. uint32_t saveVCLK_DIVISOR_VGA0;
  309. uint32_t saveVCLK_DIVISOR_VGA1;
  310. uint32_t saveVCLK_POST_DIV;
  311. uint32_t saveVGACNTRL;
  312. uint32_t saveADPA;
  313. uint32_t saveLVDS;
  314. uint32_t saveDVOA;
  315. uint32_t saveDVOB;
  316. uint32_t saveDVOC;
  317. uint32_t savePP_ON;
  318. uint32_t savePP_OFF;
  319. uint32_t savePP_CONTROL;
  320. uint32_t savePP_CYCLE;
  321. uint32_t savePFIT_CONTROL;
  322. uint32_t saveCLOCKGATING;
  323. uint32_t saveDSPARB;
  324. uint32_t savePFIT_AUTO_RATIOS;
  325. uint32_t savePFIT_PGM_RATIOS;
  326. uint32_t savePP_ON_DELAYS;
  327. uint32_t savePP_OFF_DELAYS;
  328. uint32_t savePP_DIVISOR;
  329. uint32_t saveBCLRPAT_A;
  330. uint32_t saveBCLRPAT_B;
  331. uint32_t savePERF_MODE;
  332. uint32_t saveDSPFW1;
  333. uint32_t saveDSPFW2;
  334. uint32_t saveDSPFW3;
  335. uint32_t saveDSPFW4;
  336. uint32_t saveDSPFW5;
  337. uint32_t saveDSPFW6;
  338. uint32_t saveCHICKENBIT;
  339. uint32_t saveDSPACURSOR_CTRL;
  340. uint32_t saveDSPBCURSOR_CTRL;
  341. uint32_t saveDSPACURSOR_BASE;
  342. uint32_t saveDSPBCURSOR_BASE;
  343. uint32_t saveDSPACURSOR_POS;
  344. uint32_t saveDSPBCURSOR_POS;
  345. uint32_t saveOV_OVADD;
  346. uint32_t saveOV_OGAMC0;
  347. uint32_t saveOV_OGAMC1;
  348. uint32_t saveOV_OGAMC2;
  349. uint32_t saveOV_OGAMC3;
  350. uint32_t saveOV_OGAMC4;
  351. uint32_t saveOV_OGAMC5;
  352. uint32_t saveOVC_OVADD;
  353. uint32_t saveOVC_OGAMC0;
  354. uint32_t saveOVC_OGAMC1;
  355. uint32_t saveOVC_OGAMC2;
  356. uint32_t saveOVC_OGAMC3;
  357. uint32_t saveOVC_OGAMC4;
  358. uint32_t saveOVC_OGAMC5;
  359. /* DPST register save */
  360. uint32_t saveHISTOGRAM_INT_CONTROL_REG;
  361. uint32_t saveHISTOGRAM_LOGIC_CONTROL_REG;
  362. uint32_t savePWM_CONTROL_LOGIC;
  363. };
  364. struct medfield_state {
  365. uint32_t saveMIPI;
  366. uint32_t saveMIPI_C;
  367. uint32_t savePFIT_CONTROL;
  368. uint32_t savePFIT_PGM_RATIOS;
  369. uint32_t saveHDMIPHYMISCCTL;
  370. uint32_t saveHDMIB_CONTROL;
  371. };
  372. struct cdv_state {
  373. uint32_t saveDSPCLK_GATE_D;
  374. uint32_t saveRAMCLK_GATE_D;
  375. uint32_t saveDSPARB;
  376. uint32_t saveDSPFW[6];
  377. uint32_t saveADPA;
  378. uint32_t savePP_CONTROL;
  379. uint32_t savePFIT_PGM_RATIOS;
  380. uint32_t saveLVDS;
  381. uint32_t savePFIT_CONTROL;
  382. uint32_t savePP_ON_DELAYS;
  383. uint32_t savePP_OFF_DELAYS;
  384. uint32_t savePP_CYCLE;
  385. uint32_t saveVGACNTRL;
  386. uint32_t saveIER;
  387. uint32_t saveIMR;
  388. u8 saveLBB;
  389. };
  390. struct psb_save_area {
  391. struct psb_pipe pipe[3];
  392. uint32_t saveBSM;
  393. uint32_t saveVBT;
  394. union {
  395. struct psb_state psb;
  396. struct medfield_state mdfld;
  397. struct cdv_state cdv;
  398. };
  399. uint32_t saveBLC_PWM_CTL2;
  400. uint32_t saveBLC_PWM_CTL;
  401. };
  402. struct psb_ops;
  403. #define PSB_NUM_PIPE 3
  404. struct drm_psb_private {
  405. struct drm_device *dev;
  406. const struct psb_ops *ops;
  407. const struct psb_offset *regmap;
  408. struct child_device_config *child_dev;
  409. int child_dev_num;
  410. struct psb_gtt gtt;
  411. /* GTT Memory manager */
  412. struct psb_gtt_mm *gtt_mm;
  413. struct page *scratch_page;
  414. u32 __iomem *gtt_map;
  415. uint32_t stolen_base;
  416. u8 __iomem *vram_addr;
  417. unsigned long vram_stolen_size;
  418. int gtt_initialized;
  419. u16 gmch_ctrl; /* Saved GTT setup */
  420. u32 pge_ctl;
  421. struct mutex gtt_mutex;
  422. struct resource *gtt_mem; /* Our PCI resource */
  423. struct psb_mmu_driver *mmu;
  424. struct psb_mmu_pd *pf_pd;
  425. /*
  426. * Register base
  427. */
  428. uint8_t __iomem *sgx_reg;
  429. uint8_t __iomem *vdc_reg;
  430. uint32_t gatt_free_offset;
  431. /*
  432. * Fencing / irq.
  433. */
  434. uint32_t vdc_irq_mask;
  435. uint32_t pipestat[PSB_NUM_PIPE];
  436. spinlock_t irqmask_lock;
  437. /*
  438. * Power
  439. */
  440. bool suspended;
  441. bool display_power;
  442. int display_count;
  443. /*
  444. * Modesetting
  445. */
  446. struct psb_intel_mode_device mode_dev;
  447. bool modeset; /* true if we have done the mode_device setup */
  448. struct drm_crtc *plane_to_crtc_mapping[PSB_NUM_PIPE];
  449. struct drm_crtc *pipe_to_crtc_mapping[PSB_NUM_PIPE];
  450. uint32_t num_pipe;
  451. /*
  452. * OSPM info (Power management base) (can go ?)
  453. */
  454. uint32_t ospm_base;
  455. /*
  456. * Sizes info
  457. */
  458. u32 fuse_reg_value;
  459. u32 video_device_fuse;
  460. /* PCI revision ID for B0:D2:F0 */
  461. uint8_t platform_rev_id;
  462. /* gmbus */
  463. struct intel_gmbus *gmbus;
  464. /* Used by SDVO */
  465. int crt_ddc_pin;
  466. /* FIXME: The mappings should be parsed from bios but for now we can
  467. pretend there are no mappings available */
  468. struct sdvo_device_mapping sdvo_mappings[2];
  469. u32 hotplug_supported_mask;
  470. struct drm_property *broadcast_rgb_property;
  471. struct drm_property *force_audio_property;
  472. /*
  473. * LVDS info
  474. */
  475. int backlight_duty_cycle; /* restore backlight to this value */
  476. bool panel_wants_dither;
  477. struct drm_display_mode *panel_fixed_mode;
  478. struct drm_display_mode *lfp_lvds_vbt_mode;
  479. struct drm_display_mode *sdvo_lvds_vbt_mode;
  480. struct bdb_lvds_backlight *lvds_bl; /* LVDS backlight info from VBT */
  481. struct psb_intel_i2c_chan *lvds_i2c_bus; /* FIXME: Remove this? */
  482. /* Feature bits from the VBIOS */
  483. unsigned int int_tv_support:1;
  484. unsigned int lvds_dither:1;
  485. unsigned int lvds_vbt:1;
  486. unsigned int int_crt_support:1;
  487. unsigned int lvds_use_ssc:1;
  488. int lvds_ssc_freq;
  489. bool is_lvds_on;
  490. bool is_mipi_on;
  491. u32 mipi_ctrl_display;
  492. unsigned int core_freq;
  493. uint32_t iLVDS_enable;
  494. /* Runtime PM state */
  495. int rpm_enabled;
  496. /* MID specific */
  497. bool has_gct;
  498. struct oaktrail_gct_data gct_data;
  499. /* Oaktrail HDMI state */
  500. struct oaktrail_hdmi_dev *hdmi_priv;
  501. /*
  502. * Register state
  503. */
  504. struct psb_save_area regs;
  505. /* MSI reg save */
  506. uint32_t msi_addr;
  507. uint32_t msi_data;
  508. /*
  509. * Hotplug handling
  510. */
  511. struct work_struct hotplug_work;
  512. /*
  513. * LID-Switch
  514. */
  515. spinlock_t lid_lock;
  516. struct timer_list lid_timer;
  517. struct psb_intel_opregion opregion;
  518. u32 lid_last_state;
  519. /*
  520. * Watchdog
  521. */
  522. uint32_t apm_reg;
  523. uint16_t apm_base;
  524. /*
  525. * Used for modifying backlight from
  526. * xrandr -- consider removing and using HAL instead
  527. */
  528. struct backlight_device *backlight_device;
  529. struct drm_property *backlight_property;
  530. bool backlight_enabled;
  531. int backlight_level;
  532. uint32_t blc_adj1;
  533. uint32_t blc_adj2;
  534. void *fbdev;
  535. /* 2D acceleration */
  536. spinlock_t lock_2d;
  537. /*
  538. * Panel brightness
  539. */
  540. int brightness;
  541. int brightness_adjusted;
  542. bool dsr_enable;
  543. u32 dsr_fb_update;
  544. bool dpi_panel_on[3];
  545. void *dsi_configs[2];
  546. u32 bpp;
  547. u32 bpp2;
  548. u32 pipeconf[3];
  549. u32 dspcntr[3];
  550. int mdfld_panel_id;
  551. bool dplla_96mhz; /* DPLL data from the VBT */
  552. struct {
  553. int rate;
  554. int lanes;
  555. int preemphasis;
  556. int vswing;
  557. bool initialized;
  558. bool support;
  559. int bpp;
  560. struct edp_power_seq pps;
  561. } edp;
  562. uint8_t panel_type;
  563. };
  564. /*
  565. * Operations for each board type
  566. */
  567. struct psb_ops {
  568. const char *name;
  569. unsigned int accel_2d:1;
  570. int pipes; /* Number of output pipes */
  571. int crtcs; /* Number of CRTCs */
  572. int sgx_offset; /* Base offset of SGX device */
  573. int hdmi_mask; /* Mask of HDMI CRTCs */
  574. int lvds_mask; /* Mask of LVDS CRTCs */
  575. int cursor_needs_phys; /* If cursor base reg need physical address */
  576. /* Sub functions */
  577. struct drm_crtc_helper_funcs const *crtc_helper;
  578. struct drm_crtc_funcs const *crtc_funcs;
  579. /* Setup hooks */
  580. int (*chip_setup)(struct drm_device *dev);
  581. void (*chip_teardown)(struct drm_device *dev);
  582. /* Optional helper caller after modeset */
  583. void (*errata)(struct drm_device *dev);
  584. /* Display management hooks */
  585. int (*output_init)(struct drm_device *dev);
  586. int (*hotplug)(struct drm_device *dev);
  587. void (*hotplug_enable)(struct drm_device *dev, bool on);
  588. /* Power management hooks */
  589. void (*init_pm)(struct drm_device *dev);
  590. int (*save_regs)(struct drm_device *dev);
  591. int (*restore_regs)(struct drm_device *dev);
  592. int (*power_up)(struct drm_device *dev);
  593. int (*power_down)(struct drm_device *dev);
  594. void (*lvds_bl_power)(struct drm_device *dev, bool on);
  595. #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
  596. /* Backlight */
  597. int (*backlight_init)(struct drm_device *dev);
  598. #endif
  599. int i2c_bus; /* I2C bus identifier for Moorestown */
  600. };
  601. struct psb_mmu_driver;
  602. extern int drm_crtc_probe_output_modes(struct drm_device *dev, int, int);
  603. extern int drm_pick_crtcs(struct drm_device *dev);
  604. static inline struct drm_psb_private *psb_priv(struct drm_device *dev)
  605. {
  606. return (struct drm_psb_private *) dev->dev_private;
  607. }
  608. /*
  609. * MMU stuff.
  610. */
  611. extern struct psb_mmu_driver *psb_mmu_driver_init(uint8_t __iomem * registers,
  612. int trap_pagefaults,
  613. int invalid_type,
  614. struct drm_psb_private *dev_priv);
  615. extern void psb_mmu_driver_takedown(struct psb_mmu_driver *driver);
  616. extern struct psb_mmu_pd *psb_mmu_get_default_pd(struct psb_mmu_driver
  617. *driver);
  618. extern void psb_mmu_mirror_gtt(struct psb_mmu_pd *pd, uint32_t mmu_offset,
  619. uint32_t gtt_start, uint32_t gtt_pages);
  620. extern struct psb_mmu_pd *psb_mmu_alloc_pd(struct psb_mmu_driver *driver,
  621. int trap_pagefaults,
  622. int invalid_type);
  623. extern void psb_mmu_free_pagedir(struct psb_mmu_pd *pd);
  624. extern void psb_mmu_flush(struct psb_mmu_driver *driver, int rc_prot);
  625. extern void psb_mmu_remove_pfn_sequence(struct psb_mmu_pd *pd,
  626. unsigned long address,
  627. uint32_t num_pages);
  628. extern int psb_mmu_insert_pfn_sequence(struct psb_mmu_pd *pd,
  629. uint32_t start_pfn,
  630. unsigned long address,
  631. uint32_t num_pages, int type);
  632. extern int psb_mmu_virtual_to_pfn(struct psb_mmu_pd *pd, uint32_t virtual,
  633. unsigned long *pfn);
  634. /*
  635. * Enable / disable MMU for different requestors.
  636. */
  637. extern void psb_mmu_set_pd_context(struct psb_mmu_pd *pd, int hw_context);
  638. extern int psb_mmu_insert_pages(struct psb_mmu_pd *pd, struct page **pages,
  639. unsigned long address, uint32_t num_pages,
  640. uint32_t desired_tile_stride,
  641. uint32_t hw_tile_stride, int type);
  642. extern void psb_mmu_remove_pages(struct psb_mmu_pd *pd,
  643. unsigned long address, uint32_t num_pages,
  644. uint32_t desired_tile_stride,
  645. uint32_t hw_tile_stride);
  646. /*
  647. *psb_irq.c
  648. */
  649. extern irqreturn_t psb_irq_handler(DRM_IRQ_ARGS);
  650. extern int psb_irq_enable_dpst(struct drm_device *dev);
  651. extern int psb_irq_disable_dpst(struct drm_device *dev);
  652. extern void psb_irq_preinstall(struct drm_device *dev);
  653. extern int psb_irq_postinstall(struct drm_device *dev);
  654. extern void psb_irq_uninstall(struct drm_device *dev);
  655. extern void psb_irq_turn_on_dpst(struct drm_device *dev);
  656. extern void psb_irq_turn_off_dpst(struct drm_device *dev);
  657. extern void psb_irq_uninstall_islands(struct drm_device *dev, int hw_islands);
  658. extern int psb_vblank_wait2(struct drm_device *dev, unsigned int *sequence);
  659. extern int psb_vblank_wait(struct drm_device *dev, unsigned int *sequence);
  660. extern int psb_enable_vblank(struct drm_device *dev, int crtc);
  661. extern void psb_disable_vblank(struct drm_device *dev, int crtc);
  662. void
  663. psb_enable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
  664. void
  665. psb_disable_pipestat(struct drm_psb_private *dev_priv, int pipe, u32 mask);
  666. extern u32 psb_get_vblank_counter(struct drm_device *dev, int crtc);
  667. /*
  668. * framebuffer.c
  669. */
  670. extern int psbfb_probed(struct drm_device *dev);
  671. extern int psbfb_remove(struct drm_device *dev,
  672. struct drm_framebuffer *fb);
  673. /*
  674. * accel_2d.c
  675. */
  676. extern void psbfb_copyarea(struct fb_info *info,
  677. const struct fb_copyarea *region);
  678. extern int psbfb_sync(struct fb_info *info);
  679. extern void psb_spank(struct drm_psb_private *dev_priv);
  680. /*
  681. * psb_reset.c
  682. */
  683. extern void psb_lid_timer_init(struct drm_psb_private *dev_priv);
  684. extern void psb_lid_timer_takedown(struct drm_psb_private *dev_priv);
  685. extern void psb_print_pagefault(struct drm_psb_private *dev_priv);
  686. /* modesetting */
  687. extern void psb_modeset_init(struct drm_device *dev);
  688. extern void psb_modeset_cleanup(struct drm_device *dev);
  689. extern int psb_fbdev_init(struct drm_device *dev);
  690. /* backlight.c */
  691. int gma_backlight_init(struct drm_device *dev);
  692. void gma_backlight_exit(struct drm_device *dev);
  693. void gma_backlight_disable(struct drm_device *dev);
  694. void gma_backlight_enable(struct drm_device *dev);
  695. void gma_backlight_set(struct drm_device *dev, int v);
  696. /* oaktrail_crtc.c */
  697. extern const struct drm_crtc_helper_funcs oaktrail_helper_funcs;
  698. /* oaktrail_lvds.c */
  699. extern void oaktrail_lvds_init(struct drm_device *dev,
  700. struct psb_intel_mode_device *mode_dev);
  701. /* psb_intel_display.c */
  702. extern const struct drm_crtc_helper_funcs psb_intel_helper_funcs;
  703. extern const struct drm_crtc_funcs psb_intel_crtc_funcs;
  704. /* psb_intel_lvds.c */
  705. extern const struct drm_connector_helper_funcs
  706. psb_intel_lvds_connector_helper_funcs;
  707. extern const struct drm_connector_funcs psb_intel_lvds_connector_funcs;
  708. /* gem.c */
  709. extern int psb_gem_init_object(struct drm_gem_object *obj);
  710. extern void psb_gem_free_object(struct drm_gem_object *obj);
  711. extern int psb_gem_get_aperture(struct drm_device *dev, void *data,
  712. struct drm_file *file);
  713. extern int psb_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
  714. struct drm_mode_create_dumb *args);
  715. extern int psb_gem_dumb_destroy(struct drm_file *file, struct drm_device *dev,
  716. uint32_t handle);
  717. extern int psb_gem_dumb_map_gtt(struct drm_file *file, struct drm_device *dev,
  718. uint32_t handle, uint64_t *offset);
  719. extern int psb_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  720. extern int psb_gem_create_ioctl(struct drm_device *dev, void *data,
  721. struct drm_file *file);
  722. extern int psb_gem_mmap_ioctl(struct drm_device *dev, void *data,
  723. struct drm_file *file);
  724. /* psb_device.c */
  725. extern const struct psb_ops psb_chip_ops;
  726. /* oaktrail_device.c */
  727. extern const struct psb_ops oaktrail_chip_ops;
  728. /* mdlfd_device.c */
  729. extern const struct psb_ops mdfld_chip_ops;
  730. /* cdv_device.c */
  731. extern const struct psb_ops cdv_chip_ops;
  732. /*
  733. * Debug print bits setting
  734. */
  735. #define PSB_D_GENERAL (1 << 0)
  736. #define PSB_D_INIT (1 << 1)
  737. #define PSB_D_IRQ (1 << 2)
  738. #define PSB_D_ENTRY (1 << 3)
  739. /* debug the get H/V BP/FP count */
  740. #define PSB_D_HV (1 << 4)
  741. #define PSB_D_DBI_BF (1 << 5)
  742. #define PSB_D_PM (1 << 6)
  743. #define PSB_D_RENDER (1 << 7)
  744. #define PSB_D_REG (1 << 8)
  745. #define PSB_D_MSVDX (1 << 9)
  746. #define PSB_D_TOPAZ (1 << 10)
  747. extern int drm_psb_no_fb;
  748. extern int drm_idle_check_interval;
  749. /*
  750. * Utilities
  751. */
  752. static inline u32 MRST_MSG_READ32(uint port, uint offset)
  753. {
  754. int mcr = (0xD0<<24) | (port << 16) | (offset << 8);
  755. uint32_t ret_val = 0;
  756. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  757. pci_write_config_dword(pci_root, 0xD0, mcr);
  758. pci_read_config_dword(pci_root, 0xD4, &ret_val);
  759. pci_dev_put(pci_root);
  760. return ret_val;
  761. }
  762. static inline void MRST_MSG_WRITE32(uint port, uint offset, u32 value)
  763. {
  764. int mcr = (0xE0<<24) | (port << 16) | (offset << 8) | 0xF0;
  765. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  766. pci_write_config_dword(pci_root, 0xD4, value);
  767. pci_write_config_dword(pci_root, 0xD0, mcr);
  768. pci_dev_put(pci_root);
  769. }
  770. static inline u32 MDFLD_MSG_READ32(uint port, uint offset)
  771. {
  772. int mcr = (0x10<<24) | (port << 16) | (offset << 8);
  773. uint32_t ret_val = 0;
  774. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  775. pci_write_config_dword(pci_root, 0xD0, mcr);
  776. pci_read_config_dword(pci_root, 0xD4, &ret_val);
  777. pci_dev_put(pci_root);
  778. return ret_val;
  779. }
  780. static inline void MDFLD_MSG_WRITE32(uint port, uint offset, u32 value)
  781. {
  782. int mcr = (0x11<<24) | (port << 16) | (offset << 8) | 0xF0;
  783. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  784. pci_write_config_dword(pci_root, 0xD4, value);
  785. pci_write_config_dword(pci_root, 0xD0, mcr);
  786. pci_dev_put(pci_root);
  787. }
  788. static inline uint32_t REGISTER_READ(struct drm_device *dev, uint32_t reg)
  789. {
  790. struct drm_psb_private *dev_priv = dev->dev_private;
  791. return ioread32(dev_priv->vdc_reg + reg);
  792. }
  793. #define REG_READ(reg) REGISTER_READ(dev, (reg))
  794. static inline void REGISTER_WRITE(struct drm_device *dev, uint32_t reg,
  795. uint32_t val)
  796. {
  797. struct drm_psb_private *dev_priv = dev->dev_private;
  798. iowrite32((val), dev_priv->vdc_reg + (reg));
  799. }
  800. #define REG_WRITE(reg, val) REGISTER_WRITE(dev, (reg), (val))
  801. static inline void REGISTER_WRITE16(struct drm_device *dev,
  802. uint32_t reg, uint32_t val)
  803. {
  804. struct drm_psb_private *dev_priv = dev->dev_private;
  805. iowrite16((val), dev_priv->vdc_reg + (reg));
  806. }
  807. #define REG_WRITE16(reg, val) REGISTER_WRITE16(dev, (reg), (val))
  808. static inline void REGISTER_WRITE8(struct drm_device *dev,
  809. uint32_t reg, uint32_t val)
  810. {
  811. struct drm_psb_private *dev_priv = dev->dev_private;
  812. iowrite8((val), dev_priv->vdc_reg + (reg));
  813. }
  814. #define REG_WRITE8(reg, val) REGISTER_WRITE8(dev, (reg), (val))
  815. #define PSB_WVDC32(_val, _offs) iowrite32(_val, dev_priv->vdc_reg + (_offs))
  816. #define PSB_RVDC32(_offs) ioread32(dev_priv->vdc_reg + (_offs))
  817. /* #define TRAP_SGX_PM_FAULT 1 */
  818. #ifdef TRAP_SGX_PM_FAULT
  819. #define PSB_RSGX32(_offs) \
  820. ({ \
  821. if (inl(dev_priv->apm_base + PSB_APM_STS) & 0x3) { \
  822. printk(KERN_ERR \
  823. "access sgx when it's off!! (READ) %s, %d\n", \
  824. __FILE__, __LINE__); \
  825. melay(1000); \
  826. } \
  827. ioread32(dev_priv->sgx_reg + (_offs)); \
  828. })
  829. #else
  830. #define PSB_RSGX32(_offs) ioread32(dev_priv->sgx_reg + (_offs))
  831. #endif
  832. #define PSB_WSGX32(_val, _offs) iowrite32(_val, dev_priv->sgx_reg + (_offs))
  833. #define MSVDX_REG_DUMP 0
  834. #define PSB_WMSVDX32(_val, _offs) iowrite32(_val, dev_priv->msvdx_reg + (_offs))
  835. #define PSB_RMSVDX32(_offs) ioread32(dev_priv->msvdx_reg + (_offs))
  836. #endif