cs4231.c 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324
  1. /*
  2. * Driver for CS4231 sound chips found on Sparcs.
  3. * Copyright (C) 2002 David S. Miller <davem@redhat.com>
  4. *
  5. * Based entirely upon drivers/sbus/audio/cs4231.c which is:
  6. * Copyright (C) 1996, 1997, 1998, 1998 Derrick J Brashear (shadow@andrew.cmu.edu)
  7. * and also sound/isa/cs423x/cs4231_lib.c which is:
  8. * Copyright (c) by Jaroslav Kysela <perex@suse.cz>
  9. */
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/slab.h>
  13. #include <linux/delay.h>
  14. #include <linux/init.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/moduleparam.h>
  17. #include <sound/driver.h>
  18. #include <sound/core.h>
  19. #include <sound/pcm.h>
  20. #include <sound/info.h>
  21. #include <sound/control.h>
  22. #include <sound/timer.h>
  23. #include <sound/initval.h>
  24. #include <sound/pcm_params.h>
  25. #include <asm/io.h>
  26. #include <asm/irq.h>
  27. #ifdef CONFIG_SBUS
  28. #define SBUS_SUPPORT
  29. #endif
  30. #ifdef SBUS_SUPPORT
  31. #include <asm/sbus.h>
  32. #endif
  33. #if defined(CONFIG_PCI) && defined(CONFIG_SPARC64)
  34. #define EBUS_SUPPORT
  35. #endif
  36. #ifdef EBUS_SUPPORT
  37. #include <linux/pci.h>
  38. #include <asm/ebus.h>
  39. #endif
  40. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  41. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  42. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable this card */
  43. module_param_array(index, int, NULL, 0444);
  44. MODULE_PARM_DESC(index, "Index value for Sun CS4231 soundcard.");
  45. module_param_array(id, charp, NULL, 0444);
  46. MODULE_PARM_DESC(id, "ID string for Sun CS4231 soundcard.");
  47. module_param_array(enable, bool, NULL, 0444);
  48. MODULE_PARM_DESC(enable, "Enable Sun CS4231 soundcard.");
  49. MODULE_AUTHOR("Jaroslav Kysela, Derrick J. Brashear and David S. Miller");
  50. MODULE_DESCRIPTION("Sun CS4231");
  51. MODULE_LICENSE("GPL");
  52. MODULE_SUPPORTED_DEVICE("{{Sun,CS4231}}");
  53. #ifdef SBUS_SUPPORT
  54. struct sbus_dma_info {
  55. spinlock_t lock;
  56. int dir;
  57. void __iomem *regs;
  58. };
  59. #endif
  60. struct snd_cs4231;
  61. struct cs4231_dma_control {
  62. void (*prepare)(struct cs4231_dma_control *dma_cont, int dir);
  63. void (*enable)(struct cs4231_dma_control *dma_cont, int on);
  64. int (*request)(struct cs4231_dma_control *dma_cont, dma_addr_t bus_addr, size_t len);
  65. unsigned int (*address)(struct cs4231_dma_control *dma_cont);
  66. void (*reset)(struct snd_cs4231 *chip);
  67. void (*preallocate)(struct snd_cs4231 *chip, struct snd_pcm *pcm);
  68. #ifdef EBUS_SUPPORT
  69. struct ebus_dma_info ebus_info;
  70. #endif
  71. #ifdef SBUS_SUPPORT
  72. struct sbus_dma_info sbus_info;
  73. #endif
  74. };
  75. struct snd_cs4231 {
  76. spinlock_t lock;
  77. void __iomem *port;
  78. struct cs4231_dma_control p_dma;
  79. struct cs4231_dma_control c_dma;
  80. u32 flags;
  81. #define CS4231_FLAG_EBUS 0x00000001
  82. #define CS4231_FLAG_PLAYBACK 0x00000002
  83. #define CS4231_FLAG_CAPTURE 0x00000004
  84. struct snd_card *card;
  85. struct snd_pcm *pcm;
  86. struct snd_pcm_substream *playback_substream;
  87. unsigned int p_periods_sent;
  88. struct snd_pcm_substream *capture_substream;
  89. unsigned int c_periods_sent;
  90. struct snd_timer *timer;
  91. unsigned short mode;
  92. #define CS4231_MODE_NONE 0x0000
  93. #define CS4231_MODE_PLAY 0x0001
  94. #define CS4231_MODE_RECORD 0x0002
  95. #define CS4231_MODE_TIMER 0x0004
  96. #define CS4231_MODE_OPEN (CS4231_MODE_PLAY|CS4231_MODE_RECORD|CS4231_MODE_TIMER)
  97. unsigned char image[32]; /* registers image */
  98. int mce_bit;
  99. int calibrate_mute;
  100. struct mutex mce_mutex;
  101. struct mutex open_mutex;
  102. union {
  103. #ifdef SBUS_SUPPORT
  104. struct sbus_dev *sdev;
  105. #endif
  106. #ifdef EBUS_SUPPORT
  107. struct pci_dev *pdev;
  108. #endif
  109. } dev_u;
  110. unsigned int irq[2];
  111. unsigned int regs_size;
  112. struct snd_cs4231 *next;
  113. };
  114. static struct snd_cs4231 *cs4231_list;
  115. /* Eventually we can use sound/isa/cs423x/cs4231_lib.c directly, but for
  116. * now.... -DaveM
  117. */
  118. /* IO ports */
  119. #define CS4231P(chip, x) ((chip)->port + c_d_c_CS4231##x)
  120. /* XXX offsets are different than PC ISA chips... */
  121. #define c_d_c_CS4231REGSEL 0x0
  122. #define c_d_c_CS4231REG 0x4
  123. #define c_d_c_CS4231STATUS 0x8
  124. #define c_d_c_CS4231PIO 0xc
  125. /* codec registers */
  126. #define CS4231_LEFT_INPUT 0x00 /* left input control */
  127. #define CS4231_RIGHT_INPUT 0x01 /* right input control */
  128. #define CS4231_AUX1_LEFT_INPUT 0x02 /* left AUX1 input control */
  129. #define CS4231_AUX1_RIGHT_INPUT 0x03 /* right AUX1 input control */
  130. #define CS4231_AUX2_LEFT_INPUT 0x04 /* left AUX2 input control */
  131. #define CS4231_AUX2_RIGHT_INPUT 0x05 /* right AUX2 input control */
  132. #define CS4231_LEFT_OUTPUT 0x06 /* left output control register */
  133. #define CS4231_RIGHT_OUTPUT 0x07 /* right output control register */
  134. #define CS4231_PLAYBK_FORMAT 0x08 /* clock and data format - playback - bits 7-0 MCE */
  135. #define CS4231_IFACE_CTRL 0x09 /* interface control - bits 7-2 MCE */
  136. #define CS4231_PIN_CTRL 0x0a /* pin control */
  137. #define CS4231_TEST_INIT 0x0b /* test and initialization */
  138. #define CS4231_MISC_INFO 0x0c /* miscellaneaous information */
  139. #define CS4231_LOOPBACK 0x0d /* loopback control */
  140. #define CS4231_PLY_UPR_CNT 0x0e /* playback upper base count */
  141. #define CS4231_PLY_LWR_CNT 0x0f /* playback lower base count */
  142. #define CS4231_ALT_FEATURE_1 0x10 /* alternate #1 feature enable */
  143. #define CS4231_ALT_FEATURE_2 0x11 /* alternate #2 feature enable */
  144. #define CS4231_LEFT_LINE_IN 0x12 /* left line input control */
  145. #define CS4231_RIGHT_LINE_IN 0x13 /* right line input control */
  146. #define CS4231_TIMER_LOW 0x14 /* timer low byte */
  147. #define CS4231_TIMER_HIGH 0x15 /* timer high byte */
  148. #define CS4231_LEFT_MIC_INPUT 0x16 /* left MIC input control register (InterWave only) */
  149. #define CS4231_RIGHT_MIC_INPUT 0x17 /* right MIC input control register (InterWave only) */
  150. #define CS4236_EXT_REG 0x17 /* extended register access */
  151. #define CS4231_IRQ_STATUS 0x18 /* irq status register */
  152. #define CS4231_LINE_LEFT_OUTPUT 0x19 /* left line output control register (InterWave only) */
  153. #define CS4231_VERSION 0x19 /* CS4231(A) - version values */
  154. #define CS4231_MONO_CTRL 0x1a /* mono input/output control */
  155. #define CS4231_LINE_RIGHT_OUTPUT 0x1b /* right line output control register (InterWave only) */
  156. #define CS4235_LEFT_MASTER 0x1b /* left master output control */
  157. #define CS4231_REC_FORMAT 0x1c /* clock and data format - record - bits 7-0 MCE */
  158. #define CS4231_PLY_VAR_FREQ 0x1d /* playback variable frequency */
  159. #define CS4235_RIGHT_MASTER 0x1d /* right master output control */
  160. #define CS4231_REC_UPR_CNT 0x1e /* record upper count */
  161. #define CS4231_REC_LWR_CNT 0x1f /* record lower count */
  162. /* definitions for codec register select port - CODECP( REGSEL ) */
  163. #define CS4231_INIT 0x80 /* CODEC is initializing */
  164. #define CS4231_MCE 0x40 /* mode change enable */
  165. #define CS4231_TRD 0x20 /* transfer request disable */
  166. /* definitions for codec status register - CODECP( STATUS ) */
  167. #define CS4231_GLOBALIRQ 0x01 /* IRQ is active */
  168. /* definitions for codec irq status - CS4231_IRQ_STATUS */
  169. #define CS4231_PLAYBACK_IRQ 0x10
  170. #define CS4231_RECORD_IRQ 0x20
  171. #define CS4231_TIMER_IRQ 0x40
  172. #define CS4231_ALL_IRQS 0x70
  173. #define CS4231_REC_UNDERRUN 0x08
  174. #define CS4231_REC_OVERRUN 0x04
  175. #define CS4231_PLY_OVERRUN 0x02
  176. #define CS4231_PLY_UNDERRUN 0x01
  177. /* definitions for CS4231_LEFT_INPUT and CS4231_RIGHT_INPUT registers */
  178. #define CS4231_ENABLE_MIC_GAIN 0x20
  179. #define CS4231_MIXS_LINE 0x00
  180. #define CS4231_MIXS_AUX1 0x40
  181. #define CS4231_MIXS_MIC 0x80
  182. #define CS4231_MIXS_ALL 0xc0
  183. /* definitions for clock and data format register - CS4231_PLAYBK_FORMAT */
  184. #define CS4231_LINEAR_8 0x00 /* 8-bit unsigned data */
  185. #define CS4231_ALAW_8 0x60 /* 8-bit A-law companded */
  186. #define CS4231_ULAW_8 0x20 /* 8-bit U-law companded */
  187. #define CS4231_LINEAR_16 0x40 /* 16-bit twos complement data - little endian */
  188. #define CS4231_LINEAR_16_BIG 0xc0 /* 16-bit twos complement data - big endian */
  189. #define CS4231_ADPCM_16 0xa0 /* 16-bit ADPCM */
  190. #define CS4231_STEREO 0x10 /* stereo mode */
  191. /* bits 3-1 define frequency divisor */
  192. #define CS4231_XTAL1 0x00 /* 24.576 crystal */
  193. #define CS4231_XTAL2 0x01 /* 16.9344 crystal */
  194. /* definitions for interface control register - CS4231_IFACE_CTRL */
  195. #define CS4231_RECORD_PIO 0x80 /* record PIO enable */
  196. #define CS4231_PLAYBACK_PIO 0x40 /* playback PIO enable */
  197. #define CS4231_CALIB_MODE 0x18 /* calibration mode bits */
  198. #define CS4231_AUTOCALIB 0x08 /* auto calibrate */
  199. #define CS4231_SINGLE_DMA 0x04 /* use single DMA channel */
  200. #define CS4231_RECORD_ENABLE 0x02 /* record enable */
  201. #define CS4231_PLAYBACK_ENABLE 0x01 /* playback enable */
  202. /* definitions for pin control register - CS4231_PIN_CTRL */
  203. #define CS4231_IRQ_ENABLE 0x02 /* enable IRQ */
  204. #define CS4231_XCTL1 0x40 /* external control #1 */
  205. #define CS4231_XCTL0 0x80 /* external control #0 */
  206. /* definitions for test and init register - CS4231_TEST_INIT */
  207. #define CS4231_CALIB_IN_PROGRESS 0x20 /* auto calibrate in progress */
  208. #define CS4231_DMA_REQUEST 0x10 /* DMA request in progress */
  209. /* definitions for misc control register - CS4231_MISC_INFO */
  210. #define CS4231_MODE2 0x40 /* MODE 2 */
  211. #define CS4231_IW_MODE3 0x6c /* MODE 3 - InterWave enhanced mode */
  212. #define CS4231_4236_MODE3 0xe0 /* MODE 3 - CS4236+ enhanced mode */
  213. /* definitions for alternate feature 1 register - CS4231_ALT_FEATURE_1 */
  214. #define CS4231_DACZ 0x01 /* zero DAC when underrun */
  215. #define CS4231_TIMER_ENABLE 0x40 /* codec timer enable */
  216. #define CS4231_OLB 0x80 /* output level bit */
  217. /* SBUS DMA register defines. */
  218. #define APCCSR 0x10UL /* APC DMA CSR */
  219. #define APCCVA 0x20UL /* APC Capture DMA Address */
  220. #define APCCC 0x24UL /* APC Capture Count */
  221. #define APCCNVA 0x28UL /* APC Capture DMA Next Address */
  222. #define APCCNC 0x2cUL /* APC Capture Next Count */
  223. #define APCPVA 0x30UL /* APC Play DMA Address */
  224. #define APCPC 0x34UL /* APC Play Count */
  225. #define APCPNVA 0x38UL /* APC Play DMA Next Address */
  226. #define APCPNC 0x3cUL /* APC Play Next Count */
  227. /* Defines for SBUS DMA-routines */
  228. #define APCVA 0x0UL /* APC DMA Address */
  229. #define APCC 0x4UL /* APC Count */
  230. #define APCNVA 0x8UL /* APC DMA Next Address */
  231. #define APCNC 0xcUL /* APC Next Count */
  232. #define APC_PLAY 0x30UL /* Play registers start at 0x30 */
  233. #define APC_RECORD 0x20UL /* Record registers start at 0x20 */
  234. /* APCCSR bits */
  235. #define APC_INT_PENDING 0x800000 /* Interrupt Pending */
  236. #define APC_PLAY_INT 0x400000 /* Playback interrupt */
  237. #define APC_CAPT_INT 0x200000 /* Capture interrupt */
  238. #define APC_GENL_INT 0x100000 /* General interrupt */
  239. #define APC_XINT_ENA 0x80000 /* General ext int. enable */
  240. #define APC_XINT_PLAY 0x40000 /* Playback ext intr */
  241. #define APC_XINT_CAPT 0x20000 /* Capture ext intr */
  242. #define APC_XINT_GENL 0x10000 /* Error ext intr */
  243. #define APC_XINT_EMPT 0x8000 /* Pipe empty interrupt (0 write to pva) */
  244. #define APC_XINT_PEMP 0x4000 /* Play pipe empty (pva and pnva not set) */
  245. #define APC_XINT_PNVA 0x2000 /* Playback NVA dirty */
  246. #define APC_XINT_PENA 0x1000 /* play pipe empty Int enable */
  247. #define APC_XINT_COVF 0x800 /* Cap data dropped on floor */
  248. #define APC_XINT_CNVA 0x400 /* Capture NVA dirty */
  249. #define APC_XINT_CEMP 0x200 /* Capture pipe empty (cva and cnva not set) */
  250. #define APC_XINT_CENA 0x100 /* Cap. pipe empty int enable */
  251. #define APC_PPAUSE 0x80 /* Pause the play DMA */
  252. #define APC_CPAUSE 0x40 /* Pause the capture DMA */
  253. #define APC_CDC_RESET 0x20 /* CODEC RESET */
  254. #define APC_PDMA_READY 0x08 /* Play DMA Go */
  255. #define APC_CDMA_READY 0x04 /* Capture DMA Go */
  256. #define APC_CHIP_RESET 0x01 /* Reset the chip */
  257. /* EBUS DMA register offsets */
  258. #define EBDMA_CSR 0x00UL /* Control/Status */
  259. #define EBDMA_ADDR 0x04UL /* DMA Address */
  260. #define EBDMA_COUNT 0x08UL /* DMA Count */
  261. /*
  262. * Some variables
  263. */
  264. static unsigned char freq_bits[14] = {
  265. /* 5510 */ 0x00 | CS4231_XTAL2,
  266. /* 6620 */ 0x0E | CS4231_XTAL2,
  267. /* 8000 */ 0x00 | CS4231_XTAL1,
  268. /* 9600 */ 0x0E | CS4231_XTAL1,
  269. /* 11025 */ 0x02 | CS4231_XTAL2,
  270. /* 16000 */ 0x02 | CS4231_XTAL1,
  271. /* 18900 */ 0x04 | CS4231_XTAL2,
  272. /* 22050 */ 0x06 | CS4231_XTAL2,
  273. /* 27042 */ 0x04 | CS4231_XTAL1,
  274. /* 32000 */ 0x06 | CS4231_XTAL1,
  275. /* 33075 */ 0x0C | CS4231_XTAL2,
  276. /* 37800 */ 0x08 | CS4231_XTAL2,
  277. /* 44100 */ 0x0A | CS4231_XTAL2,
  278. /* 48000 */ 0x0C | CS4231_XTAL1
  279. };
  280. static unsigned int rates[14] = {
  281. 5510, 6620, 8000, 9600, 11025, 16000, 18900, 22050,
  282. 27042, 32000, 33075, 37800, 44100, 48000
  283. };
  284. static struct snd_pcm_hw_constraint_list hw_constraints_rates = {
  285. .count = 14,
  286. .list = rates,
  287. };
  288. static int snd_cs4231_xrate(struct snd_pcm_runtime *runtime)
  289. {
  290. return snd_pcm_hw_constraint_list(runtime, 0,
  291. SNDRV_PCM_HW_PARAM_RATE,
  292. &hw_constraints_rates);
  293. }
  294. static unsigned char snd_cs4231_original_image[32] =
  295. {
  296. 0x00, /* 00/00 - lic */
  297. 0x00, /* 01/01 - ric */
  298. 0x9f, /* 02/02 - la1ic */
  299. 0x9f, /* 03/03 - ra1ic */
  300. 0x9f, /* 04/04 - la2ic */
  301. 0x9f, /* 05/05 - ra2ic */
  302. 0xbf, /* 06/06 - loc */
  303. 0xbf, /* 07/07 - roc */
  304. 0x20, /* 08/08 - pdfr */
  305. CS4231_AUTOCALIB, /* 09/09 - ic */
  306. 0x00, /* 0a/10 - pc */
  307. 0x00, /* 0b/11 - ti */
  308. CS4231_MODE2, /* 0c/12 - mi */
  309. 0x00, /* 0d/13 - lbc */
  310. 0x00, /* 0e/14 - pbru */
  311. 0x00, /* 0f/15 - pbrl */
  312. 0x80, /* 10/16 - afei */
  313. 0x01, /* 11/17 - afeii */
  314. 0x9f, /* 12/18 - llic */
  315. 0x9f, /* 13/19 - rlic */
  316. 0x00, /* 14/20 - tlb */
  317. 0x00, /* 15/21 - thb */
  318. 0x00, /* 16/22 - la3mic/reserved */
  319. 0x00, /* 17/23 - ra3mic/reserved */
  320. 0x00, /* 18/24 - afs */
  321. 0x00, /* 19/25 - lamoc/version */
  322. 0x00, /* 1a/26 - mioc */
  323. 0x00, /* 1b/27 - ramoc/reserved */
  324. 0x20, /* 1c/28 - cdfr */
  325. 0x00, /* 1d/29 - res4 */
  326. 0x00, /* 1e/30 - cbru */
  327. 0x00, /* 1f/31 - cbrl */
  328. };
  329. static u8 __cs4231_readb(struct snd_cs4231 *cp, void __iomem *reg_addr)
  330. {
  331. #ifdef EBUS_SUPPORT
  332. if (cp->flags & CS4231_FLAG_EBUS) {
  333. return readb(reg_addr);
  334. } else {
  335. #endif
  336. #ifdef SBUS_SUPPORT
  337. return sbus_readb(reg_addr);
  338. #endif
  339. #ifdef EBUS_SUPPORT
  340. }
  341. #endif
  342. }
  343. static void __cs4231_writeb(struct snd_cs4231 *cp, u8 val, void __iomem *reg_addr)
  344. {
  345. #ifdef EBUS_SUPPORT
  346. if (cp->flags & CS4231_FLAG_EBUS) {
  347. return writeb(val, reg_addr);
  348. } else {
  349. #endif
  350. #ifdef SBUS_SUPPORT
  351. return sbus_writeb(val, reg_addr);
  352. #endif
  353. #ifdef EBUS_SUPPORT
  354. }
  355. #endif
  356. }
  357. /*
  358. * Basic I/O functions
  359. */
  360. static void snd_cs4231_outm(struct snd_cs4231 *chip, unsigned char reg,
  361. unsigned char mask, unsigned char value)
  362. {
  363. int timeout;
  364. unsigned char tmp;
  365. for (timeout = 250;
  366. timeout > 0 && (__cs4231_readb(chip, CS4231P(chip, REGSEL)) & CS4231_INIT);
  367. timeout--)
  368. udelay(100);
  369. #ifdef CONFIG_SND_DEBUG
  370. if (__cs4231_readb(chip, CS4231P(chip, REGSEL)) & CS4231_INIT)
  371. snd_printdd("outm: auto calibration time out - reg = 0x%x, value = 0x%x\n", reg, value);
  372. #endif
  373. if (chip->calibrate_mute) {
  374. chip->image[reg] &= mask;
  375. chip->image[reg] |= value;
  376. } else {
  377. __cs4231_writeb(chip, chip->mce_bit | reg, CS4231P(chip, REGSEL));
  378. mb();
  379. tmp = (chip->image[reg] & mask) | value;
  380. __cs4231_writeb(chip, tmp, CS4231P(chip, REG));
  381. chip->image[reg] = tmp;
  382. mb();
  383. }
  384. }
  385. static void snd_cs4231_dout(struct snd_cs4231 *chip, unsigned char reg, unsigned char value)
  386. {
  387. int timeout;
  388. for (timeout = 250;
  389. timeout > 0 && (__cs4231_readb(chip, CS4231P(chip, REGSEL)) & CS4231_INIT);
  390. timeout--)
  391. udelay(100);
  392. #ifdef CONFIG_SND_DEBUG
  393. if (__cs4231_readb(chip, CS4231P(chip, REGSEL)) & CS4231_INIT)
  394. snd_printdd("out: auto calibration time out - reg = 0x%x, value = 0x%x\n", reg, value);
  395. #endif
  396. __cs4231_writeb(chip, chip->mce_bit | reg, CS4231P(chip, REGSEL));
  397. __cs4231_writeb(chip, value, CS4231P(chip, REG));
  398. mb();
  399. }
  400. static void snd_cs4231_out(struct snd_cs4231 *chip, unsigned char reg, unsigned char value)
  401. {
  402. int timeout;
  403. for (timeout = 250;
  404. timeout > 0 && (__cs4231_readb(chip, CS4231P(chip, REGSEL)) & CS4231_INIT);
  405. timeout--)
  406. udelay(100);
  407. #ifdef CONFIG_SND_DEBUG
  408. if (__cs4231_readb(chip, CS4231P(chip, REGSEL)) & CS4231_INIT)
  409. snd_printdd("out: auto calibration time out - reg = 0x%x, value = 0x%x\n", reg, value);
  410. #endif
  411. __cs4231_writeb(chip, chip->mce_bit | reg, CS4231P(chip, REGSEL));
  412. __cs4231_writeb(chip, value, CS4231P(chip, REG));
  413. chip->image[reg] = value;
  414. mb();
  415. }
  416. static unsigned char snd_cs4231_in(struct snd_cs4231 *chip, unsigned char reg)
  417. {
  418. int timeout;
  419. unsigned char ret;
  420. for (timeout = 250;
  421. timeout > 0 && (__cs4231_readb(chip, CS4231P(chip, REGSEL)) & CS4231_INIT);
  422. timeout--)
  423. udelay(100);
  424. #ifdef CONFIG_SND_DEBUG
  425. if (__cs4231_readb(chip, CS4231P(chip, REGSEL)) & CS4231_INIT)
  426. snd_printdd("in: auto calibration time out - reg = 0x%x\n", reg);
  427. #endif
  428. __cs4231_writeb(chip, chip->mce_bit | reg, CS4231P(chip, REGSEL));
  429. mb();
  430. ret = __cs4231_readb(chip, CS4231P(chip, REG));
  431. return ret;
  432. }
  433. /*
  434. * CS4231 detection / MCE routines
  435. */
  436. static void snd_cs4231_busy_wait(struct snd_cs4231 *chip)
  437. {
  438. int timeout;
  439. /* huh.. looks like this sequence is proper for CS4231A chip (GUS MAX) */
  440. for (timeout = 5; timeout > 0; timeout--)
  441. __cs4231_readb(chip, CS4231P(chip, REGSEL));
  442. /* end of cleanup sequence */
  443. for (timeout = 500;
  444. timeout > 0 && (__cs4231_readb(chip, CS4231P(chip, REGSEL)) & CS4231_INIT);
  445. timeout--)
  446. udelay(1000);
  447. }
  448. static void snd_cs4231_mce_up(struct snd_cs4231 *chip)
  449. {
  450. unsigned long flags;
  451. int timeout;
  452. spin_lock_irqsave(&chip->lock, flags);
  453. for (timeout = 250; timeout > 0 && (__cs4231_readb(chip, CS4231P(chip, REGSEL)) & CS4231_INIT); timeout--)
  454. udelay(100);
  455. #ifdef CONFIG_SND_DEBUG
  456. if (__cs4231_readb(chip, CS4231P(chip, REGSEL)) & CS4231_INIT)
  457. snd_printdd("mce_up - auto calibration time out (0)\n");
  458. #endif
  459. chip->mce_bit |= CS4231_MCE;
  460. timeout = __cs4231_readb(chip, CS4231P(chip, REGSEL));
  461. if (timeout == 0x80)
  462. snd_printdd("mce_up [%p]: serious init problem - codec still busy\n", chip->port);
  463. if (!(timeout & CS4231_MCE))
  464. __cs4231_writeb(chip, chip->mce_bit | (timeout & 0x1f), CS4231P(chip, REGSEL));
  465. spin_unlock_irqrestore(&chip->lock, flags);
  466. }
  467. static void snd_cs4231_mce_down(struct snd_cs4231 *chip)
  468. {
  469. unsigned long flags;
  470. int timeout;
  471. spin_lock_irqsave(&chip->lock, flags);
  472. snd_cs4231_busy_wait(chip);
  473. #ifdef CONFIG_SND_DEBUG
  474. if (__cs4231_readb(chip, CS4231P(chip, REGSEL)) & CS4231_INIT)
  475. snd_printdd("mce_down [%p] - auto calibration time out (0)\n", CS4231P(chip, REGSEL));
  476. #endif
  477. chip->mce_bit &= ~CS4231_MCE;
  478. timeout = __cs4231_readb(chip, CS4231P(chip, REGSEL));
  479. __cs4231_writeb(chip, chip->mce_bit | (timeout & 0x1f), CS4231P(chip, REGSEL));
  480. if (timeout == 0x80)
  481. snd_printdd("mce_down [%p]: serious init problem - codec still busy\n", chip->port);
  482. if ((timeout & CS4231_MCE) == 0) {
  483. spin_unlock_irqrestore(&chip->lock, flags);
  484. return;
  485. }
  486. snd_cs4231_busy_wait(chip);
  487. /* calibration process */
  488. for (timeout = 500; timeout > 0 && (snd_cs4231_in(chip, CS4231_TEST_INIT) & CS4231_CALIB_IN_PROGRESS) == 0; timeout--)
  489. udelay(100);
  490. if ((snd_cs4231_in(chip, CS4231_TEST_INIT) & CS4231_CALIB_IN_PROGRESS) == 0) {
  491. snd_printd("cs4231_mce_down - auto calibration time out (1)\n");
  492. spin_unlock_irqrestore(&chip->lock, flags);
  493. return;
  494. }
  495. /* in 10ms increments, check condition, up to 250ms */
  496. timeout = 25;
  497. while (snd_cs4231_in(chip, CS4231_TEST_INIT) & CS4231_CALIB_IN_PROGRESS) {
  498. spin_unlock_irqrestore(&chip->lock, flags);
  499. if (--timeout < 0) {
  500. snd_printk("mce_down - auto calibration time out (2)\n");
  501. return;
  502. }
  503. msleep(10);
  504. spin_lock_irqsave(&chip->lock, flags);
  505. }
  506. /* in 10ms increments, check condition, up to 100ms */
  507. timeout = 10;
  508. while (__cs4231_readb(chip, CS4231P(chip, REGSEL)) & CS4231_INIT) {
  509. spin_unlock_irqrestore(&chip->lock, flags);
  510. if (--timeout < 0) {
  511. snd_printk("mce_down - auto calibration time out (3)\n");
  512. return;
  513. }
  514. msleep(10);
  515. spin_lock_irqsave(&chip->lock, flags);
  516. }
  517. spin_unlock_irqrestore(&chip->lock, flags);
  518. }
  519. static void snd_cs4231_advance_dma(struct cs4231_dma_control *dma_cont,
  520. struct snd_pcm_substream *substream,
  521. unsigned int *periods_sent)
  522. {
  523. struct snd_pcm_runtime *runtime = substream->runtime;
  524. while (1) {
  525. unsigned int period_size = snd_pcm_lib_period_bytes(substream);
  526. unsigned int offset = period_size * (*periods_sent);
  527. BUG_ON(period_size >= (1 << 24));
  528. if (dma_cont->request(dma_cont, runtime->dma_addr + offset, period_size))
  529. return;
  530. (*periods_sent) = ((*periods_sent) + 1) % runtime->periods;
  531. }
  532. }
  533. static void cs4231_dma_trigger(struct snd_pcm_substream *substream,
  534. unsigned int what, int on)
  535. {
  536. struct snd_cs4231 *chip = snd_pcm_substream_chip(substream);
  537. struct cs4231_dma_control *dma_cont;
  538. if (what & CS4231_PLAYBACK_ENABLE) {
  539. dma_cont = &chip->p_dma;
  540. if (on) {
  541. dma_cont->prepare(dma_cont, 0);
  542. dma_cont->enable(dma_cont, 1);
  543. snd_cs4231_advance_dma(dma_cont,
  544. chip->playback_substream,
  545. &chip->p_periods_sent);
  546. } else {
  547. dma_cont->enable(dma_cont, 0);
  548. }
  549. }
  550. if (what & CS4231_RECORD_ENABLE) {
  551. dma_cont = &chip->c_dma;
  552. if (on) {
  553. dma_cont->prepare(dma_cont, 1);
  554. dma_cont->enable(dma_cont, 1);
  555. snd_cs4231_advance_dma(dma_cont,
  556. chip->capture_substream,
  557. &chip->c_periods_sent);
  558. } else {
  559. dma_cont->enable(dma_cont, 0);
  560. }
  561. }
  562. }
  563. static int snd_cs4231_trigger(struct snd_pcm_substream *substream, int cmd)
  564. {
  565. struct snd_cs4231 *chip = snd_pcm_substream_chip(substream);
  566. int result = 0;
  567. switch (cmd) {
  568. case SNDRV_PCM_TRIGGER_START:
  569. case SNDRV_PCM_TRIGGER_STOP:
  570. {
  571. unsigned int what = 0;
  572. struct snd_pcm_substream *s;
  573. struct list_head *pos;
  574. unsigned long flags;
  575. snd_pcm_group_for_each(pos, substream) {
  576. s = snd_pcm_group_substream_entry(pos);
  577. if (s == chip->playback_substream) {
  578. what |= CS4231_PLAYBACK_ENABLE;
  579. snd_pcm_trigger_done(s, substream);
  580. } else if (s == chip->capture_substream) {
  581. what |= CS4231_RECORD_ENABLE;
  582. snd_pcm_trigger_done(s, substream);
  583. }
  584. }
  585. spin_lock_irqsave(&chip->lock, flags);
  586. if (cmd == SNDRV_PCM_TRIGGER_START) {
  587. cs4231_dma_trigger(substream, what, 1);
  588. chip->image[CS4231_IFACE_CTRL] |= what;
  589. } else {
  590. cs4231_dma_trigger(substream, what, 0);
  591. chip->image[CS4231_IFACE_CTRL] &= ~what;
  592. }
  593. snd_cs4231_out(chip, CS4231_IFACE_CTRL,
  594. chip->image[CS4231_IFACE_CTRL]);
  595. spin_unlock_irqrestore(&chip->lock, flags);
  596. break;
  597. }
  598. default:
  599. result = -EINVAL;
  600. break;
  601. }
  602. return result;
  603. }
  604. /*
  605. * CODEC I/O
  606. */
  607. static unsigned char snd_cs4231_get_rate(unsigned int rate)
  608. {
  609. int i;
  610. for (i = 0; i < 14; i++)
  611. if (rate == rates[i])
  612. return freq_bits[i];
  613. // snd_BUG();
  614. return freq_bits[13];
  615. }
  616. static unsigned char snd_cs4231_get_format(struct snd_cs4231 *chip, int format, int channels)
  617. {
  618. unsigned char rformat;
  619. rformat = CS4231_LINEAR_8;
  620. switch (format) {
  621. case SNDRV_PCM_FORMAT_MU_LAW: rformat = CS4231_ULAW_8; break;
  622. case SNDRV_PCM_FORMAT_A_LAW: rformat = CS4231_ALAW_8; break;
  623. case SNDRV_PCM_FORMAT_S16_LE: rformat = CS4231_LINEAR_16; break;
  624. case SNDRV_PCM_FORMAT_S16_BE: rformat = CS4231_LINEAR_16_BIG; break;
  625. case SNDRV_PCM_FORMAT_IMA_ADPCM: rformat = CS4231_ADPCM_16; break;
  626. }
  627. if (channels > 1)
  628. rformat |= CS4231_STEREO;
  629. return rformat;
  630. }
  631. static void snd_cs4231_calibrate_mute(struct snd_cs4231 *chip, int mute)
  632. {
  633. unsigned long flags;
  634. mute = mute ? 1 : 0;
  635. spin_lock_irqsave(&chip->lock, flags);
  636. if (chip->calibrate_mute == mute) {
  637. spin_unlock_irqrestore(&chip->lock, flags);
  638. return;
  639. }
  640. if (!mute) {
  641. snd_cs4231_dout(chip, CS4231_LEFT_INPUT,
  642. chip->image[CS4231_LEFT_INPUT]);
  643. snd_cs4231_dout(chip, CS4231_RIGHT_INPUT,
  644. chip->image[CS4231_RIGHT_INPUT]);
  645. snd_cs4231_dout(chip, CS4231_LOOPBACK,
  646. chip->image[CS4231_LOOPBACK]);
  647. }
  648. snd_cs4231_dout(chip, CS4231_AUX1_LEFT_INPUT,
  649. mute ? 0x80 : chip->image[CS4231_AUX1_LEFT_INPUT]);
  650. snd_cs4231_dout(chip, CS4231_AUX1_RIGHT_INPUT,
  651. mute ? 0x80 : chip->image[CS4231_AUX1_RIGHT_INPUT]);
  652. snd_cs4231_dout(chip, CS4231_AUX2_LEFT_INPUT,
  653. mute ? 0x80 : chip->image[CS4231_AUX2_LEFT_INPUT]);
  654. snd_cs4231_dout(chip, CS4231_AUX2_RIGHT_INPUT,
  655. mute ? 0x80 : chip->image[CS4231_AUX2_RIGHT_INPUT]);
  656. snd_cs4231_dout(chip, CS4231_LEFT_OUTPUT,
  657. mute ? 0x80 : chip->image[CS4231_LEFT_OUTPUT]);
  658. snd_cs4231_dout(chip, CS4231_RIGHT_OUTPUT,
  659. mute ? 0x80 : chip->image[CS4231_RIGHT_OUTPUT]);
  660. snd_cs4231_dout(chip, CS4231_LEFT_LINE_IN,
  661. mute ? 0x80 : chip->image[CS4231_LEFT_LINE_IN]);
  662. snd_cs4231_dout(chip, CS4231_RIGHT_LINE_IN,
  663. mute ? 0x80 : chip->image[CS4231_RIGHT_LINE_IN]);
  664. snd_cs4231_dout(chip, CS4231_MONO_CTRL,
  665. mute ? 0xc0 : chip->image[CS4231_MONO_CTRL]);
  666. chip->calibrate_mute = mute;
  667. spin_unlock_irqrestore(&chip->lock, flags);
  668. }
  669. static void snd_cs4231_playback_format(struct snd_cs4231 *chip, struct snd_pcm_hw_params *params,
  670. unsigned char pdfr)
  671. {
  672. unsigned long flags;
  673. mutex_lock(&chip->mce_mutex);
  674. snd_cs4231_calibrate_mute(chip, 1);
  675. snd_cs4231_mce_up(chip);
  676. spin_lock_irqsave(&chip->lock, flags);
  677. snd_cs4231_out(chip, CS4231_PLAYBK_FORMAT,
  678. (chip->image[CS4231_IFACE_CTRL] & CS4231_RECORD_ENABLE) ?
  679. (pdfr & 0xf0) | (chip->image[CS4231_REC_FORMAT] & 0x0f) :
  680. pdfr);
  681. spin_unlock_irqrestore(&chip->lock, flags);
  682. snd_cs4231_mce_down(chip);
  683. snd_cs4231_calibrate_mute(chip, 0);
  684. mutex_unlock(&chip->mce_mutex);
  685. }
  686. static void snd_cs4231_capture_format(struct snd_cs4231 *chip, struct snd_pcm_hw_params *params,
  687. unsigned char cdfr)
  688. {
  689. unsigned long flags;
  690. mutex_lock(&chip->mce_mutex);
  691. snd_cs4231_calibrate_mute(chip, 1);
  692. snd_cs4231_mce_up(chip);
  693. spin_lock_irqsave(&chip->lock, flags);
  694. if (!(chip->image[CS4231_IFACE_CTRL] & CS4231_PLAYBACK_ENABLE)) {
  695. snd_cs4231_out(chip, CS4231_PLAYBK_FORMAT,
  696. ((chip->image[CS4231_PLAYBK_FORMAT]) & 0xf0) |
  697. (cdfr & 0x0f));
  698. spin_unlock_irqrestore(&chip->lock, flags);
  699. snd_cs4231_mce_down(chip);
  700. snd_cs4231_mce_up(chip);
  701. spin_lock_irqsave(&chip->lock, flags);
  702. }
  703. snd_cs4231_out(chip, CS4231_REC_FORMAT, cdfr);
  704. spin_unlock_irqrestore(&chip->lock, flags);
  705. snd_cs4231_mce_down(chip);
  706. snd_cs4231_calibrate_mute(chip, 0);
  707. mutex_unlock(&chip->mce_mutex);
  708. }
  709. /*
  710. * Timer interface
  711. */
  712. static unsigned long snd_cs4231_timer_resolution(struct snd_timer *timer)
  713. {
  714. struct snd_cs4231 *chip = snd_timer_chip(timer);
  715. return chip->image[CS4231_PLAYBK_FORMAT] & 1 ? 9969 : 9920;
  716. }
  717. static int snd_cs4231_timer_start(struct snd_timer *timer)
  718. {
  719. unsigned long flags;
  720. unsigned int ticks;
  721. struct snd_cs4231 *chip = snd_timer_chip(timer);
  722. spin_lock_irqsave(&chip->lock, flags);
  723. ticks = timer->sticks;
  724. if ((chip->image[CS4231_ALT_FEATURE_1] & CS4231_TIMER_ENABLE) == 0 ||
  725. (unsigned char)(ticks >> 8) != chip->image[CS4231_TIMER_HIGH] ||
  726. (unsigned char)ticks != chip->image[CS4231_TIMER_LOW]) {
  727. snd_cs4231_out(chip, CS4231_TIMER_HIGH,
  728. chip->image[CS4231_TIMER_HIGH] =
  729. (unsigned char) (ticks >> 8));
  730. snd_cs4231_out(chip, CS4231_TIMER_LOW,
  731. chip->image[CS4231_TIMER_LOW] =
  732. (unsigned char) ticks);
  733. snd_cs4231_out(chip, CS4231_ALT_FEATURE_1,
  734. chip->image[CS4231_ALT_FEATURE_1] | CS4231_TIMER_ENABLE);
  735. }
  736. spin_unlock_irqrestore(&chip->lock, flags);
  737. return 0;
  738. }
  739. static int snd_cs4231_timer_stop(struct snd_timer *timer)
  740. {
  741. unsigned long flags;
  742. struct snd_cs4231 *chip = snd_timer_chip(timer);
  743. spin_lock_irqsave(&chip->lock, flags);
  744. snd_cs4231_out(chip, CS4231_ALT_FEATURE_1,
  745. chip->image[CS4231_ALT_FEATURE_1] &= ~CS4231_TIMER_ENABLE);
  746. spin_unlock_irqrestore(&chip->lock, flags);
  747. return 0;
  748. }
  749. static void __init snd_cs4231_init(struct snd_cs4231 *chip)
  750. {
  751. unsigned long flags;
  752. snd_cs4231_mce_down(chip);
  753. #ifdef SNDRV_DEBUG_MCE
  754. snd_printdd("init: (1)\n");
  755. #endif
  756. snd_cs4231_mce_up(chip);
  757. spin_lock_irqsave(&chip->lock, flags);
  758. chip->image[CS4231_IFACE_CTRL] &= ~(CS4231_PLAYBACK_ENABLE | CS4231_PLAYBACK_PIO |
  759. CS4231_RECORD_ENABLE | CS4231_RECORD_PIO |
  760. CS4231_CALIB_MODE);
  761. chip->image[CS4231_IFACE_CTRL] |= CS4231_AUTOCALIB;
  762. snd_cs4231_out(chip, CS4231_IFACE_CTRL, chip->image[CS4231_IFACE_CTRL]);
  763. spin_unlock_irqrestore(&chip->lock, flags);
  764. snd_cs4231_mce_down(chip);
  765. #ifdef SNDRV_DEBUG_MCE
  766. snd_printdd("init: (2)\n");
  767. #endif
  768. snd_cs4231_mce_up(chip);
  769. spin_lock_irqsave(&chip->lock, flags);
  770. snd_cs4231_out(chip, CS4231_ALT_FEATURE_1, chip->image[CS4231_ALT_FEATURE_1]);
  771. spin_unlock_irqrestore(&chip->lock, flags);
  772. snd_cs4231_mce_down(chip);
  773. #ifdef SNDRV_DEBUG_MCE
  774. snd_printdd("init: (3) - afei = 0x%x\n", chip->image[CS4231_ALT_FEATURE_1]);
  775. #endif
  776. spin_lock_irqsave(&chip->lock, flags);
  777. snd_cs4231_out(chip, CS4231_ALT_FEATURE_2, chip->image[CS4231_ALT_FEATURE_2]);
  778. spin_unlock_irqrestore(&chip->lock, flags);
  779. snd_cs4231_mce_up(chip);
  780. spin_lock_irqsave(&chip->lock, flags);
  781. snd_cs4231_out(chip, CS4231_PLAYBK_FORMAT, chip->image[CS4231_PLAYBK_FORMAT]);
  782. spin_unlock_irqrestore(&chip->lock, flags);
  783. snd_cs4231_mce_down(chip);
  784. #ifdef SNDRV_DEBUG_MCE
  785. snd_printdd("init: (4)\n");
  786. #endif
  787. snd_cs4231_mce_up(chip);
  788. spin_lock_irqsave(&chip->lock, flags);
  789. snd_cs4231_out(chip, CS4231_REC_FORMAT, chip->image[CS4231_REC_FORMAT]);
  790. spin_unlock_irqrestore(&chip->lock, flags);
  791. snd_cs4231_mce_down(chip);
  792. #ifdef SNDRV_DEBUG_MCE
  793. snd_printdd("init: (5)\n");
  794. #endif
  795. }
  796. static int snd_cs4231_open(struct snd_cs4231 *chip, unsigned int mode)
  797. {
  798. unsigned long flags;
  799. mutex_lock(&chip->open_mutex);
  800. if ((chip->mode & mode)) {
  801. mutex_unlock(&chip->open_mutex);
  802. return -EAGAIN;
  803. }
  804. if (chip->mode & CS4231_MODE_OPEN) {
  805. chip->mode |= mode;
  806. mutex_unlock(&chip->open_mutex);
  807. return 0;
  808. }
  809. /* ok. now enable and ack CODEC IRQ */
  810. spin_lock_irqsave(&chip->lock, flags);
  811. snd_cs4231_out(chip, CS4231_IRQ_STATUS, CS4231_PLAYBACK_IRQ |
  812. CS4231_RECORD_IRQ |
  813. CS4231_TIMER_IRQ);
  814. snd_cs4231_out(chip, CS4231_IRQ_STATUS, 0);
  815. __cs4231_writeb(chip, 0, CS4231P(chip, STATUS)); /* clear IRQ */
  816. __cs4231_writeb(chip, 0, CS4231P(chip, STATUS)); /* clear IRQ */
  817. snd_cs4231_out(chip, CS4231_IRQ_STATUS, CS4231_PLAYBACK_IRQ |
  818. CS4231_RECORD_IRQ |
  819. CS4231_TIMER_IRQ);
  820. snd_cs4231_out(chip, CS4231_IRQ_STATUS, 0);
  821. spin_unlock_irqrestore(&chip->lock, flags);
  822. chip->mode = mode;
  823. mutex_unlock(&chip->open_mutex);
  824. return 0;
  825. }
  826. static void snd_cs4231_close(struct snd_cs4231 *chip, unsigned int mode)
  827. {
  828. unsigned long flags;
  829. mutex_lock(&chip->open_mutex);
  830. chip->mode &= ~mode;
  831. if (chip->mode & CS4231_MODE_OPEN) {
  832. mutex_unlock(&chip->open_mutex);
  833. return;
  834. }
  835. snd_cs4231_calibrate_mute(chip, 1);
  836. /* disable IRQ */
  837. spin_lock_irqsave(&chip->lock, flags);
  838. snd_cs4231_out(chip, CS4231_IRQ_STATUS, 0);
  839. __cs4231_writeb(chip, 0, CS4231P(chip, STATUS)); /* clear IRQ */
  840. __cs4231_writeb(chip, 0, CS4231P(chip, STATUS)); /* clear IRQ */
  841. /* now disable record & playback */
  842. if (chip->image[CS4231_IFACE_CTRL] &
  843. (CS4231_PLAYBACK_ENABLE | CS4231_PLAYBACK_PIO |
  844. CS4231_RECORD_ENABLE | CS4231_RECORD_PIO)) {
  845. spin_unlock_irqrestore(&chip->lock, flags);
  846. snd_cs4231_mce_up(chip);
  847. spin_lock_irqsave(&chip->lock, flags);
  848. chip->image[CS4231_IFACE_CTRL] &=
  849. ~(CS4231_PLAYBACK_ENABLE | CS4231_PLAYBACK_PIO |
  850. CS4231_RECORD_ENABLE | CS4231_RECORD_PIO);
  851. snd_cs4231_out(chip, CS4231_IFACE_CTRL, chip->image[CS4231_IFACE_CTRL]);
  852. spin_unlock_irqrestore(&chip->lock, flags);
  853. snd_cs4231_mce_down(chip);
  854. spin_lock_irqsave(&chip->lock, flags);
  855. }
  856. /* clear IRQ again */
  857. snd_cs4231_out(chip, CS4231_IRQ_STATUS, 0);
  858. __cs4231_writeb(chip, 0, CS4231P(chip, STATUS)); /* clear IRQ */
  859. __cs4231_writeb(chip, 0, CS4231P(chip, STATUS)); /* clear IRQ */
  860. spin_unlock_irqrestore(&chip->lock, flags);
  861. snd_cs4231_calibrate_mute(chip, 0);
  862. chip->mode = 0;
  863. mutex_unlock(&chip->open_mutex);
  864. }
  865. /*
  866. * timer open/close
  867. */
  868. static int snd_cs4231_timer_open(struct snd_timer *timer)
  869. {
  870. struct snd_cs4231 *chip = snd_timer_chip(timer);
  871. snd_cs4231_open(chip, CS4231_MODE_TIMER);
  872. return 0;
  873. }
  874. static int snd_cs4231_timer_close(struct snd_timer * timer)
  875. {
  876. struct snd_cs4231 *chip = snd_timer_chip(timer);
  877. snd_cs4231_close(chip, CS4231_MODE_TIMER);
  878. return 0;
  879. }
  880. static struct snd_timer_hardware snd_cs4231_timer_table =
  881. {
  882. .flags = SNDRV_TIMER_HW_AUTO,
  883. .resolution = 9945,
  884. .ticks = 65535,
  885. .open = snd_cs4231_timer_open,
  886. .close = snd_cs4231_timer_close,
  887. .c_resolution = snd_cs4231_timer_resolution,
  888. .start = snd_cs4231_timer_start,
  889. .stop = snd_cs4231_timer_stop,
  890. };
  891. /*
  892. * ok.. exported functions..
  893. */
  894. static int snd_cs4231_playback_hw_params(struct snd_pcm_substream *substream,
  895. struct snd_pcm_hw_params *hw_params)
  896. {
  897. struct snd_cs4231 *chip = snd_pcm_substream_chip(substream);
  898. unsigned char new_pdfr;
  899. int err;
  900. if ((err = snd_pcm_lib_malloc_pages(substream,
  901. params_buffer_bytes(hw_params))) < 0)
  902. return err;
  903. new_pdfr = snd_cs4231_get_format(chip, params_format(hw_params),
  904. params_channels(hw_params)) |
  905. snd_cs4231_get_rate(params_rate(hw_params));
  906. snd_cs4231_playback_format(chip, hw_params, new_pdfr);
  907. return 0;
  908. }
  909. static int snd_cs4231_playback_hw_free(struct snd_pcm_substream *substream)
  910. {
  911. return snd_pcm_lib_free_pages(substream);
  912. }
  913. static int snd_cs4231_playback_prepare(struct snd_pcm_substream *substream)
  914. {
  915. struct snd_cs4231 *chip = snd_pcm_substream_chip(substream);
  916. struct snd_pcm_runtime *runtime = substream->runtime;
  917. unsigned long flags;
  918. spin_lock_irqsave(&chip->lock, flags);
  919. chip->image[CS4231_IFACE_CTRL] &= ~(CS4231_PLAYBACK_ENABLE |
  920. CS4231_PLAYBACK_PIO);
  921. BUG_ON(runtime->period_size > 0xffff + 1);
  922. chip->p_periods_sent = 0;
  923. spin_unlock_irqrestore(&chip->lock, flags);
  924. return 0;
  925. }
  926. static int snd_cs4231_capture_hw_params(struct snd_pcm_substream *substream,
  927. struct snd_pcm_hw_params *hw_params)
  928. {
  929. struct snd_cs4231 *chip = snd_pcm_substream_chip(substream);
  930. unsigned char new_cdfr;
  931. int err;
  932. if ((err = snd_pcm_lib_malloc_pages(substream,
  933. params_buffer_bytes(hw_params))) < 0)
  934. return err;
  935. new_cdfr = snd_cs4231_get_format(chip, params_format(hw_params),
  936. params_channels(hw_params)) |
  937. snd_cs4231_get_rate(params_rate(hw_params));
  938. snd_cs4231_capture_format(chip, hw_params, new_cdfr);
  939. return 0;
  940. }
  941. static int snd_cs4231_capture_hw_free(struct snd_pcm_substream *substream)
  942. {
  943. return snd_pcm_lib_free_pages(substream);
  944. }
  945. static int snd_cs4231_capture_prepare(struct snd_pcm_substream *substream)
  946. {
  947. struct snd_cs4231 *chip = snd_pcm_substream_chip(substream);
  948. unsigned long flags;
  949. spin_lock_irqsave(&chip->lock, flags);
  950. chip->image[CS4231_IFACE_CTRL] &= ~(CS4231_RECORD_ENABLE |
  951. CS4231_RECORD_PIO);
  952. chip->c_periods_sent = 0;
  953. spin_unlock_irqrestore(&chip->lock, flags);
  954. return 0;
  955. }
  956. static void snd_cs4231_overrange(struct snd_cs4231 *chip)
  957. {
  958. unsigned long flags;
  959. unsigned char res;
  960. spin_lock_irqsave(&chip->lock, flags);
  961. res = snd_cs4231_in(chip, CS4231_TEST_INIT);
  962. spin_unlock_irqrestore(&chip->lock, flags);
  963. if (res & (0x08 | 0x02)) /* detect overrange only above 0dB; may be user selectable? */
  964. chip->capture_substream->runtime->overrange++;
  965. }
  966. static void snd_cs4231_play_callback(struct snd_cs4231 *chip)
  967. {
  968. if (chip->image[CS4231_IFACE_CTRL] & CS4231_PLAYBACK_ENABLE) {
  969. snd_pcm_period_elapsed(chip->playback_substream);
  970. snd_cs4231_advance_dma(&chip->p_dma, chip->playback_substream,
  971. &chip->p_periods_sent);
  972. }
  973. }
  974. static void snd_cs4231_capture_callback(struct snd_cs4231 *chip)
  975. {
  976. if (chip->image[CS4231_IFACE_CTRL] & CS4231_RECORD_ENABLE) {
  977. snd_pcm_period_elapsed(chip->capture_substream);
  978. snd_cs4231_advance_dma(&chip->c_dma, chip->capture_substream,
  979. &chip->c_periods_sent);
  980. }
  981. }
  982. static snd_pcm_uframes_t snd_cs4231_playback_pointer(struct snd_pcm_substream *substream)
  983. {
  984. struct snd_cs4231 *chip = snd_pcm_substream_chip(substream);
  985. struct cs4231_dma_control *dma_cont = &chip->p_dma;
  986. size_t ptr;
  987. if (!(chip->image[CS4231_IFACE_CTRL] & CS4231_PLAYBACK_ENABLE))
  988. return 0;
  989. ptr = dma_cont->address(dma_cont);
  990. if (ptr != 0)
  991. ptr -= substream->runtime->dma_addr;
  992. return bytes_to_frames(substream->runtime, ptr);
  993. }
  994. static snd_pcm_uframes_t snd_cs4231_capture_pointer(struct snd_pcm_substream *substream)
  995. {
  996. struct snd_cs4231 *chip = snd_pcm_substream_chip(substream);
  997. struct cs4231_dma_control *dma_cont = &chip->c_dma;
  998. size_t ptr;
  999. if (!(chip->image[CS4231_IFACE_CTRL] & CS4231_RECORD_ENABLE))
  1000. return 0;
  1001. ptr = dma_cont->address(dma_cont);
  1002. if (ptr != 0)
  1003. ptr -= substream->runtime->dma_addr;
  1004. return bytes_to_frames(substream->runtime, ptr);
  1005. }
  1006. /*
  1007. */
  1008. static int __init snd_cs4231_probe(struct snd_cs4231 *chip)
  1009. {
  1010. unsigned long flags;
  1011. int i, id, vers;
  1012. unsigned char *ptr;
  1013. id = vers = 0;
  1014. for (i = 0; i < 50; i++) {
  1015. mb();
  1016. if (__cs4231_readb(chip, CS4231P(chip, REGSEL)) & CS4231_INIT)
  1017. udelay(2000);
  1018. else {
  1019. spin_lock_irqsave(&chip->lock, flags);
  1020. snd_cs4231_out(chip, CS4231_MISC_INFO, CS4231_MODE2);
  1021. id = snd_cs4231_in(chip, CS4231_MISC_INFO) & 0x0f;
  1022. vers = snd_cs4231_in(chip, CS4231_VERSION);
  1023. spin_unlock_irqrestore(&chip->lock, flags);
  1024. if (id == 0x0a)
  1025. break; /* this is valid value */
  1026. }
  1027. }
  1028. snd_printdd("cs4231: port = %p, id = 0x%x\n", chip->port, id);
  1029. if (id != 0x0a)
  1030. return -ENODEV; /* no valid device found */
  1031. spin_lock_irqsave(&chip->lock, flags);
  1032. /* Reset DMA engine (sbus only). */
  1033. chip->p_dma.reset(chip);
  1034. __cs4231_readb(chip, CS4231P(chip, STATUS)); /* clear any pendings IRQ */
  1035. __cs4231_writeb(chip, 0, CS4231P(chip, STATUS));
  1036. mb();
  1037. spin_unlock_irqrestore(&chip->lock, flags);
  1038. chip->image[CS4231_MISC_INFO] = CS4231_MODE2;
  1039. chip->image[CS4231_IFACE_CTRL] =
  1040. chip->image[CS4231_IFACE_CTRL] & ~CS4231_SINGLE_DMA;
  1041. chip->image[CS4231_ALT_FEATURE_1] = 0x80;
  1042. chip->image[CS4231_ALT_FEATURE_2] = 0x01;
  1043. if (vers & 0x20)
  1044. chip->image[CS4231_ALT_FEATURE_2] |= 0x02;
  1045. ptr = (unsigned char *) &chip->image;
  1046. snd_cs4231_mce_down(chip);
  1047. spin_lock_irqsave(&chip->lock, flags);
  1048. for (i = 0; i < 32; i++) /* ok.. fill all CS4231 registers */
  1049. snd_cs4231_out(chip, i, *ptr++);
  1050. spin_unlock_irqrestore(&chip->lock, flags);
  1051. snd_cs4231_mce_up(chip);
  1052. snd_cs4231_mce_down(chip);
  1053. mdelay(2);
  1054. return 0; /* all things are ok.. */
  1055. }
  1056. static struct snd_pcm_hardware snd_cs4231_playback =
  1057. {
  1058. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  1059. SNDRV_PCM_INFO_MMAP_VALID | SNDRV_PCM_INFO_SYNC_START),
  1060. .formats = (SNDRV_PCM_FMTBIT_MU_LAW | SNDRV_PCM_FMTBIT_A_LAW |
  1061. SNDRV_PCM_FMTBIT_IMA_ADPCM |
  1062. SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE |
  1063. SNDRV_PCM_FMTBIT_S16_BE),
  1064. .rates = SNDRV_PCM_RATE_KNOT | SNDRV_PCM_RATE_8000_48000,
  1065. .rate_min = 5510,
  1066. .rate_max = 48000,
  1067. .channels_min = 1,
  1068. .channels_max = 2,
  1069. .buffer_bytes_max = (32*1024),
  1070. .period_bytes_min = 4096,
  1071. .period_bytes_max = (32*1024),
  1072. .periods_min = 1,
  1073. .periods_max = 1024,
  1074. };
  1075. static struct snd_pcm_hardware snd_cs4231_capture =
  1076. {
  1077. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  1078. SNDRV_PCM_INFO_MMAP_VALID | SNDRV_PCM_INFO_SYNC_START),
  1079. .formats = (SNDRV_PCM_FMTBIT_MU_LAW | SNDRV_PCM_FMTBIT_A_LAW |
  1080. SNDRV_PCM_FMTBIT_IMA_ADPCM |
  1081. SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE |
  1082. SNDRV_PCM_FMTBIT_S16_BE),
  1083. .rates = SNDRV_PCM_RATE_KNOT | SNDRV_PCM_RATE_8000_48000,
  1084. .rate_min = 5510,
  1085. .rate_max = 48000,
  1086. .channels_min = 1,
  1087. .channels_max = 2,
  1088. .buffer_bytes_max = (32*1024),
  1089. .period_bytes_min = 4096,
  1090. .period_bytes_max = (32*1024),
  1091. .periods_min = 1,
  1092. .periods_max = 1024,
  1093. };
  1094. static int snd_cs4231_playback_open(struct snd_pcm_substream *substream)
  1095. {
  1096. struct snd_cs4231 *chip = snd_pcm_substream_chip(substream);
  1097. struct snd_pcm_runtime *runtime = substream->runtime;
  1098. int err;
  1099. runtime->hw = snd_cs4231_playback;
  1100. if ((err = snd_cs4231_open(chip, CS4231_MODE_PLAY)) < 0) {
  1101. snd_free_pages(runtime->dma_area, runtime->dma_bytes);
  1102. return err;
  1103. }
  1104. chip->playback_substream = substream;
  1105. chip->p_periods_sent = 0;
  1106. snd_pcm_set_sync(substream);
  1107. snd_cs4231_xrate(runtime);
  1108. return 0;
  1109. }
  1110. static int snd_cs4231_capture_open(struct snd_pcm_substream *substream)
  1111. {
  1112. struct snd_cs4231 *chip = snd_pcm_substream_chip(substream);
  1113. struct snd_pcm_runtime *runtime = substream->runtime;
  1114. int err;
  1115. runtime->hw = snd_cs4231_capture;
  1116. if ((err = snd_cs4231_open(chip, CS4231_MODE_RECORD)) < 0) {
  1117. snd_free_pages(runtime->dma_area, runtime->dma_bytes);
  1118. return err;
  1119. }
  1120. chip->capture_substream = substream;
  1121. chip->c_periods_sent = 0;
  1122. snd_pcm_set_sync(substream);
  1123. snd_cs4231_xrate(runtime);
  1124. return 0;
  1125. }
  1126. static int snd_cs4231_playback_close(struct snd_pcm_substream *substream)
  1127. {
  1128. struct snd_cs4231 *chip = snd_pcm_substream_chip(substream);
  1129. snd_cs4231_close(chip, CS4231_MODE_PLAY);
  1130. chip->playback_substream = NULL;
  1131. return 0;
  1132. }
  1133. static int snd_cs4231_capture_close(struct snd_pcm_substream *substream)
  1134. {
  1135. struct snd_cs4231 *chip = snd_pcm_substream_chip(substream);
  1136. snd_cs4231_close(chip, CS4231_MODE_RECORD);
  1137. chip->capture_substream = NULL;
  1138. return 0;
  1139. }
  1140. /* XXX We can do some power-management, in particular on EBUS using
  1141. * XXX the audio AUXIO register...
  1142. */
  1143. static struct snd_pcm_ops snd_cs4231_playback_ops = {
  1144. .open = snd_cs4231_playback_open,
  1145. .close = snd_cs4231_playback_close,
  1146. .ioctl = snd_pcm_lib_ioctl,
  1147. .hw_params = snd_cs4231_playback_hw_params,
  1148. .hw_free = snd_cs4231_playback_hw_free,
  1149. .prepare = snd_cs4231_playback_prepare,
  1150. .trigger = snd_cs4231_trigger,
  1151. .pointer = snd_cs4231_playback_pointer,
  1152. };
  1153. static struct snd_pcm_ops snd_cs4231_capture_ops = {
  1154. .open = snd_cs4231_capture_open,
  1155. .close = snd_cs4231_capture_close,
  1156. .ioctl = snd_pcm_lib_ioctl,
  1157. .hw_params = snd_cs4231_capture_hw_params,
  1158. .hw_free = snd_cs4231_capture_hw_free,
  1159. .prepare = snd_cs4231_capture_prepare,
  1160. .trigger = snd_cs4231_trigger,
  1161. .pointer = snd_cs4231_capture_pointer,
  1162. };
  1163. static int __init snd_cs4231_pcm(struct snd_cs4231 *chip)
  1164. {
  1165. struct snd_pcm *pcm;
  1166. int err;
  1167. if ((err = snd_pcm_new(chip->card, "CS4231", 0, 1, 1, &pcm)) < 0)
  1168. return err;
  1169. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_cs4231_playback_ops);
  1170. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_cs4231_capture_ops);
  1171. /* global setup */
  1172. pcm->private_data = chip;
  1173. pcm->info_flags = SNDRV_PCM_INFO_JOINT_DUPLEX;
  1174. strcpy(pcm->name, "CS4231");
  1175. chip->p_dma.preallocate(chip, pcm);
  1176. chip->pcm = pcm;
  1177. return 0;
  1178. }
  1179. static int __init snd_cs4231_timer(struct snd_cs4231 *chip)
  1180. {
  1181. struct snd_timer *timer;
  1182. struct snd_timer_id tid;
  1183. int err;
  1184. /* Timer initialization */
  1185. tid.dev_class = SNDRV_TIMER_CLASS_CARD;
  1186. tid.dev_sclass = SNDRV_TIMER_SCLASS_NONE;
  1187. tid.card = chip->card->number;
  1188. tid.device = 0;
  1189. tid.subdevice = 0;
  1190. if ((err = snd_timer_new(chip->card, "CS4231", &tid, &timer)) < 0)
  1191. return err;
  1192. strcpy(timer->name, "CS4231");
  1193. timer->private_data = chip;
  1194. timer->hw = snd_cs4231_timer_table;
  1195. chip->timer = timer;
  1196. return 0;
  1197. }
  1198. /*
  1199. * MIXER part
  1200. */
  1201. static int snd_cs4231_info_mux(struct snd_kcontrol *kcontrol,
  1202. struct snd_ctl_elem_info *uinfo)
  1203. {
  1204. static char *texts[4] = {
  1205. "Line", "CD", "Mic", "Mix"
  1206. };
  1207. struct snd_cs4231 *chip = snd_kcontrol_chip(kcontrol);
  1208. snd_assert(chip->card != NULL, return -EINVAL);
  1209. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1210. uinfo->count = 2;
  1211. uinfo->value.enumerated.items = 4;
  1212. if (uinfo->value.enumerated.item > 3)
  1213. uinfo->value.enumerated.item = 3;
  1214. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1215. return 0;
  1216. }
  1217. static int snd_cs4231_get_mux(struct snd_kcontrol *kcontrol,
  1218. struct snd_ctl_elem_value *ucontrol)
  1219. {
  1220. struct snd_cs4231 *chip = snd_kcontrol_chip(kcontrol);
  1221. unsigned long flags;
  1222. spin_lock_irqsave(&chip->lock, flags);
  1223. ucontrol->value.enumerated.item[0] =
  1224. (chip->image[CS4231_LEFT_INPUT] & CS4231_MIXS_ALL) >> 6;
  1225. ucontrol->value.enumerated.item[1] =
  1226. (chip->image[CS4231_RIGHT_INPUT] & CS4231_MIXS_ALL) >> 6;
  1227. spin_unlock_irqrestore(&chip->lock, flags);
  1228. return 0;
  1229. }
  1230. static int snd_cs4231_put_mux(struct snd_kcontrol *kcontrol,
  1231. struct snd_ctl_elem_value *ucontrol)
  1232. {
  1233. struct snd_cs4231 *chip = snd_kcontrol_chip(kcontrol);
  1234. unsigned long flags;
  1235. unsigned short left, right;
  1236. int change;
  1237. if (ucontrol->value.enumerated.item[0] > 3 ||
  1238. ucontrol->value.enumerated.item[1] > 3)
  1239. return -EINVAL;
  1240. left = ucontrol->value.enumerated.item[0] << 6;
  1241. right = ucontrol->value.enumerated.item[1] << 6;
  1242. spin_lock_irqsave(&chip->lock, flags);
  1243. left = (chip->image[CS4231_LEFT_INPUT] & ~CS4231_MIXS_ALL) | left;
  1244. right = (chip->image[CS4231_RIGHT_INPUT] & ~CS4231_MIXS_ALL) | right;
  1245. change = left != chip->image[CS4231_LEFT_INPUT] ||
  1246. right != chip->image[CS4231_RIGHT_INPUT];
  1247. snd_cs4231_out(chip, CS4231_LEFT_INPUT, left);
  1248. snd_cs4231_out(chip, CS4231_RIGHT_INPUT, right);
  1249. spin_unlock_irqrestore(&chip->lock, flags);
  1250. return change;
  1251. }
  1252. static int snd_cs4231_info_single(struct snd_kcontrol *kcontrol,
  1253. struct snd_ctl_elem_info *uinfo)
  1254. {
  1255. int mask = (kcontrol->private_value >> 16) & 0xff;
  1256. uinfo->type = (mask == 1) ?
  1257. SNDRV_CTL_ELEM_TYPE_BOOLEAN : SNDRV_CTL_ELEM_TYPE_INTEGER;
  1258. uinfo->count = 1;
  1259. uinfo->value.integer.min = 0;
  1260. uinfo->value.integer.max = mask;
  1261. return 0;
  1262. }
  1263. static int snd_cs4231_get_single(struct snd_kcontrol *kcontrol,
  1264. struct snd_ctl_elem_value *ucontrol)
  1265. {
  1266. struct snd_cs4231 *chip = snd_kcontrol_chip(kcontrol);
  1267. unsigned long flags;
  1268. int reg = kcontrol->private_value & 0xff;
  1269. int shift = (kcontrol->private_value >> 8) & 0xff;
  1270. int mask = (kcontrol->private_value >> 16) & 0xff;
  1271. int invert = (kcontrol->private_value >> 24) & 0xff;
  1272. spin_lock_irqsave(&chip->lock, flags);
  1273. ucontrol->value.integer.value[0] = (chip->image[reg] >> shift) & mask;
  1274. spin_unlock_irqrestore(&chip->lock, flags);
  1275. if (invert)
  1276. ucontrol->value.integer.value[0] =
  1277. (mask - ucontrol->value.integer.value[0]);
  1278. return 0;
  1279. }
  1280. static int snd_cs4231_put_single(struct snd_kcontrol *kcontrol,
  1281. struct snd_ctl_elem_value *ucontrol)
  1282. {
  1283. struct snd_cs4231 *chip = snd_kcontrol_chip(kcontrol);
  1284. unsigned long flags;
  1285. int reg = kcontrol->private_value & 0xff;
  1286. int shift = (kcontrol->private_value >> 8) & 0xff;
  1287. int mask = (kcontrol->private_value >> 16) & 0xff;
  1288. int invert = (kcontrol->private_value >> 24) & 0xff;
  1289. int change;
  1290. unsigned short val;
  1291. val = (ucontrol->value.integer.value[0] & mask);
  1292. if (invert)
  1293. val = mask - val;
  1294. val <<= shift;
  1295. spin_lock_irqsave(&chip->lock, flags);
  1296. val = (chip->image[reg] & ~(mask << shift)) | val;
  1297. change = val != chip->image[reg];
  1298. snd_cs4231_out(chip, reg, val);
  1299. spin_unlock_irqrestore(&chip->lock, flags);
  1300. return change;
  1301. }
  1302. static int snd_cs4231_info_double(struct snd_kcontrol *kcontrol,
  1303. struct snd_ctl_elem_info *uinfo)
  1304. {
  1305. int mask = (kcontrol->private_value >> 24) & 0xff;
  1306. uinfo->type = mask == 1 ?
  1307. SNDRV_CTL_ELEM_TYPE_BOOLEAN : SNDRV_CTL_ELEM_TYPE_INTEGER;
  1308. uinfo->count = 2;
  1309. uinfo->value.integer.min = 0;
  1310. uinfo->value.integer.max = mask;
  1311. return 0;
  1312. }
  1313. static int snd_cs4231_get_double(struct snd_kcontrol *kcontrol,
  1314. struct snd_ctl_elem_value *ucontrol)
  1315. {
  1316. struct snd_cs4231 *chip = snd_kcontrol_chip(kcontrol);
  1317. unsigned long flags;
  1318. int left_reg = kcontrol->private_value & 0xff;
  1319. int right_reg = (kcontrol->private_value >> 8) & 0xff;
  1320. int shift_left = (kcontrol->private_value >> 16) & 0x07;
  1321. int shift_right = (kcontrol->private_value >> 19) & 0x07;
  1322. int mask = (kcontrol->private_value >> 24) & 0xff;
  1323. int invert = (kcontrol->private_value >> 22) & 1;
  1324. spin_lock_irqsave(&chip->lock, flags);
  1325. ucontrol->value.integer.value[0] = (chip->image[left_reg] >> shift_left) & mask;
  1326. ucontrol->value.integer.value[1] = (chip->image[right_reg] >> shift_right) & mask;
  1327. spin_unlock_irqrestore(&chip->lock, flags);
  1328. if (invert) {
  1329. ucontrol->value.integer.value[0] =
  1330. (mask - ucontrol->value.integer.value[0]);
  1331. ucontrol->value.integer.value[1] =
  1332. (mask - ucontrol->value.integer.value[1]);
  1333. }
  1334. return 0;
  1335. }
  1336. static int snd_cs4231_put_double(struct snd_kcontrol *kcontrol,
  1337. struct snd_ctl_elem_value *ucontrol)
  1338. {
  1339. struct snd_cs4231 *chip = snd_kcontrol_chip(kcontrol);
  1340. unsigned long flags;
  1341. int left_reg = kcontrol->private_value & 0xff;
  1342. int right_reg = (kcontrol->private_value >> 8) & 0xff;
  1343. int shift_left = (kcontrol->private_value >> 16) & 0x07;
  1344. int shift_right = (kcontrol->private_value >> 19) & 0x07;
  1345. int mask = (kcontrol->private_value >> 24) & 0xff;
  1346. int invert = (kcontrol->private_value >> 22) & 1;
  1347. int change;
  1348. unsigned short val1, val2;
  1349. val1 = ucontrol->value.integer.value[0] & mask;
  1350. val2 = ucontrol->value.integer.value[1] & mask;
  1351. if (invert) {
  1352. val1 = mask - val1;
  1353. val2 = mask - val2;
  1354. }
  1355. val1 <<= shift_left;
  1356. val2 <<= shift_right;
  1357. spin_lock_irqsave(&chip->lock, flags);
  1358. val1 = (chip->image[left_reg] & ~(mask << shift_left)) | val1;
  1359. val2 = (chip->image[right_reg] & ~(mask << shift_right)) | val2;
  1360. change = val1 != chip->image[left_reg] || val2 != chip->image[right_reg];
  1361. snd_cs4231_out(chip, left_reg, val1);
  1362. snd_cs4231_out(chip, right_reg, val2);
  1363. spin_unlock_irqrestore(&chip->lock, flags);
  1364. return change;
  1365. }
  1366. #define CS4231_SINGLE(xname, xindex, reg, shift, mask, invert) \
  1367. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, .index = xindex, \
  1368. .info = snd_cs4231_info_single, \
  1369. .get = snd_cs4231_get_single, .put = snd_cs4231_put_single, \
  1370. .private_value = reg | (shift << 8) | (mask << 16) | (invert << 24) }
  1371. #define CS4231_DOUBLE(xname, xindex, left_reg, right_reg, shift_left, shift_right, mask, invert) \
  1372. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, .index = xindex, \
  1373. .info = snd_cs4231_info_double, \
  1374. .get = snd_cs4231_get_double, .put = snd_cs4231_put_double, \
  1375. .private_value = left_reg | (right_reg << 8) | (shift_left << 16) | (shift_right << 19) | (mask << 24) | (invert << 22) }
  1376. static struct snd_kcontrol_new snd_cs4231_controls[] __initdata = {
  1377. CS4231_DOUBLE("PCM Playback Switch", 0, CS4231_LEFT_OUTPUT, CS4231_RIGHT_OUTPUT, 7, 7, 1, 1),
  1378. CS4231_DOUBLE("PCM Playback Volume", 0, CS4231_LEFT_OUTPUT, CS4231_RIGHT_OUTPUT, 0, 0, 63, 1),
  1379. CS4231_DOUBLE("Line Playback Switch", 0, CS4231_LEFT_LINE_IN, CS4231_RIGHT_LINE_IN, 7, 7, 1, 1),
  1380. CS4231_DOUBLE("Line Playback Volume", 0, CS4231_LEFT_LINE_IN, CS4231_RIGHT_LINE_IN, 0, 0, 31, 1),
  1381. CS4231_DOUBLE("Aux Playback Switch", 0, CS4231_AUX1_LEFT_INPUT, CS4231_AUX1_RIGHT_INPUT, 7, 7, 1, 1),
  1382. CS4231_DOUBLE("Aux Playback Volume", 0, CS4231_AUX1_LEFT_INPUT, CS4231_AUX1_RIGHT_INPUT, 0, 0, 31, 1),
  1383. CS4231_DOUBLE("Aux Playback Switch", 1, CS4231_AUX2_LEFT_INPUT, CS4231_AUX2_RIGHT_INPUT, 7, 7, 1, 1),
  1384. CS4231_DOUBLE("Aux Playback Volume", 1, CS4231_AUX2_LEFT_INPUT, CS4231_AUX2_RIGHT_INPUT, 0, 0, 31, 1),
  1385. CS4231_SINGLE("Mono Playback Switch", 0, CS4231_MONO_CTRL, 7, 1, 1),
  1386. CS4231_SINGLE("Mono Playback Volume", 0, CS4231_MONO_CTRL, 0, 15, 1),
  1387. CS4231_SINGLE("Mono Output Playback Switch", 0, CS4231_MONO_CTRL, 6, 1, 1),
  1388. CS4231_SINGLE("Mono Output Playback Bypass", 0, CS4231_MONO_CTRL, 5, 1, 0),
  1389. CS4231_DOUBLE("Capture Volume", 0, CS4231_LEFT_INPUT, CS4231_RIGHT_INPUT, 0, 0, 15, 0),
  1390. {
  1391. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  1392. .name = "Capture Source",
  1393. .info = snd_cs4231_info_mux,
  1394. .get = snd_cs4231_get_mux,
  1395. .put = snd_cs4231_put_mux,
  1396. },
  1397. CS4231_DOUBLE("Mic Boost", 0, CS4231_LEFT_INPUT, CS4231_RIGHT_INPUT, 5, 5, 1, 0),
  1398. CS4231_SINGLE("Loopback Capture Switch", 0, CS4231_LOOPBACK, 0, 1, 0),
  1399. CS4231_SINGLE("Loopback Capture Volume", 0, CS4231_LOOPBACK, 2, 63, 1),
  1400. /* SPARC specific uses of XCTL{0,1} general purpose outputs. */
  1401. CS4231_SINGLE("Line Out Switch", 0, CS4231_PIN_CTRL, 6, 1, 1),
  1402. CS4231_SINGLE("Headphone Out Switch", 0, CS4231_PIN_CTRL, 7, 1, 1)
  1403. };
  1404. static int __init snd_cs4231_mixer(struct snd_cs4231 *chip)
  1405. {
  1406. struct snd_card *card;
  1407. int err, idx;
  1408. snd_assert(chip != NULL && chip->pcm != NULL, return -EINVAL);
  1409. card = chip->card;
  1410. strcpy(card->mixername, chip->pcm->name);
  1411. for (idx = 0; idx < ARRAY_SIZE(snd_cs4231_controls); idx++) {
  1412. if ((err = snd_ctl_add(card,
  1413. snd_ctl_new1(&snd_cs4231_controls[idx],
  1414. chip))) < 0)
  1415. return err;
  1416. }
  1417. return 0;
  1418. }
  1419. static int dev;
  1420. static int __init cs4231_attach_begin(struct snd_card **rcard)
  1421. {
  1422. struct snd_card *card;
  1423. *rcard = NULL;
  1424. if (dev >= SNDRV_CARDS)
  1425. return -ENODEV;
  1426. if (!enable[dev]) {
  1427. dev++;
  1428. return -ENOENT;
  1429. }
  1430. card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
  1431. if (card == NULL)
  1432. return -ENOMEM;
  1433. strcpy(card->driver, "CS4231");
  1434. strcpy(card->shortname, "Sun CS4231");
  1435. *rcard = card;
  1436. return 0;
  1437. }
  1438. static int __init cs4231_attach_finish(struct snd_card *card, struct snd_cs4231 *chip)
  1439. {
  1440. int err;
  1441. if ((err = snd_cs4231_pcm(chip)) < 0)
  1442. goto out_err;
  1443. if ((err = snd_cs4231_mixer(chip)) < 0)
  1444. goto out_err;
  1445. if ((err = snd_cs4231_timer(chip)) < 0)
  1446. goto out_err;
  1447. if ((err = snd_card_register(card)) < 0)
  1448. goto out_err;
  1449. chip->next = cs4231_list;
  1450. cs4231_list = chip;
  1451. dev++;
  1452. return 0;
  1453. out_err:
  1454. snd_card_free(card);
  1455. return err;
  1456. }
  1457. #ifdef SBUS_SUPPORT
  1458. static irqreturn_t snd_cs4231_sbus_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  1459. {
  1460. unsigned long flags;
  1461. unsigned char status;
  1462. u32 csr;
  1463. struct snd_cs4231 *chip = dev_id;
  1464. /*This is IRQ is not raised by the cs4231*/
  1465. if (!(__cs4231_readb(chip, CS4231P(chip, STATUS)) & CS4231_GLOBALIRQ))
  1466. return IRQ_NONE;
  1467. /* ACK the APC interrupt. */
  1468. csr = sbus_readl(chip->port + APCCSR);
  1469. sbus_writel(csr, chip->port + APCCSR);
  1470. if ((csr & APC_PDMA_READY) &&
  1471. (csr & APC_PLAY_INT) &&
  1472. (csr & APC_XINT_PNVA) &&
  1473. !(csr & APC_XINT_EMPT))
  1474. snd_cs4231_play_callback(chip);
  1475. if ((csr & APC_CDMA_READY) &&
  1476. (csr & APC_CAPT_INT) &&
  1477. (csr & APC_XINT_CNVA) &&
  1478. !(csr & APC_XINT_EMPT))
  1479. snd_cs4231_capture_callback(chip);
  1480. status = snd_cs4231_in(chip, CS4231_IRQ_STATUS);
  1481. if (status & CS4231_TIMER_IRQ) {
  1482. if (chip->timer)
  1483. snd_timer_interrupt(chip->timer, chip->timer->sticks);
  1484. }
  1485. if ((status & CS4231_RECORD_IRQ) && (csr & APC_CDMA_READY))
  1486. snd_cs4231_overrange(chip);
  1487. /* ACK the CS4231 interrupt. */
  1488. spin_lock_irqsave(&chip->lock, flags);
  1489. snd_cs4231_outm(chip, CS4231_IRQ_STATUS, ~CS4231_ALL_IRQS | ~status, 0);
  1490. spin_unlock_irqrestore(&chip->lock, flags);
  1491. return 0;
  1492. }
  1493. /*
  1494. * SBUS DMA routines
  1495. */
  1496. static int sbus_dma_request(struct cs4231_dma_control *dma_cont, dma_addr_t bus_addr, size_t len)
  1497. {
  1498. unsigned long flags;
  1499. u32 test, csr;
  1500. int err;
  1501. struct sbus_dma_info *base = &dma_cont->sbus_info;
  1502. if (len >= (1 << 24))
  1503. return -EINVAL;
  1504. spin_lock_irqsave(&base->lock, flags);
  1505. csr = sbus_readl(base->regs + APCCSR);
  1506. err = -EINVAL;
  1507. test = APC_CDMA_READY;
  1508. if ( base->dir == APC_PLAY )
  1509. test = APC_PDMA_READY;
  1510. if (!(csr & test))
  1511. goto out;
  1512. err = -EBUSY;
  1513. csr = sbus_readl(base->regs + APCCSR);
  1514. test = APC_XINT_CNVA;
  1515. if ( base->dir == APC_PLAY )
  1516. test = APC_XINT_PNVA;
  1517. if (!(csr & test))
  1518. goto out;
  1519. err = 0;
  1520. sbus_writel(bus_addr, base->regs + base->dir + APCNVA);
  1521. sbus_writel(len, base->regs + base->dir + APCNC);
  1522. out:
  1523. spin_unlock_irqrestore(&base->lock, flags);
  1524. return err;
  1525. }
  1526. static void sbus_dma_prepare(struct cs4231_dma_control *dma_cont, int d)
  1527. {
  1528. unsigned long flags;
  1529. u32 csr, test;
  1530. struct sbus_dma_info *base = &dma_cont->sbus_info;
  1531. spin_lock_irqsave(&base->lock, flags);
  1532. csr = sbus_readl(base->regs + APCCSR);
  1533. test = APC_GENL_INT | APC_PLAY_INT | APC_XINT_ENA |
  1534. APC_XINT_PLAY | APC_XINT_PEMP | APC_XINT_GENL |
  1535. APC_XINT_PENA;
  1536. if ( base->dir == APC_RECORD )
  1537. test = APC_GENL_INT | APC_CAPT_INT | APC_XINT_ENA |
  1538. APC_XINT_CAPT | APC_XINT_CEMP | APC_XINT_GENL;
  1539. csr |= test;
  1540. sbus_writel(csr, base->regs + APCCSR);
  1541. spin_unlock_irqrestore(&base->lock, flags);
  1542. }
  1543. static void sbus_dma_enable(struct cs4231_dma_control *dma_cont, int on)
  1544. {
  1545. unsigned long flags;
  1546. u32 csr, shift;
  1547. struct sbus_dma_info *base = &dma_cont->sbus_info;
  1548. spin_lock_irqsave(&base->lock, flags);
  1549. if (!on) {
  1550. if (base->dir == APC_PLAY) {
  1551. sbus_writel(0, base->regs + base->dir + APCNVA);
  1552. sbus_writel(1, base->regs + base->dir + APCC);
  1553. }
  1554. else
  1555. {
  1556. sbus_writel(0, base->regs + base->dir + APCNC);
  1557. sbus_writel(0, base->regs + base->dir + APCVA);
  1558. }
  1559. }
  1560. udelay(600);
  1561. csr = sbus_readl(base->regs + APCCSR);
  1562. shift = 0;
  1563. if ( base->dir == APC_PLAY )
  1564. shift = 1;
  1565. if (on)
  1566. csr &= ~(APC_CPAUSE << shift);
  1567. else
  1568. csr |= (APC_CPAUSE << shift);
  1569. sbus_writel(csr, base->regs + APCCSR);
  1570. if (on)
  1571. csr |= (APC_CDMA_READY << shift);
  1572. else
  1573. csr &= ~(APC_CDMA_READY << shift);
  1574. sbus_writel(csr, base->regs + APCCSR);
  1575. spin_unlock_irqrestore(&base->lock, flags);
  1576. }
  1577. static unsigned int sbus_dma_addr(struct cs4231_dma_control *dma_cont)
  1578. {
  1579. struct sbus_dma_info *base = &dma_cont->sbus_info;
  1580. return sbus_readl(base->regs + base->dir + APCVA);
  1581. }
  1582. static void sbus_dma_reset(struct snd_cs4231 *chip)
  1583. {
  1584. sbus_writel(APC_CHIP_RESET, chip->port + APCCSR);
  1585. sbus_writel(0x00, chip->port + APCCSR);
  1586. sbus_writel(sbus_readl(chip->port + APCCSR) | APC_CDC_RESET,
  1587. chip->port + APCCSR);
  1588. udelay(20);
  1589. sbus_writel(sbus_readl(chip->port + APCCSR) & ~APC_CDC_RESET,
  1590. chip->port + APCCSR);
  1591. sbus_writel(sbus_readl(chip->port + APCCSR) | (APC_XINT_ENA |
  1592. APC_XINT_PENA |
  1593. APC_XINT_CENA),
  1594. chip->port + APCCSR);
  1595. }
  1596. static void sbus_dma_preallocate(struct snd_cs4231 *chip, struct snd_pcm *pcm)
  1597. {
  1598. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_SBUS,
  1599. snd_dma_sbus_data(chip->dev_u.sdev),
  1600. 64*1024, 128*1024);
  1601. }
  1602. /*
  1603. * Init and exit routines
  1604. */
  1605. static int snd_cs4231_sbus_free(struct snd_cs4231 *chip)
  1606. {
  1607. if (chip->irq[0])
  1608. free_irq(chip->irq[0], chip);
  1609. if (chip->port)
  1610. sbus_iounmap(chip->port, chip->regs_size);
  1611. kfree(chip);
  1612. return 0;
  1613. }
  1614. static int snd_cs4231_sbus_dev_free(struct snd_device *device)
  1615. {
  1616. struct snd_cs4231 *cp = device->device_data;
  1617. return snd_cs4231_sbus_free(cp);
  1618. }
  1619. static struct snd_device_ops snd_cs4231_sbus_dev_ops = {
  1620. .dev_free = snd_cs4231_sbus_dev_free,
  1621. };
  1622. static int __init snd_cs4231_sbus_create(struct snd_card *card,
  1623. struct sbus_dev *sdev,
  1624. int dev,
  1625. struct snd_cs4231 **rchip)
  1626. {
  1627. struct snd_cs4231 *chip;
  1628. int err;
  1629. *rchip = NULL;
  1630. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1631. if (chip == NULL)
  1632. return -ENOMEM;
  1633. spin_lock_init(&chip->lock);
  1634. spin_lock_init(&chip->c_dma.sbus_info.lock);
  1635. spin_lock_init(&chip->p_dma.sbus_info.lock);
  1636. mutex_init(&chip->mce_mutex);
  1637. mutex_init(&chip->open_mutex);
  1638. chip->card = card;
  1639. chip->dev_u.sdev = sdev;
  1640. chip->regs_size = sdev->reg_addrs[0].reg_size;
  1641. memcpy(&chip->image, &snd_cs4231_original_image,
  1642. sizeof(snd_cs4231_original_image));
  1643. chip->port = sbus_ioremap(&sdev->resource[0], 0,
  1644. chip->regs_size, "cs4231");
  1645. if (!chip->port) {
  1646. snd_printdd("cs4231-%d: Unable to map chip registers.\n", dev);
  1647. return -EIO;
  1648. }
  1649. chip->c_dma.sbus_info.regs = chip->port;
  1650. chip->p_dma.sbus_info.regs = chip->port;
  1651. chip->c_dma.sbus_info.dir = APC_RECORD;
  1652. chip->p_dma.sbus_info.dir = APC_PLAY;
  1653. chip->p_dma.prepare = sbus_dma_prepare;
  1654. chip->p_dma.enable = sbus_dma_enable;
  1655. chip->p_dma.request = sbus_dma_request;
  1656. chip->p_dma.address = sbus_dma_addr;
  1657. chip->p_dma.reset = sbus_dma_reset;
  1658. chip->p_dma.preallocate = sbus_dma_preallocate;
  1659. chip->c_dma.prepare = sbus_dma_prepare;
  1660. chip->c_dma.enable = sbus_dma_enable;
  1661. chip->c_dma.request = sbus_dma_request;
  1662. chip->c_dma.address = sbus_dma_addr;
  1663. chip->c_dma.reset = sbus_dma_reset;
  1664. chip->c_dma.preallocate = sbus_dma_preallocate;
  1665. if (request_irq(sdev->irqs[0], snd_cs4231_sbus_interrupt,
  1666. IRQF_SHARED, "cs4231", chip)) {
  1667. snd_printdd("cs4231-%d: Unable to grab SBUS IRQ %d\n",
  1668. dev, sdev->irqs[0]);
  1669. snd_cs4231_sbus_free(chip);
  1670. return -EBUSY;
  1671. }
  1672. chip->irq[0] = sdev->irqs[0];
  1673. if (snd_cs4231_probe(chip) < 0) {
  1674. snd_cs4231_sbus_free(chip);
  1675. return -ENODEV;
  1676. }
  1677. snd_cs4231_init(chip);
  1678. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL,
  1679. chip, &snd_cs4231_sbus_dev_ops)) < 0) {
  1680. snd_cs4231_sbus_free(chip);
  1681. return err;
  1682. }
  1683. *rchip = chip;
  1684. return 0;
  1685. }
  1686. static int __init cs4231_sbus_attach(struct sbus_dev *sdev)
  1687. {
  1688. struct resource *rp = &sdev->resource[0];
  1689. struct snd_cs4231 *cp;
  1690. struct snd_card *card;
  1691. int err;
  1692. err = cs4231_attach_begin(&card);
  1693. if (err)
  1694. return err;
  1695. sprintf(card->longname, "%s at 0x%02lx:0x%016Lx, irq %d",
  1696. card->shortname,
  1697. rp->flags & 0xffL,
  1698. (unsigned long long)rp->start,
  1699. sdev->irqs[0]);
  1700. if ((err = snd_cs4231_sbus_create(card, sdev, dev, &cp)) < 0) {
  1701. snd_card_free(card);
  1702. return err;
  1703. }
  1704. return cs4231_attach_finish(card, cp);
  1705. }
  1706. #endif
  1707. #ifdef EBUS_SUPPORT
  1708. static void snd_cs4231_ebus_play_callback(struct ebus_dma_info *p, int event, void *cookie)
  1709. {
  1710. struct snd_cs4231 *chip = cookie;
  1711. snd_cs4231_play_callback(chip);
  1712. }
  1713. static void snd_cs4231_ebus_capture_callback(struct ebus_dma_info *p, int event, void *cookie)
  1714. {
  1715. struct snd_cs4231 *chip = cookie;
  1716. snd_cs4231_capture_callback(chip);
  1717. }
  1718. /*
  1719. * EBUS DMA wrappers
  1720. */
  1721. static int _ebus_dma_request(struct cs4231_dma_control *dma_cont, dma_addr_t bus_addr, size_t len)
  1722. {
  1723. return ebus_dma_request(&dma_cont->ebus_info, bus_addr, len);
  1724. }
  1725. static void _ebus_dma_enable(struct cs4231_dma_control *dma_cont, int on)
  1726. {
  1727. ebus_dma_enable(&dma_cont->ebus_info, on);
  1728. }
  1729. static void _ebus_dma_prepare(struct cs4231_dma_control *dma_cont, int dir)
  1730. {
  1731. ebus_dma_prepare(&dma_cont->ebus_info, dir);
  1732. }
  1733. static unsigned int _ebus_dma_addr(struct cs4231_dma_control *dma_cont)
  1734. {
  1735. return ebus_dma_addr(&dma_cont->ebus_info);
  1736. }
  1737. static void _ebus_dma_reset(struct snd_cs4231 *chip)
  1738. {
  1739. return;
  1740. }
  1741. static void _ebus_dma_preallocate(struct snd_cs4231 *chip, struct snd_pcm *pcm)
  1742. {
  1743. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1744. snd_dma_pci_data(chip->dev_u.pdev),
  1745. 64*1024, 128*1024);
  1746. }
  1747. /*
  1748. * Init and exit routines
  1749. */
  1750. static int snd_cs4231_ebus_free(struct snd_cs4231 *chip)
  1751. {
  1752. if (chip->c_dma.ebus_info.regs) {
  1753. ebus_dma_unregister(&chip->c_dma.ebus_info);
  1754. iounmap(chip->c_dma.ebus_info.regs);
  1755. }
  1756. if (chip->p_dma.ebus_info.regs) {
  1757. ebus_dma_unregister(&chip->p_dma.ebus_info);
  1758. iounmap(chip->p_dma.ebus_info.regs);
  1759. }
  1760. if (chip->port)
  1761. iounmap(chip->port);
  1762. kfree(chip);
  1763. return 0;
  1764. }
  1765. static int snd_cs4231_ebus_dev_free(struct snd_device *device)
  1766. {
  1767. struct snd_cs4231 *cp = device->device_data;
  1768. return snd_cs4231_ebus_free(cp);
  1769. }
  1770. static struct snd_device_ops snd_cs4231_ebus_dev_ops = {
  1771. .dev_free = snd_cs4231_ebus_dev_free,
  1772. };
  1773. static int __init snd_cs4231_ebus_create(struct snd_card *card,
  1774. struct linux_ebus_device *edev,
  1775. int dev,
  1776. struct snd_cs4231 **rchip)
  1777. {
  1778. struct snd_cs4231 *chip;
  1779. int err;
  1780. *rchip = NULL;
  1781. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1782. if (chip == NULL)
  1783. return -ENOMEM;
  1784. spin_lock_init(&chip->lock);
  1785. spin_lock_init(&chip->c_dma.ebus_info.lock);
  1786. spin_lock_init(&chip->p_dma.ebus_info.lock);
  1787. mutex_init(&chip->mce_mutex);
  1788. mutex_init(&chip->open_mutex);
  1789. chip->flags |= CS4231_FLAG_EBUS;
  1790. chip->card = card;
  1791. chip->dev_u.pdev = edev->bus->self;
  1792. memcpy(&chip->image, &snd_cs4231_original_image,
  1793. sizeof(snd_cs4231_original_image));
  1794. strcpy(chip->c_dma.ebus_info.name, "cs4231(capture)");
  1795. chip->c_dma.ebus_info.flags = EBUS_DMA_FLAG_USE_EBDMA_HANDLER;
  1796. chip->c_dma.ebus_info.callback = snd_cs4231_ebus_capture_callback;
  1797. chip->c_dma.ebus_info.client_cookie = chip;
  1798. chip->c_dma.ebus_info.irq = edev->irqs[0];
  1799. strcpy(chip->p_dma.ebus_info.name, "cs4231(play)");
  1800. chip->p_dma.ebus_info.flags = EBUS_DMA_FLAG_USE_EBDMA_HANDLER;
  1801. chip->p_dma.ebus_info.callback = snd_cs4231_ebus_play_callback;
  1802. chip->p_dma.ebus_info.client_cookie = chip;
  1803. chip->p_dma.ebus_info.irq = edev->irqs[1];
  1804. chip->p_dma.prepare = _ebus_dma_prepare;
  1805. chip->p_dma.enable = _ebus_dma_enable;
  1806. chip->p_dma.request = _ebus_dma_request;
  1807. chip->p_dma.address = _ebus_dma_addr;
  1808. chip->p_dma.reset = _ebus_dma_reset;
  1809. chip->p_dma.preallocate = _ebus_dma_preallocate;
  1810. chip->c_dma.prepare = _ebus_dma_prepare;
  1811. chip->c_dma.enable = _ebus_dma_enable;
  1812. chip->c_dma.request = _ebus_dma_request;
  1813. chip->c_dma.address = _ebus_dma_addr;
  1814. chip->c_dma.reset = _ebus_dma_reset;
  1815. chip->c_dma.preallocate = _ebus_dma_preallocate;
  1816. chip->port = ioremap(edev->resource[0].start, 0x10);
  1817. chip->p_dma.ebus_info.regs = ioremap(edev->resource[1].start, 0x10);
  1818. chip->c_dma.ebus_info.regs = ioremap(edev->resource[2].start, 0x10);
  1819. if (!chip->port || !chip->p_dma.ebus_info.regs || !chip->c_dma.ebus_info.regs) {
  1820. snd_cs4231_ebus_free(chip);
  1821. snd_printdd("cs4231-%d: Unable to map chip registers.\n", dev);
  1822. return -EIO;
  1823. }
  1824. if (ebus_dma_register(&chip->c_dma.ebus_info)) {
  1825. snd_cs4231_ebus_free(chip);
  1826. snd_printdd("cs4231-%d: Unable to register EBUS capture DMA\n", dev);
  1827. return -EBUSY;
  1828. }
  1829. if (ebus_dma_irq_enable(&chip->c_dma.ebus_info, 1)) {
  1830. snd_cs4231_ebus_free(chip);
  1831. snd_printdd("cs4231-%d: Unable to enable EBUS capture IRQ\n", dev);
  1832. return -EBUSY;
  1833. }
  1834. if (ebus_dma_register(&chip->p_dma.ebus_info)) {
  1835. snd_cs4231_ebus_free(chip);
  1836. snd_printdd("cs4231-%d: Unable to register EBUS play DMA\n", dev);
  1837. return -EBUSY;
  1838. }
  1839. if (ebus_dma_irq_enable(&chip->p_dma.ebus_info, 1)) {
  1840. snd_cs4231_ebus_free(chip);
  1841. snd_printdd("cs4231-%d: Unable to enable EBUS play IRQ\n", dev);
  1842. return -EBUSY;
  1843. }
  1844. if (snd_cs4231_probe(chip) < 0) {
  1845. snd_cs4231_ebus_free(chip);
  1846. return -ENODEV;
  1847. }
  1848. snd_cs4231_init(chip);
  1849. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL,
  1850. chip, &snd_cs4231_ebus_dev_ops)) < 0) {
  1851. snd_cs4231_ebus_free(chip);
  1852. return err;
  1853. }
  1854. *rchip = chip;
  1855. return 0;
  1856. }
  1857. static int __init cs4231_ebus_attach(struct linux_ebus_device *edev)
  1858. {
  1859. struct snd_card *card;
  1860. struct snd_cs4231 *chip;
  1861. int err;
  1862. err = cs4231_attach_begin(&card);
  1863. if (err)
  1864. return err;
  1865. sprintf(card->longname, "%s at 0x%lx, irq %d",
  1866. card->shortname,
  1867. edev->resource[0].start,
  1868. edev->irqs[0]);
  1869. if ((err = snd_cs4231_ebus_create(card, edev, dev, &chip)) < 0) {
  1870. snd_card_free(card);
  1871. return err;
  1872. }
  1873. return cs4231_attach_finish(card, chip);
  1874. }
  1875. #endif
  1876. static int __init cs4231_init(void)
  1877. {
  1878. #ifdef SBUS_SUPPORT
  1879. struct sbus_bus *sbus;
  1880. struct sbus_dev *sdev;
  1881. #endif
  1882. #ifdef EBUS_SUPPORT
  1883. struct linux_ebus *ebus;
  1884. struct linux_ebus_device *edev;
  1885. #endif
  1886. int found;
  1887. found = 0;
  1888. #ifdef SBUS_SUPPORT
  1889. for_all_sbusdev(sdev, sbus) {
  1890. if (!strcmp(sdev->prom_name, "SUNW,CS4231")) {
  1891. if (cs4231_sbus_attach(sdev) == 0)
  1892. found++;
  1893. }
  1894. }
  1895. #endif
  1896. #ifdef EBUS_SUPPORT
  1897. for_each_ebus(ebus) {
  1898. for_each_ebusdev(edev, ebus) {
  1899. int match = 0;
  1900. if (!strcmp(edev->prom_node->name, "SUNW,CS4231")) {
  1901. match = 1;
  1902. } else if (!strcmp(edev->prom_node->name, "audio")) {
  1903. char *compat;
  1904. compat = of_get_property(edev->prom_node,
  1905. "compatible", NULL);
  1906. if (compat && !strcmp(compat, "SUNW,CS4231"))
  1907. match = 1;
  1908. }
  1909. if (match &&
  1910. cs4231_ebus_attach(edev) == 0)
  1911. found++;
  1912. }
  1913. }
  1914. #endif
  1915. return (found > 0) ? 0 : -EIO;
  1916. }
  1917. static void __exit cs4231_exit(void)
  1918. {
  1919. struct snd_cs4231 *p = cs4231_list;
  1920. while (p != NULL) {
  1921. struct snd_cs4231 *next = p->next;
  1922. snd_card_free(p->card);
  1923. p = next;
  1924. }
  1925. cs4231_list = NULL;
  1926. }
  1927. module_init(cs4231_init);
  1928. module_exit(cs4231_exit);