hda_intel.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base for Intel HD Audio.
  4. *
  5. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  6. *
  7. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  8. * PeiSen Hou <pshou@realtek.com.tw>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the Free
  12. * Software Foundation; either version 2 of the License, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; if not, write to the Free Software Foundation, Inc., 59
  22. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. * CONTACTS:
  25. *
  26. * Matt Jared matt.jared@intel.com
  27. * Andy Kopp andy.kopp@intel.com
  28. * Dan Kogan dan.d.kogan@intel.com
  29. *
  30. * CHANGES:
  31. *
  32. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  33. *
  34. */
  35. #include <sound/driver.h>
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/init.h>
  43. #include <linux/slab.h>
  44. #include <linux/pci.h>
  45. #include <linux/mutex.h>
  46. #include <sound/core.h>
  47. #include <sound/initval.h>
  48. #include "hda_codec.h"
  49. static int index = SNDRV_DEFAULT_IDX1;
  50. static char *id = SNDRV_DEFAULT_STR1;
  51. static char *model;
  52. static int position_fix;
  53. static int probe_mask = -1;
  54. static int single_cmd;
  55. static int disable_msi;
  56. module_param(index, int, 0444);
  57. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  58. module_param(id, charp, 0444);
  59. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  60. module_param(model, charp, 0444);
  61. MODULE_PARM_DESC(model, "Use the given board model.");
  62. module_param(position_fix, int, 0444);
  63. MODULE_PARM_DESC(position_fix, "Fix DMA pointer (0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
  64. module_param(probe_mask, int, 0444);
  65. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  66. module_param(single_cmd, bool, 0444);
  67. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs (for debugging only).");
  68. module_param(disable_msi, int, 0);
  69. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  70. /* just for backward compatibility */
  71. static int enable;
  72. module_param(enable, bool, 0444);
  73. MODULE_LICENSE("GPL");
  74. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  75. "{Intel, ICH6M},"
  76. "{Intel, ICH7},"
  77. "{Intel, ESB2},"
  78. "{Intel, ICH8},"
  79. "{ATI, SB450},"
  80. "{ATI, SB600},"
  81. "{ATI, RS600},"
  82. "{VIA, VT8251},"
  83. "{VIA, VT8237A},"
  84. "{SiS, SIS966},"
  85. "{ULI, M5461}}");
  86. MODULE_DESCRIPTION("Intel HDA driver");
  87. #define SFX "hda-intel: "
  88. /*
  89. * registers
  90. */
  91. #define ICH6_REG_GCAP 0x00
  92. #define ICH6_REG_VMIN 0x02
  93. #define ICH6_REG_VMAJ 0x03
  94. #define ICH6_REG_OUTPAY 0x04
  95. #define ICH6_REG_INPAY 0x06
  96. #define ICH6_REG_GCTL 0x08
  97. #define ICH6_REG_WAKEEN 0x0c
  98. #define ICH6_REG_STATESTS 0x0e
  99. #define ICH6_REG_GSTS 0x10
  100. #define ICH6_REG_INTCTL 0x20
  101. #define ICH6_REG_INTSTS 0x24
  102. #define ICH6_REG_WALCLK 0x30
  103. #define ICH6_REG_SYNC 0x34
  104. #define ICH6_REG_CORBLBASE 0x40
  105. #define ICH6_REG_CORBUBASE 0x44
  106. #define ICH6_REG_CORBWP 0x48
  107. #define ICH6_REG_CORBRP 0x4A
  108. #define ICH6_REG_CORBCTL 0x4c
  109. #define ICH6_REG_CORBSTS 0x4d
  110. #define ICH6_REG_CORBSIZE 0x4e
  111. #define ICH6_REG_RIRBLBASE 0x50
  112. #define ICH6_REG_RIRBUBASE 0x54
  113. #define ICH6_REG_RIRBWP 0x58
  114. #define ICH6_REG_RINTCNT 0x5a
  115. #define ICH6_REG_RIRBCTL 0x5c
  116. #define ICH6_REG_RIRBSTS 0x5d
  117. #define ICH6_REG_RIRBSIZE 0x5e
  118. #define ICH6_REG_IC 0x60
  119. #define ICH6_REG_IR 0x64
  120. #define ICH6_REG_IRS 0x68
  121. #define ICH6_IRS_VALID (1<<1)
  122. #define ICH6_IRS_BUSY (1<<0)
  123. #define ICH6_REG_DPLBASE 0x70
  124. #define ICH6_REG_DPUBASE 0x74
  125. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  126. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  127. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  128. /* stream register offsets from stream base */
  129. #define ICH6_REG_SD_CTL 0x00
  130. #define ICH6_REG_SD_STS 0x03
  131. #define ICH6_REG_SD_LPIB 0x04
  132. #define ICH6_REG_SD_CBL 0x08
  133. #define ICH6_REG_SD_LVI 0x0c
  134. #define ICH6_REG_SD_FIFOW 0x0e
  135. #define ICH6_REG_SD_FIFOSIZE 0x10
  136. #define ICH6_REG_SD_FORMAT 0x12
  137. #define ICH6_REG_SD_BDLPL 0x18
  138. #define ICH6_REG_SD_BDLPU 0x1c
  139. /* PCI space */
  140. #define ICH6_PCIREG_TCSEL 0x44
  141. /*
  142. * other constants
  143. */
  144. /* max number of SDs */
  145. /* ICH, ATI and VIA have 4 playback and 4 capture */
  146. #define ICH6_CAPTURE_INDEX 0
  147. #define ICH6_NUM_CAPTURE 4
  148. #define ICH6_PLAYBACK_INDEX 4
  149. #define ICH6_NUM_PLAYBACK 4
  150. /* ULI has 6 playback and 5 capture */
  151. #define ULI_CAPTURE_INDEX 0
  152. #define ULI_NUM_CAPTURE 5
  153. #define ULI_PLAYBACK_INDEX 5
  154. #define ULI_NUM_PLAYBACK 6
  155. /* ATI HDMI has 1 playback and 0 capture */
  156. #define ATIHDMI_CAPTURE_INDEX 0
  157. #define ATIHDMI_NUM_CAPTURE 0
  158. #define ATIHDMI_PLAYBACK_INDEX 0
  159. #define ATIHDMI_NUM_PLAYBACK 1
  160. /* this number is statically defined for simplicity */
  161. #define MAX_AZX_DEV 16
  162. /* max number of fragments - we may use more if allocating more pages for BDL */
  163. #define BDL_SIZE PAGE_ALIGN(8192)
  164. #define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
  165. /* max buffer size - no h/w limit, you can increase as you like */
  166. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  167. /* max number of PCM devics per card */
  168. #define AZX_MAX_AUDIO_PCMS 6
  169. #define AZX_MAX_MODEM_PCMS 2
  170. #define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
  171. /* RIRB int mask: overrun[2], response[0] */
  172. #define RIRB_INT_RESPONSE 0x01
  173. #define RIRB_INT_OVERRUN 0x04
  174. #define RIRB_INT_MASK 0x05
  175. /* STATESTS int mask: SD2,SD1,SD0 */
  176. #define STATESTS_INT_MASK 0x07
  177. #define AZX_MAX_CODECS 4
  178. /* SD_CTL bits */
  179. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  180. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  181. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  182. #define SD_CTL_STREAM_TAG_SHIFT 20
  183. /* SD_CTL and SD_STS */
  184. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  185. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  186. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  187. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|SD_INT_COMPLETE)
  188. /* SD_STS */
  189. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  190. /* INTCTL and INTSTS */
  191. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  192. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  193. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  194. /* GCTL unsolicited response enable bit */
  195. #define ICH6_GCTL_UREN (1<<8)
  196. /* GCTL reset bit */
  197. #define ICH6_GCTL_RESET (1<<0)
  198. /* CORB/RIRB control, read/write pointer */
  199. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  200. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  201. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  202. /* below are so far hardcoded - should read registers in future */
  203. #define ICH6_MAX_CORB_ENTRIES 256
  204. #define ICH6_MAX_RIRB_ENTRIES 256
  205. /* position fix mode */
  206. enum {
  207. POS_FIX_AUTO,
  208. POS_FIX_NONE,
  209. POS_FIX_POSBUF,
  210. POS_FIX_FIFO,
  211. };
  212. /* Defines for ATI HD Audio support in SB450 south bridge */
  213. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  214. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  215. /* Defines for Nvidia HDA support */
  216. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  217. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  218. /*
  219. */
  220. struct azx_dev {
  221. u32 *bdl; /* virtual address of the BDL */
  222. dma_addr_t bdl_addr; /* physical address of the BDL */
  223. u32 *posbuf; /* position buffer pointer */
  224. unsigned int bufsize; /* size of the play buffer in bytes */
  225. unsigned int fragsize; /* size of each period in bytes */
  226. unsigned int frags; /* number for period in the play buffer */
  227. unsigned int fifo_size; /* FIFO size */
  228. void __iomem *sd_addr; /* stream descriptor pointer */
  229. u32 sd_int_sta_mask; /* stream int status mask */
  230. /* pcm support */
  231. struct snd_pcm_substream *substream; /* assigned substream, set in PCM open */
  232. unsigned int format_val; /* format value to be set in the controller and the codec */
  233. unsigned char stream_tag; /* assigned stream */
  234. unsigned char index; /* stream index */
  235. /* for sanity check of position buffer */
  236. unsigned int period_intr;
  237. unsigned int opened :1;
  238. unsigned int running :1;
  239. };
  240. /* CORB/RIRB */
  241. struct azx_rb {
  242. u32 *buf; /* CORB/RIRB buffer
  243. * Each CORB entry is 4byte, RIRB is 8byte
  244. */
  245. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  246. /* for RIRB */
  247. unsigned short rp, wp; /* read/write pointers */
  248. int cmds; /* number of pending requests */
  249. u32 res; /* last read value */
  250. };
  251. struct azx {
  252. struct snd_card *card;
  253. struct pci_dev *pci;
  254. /* chip type specific */
  255. int driver_type;
  256. int playback_streams;
  257. int playback_index_offset;
  258. int capture_streams;
  259. int capture_index_offset;
  260. int num_streams;
  261. /* pci resources */
  262. unsigned long addr;
  263. void __iomem *remap_addr;
  264. int irq;
  265. /* locks */
  266. spinlock_t reg_lock;
  267. struct mutex open_mutex;
  268. /* streams (x num_streams) */
  269. struct azx_dev *azx_dev;
  270. /* PCM */
  271. unsigned int pcm_devs;
  272. struct snd_pcm *pcm[AZX_MAX_PCMS];
  273. /* HD codec */
  274. unsigned short codec_mask;
  275. struct hda_bus *bus;
  276. /* CORB/RIRB */
  277. struct azx_rb corb;
  278. struct azx_rb rirb;
  279. /* BDL, CORB/RIRB and position buffers */
  280. struct snd_dma_buffer bdl;
  281. struct snd_dma_buffer rb;
  282. struct snd_dma_buffer posbuf;
  283. /* flags */
  284. int position_fix;
  285. unsigned int initialized :1;
  286. unsigned int single_cmd :1;
  287. unsigned int polling_mode :1;
  288. };
  289. /* driver types */
  290. enum {
  291. AZX_DRIVER_ICH,
  292. AZX_DRIVER_ATI,
  293. AZX_DRIVER_ATIHDMI,
  294. AZX_DRIVER_VIA,
  295. AZX_DRIVER_SIS,
  296. AZX_DRIVER_ULI,
  297. AZX_DRIVER_NVIDIA,
  298. };
  299. static char *driver_short_names[] __devinitdata = {
  300. [AZX_DRIVER_ICH] = "HDA Intel",
  301. [AZX_DRIVER_ATI] = "HDA ATI SB",
  302. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  303. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  304. [AZX_DRIVER_SIS] = "HDA SIS966",
  305. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  306. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  307. };
  308. /*
  309. * macros for easy use
  310. */
  311. #define azx_writel(chip,reg,value) \
  312. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  313. #define azx_readl(chip,reg) \
  314. readl((chip)->remap_addr + ICH6_REG_##reg)
  315. #define azx_writew(chip,reg,value) \
  316. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  317. #define azx_readw(chip,reg) \
  318. readw((chip)->remap_addr + ICH6_REG_##reg)
  319. #define azx_writeb(chip,reg,value) \
  320. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  321. #define azx_readb(chip,reg) \
  322. readb((chip)->remap_addr + ICH6_REG_##reg)
  323. #define azx_sd_writel(dev,reg,value) \
  324. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  325. #define azx_sd_readl(dev,reg) \
  326. readl((dev)->sd_addr + ICH6_REG_##reg)
  327. #define azx_sd_writew(dev,reg,value) \
  328. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  329. #define azx_sd_readw(dev,reg) \
  330. readw((dev)->sd_addr + ICH6_REG_##reg)
  331. #define azx_sd_writeb(dev,reg,value) \
  332. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  333. #define azx_sd_readb(dev,reg) \
  334. readb((dev)->sd_addr + ICH6_REG_##reg)
  335. /* for pcm support */
  336. #define get_azx_dev(substream) (substream->runtime->private_data)
  337. /* Get the upper 32bit of the given dma_addr_t
  338. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  339. */
  340. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  341. /*
  342. * Interface for HD codec
  343. */
  344. /*
  345. * CORB / RIRB interface
  346. */
  347. static int azx_alloc_cmd_io(struct azx *chip)
  348. {
  349. int err;
  350. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  351. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  352. PAGE_SIZE, &chip->rb);
  353. if (err < 0) {
  354. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  355. return err;
  356. }
  357. return 0;
  358. }
  359. static void azx_init_cmd_io(struct azx *chip)
  360. {
  361. /* CORB set up */
  362. chip->corb.addr = chip->rb.addr;
  363. chip->corb.buf = (u32 *)chip->rb.area;
  364. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  365. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  366. /* set the corb size to 256 entries (ULI requires explicitly) */
  367. azx_writeb(chip, CORBSIZE, 0x02);
  368. /* set the corb write pointer to 0 */
  369. azx_writew(chip, CORBWP, 0);
  370. /* reset the corb hw read pointer */
  371. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  372. /* enable corb dma */
  373. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  374. /* RIRB set up */
  375. chip->rirb.addr = chip->rb.addr + 2048;
  376. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  377. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  378. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  379. /* set the rirb size to 256 entries (ULI requires explicitly) */
  380. azx_writeb(chip, RIRBSIZE, 0x02);
  381. /* reset the rirb hw write pointer */
  382. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  383. /* set N=1, get RIRB response interrupt for new entry */
  384. azx_writew(chip, RINTCNT, 1);
  385. /* enable rirb dma and response irq */
  386. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  387. chip->rirb.rp = chip->rirb.cmds = 0;
  388. }
  389. static void azx_free_cmd_io(struct azx *chip)
  390. {
  391. /* disable ringbuffer DMAs */
  392. azx_writeb(chip, RIRBCTL, 0);
  393. azx_writeb(chip, CORBCTL, 0);
  394. }
  395. /* send a command */
  396. static int azx_corb_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
  397. unsigned int verb, unsigned int para)
  398. {
  399. struct azx *chip = codec->bus->private_data;
  400. unsigned int wp;
  401. u32 val;
  402. val = (u32)(codec->addr & 0x0f) << 28;
  403. val |= (u32)direct << 27;
  404. val |= (u32)nid << 20;
  405. val |= verb << 8;
  406. val |= para;
  407. /* add command to corb */
  408. wp = azx_readb(chip, CORBWP);
  409. wp++;
  410. wp %= ICH6_MAX_CORB_ENTRIES;
  411. spin_lock_irq(&chip->reg_lock);
  412. chip->rirb.cmds++;
  413. chip->corb.buf[wp] = cpu_to_le32(val);
  414. azx_writel(chip, CORBWP, wp);
  415. spin_unlock_irq(&chip->reg_lock);
  416. return 0;
  417. }
  418. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  419. /* retrieve RIRB entry - called from interrupt handler */
  420. static void azx_update_rirb(struct azx *chip)
  421. {
  422. unsigned int rp, wp;
  423. u32 res, res_ex;
  424. wp = azx_readb(chip, RIRBWP);
  425. if (wp == chip->rirb.wp)
  426. return;
  427. chip->rirb.wp = wp;
  428. while (chip->rirb.rp != wp) {
  429. chip->rirb.rp++;
  430. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  431. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  432. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  433. res = le32_to_cpu(chip->rirb.buf[rp]);
  434. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  435. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  436. else if (chip->rirb.cmds) {
  437. chip->rirb.cmds--;
  438. chip->rirb.res = res;
  439. }
  440. }
  441. }
  442. /* receive a response */
  443. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  444. {
  445. struct azx *chip = codec->bus->private_data;
  446. unsigned long timeout;
  447. again:
  448. timeout = jiffies + msecs_to_jiffies(1000);
  449. do {
  450. if (chip->polling_mode) {
  451. spin_lock_irq(&chip->reg_lock);
  452. azx_update_rirb(chip);
  453. spin_unlock_irq(&chip->reg_lock);
  454. }
  455. if (! chip->rirb.cmds)
  456. return chip->rirb.res; /* the last value */
  457. schedule_timeout_interruptible(1);
  458. } while (time_after_eq(timeout, jiffies));
  459. if (!chip->polling_mode) {
  460. snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
  461. "switching to polling mode...\n");
  462. chip->polling_mode = 1;
  463. goto again;
  464. }
  465. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  466. "switching to single_cmd mode...\n");
  467. chip->rirb.rp = azx_readb(chip, RIRBWP);
  468. chip->rirb.cmds = 0;
  469. /* switch to single_cmd mode */
  470. chip->single_cmd = 1;
  471. azx_free_cmd_io(chip);
  472. return -1;
  473. }
  474. /*
  475. * Use the single immediate command instead of CORB/RIRB for simplicity
  476. *
  477. * Note: according to Intel, this is not preferred use. The command was
  478. * intended for the BIOS only, and may get confused with unsolicited
  479. * responses. So, we shouldn't use it for normal operation from the
  480. * driver.
  481. * I left the codes, however, for debugging/testing purposes.
  482. */
  483. /* send a command */
  484. static int azx_single_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  485. int direct, unsigned int verb,
  486. unsigned int para)
  487. {
  488. struct azx *chip = codec->bus->private_data;
  489. u32 val;
  490. int timeout = 50;
  491. val = (u32)(codec->addr & 0x0f) << 28;
  492. val |= (u32)direct << 27;
  493. val |= (u32)nid << 20;
  494. val |= verb << 8;
  495. val |= para;
  496. while (timeout--) {
  497. /* check ICB busy bit */
  498. if (! (azx_readw(chip, IRS) & ICH6_IRS_BUSY)) {
  499. /* Clear IRV valid bit */
  500. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_VALID);
  501. azx_writel(chip, IC, val);
  502. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_BUSY);
  503. return 0;
  504. }
  505. udelay(1);
  506. }
  507. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n", azx_readw(chip, IRS), val);
  508. return -EIO;
  509. }
  510. /* receive a response */
  511. static unsigned int azx_single_get_response(struct hda_codec *codec)
  512. {
  513. struct azx *chip = codec->bus->private_data;
  514. int timeout = 50;
  515. while (timeout--) {
  516. /* check IRV busy bit */
  517. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  518. return azx_readl(chip, IR);
  519. udelay(1);
  520. }
  521. snd_printd(SFX "get_response timeout: IRS=0x%x\n", azx_readw(chip, IRS));
  522. return (unsigned int)-1;
  523. }
  524. /*
  525. * The below are the main callbacks from hda_codec.
  526. *
  527. * They are just the skeleton to call sub-callbacks according to the
  528. * current setting of chip->single_cmd.
  529. */
  530. /* send a command */
  531. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  532. int direct, unsigned int verb,
  533. unsigned int para)
  534. {
  535. struct azx *chip = codec->bus->private_data;
  536. if (chip->single_cmd)
  537. return azx_single_send_cmd(codec, nid, direct, verb, para);
  538. else
  539. return azx_corb_send_cmd(codec, nid, direct, verb, para);
  540. }
  541. /* get a response */
  542. static unsigned int azx_get_response(struct hda_codec *codec)
  543. {
  544. struct azx *chip = codec->bus->private_data;
  545. if (chip->single_cmd)
  546. return azx_single_get_response(codec);
  547. else
  548. return azx_rirb_get_response(codec);
  549. }
  550. /* reset codec link */
  551. static int azx_reset(struct azx *chip)
  552. {
  553. int count;
  554. /* reset controller */
  555. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  556. count = 50;
  557. while (azx_readb(chip, GCTL) && --count)
  558. msleep(1);
  559. /* delay for >= 100us for codec PLL to settle per spec
  560. * Rev 0.9 section 5.5.1
  561. */
  562. msleep(1);
  563. /* Bring controller out of reset */
  564. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  565. count = 50;
  566. while (!azx_readb(chip, GCTL) && --count)
  567. msleep(1);
  568. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  569. msleep(1);
  570. /* check to see if controller is ready */
  571. if (!azx_readb(chip, GCTL)) {
  572. snd_printd("azx_reset: controller not ready!\n");
  573. return -EBUSY;
  574. }
  575. /* Accept unsolicited responses */
  576. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  577. /* detect codecs */
  578. if (!chip->codec_mask) {
  579. chip->codec_mask = azx_readw(chip, STATESTS);
  580. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  581. }
  582. return 0;
  583. }
  584. /*
  585. * Lowlevel interface
  586. */
  587. /* enable interrupts */
  588. static void azx_int_enable(struct azx *chip)
  589. {
  590. /* enable controller CIE and GIE */
  591. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  592. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  593. }
  594. /* disable interrupts */
  595. static void azx_int_disable(struct azx *chip)
  596. {
  597. int i;
  598. /* disable interrupts in stream descriptor */
  599. for (i = 0; i < chip->num_streams; i++) {
  600. struct azx_dev *azx_dev = &chip->azx_dev[i];
  601. azx_sd_writeb(azx_dev, SD_CTL,
  602. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  603. }
  604. /* disable SIE for all streams */
  605. azx_writeb(chip, INTCTL, 0);
  606. /* disable controller CIE and GIE */
  607. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  608. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  609. }
  610. /* clear interrupts */
  611. static void azx_int_clear(struct azx *chip)
  612. {
  613. int i;
  614. /* clear stream status */
  615. for (i = 0; i < chip->num_streams; i++) {
  616. struct azx_dev *azx_dev = &chip->azx_dev[i];
  617. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  618. }
  619. /* clear STATESTS */
  620. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  621. /* clear rirb status */
  622. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  623. /* clear int status */
  624. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  625. }
  626. /* start a stream */
  627. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  628. {
  629. /* enable SIE */
  630. azx_writeb(chip, INTCTL,
  631. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  632. /* set DMA start and interrupt mask */
  633. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  634. SD_CTL_DMA_START | SD_INT_MASK);
  635. }
  636. /* stop a stream */
  637. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  638. {
  639. /* stop DMA */
  640. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  641. ~(SD_CTL_DMA_START | SD_INT_MASK));
  642. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  643. /* disable SIE */
  644. azx_writeb(chip, INTCTL,
  645. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  646. }
  647. /*
  648. * initialize the chip
  649. */
  650. static void azx_init_chip(struct azx *chip)
  651. {
  652. unsigned char reg;
  653. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  654. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  655. * Ensuring these bits are 0 clears playback static on some HD Audio codecs
  656. */
  657. pci_read_config_byte (chip->pci, ICH6_PCIREG_TCSEL, &reg);
  658. pci_write_config_byte(chip->pci, ICH6_PCIREG_TCSEL, reg & 0xf8);
  659. /* reset controller */
  660. azx_reset(chip);
  661. /* initialize interrupts */
  662. azx_int_clear(chip);
  663. azx_int_enable(chip);
  664. /* initialize the codec command I/O */
  665. if (!chip->single_cmd)
  666. azx_init_cmd_io(chip);
  667. /* program the position buffer */
  668. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  669. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  670. switch (chip->driver_type) {
  671. case AZX_DRIVER_ATI:
  672. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  673. pci_read_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  674. &reg);
  675. pci_write_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  676. (reg & 0xf8) | ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  677. break;
  678. case AZX_DRIVER_NVIDIA:
  679. /* For NVIDIA HDA, enable snoop */
  680. pci_read_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR, &reg);
  681. pci_write_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR,
  682. (reg & 0xf0) | NVIDIA_HDA_ENABLE_COHBITS);
  683. break;
  684. }
  685. }
  686. /*
  687. * interrupt handler
  688. */
  689. static irqreturn_t azx_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  690. {
  691. struct azx *chip = dev_id;
  692. struct azx_dev *azx_dev;
  693. u32 status;
  694. int i;
  695. spin_lock(&chip->reg_lock);
  696. status = azx_readl(chip, INTSTS);
  697. if (status == 0) {
  698. spin_unlock(&chip->reg_lock);
  699. return IRQ_NONE;
  700. }
  701. for (i = 0; i < chip->num_streams; i++) {
  702. azx_dev = &chip->azx_dev[i];
  703. if (status & azx_dev->sd_int_sta_mask) {
  704. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  705. if (azx_dev->substream && azx_dev->running) {
  706. azx_dev->period_intr++;
  707. spin_unlock(&chip->reg_lock);
  708. snd_pcm_period_elapsed(azx_dev->substream);
  709. spin_lock(&chip->reg_lock);
  710. }
  711. }
  712. }
  713. /* clear rirb int */
  714. status = azx_readb(chip, RIRBSTS);
  715. if (status & RIRB_INT_MASK) {
  716. if (! chip->single_cmd && (status & RIRB_INT_RESPONSE))
  717. azx_update_rirb(chip);
  718. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  719. }
  720. #if 0
  721. /* clear state status int */
  722. if (azx_readb(chip, STATESTS) & 0x04)
  723. azx_writeb(chip, STATESTS, 0x04);
  724. #endif
  725. spin_unlock(&chip->reg_lock);
  726. return IRQ_HANDLED;
  727. }
  728. /*
  729. * set up BDL entries
  730. */
  731. static void azx_setup_periods(struct azx_dev *azx_dev)
  732. {
  733. u32 *bdl = azx_dev->bdl;
  734. dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
  735. int idx;
  736. /* reset BDL address */
  737. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  738. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  739. /* program the initial BDL entries */
  740. for (idx = 0; idx < azx_dev->frags; idx++) {
  741. unsigned int off = idx << 2; /* 4 dword step */
  742. dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
  743. /* program the address field of the BDL entry */
  744. bdl[off] = cpu_to_le32((u32)addr);
  745. bdl[off+1] = cpu_to_le32(upper_32bit(addr));
  746. /* program the size field of the BDL entry */
  747. bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
  748. /* program the IOC to enable interrupt when buffer completes */
  749. bdl[off+3] = cpu_to_le32(0x01);
  750. }
  751. }
  752. /*
  753. * set up the SD for streaming
  754. */
  755. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  756. {
  757. unsigned char val;
  758. int timeout;
  759. /* make sure the run bit is zero for SD */
  760. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & ~SD_CTL_DMA_START);
  761. /* reset stream */
  762. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | SD_CTL_STREAM_RESET);
  763. udelay(3);
  764. timeout = 300;
  765. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  766. --timeout)
  767. ;
  768. val &= ~SD_CTL_STREAM_RESET;
  769. azx_sd_writeb(azx_dev, SD_CTL, val);
  770. udelay(3);
  771. timeout = 300;
  772. /* waiting for hardware to report that the stream is out of reset */
  773. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  774. --timeout)
  775. ;
  776. /* program the stream_tag */
  777. azx_sd_writel(azx_dev, SD_CTL,
  778. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK) |
  779. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  780. /* program the length of samples in cyclic buffer */
  781. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  782. /* program the stream format */
  783. /* this value needs to be the same as the one programmed */
  784. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  785. /* program the stream LVI (last valid index) of the BDL */
  786. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  787. /* program the BDL address */
  788. /* lower BDL address */
  789. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
  790. /* upper BDL address */
  791. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
  792. /* enable the position buffer */
  793. if (! (azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  794. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  795. /* set the interrupt enable bits in the descriptor control register */
  796. azx_sd_writel(azx_dev, SD_CTL, azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  797. return 0;
  798. }
  799. /*
  800. * Codec initialization
  801. */
  802. static int __devinit azx_codec_create(struct azx *chip, const char *model)
  803. {
  804. struct hda_bus_template bus_temp;
  805. int c, codecs, err;
  806. memset(&bus_temp, 0, sizeof(bus_temp));
  807. bus_temp.private_data = chip;
  808. bus_temp.modelname = model;
  809. bus_temp.pci = chip->pci;
  810. bus_temp.ops.command = azx_send_cmd;
  811. bus_temp.ops.get_response = azx_get_response;
  812. if ((err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus)) < 0)
  813. return err;
  814. codecs = 0;
  815. for (c = 0; c < AZX_MAX_CODECS; c++) {
  816. if ((chip->codec_mask & (1 << c)) & probe_mask) {
  817. err = snd_hda_codec_new(chip->bus, c, NULL);
  818. if (err < 0)
  819. continue;
  820. codecs++;
  821. }
  822. }
  823. if (! codecs) {
  824. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  825. return -ENXIO;
  826. }
  827. return 0;
  828. }
  829. /*
  830. * PCM support
  831. */
  832. /* assign a stream for the PCM */
  833. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  834. {
  835. int dev, i, nums;
  836. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  837. dev = chip->playback_index_offset;
  838. nums = chip->playback_streams;
  839. } else {
  840. dev = chip->capture_index_offset;
  841. nums = chip->capture_streams;
  842. }
  843. for (i = 0; i < nums; i++, dev++)
  844. if (! chip->azx_dev[dev].opened) {
  845. chip->azx_dev[dev].opened = 1;
  846. return &chip->azx_dev[dev];
  847. }
  848. return NULL;
  849. }
  850. /* release the assigned stream */
  851. static inline void azx_release_device(struct azx_dev *azx_dev)
  852. {
  853. azx_dev->opened = 0;
  854. }
  855. static struct snd_pcm_hardware azx_pcm_hw = {
  856. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  857. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  858. SNDRV_PCM_INFO_MMAP_VALID |
  859. /* No full-resume yet implemented */
  860. /* SNDRV_PCM_INFO_RESUME |*/
  861. SNDRV_PCM_INFO_PAUSE),
  862. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  863. .rates = SNDRV_PCM_RATE_48000,
  864. .rate_min = 48000,
  865. .rate_max = 48000,
  866. .channels_min = 2,
  867. .channels_max = 2,
  868. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  869. .period_bytes_min = 128,
  870. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  871. .periods_min = 2,
  872. .periods_max = AZX_MAX_FRAG,
  873. .fifo_size = 0,
  874. };
  875. struct azx_pcm {
  876. struct azx *chip;
  877. struct hda_codec *codec;
  878. struct hda_pcm_stream *hinfo[2];
  879. };
  880. static int azx_pcm_open(struct snd_pcm_substream *substream)
  881. {
  882. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  883. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  884. struct azx *chip = apcm->chip;
  885. struct azx_dev *azx_dev;
  886. struct snd_pcm_runtime *runtime = substream->runtime;
  887. unsigned long flags;
  888. int err;
  889. mutex_lock(&chip->open_mutex);
  890. azx_dev = azx_assign_device(chip, substream->stream);
  891. if (azx_dev == NULL) {
  892. mutex_unlock(&chip->open_mutex);
  893. return -EBUSY;
  894. }
  895. runtime->hw = azx_pcm_hw;
  896. runtime->hw.channels_min = hinfo->channels_min;
  897. runtime->hw.channels_max = hinfo->channels_max;
  898. runtime->hw.formats = hinfo->formats;
  899. runtime->hw.rates = hinfo->rates;
  900. snd_pcm_limit_hw_rates(runtime);
  901. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  902. if ((err = hinfo->ops.open(hinfo, apcm->codec, substream)) < 0) {
  903. azx_release_device(azx_dev);
  904. mutex_unlock(&chip->open_mutex);
  905. return err;
  906. }
  907. spin_lock_irqsave(&chip->reg_lock, flags);
  908. azx_dev->substream = substream;
  909. azx_dev->running = 0;
  910. spin_unlock_irqrestore(&chip->reg_lock, flags);
  911. runtime->private_data = azx_dev;
  912. mutex_unlock(&chip->open_mutex);
  913. return 0;
  914. }
  915. static int azx_pcm_close(struct snd_pcm_substream *substream)
  916. {
  917. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  918. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  919. struct azx *chip = apcm->chip;
  920. struct azx_dev *azx_dev = get_azx_dev(substream);
  921. unsigned long flags;
  922. mutex_lock(&chip->open_mutex);
  923. spin_lock_irqsave(&chip->reg_lock, flags);
  924. azx_dev->substream = NULL;
  925. azx_dev->running = 0;
  926. spin_unlock_irqrestore(&chip->reg_lock, flags);
  927. azx_release_device(azx_dev);
  928. hinfo->ops.close(hinfo, apcm->codec, substream);
  929. mutex_unlock(&chip->open_mutex);
  930. return 0;
  931. }
  932. static int azx_pcm_hw_params(struct snd_pcm_substream *substream, struct snd_pcm_hw_params *hw_params)
  933. {
  934. return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  935. }
  936. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  937. {
  938. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  939. struct azx_dev *azx_dev = get_azx_dev(substream);
  940. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  941. /* reset BDL address */
  942. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  943. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  944. azx_sd_writel(azx_dev, SD_CTL, 0);
  945. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  946. return snd_pcm_lib_free_pages(substream);
  947. }
  948. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  949. {
  950. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  951. struct azx *chip = apcm->chip;
  952. struct azx_dev *azx_dev = get_azx_dev(substream);
  953. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  954. struct snd_pcm_runtime *runtime = substream->runtime;
  955. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  956. azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
  957. azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
  958. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  959. runtime->channels,
  960. runtime->format,
  961. hinfo->maxbps);
  962. if (! azx_dev->format_val) {
  963. snd_printk(KERN_ERR SFX "invalid format_val, rate=%d, ch=%d, format=%d\n",
  964. runtime->rate, runtime->channels, runtime->format);
  965. return -EINVAL;
  966. }
  967. snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, format=0x%x\n",
  968. azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
  969. azx_setup_periods(azx_dev);
  970. azx_setup_controller(chip, azx_dev);
  971. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  972. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  973. else
  974. azx_dev->fifo_size = 0;
  975. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  976. azx_dev->format_val, substream);
  977. }
  978. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  979. {
  980. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  981. struct azx_dev *azx_dev = get_azx_dev(substream);
  982. struct azx *chip = apcm->chip;
  983. int err = 0;
  984. spin_lock(&chip->reg_lock);
  985. switch (cmd) {
  986. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  987. case SNDRV_PCM_TRIGGER_RESUME:
  988. case SNDRV_PCM_TRIGGER_START:
  989. azx_stream_start(chip, azx_dev);
  990. azx_dev->running = 1;
  991. break;
  992. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  993. case SNDRV_PCM_TRIGGER_SUSPEND:
  994. case SNDRV_PCM_TRIGGER_STOP:
  995. azx_stream_stop(chip, azx_dev);
  996. azx_dev->running = 0;
  997. break;
  998. default:
  999. err = -EINVAL;
  1000. }
  1001. spin_unlock(&chip->reg_lock);
  1002. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
  1003. cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
  1004. cmd == SNDRV_PCM_TRIGGER_STOP) {
  1005. int timeout = 5000;
  1006. while (azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START && --timeout)
  1007. ;
  1008. }
  1009. return err;
  1010. }
  1011. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1012. {
  1013. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1014. struct azx *chip = apcm->chip;
  1015. struct azx_dev *azx_dev = get_azx_dev(substream);
  1016. unsigned int pos;
  1017. if (chip->position_fix == POS_FIX_POSBUF ||
  1018. chip->position_fix == POS_FIX_AUTO) {
  1019. /* use the position buffer */
  1020. pos = le32_to_cpu(*azx_dev->posbuf);
  1021. if (chip->position_fix == POS_FIX_AUTO &&
  1022. azx_dev->period_intr == 1 && ! pos) {
  1023. printk(KERN_WARNING
  1024. "hda-intel: Invalid position buffer, "
  1025. "using LPIB read method instead.\n");
  1026. chip->position_fix = POS_FIX_NONE;
  1027. goto read_lpib;
  1028. }
  1029. } else {
  1030. read_lpib:
  1031. /* read LPIB */
  1032. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1033. if (chip->position_fix == POS_FIX_FIFO)
  1034. pos += azx_dev->fifo_size;
  1035. }
  1036. if (pos >= azx_dev->bufsize)
  1037. pos = 0;
  1038. return bytes_to_frames(substream->runtime, pos);
  1039. }
  1040. static struct snd_pcm_ops azx_pcm_ops = {
  1041. .open = azx_pcm_open,
  1042. .close = azx_pcm_close,
  1043. .ioctl = snd_pcm_lib_ioctl,
  1044. .hw_params = azx_pcm_hw_params,
  1045. .hw_free = azx_pcm_hw_free,
  1046. .prepare = azx_pcm_prepare,
  1047. .trigger = azx_pcm_trigger,
  1048. .pointer = azx_pcm_pointer,
  1049. };
  1050. static void azx_pcm_free(struct snd_pcm *pcm)
  1051. {
  1052. kfree(pcm->private_data);
  1053. }
  1054. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1055. struct hda_pcm *cpcm, int pcm_dev)
  1056. {
  1057. int err;
  1058. struct snd_pcm *pcm;
  1059. struct azx_pcm *apcm;
  1060. /* if no substreams are defined for both playback and capture,
  1061. * it's just a placeholder. ignore it.
  1062. */
  1063. if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
  1064. return 0;
  1065. snd_assert(cpcm->name, return -EINVAL);
  1066. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1067. cpcm->stream[0].substreams, cpcm->stream[1].substreams,
  1068. &pcm);
  1069. if (err < 0)
  1070. return err;
  1071. strcpy(pcm->name, cpcm->name);
  1072. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1073. if (apcm == NULL)
  1074. return -ENOMEM;
  1075. apcm->chip = chip;
  1076. apcm->codec = codec;
  1077. apcm->hinfo[0] = &cpcm->stream[0];
  1078. apcm->hinfo[1] = &cpcm->stream[1];
  1079. pcm->private_data = apcm;
  1080. pcm->private_free = azx_pcm_free;
  1081. if (cpcm->stream[0].substreams)
  1082. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1083. if (cpcm->stream[1].substreams)
  1084. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1085. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1086. snd_dma_pci_data(chip->pci),
  1087. 1024 * 64, 1024 * 128);
  1088. chip->pcm[pcm_dev] = pcm;
  1089. if (chip->pcm_devs < pcm_dev + 1)
  1090. chip->pcm_devs = pcm_dev + 1;
  1091. return 0;
  1092. }
  1093. static int __devinit azx_pcm_create(struct azx *chip)
  1094. {
  1095. struct list_head *p;
  1096. struct hda_codec *codec;
  1097. int c, err;
  1098. int pcm_dev;
  1099. if ((err = snd_hda_build_pcms(chip->bus)) < 0)
  1100. return err;
  1101. /* create audio PCMs */
  1102. pcm_dev = 0;
  1103. list_for_each(p, &chip->bus->codec_list) {
  1104. codec = list_entry(p, struct hda_codec, list);
  1105. for (c = 0; c < codec->num_pcms; c++) {
  1106. if (codec->pcm_info[c].is_modem)
  1107. continue; /* create later */
  1108. if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
  1109. snd_printk(KERN_ERR SFX "Too many audio PCMs\n");
  1110. return -EINVAL;
  1111. }
  1112. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1113. if (err < 0)
  1114. return err;
  1115. pcm_dev++;
  1116. }
  1117. }
  1118. /* create modem PCMs */
  1119. pcm_dev = AZX_MAX_AUDIO_PCMS;
  1120. list_for_each(p, &chip->bus->codec_list) {
  1121. codec = list_entry(p, struct hda_codec, list);
  1122. for (c = 0; c < codec->num_pcms; c++) {
  1123. if (! codec->pcm_info[c].is_modem)
  1124. continue; /* already created */
  1125. if (pcm_dev >= AZX_MAX_PCMS) {
  1126. snd_printk(KERN_ERR SFX "Too many modem PCMs\n");
  1127. return -EINVAL;
  1128. }
  1129. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1130. if (err < 0)
  1131. return err;
  1132. chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
  1133. pcm_dev++;
  1134. }
  1135. }
  1136. return 0;
  1137. }
  1138. /*
  1139. * mixer creation - all stuff is implemented in hda module
  1140. */
  1141. static int __devinit azx_mixer_create(struct azx *chip)
  1142. {
  1143. return snd_hda_build_controls(chip->bus);
  1144. }
  1145. /*
  1146. * initialize SD streams
  1147. */
  1148. static int __devinit azx_init_stream(struct azx *chip)
  1149. {
  1150. int i;
  1151. /* initialize each stream (aka device)
  1152. * assign the starting bdl address to each stream (device) and initialize
  1153. */
  1154. for (i = 0; i < chip->num_streams; i++) {
  1155. unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
  1156. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1157. azx_dev->bdl = (u32 *)(chip->bdl.area + off);
  1158. azx_dev->bdl_addr = chip->bdl.addr + off;
  1159. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1160. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1161. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1162. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1163. azx_dev->sd_int_sta_mask = 1 << i;
  1164. /* stream tag: must be non-zero and unique */
  1165. azx_dev->index = i;
  1166. azx_dev->stream_tag = i + 1;
  1167. }
  1168. return 0;
  1169. }
  1170. #ifdef CONFIG_PM
  1171. /*
  1172. * power management
  1173. */
  1174. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1175. {
  1176. struct snd_card *card = pci_get_drvdata(pci);
  1177. struct azx *chip = card->private_data;
  1178. int i;
  1179. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1180. for (i = 0; i < chip->pcm_devs; i++)
  1181. snd_pcm_suspend_all(chip->pcm[i]);
  1182. snd_hda_suspend(chip->bus, state);
  1183. azx_free_cmd_io(chip);
  1184. if (chip->irq >= 0)
  1185. free_irq(chip->irq, chip);
  1186. if (!disable_msi)
  1187. pci_disable_msi(chip->pci);
  1188. pci_disable_device(pci);
  1189. pci_save_state(pci);
  1190. return 0;
  1191. }
  1192. static int azx_resume(struct pci_dev *pci)
  1193. {
  1194. struct snd_card *card = pci_get_drvdata(pci);
  1195. struct azx *chip = card->private_data;
  1196. pci_restore_state(pci);
  1197. pci_enable_device(pci);
  1198. if (!disable_msi)
  1199. pci_enable_msi(pci);
  1200. /* FIXME: need proper error handling */
  1201. request_irq(pci->irq, azx_interrupt, IRQF_DISABLED|IRQF_SHARED,
  1202. "HDA Intel", chip);
  1203. chip->irq = pci->irq;
  1204. pci_set_master(pci);
  1205. azx_init_chip(chip);
  1206. snd_hda_resume(chip->bus);
  1207. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1208. return 0;
  1209. }
  1210. #endif /* CONFIG_PM */
  1211. /*
  1212. * destructor
  1213. */
  1214. static int azx_free(struct azx *chip)
  1215. {
  1216. if (chip->initialized) {
  1217. int i;
  1218. for (i = 0; i < chip->num_streams; i++)
  1219. azx_stream_stop(chip, &chip->azx_dev[i]);
  1220. /* disable interrupts */
  1221. azx_int_disable(chip);
  1222. azx_int_clear(chip);
  1223. /* disable CORB/RIRB */
  1224. azx_free_cmd_io(chip);
  1225. /* disable position buffer */
  1226. azx_writel(chip, DPLBASE, 0);
  1227. azx_writel(chip, DPUBASE, 0);
  1228. synchronize_irq(chip->irq);
  1229. }
  1230. if (chip->irq >= 0) {
  1231. free_irq(chip->irq, (void*)chip);
  1232. if (!disable_msi)
  1233. pci_disable_msi(chip->pci);
  1234. }
  1235. if (chip->remap_addr)
  1236. iounmap(chip->remap_addr);
  1237. if (chip->bdl.area)
  1238. snd_dma_free_pages(&chip->bdl);
  1239. if (chip->rb.area)
  1240. snd_dma_free_pages(&chip->rb);
  1241. if (chip->posbuf.area)
  1242. snd_dma_free_pages(&chip->posbuf);
  1243. pci_release_regions(chip->pci);
  1244. pci_disable_device(chip->pci);
  1245. kfree(chip->azx_dev);
  1246. kfree(chip);
  1247. return 0;
  1248. }
  1249. static int azx_dev_free(struct snd_device *device)
  1250. {
  1251. return azx_free(device->device_data);
  1252. }
  1253. /*
  1254. * constructor
  1255. */
  1256. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1257. int driver_type,
  1258. struct azx **rchip)
  1259. {
  1260. struct azx *chip;
  1261. int err;
  1262. static struct snd_device_ops ops = {
  1263. .dev_free = azx_dev_free,
  1264. };
  1265. *rchip = NULL;
  1266. err = pci_enable_device(pci);
  1267. if (err < 0)
  1268. return err;
  1269. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1270. if (!chip) {
  1271. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1272. pci_disable_device(pci);
  1273. return -ENOMEM;
  1274. }
  1275. spin_lock_init(&chip->reg_lock);
  1276. mutex_init(&chip->open_mutex);
  1277. chip->card = card;
  1278. chip->pci = pci;
  1279. chip->irq = -1;
  1280. chip->driver_type = driver_type;
  1281. chip->position_fix = position_fix;
  1282. chip->single_cmd = single_cmd;
  1283. #if BITS_PER_LONG != 64
  1284. /* Fix up base address on ULI M5461 */
  1285. if (chip->driver_type == AZX_DRIVER_ULI) {
  1286. u16 tmp3;
  1287. pci_read_config_word(pci, 0x40, &tmp3);
  1288. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1289. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1290. }
  1291. #endif
  1292. err = pci_request_regions(pci, "ICH HD audio");
  1293. if (err < 0) {
  1294. kfree(chip);
  1295. pci_disable_device(pci);
  1296. return err;
  1297. }
  1298. chip->addr = pci_resource_start(pci, 0);
  1299. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1300. if (chip->remap_addr == NULL) {
  1301. snd_printk(KERN_ERR SFX "ioremap error\n");
  1302. err = -ENXIO;
  1303. goto errout;
  1304. }
  1305. if (!disable_msi)
  1306. pci_enable_msi(pci);
  1307. if (request_irq(pci->irq, azx_interrupt, IRQF_DISABLED|IRQF_SHARED,
  1308. "HDA Intel", (void*)chip)) {
  1309. snd_printk(KERN_ERR SFX "unable to grab IRQ %d\n", pci->irq);
  1310. err = -EBUSY;
  1311. goto errout;
  1312. }
  1313. chip->irq = pci->irq;
  1314. pci_set_master(pci);
  1315. synchronize_irq(chip->irq);
  1316. switch (chip->driver_type) {
  1317. case AZX_DRIVER_ULI:
  1318. chip->playback_streams = ULI_NUM_PLAYBACK;
  1319. chip->capture_streams = ULI_NUM_CAPTURE;
  1320. chip->playback_index_offset = ULI_PLAYBACK_INDEX;
  1321. chip->capture_index_offset = ULI_CAPTURE_INDEX;
  1322. break;
  1323. case AZX_DRIVER_ATIHDMI:
  1324. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1325. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1326. chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
  1327. chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
  1328. break;
  1329. default:
  1330. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1331. chip->capture_streams = ICH6_NUM_CAPTURE;
  1332. chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
  1333. chip->capture_index_offset = ICH6_CAPTURE_INDEX;
  1334. break;
  1335. }
  1336. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1337. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev), GFP_KERNEL);
  1338. if (!chip->azx_dev) {
  1339. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1340. goto errout;
  1341. }
  1342. /* allocate memory for the BDL for each stream */
  1343. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1344. BDL_SIZE, &chip->bdl)) < 0) {
  1345. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1346. goto errout;
  1347. }
  1348. /* allocate memory for the position buffer */
  1349. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1350. chip->num_streams * 8, &chip->posbuf)) < 0) {
  1351. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1352. goto errout;
  1353. }
  1354. /* allocate CORB/RIRB */
  1355. if (! chip->single_cmd)
  1356. if ((err = azx_alloc_cmd_io(chip)) < 0)
  1357. goto errout;
  1358. /* initialize streams */
  1359. azx_init_stream(chip);
  1360. /* initialize chip */
  1361. azx_init_chip(chip);
  1362. chip->initialized = 1;
  1363. /* codec detection */
  1364. if (!chip->codec_mask) {
  1365. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1366. err = -ENODEV;
  1367. goto errout;
  1368. }
  1369. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) <0) {
  1370. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1371. goto errout;
  1372. }
  1373. strcpy(card->driver, "HDA-Intel");
  1374. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1375. sprintf(card->longname, "%s at 0x%lx irq %i", card->shortname, chip->addr, chip->irq);
  1376. *rchip = chip;
  1377. return 0;
  1378. errout:
  1379. azx_free(chip);
  1380. return err;
  1381. }
  1382. static int __devinit azx_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  1383. {
  1384. struct snd_card *card;
  1385. struct azx *chip;
  1386. int err;
  1387. card = snd_card_new(index, id, THIS_MODULE, 0);
  1388. if (!card) {
  1389. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1390. return -ENOMEM;
  1391. }
  1392. err = azx_create(card, pci, pci_id->driver_data, &chip);
  1393. if (err < 0) {
  1394. snd_card_free(card);
  1395. return err;
  1396. }
  1397. card->private_data = chip;
  1398. /* create codec instances */
  1399. if ((err = azx_codec_create(chip, model)) < 0) {
  1400. snd_card_free(card);
  1401. return err;
  1402. }
  1403. /* create PCM streams */
  1404. if ((err = azx_pcm_create(chip)) < 0) {
  1405. snd_card_free(card);
  1406. return err;
  1407. }
  1408. /* create mixer controls */
  1409. if ((err = azx_mixer_create(chip)) < 0) {
  1410. snd_card_free(card);
  1411. return err;
  1412. }
  1413. snd_card_set_dev(card, &pci->dev);
  1414. if ((err = snd_card_register(card)) < 0) {
  1415. snd_card_free(card);
  1416. return err;
  1417. }
  1418. pci_set_drvdata(pci, card);
  1419. return err;
  1420. }
  1421. static void __devexit azx_remove(struct pci_dev *pci)
  1422. {
  1423. snd_card_free(pci_get_drvdata(pci));
  1424. pci_set_drvdata(pci, NULL);
  1425. }
  1426. /* PCI IDs */
  1427. static struct pci_device_id azx_ids[] = {
  1428. { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
  1429. { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
  1430. { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
  1431. { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
  1432. { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
  1433. { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
  1434. { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
  1435. { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
  1436. { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
  1437. { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
  1438. { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 026c */
  1439. { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 0371 */
  1440. { 0, }
  1441. };
  1442. MODULE_DEVICE_TABLE(pci, azx_ids);
  1443. /* pci_driver definition */
  1444. static struct pci_driver driver = {
  1445. .name = "HDA Intel",
  1446. .id_table = azx_ids,
  1447. .probe = azx_probe,
  1448. .remove = __devexit_p(azx_remove),
  1449. #ifdef CONFIG_PM
  1450. .suspend = azx_suspend,
  1451. .resume = azx_resume,
  1452. #endif
  1453. };
  1454. static int __init alsa_card_azx_init(void)
  1455. {
  1456. return pci_register_driver(&driver);
  1457. }
  1458. static void __exit alsa_card_azx_exit(void)
  1459. {
  1460. pci_unregister_driver(&driver);
  1461. }
  1462. module_init(alsa_card_azx_init)
  1463. module_exit(alsa_card_azx_exit)