cs4281.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112
  1. /*
  2. * Driver for Cirrus Logic CS4281 based PCI soundcard
  3. * Copyright (c) by Jaroslav Kysela <perex@suse.cz>,
  4. *
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. *
  20. */
  21. #include <sound/driver.h>
  22. #include <asm/io.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/init.h>
  26. #include <linux/pci.h>
  27. #include <linux/slab.h>
  28. #include <linux/gameport.h>
  29. #include <linux/moduleparam.h>
  30. #include <sound/core.h>
  31. #include <sound/control.h>
  32. #include <sound/pcm.h>
  33. #include <sound/rawmidi.h>
  34. #include <sound/ac97_codec.h>
  35. #include <sound/tlv.h>
  36. #include <sound/opl3.h>
  37. #include <sound/initval.h>
  38. MODULE_AUTHOR("Jaroslav Kysela <perex@suse.cz>");
  39. MODULE_DESCRIPTION("Cirrus Logic CS4281");
  40. MODULE_LICENSE("GPL");
  41. MODULE_SUPPORTED_DEVICE("{{Cirrus Logic,CS4281}}");
  42. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  43. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  44. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable switches */
  45. static int dual_codec[SNDRV_CARDS]; /* dual codec */
  46. module_param_array(index, int, NULL, 0444);
  47. MODULE_PARM_DESC(index, "Index value for CS4281 soundcard.");
  48. module_param_array(id, charp, NULL, 0444);
  49. MODULE_PARM_DESC(id, "ID string for CS4281 soundcard.");
  50. module_param_array(enable, bool, NULL, 0444);
  51. MODULE_PARM_DESC(enable, "Enable CS4281 soundcard.");
  52. module_param_array(dual_codec, bool, NULL, 0444);
  53. MODULE_PARM_DESC(dual_codec, "Secondary Codec ID (0 = disabled).");
  54. /*
  55. * Direct registers
  56. */
  57. #define CS4281_BA0_SIZE 0x1000
  58. #define CS4281_BA1_SIZE 0x10000
  59. /*
  60. * BA0 registers
  61. */
  62. #define BA0_HISR 0x0000 /* Host Interrupt Status Register */
  63. #define BA0_HISR_INTENA (1<<31) /* Internal Interrupt Enable Bit */
  64. #define BA0_HISR_MIDI (1<<22) /* MIDI port interrupt */
  65. #define BA0_HISR_FIFOI (1<<20) /* FIFO polled interrupt */
  66. #define BA0_HISR_DMAI (1<<18) /* DMA interrupt (half or end) */
  67. #define BA0_HISR_FIFO(c) (1<<(12+(c))) /* FIFO channel interrupt */
  68. #define BA0_HISR_DMA(c) (1<<(8+(c))) /* DMA channel interrupt */
  69. #define BA0_HISR_GPPI (1<<5) /* General Purpose Input (Primary chip) */
  70. #define BA0_HISR_GPSI (1<<4) /* General Purpose Input (Secondary chip) */
  71. #define BA0_HISR_GP3I (1<<3) /* GPIO3 pin Interrupt */
  72. #define BA0_HISR_GP1I (1<<2) /* GPIO1 pin Interrupt */
  73. #define BA0_HISR_VUPI (1<<1) /* VOLUP pin Interrupt */
  74. #define BA0_HISR_VDNI (1<<0) /* VOLDN pin Interrupt */
  75. #define BA0_HICR 0x0008 /* Host Interrupt Control Register */
  76. #define BA0_HICR_CHGM (1<<1) /* INTENA Change Mask */
  77. #define BA0_HICR_IEV (1<<0) /* INTENA Value */
  78. #define BA0_HICR_EOI (3<<0) /* End of Interrupt command */
  79. #define BA0_HIMR 0x000c /* Host Interrupt Mask Register */
  80. /* Use same contants as for BA0_HISR */
  81. #define BA0_IIER 0x0010 /* ISA Interrupt Enable Register */
  82. #define BA0_HDSR0 0x00f0 /* Host DMA Engine 0 Status Register */
  83. #define BA0_HDSR1 0x00f4 /* Host DMA Engine 1 Status Register */
  84. #define BA0_HDSR2 0x00f8 /* Host DMA Engine 2 Status Register */
  85. #define BA0_HDSR3 0x00fc /* Host DMA Engine 3 Status Register */
  86. #define BA0_HDSR_CH1P (1<<25) /* Channel 1 Pending */
  87. #define BA0_HDSR_CH2P (1<<24) /* Channel 2 Pending */
  88. #define BA0_HDSR_DHTC (1<<17) /* DMA Half Terminal Count */
  89. #define BA0_HDSR_DTC (1<<16) /* DMA Terminal Count */
  90. #define BA0_HDSR_DRUN (1<<15) /* DMA Running */
  91. #define BA0_HDSR_RQ (1<<7) /* Pending Request */
  92. #define BA0_DCA0 0x0110 /* Host DMA Engine 0 Current Address */
  93. #define BA0_DCC0 0x0114 /* Host DMA Engine 0 Current Count */
  94. #define BA0_DBA0 0x0118 /* Host DMA Engine 0 Base Address */
  95. #define BA0_DBC0 0x011c /* Host DMA Engine 0 Base Count */
  96. #define BA0_DCA1 0x0120 /* Host DMA Engine 1 Current Address */
  97. #define BA0_DCC1 0x0124 /* Host DMA Engine 1 Current Count */
  98. #define BA0_DBA1 0x0128 /* Host DMA Engine 1 Base Address */
  99. #define BA0_DBC1 0x012c /* Host DMA Engine 1 Base Count */
  100. #define BA0_DCA2 0x0130 /* Host DMA Engine 2 Current Address */
  101. #define BA0_DCC2 0x0134 /* Host DMA Engine 2 Current Count */
  102. #define BA0_DBA2 0x0138 /* Host DMA Engine 2 Base Address */
  103. #define BA0_DBC2 0x013c /* Host DMA Engine 2 Base Count */
  104. #define BA0_DCA3 0x0140 /* Host DMA Engine 3 Current Address */
  105. #define BA0_DCC3 0x0144 /* Host DMA Engine 3 Current Count */
  106. #define BA0_DBA3 0x0148 /* Host DMA Engine 3 Base Address */
  107. #define BA0_DBC3 0x014c /* Host DMA Engine 3 Base Count */
  108. #define BA0_DMR0 0x0150 /* Host DMA Engine 0 Mode */
  109. #define BA0_DCR0 0x0154 /* Host DMA Engine 0 Command */
  110. #define BA0_DMR1 0x0158 /* Host DMA Engine 1 Mode */
  111. #define BA0_DCR1 0x015c /* Host DMA Engine 1 Command */
  112. #define BA0_DMR2 0x0160 /* Host DMA Engine 2 Mode */
  113. #define BA0_DCR2 0x0164 /* Host DMA Engine 2 Command */
  114. #define BA0_DMR3 0x0168 /* Host DMA Engine 3 Mode */
  115. #define BA0_DCR3 0x016c /* Host DMA Engine 3 Command */
  116. #define BA0_DMR_DMA (1<<29) /* Enable DMA mode */
  117. #define BA0_DMR_POLL (1<<28) /* Enable poll mode */
  118. #define BA0_DMR_TBC (1<<25) /* Transfer By Channel */
  119. #define BA0_DMR_CBC (1<<24) /* Count By Channel (0 = frame resolution) */
  120. #define BA0_DMR_SWAPC (1<<22) /* Swap Left/Right Channels */
  121. #define BA0_DMR_SIZE20 (1<<20) /* Sample is 20-bit */
  122. #define BA0_DMR_USIGN (1<<19) /* Unsigned */
  123. #define BA0_DMR_BEND (1<<18) /* Big Endian */
  124. #define BA0_DMR_MONO (1<<17) /* Mono */
  125. #define BA0_DMR_SIZE8 (1<<16) /* Sample is 8-bit */
  126. #define BA0_DMR_TYPE_DEMAND (0<<6)
  127. #define BA0_DMR_TYPE_SINGLE (1<<6)
  128. #define BA0_DMR_TYPE_BLOCK (2<<6)
  129. #define BA0_DMR_TYPE_CASCADE (3<<6) /* Not supported */
  130. #define BA0_DMR_DEC (1<<5) /* Access Increment (0) or Decrement (1) */
  131. #define BA0_DMR_AUTO (1<<4) /* Auto-Initialize */
  132. #define BA0_DMR_TR_VERIFY (0<<2) /* Verify Transfer */
  133. #define BA0_DMR_TR_WRITE (1<<2) /* Write Transfer */
  134. #define BA0_DMR_TR_READ (2<<2) /* Read Transfer */
  135. #define BA0_DCR_HTCIE (1<<17) /* Half Terminal Count Interrupt */
  136. #define BA0_DCR_TCIE (1<<16) /* Terminal Count Interrupt */
  137. #define BA0_DCR_MSK (1<<0) /* DMA Mask bit */
  138. #define BA0_FCR0 0x0180 /* FIFO Control 0 */
  139. #define BA0_FCR1 0x0184 /* FIFO Control 1 */
  140. #define BA0_FCR2 0x0188 /* FIFO Control 2 */
  141. #define BA0_FCR3 0x018c /* FIFO Control 3 */
  142. #define BA0_FCR_FEN (1<<31) /* FIFO Enable bit */
  143. #define BA0_FCR_DACZ (1<<30) /* DAC Zero */
  144. #define BA0_FCR_PSH (1<<29) /* Previous Sample Hold */
  145. #define BA0_FCR_RS(x) (((x)&0x1f)<<24) /* Right Slot Mapping */
  146. #define BA0_FCR_LS(x) (((x)&0x1f)<<16) /* Left Slot Mapping */
  147. #define BA0_FCR_SZ(x) (((x)&0x7f)<<8) /* FIFO buffer size (in samples) */
  148. #define BA0_FCR_OF(x) (((x)&0x7f)<<0) /* FIFO starting offset (in samples) */
  149. #define BA0_FPDR0 0x0190 /* FIFO Polled Data 0 */
  150. #define BA0_FPDR1 0x0194 /* FIFO Polled Data 1 */
  151. #define BA0_FPDR2 0x0198 /* FIFO Polled Data 2 */
  152. #define BA0_FPDR3 0x019c /* FIFO Polled Data 3 */
  153. #define BA0_FCHS 0x020c /* FIFO Channel Status */
  154. #define BA0_FCHS_RCO(x) (1<<(7+(((x)&3)<<3))) /* Right Channel Out */
  155. #define BA0_FCHS_LCO(x) (1<<(6+(((x)&3)<<3))) /* Left Channel Out */
  156. #define BA0_FCHS_MRP(x) (1<<(5+(((x)&3)<<3))) /* Move Read Pointer */
  157. #define BA0_FCHS_FE(x) (1<<(4+(((x)&3)<<3))) /* FIFO Empty */
  158. #define BA0_FCHS_FF(x) (1<<(3+(((x)&3)<<3))) /* FIFO Full */
  159. #define BA0_FCHS_IOR(x) (1<<(2+(((x)&3)<<3))) /* Internal Overrun Flag */
  160. #define BA0_FCHS_RCI(x) (1<<(1+(((x)&3)<<3))) /* Right Channel In */
  161. #define BA0_FCHS_LCI(x) (1<<(0+(((x)&3)<<3))) /* Left Channel In */
  162. #define BA0_FSIC0 0x0210 /* FIFO Status and Interrupt Control 0 */
  163. #define BA0_FSIC1 0x0214 /* FIFO Status and Interrupt Control 1 */
  164. #define BA0_FSIC2 0x0218 /* FIFO Status and Interrupt Control 2 */
  165. #define BA0_FSIC3 0x021c /* FIFO Status and Interrupt Control 3 */
  166. #define BA0_FSIC_FIC(x) (((x)&0x7f)<<24) /* FIFO Interrupt Count */
  167. #define BA0_FSIC_FORIE (1<<23) /* FIFO OverRun Interrupt Enable */
  168. #define BA0_FSIC_FURIE (1<<22) /* FIFO UnderRun Interrupt Enable */
  169. #define BA0_FSIC_FSCIE (1<<16) /* FIFO Sample Count Interrupt Enable */
  170. #define BA0_FSIC_FSC(x) (((x)&0x7f)<<8) /* FIFO Sample Count */
  171. #define BA0_FSIC_FOR (1<<7) /* FIFO OverRun */
  172. #define BA0_FSIC_FUR (1<<6) /* FIFO UnderRun */
  173. #define BA0_FSIC_FSCR (1<<0) /* FIFO Sample Count Reached */
  174. #define BA0_PMCS 0x0344 /* Power Management Control/Status */
  175. #define BA0_CWPR 0x03e0 /* Configuration Write Protect */
  176. #define BA0_EPPMC 0x03e4 /* Extended PCI Power Management Control */
  177. #define BA0_EPPMC_FPDN (1<<14) /* Full Power DowN */
  178. #define BA0_GPIOR 0x03e8 /* GPIO Pin Interface Register */
  179. #define BA0_SPMC 0x03ec /* Serial Port Power Management Control (& ASDIN2 enable) */
  180. #define BA0_SPMC_GIPPEN (1<<15) /* GP INT Primary PME# Enable */
  181. #define BA0_SPMC_GISPEN (1<<14) /* GP INT Secondary PME# Enable */
  182. #define BA0_SPMC_EESPD (1<<9) /* EEPROM Serial Port Disable */
  183. #define BA0_SPMC_ASDI2E (1<<8) /* ASDIN2 Enable */
  184. #define BA0_SPMC_ASDO (1<<7) /* Asynchronous ASDOUT Assertion */
  185. #define BA0_SPMC_WUP2 (1<<3) /* Wakeup for Secondary Input */
  186. #define BA0_SPMC_WUP1 (1<<2) /* Wakeup for Primary Input */
  187. #define BA0_SPMC_ASYNC (1<<1) /* Asynchronous ASYNC Assertion */
  188. #define BA0_SPMC_RSTN (1<<0) /* Reset Not! */
  189. #define BA0_CFLR 0x03f0 /* Configuration Load Register (EEPROM or BIOS) */
  190. #define BA0_CFLR_DEFAULT 0x00000001 /* CFLR must be in AC97 link mode */
  191. #define BA0_IISR 0x03f4 /* ISA Interrupt Select */
  192. #define BA0_TMS 0x03f8 /* Test Register */
  193. #define BA0_SSVID 0x03fc /* Subsystem ID register */
  194. #define BA0_CLKCR1 0x0400 /* Clock Control Register 1 */
  195. #define BA0_CLKCR1_CLKON (1<<25) /* Read Only */
  196. #define BA0_CLKCR1_DLLRDY (1<<24) /* DLL Ready */
  197. #define BA0_CLKCR1_DLLOS (1<<6) /* DLL Output Select */
  198. #define BA0_CLKCR1_SWCE (1<<5) /* Clock Enable */
  199. #define BA0_CLKCR1_DLLP (1<<4) /* DLL PowerUp */
  200. #define BA0_CLKCR1_DLLSS (((x)&3)<<3) /* DLL Source Select */
  201. #define BA0_FRR 0x0410 /* Feature Reporting Register */
  202. #define BA0_SLT12O 0x041c /* Slot 12 GPIO Output Register for AC-Link */
  203. #define BA0_SERMC 0x0420 /* Serial Port Master Control */
  204. #define BA0_SERMC_FCRN (1<<27) /* Force Codec Ready Not */
  205. #define BA0_SERMC_ODSEN2 (1<<25) /* On-Demand Support Enable ASDIN2 */
  206. #define BA0_SERMC_ODSEN1 (1<<24) /* On-Demand Support Enable ASDIN1 */
  207. #define BA0_SERMC_SXLB (1<<21) /* ASDIN2 to ASDOUT Loopback */
  208. #define BA0_SERMC_SLB (1<<20) /* ASDOUT to ASDIN2 Loopback */
  209. #define BA0_SERMC_LOVF (1<<19) /* Loopback Output Valid Frame bit */
  210. #define BA0_SERMC_TCID(x) (((x)&3)<<16) /* Target Secondary Codec ID */
  211. #define BA0_SERMC_PXLB (5<<1) /* Primary Port External Loopback */
  212. #define BA0_SERMC_PLB (4<<1) /* Primary Port Internal Loopback */
  213. #define BA0_SERMC_PTC (7<<1) /* Port Timing Configuration */
  214. #define BA0_SERMC_PTC_AC97 (1<<1) /* AC97 mode */
  215. #define BA0_SERMC_MSPE (1<<0) /* Master Serial Port Enable */
  216. #define BA0_SERC1 0x0428 /* Serial Port Configuration 1 */
  217. #define BA0_SERC1_SO1F(x) (((x)&7)>>1) /* Primary Output Port Format */
  218. #define BA0_SERC1_AC97 (1<<1)
  219. #define BA0_SERC1_SO1EN (1<<0) /* Primary Output Port Enable */
  220. #define BA0_SERC2 0x042c /* Serial Port Configuration 2 */
  221. #define BA0_SERC2_SI1F(x) (((x)&7)>>1) /* Primary Input Port Format */
  222. #define BA0_SERC2_AC97 (1<<1)
  223. #define BA0_SERC2_SI1EN (1<<0) /* Primary Input Port Enable */
  224. #define BA0_SLT12M 0x045c /* Slot 12 Monitor Register for Primary AC-Link */
  225. #define BA0_ACCTL 0x0460 /* AC'97 Control */
  226. #define BA0_ACCTL_TC (1<<6) /* Target Codec */
  227. #define BA0_ACCTL_CRW (1<<4) /* 0=Write, 1=Read Command */
  228. #define BA0_ACCTL_DCV (1<<3) /* Dynamic Command Valid */
  229. #define BA0_ACCTL_VFRM (1<<2) /* Valid Frame */
  230. #define BA0_ACCTL_ESYN (1<<1) /* Enable Sync */
  231. #define BA0_ACSTS 0x0464 /* AC'97 Status */
  232. #define BA0_ACSTS_VSTS (1<<1) /* Valid Status */
  233. #define BA0_ACSTS_CRDY (1<<0) /* Codec Ready */
  234. #define BA0_ACOSV 0x0468 /* AC'97 Output Slot Valid */
  235. #define BA0_ACOSV_SLV(x) (1<<((x)-3))
  236. #define BA0_ACCAD 0x046c /* AC'97 Command Address */
  237. #define BA0_ACCDA 0x0470 /* AC'97 Command Data */
  238. #define BA0_ACISV 0x0474 /* AC'97 Input Slot Valid */
  239. #define BA0_ACISV_SLV(x) (1<<((x)-3))
  240. #define BA0_ACSAD 0x0478 /* AC'97 Status Address */
  241. #define BA0_ACSDA 0x047c /* AC'97 Status Data */
  242. #define BA0_JSPT 0x0480 /* Joystick poll/trigger */
  243. #define BA0_JSCTL 0x0484 /* Joystick control */
  244. #define BA0_JSC1 0x0488 /* Joystick control */
  245. #define BA0_JSC2 0x048c /* Joystick control */
  246. #define BA0_JSIO 0x04a0
  247. #define BA0_MIDCR 0x0490 /* MIDI Control */
  248. #define BA0_MIDCR_MRST (1<<5) /* Reset MIDI Interface */
  249. #define BA0_MIDCR_MLB (1<<4) /* MIDI Loop Back Enable */
  250. #define BA0_MIDCR_TIE (1<<3) /* MIDI Transmuit Interrupt Enable */
  251. #define BA0_MIDCR_RIE (1<<2) /* MIDI Receive Interrupt Enable */
  252. #define BA0_MIDCR_RXE (1<<1) /* MIDI Receive Enable */
  253. #define BA0_MIDCR_TXE (1<<0) /* MIDI Transmit Enable */
  254. #define BA0_MIDCMD 0x0494 /* MIDI Command (wo) */
  255. #define BA0_MIDSR 0x0494 /* MIDI Status (ro) */
  256. #define BA0_MIDSR_RDA (1<<15) /* Sticky bit (RBE 1->0) */
  257. #define BA0_MIDSR_TBE (1<<14) /* Sticky bit (TBF 0->1) */
  258. #define BA0_MIDSR_RBE (1<<7) /* Receive Buffer Empty */
  259. #define BA0_MIDSR_TBF (1<<6) /* Transmit Buffer Full */
  260. #define BA0_MIDWP 0x0498 /* MIDI Write */
  261. #define BA0_MIDRP 0x049c /* MIDI Read (ro) */
  262. #define BA0_AODSD1 0x04a8 /* AC'97 On-Demand Slot Disable for primary link (ro) */
  263. #define BA0_AODSD1_NDS(x) (1<<((x)-3))
  264. #define BA0_AODSD2 0x04ac /* AC'97 On-Demand Slot Disable for secondary link (ro) */
  265. #define BA0_AODSD2_NDS(x) (1<<((x)-3))
  266. #define BA0_CFGI 0x04b0 /* Configure Interface (EEPROM interface) */
  267. #define BA0_SLT12M2 0x04dc /* Slot 12 Monitor Register 2 for secondary AC-link */
  268. #define BA0_ACSTS2 0x04e4 /* AC'97 Status Register 2 */
  269. #define BA0_ACISV2 0x04f4 /* AC'97 Input Slot Valid Register 2 */
  270. #define BA0_ACSAD2 0x04f8 /* AC'97 Status Address Register 2 */
  271. #define BA0_ACSDA2 0x04fc /* AC'97 Status Data Register 2 */
  272. #define BA0_FMSR 0x0730 /* FM Synthesis Status (ro) */
  273. #define BA0_B0AP 0x0730 /* FM Bank 0 Address Port (wo) */
  274. #define BA0_FMDP 0x0734 /* FM Data Port */
  275. #define BA0_B1AP 0x0738 /* FM Bank 1 Address Port */
  276. #define BA0_B1DP 0x073c /* FM Bank 1 Data Port */
  277. #define BA0_SSPM 0x0740 /* Sound System Power Management */
  278. #define BA0_SSPM_MIXEN (1<<6) /* Playback SRC + FM/Wavetable MIX */
  279. #define BA0_SSPM_CSRCEN (1<<5) /* Capture Sample Rate Converter Enable */
  280. #define BA0_SSPM_PSRCEN (1<<4) /* Playback Sample Rate Converter Enable */
  281. #define BA0_SSPM_JSEN (1<<3) /* Joystick Enable */
  282. #define BA0_SSPM_ACLEN (1<<2) /* Serial Port Engine and AC-Link Enable */
  283. #define BA0_SSPM_FMEN (1<<1) /* FM Synthesis Block Enable */
  284. #define BA0_DACSR 0x0744 /* DAC Sample Rate - Playback SRC */
  285. #define BA0_ADCSR 0x0748 /* ADC Sample Rate - Capture SRC */
  286. #define BA0_SSCR 0x074c /* Sound System Control Register */
  287. #define BA0_SSCR_HVS1 (1<<23) /* Hardwave Volume Step (0=1,1=2) */
  288. #define BA0_SSCR_MVCS (1<<19) /* Master Volume Codec Select */
  289. #define BA0_SSCR_MVLD (1<<18) /* Master Volume Line Out Disable */
  290. #define BA0_SSCR_MVAD (1<<17) /* Master Volume Alternate Out Disable */
  291. #define BA0_SSCR_MVMD (1<<16) /* Master Volume Mono Out Disable */
  292. #define BA0_SSCR_XLPSRC (1<<8) /* External SRC Loopback Mode */
  293. #define BA0_SSCR_LPSRC (1<<7) /* SRC Loopback Mode */
  294. #define BA0_SSCR_CDTX (1<<5) /* CD Transfer Data */
  295. #define BA0_SSCR_HVC (1<<3) /* Harware Volume Control Enable */
  296. #define BA0_FMLVC 0x0754 /* FM Synthesis Left Volume Control */
  297. #define BA0_FMRVC 0x0758 /* FM Synthesis Right Volume Control */
  298. #define BA0_SRCSA 0x075c /* SRC Slot Assignments */
  299. #define BA0_PPLVC 0x0760 /* PCM Playback Left Volume Control */
  300. #define BA0_PPRVC 0x0764 /* PCM Playback Right Volume Control */
  301. #define BA0_PASR 0x0768 /* playback sample rate */
  302. #define BA0_CASR 0x076C /* capture sample rate */
  303. /* Source Slot Numbers - Playback */
  304. #define SRCSLOT_LEFT_PCM_PLAYBACK 0
  305. #define SRCSLOT_RIGHT_PCM_PLAYBACK 1
  306. #define SRCSLOT_PHONE_LINE_1_DAC 2
  307. #define SRCSLOT_CENTER_PCM_PLAYBACK 3
  308. #define SRCSLOT_LEFT_SURROUND_PCM_PLAYBACK 4
  309. #define SRCSLOT_RIGHT_SURROUND_PCM_PLAYBACK 5
  310. #define SRCSLOT_LFE_PCM_PLAYBACK 6
  311. #define SRCSLOT_PHONE_LINE_2_DAC 7
  312. #define SRCSLOT_HEADSET_DAC 8
  313. #define SRCSLOT_LEFT_WT 29 /* invalid for BA0_SRCSA */
  314. #define SRCSLOT_RIGHT_WT 30 /* invalid for BA0_SRCSA */
  315. /* Source Slot Numbers - Capture */
  316. #define SRCSLOT_LEFT_PCM_RECORD 10
  317. #define SRCSLOT_RIGHT_PCM_RECORD 11
  318. #define SRCSLOT_PHONE_LINE_1_ADC 12
  319. #define SRCSLOT_MIC_ADC 13
  320. #define SRCSLOT_PHONE_LINE_2_ADC 17
  321. #define SRCSLOT_HEADSET_ADC 18
  322. #define SRCSLOT_SECONDARY_LEFT_PCM_RECORD 20
  323. #define SRCSLOT_SECONDARY_RIGHT_PCM_RECORD 21
  324. #define SRCSLOT_SECONDARY_PHONE_LINE_1_ADC 22
  325. #define SRCSLOT_SECONDARY_MIC_ADC 23
  326. #define SRCSLOT_SECONDARY_PHONE_LINE_2_ADC 27
  327. #define SRCSLOT_SECONDARY_HEADSET_ADC 28
  328. /* Source Slot Numbers - Others */
  329. #define SRCSLOT_POWER_DOWN 31
  330. /* MIDI modes */
  331. #define CS4281_MODE_OUTPUT (1<<0)
  332. #define CS4281_MODE_INPUT (1<<1)
  333. /* joystick bits */
  334. /* Bits for JSPT */
  335. #define JSPT_CAX 0x00000001
  336. #define JSPT_CAY 0x00000002
  337. #define JSPT_CBX 0x00000004
  338. #define JSPT_CBY 0x00000008
  339. #define JSPT_BA1 0x00000010
  340. #define JSPT_BA2 0x00000020
  341. #define JSPT_BB1 0x00000040
  342. #define JSPT_BB2 0x00000080
  343. /* Bits for JSCTL */
  344. #define JSCTL_SP_MASK 0x00000003
  345. #define JSCTL_SP_SLOW 0x00000000
  346. #define JSCTL_SP_MEDIUM_SLOW 0x00000001
  347. #define JSCTL_SP_MEDIUM_FAST 0x00000002
  348. #define JSCTL_SP_FAST 0x00000003
  349. #define JSCTL_ARE 0x00000004
  350. /* Data register pairs masks */
  351. #define JSC1_Y1V_MASK 0x0000FFFF
  352. #define JSC1_X1V_MASK 0xFFFF0000
  353. #define JSC1_Y1V_SHIFT 0
  354. #define JSC1_X1V_SHIFT 16
  355. #define JSC2_Y2V_MASK 0x0000FFFF
  356. #define JSC2_X2V_MASK 0xFFFF0000
  357. #define JSC2_Y2V_SHIFT 0
  358. #define JSC2_X2V_SHIFT 16
  359. /* JS GPIO */
  360. #define JSIO_DAX 0x00000001
  361. #define JSIO_DAY 0x00000002
  362. #define JSIO_DBX 0x00000004
  363. #define JSIO_DBY 0x00000008
  364. #define JSIO_AXOE 0x00000010
  365. #define JSIO_AYOE 0x00000020
  366. #define JSIO_BXOE 0x00000040
  367. #define JSIO_BYOE 0x00000080
  368. /*
  369. *
  370. */
  371. struct cs4281_dma {
  372. struct snd_pcm_substream *substream;
  373. unsigned int regDBA; /* offset to DBA register */
  374. unsigned int regDCA; /* offset to DCA register */
  375. unsigned int regDBC; /* offset to DBC register */
  376. unsigned int regDCC; /* offset to DCC register */
  377. unsigned int regDMR; /* offset to DMR register */
  378. unsigned int regDCR; /* offset to DCR register */
  379. unsigned int regHDSR; /* offset to HDSR register */
  380. unsigned int regFCR; /* offset to FCR register */
  381. unsigned int regFSIC; /* offset to FSIC register */
  382. unsigned int valDMR; /* DMA mode */
  383. unsigned int valDCR; /* DMA command */
  384. unsigned int valFCR; /* FIFO control */
  385. unsigned int fifo_offset; /* FIFO offset within BA1 */
  386. unsigned char left_slot; /* FIFO left slot */
  387. unsigned char right_slot; /* FIFO right slot */
  388. int frag; /* period number */
  389. };
  390. #define SUSPEND_REGISTERS 20
  391. struct cs4281 {
  392. int irq;
  393. void __iomem *ba0; /* virtual (accessible) address */
  394. void __iomem *ba1; /* virtual (accessible) address */
  395. unsigned long ba0_addr;
  396. unsigned long ba1_addr;
  397. int dual_codec;
  398. struct snd_ac97_bus *ac97_bus;
  399. struct snd_ac97 *ac97;
  400. struct snd_ac97 *ac97_secondary;
  401. struct pci_dev *pci;
  402. struct snd_card *card;
  403. struct snd_pcm *pcm;
  404. struct snd_rawmidi *rmidi;
  405. struct snd_rawmidi_substream *midi_input;
  406. struct snd_rawmidi_substream *midi_output;
  407. struct cs4281_dma dma[4];
  408. unsigned char src_left_play_slot;
  409. unsigned char src_right_play_slot;
  410. unsigned char src_left_rec_slot;
  411. unsigned char src_right_rec_slot;
  412. unsigned int spurious_dhtc_irq;
  413. unsigned int spurious_dtc_irq;
  414. spinlock_t reg_lock;
  415. unsigned int midcr;
  416. unsigned int uartm;
  417. struct gameport *gameport;
  418. #ifdef CONFIG_PM
  419. u32 suspend_regs[SUSPEND_REGISTERS];
  420. #endif
  421. };
  422. static irqreturn_t snd_cs4281_interrupt(int irq, void *dev_id, struct pt_regs *regs);
  423. static struct pci_device_id snd_cs4281_ids[] = {
  424. { 0x1013, 0x6005, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0, }, /* CS4281 */
  425. { 0, }
  426. };
  427. MODULE_DEVICE_TABLE(pci, snd_cs4281_ids);
  428. /*
  429. * constants
  430. */
  431. #define CS4281_FIFO_SIZE 32
  432. /*
  433. * common I/O routines
  434. */
  435. static inline void snd_cs4281_pokeBA0(struct cs4281 *chip, unsigned long offset,
  436. unsigned int val)
  437. {
  438. writel(val, chip->ba0 + offset);
  439. }
  440. static inline unsigned int snd_cs4281_peekBA0(struct cs4281 *chip, unsigned long offset)
  441. {
  442. return readl(chip->ba0 + offset);
  443. }
  444. static void snd_cs4281_ac97_write(struct snd_ac97 *ac97,
  445. unsigned short reg, unsigned short val)
  446. {
  447. /*
  448. * 1. Write ACCAD = Command Address Register = 46Ch for AC97 register address
  449. * 2. Write ACCDA = Command Data Register = 470h for data to write to AC97
  450. * 3. Write ACCTL = Control Register = 460h for initiating the write
  451. * 4. Read ACCTL = 460h, DCV should be reset by now and 460h = 07h
  452. * 5. if DCV not cleared, break and return error
  453. */
  454. struct cs4281 *chip = ac97->private_data;
  455. int count;
  456. /*
  457. * Setup the AC97 control registers on the CS461x to send the
  458. * appropriate command to the AC97 to perform the read.
  459. * ACCAD = Command Address Register = 46Ch
  460. * ACCDA = Command Data Register = 470h
  461. * ACCTL = Control Register = 460h
  462. * set DCV - will clear when process completed
  463. * reset CRW - Write command
  464. * set VFRM - valid frame enabled
  465. * set ESYN - ASYNC generation enabled
  466. * set RSTN - ARST# inactive, AC97 codec not reset
  467. */
  468. snd_cs4281_pokeBA0(chip, BA0_ACCAD, reg);
  469. snd_cs4281_pokeBA0(chip, BA0_ACCDA, val);
  470. snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_DCV | BA0_ACCTL_VFRM |
  471. BA0_ACCTL_ESYN | (ac97->num ? BA0_ACCTL_TC : 0));
  472. for (count = 0; count < 2000; count++) {
  473. /*
  474. * First, we want to wait for a short time.
  475. */
  476. udelay(10);
  477. /*
  478. * Now, check to see if the write has completed.
  479. * ACCTL = 460h, DCV should be reset by now and 460h = 07h
  480. */
  481. if (!(snd_cs4281_peekBA0(chip, BA0_ACCTL) & BA0_ACCTL_DCV)) {
  482. return;
  483. }
  484. }
  485. snd_printk(KERN_ERR "AC'97 write problem, reg = 0x%x, val = 0x%x\n", reg, val);
  486. }
  487. static unsigned short snd_cs4281_ac97_read(struct snd_ac97 *ac97,
  488. unsigned short reg)
  489. {
  490. struct cs4281 *chip = ac97->private_data;
  491. int count;
  492. unsigned short result;
  493. // FIXME: volatile is necessary in the following due to a bug of
  494. // some gcc versions
  495. volatile int ac97_num = ((volatile struct snd_ac97 *)ac97)->num;
  496. /*
  497. * 1. Write ACCAD = Command Address Register = 46Ch for AC97 register address
  498. * 2. Write ACCDA = Command Data Register = 470h for data to write to AC97
  499. * 3. Write ACCTL = Control Register = 460h for initiating the write
  500. * 4. Read ACCTL = 460h, DCV should be reset by now and 460h = 17h
  501. * 5. if DCV not cleared, break and return error
  502. * 6. Read ACSTS = Status Register = 464h, check VSTS bit
  503. */
  504. snd_cs4281_peekBA0(chip, ac97_num ? BA0_ACSDA2 : BA0_ACSDA);
  505. /*
  506. * Setup the AC97 control registers on the CS461x to send the
  507. * appropriate command to the AC97 to perform the read.
  508. * ACCAD = Command Address Register = 46Ch
  509. * ACCDA = Command Data Register = 470h
  510. * ACCTL = Control Register = 460h
  511. * set DCV - will clear when process completed
  512. * set CRW - Read command
  513. * set VFRM - valid frame enabled
  514. * set ESYN - ASYNC generation enabled
  515. * set RSTN - ARST# inactive, AC97 codec not reset
  516. */
  517. snd_cs4281_pokeBA0(chip, BA0_ACCAD, reg);
  518. snd_cs4281_pokeBA0(chip, BA0_ACCDA, 0);
  519. snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_DCV | BA0_ACCTL_CRW |
  520. BA0_ACCTL_VFRM | BA0_ACCTL_ESYN |
  521. (ac97_num ? BA0_ACCTL_TC : 0));
  522. /*
  523. * Wait for the read to occur.
  524. */
  525. for (count = 0; count < 500; count++) {
  526. /*
  527. * First, we want to wait for a short time.
  528. */
  529. udelay(10);
  530. /*
  531. * Now, check to see if the read has completed.
  532. * ACCTL = 460h, DCV should be reset by now and 460h = 17h
  533. */
  534. if (!(snd_cs4281_peekBA0(chip, BA0_ACCTL) & BA0_ACCTL_DCV))
  535. goto __ok1;
  536. }
  537. snd_printk(KERN_ERR "AC'97 read problem (ACCTL_DCV), reg = 0x%x\n", reg);
  538. result = 0xffff;
  539. goto __end;
  540. __ok1:
  541. /*
  542. * Wait for the valid status bit to go active.
  543. */
  544. for (count = 0; count < 100; count++) {
  545. /*
  546. * Read the AC97 status register.
  547. * ACSTS = Status Register = 464h
  548. * VSTS - Valid Status
  549. */
  550. if (snd_cs4281_peekBA0(chip, ac97_num ? BA0_ACSTS2 : BA0_ACSTS) & BA0_ACSTS_VSTS)
  551. goto __ok2;
  552. udelay(10);
  553. }
  554. snd_printk(KERN_ERR "AC'97 read problem (ACSTS_VSTS), reg = 0x%x\n", reg);
  555. result = 0xffff;
  556. goto __end;
  557. __ok2:
  558. /*
  559. * Read the data returned from the AC97 register.
  560. * ACSDA = Status Data Register = 474h
  561. */
  562. result = snd_cs4281_peekBA0(chip, ac97_num ? BA0_ACSDA2 : BA0_ACSDA);
  563. __end:
  564. return result;
  565. }
  566. /*
  567. * PCM part
  568. */
  569. static int snd_cs4281_trigger(struct snd_pcm_substream *substream, int cmd)
  570. {
  571. struct cs4281_dma *dma = substream->runtime->private_data;
  572. struct cs4281 *chip = snd_pcm_substream_chip(substream);
  573. spin_lock(&chip->reg_lock);
  574. switch (cmd) {
  575. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  576. dma->valDCR |= BA0_DCR_MSK;
  577. dma->valFCR |= BA0_FCR_FEN;
  578. break;
  579. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  580. dma->valDCR &= ~BA0_DCR_MSK;
  581. dma->valFCR &= ~BA0_FCR_FEN;
  582. break;
  583. case SNDRV_PCM_TRIGGER_START:
  584. case SNDRV_PCM_TRIGGER_RESUME:
  585. snd_cs4281_pokeBA0(chip, dma->regDMR, dma->valDMR & ~BA0_DMR_DMA);
  586. dma->valDMR |= BA0_DMR_DMA;
  587. dma->valDCR &= ~BA0_DCR_MSK;
  588. dma->valFCR |= BA0_FCR_FEN;
  589. break;
  590. case SNDRV_PCM_TRIGGER_STOP:
  591. case SNDRV_PCM_TRIGGER_SUSPEND:
  592. dma->valDMR &= ~(BA0_DMR_DMA|BA0_DMR_POLL);
  593. dma->valDCR |= BA0_DCR_MSK;
  594. dma->valFCR &= ~BA0_FCR_FEN;
  595. /* Leave wave playback FIFO enabled for FM */
  596. if (dma->regFCR != BA0_FCR0)
  597. dma->valFCR &= ~BA0_FCR_FEN;
  598. break;
  599. default:
  600. spin_unlock(&chip->reg_lock);
  601. return -EINVAL;
  602. }
  603. snd_cs4281_pokeBA0(chip, dma->regDMR, dma->valDMR);
  604. snd_cs4281_pokeBA0(chip, dma->regFCR, dma->valFCR);
  605. snd_cs4281_pokeBA0(chip, dma->regDCR, dma->valDCR);
  606. spin_unlock(&chip->reg_lock);
  607. return 0;
  608. }
  609. static unsigned int snd_cs4281_rate(unsigned int rate, unsigned int *real_rate)
  610. {
  611. unsigned int val = ~0;
  612. if (real_rate)
  613. *real_rate = rate;
  614. /* special "hardcoded" rates */
  615. switch (rate) {
  616. case 8000: return 5;
  617. case 11025: return 4;
  618. case 16000: return 3;
  619. case 22050: return 2;
  620. case 44100: return 1;
  621. case 48000: return 0;
  622. default:
  623. goto __variable;
  624. }
  625. __variable:
  626. val = 1536000 / rate;
  627. if (real_rate)
  628. *real_rate = 1536000 / val;
  629. return val;
  630. }
  631. static void snd_cs4281_mode(struct cs4281 *chip, struct cs4281_dma *dma,
  632. struct snd_pcm_runtime *runtime,
  633. int capture, int src)
  634. {
  635. int rec_mono;
  636. dma->valDMR = BA0_DMR_TYPE_SINGLE | BA0_DMR_AUTO |
  637. (capture ? BA0_DMR_TR_WRITE : BA0_DMR_TR_READ);
  638. if (runtime->channels == 1)
  639. dma->valDMR |= BA0_DMR_MONO;
  640. if (snd_pcm_format_unsigned(runtime->format) > 0)
  641. dma->valDMR |= BA0_DMR_USIGN;
  642. if (snd_pcm_format_big_endian(runtime->format) > 0)
  643. dma->valDMR |= BA0_DMR_BEND;
  644. switch (snd_pcm_format_width(runtime->format)) {
  645. case 8: dma->valDMR |= BA0_DMR_SIZE8;
  646. if (runtime->channels == 1)
  647. dma->valDMR |= BA0_DMR_SWAPC;
  648. break;
  649. case 32: dma->valDMR |= BA0_DMR_SIZE20; break;
  650. }
  651. dma->frag = 0; /* for workaround */
  652. dma->valDCR = BA0_DCR_TCIE | BA0_DCR_MSK;
  653. if (runtime->buffer_size != runtime->period_size)
  654. dma->valDCR |= BA0_DCR_HTCIE;
  655. /* Initialize DMA */
  656. snd_cs4281_pokeBA0(chip, dma->regDBA, runtime->dma_addr);
  657. snd_cs4281_pokeBA0(chip, dma->regDBC, runtime->buffer_size - 1);
  658. rec_mono = (chip->dma[1].valDMR & BA0_DMR_MONO) == BA0_DMR_MONO;
  659. snd_cs4281_pokeBA0(chip, BA0_SRCSA, (chip->src_left_play_slot << 0) |
  660. (chip->src_right_play_slot << 8) |
  661. (chip->src_left_rec_slot << 16) |
  662. ((rec_mono ? 31 : chip->src_right_rec_slot) << 24));
  663. if (!src)
  664. goto __skip_src;
  665. if (!capture) {
  666. if (dma->left_slot == chip->src_left_play_slot) {
  667. unsigned int val = snd_cs4281_rate(runtime->rate, NULL);
  668. snd_assert(dma->right_slot == chip->src_right_play_slot, );
  669. snd_cs4281_pokeBA0(chip, BA0_DACSR, val);
  670. }
  671. } else {
  672. if (dma->left_slot == chip->src_left_rec_slot) {
  673. unsigned int val = snd_cs4281_rate(runtime->rate, NULL);
  674. snd_assert(dma->right_slot == chip->src_right_rec_slot, );
  675. snd_cs4281_pokeBA0(chip, BA0_ADCSR, val);
  676. }
  677. }
  678. __skip_src:
  679. /* Deactivate wave playback FIFO before changing slot assignments */
  680. if (dma->regFCR == BA0_FCR0)
  681. snd_cs4281_pokeBA0(chip, dma->regFCR, snd_cs4281_peekBA0(chip, dma->regFCR) & ~BA0_FCR_FEN);
  682. /* Initialize FIFO */
  683. dma->valFCR = BA0_FCR_LS(dma->left_slot) |
  684. BA0_FCR_RS(capture && (dma->valDMR & BA0_DMR_MONO) ? 31 : dma->right_slot) |
  685. BA0_FCR_SZ(CS4281_FIFO_SIZE) |
  686. BA0_FCR_OF(dma->fifo_offset);
  687. snd_cs4281_pokeBA0(chip, dma->regFCR, dma->valFCR | (capture ? BA0_FCR_PSH : 0));
  688. /* Activate FIFO again for FM playback */
  689. if (dma->regFCR == BA0_FCR0)
  690. snd_cs4281_pokeBA0(chip, dma->regFCR, dma->valFCR | BA0_FCR_FEN);
  691. /* Clear FIFO Status and Interrupt Control Register */
  692. snd_cs4281_pokeBA0(chip, dma->regFSIC, 0);
  693. }
  694. static int snd_cs4281_hw_params(struct snd_pcm_substream *substream,
  695. struct snd_pcm_hw_params *hw_params)
  696. {
  697. return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  698. }
  699. static int snd_cs4281_hw_free(struct snd_pcm_substream *substream)
  700. {
  701. return snd_pcm_lib_free_pages(substream);
  702. }
  703. static int snd_cs4281_playback_prepare(struct snd_pcm_substream *substream)
  704. {
  705. struct snd_pcm_runtime *runtime = substream->runtime;
  706. struct cs4281_dma *dma = runtime->private_data;
  707. struct cs4281 *chip = snd_pcm_substream_chip(substream);
  708. spin_lock_irq(&chip->reg_lock);
  709. snd_cs4281_mode(chip, dma, runtime, 0, 1);
  710. spin_unlock_irq(&chip->reg_lock);
  711. return 0;
  712. }
  713. static int snd_cs4281_capture_prepare(struct snd_pcm_substream *substream)
  714. {
  715. struct snd_pcm_runtime *runtime = substream->runtime;
  716. struct cs4281_dma *dma = runtime->private_data;
  717. struct cs4281 *chip = snd_pcm_substream_chip(substream);
  718. spin_lock_irq(&chip->reg_lock);
  719. snd_cs4281_mode(chip, dma, runtime, 1, 1);
  720. spin_unlock_irq(&chip->reg_lock);
  721. return 0;
  722. }
  723. static snd_pcm_uframes_t snd_cs4281_pointer(struct snd_pcm_substream *substream)
  724. {
  725. struct snd_pcm_runtime *runtime = substream->runtime;
  726. struct cs4281_dma *dma = runtime->private_data;
  727. struct cs4281 *chip = snd_pcm_substream_chip(substream);
  728. // printk("DCC = 0x%x, buffer_size = 0x%x, jiffies = %li\n", snd_cs4281_peekBA0(chip, dma->regDCC), runtime->buffer_size, jiffies);
  729. return runtime->buffer_size -
  730. snd_cs4281_peekBA0(chip, dma->regDCC) - 1;
  731. }
  732. static struct snd_pcm_hardware snd_cs4281_playback =
  733. {
  734. .info = (SNDRV_PCM_INFO_MMAP |
  735. SNDRV_PCM_INFO_INTERLEAVED |
  736. SNDRV_PCM_INFO_MMAP_VALID |
  737. SNDRV_PCM_INFO_PAUSE |
  738. SNDRV_PCM_INFO_RESUME |
  739. SNDRV_PCM_INFO_SYNC_START),
  740. .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S8 |
  741. SNDRV_PCM_FMTBIT_U16_LE | SNDRV_PCM_FMTBIT_S16_LE |
  742. SNDRV_PCM_FMTBIT_U16_BE | SNDRV_PCM_FMTBIT_S16_BE |
  743. SNDRV_PCM_FMTBIT_U32_LE | SNDRV_PCM_FMTBIT_S32_LE |
  744. SNDRV_PCM_FMTBIT_U32_BE | SNDRV_PCM_FMTBIT_S32_BE,
  745. .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
  746. .rate_min = 4000,
  747. .rate_max = 48000,
  748. .channels_min = 1,
  749. .channels_max = 2,
  750. .buffer_bytes_max = (512*1024),
  751. .period_bytes_min = 64,
  752. .period_bytes_max = (512*1024),
  753. .periods_min = 1,
  754. .periods_max = 2,
  755. .fifo_size = CS4281_FIFO_SIZE,
  756. };
  757. static struct snd_pcm_hardware snd_cs4281_capture =
  758. {
  759. .info = (SNDRV_PCM_INFO_MMAP |
  760. SNDRV_PCM_INFO_INTERLEAVED |
  761. SNDRV_PCM_INFO_MMAP_VALID |
  762. SNDRV_PCM_INFO_PAUSE |
  763. SNDRV_PCM_INFO_RESUME |
  764. SNDRV_PCM_INFO_SYNC_START),
  765. .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S8 |
  766. SNDRV_PCM_FMTBIT_U16_LE | SNDRV_PCM_FMTBIT_S16_LE |
  767. SNDRV_PCM_FMTBIT_U16_BE | SNDRV_PCM_FMTBIT_S16_BE |
  768. SNDRV_PCM_FMTBIT_U32_LE | SNDRV_PCM_FMTBIT_S32_LE |
  769. SNDRV_PCM_FMTBIT_U32_BE | SNDRV_PCM_FMTBIT_S32_BE,
  770. .rates = SNDRV_PCM_RATE_CONTINUOUS | SNDRV_PCM_RATE_8000_48000,
  771. .rate_min = 4000,
  772. .rate_max = 48000,
  773. .channels_min = 1,
  774. .channels_max = 2,
  775. .buffer_bytes_max = (512*1024),
  776. .period_bytes_min = 64,
  777. .period_bytes_max = (512*1024),
  778. .periods_min = 1,
  779. .periods_max = 2,
  780. .fifo_size = CS4281_FIFO_SIZE,
  781. };
  782. static int snd_cs4281_playback_open(struct snd_pcm_substream *substream)
  783. {
  784. struct cs4281 *chip = snd_pcm_substream_chip(substream);
  785. struct snd_pcm_runtime *runtime = substream->runtime;
  786. struct cs4281_dma *dma;
  787. dma = &chip->dma[0];
  788. dma->substream = substream;
  789. dma->left_slot = 0;
  790. dma->right_slot = 1;
  791. runtime->private_data = dma;
  792. runtime->hw = snd_cs4281_playback;
  793. snd_pcm_set_sync(substream);
  794. /* should be detected from the AC'97 layer, but it seems
  795. that although CS4297A rev B reports 18-bit ADC resolution,
  796. samples are 20-bit */
  797. snd_pcm_hw_constraint_msbits(runtime, 0, 32, 20);
  798. return 0;
  799. }
  800. static int snd_cs4281_capture_open(struct snd_pcm_substream *substream)
  801. {
  802. struct cs4281 *chip = snd_pcm_substream_chip(substream);
  803. struct snd_pcm_runtime *runtime = substream->runtime;
  804. struct cs4281_dma *dma;
  805. dma = &chip->dma[1];
  806. dma->substream = substream;
  807. dma->left_slot = 10;
  808. dma->right_slot = 11;
  809. runtime->private_data = dma;
  810. runtime->hw = snd_cs4281_capture;
  811. snd_pcm_set_sync(substream);
  812. /* should be detected from the AC'97 layer, but it seems
  813. that although CS4297A rev B reports 18-bit ADC resolution,
  814. samples are 20-bit */
  815. snd_pcm_hw_constraint_msbits(runtime, 0, 32, 20);
  816. return 0;
  817. }
  818. static int snd_cs4281_playback_close(struct snd_pcm_substream *substream)
  819. {
  820. struct cs4281_dma *dma = substream->runtime->private_data;
  821. dma->substream = NULL;
  822. return 0;
  823. }
  824. static int snd_cs4281_capture_close(struct snd_pcm_substream *substream)
  825. {
  826. struct cs4281_dma *dma = substream->runtime->private_data;
  827. dma->substream = NULL;
  828. return 0;
  829. }
  830. static struct snd_pcm_ops snd_cs4281_playback_ops = {
  831. .open = snd_cs4281_playback_open,
  832. .close = snd_cs4281_playback_close,
  833. .ioctl = snd_pcm_lib_ioctl,
  834. .hw_params = snd_cs4281_hw_params,
  835. .hw_free = snd_cs4281_hw_free,
  836. .prepare = snd_cs4281_playback_prepare,
  837. .trigger = snd_cs4281_trigger,
  838. .pointer = snd_cs4281_pointer,
  839. };
  840. static struct snd_pcm_ops snd_cs4281_capture_ops = {
  841. .open = snd_cs4281_capture_open,
  842. .close = snd_cs4281_capture_close,
  843. .ioctl = snd_pcm_lib_ioctl,
  844. .hw_params = snd_cs4281_hw_params,
  845. .hw_free = snd_cs4281_hw_free,
  846. .prepare = snd_cs4281_capture_prepare,
  847. .trigger = snd_cs4281_trigger,
  848. .pointer = snd_cs4281_pointer,
  849. };
  850. static int __devinit snd_cs4281_pcm(struct cs4281 * chip, int device,
  851. struct snd_pcm ** rpcm)
  852. {
  853. struct snd_pcm *pcm;
  854. int err;
  855. if (rpcm)
  856. *rpcm = NULL;
  857. err = snd_pcm_new(chip->card, "CS4281", device, 1, 1, &pcm);
  858. if (err < 0)
  859. return err;
  860. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_cs4281_playback_ops);
  861. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_cs4281_capture_ops);
  862. pcm->private_data = chip;
  863. pcm->info_flags = 0;
  864. strcpy(pcm->name, "CS4281");
  865. chip->pcm = pcm;
  866. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  867. snd_dma_pci_data(chip->pci), 64*1024, 512*1024);
  868. if (rpcm)
  869. *rpcm = pcm;
  870. return 0;
  871. }
  872. /*
  873. * Mixer section
  874. */
  875. #define CS_VOL_MASK 0x1f
  876. static int snd_cs4281_info_volume(struct snd_kcontrol *kcontrol,
  877. struct snd_ctl_elem_info *uinfo)
  878. {
  879. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  880. uinfo->count = 2;
  881. uinfo->value.integer.min = 0;
  882. uinfo->value.integer.max = CS_VOL_MASK;
  883. return 0;
  884. }
  885. static int snd_cs4281_get_volume(struct snd_kcontrol *kcontrol,
  886. struct snd_ctl_elem_value *ucontrol)
  887. {
  888. struct cs4281 *chip = snd_kcontrol_chip(kcontrol);
  889. int regL = (kcontrol->private_value >> 16) & 0xffff;
  890. int regR = kcontrol->private_value & 0xffff;
  891. int volL, volR;
  892. volL = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regL) & CS_VOL_MASK);
  893. volR = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regR) & CS_VOL_MASK);
  894. ucontrol->value.integer.value[0] = volL;
  895. ucontrol->value.integer.value[1] = volR;
  896. return 0;
  897. }
  898. static int snd_cs4281_put_volume(struct snd_kcontrol *kcontrol,
  899. struct snd_ctl_elem_value *ucontrol)
  900. {
  901. struct cs4281 *chip = snd_kcontrol_chip(kcontrol);
  902. int change = 0;
  903. int regL = (kcontrol->private_value >> 16) & 0xffff;
  904. int regR = kcontrol->private_value & 0xffff;
  905. int volL, volR;
  906. volL = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regL) & CS_VOL_MASK);
  907. volR = CS_VOL_MASK - (snd_cs4281_peekBA0(chip, regR) & CS_VOL_MASK);
  908. if (ucontrol->value.integer.value[0] != volL) {
  909. volL = CS_VOL_MASK - (ucontrol->value.integer.value[0] & CS_VOL_MASK);
  910. snd_cs4281_pokeBA0(chip, regL, volL);
  911. change = 1;
  912. }
  913. if (ucontrol->value.integer.value[1] != volR) {
  914. volR = CS_VOL_MASK - (ucontrol->value.integer.value[1] & CS_VOL_MASK);
  915. snd_cs4281_pokeBA0(chip, regR, volR);
  916. change = 1;
  917. }
  918. return change;
  919. }
  920. static DECLARE_TLV_DB_SCALE(db_scale_dsp, -4650, 150, 0);
  921. static struct snd_kcontrol_new snd_cs4281_fm_vol =
  922. {
  923. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  924. .name = "Synth Playback Volume",
  925. .info = snd_cs4281_info_volume,
  926. .get = snd_cs4281_get_volume,
  927. .put = snd_cs4281_put_volume,
  928. .private_value = ((BA0_FMLVC << 16) | BA0_FMRVC),
  929. .tlv = { .p = db_scale_dsp },
  930. };
  931. static struct snd_kcontrol_new snd_cs4281_pcm_vol =
  932. {
  933. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  934. .name = "PCM Stream Playback Volume",
  935. .info = snd_cs4281_info_volume,
  936. .get = snd_cs4281_get_volume,
  937. .put = snd_cs4281_put_volume,
  938. .private_value = ((BA0_PPLVC << 16) | BA0_PPRVC),
  939. .tlv = { .p = db_scale_dsp },
  940. };
  941. static void snd_cs4281_mixer_free_ac97_bus(struct snd_ac97_bus *bus)
  942. {
  943. struct cs4281 *chip = bus->private_data;
  944. chip->ac97_bus = NULL;
  945. }
  946. static void snd_cs4281_mixer_free_ac97(struct snd_ac97 *ac97)
  947. {
  948. struct cs4281 *chip = ac97->private_data;
  949. if (ac97->num)
  950. chip->ac97_secondary = NULL;
  951. else
  952. chip->ac97 = NULL;
  953. }
  954. static int __devinit snd_cs4281_mixer(struct cs4281 * chip)
  955. {
  956. struct snd_card *card = chip->card;
  957. struct snd_ac97_template ac97;
  958. int err;
  959. static struct snd_ac97_bus_ops ops = {
  960. .write = snd_cs4281_ac97_write,
  961. .read = snd_cs4281_ac97_read,
  962. };
  963. if ((err = snd_ac97_bus(card, 0, &ops, chip, &chip->ac97_bus)) < 0)
  964. return err;
  965. chip->ac97_bus->private_free = snd_cs4281_mixer_free_ac97_bus;
  966. memset(&ac97, 0, sizeof(ac97));
  967. ac97.private_data = chip;
  968. ac97.private_free = snd_cs4281_mixer_free_ac97;
  969. if ((err = snd_ac97_mixer(chip->ac97_bus, &ac97, &chip->ac97)) < 0)
  970. return err;
  971. if (chip->dual_codec) {
  972. ac97.num = 1;
  973. if ((err = snd_ac97_mixer(chip->ac97_bus, &ac97, &chip->ac97_secondary)) < 0)
  974. return err;
  975. }
  976. if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_cs4281_fm_vol, chip))) < 0)
  977. return err;
  978. if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_cs4281_pcm_vol, chip))) < 0)
  979. return err;
  980. return 0;
  981. }
  982. /*
  983. * proc interface
  984. */
  985. static void snd_cs4281_proc_read(struct snd_info_entry *entry,
  986. struct snd_info_buffer *buffer)
  987. {
  988. struct cs4281 *chip = entry->private_data;
  989. snd_iprintf(buffer, "Cirrus Logic CS4281\n\n");
  990. snd_iprintf(buffer, "Spurious half IRQs : %u\n", chip->spurious_dhtc_irq);
  991. snd_iprintf(buffer, "Spurious end IRQs : %u\n", chip->spurious_dtc_irq);
  992. }
  993. static long snd_cs4281_BA0_read(struct snd_info_entry *entry,
  994. void *file_private_data,
  995. struct file *file, char __user *buf,
  996. unsigned long count, unsigned long pos)
  997. {
  998. long size;
  999. struct cs4281 *chip = entry->private_data;
  1000. size = count;
  1001. if (pos + size > CS4281_BA0_SIZE)
  1002. size = (long)CS4281_BA0_SIZE - pos;
  1003. if (size > 0) {
  1004. if (copy_to_user_fromio(buf, chip->ba0 + pos, size))
  1005. return -EFAULT;
  1006. }
  1007. return size;
  1008. }
  1009. static long snd_cs4281_BA1_read(struct snd_info_entry *entry,
  1010. void *file_private_data,
  1011. struct file *file, char __user *buf,
  1012. unsigned long count, unsigned long pos)
  1013. {
  1014. long size;
  1015. struct cs4281 *chip = entry->private_data;
  1016. size = count;
  1017. if (pos + size > CS4281_BA1_SIZE)
  1018. size = (long)CS4281_BA1_SIZE - pos;
  1019. if (size > 0) {
  1020. if (copy_to_user_fromio(buf, chip->ba1 + pos, size))
  1021. return -EFAULT;
  1022. }
  1023. return size;
  1024. }
  1025. static struct snd_info_entry_ops snd_cs4281_proc_ops_BA0 = {
  1026. .read = snd_cs4281_BA0_read,
  1027. };
  1028. static struct snd_info_entry_ops snd_cs4281_proc_ops_BA1 = {
  1029. .read = snd_cs4281_BA1_read,
  1030. };
  1031. static void __devinit snd_cs4281_proc_init(struct cs4281 * chip)
  1032. {
  1033. struct snd_info_entry *entry;
  1034. if (! snd_card_proc_new(chip->card, "cs4281", &entry))
  1035. snd_info_set_text_ops(entry, chip, snd_cs4281_proc_read);
  1036. if (! snd_card_proc_new(chip->card, "cs4281_BA0", &entry)) {
  1037. entry->content = SNDRV_INFO_CONTENT_DATA;
  1038. entry->private_data = chip;
  1039. entry->c.ops = &snd_cs4281_proc_ops_BA0;
  1040. entry->size = CS4281_BA0_SIZE;
  1041. }
  1042. if (! snd_card_proc_new(chip->card, "cs4281_BA1", &entry)) {
  1043. entry->content = SNDRV_INFO_CONTENT_DATA;
  1044. entry->private_data = chip;
  1045. entry->c.ops = &snd_cs4281_proc_ops_BA1;
  1046. entry->size = CS4281_BA1_SIZE;
  1047. }
  1048. }
  1049. /*
  1050. * joystick support
  1051. */
  1052. #if defined(CONFIG_GAMEPORT) || (defined(MODULE) && defined(CONFIG_GAMEPORT_MODULE))
  1053. static void snd_cs4281_gameport_trigger(struct gameport *gameport)
  1054. {
  1055. struct cs4281 *chip = gameport_get_port_data(gameport);
  1056. snd_assert(chip, return);
  1057. snd_cs4281_pokeBA0(chip, BA0_JSPT, 0xff);
  1058. }
  1059. static unsigned char snd_cs4281_gameport_read(struct gameport *gameport)
  1060. {
  1061. struct cs4281 *chip = gameport_get_port_data(gameport);
  1062. snd_assert(chip, return 0);
  1063. return snd_cs4281_peekBA0(chip, BA0_JSPT);
  1064. }
  1065. #ifdef COOKED_MODE
  1066. static int snd_cs4281_gameport_cooked_read(struct gameport *gameport,
  1067. int *axes, int *buttons)
  1068. {
  1069. struct cs4281 *chip = gameport_get_port_data(gameport);
  1070. unsigned js1, js2, jst;
  1071. snd_assert(chip, return 0);
  1072. js1 = snd_cs4281_peekBA0(chip, BA0_JSC1);
  1073. js2 = snd_cs4281_peekBA0(chip, BA0_JSC2);
  1074. jst = snd_cs4281_peekBA0(chip, BA0_JSPT);
  1075. *buttons = (~jst >> 4) & 0x0F;
  1076. axes[0] = ((js1 & JSC1_Y1V_MASK) >> JSC1_Y1V_SHIFT) & 0xFFFF;
  1077. axes[1] = ((js1 & JSC1_X1V_MASK) >> JSC1_X1V_SHIFT) & 0xFFFF;
  1078. axes[2] = ((js2 & JSC2_Y2V_MASK) >> JSC2_Y2V_SHIFT) & 0xFFFF;
  1079. axes[3] = ((js2 & JSC2_X2V_MASK) >> JSC2_X2V_SHIFT) & 0xFFFF;
  1080. for (jst = 0; jst < 4; ++jst)
  1081. if (axes[jst] == 0xFFFF) axes[jst] = -1;
  1082. return 0;
  1083. }
  1084. #else
  1085. #define snd_cs4281_gameport_cooked_read NULL
  1086. #endif
  1087. static int snd_cs4281_gameport_open(struct gameport *gameport, int mode)
  1088. {
  1089. switch (mode) {
  1090. #ifdef COOKED_MODE
  1091. case GAMEPORT_MODE_COOKED:
  1092. return 0;
  1093. #endif
  1094. case GAMEPORT_MODE_RAW:
  1095. return 0;
  1096. default:
  1097. return -1;
  1098. }
  1099. return 0;
  1100. }
  1101. static int __devinit snd_cs4281_create_gameport(struct cs4281 *chip)
  1102. {
  1103. struct gameport *gp;
  1104. chip->gameport = gp = gameport_allocate_port();
  1105. if (!gp) {
  1106. printk(KERN_ERR "cs4281: cannot allocate memory for gameport\n");
  1107. return -ENOMEM;
  1108. }
  1109. gameport_set_name(gp, "CS4281 Gameport");
  1110. gameport_set_phys(gp, "pci%s/gameport0", pci_name(chip->pci));
  1111. gameport_set_dev_parent(gp, &chip->pci->dev);
  1112. gp->open = snd_cs4281_gameport_open;
  1113. gp->read = snd_cs4281_gameport_read;
  1114. gp->trigger = snd_cs4281_gameport_trigger;
  1115. gp->cooked_read = snd_cs4281_gameport_cooked_read;
  1116. gameport_set_port_data(gp, chip);
  1117. snd_cs4281_pokeBA0(chip, BA0_JSIO, 0xFF); // ?
  1118. snd_cs4281_pokeBA0(chip, BA0_JSCTL, JSCTL_SP_MEDIUM_SLOW);
  1119. gameport_register_port(gp);
  1120. return 0;
  1121. }
  1122. static void snd_cs4281_free_gameport(struct cs4281 *chip)
  1123. {
  1124. if (chip->gameport) {
  1125. gameport_unregister_port(chip->gameport);
  1126. chip->gameport = NULL;
  1127. }
  1128. }
  1129. #else
  1130. static inline int snd_cs4281_create_gameport(struct cs4281 *chip) { return -ENOSYS; }
  1131. static inline void snd_cs4281_free_gameport(struct cs4281 *chip) { }
  1132. #endif /* CONFIG_GAMEPORT || (MODULE && CONFIG_GAMEPORT_MODULE) */
  1133. static int snd_cs4281_free(struct cs4281 *chip)
  1134. {
  1135. snd_cs4281_free_gameport(chip);
  1136. if (chip->irq >= 0)
  1137. synchronize_irq(chip->irq);
  1138. /* Mask interrupts */
  1139. snd_cs4281_pokeBA0(chip, BA0_HIMR, 0x7fffffff);
  1140. /* Stop the DLL Clock logic. */
  1141. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, 0);
  1142. /* Sound System Power Management - Turn Everything OFF */
  1143. snd_cs4281_pokeBA0(chip, BA0_SSPM, 0);
  1144. /* PCI interface - D3 state */
  1145. pci_set_power_state(chip->pci, 3);
  1146. if (chip->irq >= 0)
  1147. free_irq(chip->irq, chip);
  1148. if (chip->ba0)
  1149. iounmap(chip->ba0);
  1150. if (chip->ba1)
  1151. iounmap(chip->ba1);
  1152. pci_release_regions(chip->pci);
  1153. pci_disable_device(chip->pci);
  1154. kfree(chip);
  1155. return 0;
  1156. }
  1157. static int snd_cs4281_dev_free(struct snd_device *device)
  1158. {
  1159. struct cs4281 *chip = device->device_data;
  1160. return snd_cs4281_free(chip);
  1161. }
  1162. static int snd_cs4281_chip_init(struct cs4281 *chip); /* defined below */
  1163. static int __devinit snd_cs4281_create(struct snd_card *card,
  1164. struct pci_dev *pci,
  1165. struct cs4281 ** rchip,
  1166. int dual_codec)
  1167. {
  1168. struct cs4281 *chip;
  1169. unsigned int tmp;
  1170. int err;
  1171. static struct snd_device_ops ops = {
  1172. .dev_free = snd_cs4281_dev_free,
  1173. };
  1174. *rchip = NULL;
  1175. if ((err = pci_enable_device(pci)) < 0)
  1176. return err;
  1177. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1178. if (chip == NULL) {
  1179. pci_disable_device(pci);
  1180. return -ENOMEM;
  1181. }
  1182. spin_lock_init(&chip->reg_lock);
  1183. chip->card = card;
  1184. chip->pci = pci;
  1185. chip->irq = -1;
  1186. pci_set_master(pci);
  1187. if (dual_codec < 0 || dual_codec > 3) {
  1188. snd_printk(KERN_ERR "invalid dual_codec option %d\n", dual_codec);
  1189. dual_codec = 0;
  1190. }
  1191. chip->dual_codec = dual_codec;
  1192. if ((err = pci_request_regions(pci, "CS4281")) < 0) {
  1193. kfree(chip);
  1194. pci_disable_device(pci);
  1195. return err;
  1196. }
  1197. chip->ba0_addr = pci_resource_start(pci, 0);
  1198. chip->ba1_addr = pci_resource_start(pci, 1);
  1199. chip->ba0 = ioremap_nocache(chip->ba0_addr, pci_resource_len(pci, 0));
  1200. chip->ba1 = ioremap_nocache(chip->ba1_addr, pci_resource_len(pci, 1));
  1201. if (!chip->ba0 || !chip->ba1) {
  1202. snd_cs4281_free(chip);
  1203. return -ENOMEM;
  1204. }
  1205. if (request_irq(pci->irq, snd_cs4281_interrupt, IRQF_DISABLED|IRQF_SHARED,
  1206. "CS4281", chip)) {
  1207. snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
  1208. snd_cs4281_free(chip);
  1209. return -ENOMEM;
  1210. }
  1211. chip->irq = pci->irq;
  1212. tmp = snd_cs4281_chip_init(chip);
  1213. if (tmp) {
  1214. snd_cs4281_free(chip);
  1215. return tmp;
  1216. }
  1217. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) < 0) {
  1218. snd_cs4281_free(chip);
  1219. return err;
  1220. }
  1221. snd_cs4281_proc_init(chip);
  1222. snd_card_set_dev(card, &pci->dev);
  1223. *rchip = chip;
  1224. return 0;
  1225. }
  1226. static int snd_cs4281_chip_init(struct cs4281 *chip)
  1227. {
  1228. unsigned int tmp;
  1229. unsigned long end_time;
  1230. int retry_count = 2;
  1231. /* Having EPPMC.FPDN=1 prevent proper chip initialisation */
  1232. tmp = snd_cs4281_peekBA0(chip, BA0_EPPMC);
  1233. if (tmp & BA0_EPPMC_FPDN)
  1234. snd_cs4281_pokeBA0(chip, BA0_EPPMC, tmp & ~BA0_EPPMC_FPDN);
  1235. __retry:
  1236. tmp = snd_cs4281_peekBA0(chip, BA0_CFLR);
  1237. if (tmp != BA0_CFLR_DEFAULT) {
  1238. snd_cs4281_pokeBA0(chip, BA0_CFLR, BA0_CFLR_DEFAULT);
  1239. tmp = snd_cs4281_peekBA0(chip, BA0_CFLR);
  1240. if (tmp != BA0_CFLR_DEFAULT) {
  1241. snd_printk(KERN_ERR "CFLR setup failed (0x%x)\n", tmp);
  1242. return -EIO;
  1243. }
  1244. }
  1245. /* Set the 'Configuration Write Protect' register
  1246. * to 4281h. Allows vendor-defined configuration
  1247. * space between 0e4h and 0ffh to be written. */
  1248. snd_cs4281_pokeBA0(chip, BA0_CWPR, 0x4281);
  1249. if ((tmp = snd_cs4281_peekBA0(chip, BA0_SERC1)) != (BA0_SERC1_SO1EN | BA0_SERC1_AC97)) {
  1250. snd_printk(KERN_ERR "SERC1 AC'97 check failed (0x%x)\n", tmp);
  1251. return -EIO;
  1252. }
  1253. if ((tmp = snd_cs4281_peekBA0(chip, BA0_SERC2)) != (BA0_SERC2_SI1EN | BA0_SERC2_AC97)) {
  1254. snd_printk(KERN_ERR "SERC2 AC'97 check failed (0x%x)\n", tmp);
  1255. return -EIO;
  1256. }
  1257. /* Sound System Power Management */
  1258. snd_cs4281_pokeBA0(chip, BA0_SSPM, BA0_SSPM_MIXEN | BA0_SSPM_CSRCEN |
  1259. BA0_SSPM_PSRCEN | BA0_SSPM_JSEN |
  1260. BA0_SSPM_ACLEN | BA0_SSPM_FMEN);
  1261. /* Serial Port Power Management */
  1262. /* Blast the clock control register to zero so that the
  1263. * PLL starts out in a known state, and blast the master serial
  1264. * port control register to zero so that the serial ports also
  1265. * start out in a known state. */
  1266. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, 0);
  1267. snd_cs4281_pokeBA0(chip, BA0_SERMC, 0);
  1268. /* Make ESYN go to zero to turn off
  1269. * the Sync pulse on the AC97 link. */
  1270. snd_cs4281_pokeBA0(chip, BA0_ACCTL, 0);
  1271. udelay(50);
  1272. /* Drive the ARST# pin low for a minimum of 1uS (as defined in the AC97
  1273. * spec) and then drive it high. This is done for non AC97 modes since
  1274. * there might be logic external to the CS4281 that uses the ARST# line
  1275. * for a reset. */
  1276. snd_cs4281_pokeBA0(chip, BA0_SPMC, 0);
  1277. udelay(50);
  1278. snd_cs4281_pokeBA0(chip, BA0_SPMC, BA0_SPMC_RSTN);
  1279. msleep(50);
  1280. if (chip->dual_codec)
  1281. snd_cs4281_pokeBA0(chip, BA0_SPMC, BA0_SPMC_RSTN | BA0_SPMC_ASDI2E);
  1282. /*
  1283. * Set the serial port timing configuration.
  1284. */
  1285. snd_cs4281_pokeBA0(chip, BA0_SERMC,
  1286. (chip->dual_codec ? BA0_SERMC_TCID(chip->dual_codec) : BA0_SERMC_TCID(1)) |
  1287. BA0_SERMC_PTC_AC97 | BA0_SERMC_MSPE);
  1288. /*
  1289. * Start the DLL Clock logic.
  1290. */
  1291. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, BA0_CLKCR1_DLLP);
  1292. msleep(50);
  1293. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, BA0_CLKCR1_SWCE | BA0_CLKCR1_DLLP);
  1294. /*
  1295. * Wait for the DLL ready signal from the clock logic.
  1296. */
  1297. end_time = jiffies + HZ;
  1298. do {
  1299. /*
  1300. * Read the AC97 status register to see if we've seen a CODEC
  1301. * signal from the AC97 codec.
  1302. */
  1303. if (snd_cs4281_peekBA0(chip, BA0_CLKCR1) & BA0_CLKCR1_DLLRDY)
  1304. goto __ok0;
  1305. schedule_timeout_uninterruptible(1);
  1306. } while (time_after_eq(end_time, jiffies));
  1307. snd_printk(KERN_ERR "DLLRDY not seen\n");
  1308. return -EIO;
  1309. __ok0:
  1310. /*
  1311. * The first thing we do here is to enable sync generation. As soon
  1312. * as we start receiving bit clock, we'll start producing the SYNC
  1313. * signal.
  1314. */
  1315. snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_ESYN);
  1316. /*
  1317. * Wait for the codec ready signal from the AC97 codec.
  1318. */
  1319. end_time = jiffies + HZ;
  1320. do {
  1321. /*
  1322. * Read the AC97 status register to see if we've seen a CODEC
  1323. * signal from the AC97 codec.
  1324. */
  1325. if (snd_cs4281_peekBA0(chip, BA0_ACSTS) & BA0_ACSTS_CRDY)
  1326. goto __ok1;
  1327. schedule_timeout_uninterruptible(1);
  1328. } while (time_after_eq(end_time, jiffies));
  1329. snd_printk(KERN_ERR "never read codec ready from AC'97 (0x%x)\n", snd_cs4281_peekBA0(chip, BA0_ACSTS));
  1330. return -EIO;
  1331. __ok1:
  1332. if (chip->dual_codec) {
  1333. end_time = jiffies + HZ;
  1334. do {
  1335. if (snd_cs4281_peekBA0(chip, BA0_ACSTS2) & BA0_ACSTS_CRDY)
  1336. goto __codec2_ok;
  1337. schedule_timeout_uninterruptible(1);
  1338. } while (time_after_eq(end_time, jiffies));
  1339. snd_printk(KERN_INFO "secondary codec doesn't respond. disable it...\n");
  1340. chip->dual_codec = 0;
  1341. __codec2_ok: ;
  1342. }
  1343. /*
  1344. * Assert the valid frame signal so that we can start sending commands
  1345. * to the AC97 codec.
  1346. */
  1347. snd_cs4281_pokeBA0(chip, BA0_ACCTL, BA0_ACCTL_VFRM | BA0_ACCTL_ESYN);
  1348. /*
  1349. * Wait until we've sampled input slots 3 and 4 as valid, meaning that
  1350. * the codec is pumping ADC data across the AC-link.
  1351. */
  1352. end_time = jiffies + HZ;
  1353. do {
  1354. /*
  1355. * Read the input slot valid register and see if input slots 3
  1356. * 4 are valid yet.
  1357. */
  1358. if ((snd_cs4281_peekBA0(chip, BA0_ACISV) & (BA0_ACISV_SLV(3) | BA0_ACISV_SLV(4))) == (BA0_ACISV_SLV(3) | BA0_ACISV_SLV(4)))
  1359. goto __ok2;
  1360. schedule_timeout_uninterruptible(1);
  1361. } while (time_after_eq(end_time, jiffies));
  1362. if (--retry_count > 0)
  1363. goto __retry;
  1364. snd_printk(KERN_ERR "never read ISV3 and ISV4 from AC'97\n");
  1365. return -EIO;
  1366. __ok2:
  1367. /*
  1368. * Now, assert valid frame and the slot 3 and 4 valid bits. This will
  1369. * commense the transfer of digital audio data to the AC97 codec.
  1370. */
  1371. snd_cs4281_pokeBA0(chip, BA0_ACOSV, BA0_ACOSV_SLV(3) | BA0_ACOSV_SLV(4));
  1372. /*
  1373. * Initialize DMA structures
  1374. */
  1375. for (tmp = 0; tmp < 4; tmp++) {
  1376. struct cs4281_dma *dma = &chip->dma[tmp];
  1377. dma->regDBA = BA0_DBA0 + (tmp * 0x10);
  1378. dma->regDCA = BA0_DCA0 + (tmp * 0x10);
  1379. dma->regDBC = BA0_DBC0 + (tmp * 0x10);
  1380. dma->regDCC = BA0_DCC0 + (tmp * 0x10);
  1381. dma->regDMR = BA0_DMR0 + (tmp * 8);
  1382. dma->regDCR = BA0_DCR0 + (tmp * 8);
  1383. dma->regHDSR = BA0_HDSR0 + (tmp * 4);
  1384. dma->regFCR = BA0_FCR0 + (tmp * 4);
  1385. dma->regFSIC = BA0_FSIC0 + (tmp * 4);
  1386. dma->fifo_offset = tmp * CS4281_FIFO_SIZE;
  1387. snd_cs4281_pokeBA0(chip, dma->regFCR,
  1388. BA0_FCR_LS(31) |
  1389. BA0_FCR_RS(31) |
  1390. BA0_FCR_SZ(CS4281_FIFO_SIZE) |
  1391. BA0_FCR_OF(dma->fifo_offset));
  1392. }
  1393. chip->src_left_play_slot = 0; /* AC'97 left PCM playback (3) */
  1394. chip->src_right_play_slot = 1; /* AC'97 right PCM playback (4) */
  1395. chip->src_left_rec_slot = 10; /* AC'97 left PCM record (3) */
  1396. chip->src_right_rec_slot = 11; /* AC'97 right PCM record (4) */
  1397. /* Activate wave playback FIFO for FM playback */
  1398. chip->dma[0].valFCR = BA0_FCR_FEN | BA0_FCR_LS(0) |
  1399. BA0_FCR_RS(1) |
  1400. BA0_FCR_SZ(CS4281_FIFO_SIZE) |
  1401. BA0_FCR_OF(chip->dma[0].fifo_offset);
  1402. snd_cs4281_pokeBA0(chip, chip->dma[0].regFCR, chip->dma[0].valFCR);
  1403. snd_cs4281_pokeBA0(chip, BA0_SRCSA, (chip->src_left_play_slot << 0) |
  1404. (chip->src_right_play_slot << 8) |
  1405. (chip->src_left_rec_slot << 16) |
  1406. (chip->src_right_rec_slot << 24));
  1407. /* Initialize digital volume */
  1408. snd_cs4281_pokeBA0(chip, BA0_PPLVC, 0);
  1409. snd_cs4281_pokeBA0(chip, BA0_PPRVC, 0);
  1410. /* Enable IRQs */
  1411. snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_EOI);
  1412. /* Unmask interrupts */
  1413. snd_cs4281_pokeBA0(chip, BA0_HIMR, 0x7fffffff & ~(
  1414. BA0_HISR_MIDI |
  1415. BA0_HISR_DMAI |
  1416. BA0_HISR_DMA(0) |
  1417. BA0_HISR_DMA(1) |
  1418. BA0_HISR_DMA(2) |
  1419. BA0_HISR_DMA(3)));
  1420. synchronize_irq(chip->irq);
  1421. return 0;
  1422. }
  1423. /*
  1424. * MIDI section
  1425. */
  1426. static void snd_cs4281_midi_reset(struct cs4281 *chip)
  1427. {
  1428. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr | BA0_MIDCR_MRST);
  1429. udelay(100);
  1430. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1431. }
  1432. static int snd_cs4281_midi_input_open(struct snd_rawmidi_substream *substream)
  1433. {
  1434. struct cs4281 *chip = substream->rmidi->private_data;
  1435. spin_lock_irq(&chip->reg_lock);
  1436. chip->midcr |= BA0_MIDCR_RXE;
  1437. chip->midi_input = substream;
  1438. if (!(chip->uartm & CS4281_MODE_OUTPUT)) {
  1439. snd_cs4281_midi_reset(chip);
  1440. } else {
  1441. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1442. }
  1443. spin_unlock_irq(&chip->reg_lock);
  1444. return 0;
  1445. }
  1446. static int snd_cs4281_midi_input_close(struct snd_rawmidi_substream *substream)
  1447. {
  1448. struct cs4281 *chip = substream->rmidi->private_data;
  1449. spin_lock_irq(&chip->reg_lock);
  1450. chip->midcr &= ~(BA0_MIDCR_RXE | BA0_MIDCR_RIE);
  1451. chip->midi_input = NULL;
  1452. if (!(chip->uartm & CS4281_MODE_OUTPUT)) {
  1453. snd_cs4281_midi_reset(chip);
  1454. } else {
  1455. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1456. }
  1457. chip->uartm &= ~CS4281_MODE_INPUT;
  1458. spin_unlock_irq(&chip->reg_lock);
  1459. return 0;
  1460. }
  1461. static int snd_cs4281_midi_output_open(struct snd_rawmidi_substream *substream)
  1462. {
  1463. struct cs4281 *chip = substream->rmidi->private_data;
  1464. spin_lock_irq(&chip->reg_lock);
  1465. chip->uartm |= CS4281_MODE_OUTPUT;
  1466. chip->midcr |= BA0_MIDCR_TXE;
  1467. chip->midi_output = substream;
  1468. if (!(chip->uartm & CS4281_MODE_INPUT)) {
  1469. snd_cs4281_midi_reset(chip);
  1470. } else {
  1471. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1472. }
  1473. spin_unlock_irq(&chip->reg_lock);
  1474. return 0;
  1475. }
  1476. static int snd_cs4281_midi_output_close(struct snd_rawmidi_substream *substream)
  1477. {
  1478. struct cs4281 *chip = substream->rmidi->private_data;
  1479. spin_lock_irq(&chip->reg_lock);
  1480. chip->midcr &= ~(BA0_MIDCR_TXE | BA0_MIDCR_TIE);
  1481. chip->midi_output = NULL;
  1482. if (!(chip->uartm & CS4281_MODE_INPUT)) {
  1483. snd_cs4281_midi_reset(chip);
  1484. } else {
  1485. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1486. }
  1487. chip->uartm &= ~CS4281_MODE_OUTPUT;
  1488. spin_unlock_irq(&chip->reg_lock);
  1489. return 0;
  1490. }
  1491. static void snd_cs4281_midi_input_trigger(struct snd_rawmidi_substream *substream, int up)
  1492. {
  1493. unsigned long flags;
  1494. struct cs4281 *chip = substream->rmidi->private_data;
  1495. spin_lock_irqsave(&chip->reg_lock, flags);
  1496. if (up) {
  1497. if ((chip->midcr & BA0_MIDCR_RIE) == 0) {
  1498. chip->midcr |= BA0_MIDCR_RIE;
  1499. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1500. }
  1501. } else {
  1502. if (chip->midcr & BA0_MIDCR_RIE) {
  1503. chip->midcr &= ~BA0_MIDCR_RIE;
  1504. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1505. }
  1506. }
  1507. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1508. }
  1509. static void snd_cs4281_midi_output_trigger(struct snd_rawmidi_substream *substream, int up)
  1510. {
  1511. unsigned long flags;
  1512. struct cs4281 *chip = substream->rmidi->private_data;
  1513. unsigned char byte;
  1514. spin_lock_irqsave(&chip->reg_lock, flags);
  1515. if (up) {
  1516. if ((chip->midcr & BA0_MIDCR_TIE) == 0) {
  1517. chip->midcr |= BA0_MIDCR_TIE;
  1518. /* fill UART FIFO buffer at first, and turn Tx interrupts only if necessary */
  1519. while ((chip->midcr & BA0_MIDCR_TIE) &&
  1520. (snd_cs4281_peekBA0(chip, BA0_MIDSR) & BA0_MIDSR_TBF) == 0) {
  1521. if (snd_rawmidi_transmit(substream, &byte, 1) != 1) {
  1522. chip->midcr &= ~BA0_MIDCR_TIE;
  1523. } else {
  1524. snd_cs4281_pokeBA0(chip, BA0_MIDWP, byte);
  1525. }
  1526. }
  1527. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1528. }
  1529. } else {
  1530. if (chip->midcr & BA0_MIDCR_TIE) {
  1531. chip->midcr &= ~BA0_MIDCR_TIE;
  1532. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1533. }
  1534. }
  1535. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1536. }
  1537. static struct snd_rawmidi_ops snd_cs4281_midi_output =
  1538. {
  1539. .open = snd_cs4281_midi_output_open,
  1540. .close = snd_cs4281_midi_output_close,
  1541. .trigger = snd_cs4281_midi_output_trigger,
  1542. };
  1543. static struct snd_rawmidi_ops snd_cs4281_midi_input =
  1544. {
  1545. .open = snd_cs4281_midi_input_open,
  1546. .close = snd_cs4281_midi_input_close,
  1547. .trigger = snd_cs4281_midi_input_trigger,
  1548. };
  1549. static int __devinit snd_cs4281_midi(struct cs4281 * chip, int device,
  1550. struct snd_rawmidi **rrawmidi)
  1551. {
  1552. struct snd_rawmidi *rmidi;
  1553. int err;
  1554. if (rrawmidi)
  1555. *rrawmidi = NULL;
  1556. if ((err = snd_rawmidi_new(chip->card, "CS4281", device, 1, 1, &rmidi)) < 0)
  1557. return err;
  1558. strcpy(rmidi->name, "CS4281");
  1559. snd_rawmidi_set_ops(rmidi, SNDRV_RAWMIDI_STREAM_OUTPUT, &snd_cs4281_midi_output);
  1560. snd_rawmidi_set_ops(rmidi, SNDRV_RAWMIDI_STREAM_INPUT, &snd_cs4281_midi_input);
  1561. rmidi->info_flags |= SNDRV_RAWMIDI_INFO_OUTPUT | SNDRV_RAWMIDI_INFO_INPUT | SNDRV_RAWMIDI_INFO_DUPLEX;
  1562. rmidi->private_data = chip;
  1563. chip->rmidi = rmidi;
  1564. if (rrawmidi)
  1565. *rrawmidi = rmidi;
  1566. return 0;
  1567. }
  1568. /*
  1569. * Interrupt handler
  1570. */
  1571. static irqreturn_t snd_cs4281_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  1572. {
  1573. struct cs4281 *chip = dev_id;
  1574. unsigned int status, dma, val;
  1575. struct cs4281_dma *cdma;
  1576. if (chip == NULL)
  1577. return IRQ_NONE;
  1578. status = snd_cs4281_peekBA0(chip, BA0_HISR);
  1579. if ((status & 0x7fffffff) == 0) {
  1580. snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_EOI);
  1581. return IRQ_NONE;
  1582. }
  1583. if (status & (BA0_HISR_DMA(0)|BA0_HISR_DMA(1)|BA0_HISR_DMA(2)|BA0_HISR_DMA(3))) {
  1584. for (dma = 0; dma < 4; dma++)
  1585. if (status & BA0_HISR_DMA(dma)) {
  1586. cdma = &chip->dma[dma];
  1587. spin_lock(&chip->reg_lock);
  1588. /* ack DMA IRQ */
  1589. val = snd_cs4281_peekBA0(chip, cdma->regHDSR);
  1590. /* workaround, sometimes CS4281 acknowledges */
  1591. /* end or middle transfer position twice */
  1592. cdma->frag++;
  1593. if ((val & BA0_HDSR_DHTC) && !(cdma->frag & 1)) {
  1594. cdma->frag--;
  1595. chip->spurious_dhtc_irq++;
  1596. spin_unlock(&chip->reg_lock);
  1597. continue;
  1598. }
  1599. if ((val & BA0_HDSR_DTC) && (cdma->frag & 1)) {
  1600. cdma->frag--;
  1601. chip->spurious_dtc_irq++;
  1602. spin_unlock(&chip->reg_lock);
  1603. continue;
  1604. }
  1605. spin_unlock(&chip->reg_lock);
  1606. snd_pcm_period_elapsed(cdma->substream);
  1607. }
  1608. }
  1609. if ((status & BA0_HISR_MIDI) && chip->rmidi) {
  1610. unsigned char c;
  1611. spin_lock(&chip->reg_lock);
  1612. while ((snd_cs4281_peekBA0(chip, BA0_MIDSR) & BA0_MIDSR_RBE) == 0) {
  1613. c = snd_cs4281_peekBA0(chip, BA0_MIDRP);
  1614. if ((chip->midcr & BA0_MIDCR_RIE) == 0)
  1615. continue;
  1616. snd_rawmidi_receive(chip->midi_input, &c, 1);
  1617. }
  1618. while ((snd_cs4281_peekBA0(chip, BA0_MIDSR) & BA0_MIDSR_TBF) == 0) {
  1619. if ((chip->midcr & BA0_MIDCR_TIE) == 0)
  1620. break;
  1621. if (snd_rawmidi_transmit(chip->midi_output, &c, 1) != 1) {
  1622. chip->midcr &= ~BA0_MIDCR_TIE;
  1623. snd_cs4281_pokeBA0(chip, BA0_MIDCR, chip->midcr);
  1624. break;
  1625. }
  1626. snd_cs4281_pokeBA0(chip, BA0_MIDWP, c);
  1627. }
  1628. spin_unlock(&chip->reg_lock);
  1629. }
  1630. /* EOI to the PCI part... reenables interrupts */
  1631. snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_EOI);
  1632. return IRQ_HANDLED;
  1633. }
  1634. /*
  1635. * OPL3 command
  1636. */
  1637. static void snd_cs4281_opl3_command(struct snd_opl3 *opl3, unsigned short cmd,
  1638. unsigned char val)
  1639. {
  1640. unsigned long flags;
  1641. struct cs4281 *chip = opl3->private_data;
  1642. void __iomem *port;
  1643. if (cmd & OPL3_RIGHT)
  1644. port = chip->ba0 + BA0_B1AP; /* right port */
  1645. else
  1646. port = chip->ba0 + BA0_B0AP; /* left port */
  1647. spin_lock_irqsave(&opl3->reg_lock, flags);
  1648. writel((unsigned int)cmd, port);
  1649. udelay(10);
  1650. writel((unsigned int)val, port + 4);
  1651. udelay(30);
  1652. spin_unlock_irqrestore(&opl3->reg_lock, flags);
  1653. }
  1654. static int __devinit snd_cs4281_probe(struct pci_dev *pci,
  1655. const struct pci_device_id *pci_id)
  1656. {
  1657. static int dev;
  1658. struct snd_card *card;
  1659. struct cs4281 *chip;
  1660. struct snd_opl3 *opl3;
  1661. int err;
  1662. if (dev >= SNDRV_CARDS)
  1663. return -ENODEV;
  1664. if (!enable[dev]) {
  1665. dev++;
  1666. return -ENOENT;
  1667. }
  1668. card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
  1669. if (card == NULL)
  1670. return -ENOMEM;
  1671. if ((err = snd_cs4281_create(card, pci, &chip, dual_codec[dev])) < 0) {
  1672. snd_card_free(card);
  1673. return err;
  1674. }
  1675. card->private_data = chip;
  1676. if ((err = snd_cs4281_mixer(chip)) < 0) {
  1677. snd_card_free(card);
  1678. return err;
  1679. }
  1680. if ((err = snd_cs4281_pcm(chip, 0, NULL)) < 0) {
  1681. snd_card_free(card);
  1682. return err;
  1683. }
  1684. if ((err = snd_cs4281_midi(chip, 0, NULL)) < 0) {
  1685. snd_card_free(card);
  1686. return err;
  1687. }
  1688. if ((err = snd_opl3_new(card, OPL3_HW_OPL3_CS4281, &opl3)) < 0) {
  1689. snd_card_free(card);
  1690. return err;
  1691. }
  1692. opl3->private_data = chip;
  1693. opl3->command = snd_cs4281_opl3_command;
  1694. snd_opl3_init(opl3);
  1695. if ((err = snd_opl3_hwdep_new(opl3, 0, 1, NULL)) < 0) {
  1696. snd_card_free(card);
  1697. return err;
  1698. }
  1699. snd_cs4281_create_gameport(chip);
  1700. strcpy(card->driver, "CS4281");
  1701. strcpy(card->shortname, "Cirrus Logic CS4281");
  1702. sprintf(card->longname, "%s at 0x%lx, irq %d",
  1703. card->shortname,
  1704. chip->ba0_addr,
  1705. chip->irq);
  1706. if ((err = snd_card_register(card)) < 0) {
  1707. snd_card_free(card);
  1708. return err;
  1709. }
  1710. pci_set_drvdata(pci, card);
  1711. dev++;
  1712. return 0;
  1713. }
  1714. static void __devexit snd_cs4281_remove(struct pci_dev *pci)
  1715. {
  1716. snd_card_free(pci_get_drvdata(pci));
  1717. pci_set_drvdata(pci, NULL);
  1718. }
  1719. /*
  1720. * Power Management
  1721. */
  1722. #ifdef CONFIG_PM
  1723. static int saved_regs[SUSPEND_REGISTERS] = {
  1724. BA0_JSCTL,
  1725. BA0_GPIOR,
  1726. BA0_SSCR,
  1727. BA0_MIDCR,
  1728. BA0_SRCSA,
  1729. BA0_PASR,
  1730. BA0_CASR,
  1731. BA0_DACSR,
  1732. BA0_ADCSR,
  1733. BA0_FMLVC,
  1734. BA0_FMRVC,
  1735. BA0_PPLVC,
  1736. BA0_PPRVC,
  1737. };
  1738. #define CLKCR1_CKRA 0x00010000L
  1739. static int cs4281_suspend(struct pci_dev *pci, pm_message_t state)
  1740. {
  1741. struct snd_card *card = pci_get_drvdata(pci);
  1742. struct cs4281 *chip = card->private_data;
  1743. u32 ulCLK;
  1744. unsigned int i;
  1745. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1746. snd_pcm_suspend_all(chip->pcm);
  1747. snd_ac97_suspend(chip->ac97);
  1748. snd_ac97_suspend(chip->ac97_secondary);
  1749. ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
  1750. ulCLK |= CLKCR1_CKRA;
  1751. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
  1752. /* Disable interrupts. */
  1753. snd_cs4281_pokeBA0(chip, BA0_HICR, BA0_HICR_CHGM);
  1754. /* remember the status registers */
  1755. for (i = 0; i < ARRAY_SIZE(saved_regs); i++)
  1756. if (saved_regs[i])
  1757. chip->suspend_regs[i] = snd_cs4281_peekBA0(chip, saved_regs[i]);
  1758. /* Turn off the serial ports. */
  1759. snd_cs4281_pokeBA0(chip, BA0_SERMC, 0);
  1760. /* Power off FM, Joystick, AC link, */
  1761. snd_cs4281_pokeBA0(chip, BA0_SSPM, 0);
  1762. /* DLL off. */
  1763. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, 0);
  1764. /* AC link off. */
  1765. snd_cs4281_pokeBA0(chip, BA0_SPMC, 0);
  1766. ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
  1767. ulCLK &= ~CLKCR1_CKRA;
  1768. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
  1769. pci_disable_device(pci);
  1770. pci_save_state(pci);
  1771. return 0;
  1772. }
  1773. static int cs4281_resume(struct pci_dev *pci)
  1774. {
  1775. struct snd_card *card = pci_get_drvdata(pci);
  1776. struct cs4281 *chip = card->private_data;
  1777. unsigned int i;
  1778. u32 ulCLK;
  1779. pci_restore_state(pci);
  1780. pci_enable_device(pci);
  1781. pci_set_master(pci);
  1782. ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
  1783. ulCLK |= CLKCR1_CKRA;
  1784. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
  1785. snd_cs4281_chip_init(chip);
  1786. /* restore the status registers */
  1787. for (i = 0; i < ARRAY_SIZE(saved_regs); i++)
  1788. if (saved_regs[i])
  1789. snd_cs4281_pokeBA0(chip, saved_regs[i], chip->suspend_regs[i]);
  1790. snd_ac97_resume(chip->ac97);
  1791. snd_ac97_resume(chip->ac97_secondary);
  1792. ulCLK = snd_cs4281_peekBA0(chip, BA0_CLKCR1);
  1793. ulCLK &= ~CLKCR1_CKRA;
  1794. snd_cs4281_pokeBA0(chip, BA0_CLKCR1, ulCLK);
  1795. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1796. return 0;
  1797. }
  1798. #endif /* CONFIG_PM */
  1799. static struct pci_driver driver = {
  1800. .name = "CS4281",
  1801. .id_table = snd_cs4281_ids,
  1802. .probe = snd_cs4281_probe,
  1803. .remove = __devexit_p(snd_cs4281_remove),
  1804. #ifdef CONFIG_PM
  1805. .suspend = cs4281_suspend,
  1806. .resume = cs4281_resume,
  1807. #endif
  1808. };
  1809. static int __init alsa_card_cs4281_init(void)
  1810. {
  1811. return pci_register_driver(&driver);
  1812. }
  1813. static void __exit alsa_card_cs4281_exit(void)
  1814. {
  1815. pci_unregister_driver(&driver);
  1816. }
  1817. module_init(alsa_card_cs4281_init)
  1818. module_exit(alsa_card_cs4281_exit)