trident.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358
  1. #ifndef __TRID4DWAVE_H
  2. #define __TRID4DWAVE_H
  3. /*
  4. * audio@tridentmicro.com
  5. * Fri Feb 19 15:55:28 MST 1999
  6. * Definitions for Trident 4DWave DX/NX chips
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. *
  23. */
  24. /* PCI vendor and device ID */
  25. #ifndef PCI_VENDOR_ID_TRIDENT
  26. #define PCI_VENDOR_ID_TRIDENT 0x1023
  27. #endif
  28. #ifndef PCI_VENDOR_ID_SI
  29. #define PCI_VENDOR_ID_SI 0x1039
  30. #endif
  31. #ifndef PCI_VENDOR_ID_ALI
  32. #define PCI_VENDOR_ID_ALI 0x10b9
  33. #endif
  34. #ifndef PCI_DEVICE_ID_TRIDENT_4DWAVE_DX
  35. #define PCI_DEVICE_ID_TRIDENT_4DWAVE_DX 0x2000
  36. #endif
  37. #ifndef PCI_DEVICE_ID_TRIDENT_4DWAVE_NX
  38. #define PCI_DEVICE_ID_TRIDENT_4DWAVE_NX 0x2001
  39. #endif
  40. #ifndef PCI_DEVICE_ID_SI_7018
  41. #define PCI_DEVICE_ID_SI_7018 0x7018
  42. #endif
  43. #ifndef PCI_DEVICE_ID_ALI_5451
  44. #define PCI_DEVICE_ID_ALI_5451 0x5451
  45. #endif
  46. #ifndef PCI_DEVICE_ID_ALI_1533
  47. #define PCI_DEVICE_ID_ALI_1533 0x1533
  48. #endif
  49. #define CHANNEL_REGS 5
  50. #define CHANNEL_START 0xe0 // The first bytes of the contiguous register space.
  51. #define BANK_A 0
  52. #define BANK_B 1
  53. #define NR_BANKS 2
  54. #define TRIDENT_FMT_STEREO 0x01
  55. #define TRIDENT_FMT_16BIT 0x02
  56. #define TRIDENT_FMT_MASK 0x03
  57. #define DAC_RUNNING 0x01
  58. #define ADC_RUNNING 0x02
  59. /* Register Addresses */
  60. /* operational registers common to DX, NX, 7018 */
  61. enum trident_op_registers {
  62. T4D_GAME_CR = 0x30, T4D_GAME_LEG = 0x31,
  63. T4D_GAME_AXD = 0x34,
  64. T4D_REC_CH = 0x70,
  65. T4D_START_A = 0x80, T4D_STOP_A = 0x84,
  66. T4D_DLY_A = 0x88, T4D_SIGN_CSO_A = 0x8c,
  67. T4D_CSPF_A = 0x90, T4D_CEBC_A = 0x94,
  68. T4D_AINT_A = 0x98, T4D_EINT_A = 0x9c,
  69. T4D_LFO_GC_CIR = 0xa0, T4D_AINTEN_A = 0xa4,
  70. T4D_MUSICVOL_WAVEVOL = 0xa8, T4D_SBDELTA_DELTA_R = 0xac,
  71. T4D_MISCINT = 0xb0, T4D_START_B = 0xb4,
  72. T4D_STOP_B = 0xb8, T4D_CSPF_B = 0xbc,
  73. T4D_SBBL_SBCL = 0xc0, T4D_SBCTRL_SBE2R_SBDD = 0xc4,
  74. T4D_STIMER = 0xc8, T4D_LFO_B_I2S_DELTA = 0xcc,
  75. T4D_AINT_B = 0xd8, T4D_AINTEN_B = 0xdc,
  76. ALI_MPUR2 = 0x22, ALI_GPIO = 0x7c,
  77. ALI_EBUF1 = 0xf4,
  78. ALI_EBUF2 = 0xf8
  79. };
  80. enum ali_op_registers {
  81. ALI_SCTRL = 0x48,
  82. ALI_GLOBAL_CONTROL = 0xd4,
  83. ALI_STIMER = 0xc8,
  84. ALI_SPDIF_CS = 0x70,
  85. ALI_SPDIF_CTRL = 0x74
  86. };
  87. enum ali_registers_number {
  88. ALI_GLOBAL_REGS = 56,
  89. ALI_CHANNEL_REGS = 8,
  90. ALI_MIXER_REGS = 20
  91. };
  92. enum ali_sctrl_control_bit {
  93. ALI_SPDIF_OUT_ENABLE = 0x20
  94. };
  95. enum ali_global_control_bit {
  96. ALI_SPDIF_OUT_SEL_PCM = 0x00000400,
  97. ALI_SPDIF_IN_SUPPORT = 0x00000800,
  98. ALI_SPDIF_OUT_CH_ENABLE = 0x00008000,
  99. ALI_SPDIF_IN_CH_ENABLE = 0x00080000,
  100. ALI_PCM_IN_DISABLE = 0x7fffffff,
  101. ALI_PCM_IN_ENABLE = 0x80000000,
  102. ALI_SPDIF_IN_CH_DISABLE = 0xfff7ffff,
  103. ALI_SPDIF_OUT_CH_DISABLE = 0xffff7fff,
  104. ALI_SPDIF_OUT_SEL_SPDIF = 0xfffffbff
  105. };
  106. enum ali_spdif_control_bit {
  107. ALI_SPDIF_IN_FUNC_ENABLE = 0x02,
  108. ALI_SPDIF_IN_CH_STATUS = 0x40,
  109. ALI_SPDIF_OUT_CH_STATUS = 0xbf
  110. };
  111. enum ali_control_all {
  112. ALI_DISABLE_ALL_IRQ = 0,
  113. ALI_CHANNELS = 32,
  114. ALI_STOP_ALL_CHANNELS = 0xffffffff,
  115. ALI_MULTI_CHANNELS_START_STOP = 0x07800000
  116. };
  117. enum ali_EMOD_control_bit {
  118. ALI_EMOD_DEC = 0x00000000,
  119. ALI_EMOD_INC = 0x10000000,
  120. ALI_EMOD_Delay = 0x20000000,
  121. ALI_EMOD_Still = 0x30000000
  122. };
  123. enum ali_pcm_in_channel_num {
  124. ALI_NORMAL_CHANNEL = 0,
  125. ALI_SPDIF_OUT_CHANNEL = 15,
  126. ALI_SPDIF_IN_CHANNEL = 19,
  127. ALI_LEF_CHANNEL = 23,
  128. ALI_CENTER_CHANNEL = 24,
  129. ALI_SURR_RIGHT_CHANNEL = 25,
  130. ALI_SURR_LEFT_CHANNEL = 26,
  131. ALI_PCM_IN_CHANNEL = 31
  132. };
  133. enum ali_pcm_out_channel_num {
  134. ALI_PCM_OUT_CHANNEL_FIRST = 0,
  135. ALI_PCM_OUT_CHANNEL_LAST = 31
  136. };
  137. enum ali_ac97_power_control_bit {
  138. ALI_EAPD_POWER_DOWN = 0x8000
  139. };
  140. enum ali_update_ptr_flags {
  141. ALI_ADDRESS_INT_UPDATE = 0x01
  142. };
  143. enum ali_revision {
  144. ALI_5451_V02 = 0x02
  145. };
  146. enum ali_spdif_out_control {
  147. ALI_PCM_TO_SPDIF_OUT = 0,
  148. ALI_SPDIF_OUT_TO_SPDIF_OUT = 1,
  149. ALI_SPDIF_OUT_PCM = 0,
  150. ALI_SPDIF_OUT_NON_PCM = 2
  151. };
  152. /* S/PDIF Operational Registers for 4D-NX */
  153. enum nx_spdif_registers {
  154. NX_SPCTRL_SPCSO = 0x24, NX_SPLBA = 0x28,
  155. NX_SPESO = 0x2c, NX_SPCSTATUS = 0x64
  156. };
  157. /* OP registers to access each hardware channel */
  158. enum channel_registers {
  159. CH_DX_CSO_ALPHA_FMS = 0xe0, CH_DX_ESO_DELTA = 0xe8,
  160. CH_DX_FMC_RVOL_CVOL = 0xec,
  161. CH_NX_DELTA_CSO = 0xe0, CH_NX_DELTA_ESO = 0xe8,
  162. CH_NX_ALPHA_FMS_FMC_RVOL_CVOL = 0xec,
  163. CH_LBA = 0xe4,
  164. CH_GVSEL_PAN_VOL_CTRL_EC = 0xf0
  165. };
  166. /* registers to read/write/control AC97 codec */
  167. enum dx_ac97_registers {
  168. DX_ACR0_AC97_W = 0x40, DX_ACR1_AC97_R = 0x44,
  169. DX_ACR2_AC97_COM_STAT = 0x48
  170. };
  171. enum nx_ac97_registers {
  172. NX_ACR0_AC97_COM_STAT = 0x40, NX_ACR1_AC97_W = 0x44,
  173. NX_ACR2_AC97_R_PRIMARY = 0x48, NX_ACR3_AC97_R_SECONDARY = 0x4c
  174. };
  175. enum si_ac97_registers {
  176. SI_AC97_WRITE = 0x40, SI_AC97_READ = 0x44,
  177. SI_SERIAL_INTF_CTRL = 0x48, SI_AC97_GPIO = 0x4c
  178. };
  179. enum ali_ac97_registers {
  180. ALI_AC97_WRITE = 0x40, ALI_AC97_READ = 0x44
  181. };
  182. /* Bit mask for operational registers */
  183. #define AC97_REG_ADDR 0x000000ff
  184. enum ali_ac97_bits {
  185. ALI_AC97_BUSY_WRITE = 0x8000, ALI_AC97_BUSY_READ = 0x8000,
  186. ALI_AC97_WRITE_ACTION = 0x8000, ALI_AC97_READ_ACTION = 0x8000,
  187. ALI_AC97_AUDIO_BUSY = 0x4000, ALI_AC97_SECONDARY = 0x0080,
  188. ALI_AC97_READ_MIXER_REGISTER = 0xfeff,
  189. ALI_AC97_WRITE_MIXER_REGISTER = 0x0100
  190. };
  191. enum sis7018_ac97_bits {
  192. SI_AC97_BUSY_WRITE = 0x8000, SI_AC97_BUSY_READ = 0x8000,
  193. SI_AC97_AUDIO_BUSY = 0x4000, SI_AC97_MODEM_BUSY = 0x2000,
  194. SI_AC97_SECONDARY = 0x0080
  195. };
  196. enum trident_dx_ac97_bits {
  197. DX_AC97_BUSY_WRITE = 0x8000, DX_AC97_BUSY_READ = 0x8000,
  198. DX_AC97_READY = 0x0010, DX_AC97_RECORD = 0x0008,
  199. DX_AC97_PLAYBACK = 0x0002
  200. };
  201. enum trident_nx_ac97_bits {
  202. /* ACR1-3 */
  203. NX_AC97_BUSY_WRITE = 0x0800, NX_AC97_BUSY_READ = 0x0800,
  204. NX_AC97_BUSY_DATA = 0x0400, NX_AC97_WRITE_SECONDARY = 0x0100,
  205. /* ACR0 */
  206. NX_AC97_SECONDARY_READY = 0x0040, NX_AC97_SECONDARY_RECORD = 0x0020,
  207. NX_AC97_SURROUND_OUTPUT = 0x0010,
  208. NX_AC97_PRIMARY_READY = 0x0008, NX_AC97_PRIMARY_RECORD = 0x0004,
  209. NX_AC97_PCM_OUTPUT = 0x0002,
  210. NX_AC97_WARM_RESET = 0x0001
  211. };
  212. enum serial_intf_ctrl_bits {
  213. WARM_REST = 0x00000001, COLD_RESET = 0x00000002,
  214. I2S_CLOCK = 0x00000004, PCM_SEC_AC97= 0x00000008,
  215. AC97_DBL_RATE = 0x00000010, SPDIF_EN = 0x00000020,
  216. I2S_OUTPUT_EN = 0x00000040, I2S_INPUT_EN = 0x00000080,
  217. PCMIN = 0x00000100, LINE1IN = 0x00000200,
  218. MICIN = 0x00000400, LINE2IN = 0x00000800,
  219. HEAD_SET_IN = 0x00001000, GPIOIN = 0x00002000,
  220. /* 7018 spec says id = 01 but the demo board routed to 10
  221. SECONDARY_ID= 0x00004000, */
  222. SECONDARY_ID= 0x00004000,
  223. PCMOUT = 0x00010000, SURROUT = 0x00020000,
  224. CENTEROUT = 0x00040000, LFEOUT = 0x00080000,
  225. LINE1OUT = 0x00100000, LINE2OUT = 0x00200000,
  226. GPIOOUT = 0x00400000,
  227. SI_AC97_PRIMARY_READY = 0x01000000,
  228. SI_AC97_SECONDARY_READY = 0x02000000,
  229. };
  230. enum global_control_bits {
  231. CHANNLE_IDX = 0x0000003f, PB_RESET = 0x00000100,
  232. PAUSE_ENG = 0x00000200,
  233. OVERRUN_IE = 0x00000400, UNDERRUN_IE = 0x00000800,
  234. ENDLP_IE = 0x00001000, MIDLP_IE = 0x00002000,
  235. ETOG_IE = 0x00004000,
  236. EDROP_IE = 0x00008000, BANK_B_EN = 0x00010000
  237. };
  238. enum channel_control_bits {
  239. CHANNEL_LOOP = 0x00001000, CHANNEL_SIGNED = 0x00002000,
  240. CHANNEL_STEREO = 0x00004000, CHANNEL_16BITS = 0x00008000,
  241. };
  242. enum channel_attribute {
  243. /* playback/record select */
  244. CHANNEL_PB = 0x0000, CHANNEL_SPC_PB = 0x4000,
  245. CHANNEL_REC = 0x8000, CHANNEL_REC_PB = 0xc000,
  246. /* playback destination/record source select */
  247. MODEM_LINE1 = 0x0000, MODEM_LINE2 = 0x0400,
  248. PCM_LR = 0x0800, HSET = 0x0c00,
  249. I2S_LR = 0x1000, CENTER_LFE = 0x1400,
  250. SURR_LR = 0x1800, SPDIF_LR = 0x1c00,
  251. MIC = 0x1400,
  252. /* mist stuff */
  253. MONO_LEFT = 0x0000, MONO_RIGHT = 0x0100,
  254. MONO_MIX = 0x0200, SRC_ENABLE = 0x0080,
  255. };
  256. enum miscint_bits {
  257. PB_UNDERRUN_IRO = 0x00000001, REC_OVERRUN_IRQ = 0x00000002,
  258. SB_IRQ = 0x00000004, MPU401_IRQ = 0x00000008,
  259. OPL3_IRQ = 0x00000010, ADDRESS_IRQ = 0x00000020,
  260. ENVELOPE_IRQ = 0x00000040, ST_IRQ = 0x00000080,
  261. PB_UNDERRUN = 0x00000100, REC_OVERRUN = 0x00000200,
  262. MIXER_UNDERFLOW = 0x00000400, MIXER_OVERFLOW = 0x00000800,
  263. ST_TARGET_REACHED = 0x00008000, PB_24K_MODE = 0x00010000,
  264. ST_IRQ_EN = 0x00800000, ACGPIO_IRQ = 0x01000000
  265. };
  266. #define TRID_REG( trident, x ) ( (trident) -> iobase + (x) )
  267. #define CYBER_PORT_AUDIO 0x3CE
  268. #define CYBER_IDX_AUDIO_ENABLE 0x7B
  269. #define CYBER_BMSK_AUDIO_INT_ENABLE 0x09
  270. #define CYBER_BMSK_AUENZ 0x01
  271. #define CYBER_BMSK_AUENZ_ENABLE 0x00
  272. #define CYBER_IDX_IRQ_ENABLE 0x12
  273. #define VALIDATE_MAGIC(FOO,MAG) \
  274. ({ \
  275. if (!(FOO) || (FOO)->magic != MAG) { \
  276. printk(invalid_magic,__FUNCTION__); \
  277. return -ENXIO; \
  278. } \
  279. })
  280. #define VALIDATE_STATE(a) VALIDATE_MAGIC(a,TRIDENT_STATE_MAGIC)
  281. #define VALIDATE_CARD(a) VALIDATE_MAGIC(a,TRIDENT_CARD_MAGIC)
  282. static inline unsigned ld2(unsigned int x)
  283. {
  284. unsigned r = 0;
  285. if (x >= 0x10000) {
  286. x >>= 16;
  287. r += 16;
  288. }
  289. if (x >= 0x100) {
  290. x >>= 8;
  291. r += 8;
  292. }
  293. if (x >= 0x10) {
  294. x >>= 4;
  295. r += 4;
  296. }
  297. if (x >= 4) {
  298. x >>= 2;
  299. r += 2;
  300. }
  301. if (x >= 2)
  302. r++;
  303. return r;
  304. }
  305. #endif /* __TRID4DWAVE_H */