sstfb.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714
  1. /*
  2. * linux/drivers/video/sstfb.c -- voodoo graphics frame buffer
  3. *
  4. * Copyright (c) 2000-2002 Ghozlane Toumi <gtoumi@laposte.net>
  5. *
  6. * Created 15 Jan 2000 by Ghozlane Toumi
  7. *
  8. * Contributions (and many thanks) :
  9. *
  10. * 03/2001 James Simmons <jsimmons@infradead.org>
  11. * 04/2001 Paul Mundt <lethal@chaoticdreams.org>
  12. * 05/2001 Urs Ganse <ursg@uni.de>
  13. * (initial work on voodoo2 port, interlace)
  14. * 09/2002 Helge Deller <deller@gmx.de>
  15. * (enable driver on big-endian machines (hppa), ioctl fixes)
  16. * 12/2002 Helge Deller <deller@gmx.de>
  17. * (port driver to new frambuffer infrastructure)
  18. * 01/2003 Helge Deller <deller@gmx.de>
  19. * (initial work on fb hardware acceleration for voodoo2)
  20. *
  21. */
  22. /*
  23. * The voodoo1 has the following memory mapped address space:
  24. * 0x000000 - 0x3fffff : registers (4MB)
  25. * 0x400000 - 0x7fffff : linear frame buffer (4MB)
  26. * 0x800000 - 0xffffff : texture memory (8MB)
  27. */
  28. /*
  29. * misc notes, TODOs, toASKs, and deep thoughts
  30. -TODO: at one time or another test that the mode is acceptable by the monitor
  31. -ASK: Can I choose different ordering for the color bitfields (rgba argb ...)
  32. which one should i use ? is there any preferred one ? It seems ARGB is
  33. the one ...
  34. -TODO: in set_var check the validity of timings (hsync vsync)...
  35. -TODO: check and recheck the use of sst_wait_idle : we don't flush the fifo via
  36. a nop command. so it's ok as long as the commands we pass don't go
  37. through the fifo. warning: issuing a nop command seems to need pci_fifo
  38. -FIXME: in case of failure in the init sequence, be sure we return to a safe
  39. state.
  40. -FIXME: 4MB boards have banked memory (FbiInit2 bits 1 & 20)
  41. */
  42. /*
  43. * debug info
  44. * SST_DEBUG : enable debugging
  45. * SST_DEBUG_REG : debug registers
  46. * 0 : no debug
  47. * 1 : dac calls, [un]set_bits, FbiInit
  48. * 2 : insane debug level (log every register read/write)
  49. * SST_DEBUG_FUNC : functions
  50. * 0 : no debug
  51. * 1 : function call / debug ioctl
  52. * 2 : variables
  53. * 3 : flood . you don't want to do that. trust me.
  54. * SST_DEBUG_VAR : debug display/var structs
  55. * 0 : no debug
  56. * 1 : dumps display, fb_var
  57. *
  58. * sstfb specific ioctls:
  59. * toggle vga (0x46db) : toggle vga_pass_through
  60. * fill fb (0x46dc) : fills fb
  61. * test disp (0x46de) : draws a test image
  62. */
  63. #undef SST_DEBUG
  64. /* enable 24/32 bpp functions ? (completely untested!) */
  65. #undef EN_24_32_BPP
  66. /*
  67. Default video mode .
  68. 0 800x600@60 took from glide
  69. 1 640x480@75 took from glide
  70. 2 1024x768@76 std fb.mode
  71. 3 640x480@60 glide default */
  72. #define DEFAULT_MODE 3
  73. /*
  74. * Includes
  75. */
  76. #include <linux/string.h>
  77. #include <linux/kernel.h>
  78. #include <linux/module.h>
  79. #include <linux/fb.h>
  80. #include <linux/pci.h>
  81. #include <linux/delay.h>
  82. #include <linux/init.h>
  83. #include <linux/slab.h>
  84. #include <asm/io.h>
  85. #include <asm/ioctl.h>
  86. #include <asm/uaccess.h>
  87. #include <video/sstfb.h>
  88. /* initialized by setup */
  89. static int vgapass; /* enable Vga passthrough cable */
  90. static int mem; /* mem size in MB, 0 = autodetect */
  91. static int clipping = 1; /* use clipping (slower, safer) */
  92. static int gfxclk; /* force FBI freq in Mhz . Dangerous */
  93. static int slowpci; /* slow PCI settings */
  94. static char *mode_option __devinitdata;
  95. enum {
  96. ID_VOODOO1 = 0,
  97. ID_VOODOO2 = 1,
  98. };
  99. #define IS_VOODOO2(par) ((par)->type == ID_VOODOO2)
  100. static struct sst_spec voodoo_spec[] __devinitdata = {
  101. { .name = "Voodoo Graphics", .default_gfx_clock = 50000, .max_gfxclk = 60 },
  102. { .name = "Voodoo2", .default_gfx_clock = 75000, .max_gfxclk = 85 },
  103. };
  104. static struct fb_var_screeninfo sstfb_default =
  105. #if ( DEFAULT_MODE == 0 )
  106. { /* 800x600@60, 16 bpp .borowed from glide/sst1/include/sst1init.h */
  107. 800, 600, 800, 600, 0, 0, 16, 0,
  108. {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0},
  109. 0, 0, -1, -1, 0,
  110. 25000, 86, 41, 23, 1, 127, 4,
  111. 0, FB_VMODE_NONINTERLACED };
  112. #elif ( DEFAULT_MODE == 1 )
  113. {/* 640x480@75, 16 bpp .borowed from glide/sst1/include/sst1init.h */
  114. 640, 480, 640, 480, 0, 0, 16, 0,
  115. {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0},
  116. 0, 0, -1, -1, 0,
  117. 31746, 118, 17, 16, 1, 63, 3,
  118. 0, FB_VMODE_NONINTERLACED };
  119. #elif ( DEFAULT_MODE == 2 )
  120. { /* 1024x768@76 took from my /etc/fb.modes */
  121. 1024, 768, 1024, 768,0, 0, 16,0,
  122. {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0},
  123. 0, 0, -1, -1, 0,
  124. 11764, 208, 8, 36, 16, 120, 3 ,
  125. 0, FB_VMODE_NONINTERLACED };
  126. #elif ( DEFAULT_MODE == 3 )
  127. { /* 640x480@60 , 16bpp glide default ?*/
  128. 640, 480, 640, 480, 0, 0, 16, 0,
  129. {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0},
  130. 0, 0, -1, -1, 0,
  131. 39721 , 38, 26 , 25 ,18 , 96 ,2,
  132. 0, FB_VMODE_NONINTERLACED };
  133. #elif
  134. #error "Invalid DEFAULT_MODE value !"
  135. #endif
  136. /*
  137. * debug functions
  138. */
  139. static void sstfb_drawdebugimage(struct fb_info *info);
  140. static int sstfb_dump_regs(struct fb_info *info);
  141. #if (SST_DEBUG_REG > 0)
  142. static void sst_dbg_print_read_reg(u32 reg, u32 val) {
  143. const char *regname;
  144. switch (reg) {
  145. case FBIINIT0: regname = "FbiInit0"; break;
  146. case FBIINIT1: regname = "FbiInit1"; break;
  147. case FBIINIT2: regname = "FbiInit2"; break;
  148. case FBIINIT3: regname = "FbiInit3"; break;
  149. case FBIINIT4: regname = "FbiInit4"; break;
  150. case FBIINIT5: regname = "FbiInit5"; break;
  151. case FBIINIT6: regname = "FbiInit6"; break;
  152. default: regname = NULL; break;
  153. }
  154. if (regname == NULL)
  155. r_ddprintk("sst_read(%#x): %#x\n", reg, val);
  156. else
  157. r_dprintk(" sst_read(%s): %#x\n", regname, val);
  158. }
  159. static void sst_dbg_print_write_reg(u32 reg, u32 val) {
  160. const char *regname;
  161. switch (reg) {
  162. case FBIINIT0: regname = "FbiInit0"; break;
  163. case FBIINIT1: regname = "FbiInit1"; break;
  164. case FBIINIT2: regname = "FbiInit2"; break;
  165. case FBIINIT3: regname = "FbiInit3"; break;
  166. case FBIINIT4: regname = "FbiInit4"; break;
  167. case FBIINIT5: regname = "FbiInit5"; break;
  168. case FBIINIT6: regname = "FbiInit6"; break;
  169. default: regname = NULL; break;
  170. }
  171. if (regname == NULL)
  172. r_ddprintk("sst_write(%#x, %#x)\n", reg, val);
  173. else
  174. r_dprintk(" sst_write(%s, %#x)\n", regname, val);
  175. }
  176. #else /* (SST_DEBUG_REG > 0) */
  177. # define sst_dbg_print_read_reg(reg, val) do {} while(0)
  178. # define sst_dbg_print_write_reg(reg, val) do {} while(0)
  179. #endif /* (SST_DEBUG_REG > 0) */
  180. /*
  181. * hardware access functions
  182. */
  183. /* register access */
  184. #define sst_read(reg) __sst_read(par->mmio_vbase, reg)
  185. #define sst_write(reg,val) __sst_write(par->mmio_vbase, reg, val)
  186. #define sst_set_bits(reg,val) __sst_set_bits(par->mmio_vbase, reg, val)
  187. #define sst_unset_bits(reg,val) __sst_unset_bits(par->mmio_vbase, reg, val)
  188. #define sst_dac_read(reg) __sst_dac_read(par->mmio_vbase, reg)
  189. #define sst_dac_write(reg,val) __sst_dac_write(par->mmio_vbase, reg, val)
  190. #define dac_i_read(reg) __dac_i_read(par->mmio_vbase, reg)
  191. #define dac_i_write(reg,val) __dac_i_write(par->mmio_vbase, reg, val)
  192. static inline u32 __sst_read(u8 __iomem *vbase, u32 reg)
  193. {
  194. u32 ret = readl(vbase + reg);
  195. sst_dbg_print_read_reg(reg, ret);
  196. return ret;
  197. }
  198. static inline void __sst_write(u8 __iomem *vbase, u32 reg, u32 val)
  199. {
  200. sst_dbg_print_write_reg(reg, val);
  201. writel(val, vbase + reg);
  202. }
  203. static inline void __sst_set_bits(u8 __iomem *vbase, u32 reg, u32 val)
  204. {
  205. r_dprintk("sst_set_bits(%#x, %#x)\n", reg, val);
  206. __sst_write(vbase, reg, __sst_read(vbase, reg) | val);
  207. }
  208. static inline void __sst_unset_bits(u8 __iomem *vbase, u32 reg, u32 val)
  209. {
  210. r_dprintk("sst_unset_bits(%#x, %#x)\n", reg, val);
  211. __sst_write(vbase, reg, __sst_read(vbase, reg) & ~val);
  212. }
  213. /*
  214. * wait for the fbi chip. ASK: what happens if the fbi is stuck ?
  215. *
  216. * the FBI is supposed to be ready if we receive 5 time
  217. * in a row a "idle" answer to our requests
  218. */
  219. #define sst_wait_idle() __sst_wait_idle(par->mmio_vbase)
  220. static int __sst_wait_idle(u8 __iomem *vbase)
  221. {
  222. int count = 0;
  223. /* if (doFBINOP) __sst_write(vbase, NOPCMD, 0); */
  224. while(1) {
  225. if (__sst_read(vbase, STATUS) & STATUS_FBI_BUSY) {
  226. f_dddprintk("status: busy\n");
  227. /* FIXME basicaly, this is a busy wait. maybe not that good. oh well;
  228. * this is a small loop after all.
  229. * Or maybe we should use mdelay() or udelay() here instead ? */
  230. count = 0;
  231. } else {
  232. count++;
  233. f_dddprintk("status: idle(%d)\n", count);
  234. }
  235. if (count >= 5) return 1;
  236. /* XXX do something to avoid hanging the machine if the voodoo is out */
  237. }
  238. }
  239. /* dac access */
  240. /* dac_read should be remaped to FbiInit2 (via the pci reg init_enable) */
  241. static u8 __sst_dac_read(u8 __iomem *vbase, u8 reg)
  242. {
  243. u8 ret;
  244. reg &= 0x07;
  245. __sst_write(vbase, DAC_DATA, ((u32)reg << 8) | DAC_READ_CMD );
  246. __sst_wait_idle(vbase);
  247. /* udelay(10); */
  248. ret = __sst_read(vbase, DAC_READ) & 0xff;
  249. r_dprintk("sst_dac_read(%#x): %#x\n", reg, ret);
  250. return ret;
  251. }
  252. static void __sst_dac_write(u8 __iomem *vbase, u8 reg, u8 val)
  253. {
  254. r_dprintk("sst_dac_write(%#x, %#x)\n", reg, val);
  255. reg &= 0x07;
  256. __sst_write(vbase, DAC_DATA,(((u32)reg << 8)) | (u32)val);
  257. }
  258. /* indexed access to ti/att dacs */
  259. static u32 __dac_i_read(u8 __iomem *vbase, u8 reg)
  260. {
  261. u32 ret;
  262. __sst_dac_write(vbase, DACREG_ADDR_I, reg);
  263. ret = __sst_dac_read(vbase, DACREG_DATA_I);
  264. r_dprintk("sst_dac_read_i(%#x): %#x\n", reg, ret);
  265. return ret;
  266. }
  267. static void __dac_i_write(u8 __iomem *vbase, u8 reg,u8 val)
  268. {
  269. r_dprintk("sst_dac_write_i(%#x, %#x)\n", reg, val);
  270. __sst_dac_write(vbase, DACREG_ADDR_I, reg);
  271. __sst_dac_write(vbase, DACREG_DATA_I, val);
  272. }
  273. /* compute the m,n,p , returns the real freq
  274. * (ics datasheet : N <-> N1 , P <-> N2)
  275. *
  276. * Fout= Fref * (M+2)/( 2^P * (N+2))
  277. * we try to get close to the asked freq
  278. * with P as high, and M as low as possible
  279. * range:
  280. * ti/att : 0 <= M <= 255; 0 <= P <= 3; 0<= N <= 63
  281. * ics : 1 <= M <= 127; 0 <= P <= 3; 1<= N <= 31
  282. * we'll use the lowest limitation, should be precise enouth
  283. */
  284. static int sst_calc_pll(const int freq, int *freq_out, struct pll_timing *t)
  285. {
  286. int m, m2, n, p, best_err, fout;
  287. int best_n = -1;
  288. int best_m = -1;
  289. best_err = freq;
  290. p = 3;
  291. /* f * 2^P = vco should be less than VCOmax ~ 250 MHz for ics*/
  292. while (((1 << p) * freq > VCO_MAX) && (p >= 0))
  293. p--;
  294. if (p == -1)
  295. return -EINVAL;
  296. for (n = 1; n < 32; n++) {
  297. /* calc 2 * m so we can round it later*/
  298. m2 = (2 * freq * (1 << p) * (n + 2) ) / DAC_FREF - 4 ;
  299. m = (m2 % 2 ) ? m2/2+1 : m2/2 ;
  300. if (m >= 128)
  301. break;
  302. fout = (DAC_FREF * (m + 2)) / ((1 << p) * (n + 2));
  303. if ((abs(fout - freq) < best_err) && (m > 0)) {
  304. best_n = n;
  305. best_m = m;
  306. best_err = abs(fout - freq);
  307. /* we get the lowest m , allowing 0.5% error in freq*/
  308. if (200*best_err < freq) break;
  309. }
  310. }
  311. if (best_n == -1) /* unlikely, but who knows ? */
  312. return -EINVAL;
  313. t->p = p;
  314. t->n = best_n;
  315. t->m = best_m;
  316. *freq_out = (DAC_FREF * (t->m + 2)) / ((1 << t->p) * (t->n + 2));
  317. f_ddprintk ("m: %d, n: %d, p: %d, F: %dKhz\n",
  318. t->m, t->n, t->p, *freq_out);
  319. return 0;
  320. }
  321. /*
  322. * clear lfb screen
  323. */
  324. static void sstfb_clear_screen(struct fb_info *info)
  325. {
  326. /* clear screen */
  327. fb_memset(info->screen_base, 0, info->fix.smem_len);
  328. }
  329. /**
  330. * sstfb_check_var - Optional function. Validates a var passed in.
  331. * @var: frame buffer variable screen structure
  332. * @info: frame buffer structure that represents a single frame buffer
  333. */
  334. static int sstfb_check_var(struct fb_var_screeninfo *var,
  335. struct fb_info *info)
  336. {
  337. struct sstfb_par *par = info->par;
  338. int hSyncOff = var->xres + var->right_margin + var->left_margin;
  339. int vSyncOff = var->yres + var->lower_margin + var->upper_margin;
  340. int vBackPorch = var->left_margin, yDim = var->yres;
  341. int vSyncOn = var->vsync_len;
  342. int tiles_in_X, real_length;
  343. unsigned int freq;
  344. if (sst_calc_pll(PICOS2KHZ(var->pixclock), &freq, &par->pll)) {
  345. eprintk("Pixclock at %ld KHZ out of range\n",
  346. PICOS2KHZ(var->pixclock));
  347. return -EINVAL;
  348. }
  349. var->pixclock = KHZ2PICOS(freq);
  350. if (var->vmode & FB_VMODE_INTERLACED)
  351. vBackPorch += (vBackPorch % 2);
  352. if (var->vmode & FB_VMODE_DOUBLE) {
  353. vBackPorch <<= 1;
  354. yDim <<=1;
  355. vSyncOn <<=1;
  356. vSyncOff <<=1;
  357. }
  358. switch (var->bits_per_pixel) {
  359. case 0 ... 16 :
  360. var->bits_per_pixel = 16;
  361. break;
  362. #ifdef EN_24_32_BPP
  363. case 17 ... 24 :
  364. var->bits_per_pixel = 24;
  365. break;
  366. case 25 ... 32 :
  367. var->bits_per_pixel = 32;
  368. break;
  369. #endif
  370. default :
  371. eprintk("Unsupported bpp %d\n", var->bits_per_pixel);
  372. return -EINVAL;
  373. }
  374. /* validity tests */
  375. if ((var->xres <= 1) || (yDim <= 0 )
  376. || (var->hsync_len <= 1)
  377. || (hSyncOff <= 1)
  378. || (var->left_margin <= 2)
  379. || (vSyncOn <= 0)
  380. || (vSyncOff <= 0)
  381. || (vBackPorch <= 0)) {
  382. return -EINVAL;
  383. }
  384. if (IS_VOODOO2(par)) {
  385. /* Voodoo 2 limits */
  386. tiles_in_X = (var->xres + 63 ) / 64 * 2;
  387. if (((var->xres - 1) >= POW2(11)) || (yDim >= POW2(11))) {
  388. eprintk("Unsupported resolution %dx%d\n",
  389. var->xres, var->yres);
  390. return -EINVAL;
  391. }
  392. if (((var->hsync_len-1) >= POW2(9))
  393. || ((hSyncOff-1) >= POW2(11))
  394. || ((var->left_margin - 2) >= POW2(9))
  395. || (vSyncOn >= POW2(13))
  396. || (vSyncOff >= POW2(13))
  397. || (vBackPorch >= POW2(9))
  398. || (tiles_in_X >= POW2(6))
  399. || (tiles_in_X <= 0)) {
  400. eprintk("Unsupported Timings\n");
  401. return -EINVAL;
  402. }
  403. } else {
  404. /* Voodoo limits */
  405. tiles_in_X = (var->xres + 63 ) / 64;
  406. if (var->vmode) {
  407. eprintk("Interlace/Doublescan not supported %#x\n",
  408. var->vmode);
  409. return -EINVAL;
  410. }
  411. if (((var->xres - 1) >= POW2(10)) || (var->yres >= POW2(10))) {
  412. eprintk("Unsupported resolution %dx%d\n",
  413. var->xres, var->yres);
  414. return -EINVAL;
  415. }
  416. if (((var->hsync_len - 1) >= POW2(8))
  417. || ((hSyncOff-1) >= POW2(10))
  418. || ((var->left_margin - 2) >= POW2(8))
  419. || (vSyncOn >= POW2(12))
  420. || (vSyncOff >= POW2(12))
  421. || (vBackPorch >= POW2(8))
  422. || (tiles_in_X >= POW2(4))
  423. || (tiles_in_X <= 0)) {
  424. eprintk("Unsupported Timings\n");
  425. return -EINVAL;
  426. }
  427. }
  428. /* it seems that the fbi uses tiles of 64x16 pixels to "map" the mem */
  429. /* FIXME: i don't like this... looks wrong */
  430. real_length = tiles_in_X * (IS_VOODOO2(par) ? 32 : 64 )
  431. * ((var->bits_per_pixel == 16) ? 2 : 4);
  432. if ((real_length * yDim) > info->fix.smem_len) {
  433. eprintk("Not enough video memory\n");
  434. return -ENOMEM;
  435. }
  436. var->sync &= (FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT);
  437. var->vmode &= (FB_VMODE_INTERLACED | FB_VMODE_DOUBLE);
  438. var->xoffset = 0;
  439. var->yoffset = 0;
  440. var->height = -1;
  441. var->width = -1;
  442. /*
  443. * correct the color bit fields
  444. */
  445. /* var->{red|green|blue}.msb_right = 0; */
  446. switch (var->bits_per_pixel) {
  447. case 16: /* RGB 565 LfbMode 0 */
  448. var->red.length = 5;
  449. var->green.length = 6;
  450. var->blue.length = 5;
  451. var->transp.length = 0;
  452. var->red.offset = 11;
  453. var->green.offset = 5;
  454. var->blue.offset = 0;
  455. var->transp.offset = 0;
  456. break;
  457. #ifdef EN_24_32_BPP
  458. case 24: /* RGB 888 LfbMode 4 */
  459. case 32: /* ARGB 8888 LfbMode 5 */
  460. var->red.length = 8;
  461. var->green.length = 8;
  462. var->blue.length = 8;
  463. var->transp.length = 0;
  464. var->red.offset = 16;
  465. var->green.offset = 8;
  466. var->blue.offset = 0;
  467. var->transp.offset = 0; /* in 24bpp we fake a 32 bpp mode */
  468. break;
  469. #endif
  470. default:
  471. return -EINVAL;
  472. }
  473. return 0;
  474. }
  475. /**
  476. * sstfb_set_par - Optional function. Alters the hardware state.
  477. * @info: frame buffer structure that represents a single frame buffer
  478. */
  479. static int sstfb_set_par(struct fb_info *info)
  480. {
  481. struct sstfb_par *par = info->par;
  482. u32 lfbmode, fbiinit1, fbiinit2, fbiinit3, fbiinit5, fbiinit6=0;
  483. struct pci_dev *sst_dev = par->dev;
  484. unsigned int freq;
  485. int ntiles;
  486. par->hSyncOff = info->var.xres + info->var.right_margin + info->var.left_margin;
  487. par->yDim = info->var.yres;
  488. par->vSyncOn = info->var.vsync_len;
  489. par->vSyncOff = info->var.yres + info->var.lower_margin + info->var.upper_margin;
  490. par->vBackPorch = info->var.upper_margin;
  491. /* We need par->pll */
  492. sst_calc_pll(PICOS2KHZ(info->var.pixclock), &freq, &par->pll);
  493. if (info->var.vmode & FB_VMODE_INTERLACED)
  494. par->vBackPorch += (par->vBackPorch % 2);
  495. if (info->var.vmode & FB_VMODE_DOUBLE) {
  496. par->vBackPorch <<= 1;
  497. par->yDim <<=1;
  498. par->vSyncOn <<=1;
  499. par->vSyncOff <<=1;
  500. }
  501. if (IS_VOODOO2(par)) {
  502. /* voodoo2 has 32 pixel wide tiles , BUT stange things
  503. happen with odd number of tiles */
  504. par->tiles_in_X = (info->var.xres + 63 ) / 64 * 2;
  505. } else {
  506. /* voodoo1 has 64 pixels wide tiles. */
  507. par->tiles_in_X = (info->var.xres + 63 ) / 64;
  508. }
  509. f_ddprintk("hsync_len hSyncOff vsync_len vSyncOff\n");
  510. f_ddprintk("%-7d %-8d %-7d %-8d\n",
  511. info->var.hsync_len, par->hSyncOff,
  512. par->vSyncOn, par->vSyncOff);
  513. f_ddprintk("left_margin upper_margin xres yres Freq\n");
  514. f_ddprintk("%-10d %-10d %-4d %-4d %-8ld\n",
  515. info->var.left_margin, info->var.upper_margin,
  516. info->var.xres, info->var.yres, PICOS2KHZ(info->var.pixclock));
  517. sst_write(NOPCMD, 0);
  518. sst_wait_idle();
  519. pci_write_config_dword(sst_dev, PCI_INIT_ENABLE, PCI_EN_INIT_WR);
  520. sst_set_bits(FBIINIT1, VIDEO_RESET);
  521. sst_set_bits(FBIINIT0, FBI_RESET | FIFO_RESET);
  522. sst_unset_bits(FBIINIT2, EN_DRAM_REFRESH);
  523. sst_wait_idle();
  524. /*sst_unset_bits (FBIINIT0, FBI_RESET); / reenable FBI ? */
  525. sst_write(BACKPORCH, par->vBackPorch << 16 | (info->var.left_margin - 2));
  526. sst_write(VIDEODIMENSIONS, par->yDim << 16 | (info->var.xres - 1));
  527. sst_write(HSYNC, (par->hSyncOff - 1) << 16 | (info->var.hsync_len - 1));
  528. sst_write(VSYNC, par->vSyncOff << 16 | par->vSyncOn);
  529. fbiinit2 = sst_read(FBIINIT2);
  530. fbiinit3 = sst_read(FBIINIT3);
  531. /* everything is reset. we enable fbiinit2/3 remap : dac acces ok */
  532. pci_write_config_dword(sst_dev, PCI_INIT_ENABLE,
  533. PCI_EN_INIT_WR | PCI_REMAP_DAC );
  534. par->dac_sw.set_vidmod(info, info->var.bits_per_pixel);
  535. /* set video clock */
  536. par->dac_sw.set_pll(info, &par->pll, VID_CLOCK);
  537. /* disable fbiinit2/3 remap */
  538. pci_write_config_dword(sst_dev, PCI_INIT_ENABLE,
  539. PCI_EN_INIT_WR);
  540. /* restore fbiinit2/3 */
  541. sst_write(FBIINIT2,fbiinit2);
  542. sst_write(FBIINIT3,fbiinit3);
  543. fbiinit1 = (sst_read(FBIINIT1) & VIDEO_MASK)
  544. | EN_DATA_OE
  545. | EN_BLANK_OE
  546. | EN_HVSYNC_OE
  547. | EN_DCLK_OE
  548. /* | (15 << TILES_IN_X_SHIFT) */
  549. | SEL_INPUT_VCLK_2X
  550. /* | (2 << VCLK_2X_SEL_DEL_SHIFT)
  551. | (2 << VCLK_DEL_SHIFT) */;
  552. /* try with vclk_in_delay =0 (bits 29:30) , vclk_out_delay =0 (bits(27:28)
  553. in (near) future set them accordingly to revision + resolution (cf glide)
  554. first understand what it stands for :)
  555. FIXME: there are some artefacts... check for the vclk_in_delay
  556. lets try with 6ns delay in both vclk_out & in...
  557. doh... they're still there :\
  558. */
  559. ntiles = par->tiles_in_X;
  560. if (IS_VOODOO2(par)) {
  561. fbiinit1 |= ((ntiles & 0x20) >> 5) << TILES_IN_X_MSB_SHIFT
  562. | ((ntiles & 0x1e) >> 1) << TILES_IN_X_SHIFT;
  563. /* as the only value of importance for us in fbiinit6 is tiles in X (lsb),
  564. and as reading fbinit 6 will return crap (see FBIINIT6_DEFAULT) we just
  565. write our value. BTW due to the dac unable to read odd number of tiles, this
  566. field is always null ... */
  567. fbiinit6 = (ntiles & 0x1) << TILES_IN_X_LSB_SHIFT;
  568. }
  569. else
  570. fbiinit1 |= ntiles << TILES_IN_X_SHIFT;
  571. switch (info->var.bits_per_pixel) {
  572. case 16:
  573. fbiinit1 |= SEL_SOURCE_VCLK_2X_SEL;
  574. break;
  575. #ifdef EN_24_32_BPP
  576. case 24:
  577. case 32:
  578. /* sst_set_bits(FBIINIT1, SEL_SOURCE_VCLK_2X_DIV2 | EN_24BPP);*/
  579. fbiinit1 |= SEL_SOURCE_VCLK_2X_SEL | EN_24BPP;
  580. break;
  581. #endif
  582. default:
  583. return -EINVAL;
  584. }
  585. sst_write(FBIINIT1, fbiinit1);
  586. if (IS_VOODOO2(par)) {
  587. sst_write(FBIINIT6, fbiinit6);
  588. fbiinit5=sst_read(FBIINIT5) & FBIINIT5_MASK ;
  589. if (info->var.vmode & FB_VMODE_INTERLACED)
  590. fbiinit5 |= INTERLACE;
  591. if (info->var.vmode & FB_VMODE_DOUBLE)
  592. fbiinit5 |= VDOUBLESCAN;
  593. if (info->var.sync & FB_SYNC_HOR_HIGH_ACT)
  594. fbiinit5 |= HSYNC_HIGH;
  595. if (info->var.sync & FB_SYNC_VERT_HIGH_ACT)
  596. fbiinit5 |= VSYNC_HIGH;
  597. sst_write(FBIINIT5, fbiinit5);
  598. }
  599. sst_wait_idle();
  600. sst_unset_bits(FBIINIT1, VIDEO_RESET);
  601. sst_unset_bits(FBIINIT0, FBI_RESET | FIFO_RESET);
  602. sst_set_bits(FBIINIT2, EN_DRAM_REFRESH);
  603. /* disables fbiinit writes */
  604. pci_write_config_dword(sst_dev, PCI_INIT_ENABLE, PCI_EN_FIFO_WR);
  605. /* set lfbmode : set mode + front buffer for reads/writes
  606. + disable pipeline */
  607. switch (info->var.bits_per_pixel) {
  608. case 16:
  609. lfbmode = LFB_565;
  610. break;
  611. #ifdef EN_24_32_BPP
  612. case 24:
  613. lfbmode = LFB_888;
  614. break;
  615. case 32:
  616. lfbmode = LFB_8888;
  617. break;
  618. #endif
  619. default:
  620. return -EINVAL;
  621. }
  622. #if defined(__BIG_ENDIAN)
  623. /* Enable byte-swizzle functionality in hardware.
  624. * With this enabled, all our read- and write-accesses to
  625. * the voodoo framebuffer can be done in native format, and
  626. * the hardware will automatically convert it to little-endian.
  627. * - tested on HP-PARISC, Helge Deller <deller@gmx.de> */
  628. lfbmode |= ( LFB_WORD_SWIZZLE_WR | LFB_BYTE_SWIZZLE_WR |
  629. LFB_WORD_SWIZZLE_RD | LFB_BYTE_SWIZZLE_RD );
  630. #endif
  631. if (clipping) {
  632. sst_write(LFBMODE, lfbmode | EN_PXL_PIPELINE);
  633. /*
  634. * Set "clipping" dimensions. If clipping is disabled and
  635. * writes to offscreen areas of the framebuffer are performed,
  636. * the "behaviour is undefined" (_very_ undefined) - Urs
  637. */
  638. /* btw, it requires enabling pixel pipeline in LFBMODE .
  639. off screen read/writes will just wrap and read/print pixels
  640. on screen. Ugly but not that dangerous */
  641. f_ddprintk("setting clipping dimensions 0..%d, 0..%d\n",
  642. info->var.xres - 1, par->yDim - 1);
  643. sst_write(CLIP_LEFT_RIGHT, info->var.xres);
  644. sst_write(CLIP_LOWY_HIGHY, par->yDim);
  645. sst_set_bits(FBZMODE, EN_CLIPPING | EN_RGB_WRITE);
  646. } else {
  647. /* no clipping : direct access, no pipeline */
  648. sst_write(LFBMODE, lfbmode);
  649. }
  650. return 0;
  651. }
  652. /**
  653. * sstfb_setcolreg - Optional function. Sets a color register.
  654. * @regno: hardware colormap register
  655. * @red: frame buffer colormap structure
  656. * @green: The green value which can be up to 16 bits wide
  657. * @blue: The blue value which can be up to 16 bits wide.
  658. * @transp: If supported the alpha value which can be up to 16 bits wide.
  659. * @info: frame buffer info structure
  660. */
  661. static int sstfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
  662. u_int transp, struct fb_info *info)
  663. {
  664. struct sstfb_par *par = info->par;
  665. u32 col;
  666. f_dddprintk("sstfb_setcolreg\n");
  667. f_dddprintk("%-2d rgbt: %#x, %#x, %#x, %#x\n",
  668. regno, red, green, blue, transp);
  669. if (regno > 15)
  670. return 0;
  671. red >>= (16 - info->var.red.length);
  672. green >>= (16 - info->var.green.length);
  673. blue >>= (16 - info->var.blue.length);
  674. transp >>= (16 - info->var.transp.length);
  675. col = (red << info->var.red.offset)
  676. | (green << info->var.green.offset)
  677. | (blue << info->var.blue.offset)
  678. | (transp << info->var.transp.offset);
  679. par->palette[regno] = col;
  680. return 0;
  681. }
  682. static int sstfb_ioctl(struct fb_info *info, u_int cmd, u_long arg)
  683. {
  684. struct sstfb_par *par = info->par;
  685. struct pci_dev *sst_dev = par->dev;
  686. u32 fbiinit0, tmp, val;
  687. u_long p;
  688. switch (cmd) {
  689. /* dump current FBIINIT values to system log */
  690. case _IO('F', 0xdb): /* 0x46db */
  691. return sstfb_dump_regs(info);
  692. /* fills lfb with #arg pixels */
  693. case _IOW('F', 0xdc, u32): /* 0x46dc */
  694. if (copy_from_user(&val, (void __user *)arg, sizeof(val)))
  695. return -EFAULT;
  696. if (val > info->fix.smem_len)
  697. val = info->fix.smem_len;
  698. printk("filling %#x \n", val);
  699. for (p=0 ; p<val; p+=2)
  700. writew(p >> 6, info->screen_base + p);
  701. return 0;
  702. /* change VGA pass_through mode */
  703. case _IOW('F', 0xdd, u32): /* 0x46dd */
  704. if (copy_from_user(&val, (void __user *)arg, sizeof(val)))
  705. return -EFAULT;
  706. pci_read_config_dword(sst_dev, PCI_INIT_ENABLE, &tmp);
  707. pci_write_config_dword(sst_dev, PCI_INIT_ENABLE,
  708. tmp | PCI_EN_INIT_WR );
  709. fbiinit0 = sst_read (FBIINIT0);
  710. if (val) {
  711. sst_write(FBIINIT0, fbiinit0 & ~EN_VGA_PASSTHROUGH);
  712. iprintk("Disabling VGA pass-through\n");
  713. } else {
  714. sst_write(FBIINIT0, fbiinit0 | EN_VGA_PASSTHROUGH);
  715. iprintk("Enabling VGA pass-through\n");
  716. }
  717. pci_write_config_dword(sst_dev, PCI_INIT_ENABLE, tmp);
  718. return 0;
  719. /* draw test image */
  720. case _IO('F', 0xde): /* 0x46de */
  721. f_dprintk("test color display at %d bpp\n",
  722. info->var.bits_per_pixel);
  723. sstfb_drawdebugimage(info);
  724. return 0;
  725. }
  726. return -EINVAL;
  727. }
  728. /*
  729. * Screen-to-Screen BitBlt 2D command (for the bmove fb op.) - Voodoo2 only
  730. */
  731. #if 0
  732. static void sstfb_copyarea(struct fb_info *info, const struct fb_copyarea *area)
  733. {
  734. struct sstfb_par *par = info->par;
  735. u32 stride = info->fix.line_length;
  736. if (!IS_VOODOO2(par))
  737. return;
  738. sst_write(BLTSRCBASEADDR, 0);
  739. sst_write(BLTDSTBASEADDR, 0);
  740. sst_write(BLTROP, BLTROP_COPY);
  741. sst_write(BLTXYSTRIDES, stride | (stride << 16));
  742. sst_write(BLTSRCXY, area->sx | (area->sy << 16));
  743. sst_write(BLTDSTXY, area->dx | (area->dy << 16));
  744. sst_write(BLTSIZE, area->width | (area->height << 16));
  745. sst_write(BLTCOMMAND, BLT_SCR2SCR_BITBLT | LAUNCH_BITBLT |
  746. (BLT_16BPP_FMT << 3) /* | BIT(14) */ | BIT(15) );
  747. sst_wait_idle();
  748. }
  749. #endif
  750. /*
  751. * FillRect 2D command (solidfill or invert (via ROP_XOR)) - Voodoo2 only
  752. */
  753. static void sstfb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
  754. {
  755. struct sstfb_par *par = info->par;
  756. u32 stride = info->fix.line_length;
  757. if (!IS_VOODOO2(par))
  758. return;
  759. sst_write(BLTCLIPX, info->var.xres);
  760. sst_write(BLTCLIPY, info->var.yres);
  761. sst_write(BLTDSTBASEADDR, 0);
  762. sst_write(BLTCOLOR, rect->color);
  763. sst_write(BLTROP, rect->rop == ROP_COPY ? BLTROP_COPY : BLTROP_XOR);
  764. sst_write(BLTXYSTRIDES, stride | (stride << 16));
  765. sst_write(BLTDSTXY, rect->dx | (rect->dy << 16));
  766. sst_write(BLTSIZE, rect->width | (rect->height << 16));
  767. sst_write(BLTCOMMAND, BLT_RECFILL_BITBLT | LAUNCH_BITBLT
  768. | (BLT_16BPP_FMT << 3) /* | BIT(14) */ | BIT(15) | BIT(16) );
  769. sst_wait_idle();
  770. }
  771. /*
  772. * get lfb size
  773. */
  774. static int __devinit sst_get_memsize(struct fb_info *info, __u32 *memsize)
  775. {
  776. u8 __iomem *fbbase_virt = info->screen_base;
  777. /* force memsize */
  778. if ((mem >= 1 ) && (mem <= 4)) {
  779. *memsize = (mem * 0x100000);
  780. iprintk("supplied memsize: %#x\n", *memsize);
  781. return 1;
  782. }
  783. writel(0xdeadbeef, fbbase_virt);
  784. writel(0xdeadbeef, fbbase_virt+0x100000);
  785. writel(0xdeadbeef, fbbase_virt+0x200000);
  786. f_ddprintk("0MB: %#x, 1MB: %#x, 2MB: %#x\n",
  787. readl(fbbase_virt), readl(fbbase_virt + 0x100000),
  788. readl(fbbase_virt + 0x200000));
  789. writel(0xabcdef01, fbbase_virt);
  790. f_ddprintk("0MB: %#x, 1MB: %#x, 2MB: %#x\n",
  791. readl(fbbase_virt), readl(fbbase_virt + 0x100000),
  792. readl(fbbase_virt + 0x200000));
  793. /* checks for 4mb lfb, then 2, then defaults to 1 */
  794. if (readl(fbbase_virt + 0x200000) == 0xdeadbeef)
  795. *memsize = 0x400000;
  796. else if (readl(fbbase_virt + 0x100000) == 0xdeadbeef)
  797. *memsize = 0x200000;
  798. else
  799. *memsize = 0x100000;
  800. f_ddprintk("detected memsize: %dMB\n", *memsize >> 20);
  801. return 1;
  802. }
  803. /*
  804. * DAC detection routines
  805. */
  806. /* fbi should be idle, and fifo emty and mem disabled */
  807. /* supposed to detect AT&T ATT20C409 and Ti TVP3409 ramdacs */
  808. static int __devinit sst_detect_att(struct fb_info *info)
  809. {
  810. struct sstfb_par *par = info->par;
  811. int i, mir, dir;
  812. for (i=0; i<3; i++) {
  813. sst_dac_write(DACREG_WMA, 0); /* backdoor */
  814. sst_dac_read(DACREG_RMR); /* read 4 times RMR */
  815. sst_dac_read(DACREG_RMR);
  816. sst_dac_read(DACREG_RMR);
  817. sst_dac_read(DACREG_RMR);
  818. /* the fifth time, CR0 is read */
  819. sst_dac_read(DACREG_RMR);
  820. /* the 6th, manufacturer id register */
  821. mir = sst_dac_read(DACREG_RMR);
  822. /*the 7th, device ID register */
  823. dir = sst_dac_read(DACREG_RMR);
  824. f_ddprintk("mir: %#x, dir: %#x\n", mir, dir);
  825. if ((mir == DACREG_MIR_ATT ) && (dir == DACREG_DIR_ATT)) {
  826. return 1;
  827. }
  828. }
  829. return 0;
  830. }
  831. static int __devinit sst_detect_ti(struct fb_info *info)
  832. {
  833. struct sstfb_par *par = info->par;
  834. int i, mir, dir;
  835. for (i = 0; i<3; i++) {
  836. sst_dac_write(DACREG_WMA, 0); /* backdoor */
  837. sst_dac_read(DACREG_RMR); /* read 4 times RMR */
  838. sst_dac_read(DACREG_RMR);
  839. sst_dac_read(DACREG_RMR);
  840. sst_dac_read(DACREG_RMR);
  841. /* the fifth time, CR0 is read */
  842. sst_dac_read(DACREG_RMR);
  843. /* the 6th, manufacturer id register */
  844. mir = sst_dac_read(DACREG_RMR);
  845. /*the 7th, device ID register */
  846. dir = sst_dac_read(DACREG_RMR);
  847. f_ddprintk("mir: %#x, dir: %#x\n", mir, dir);
  848. if ((mir == DACREG_MIR_TI ) && (dir == DACREG_DIR_TI)) {
  849. return 1;
  850. }
  851. }
  852. return 0;
  853. }
  854. /*
  855. * try to detect ICS5342 ramdac
  856. * we get the 1st byte (M value) of preset f1,f7 and fB
  857. * why those 3 ? mmmh... for now, i'll do it the glide way...
  858. * and ask questions later. anyway, it seems that all the freq registers are
  859. * realy at their default state (cf specs) so i ask again, why those 3 regs ?
  860. * mmmmh.. it seems that's much more ugly than i thought. we use f0 and fA for
  861. * pll programming, so in fact, we *hope* that the f1, f7 & fB won't be
  862. * touched...
  863. * is it realy safe ? how can i reset this ramdac ? geee...
  864. */
  865. static int __devinit sst_detect_ics(struct fb_info *info)
  866. {
  867. struct sstfb_par *par = info->par;
  868. int m_clk0_1, m_clk0_7, m_clk1_b;
  869. int n_clk0_1, n_clk0_7, n_clk1_b;
  870. int i;
  871. for (i = 0; i<5; i++ ) {
  872. sst_dac_write(DACREG_ICS_PLLRMA, 0x1); /* f1 */
  873. m_clk0_1 = sst_dac_read(DACREG_ICS_PLLDATA);
  874. n_clk0_1 = sst_dac_read(DACREG_ICS_PLLDATA);
  875. sst_dac_write(DACREG_ICS_PLLRMA, 0x7); /* f7 */
  876. m_clk0_7 = sst_dac_read(DACREG_ICS_PLLDATA);
  877. n_clk0_7 = sst_dac_read(DACREG_ICS_PLLDATA);
  878. sst_dac_write(DACREG_ICS_PLLRMA, 0xb); /* fB */
  879. m_clk1_b= sst_dac_read(DACREG_ICS_PLLDATA);
  880. n_clk1_b= sst_dac_read(DACREG_ICS_PLLDATA);
  881. f_ddprintk("m_clk0_1: %#x, m_clk0_7: %#x, m_clk1_b: %#x\n",
  882. m_clk0_1, m_clk0_7, m_clk1_b);
  883. f_ddprintk("n_clk0_1: %#x, n_clk0_7: %#x, n_clk1_b: %#x\n",
  884. n_clk0_1, n_clk0_7, n_clk1_b);
  885. if (( m_clk0_1 == DACREG_ICS_PLL_CLK0_1_INI)
  886. && (m_clk0_7 == DACREG_ICS_PLL_CLK0_7_INI)
  887. && (m_clk1_b == DACREG_ICS_PLL_CLK1_B_INI)) {
  888. return 1;
  889. }
  890. }
  891. return 0;
  892. }
  893. /*
  894. * gfx, video, pci fifo should be reset, dram refresh disabled
  895. * see detect_dac
  896. */
  897. static int sst_set_pll_att_ti(struct fb_info *info,
  898. const struct pll_timing *t, const int clock)
  899. {
  900. struct sstfb_par *par = info->par;
  901. u8 cr0, cc;
  902. /* enable indexed mode */
  903. sst_dac_write(DACREG_WMA, 0); /* backdoor */
  904. sst_dac_read(DACREG_RMR); /* 1 time: RMR */
  905. sst_dac_read(DACREG_RMR); /* 2 RMR */
  906. sst_dac_read(DACREG_RMR); /* 3 // */
  907. sst_dac_read(DACREG_RMR); /* 4 // */
  908. cr0 = sst_dac_read(DACREG_RMR); /* 5 CR0 */
  909. sst_dac_write(DACREG_WMA, 0);
  910. sst_dac_read(DACREG_RMR);
  911. sst_dac_read(DACREG_RMR);
  912. sst_dac_read(DACREG_RMR);
  913. sst_dac_read(DACREG_RMR);
  914. sst_dac_write(DACREG_RMR, (cr0 & 0xf0)
  915. | DACREG_CR0_EN_INDEXED
  916. | DACREG_CR0_8BIT
  917. | DACREG_CR0_PWDOWN );
  918. /* so, now we are in indexed mode . dunno if its common, but
  919. i find this way of doing things a little bit weird :p */
  920. udelay(300);
  921. cc = dac_i_read(DACREG_CC_I);
  922. switch (clock) {
  923. case VID_CLOCK:
  924. dac_i_write(DACREG_AC0_I, t->m);
  925. dac_i_write(DACREG_AC1_I, t->p << 6 | t->n);
  926. dac_i_write(DACREG_CC_I,
  927. (cc & 0x0f) | DACREG_CC_CLKA | DACREG_CC_CLKA_C);
  928. break;
  929. case GFX_CLOCK:
  930. dac_i_write(DACREG_BD0_I, t->m);
  931. dac_i_write(DACREG_BD1_I, t->p << 6 | t->n);
  932. dac_i_write(DACREG_CC_I,
  933. (cc & 0xf0) | DACREG_CC_CLKB | DACREG_CC_CLKB_D);
  934. break;
  935. default:
  936. dprintk("%s: wrong clock code '%d'\n",
  937. __FUNCTION__, clock);
  938. return 0;
  939. }
  940. udelay(300);
  941. /* power up the dac & return to "normal" non-indexed mode */
  942. dac_i_write(DACREG_CR0_I,
  943. cr0 & ~DACREG_CR0_PWDOWN & ~DACREG_CR0_EN_INDEXED);
  944. return 1;
  945. }
  946. static int sst_set_pll_ics(struct fb_info *info,
  947. const struct pll_timing *t, const int clock)
  948. {
  949. struct sstfb_par *par = info->par;
  950. u8 pll_ctrl;
  951. sst_dac_write(DACREG_ICS_PLLRMA, DACREG_ICS_PLL_CTRL);
  952. pll_ctrl = sst_dac_read(DACREG_ICS_PLLDATA);
  953. switch(clock) {
  954. case VID_CLOCK:
  955. sst_dac_write(DACREG_ICS_PLLWMA, 0x0); /* CLK0, f0 */
  956. sst_dac_write(DACREG_ICS_PLLDATA, t->m);
  957. sst_dac_write(DACREG_ICS_PLLDATA, t->p << 5 | t->n);
  958. /* selects freq f0 for clock 0 */
  959. sst_dac_write(DACREG_ICS_PLLWMA, DACREG_ICS_PLL_CTRL);
  960. sst_dac_write(DACREG_ICS_PLLDATA,
  961. (pll_ctrl & 0xd8)
  962. | DACREG_ICS_CLK0
  963. | DACREG_ICS_CLK0_0);
  964. break;
  965. case GFX_CLOCK :
  966. sst_dac_write(DACREG_ICS_PLLWMA, 0xa); /* CLK1, fA */
  967. sst_dac_write(DACREG_ICS_PLLDATA, t->m);
  968. sst_dac_write(DACREG_ICS_PLLDATA, t->p << 5 | t->n);
  969. /* selects freq fA for clock 1 */
  970. sst_dac_write(DACREG_ICS_PLLWMA, DACREG_ICS_PLL_CTRL);
  971. sst_dac_write(DACREG_ICS_PLLDATA,
  972. (pll_ctrl & 0xef) | DACREG_ICS_CLK1_A);
  973. break;
  974. default:
  975. dprintk("%s: wrong clock code '%d'\n",
  976. __FUNCTION__, clock);
  977. return 0;
  978. }
  979. udelay(300);
  980. return 1;
  981. }
  982. static void sst_set_vidmod_att_ti(struct fb_info *info, const int bpp)
  983. {
  984. struct sstfb_par *par = info->par;
  985. u8 cr0;
  986. sst_dac_write(DACREG_WMA, 0); /* backdoor */
  987. sst_dac_read(DACREG_RMR); /* read 4 times RMR */
  988. sst_dac_read(DACREG_RMR);
  989. sst_dac_read(DACREG_RMR);
  990. sst_dac_read(DACREG_RMR);
  991. /* the fifth time, CR0 is read */
  992. cr0 = sst_dac_read(DACREG_RMR);
  993. sst_dac_write(DACREG_WMA, 0); /* backdoor */
  994. sst_dac_read(DACREG_RMR); /* read 4 times RMR */
  995. sst_dac_read(DACREG_RMR);
  996. sst_dac_read(DACREG_RMR);
  997. sst_dac_read(DACREG_RMR);
  998. /* cr0 */
  999. switch(bpp) {
  1000. case 16:
  1001. sst_dac_write(DACREG_RMR, (cr0 & 0x0f) | DACREG_CR0_16BPP);
  1002. break;
  1003. #ifdef EN_24_32_BPP
  1004. case 24:
  1005. case 32:
  1006. sst_dac_write(DACREG_RMR, (cr0 & 0x0f) | DACREG_CR0_24BPP);
  1007. break;
  1008. #endif
  1009. default:
  1010. dprintk("%s: bad depth '%u'\n", __FUNCTION__, bpp);
  1011. break;
  1012. }
  1013. }
  1014. static void sst_set_vidmod_ics(struct fb_info *info, const int bpp)
  1015. {
  1016. struct sstfb_par *par = info->par;
  1017. switch(bpp) {
  1018. case 16:
  1019. sst_dac_write(DACREG_ICS_CMD, DACREG_ICS_CMD_16BPP);
  1020. break;
  1021. #ifdef EN_24_32_BPP
  1022. case 24:
  1023. case 32:
  1024. sst_dac_write(DACREG_ICS_CMD, DACREG_ICS_CMD_24BPP);
  1025. break;
  1026. #endif
  1027. default:
  1028. dprintk("%s: bad depth '%u'\n", __FUNCTION__, bpp);
  1029. break;
  1030. }
  1031. }
  1032. /*
  1033. * detect dac type
  1034. * prerequisite : write to FbiInitx enabled, video and fbi and pci fifo reset,
  1035. * dram refresh disabled, FbiInit remaped.
  1036. * TODO: mmh.. maybe i shoud put the "prerequisite" in the func ...
  1037. */
  1038. static struct dac_switch dacs[] __devinitdata = {
  1039. { .name = "TI TVP3409",
  1040. .detect = sst_detect_ti,
  1041. .set_pll = sst_set_pll_att_ti,
  1042. .set_vidmod = sst_set_vidmod_att_ti },
  1043. { .name = "AT&T ATT20C409",
  1044. .detect = sst_detect_att,
  1045. .set_pll = sst_set_pll_att_ti,
  1046. .set_vidmod = sst_set_vidmod_att_ti },
  1047. { .name = "ICS ICS5342",
  1048. .detect = sst_detect_ics,
  1049. .set_pll = sst_set_pll_ics,
  1050. .set_vidmod = sst_set_vidmod_ics },
  1051. };
  1052. static int __devinit sst_detect_dactype(struct fb_info *info, struct sstfb_par *par)
  1053. {
  1054. int i, ret = 0;
  1055. for (i = 0; i < ARRAY_SIZE(dacs); i++) {
  1056. ret = dacs[i].detect(info);
  1057. if (ret)
  1058. break;
  1059. }
  1060. if (!ret)
  1061. return 0;
  1062. f_dprintk("%s found %s\n", __FUNCTION__, dacs[i].name);
  1063. par->dac_sw = dacs[i];
  1064. return 1;
  1065. }
  1066. /*
  1067. * Internal Routines
  1068. */
  1069. static int __devinit sst_init(struct fb_info *info, struct sstfb_par *par)
  1070. {
  1071. u32 fbiinit0, fbiinit1, fbiinit4;
  1072. struct pci_dev *dev = par->dev;
  1073. struct pll_timing gfx_timings;
  1074. struct sst_spec *spec;
  1075. int Fout;
  1076. spec = &voodoo_spec[par->type];
  1077. f_ddprintk(" fbiinit0 fbiinit1 fbiinit2 fbiinit3 fbiinit4 "
  1078. " fbiinit6\n");
  1079. f_ddprintk("%0#10x %0#10x %0#10x %0#10x %0#10x %0#10x\n",
  1080. sst_read(FBIINIT0), sst_read(FBIINIT1), sst_read(FBIINIT2),
  1081. sst_read(FBIINIT3), sst_read(FBIINIT4), sst_read(FBIINIT6));
  1082. /* disable video clock */
  1083. pci_write_config_dword(dev, PCI_VCLK_DISABLE, 0);
  1084. /* enable writing to init registers, disable pci fifo */
  1085. pci_write_config_dword(dev, PCI_INIT_ENABLE, PCI_EN_INIT_WR);
  1086. /* reset video */
  1087. sst_set_bits(FBIINIT1, VIDEO_RESET);
  1088. sst_wait_idle();
  1089. /* reset gfx + pci fifo */
  1090. sst_set_bits(FBIINIT0, FBI_RESET | FIFO_RESET);
  1091. sst_wait_idle();
  1092. /* unreset fifo */
  1093. /*sst_unset_bits(FBIINIT0, FIFO_RESET);
  1094. sst_wait_idle();*/
  1095. /* unreset FBI */
  1096. /*sst_unset_bits(FBIINIT0, FBI_RESET);
  1097. sst_wait_idle();*/
  1098. /* disable dram refresh */
  1099. sst_unset_bits(FBIINIT2, EN_DRAM_REFRESH);
  1100. sst_wait_idle();
  1101. /* remap fbinit2/3 to dac */
  1102. pci_write_config_dword(dev, PCI_INIT_ENABLE,
  1103. PCI_EN_INIT_WR | PCI_REMAP_DAC );
  1104. /* detect dac type */
  1105. if (!sst_detect_dactype(info, par)) {
  1106. eprintk("Unknown dac type\n");
  1107. //FIXME watch it: we are not in a safe state, bad bad bad.
  1108. return 0;
  1109. }
  1110. /* set graphic clock */
  1111. par->gfx_clock = spec->default_gfx_clock;
  1112. if ((gfxclk >10 ) && (gfxclk < spec->max_gfxclk)) {
  1113. iprintk("Using supplied graphic freq : %dMHz\n", gfxclk);
  1114. par->gfx_clock = gfxclk *1000;
  1115. } else if (gfxclk) {
  1116. wprintk ("%dMhz is way out of spec! Using default\n", gfxclk);
  1117. }
  1118. sst_calc_pll(par->gfx_clock, &Fout, &gfx_timings);
  1119. par->dac_sw.set_pll(info, &gfx_timings, GFX_CLOCK);
  1120. /* disable fbiinit remap */
  1121. pci_write_config_dword(dev, PCI_INIT_ENABLE,
  1122. PCI_EN_INIT_WR| PCI_EN_FIFO_WR );
  1123. /* defaults init registers */
  1124. /* FbiInit0: unreset gfx, unreset fifo */
  1125. fbiinit0 = FBIINIT0_DEFAULT;
  1126. fbiinit1 = FBIINIT1_DEFAULT;
  1127. fbiinit4 = FBIINIT4_DEFAULT;
  1128. if (vgapass)
  1129. fbiinit0 &= ~EN_VGA_PASSTHROUGH;
  1130. else
  1131. fbiinit0 |= EN_VGA_PASSTHROUGH;
  1132. if (slowpci) {
  1133. fbiinit1 |= SLOW_PCI_WRITES;
  1134. fbiinit4 |= SLOW_PCI_READS;
  1135. } else {
  1136. fbiinit1 &= ~SLOW_PCI_WRITES;
  1137. fbiinit4 &= ~SLOW_PCI_READS;
  1138. }
  1139. sst_write(FBIINIT0, fbiinit0);
  1140. sst_wait_idle();
  1141. sst_write(FBIINIT1, fbiinit1);
  1142. sst_wait_idle();
  1143. sst_write(FBIINIT2, FBIINIT2_DEFAULT);
  1144. sst_wait_idle();
  1145. sst_write(FBIINIT3, FBIINIT3_DEFAULT);
  1146. sst_wait_idle();
  1147. sst_write(FBIINIT4, fbiinit4);
  1148. sst_wait_idle();
  1149. if (IS_VOODOO2(par)) {
  1150. sst_write(FBIINIT6, FBIINIT6_DEFAULT);
  1151. sst_wait_idle();
  1152. }
  1153. pci_write_config_dword(dev, PCI_INIT_ENABLE, PCI_EN_FIFO_WR);
  1154. pci_write_config_dword(dev, PCI_VCLK_ENABLE, 0);
  1155. return 1;
  1156. }
  1157. static void __devexit sst_shutdown(struct fb_info *info)
  1158. {
  1159. struct sstfb_par *par = info->par;
  1160. struct pci_dev *dev = par->dev;
  1161. struct pll_timing gfx_timings;
  1162. int Fout;
  1163. /* reset video, gfx, fifo, disable dram + remap fbiinit2/3 */
  1164. pci_write_config_dword(dev, PCI_INIT_ENABLE, PCI_EN_INIT_WR);
  1165. sst_set_bits(FBIINIT1, VIDEO_RESET | EN_BLANKING);
  1166. sst_unset_bits(FBIINIT2, EN_DRAM_REFRESH);
  1167. sst_set_bits(FBIINIT0, FBI_RESET | FIFO_RESET);
  1168. sst_wait_idle();
  1169. pci_write_config_dword(dev, PCI_INIT_ENABLE,
  1170. PCI_EN_INIT_WR | PCI_REMAP_DAC);
  1171. /* set 20Mhz gfx clock */
  1172. sst_calc_pll(20000, &Fout, &gfx_timings);
  1173. par->dac_sw.set_pll(info, &gfx_timings, GFX_CLOCK);
  1174. /* TODO maybe shutdown the dac, vrefresh and so on... */
  1175. pci_write_config_dword(dev, PCI_INIT_ENABLE,
  1176. PCI_EN_INIT_WR);
  1177. sst_unset_bits(FBIINIT0, FBI_RESET | FIFO_RESET | EN_VGA_PASSTHROUGH);
  1178. pci_write_config_dword(dev, PCI_VCLK_DISABLE,0);
  1179. /* maybe keep fbiinit* and PCI_INIT_enable in the fb_info struct
  1180. * from start ? */
  1181. pci_write_config_dword(dev, PCI_INIT_ENABLE, 0);
  1182. }
  1183. /*
  1184. * Interface to the world
  1185. */
  1186. #ifndef MODULE
  1187. static int __init sstfb_setup(char *options)
  1188. {
  1189. char *this_opt;
  1190. if (!options || !*options)
  1191. return 0;
  1192. while ((this_opt = strsep(&options, ",")) != NULL) {
  1193. if (!*this_opt) continue;
  1194. f_ddprintk("option %s\n", this_opt);
  1195. if (!strcmp(this_opt, "vganopass"))
  1196. vgapass = 0;
  1197. else if (!strcmp(this_opt, "vgapass"))
  1198. vgapass = 1;
  1199. else if (!strcmp(this_opt, "clipping"))
  1200. clipping = 1;
  1201. else if (!strcmp(this_opt, "noclipping"))
  1202. clipping = 0;
  1203. else if (!strcmp(this_opt, "fastpci"))
  1204. slowpci = 0;
  1205. else if (!strcmp(this_opt, "slowpci"))
  1206. slowpci = 1;
  1207. else if (!strncmp(this_opt, "mem:",4))
  1208. mem = simple_strtoul (this_opt+4, NULL, 0);
  1209. else if (!strncmp(this_opt, "gfxclk:",7))
  1210. gfxclk = simple_strtoul (this_opt+7, NULL, 0);
  1211. else
  1212. mode_option = this_opt;
  1213. }
  1214. return 0;
  1215. }
  1216. #endif
  1217. static struct fb_ops sstfb_ops = {
  1218. .owner = THIS_MODULE,
  1219. .fb_check_var = sstfb_check_var,
  1220. .fb_set_par = sstfb_set_par,
  1221. .fb_setcolreg = sstfb_setcolreg,
  1222. .fb_fillrect = cfb_fillrect, /* sstfb_fillrect */
  1223. .fb_copyarea = cfb_copyarea, /* sstfb_copyarea */
  1224. .fb_imageblit = cfb_imageblit,
  1225. .fb_ioctl = sstfb_ioctl,
  1226. };
  1227. static int __devinit sstfb_probe(struct pci_dev *pdev,
  1228. const struct pci_device_id *id)
  1229. {
  1230. struct fb_info *info;
  1231. struct fb_fix_screeninfo *fix;
  1232. struct sstfb_par *par;
  1233. struct sst_spec *spec;
  1234. int err;
  1235. /* Enable device in PCI config. */
  1236. if ((err=pci_enable_device(pdev))) {
  1237. eprintk("cannot enable device\n");
  1238. return err;
  1239. }
  1240. /* Allocate the fb and par structures. */
  1241. info = framebuffer_alloc(sizeof(struct sstfb_par), &pdev->dev);
  1242. if (!info)
  1243. return -ENOMEM;
  1244. pci_set_drvdata(pdev, info);
  1245. par = info->par;
  1246. fix = &info->fix;
  1247. par->type = id->driver_data;
  1248. spec = &voodoo_spec[par->type];
  1249. f_ddprintk("found device : %s\n", spec->name);
  1250. par->dev = pdev;
  1251. pci_read_config_byte(pdev, PCI_REVISION_ID, &par->revision);
  1252. fix->mmio_start = pci_resource_start(pdev,0);
  1253. fix->mmio_len = 0x400000;
  1254. fix->smem_start = fix->mmio_start + 0x400000;
  1255. if (!request_mem_region(fix->mmio_start, fix->mmio_len, "sstfb MMIO")) {
  1256. eprintk("cannot reserve mmio memory\n");
  1257. goto fail_mmio_mem;
  1258. }
  1259. if (!request_mem_region(fix->smem_start, 0x400000,"sstfb FB")) {
  1260. eprintk("cannot reserve fb memory\n");
  1261. goto fail_fb_mem;
  1262. }
  1263. par->mmio_vbase = ioremap_nocache(fix->mmio_start,
  1264. fix->mmio_len);
  1265. if (!par->mmio_vbase) {
  1266. eprintk("cannot remap register area %#lx\n",
  1267. fix->mmio_start);
  1268. goto fail_mmio_remap;
  1269. }
  1270. info->screen_base = ioremap_nocache(fix->smem_start, 0x400000);
  1271. if (!info->screen_base) {
  1272. eprintk("cannot remap framebuffer %#lx\n",
  1273. fix->smem_start);
  1274. goto fail_fb_remap;
  1275. }
  1276. if (!sst_init(info, par)) {
  1277. eprintk("Init failed\n");
  1278. goto fail;
  1279. }
  1280. sst_get_memsize(info, &fix->smem_len);
  1281. strlcpy(fix->id, spec->name, sizeof(fix->id));
  1282. iprintk("%s (revision %d) with %s dac\n",
  1283. fix->id, par->revision, par->dac_sw.name);
  1284. iprintk("framebuffer at %#lx, mapped to 0x%p, size %dMB\n",
  1285. fix->smem_start, info->screen_base,
  1286. fix->smem_len >> 20);
  1287. f_ddprintk("regbase_virt: %#lx\n", par->mmio_vbase);
  1288. f_ddprintk("membase_phys: %#lx\n", fix->smem_start);
  1289. f_ddprintk("fbbase_virt: %p\n", info->screen_base);
  1290. info->flags = FBINFO_DEFAULT;
  1291. info->fbops = &sstfb_ops;
  1292. info->pseudo_palette = par->palette;
  1293. fix->type = FB_TYPE_PACKED_PIXELS;
  1294. fix->visual = FB_VISUAL_TRUECOLOR;
  1295. fix->accel = FB_ACCEL_NONE; /* FIXME */
  1296. /*
  1297. * According to the specs, the linelength must be of 1024 *pixels*
  1298. * and the 24bpp mode is in fact a 32 bpp mode.
  1299. */
  1300. fix->line_length = 2048; /* default value, for 24 or 32bit: 4096 */
  1301. if ( mode_option &&
  1302. fb_find_mode(&info->var, info, mode_option, NULL, 0, NULL, 16)) {
  1303. eprintk("can't set supplied video mode. Using default\n");
  1304. info->var = sstfb_default;
  1305. } else
  1306. info->var = sstfb_default;
  1307. if (sstfb_check_var(&info->var, info)) {
  1308. eprintk("invalid default video mode.\n");
  1309. goto fail;
  1310. }
  1311. if (sstfb_set_par(info)) {
  1312. eprintk("can't set default video mode.\n");
  1313. goto fail;
  1314. }
  1315. fb_alloc_cmap(&info->cmap, 256, 0);
  1316. /* register fb */
  1317. info->device = &pdev->dev;
  1318. if (register_framebuffer(info) < 0) {
  1319. eprintk("can't register framebuffer.\n");
  1320. goto fail;
  1321. }
  1322. if (1) /* set to 0 to see an initial bitmap instead */
  1323. sstfb_clear_screen(info);
  1324. else
  1325. sstfb_drawdebugimage(info);
  1326. printk(KERN_INFO "fb%d: %s frame buffer device at 0x%p\n",
  1327. info->node, fix->id, info->screen_base);
  1328. return 0;
  1329. fail:
  1330. iounmap(info->screen_base);
  1331. fail_fb_remap:
  1332. iounmap(par->mmio_vbase);
  1333. fail_mmio_remap:
  1334. release_mem_region(fix->smem_start, 0x400000);
  1335. fail_fb_mem:
  1336. release_mem_region(fix->mmio_start, info->fix.mmio_len);
  1337. fail_mmio_mem:
  1338. framebuffer_release(info);
  1339. return -ENXIO; /* no voodoo detected */
  1340. }
  1341. static void __devexit sstfb_remove(struct pci_dev *pdev)
  1342. {
  1343. struct sstfb_par *par;
  1344. struct fb_info *info;
  1345. info = pci_get_drvdata(pdev);
  1346. par = info->par;
  1347. sst_shutdown(info);
  1348. unregister_framebuffer(info);
  1349. iounmap(info->screen_base);
  1350. iounmap(par->mmio_vbase);
  1351. release_mem_region(info->fix.smem_start, 0x400000);
  1352. release_mem_region(info->fix.mmio_start, info->fix.mmio_len);
  1353. framebuffer_release(info);
  1354. }
  1355. static struct pci_device_id sstfb_id_tbl[] = {
  1356. { PCI_VENDOR_ID_3DFX, PCI_DEVICE_ID_3DFX_VOODOO,
  1357. PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_VOODOO1 },
  1358. { PCI_VENDOR_ID_3DFX, PCI_DEVICE_ID_3DFX_VOODOO2,
  1359. PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_VOODOO2 },
  1360. { 0 },
  1361. };
  1362. static struct pci_driver sstfb_driver = {
  1363. .name = "sstfb",
  1364. .id_table = sstfb_id_tbl,
  1365. .probe = sstfb_probe,
  1366. .remove = __devexit_p(sstfb_remove),
  1367. };
  1368. static int __devinit sstfb_init(void)
  1369. {
  1370. #ifndef MODULE
  1371. char *option = NULL;
  1372. if (fb_get_options("sstfb", &option))
  1373. return -ENODEV;
  1374. sstfb_setup(option);
  1375. #endif
  1376. return pci_register_driver(&sstfb_driver);
  1377. }
  1378. #ifdef MODULE
  1379. static void __devexit sstfb_exit(void)
  1380. {
  1381. pci_unregister_driver(&sstfb_driver);
  1382. }
  1383. #endif
  1384. /*
  1385. * testing and debugging functions
  1386. */
  1387. static int sstfb_dump_regs(struct fb_info *info)
  1388. {
  1389. #ifdef SST_DEBUG
  1390. static struct { u32 reg ; const char *reg_name;} pci_regs[] = {
  1391. { PCI_INIT_ENABLE, "initenable"},
  1392. { PCI_VCLK_ENABLE, "enable vclk"},
  1393. { PCI_VCLK_DISABLE, "disable vclk"},
  1394. };
  1395. static struct { u32 reg ; const char *reg_name;} sst_regs[] = {
  1396. {FBIINIT0,"fbiinit0"},
  1397. {FBIINIT1,"fbiinit1"},
  1398. {FBIINIT2,"fbiinit2"},
  1399. {FBIINIT3,"fbiinit3"},
  1400. {FBIINIT4,"fbiinit4"},
  1401. {FBIINIT5,"fbiinit5"},
  1402. {FBIINIT6,"fbiinit6"},
  1403. {FBIINIT7,"fbiinit7"},
  1404. {LFBMODE,"lfbmode"},
  1405. {FBZMODE,"fbzmode"},
  1406. };
  1407. const int pci_s = ARRAY_SIZE(pci_regs);
  1408. const int sst_s = ARRAY_SIZE(sst_regs);
  1409. struct sstfb_par *par = info->par;
  1410. struct pci_dev *dev = par->dev;
  1411. u32 pci_res[pci_s];
  1412. u32 sst_res[sst_s];
  1413. int i;
  1414. for (i=0; i<pci_s; i++) {
  1415. pci_read_config_dword(dev, pci_regs[i].reg, &pci_res[i]);
  1416. }
  1417. for (i=0; i<sst_s; i++) {
  1418. sst_res[i] = sst_read(sst_regs[i].reg);
  1419. }
  1420. dprintk("hardware register dump:\n");
  1421. for (i=0; i<pci_s; i++) {
  1422. dprintk("%s %0#10x\n", pci_regs[i].reg_name, pci_res[i]);
  1423. }
  1424. for (i=0; i<sst_s; i++) {
  1425. dprintk("%s %0#10x\n", sst_regs[i].reg_name, sst_res[i]);
  1426. }
  1427. return 0;
  1428. #else
  1429. return -EINVAL;
  1430. #endif
  1431. }
  1432. static void sstfb_fillrect_softw( struct fb_info *info, const struct fb_fillrect *rect)
  1433. {
  1434. u8 __iomem *fbbase_virt = info->screen_base;
  1435. int x, y, w = info->var.bits_per_pixel == 16 ? 2 : 4;
  1436. u32 color = rect->color, height = rect->height;
  1437. u8 __iomem *p;
  1438. if (w==2) color |= color<<16;
  1439. for (y=rect->dy; height; y++, height--) {
  1440. p = fbbase_virt + y*info->fix.line_length + rect->dx*w;
  1441. x = rect->width;
  1442. if (w==2) x>>=1;
  1443. while (x) {
  1444. writel(color, p);
  1445. p += 4;
  1446. x--;
  1447. }
  1448. }
  1449. }
  1450. static void sstfb_drawrect_XY( struct fb_info *info, int x, int y,
  1451. int w, int h, int color, int hwfunc)
  1452. {
  1453. struct fb_fillrect rect;
  1454. rect.dx = x;
  1455. rect.dy = y;
  1456. rect.height = h;
  1457. rect.width = w;
  1458. rect.color = color;
  1459. rect.rop = ROP_COPY;
  1460. if (hwfunc)
  1461. sstfb_fillrect(info, &rect);
  1462. else
  1463. sstfb_fillrect_softw(info, &rect);
  1464. }
  1465. /* print some squares on the fb */
  1466. static void sstfb_drawdebugimage(struct fb_info *info)
  1467. {
  1468. static int idx;
  1469. /* clear screen */
  1470. sstfb_clear_screen(info);
  1471. idx = (idx+1) & 1;
  1472. /* white rect */
  1473. sstfb_drawrect_XY(info, 0, 0, 50, 50, 0xffff, idx);
  1474. /* blue rect */
  1475. sstfb_drawrect_XY(info, 50, 50, 50, 50, 0x001f, idx);
  1476. /* green rect */
  1477. sstfb_drawrect_XY(info, 100, 100, 80, 80, 0x07e0, idx);
  1478. /* red rect */
  1479. sstfb_drawrect_XY(info, 250, 250, 120, 100, 0xf800, idx);
  1480. }
  1481. module_init(sstfb_init);
  1482. #ifdef MODULE
  1483. module_exit(sstfb_exit);
  1484. #endif
  1485. MODULE_AUTHOR("(c) 2000,2002 Ghozlane Toumi <gtoumi@laposte.net>");
  1486. MODULE_DESCRIPTION("FBDev driver for 3dfx Voodoo Graphics and Voodoo2 based video boards");
  1487. MODULE_LICENSE("GPL");
  1488. module_param(mem, int, 0);
  1489. MODULE_PARM_DESC(mem, "Size of frame buffer memory in MB (1, 2, 4 MB, default=autodetect)");
  1490. module_param(vgapass, bool, 0);
  1491. MODULE_PARM_DESC(vgapass, "Enable VGA PassThrough mode (0 or 1) (default=0)");
  1492. module_param(clipping, bool, 0);
  1493. MODULE_PARM_DESC(clipping, "Enable clipping (slower, safer) (0 or 1) (default=1)");
  1494. module_param(gfxclk, int, 0);
  1495. MODULE_PARM_DESC(gfxclk, "Force graphic chip frequency in MHz. DANGEROUS. (default=auto)");
  1496. module_param(slowpci, bool, 0);
  1497. MODULE_PARM_DESC(slowpci, "Uses slow PCI settings (0 or 1) (default=0)");