ehci-hcd.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968
  1. /*
  2. * Copyright (c) 2000-2004 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/pci.h>
  20. #include <linux/dmapool.h>
  21. #include <linux/kernel.h>
  22. #include <linux/delay.h>
  23. #include <linux/ioport.h>
  24. #include <linux/sched.h>
  25. #include <linux/slab.h>
  26. #include <linux/smp_lock.h>
  27. #include <linux/errno.h>
  28. #include <linux/init.h>
  29. #include <linux/timer.h>
  30. #include <linux/list.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/reboot.h>
  33. #include <linux/usb.h>
  34. #include <linux/moduleparam.h>
  35. #include <linux/dma-mapping.h>
  36. #include "../core/hcd.h"
  37. #include <asm/byteorder.h>
  38. #include <asm/io.h>
  39. #include <asm/irq.h>
  40. #include <asm/system.h>
  41. #include <asm/unaligned.h>
  42. /*-------------------------------------------------------------------------*/
  43. /*
  44. * EHCI hc_driver implementation ... experimental, incomplete.
  45. * Based on the final 1.0 register interface specification.
  46. *
  47. * USB 2.0 shows up in upcoming www.pcmcia.org technology.
  48. * First was PCMCIA, like ISA; then CardBus, which is PCI.
  49. * Next comes "CardBay", using USB 2.0 signals.
  50. *
  51. * Contains additional contributions by Brad Hards, Rory Bolt, and others.
  52. * Special thanks to Intel and VIA for providing host controllers to
  53. * test this driver on, and Cypress (including In-System Design) for
  54. * providing early devices for those host controllers to talk to!
  55. *
  56. * HISTORY:
  57. *
  58. * 2004-05-10 Root hub and PCI suspend/resume support; remote wakeup. (db)
  59. * 2004-02-24 Replace pci_* with generic dma_* API calls (dsaxena@plexity.net)
  60. * 2003-12-29 Rewritten high speed iso transfer support (by Michal Sojka,
  61. * <sojkam@centrum.cz>, updates by DB).
  62. *
  63. * 2002-11-29 Correct handling for hw async_next register.
  64. * 2002-08-06 Handling for bulk and interrupt transfers is mostly shared;
  65. * only scheduling is different, no arbitrary limitations.
  66. * 2002-07-25 Sanity check PCI reads, mostly for better cardbus support,
  67. * clean up HC run state handshaking.
  68. * 2002-05-24 Preliminary FS/LS interrupts, using scheduling shortcuts
  69. * 2002-05-11 Clear TT errors for FS/LS ctrl/bulk. Fill in some other
  70. * missing pieces: enabling 64bit dma, handoff from BIOS/SMM.
  71. * 2002-05-07 Some error path cleanups to report better errors; wmb();
  72. * use non-CVS version id; better iso bandwidth claim.
  73. * 2002-04-19 Control/bulk/interrupt submit no longer uses giveback() on
  74. * errors in submit path. Bugfixes to interrupt scheduling/processing.
  75. * 2002-03-05 Initial high-speed ISO support; reduce ITD memory; shift
  76. * more checking to generic hcd framework (db). Make it work with
  77. * Philips EHCI; reduce PCI traffic; shorten IRQ path (Rory Bolt).
  78. * 2002-01-14 Minor cleanup; version synch.
  79. * 2002-01-08 Fix roothub handoff of FS/LS to companion controllers.
  80. * 2002-01-04 Control/Bulk queuing behaves.
  81. *
  82. * 2001-12-12 Initial patch version for Linux 2.5.1 kernel.
  83. * 2001-June Works with usb-storage and NEC EHCI on 2.4
  84. */
  85. #define DRIVER_VERSION "10 Dec 2004"
  86. #define DRIVER_AUTHOR "David Brownell"
  87. #define DRIVER_DESC "USB 2.0 'Enhanced' Host Controller (EHCI) Driver"
  88. static const char hcd_name [] = "ehci_hcd";
  89. #undef EHCI_VERBOSE_DEBUG
  90. #undef EHCI_URB_TRACE
  91. #ifdef DEBUG
  92. #define EHCI_STATS
  93. #endif
  94. /* magic numbers that can affect system performance */
  95. #define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
  96. #define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
  97. #define EHCI_TUNE_RL_TT 0
  98. #define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
  99. #define EHCI_TUNE_MULT_TT 1
  100. #define EHCI_TUNE_FLS 2 /* (small) 256 frame schedule */
  101. #define EHCI_IAA_MSECS 10 /* arbitrary */
  102. #define EHCI_IO_JIFFIES (HZ/10) /* io watchdog > irq_thresh */
  103. #define EHCI_ASYNC_JIFFIES (HZ/20) /* async idle timeout */
  104. #define EHCI_SHRINK_JIFFIES (HZ/200) /* async qh unlink delay */
  105. /* Initial IRQ latency: faster than hw default */
  106. static int log2_irq_thresh = 0; // 0 to 6
  107. module_param (log2_irq_thresh, int, S_IRUGO);
  108. MODULE_PARM_DESC (log2_irq_thresh, "log2 IRQ latency, 1-64 microframes");
  109. /* initial park setting: slower than hw default */
  110. static unsigned park = 0;
  111. module_param (park, uint, S_IRUGO);
  112. MODULE_PARM_DESC (park, "park setting; 1-3 back-to-back async packets");
  113. #define INTR_MASK (STS_IAA | STS_FATAL | STS_PCD | STS_ERR | STS_INT)
  114. /*-------------------------------------------------------------------------*/
  115. #include "ehci.h"
  116. #include "ehci-dbg.c"
  117. /*-------------------------------------------------------------------------*/
  118. /*
  119. * handshake - spin reading hc until handshake completes or fails
  120. * @ptr: address of hc register to be read
  121. * @mask: bits to look at in result of read
  122. * @done: value of those bits when handshake succeeds
  123. * @usec: timeout in microseconds
  124. *
  125. * Returns negative errno, or zero on success
  126. *
  127. * Success happens when the "mask" bits have the specified value (hardware
  128. * handshake done). There are two failure modes: "usec" have passed (major
  129. * hardware flakeout), or the register reads as all-ones (hardware removed).
  130. *
  131. * That last failure should_only happen in cases like physical cardbus eject
  132. * before driver shutdown. But it also seems to be caused by bugs in cardbus
  133. * bridge shutdown: shutting down the bridge before the devices using it.
  134. */
  135. static int handshake (void __iomem *ptr, u32 mask, u32 done, int usec)
  136. {
  137. u32 result;
  138. do {
  139. result = readl (ptr);
  140. if (result == ~(u32)0) /* card removed */
  141. return -ENODEV;
  142. result &= mask;
  143. if (result == done)
  144. return 0;
  145. udelay (1);
  146. usec--;
  147. } while (usec > 0);
  148. return -ETIMEDOUT;
  149. }
  150. /* force HC to halt state from unknown (EHCI spec section 2.3) */
  151. static int ehci_halt (struct ehci_hcd *ehci)
  152. {
  153. u32 temp = readl (&ehci->regs->status);
  154. /* disable any irqs left enabled by previous code */
  155. writel (0, &ehci->regs->intr_enable);
  156. if ((temp & STS_HALT) != 0)
  157. return 0;
  158. temp = readl (&ehci->regs->command);
  159. temp &= ~CMD_RUN;
  160. writel (temp, &ehci->regs->command);
  161. return handshake (&ehci->regs->status, STS_HALT, STS_HALT, 16 * 125);
  162. }
  163. /* put TDI/ARC silicon into EHCI mode */
  164. static void tdi_reset (struct ehci_hcd *ehci)
  165. {
  166. u32 __iomem *reg_ptr;
  167. u32 tmp;
  168. reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + 0x68);
  169. tmp = readl (reg_ptr);
  170. tmp |= 0x3;
  171. writel (tmp, reg_ptr);
  172. }
  173. /* reset a non-running (STS_HALT == 1) controller */
  174. static int ehci_reset (struct ehci_hcd *ehci)
  175. {
  176. int retval;
  177. u32 command = readl (&ehci->regs->command);
  178. command |= CMD_RESET;
  179. dbg_cmd (ehci, "reset", command);
  180. writel (command, &ehci->regs->command);
  181. ehci_to_hcd(ehci)->state = HC_STATE_HALT;
  182. ehci->next_statechange = jiffies;
  183. retval = handshake (&ehci->regs->command, CMD_RESET, 0, 250 * 1000);
  184. if (retval)
  185. return retval;
  186. if (ehci_is_TDI(ehci))
  187. tdi_reset (ehci);
  188. return retval;
  189. }
  190. /* idle the controller (from running) */
  191. static void ehci_quiesce (struct ehci_hcd *ehci)
  192. {
  193. u32 temp;
  194. #ifdef DEBUG
  195. if (!HC_IS_RUNNING (ehci_to_hcd(ehci)->state))
  196. BUG ();
  197. #endif
  198. /* wait for any schedule enables/disables to take effect */
  199. temp = readl (&ehci->regs->command) << 10;
  200. temp &= STS_ASS | STS_PSS;
  201. if (handshake (&ehci->regs->status, STS_ASS | STS_PSS,
  202. temp, 16 * 125) != 0) {
  203. ehci_to_hcd(ehci)->state = HC_STATE_HALT;
  204. return;
  205. }
  206. /* then disable anything that's still active */
  207. temp = readl (&ehci->regs->command);
  208. temp &= ~(CMD_ASE | CMD_IAAD | CMD_PSE);
  209. writel (temp, &ehci->regs->command);
  210. /* hardware can take 16 microframes to turn off ... */
  211. if (handshake (&ehci->regs->status, STS_ASS | STS_PSS,
  212. 0, 16 * 125) != 0) {
  213. ehci_to_hcd(ehci)->state = HC_STATE_HALT;
  214. return;
  215. }
  216. }
  217. /*-------------------------------------------------------------------------*/
  218. static void end_unlink_async (struct ehci_hcd *ehci, struct pt_regs *regs);
  219. static void ehci_work(struct ehci_hcd *ehci, struct pt_regs *regs);
  220. #include "ehci-hub.c"
  221. #include "ehci-mem.c"
  222. #include "ehci-q.c"
  223. #include "ehci-sched.c"
  224. /*-------------------------------------------------------------------------*/
  225. static void ehci_iaa_watchdog (unsigned long param)
  226. {
  227. struct ehci_hcd *ehci = (struct ehci_hcd *) param;
  228. unsigned long flags;
  229. u32 status;
  230. spin_lock_irqsave (&ehci->lock, flags);
  231. WARN_ON(!ehci->reclaim);
  232. /* lost IAA irqs wedge things badly; seen first with a vt8235 */
  233. if (ehci->reclaim) {
  234. status = readl (&ehci->regs->status);
  235. if (status & STS_IAA) {
  236. ehci_vdbg (ehci, "lost IAA\n");
  237. COUNT (ehci->stats.lost_iaa);
  238. writel (STS_IAA, &ehci->regs->status);
  239. end_unlink_async (ehci, NULL);
  240. }
  241. }
  242. spin_unlock_irqrestore (&ehci->lock, flags);
  243. }
  244. static void ehci_watchdog (unsigned long param)
  245. {
  246. struct ehci_hcd *ehci = (struct ehci_hcd *) param;
  247. unsigned long flags;
  248. spin_lock_irqsave (&ehci->lock, flags);
  249. /* stop async processing after it's idled a bit */
  250. if (test_bit (TIMER_ASYNC_OFF, &ehci->actions))
  251. start_unlink_async (ehci, ehci->async);
  252. /* ehci could run by timer, without IRQs ... */
  253. ehci_work (ehci, NULL);
  254. spin_unlock_irqrestore (&ehci->lock, flags);
  255. }
  256. /* ehci_shutdown kick in for silicon on any bus (not just pci, etc).
  257. * This forcibly disables dma and IRQs, helping kexec and other cases
  258. * where the next system software may expect clean state.
  259. */
  260. static void
  261. ehci_shutdown (struct usb_hcd *hcd)
  262. {
  263. struct ehci_hcd *ehci;
  264. ehci = hcd_to_ehci (hcd);
  265. (void) ehci_halt (ehci);
  266. /* make BIOS/etc use companion controller during reboot */
  267. writel (0, &ehci->regs->configured_flag);
  268. }
  269. static void ehci_port_power (struct ehci_hcd *ehci, int is_on)
  270. {
  271. unsigned port;
  272. if (!HCS_PPC (ehci->hcs_params))
  273. return;
  274. ehci_dbg (ehci, "...power%s ports...\n", is_on ? "up" : "down");
  275. for (port = HCS_N_PORTS (ehci->hcs_params); port > 0; )
  276. (void) ehci_hub_control(ehci_to_hcd(ehci),
  277. is_on ? SetPortFeature : ClearPortFeature,
  278. USB_PORT_FEAT_POWER,
  279. port--, NULL, 0);
  280. msleep(20);
  281. }
  282. /*-------------------------------------------------------------------------*/
  283. /*
  284. * ehci_work is called from some interrupts, timers, and so on.
  285. * it calls driver completion functions, after dropping ehci->lock.
  286. */
  287. static void ehci_work (struct ehci_hcd *ehci, struct pt_regs *regs)
  288. {
  289. timer_action_done (ehci, TIMER_IO_WATCHDOG);
  290. /* another CPU may drop ehci->lock during a schedule scan while
  291. * it reports urb completions. this flag guards against bogus
  292. * attempts at re-entrant schedule scanning.
  293. */
  294. if (ehci->scanning)
  295. return;
  296. ehci->scanning = 1;
  297. scan_async (ehci, regs);
  298. if (ehci->next_uframe != -1)
  299. scan_periodic (ehci, regs);
  300. ehci->scanning = 0;
  301. /* the IO watchdog guards against hardware or driver bugs that
  302. * misplace IRQs, and should let us run completely without IRQs.
  303. * such lossage has been observed on both VT6202 and VT8235.
  304. */
  305. if (HC_IS_RUNNING (ehci_to_hcd(ehci)->state) &&
  306. (ehci->async->qh_next.ptr != NULL ||
  307. ehci->periodic_sched != 0))
  308. timer_action (ehci, TIMER_IO_WATCHDOG);
  309. }
  310. static void ehci_stop (struct usb_hcd *hcd)
  311. {
  312. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  313. ehci_dbg (ehci, "stop\n");
  314. /* Turn off port power on all root hub ports. */
  315. ehci_port_power (ehci, 0);
  316. /* no more interrupts ... */
  317. del_timer_sync (&ehci->watchdog);
  318. del_timer_sync (&ehci->iaa_watchdog);
  319. spin_lock_irq(&ehci->lock);
  320. if (HC_IS_RUNNING (hcd->state))
  321. ehci_quiesce (ehci);
  322. ehci_reset (ehci);
  323. writel (0, &ehci->regs->intr_enable);
  324. spin_unlock_irq(&ehci->lock);
  325. /* let companion controllers work when we aren't */
  326. writel (0, &ehci->regs->configured_flag);
  327. remove_debug_files (ehci);
  328. /* root hub is shut down separately (first, when possible) */
  329. spin_lock_irq (&ehci->lock);
  330. if (ehci->async)
  331. ehci_work (ehci, NULL);
  332. spin_unlock_irq (&ehci->lock);
  333. ehci_mem_cleanup (ehci);
  334. #ifdef EHCI_STATS
  335. ehci_dbg (ehci, "irq normal %ld err %ld reclaim %ld (lost %ld)\n",
  336. ehci->stats.normal, ehci->stats.error, ehci->stats.reclaim,
  337. ehci->stats.lost_iaa);
  338. ehci_dbg (ehci, "complete %ld unlink %ld\n",
  339. ehci->stats.complete, ehci->stats.unlink);
  340. #endif
  341. dbg_status (ehci, "ehci_stop completed", readl (&ehci->regs->status));
  342. }
  343. /* one-time init, only for memory state */
  344. static int ehci_init(struct usb_hcd *hcd)
  345. {
  346. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  347. u32 temp;
  348. int retval;
  349. u32 hcc_params;
  350. spin_lock_init(&ehci->lock);
  351. init_timer(&ehci->watchdog);
  352. ehci->watchdog.function = ehci_watchdog;
  353. ehci->watchdog.data = (unsigned long) ehci;
  354. init_timer(&ehci->iaa_watchdog);
  355. ehci->iaa_watchdog.function = ehci_iaa_watchdog;
  356. ehci->iaa_watchdog.data = (unsigned long) ehci;
  357. /*
  358. * hw default: 1K periodic list heads, one per frame.
  359. * periodic_size can shrink by USBCMD update if hcc_params allows.
  360. */
  361. ehci->periodic_size = DEFAULT_I_TDPS;
  362. if ((retval = ehci_mem_init(ehci, GFP_KERNEL)) < 0)
  363. return retval;
  364. /* controllers may cache some of the periodic schedule ... */
  365. hcc_params = readl(&ehci->caps->hcc_params);
  366. if (HCC_ISOC_CACHE(hcc_params)) // full frame cache
  367. ehci->i_thresh = 8;
  368. else // N microframes cached
  369. ehci->i_thresh = 2 + HCC_ISOC_THRES(hcc_params);
  370. ehci->reclaim = NULL;
  371. ehci->next_uframe = -1;
  372. /*
  373. * dedicate a qh for the async ring head, since we couldn't unlink
  374. * a 'real' qh without stopping the async schedule [4.8]. use it
  375. * as the 'reclamation list head' too.
  376. * its dummy is used in hw_alt_next of many tds, to prevent the qh
  377. * from automatically advancing to the next td after short reads.
  378. */
  379. ehci->async->qh_next.qh = NULL;
  380. ehci->async->hw_next = QH_NEXT(ehci->async->qh_dma);
  381. ehci->async->hw_info1 = cpu_to_le32(QH_HEAD);
  382. ehci->async->hw_token = cpu_to_le32(QTD_STS_HALT);
  383. ehci->async->hw_qtd_next = EHCI_LIST_END;
  384. ehci->async->qh_state = QH_STATE_LINKED;
  385. ehci->async->hw_alt_next = QTD_NEXT(ehci->async->dummy->qtd_dma);
  386. /* clear interrupt enables, set irq latency */
  387. if (log2_irq_thresh < 0 || log2_irq_thresh > 6)
  388. log2_irq_thresh = 0;
  389. temp = 1 << (16 + log2_irq_thresh);
  390. if (HCC_CANPARK(hcc_params)) {
  391. /* HW default park == 3, on hardware that supports it (like
  392. * NVidia and ALI silicon), maximizes throughput on the async
  393. * schedule by avoiding QH fetches between transfers.
  394. *
  395. * With fast usb storage devices and NForce2, "park" seems to
  396. * make problems: throughput reduction (!), data errors...
  397. */
  398. if (park) {
  399. park = min(park, (unsigned) 3);
  400. temp |= CMD_PARK;
  401. temp |= park << 8;
  402. }
  403. ehci_dbg(ehci, "park %d\n", park);
  404. }
  405. if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
  406. /* periodic schedule size can be smaller than default */
  407. temp &= ~(3 << 2);
  408. temp |= (EHCI_TUNE_FLS << 2);
  409. switch (EHCI_TUNE_FLS) {
  410. case 0: ehci->periodic_size = 1024; break;
  411. case 1: ehci->periodic_size = 512; break;
  412. case 2: ehci->periodic_size = 256; break;
  413. default: BUG();
  414. }
  415. }
  416. ehci->command = temp;
  417. return 0;
  418. }
  419. /* start HC running; it's halted, ehci_init() has been run (once) */
  420. static int ehci_run (struct usb_hcd *hcd)
  421. {
  422. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  423. int retval;
  424. u32 temp;
  425. u32 hcc_params;
  426. /* EHCI spec section 4.1 */
  427. if ((retval = ehci_reset(ehci)) != 0) {
  428. ehci_mem_cleanup(ehci);
  429. return retval;
  430. }
  431. writel(ehci->periodic_dma, &ehci->regs->frame_list);
  432. writel((u32)ehci->async->qh_dma, &ehci->regs->async_next);
  433. /*
  434. * hcc_params controls whether ehci->regs->segment must (!!!)
  435. * be used; it constrains QH/ITD/SITD and QTD locations.
  436. * pci_pool consistent memory always uses segment zero.
  437. * streaming mappings for I/O buffers, like pci_map_single(),
  438. * can return segments above 4GB, if the device allows.
  439. *
  440. * NOTE: the dma mask is visible through dma_supported(), so
  441. * drivers can pass this info along ... like NETIF_F_HIGHDMA,
  442. * Scsi_Host.highmem_io, and so forth. It's readonly to all
  443. * host side drivers though.
  444. */
  445. hcc_params = readl(&ehci->caps->hcc_params);
  446. if (HCC_64BIT_ADDR(hcc_params)) {
  447. writel(0, &ehci->regs->segment);
  448. #if 0
  449. // this is deeply broken on almost all architectures
  450. if (!dma_set_mask(hcd->self.controller, DMA_64BIT_MASK))
  451. ehci_info(ehci, "enabled 64bit DMA\n");
  452. #endif
  453. }
  454. // Philips, Intel, and maybe others need CMD_RUN before the
  455. // root hub will detect new devices (why?); NEC doesn't
  456. ehci->command &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
  457. ehci->command |= CMD_RUN;
  458. writel (ehci->command, &ehci->regs->command);
  459. dbg_cmd (ehci, "init", ehci->command);
  460. /*
  461. * Start, enabling full USB 2.0 functionality ... usb 1.1 devices
  462. * are explicitly handed to companion controller(s), so no TT is
  463. * involved with the root hub. (Except where one is integrated,
  464. * and there's no companion controller unless maybe for USB OTG.)
  465. */
  466. hcd->state = HC_STATE_RUNNING;
  467. writel (FLAG_CF, &ehci->regs->configured_flag);
  468. readl (&ehci->regs->command); /* unblock posted writes */
  469. temp = HC_VERSION(readl (&ehci->caps->hc_capbase));
  470. ehci_info (ehci,
  471. "USB %x.%x started, EHCI %x.%02x, driver %s\n",
  472. ((ehci->sbrn & 0xf0)>>4), (ehci->sbrn & 0x0f),
  473. temp >> 8, temp & 0xff, DRIVER_VERSION);
  474. writel (INTR_MASK, &ehci->regs->intr_enable); /* Turn On Interrupts */
  475. /* GRR this is run-once init(), being done every time the HC starts.
  476. * So long as they're part of class devices, we can't do it init()
  477. * since the class device isn't created that early.
  478. */
  479. create_debug_files(ehci);
  480. return 0;
  481. }
  482. /*-------------------------------------------------------------------------*/
  483. static irqreturn_t ehci_irq (struct usb_hcd *hcd, struct pt_regs *regs)
  484. {
  485. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  486. u32 status;
  487. int bh;
  488. spin_lock (&ehci->lock);
  489. status = readl (&ehci->regs->status);
  490. /* e.g. cardbus physical eject */
  491. if (status == ~(u32) 0) {
  492. ehci_dbg (ehci, "device removed\n");
  493. goto dead;
  494. }
  495. status &= INTR_MASK;
  496. if (!status) { /* irq sharing? */
  497. spin_unlock(&ehci->lock);
  498. return IRQ_NONE;
  499. }
  500. /* clear (just) interrupts */
  501. writel (status, &ehci->regs->status);
  502. readl (&ehci->regs->command); /* unblock posted write */
  503. bh = 0;
  504. #ifdef EHCI_VERBOSE_DEBUG
  505. /* unrequested/ignored: Frame List Rollover */
  506. dbg_status (ehci, "irq", status);
  507. #endif
  508. /* INT, ERR, and IAA interrupt rates can be throttled */
  509. /* normal [4.15.1.2] or error [4.15.1.1] completion */
  510. if (likely ((status & (STS_INT|STS_ERR)) != 0)) {
  511. if (likely ((status & STS_ERR) == 0))
  512. COUNT (ehci->stats.normal);
  513. else
  514. COUNT (ehci->stats.error);
  515. bh = 1;
  516. }
  517. /* complete the unlinking of some qh [4.15.2.3] */
  518. if (status & STS_IAA) {
  519. COUNT (ehci->stats.reclaim);
  520. end_unlink_async (ehci, regs);
  521. bh = 1;
  522. }
  523. /* remote wakeup [4.3.1] */
  524. if (status & STS_PCD) {
  525. unsigned i = HCS_N_PORTS (ehci->hcs_params);
  526. /* resume root hub? */
  527. status = readl (&ehci->regs->command);
  528. if (!(status & CMD_RUN))
  529. writel (status | CMD_RUN, &ehci->regs->command);
  530. while (i--) {
  531. int pstatus = readl (&ehci->regs->port_status [i]);
  532. if (pstatus & PORT_OWNER)
  533. continue;
  534. if (!(pstatus & PORT_RESUME)
  535. || ehci->reset_done [i] != 0)
  536. continue;
  537. /* start 20 msec resume signaling from this port,
  538. * and make khubd collect PORT_STAT_C_SUSPEND to
  539. * stop that signaling.
  540. */
  541. ehci->reset_done [i] = jiffies + msecs_to_jiffies (20);
  542. ehci_dbg (ehci, "port %d remote wakeup\n", i + 1);
  543. usb_hcd_resume_root_hub(hcd);
  544. }
  545. }
  546. /* PCI errors [4.15.2.4] */
  547. if (unlikely ((status & STS_FATAL) != 0)) {
  548. /* bogus "fatal" IRQs appear on some chips... why? */
  549. status = readl (&ehci->regs->status);
  550. dbg_cmd (ehci, "fatal", readl (&ehci->regs->command));
  551. dbg_status (ehci, "fatal", status);
  552. if (status & STS_HALT) {
  553. ehci_err (ehci, "fatal error\n");
  554. dead:
  555. ehci_reset (ehci);
  556. writel (0, &ehci->regs->configured_flag);
  557. /* generic layer kills/unlinks all urbs, then
  558. * uses ehci_stop to clean up the rest
  559. */
  560. bh = 1;
  561. }
  562. }
  563. if (bh)
  564. ehci_work (ehci, regs);
  565. spin_unlock (&ehci->lock);
  566. return IRQ_HANDLED;
  567. }
  568. /*-------------------------------------------------------------------------*/
  569. /*
  570. * non-error returns are a promise to giveback() the urb later
  571. * we drop ownership so next owner (or urb unlink) can get it
  572. *
  573. * urb + dev is in hcd.self.controller.urb_list
  574. * we're queueing TDs onto software and hardware lists
  575. *
  576. * hcd-specific init for hcpriv hasn't been done yet
  577. *
  578. * NOTE: control, bulk, and interrupt share the same code to append TDs
  579. * to a (possibly active) QH, and the same QH scanning code.
  580. */
  581. static int ehci_urb_enqueue (
  582. struct usb_hcd *hcd,
  583. struct usb_host_endpoint *ep,
  584. struct urb *urb,
  585. gfp_t mem_flags
  586. ) {
  587. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  588. struct list_head qtd_list;
  589. INIT_LIST_HEAD (&qtd_list);
  590. switch (usb_pipetype (urb->pipe)) {
  591. // case PIPE_CONTROL:
  592. // case PIPE_BULK:
  593. default:
  594. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  595. return -ENOMEM;
  596. return submit_async (ehci, ep, urb, &qtd_list, mem_flags);
  597. case PIPE_INTERRUPT:
  598. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  599. return -ENOMEM;
  600. return intr_submit (ehci, ep, urb, &qtd_list, mem_flags);
  601. case PIPE_ISOCHRONOUS:
  602. if (urb->dev->speed == USB_SPEED_HIGH)
  603. return itd_submit (ehci, urb, mem_flags);
  604. else
  605. return sitd_submit (ehci, urb, mem_flags);
  606. }
  607. }
  608. static void unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh)
  609. {
  610. // BUG_ON(qh->qh_state != QH_STATE_LINKED);
  611. /* failfast */
  612. if (!HC_IS_RUNNING (ehci_to_hcd(ehci)->state))
  613. end_unlink_async (ehci, NULL);
  614. /* defer till later if busy */
  615. else if (ehci->reclaim) {
  616. struct ehci_qh *last;
  617. for (last = ehci->reclaim;
  618. last->reclaim;
  619. last = last->reclaim)
  620. continue;
  621. qh->qh_state = QH_STATE_UNLINK_WAIT;
  622. last->reclaim = qh;
  623. /* start IAA cycle */
  624. } else
  625. start_unlink_async (ehci, qh);
  626. }
  627. /* remove from hardware lists
  628. * completions normally happen asynchronously
  629. */
  630. static int ehci_urb_dequeue (struct usb_hcd *hcd, struct urb *urb)
  631. {
  632. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  633. struct ehci_qh *qh;
  634. unsigned long flags;
  635. spin_lock_irqsave (&ehci->lock, flags);
  636. switch (usb_pipetype (urb->pipe)) {
  637. // case PIPE_CONTROL:
  638. // case PIPE_BULK:
  639. default:
  640. qh = (struct ehci_qh *) urb->hcpriv;
  641. if (!qh)
  642. break;
  643. switch (qh->qh_state) {
  644. case QH_STATE_LINKED:
  645. case QH_STATE_COMPLETING:
  646. unlink_async (ehci, qh);
  647. break;
  648. case QH_STATE_UNLINK:
  649. case QH_STATE_UNLINK_WAIT:
  650. /* already started */
  651. break;
  652. case QH_STATE_IDLE:
  653. WARN_ON(1);
  654. break;
  655. }
  656. break;
  657. case PIPE_INTERRUPT:
  658. qh = (struct ehci_qh *) urb->hcpriv;
  659. if (!qh)
  660. break;
  661. switch (qh->qh_state) {
  662. case QH_STATE_LINKED:
  663. intr_deschedule (ehci, qh);
  664. /* FALL THROUGH */
  665. case QH_STATE_IDLE:
  666. qh_completions (ehci, qh, NULL);
  667. break;
  668. default:
  669. ehci_dbg (ehci, "bogus qh %p state %d\n",
  670. qh, qh->qh_state);
  671. goto done;
  672. }
  673. /* reschedule QH iff another request is queued */
  674. if (!list_empty (&qh->qtd_list)
  675. && HC_IS_RUNNING (hcd->state)) {
  676. int status;
  677. status = qh_schedule (ehci, qh);
  678. spin_unlock_irqrestore (&ehci->lock, flags);
  679. if (status != 0) {
  680. // shouldn't happen often, but ...
  681. // FIXME kill those tds' urbs
  682. err ("can't reschedule qh %p, err %d",
  683. qh, status);
  684. }
  685. return status;
  686. }
  687. break;
  688. case PIPE_ISOCHRONOUS:
  689. // itd or sitd ...
  690. // wait till next completion, do it then.
  691. // completion irqs can wait up to 1024 msec,
  692. break;
  693. }
  694. done:
  695. spin_unlock_irqrestore (&ehci->lock, flags);
  696. return 0;
  697. }
  698. /*-------------------------------------------------------------------------*/
  699. // bulk qh holds the data toggle
  700. static void
  701. ehci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
  702. {
  703. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  704. unsigned long flags;
  705. struct ehci_qh *qh, *tmp;
  706. /* ASSERT: any requests/urbs are being unlinked */
  707. /* ASSERT: nobody can be submitting urbs for this any more */
  708. rescan:
  709. spin_lock_irqsave (&ehci->lock, flags);
  710. qh = ep->hcpriv;
  711. if (!qh)
  712. goto done;
  713. /* endpoints can be iso streams. for now, we don't
  714. * accelerate iso completions ... so spin a while.
  715. */
  716. if (qh->hw_info1 == 0) {
  717. ehci_vdbg (ehci, "iso delay\n");
  718. goto idle_timeout;
  719. }
  720. if (!HC_IS_RUNNING (hcd->state))
  721. qh->qh_state = QH_STATE_IDLE;
  722. switch (qh->qh_state) {
  723. case QH_STATE_LINKED:
  724. for (tmp = ehci->async->qh_next.qh;
  725. tmp && tmp != qh;
  726. tmp = tmp->qh_next.qh)
  727. continue;
  728. /* periodic qh self-unlinks on empty */
  729. if (!tmp)
  730. goto nogood;
  731. unlink_async (ehci, qh);
  732. /* FALL THROUGH */
  733. case QH_STATE_UNLINK: /* wait for hw to finish? */
  734. case QH_STATE_UNLINK_WAIT:
  735. idle_timeout:
  736. spin_unlock_irqrestore (&ehci->lock, flags);
  737. schedule_timeout_uninterruptible(1);
  738. goto rescan;
  739. case QH_STATE_IDLE: /* fully unlinked */
  740. if (list_empty (&qh->qtd_list)) {
  741. qh_put (qh);
  742. break;
  743. }
  744. /* else FALL THROUGH */
  745. default:
  746. nogood:
  747. /* caller was supposed to have unlinked any requests;
  748. * that's not our job. just leak this memory.
  749. */
  750. ehci_err (ehci, "qh %p (#%02x) state %d%s\n",
  751. qh, ep->desc.bEndpointAddress, qh->qh_state,
  752. list_empty (&qh->qtd_list) ? "" : "(has tds)");
  753. break;
  754. }
  755. ep->hcpriv = NULL;
  756. done:
  757. spin_unlock_irqrestore (&ehci->lock, flags);
  758. return;
  759. }
  760. static int ehci_get_frame (struct usb_hcd *hcd)
  761. {
  762. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  763. return (readl (&ehci->regs->frame_index) >> 3) % ehci->periodic_size;
  764. }
  765. /*-------------------------------------------------------------------------*/
  766. #define DRIVER_INFO DRIVER_VERSION " " DRIVER_DESC
  767. MODULE_DESCRIPTION (DRIVER_INFO);
  768. MODULE_AUTHOR (DRIVER_AUTHOR);
  769. MODULE_LICENSE ("GPL");
  770. #ifdef CONFIG_PCI
  771. #include "ehci-pci.c"
  772. #define PCI_DRIVER ehci_pci_driver
  773. #endif
  774. #ifdef CONFIG_MPC834x
  775. #include "ehci-fsl.c"
  776. #define PLATFORM_DRIVER ehci_fsl_driver
  777. #endif
  778. #ifdef CONFIG_SOC_AU1200
  779. #include "ehci-au1xxx.c"
  780. #define PLATFORM_DRIVER ehci_hcd_au1xxx_driver
  781. #endif
  782. #if !defined(PCI_DRIVER) && !defined(PLATFORM_DRIVER)
  783. #error "missing bus glue for ehci-hcd"
  784. #endif
  785. static int __init ehci_hcd_init(void)
  786. {
  787. int retval = 0;
  788. pr_debug("%s: block sizes: qh %Zd qtd %Zd itd %Zd sitd %Zd\n",
  789. hcd_name,
  790. sizeof(struct ehci_qh), sizeof(struct ehci_qtd),
  791. sizeof(struct ehci_itd), sizeof(struct ehci_sitd));
  792. #ifdef PLATFORM_DRIVER
  793. retval = platform_driver_register(&PLATFORM_DRIVER);
  794. if (retval < 0)
  795. return retval;
  796. #endif
  797. #ifdef PCI_DRIVER
  798. retval = pci_register_driver(&PCI_DRIVER);
  799. if (retval < 0) {
  800. #ifdef PLATFORM_DRIVER
  801. platform_driver_unregister(&PLATFORM_DRIVER);
  802. #endif
  803. }
  804. #endif
  805. return retval;
  806. }
  807. module_init(ehci_hcd_init);
  808. static void __exit ehci_hcd_cleanup(void)
  809. {
  810. #ifdef PLATFORM_DRIVER
  811. platform_driver_unregister(&PLATFORM_DRIVER);
  812. #endif
  813. #ifdef PCI_DRIVER
  814. pci_unregister_driver(&PCI_DRIVER);
  815. #endif
  816. }
  817. module_exit(ehci_hcd_cleanup);