serial_txx9.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206
  1. /*
  2. * drivers/serial/serial_txx9.c
  3. *
  4. * Derived from many drivers using generic_serial interface,
  5. * especially serial_tx3912.c by Steven J. Hill and r39xx_serial.c
  6. * (was in Linux/VR tree) by Jim Pick.
  7. *
  8. * Copyright (C) 1999 Harald Koerfgen
  9. * Copyright (C) 2000 Jim Pick <jim@jimpick.com>
  10. * Copyright (C) 2001 Steven J. Hill (sjhill@realitydiluted.com)
  11. * Copyright (C) 2000-2002 Toshiba Corporation
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Serial driver for TX3927/TX4927/TX4925/TX4938 internal SIO controller
  18. *
  19. * Revision History:
  20. * 0.30 Initial revision. (Renamed from serial_txx927.c)
  21. * 0.31 Use save_flags instead of local_irq_save.
  22. * 0.32 Support SCLK.
  23. * 0.33 Switch TXX9_TTY_NAME by CONFIG_SERIAL_TXX9_STDSERIAL.
  24. * Support TIOCSERGETLSR.
  25. * 0.34 Support slow baudrate.
  26. * 0.40 Merge codes from mainstream kernel (2.4.22).
  27. * 0.41 Fix console checking in rs_shutdown_port().
  28. * Disable flow-control in serial_console_write().
  29. * 0.42 Fix minor compiler warning.
  30. * 1.00 Kernel 2.6. Converted to new serial core (based on 8250.c).
  31. * 1.01 Set fifosize to make tx_empry called properly.
  32. * Use standard uart_get_divisor.
  33. * 1.02 Cleanup. (import 8250.c changes)
  34. * 1.03 Fix low-latency mode. (import 8250.c changes)
  35. * 1.04 Remove usage of deprecated functions, cleanup.
  36. * 1.05 More strict check in verify_port. Cleanup.
  37. * 1.06 Do not insert a char caused previous overrun.
  38. * Fix some spin_locks.
  39. * Do not call uart_add_one_port for absent ports.
  40. */
  41. #if defined(CONFIG_SERIAL_TXX9_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  42. #define SUPPORT_SYSRQ
  43. #endif
  44. #include <linux/module.h>
  45. #include <linux/ioport.h>
  46. #include <linux/init.h>
  47. #include <linux/console.h>
  48. #include <linux/sysrq.h>
  49. #include <linux/delay.h>
  50. #include <linux/device.h>
  51. #include <linux/pci.h>
  52. #include <linux/tty.h>
  53. #include <linux/tty_flip.h>
  54. #include <linux/serial_core.h>
  55. #include <linux/serial.h>
  56. #include <linux/mutex.h>
  57. #include <asm/io.h>
  58. #include <asm/irq.h>
  59. static char *serial_version = "1.06";
  60. static char *serial_name = "TX39/49 Serial driver";
  61. #define PASS_LIMIT 256
  62. #if !defined(CONFIG_SERIAL_TXX9_STDSERIAL)
  63. /* "ttyS" is used for standard serial driver */
  64. #define TXX9_TTY_NAME "ttyTX"
  65. #define TXX9_TTY_MINOR_START (64 + 64) /* ttyTX0(128), ttyTX1(129) */
  66. #else
  67. /* acts like standard serial driver */
  68. #define TXX9_TTY_NAME "ttyS"
  69. #define TXX9_TTY_MINOR_START 64
  70. #endif
  71. #define TXX9_TTY_MAJOR TTY_MAJOR
  72. /* flag aliases */
  73. #define UPF_TXX9_HAVE_CTS_LINE UPF_BUGGY_UART
  74. #define UPF_TXX9_USE_SCLK UPF_MAGIC_MULTIPLIER
  75. #ifdef CONFIG_PCI
  76. /* support for Toshiba TC86C001 SIO */
  77. #define ENABLE_SERIAL_TXX9_PCI
  78. #endif
  79. /*
  80. * Number of serial ports
  81. */
  82. #ifdef ENABLE_SERIAL_TXX9_PCI
  83. #define NR_PCI_BOARDS 4
  84. #define UART_NR (4 + NR_PCI_BOARDS)
  85. #else
  86. #define UART_NR 4
  87. #endif
  88. #define HIGH_BITS_OFFSET ((sizeof(long)-sizeof(int))*8)
  89. struct uart_txx9_port {
  90. struct uart_port port;
  91. /*
  92. * We provide a per-port pm hook.
  93. */
  94. void (*pm)(struct uart_port *port,
  95. unsigned int state, unsigned int old);
  96. };
  97. #define TXX9_REGION_SIZE 0x24
  98. /* TXX9 Serial Registers */
  99. #define TXX9_SILCR 0x00
  100. #define TXX9_SIDICR 0x04
  101. #define TXX9_SIDISR 0x08
  102. #define TXX9_SICISR 0x0c
  103. #define TXX9_SIFCR 0x10
  104. #define TXX9_SIFLCR 0x14
  105. #define TXX9_SIBGR 0x18
  106. #define TXX9_SITFIFO 0x1c
  107. #define TXX9_SIRFIFO 0x20
  108. /* SILCR : Line Control */
  109. #define TXX9_SILCR_SCS_MASK 0x00000060
  110. #define TXX9_SILCR_SCS_IMCLK 0x00000000
  111. #define TXX9_SILCR_SCS_IMCLK_BG 0x00000020
  112. #define TXX9_SILCR_SCS_SCLK 0x00000040
  113. #define TXX9_SILCR_SCS_SCLK_BG 0x00000060
  114. #define TXX9_SILCR_UEPS 0x00000010
  115. #define TXX9_SILCR_UPEN 0x00000008
  116. #define TXX9_SILCR_USBL_MASK 0x00000004
  117. #define TXX9_SILCR_USBL_1BIT 0x00000000
  118. #define TXX9_SILCR_USBL_2BIT 0x00000004
  119. #define TXX9_SILCR_UMODE_MASK 0x00000003
  120. #define TXX9_SILCR_UMODE_8BIT 0x00000000
  121. #define TXX9_SILCR_UMODE_7BIT 0x00000001
  122. /* SIDICR : DMA/Int. Control */
  123. #define TXX9_SIDICR_TDE 0x00008000
  124. #define TXX9_SIDICR_RDE 0x00004000
  125. #define TXX9_SIDICR_TIE 0x00002000
  126. #define TXX9_SIDICR_RIE 0x00001000
  127. #define TXX9_SIDICR_SPIE 0x00000800
  128. #define TXX9_SIDICR_CTSAC 0x00000600
  129. #define TXX9_SIDICR_STIE_MASK 0x0000003f
  130. #define TXX9_SIDICR_STIE_OERS 0x00000020
  131. #define TXX9_SIDICR_STIE_CTSS 0x00000010
  132. #define TXX9_SIDICR_STIE_RBRKD 0x00000008
  133. #define TXX9_SIDICR_STIE_TRDY 0x00000004
  134. #define TXX9_SIDICR_STIE_TXALS 0x00000002
  135. #define TXX9_SIDICR_STIE_UBRKD 0x00000001
  136. /* SIDISR : DMA/Int. Status */
  137. #define TXX9_SIDISR_UBRK 0x00008000
  138. #define TXX9_SIDISR_UVALID 0x00004000
  139. #define TXX9_SIDISR_UFER 0x00002000
  140. #define TXX9_SIDISR_UPER 0x00001000
  141. #define TXX9_SIDISR_UOER 0x00000800
  142. #define TXX9_SIDISR_ERI 0x00000400
  143. #define TXX9_SIDISR_TOUT 0x00000200
  144. #define TXX9_SIDISR_TDIS 0x00000100
  145. #define TXX9_SIDISR_RDIS 0x00000080
  146. #define TXX9_SIDISR_STIS 0x00000040
  147. #define TXX9_SIDISR_RFDN_MASK 0x0000001f
  148. /* SICISR : Change Int. Status */
  149. #define TXX9_SICISR_OERS 0x00000020
  150. #define TXX9_SICISR_CTSS 0x00000010
  151. #define TXX9_SICISR_RBRKD 0x00000008
  152. #define TXX9_SICISR_TRDY 0x00000004
  153. #define TXX9_SICISR_TXALS 0x00000002
  154. #define TXX9_SICISR_UBRKD 0x00000001
  155. /* SIFCR : FIFO Control */
  156. #define TXX9_SIFCR_SWRST 0x00008000
  157. #define TXX9_SIFCR_RDIL_MASK 0x00000180
  158. #define TXX9_SIFCR_RDIL_1 0x00000000
  159. #define TXX9_SIFCR_RDIL_4 0x00000080
  160. #define TXX9_SIFCR_RDIL_8 0x00000100
  161. #define TXX9_SIFCR_RDIL_12 0x00000180
  162. #define TXX9_SIFCR_RDIL_MAX 0x00000180
  163. #define TXX9_SIFCR_TDIL_MASK 0x00000018
  164. #define TXX9_SIFCR_TDIL_MASK 0x00000018
  165. #define TXX9_SIFCR_TDIL_1 0x00000000
  166. #define TXX9_SIFCR_TDIL_4 0x00000001
  167. #define TXX9_SIFCR_TDIL_8 0x00000010
  168. #define TXX9_SIFCR_TDIL_MAX 0x00000010
  169. #define TXX9_SIFCR_TFRST 0x00000004
  170. #define TXX9_SIFCR_RFRST 0x00000002
  171. #define TXX9_SIFCR_FRSTE 0x00000001
  172. #define TXX9_SIO_TX_FIFO 8
  173. #define TXX9_SIO_RX_FIFO 16
  174. /* SIFLCR : Flow Control */
  175. #define TXX9_SIFLCR_RCS 0x00001000
  176. #define TXX9_SIFLCR_TES 0x00000800
  177. #define TXX9_SIFLCR_RTSSC 0x00000200
  178. #define TXX9_SIFLCR_RSDE 0x00000100
  179. #define TXX9_SIFLCR_TSDE 0x00000080
  180. #define TXX9_SIFLCR_RTSTL_MASK 0x0000001e
  181. #define TXX9_SIFLCR_RTSTL_MAX 0x0000001e
  182. #define TXX9_SIFLCR_TBRK 0x00000001
  183. /* SIBGR : Baudrate Control */
  184. #define TXX9_SIBGR_BCLK_MASK 0x00000300
  185. #define TXX9_SIBGR_BCLK_T0 0x00000000
  186. #define TXX9_SIBGR_BCLK_T2 0x00000100
  187. #define TXX9_SIBGR_BCLK_T4 0x00000200
  188. #define TXX9_SIBGR_BCLK_T6 0x00000300
  189. #define TXX9_SIBGR_BRD_MASK 0x000000ff
  190. static inline unsigned int sio_in(struct uart_txx9_port *up, int offset)
  191. {
  192. switch (up->port.iotype) {
  193. default:
  194. return __raw_readl(up->port.membase + offset);
  195. case UPIO_PORT:
  196. return inl(up->port.iobase + offset);
  197. }
  198. }
  199. static inline void
  200. sio_out(struct uart_txx9_port *up, int offset, int value)
  201. {
  202. switch (up->port.iotype) {
  203. default:
  204. __raw_writel(value, up->port.membase + offset);
  205. break;
  206. case UPIO_PORT:
  207. outl(value, up->port.iobase + offset);
  208. break;
  209. }
  210. }
  211. static inline void
  212. sio_mask(struct uart_txx9_port *up, int offset, unsigned int value)
  213. {
  214. sio_out(up, offset, sio_in(up, offset) & ~value);
  215. }
  216. static inline void
  217. sio_set(struct uart_txx9_port *up, int offset, unsigned int value)
  218. {
  219. sio_out(up, offset, sio_in(up, offset) | value);
  220. }
  221. static inline void
  222. sio_quot_set(struct uart_txx9_port *up, int quot)
  223. {
  224. quot >>= 1;
  225. if (quot < 256)
  226. sio_out(up, TXX9_SIBGR, quot | TXX9_SIBGR_BCLK_T0);
  227. else if (quot < (256 << 2))
  228. sio_out(up, TXX9_SIBGR, (quot >> 2) | TXX9_SIBGR_BCLK_T2);
  229. else if (quot < (256 << 4))
  230. sio_out(up, TXX9_SIBGR, (quot >> 4) | TXX9_SIBGR_BCLK_T4);
  231. else if (quot < (256 << 6))
  232. sio_out(up, TXX9_SIBGR, (quot >> 6) | TXX9_SIBGR_BCLK_T6);
  233. else
  234. sio_out(up, TXX9_SIBGR, 0xff | TXX9_SIBGR_BCLK_T6);
  235. }
  236. static void serial_txx9_stop_tx(struct uart_port *port)
  237. {
  238. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  239. sio_mask(up, TXX9_SIDICR, TXX9_SIDICR_TIE);
  240. }
  241. static void serial_txx9_start_tx(struct uart_port *port)
  242. {
  243. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  244. sio_set(up, TXX9_SIDICR, TXX9_SIDICR_TIE);
  245. }
  246. static void serial_txx9_stop_rx(struct uart_port *port)
  247. {
  248. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  249. up->port.read_status_mask &= ~TXX9_SIDISR_RDIS;
  250. }
  251. static void serial_txx9_enable_ms(struct uart_port *port)
  252. {
  253. /* TXX9-SIO can not control DTR... */
  254. }
  255. static inline void
  256. receive_chars(struct uart_txx9_port *up, unsigned int *status, struct pt_regs *regs)
  257. {
  258. struct tty_struct *tty = up->port.info->tty;
  259. unsigned char ch;
  260. unsigned int disr = *status;
  261. int max_count = 256;
  262. char flag;
  263. unsigned int next_ignore_status_mask;
  264. do {
  265. ch = sio_in(up, TXX9_SIRFIFO);
  266. flag = TTY_NORMAL;
  267. up->port.icount.rx++;
  268. /* mask out RFDN_MASK bit added by previous overrun */
  269. next_ignore_status_mask =
  270. up->port.ignore_status_mask & ~TXX9_SIDISR_RFDN_MASK;
  271. if (unlikely(disr & (TXX9_SIDISR_UBRK | TXX9_SIDISR_UPER |
  272. TXX9_SIDISR_UFER | TXX9_SIDISR_UOER))) {
  273. /*
  274. * For statistics only
  275. */
  276. if (disr & TXX9_SIDISR_UBRK) {
  277. disr &= ~(TXX9_SIDISR_UFER | TXX9_SIDISR_UPER);
  278. up->port.icount.brk++;
  279. /*
  280. * We do the SysRQ and SAK checking
  281. * here because otherwise the break
  282. * may get masked by ignore_status_mask
  283. * or read_status_mask.
  284. */
  285. if (uart_handle_break(&up->port))
  286. goto ignore_char;
  287. } else if (disr & TXX9_SIDISR_UPER)
  288. up->port.icount.parity++;
  289. else if (disr & TXX9_SIDISR_UFER)
  290. up->port.icount.frame++;
  291. if (disr & TXX9_SIDISR_UOER) {
  292. up->port.icount.overrun++;
  293. /*
  294. * The receiver read buffer still hold
  295. * a char which caused overrun.
  296. * Ignore next char by adding RFDN_MASK
  297. * to ignore_status_mask temporarily.
  298. */
  299. next_ignore_status_mask |=
  300. TXX9_SIDISR_RFDN_MASK;
  301. }
  302. /*
  303. * Mask off conditions which should be ingored.
  304. */
  305. disr &= up->port.read_status_mask;
  306. if (disr & TXX9_SIDISR_UBRK) {
  307. flag = TTY_BREAK;
  308. } else if (disr & TXX9_SIDISR_UPER)
  309. flag = TTY_PARITY;
  310. else if (disr & TXX9_SIDISR_UFER)
  311. flag = TTY_FRAME;
  312. }
  313. if (uart_handle_sysrq_char(&up->port, ch, regs))
  314. goto ignore_char;
  315. uart_insert_char(&up->port, disr, TXX9_SIDISR_UOER, ch, flag);
  316. ignore_char:
  317. up->port.ignore_status_mask = next_ignore_status_mask;
  318. disr = sio_in(up, TXX9_SIDISR);
  319. } while (!(disr & TXX9_SIDISR_UVALID) && (max_count-- > 0));
  320. spin_unlock(&up->port.lock);
  321. tty_flip_buffer_push(tty);
  322. spin_lock(&up->port.lock);
  323. *status = disr;
  324. }
  325. static inline void transmit_chars(struct uart_txx9_port *up)
  326. {
  327. struct circ_buf *xmit = &up->port.info->xmit;
  328. int count;
  329. if (up->port.x_char) {
  330. sio_out(up, TXX9_SITFIFO, up->port.x_char);
  331. up->port.icount.tx++;
  332. up->port.x_char = 0;
  333. return;
  334. }
  335. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  336. serial_txx9_stop_tx(&up->port);
  337. return;
  338. }
  339. count = TXX9_SIO_TX_FIFO;
  340. do {
  341. sio_out(up, TXX9_SITFIFO, xmit->buf[xmit->tail]);
  342. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  343. up->port.icount.tx++;
  344. if (uart_circ_empty(xmit))
  345. break;
  346. } while (--count > 0);
  347. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  348. uart_write_wakeup(&up->port);
  349. if (uart_circ_empty(xmit))
  350. serial_txx9_stop_tx(&up->port);
  351. }
  352. static irqreturn_t serial_txx9_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  353. {
  354. int pass_counter = 0;
  355. struct uart_txx9_port *up = dev_id;
  356. unsigned int status;
  357. while (1) {
  358. spin_lock(&up->port.lock);
  359. status = sio_in(up, TXX9_SIDISR);
  360. if (!(sio_in(up, TXX9_SIDICR) & TXX9_SIDICR_TIE))
  361. status &= ~TXX9_SIDISR_TDIS;
  362. if (!(status & (TXX9_SIDISR_TDIS | TXX9_SIDISR_RDIS |
  363. TXX9_SIDISR_TOUT))) {
  364. spin_unlock(&up->port.lock);
  365. break;
  366. }
  367. if (status & TXX9_SIDISR_RDIS)
  368. receive_chars(up, &status, regs);
  369. if (status & TXX9_SIDISR_TDIS)
  370. transmit_chars(up);
  371. /* Clear TX/RX Int. Status */
  372. sio_mask(up, TXX9_SIDISR,
  373. TXX9_SIDISR_TDIS | TXX9_SIDISR_RDIS |
  374. TXX9_SIDISR_TOUT);
  375. spin_unlock(&up->port.lock);
  376. if (pass_counter++ > PASS_LIMIT)
  377. break;
  378. }
  379. return pass_counter ? IRQ_HANDLED : IRQ_NONE;
  380. }
  381. static unsigned int serial_txx9_tx_empty(struct uart_port *port)
  382. {
  383. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  384. unsigned long flags;
  385. unsigned int ret;
  386. spin_lock_irqsave(&up->port.lock, flags);
  387. ret = (sio_in(up, TXX9_SICISR) & TXX9_SICISR_TXALS) ? TIOCSER_TEMT : 0;
  388. spin_unlock_irqrestore(&up->port.lock, flags);
  389. return ret;
  390. }
  391. static unsigned int serial_txx9_get_mctrl(struct uart_port *port)
  392. {
  393. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  394. unsigned int ret;
  395. ret = ((sio_in(up, TXX9_SIFLCR) & TXX9_SIFLCR_RTSSC) ? 0 : TIOCM_RTS)
  396. | ((sio_in(up, TXX9_SICISR) & TXX9_SICISR_CTSS) ? 0 : TIOCM_CTS);
  397. return ret;
  398. }
  399. static void serial_txx9_set_mctrl(struct uart_port *port, unsigned int mctrl)
  400. {
  401. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  402. if (mctrl & TIOCM_RTS)
  403. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSSC);
  404. else
  405. sio_set(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSSC);
  406. }
  407. static void serial_txx9_break_ctl(struct uart_port *port, int break_state)
  408. {
  409. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  410. unsigned long flags;
  411. spin_lock_irqsave(&up->port.lock, flags);
  412. if (break_state == -1)
  413. sio_set(up, TXX9_SIFLCR, TXX9_SIFLCR_TBRK);
  414. else
  415. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_TBRK);
  416. spin_unlock_irqrestore(&up->port.lock, flags);
  417. }
  418. static int serial_txx9_startup(struct uart_port *port)
  419. {
  420. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  421. unsigned long flags;
  422. int retval;
  423. /*
  424. * Clear the FIFO buffers and disable them.
  425. * (they will be reenabled in set_termios())
  426. */
  427. sio_set(up, TXX9_SIFCR,
  428. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  429. /* clear reset */
  430. sio_mask(up, TXX9_SIFCR,
  431. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  432. sio_out(up, TXX9_SIDICR, 0);
  433. /*
  434. * Clear the interrupt registers.
  435. */
  436. sio_out(up, TXX9_SIDISR, 0);
  437. retval = request_irq(up->port.irq, serial_txx9_interrupt,
  438. IRQF_SHARED, "serial_txx9", up);
  439. if (retval)
  440. return retval;
  441. /*
  442. * Now, initialize the UART
  443. */
  444. spin_lock_irqsave(&up->port.lock, flags);
  445. serial_txx9_set_mctrl(&up->port, up->port.mctrl);
  446. spin_unlock_irqrestore(&up->port.lock, flags);
  447. /* Enable RX/TX */
  448. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_RSDE | TXX9_SIFLCR_TSDE);
  449. /*
  450. * Finally, enable interrupts.
  451. */
  452. sio_set(up, TXX9_SIDICR, TXX9_SIDICR_RIE);
  453. return 0;
  454. }
  455. static void serial_txx9_shutdown(struct uart_port *port)
  456. {
  457. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  458. unsigned long flags;
  459. /*
  460. * Disable interrupts from this port
  461. */
  462. sio_out(up, TXX9_SIDICR, 0); /* disable all intrs */
  463. spin_lock_irqsave(&up->port.lock, flags);
  464. serial_txx9_set_mctrl(&up->port, up->port.mctrl);
  465. spin_unlock_irqrestore(&up->port.lock, flags);
  466. /*
  467. * Disable break condition
  468. */
  469. sio_mask(up, TXX9_SIFLCR, TXX9_SIFLCR_TBRK);
  470. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  471. if (up->port.cons && up->port.line == up->port.cons->index) {
  472. free_irq(up->port.irq, up);
  473. return;
  474. }
  475. #endif
  476. /* reset FIFOs */
  477. sio_set(up, TXX9_SIFCR,
  478. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  479. /* clear reset */
  480. sio_mask(up, TXX9_SIFCR,
  481. TXX9_SIFCR_TFRST | TXX9_SIFCR_RFRST | TXX9_SIFCR_FRSTE);
  482. /* Disable RX/TX */
  483. sio_set(up, TXX9_SIFLCR, TXX9_SIFLCR_RSDE | TXX9_SIFLCR_TSDE);
  484. free_irq(up->port.irq, up);
  485. }
  486. static void
  487. serial_txx9_set_termios(struct uart_port *port, struct termios *termios,
  488. struct termios *old)
  489. {
  490. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  491. unsigned int cval, fcr = 0;
  492. unsigned long flags;
  493. unsigned int baud, quot;
  494. cval = sio_in(up, TXX9_SILCR);
  495. /* byte size and parity */
  496. cval &= ~TXX9_SILCR_UMODE_MASK;
  497. switch (termios->c_cflag & CSIZE) {
  498. case CS7:
  499. cval |= TXX9_SILCR_UMODE_7BIT;
  500. break;
  501. default:
  502. case CS5: /* not supported */
  503. case CS6: /* not supported */
  504. case CS8:
  505. cval |= TXX9_SILCR_UMODE_8BIT;
  506. break;
  507. }
  508. cval &= ~TXX9_SILCR_USBL_MASK;
  509. if (termios->c_cflag & CSTOPB)
  510. cval |= TXX9_SILCR_USBL_2BIT;
  511. else
  512. cval |= TXX9_SILCR_USBL_1BIT;
  513. cval &= ~(TXX9_SILCR_UPEN | TXX9_SILCR_UEPS);
  514. if (termios->c_cflag & PARENB)
  515. cval |= TXX9_SILCR_UPEN;
  516. if (!(termios->c_cflag & PARODD))
  517. cval |= TXX9_SILCR_UEPS;
  518. /*
  519. * Ask the core to calculate the divisor for us.
  520. */
  521. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16/2);
  522. quot = uart_get_divisor(port, baud);
  523. /* Set up FIFOs */
  524. /* TX Int by FIFO Empty, RX Int by Receiving 1 char. */
  525. fcr = TXX9_SIFCR_TDIL_MAX | TXX9_SIFCR_RDIL_1;
  526. /*
  527. * Ok, we're now changing the port state. Do it with
  528. * interrupts disabled.
  529. */
  530. spin_lock_irqsave(&up->port.lock, flags);
  531. /*
  532. * Update the per-port timeout.
  533. */
  534. uart_update_timeout(port, termios->c_cflag, baud);
  535. up->port.read_status_mask = TXX9_SIDISR_UOER |
  536. TXX9_SIDISR_TDIS | TXX9_SIDISR_RDIS;
  537. if (termios->c_iflag & INPCK)
  538. up->port.read_status_mask |= TXX9_SIDISR_UFER | TXX9_SIDISR_UPER;
  539. if (termios->c_iflag & (BRKINT | PARMRK))
  540. up->port.read_status_mask |= TXX9_SIDISR_UBRK;
  541. /*
  542. * Characteres to ignore
  543. */
  544. up->port.ignore_status_mask = 0;
  545. if (termios->c_iflag & IGNPAR)
  546. up->port.ignore_status_mask |= TXX9_SIDISR_UPER | TXX9_SIDISR_UFER;
  547. if (termios->c_iflag & IGNBRK) {
  548. up->port.ignore_status_mask |= TXX9_SIDISR_UBRK;
  549. /*
  550. * If we're ignoring parity and break indicators,
  551. * ignore overruns too (for real raw support).
  552. */
  553. if (termios->c_iflag & IGNPAR)
  554. up->port.ignore_status_mask |= TXX9_SIDISR_UOER;
  555. }
  556. /*
  557. * ignore all characters if CREAD is not set
  558. */
  559. if ((termios->c_cflag & CREAD) == 0)
  560. up->port.ignore_status_mask |= TXX9_SIDISR_RDIS;
  561. /* CTS flow control flag */
  562. if ((termios->c_cflag & CRTSCTS) &&
  563. (up->port.flags & UPF_TXX9_HAVE_CTS_LINE)) {
  564. sio_set(up, TXX9_SIFLCR,
  565. TXX9_SIFLCR_RCS | TXX9_SIFLCR_TES);
  566. } else {
  567. sio_mask(up, TXX9_SIFLCR,
  568. TXX9_SIFLCR_RCS | TXX9_SIFLCR_TES);
  569. }
  570. sio_out(up, TXX9_SILCR, cval);
  571. sio_quot_set(up, quot);
  572. sio_out(up, TXX9_SIFCR, fcr);
  573. serial_txx9_set_mctrl(&up->port, up->port.mctrl);
  574. spin_unlock_irqrestore(&up->port.lock, flags);
  575. }
  576. static void
  577. serial_txx9_pm(struct uart_port *port, unsigned int state,
  578. unsigned int oldstate)
  579. {
  580. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  581. if (up->pm)
  582. up->pm(port, state, oldstate);
  583. }
  584. static int serial_txx9_request_resource(struct uart_txx9_port *up)
  585. {
  586. unsigned int size = TXX9_REGION_SIZE;
  587. int ret = 0;
  588. switch (up->port.iotype) {
  589. default:
  590. if (!up->port.mapbase)
  591. break;
  592. if (!request_mem_region(up->port.mapbase, size, "serial_txx9")) {
  593. ret = -EBUSY;
  594. break;
  595. }
  596. if (up->port.flags & UPF_IOREMAP) {
  597. up->port.membase = ioremap(up->port.mapbase, size);
  598. if (!up->port.membase) {
  599. release_mem_region(up->port.mapbase, size);
  600. ret = -ENOMEM;
  601. }
  602. }
  603. break;
  604. case UPIO_PORT:
  605. if (!request_region(up->port.iobase, size, "serial_txx9"))
  606. ret = -EBUSY;
  607. break;
  608. }
  609. return ret;
  610. }
  611. static void serial_txx9_release_resource(struct uart_txx9_port *up)
  612. {
  613. unsigned int size = TXX9_REGION_SIZE;
  614. switch (up->port.iotype) {
  615. default:
  616. if (!up->port.mapbase)
  617. break;
  618. if (up->port.flags & UPF_IOREMAP) {
  619. iounmap(up->port.membase);
  620. up->port.membase = NULL;
  621. }
  622. release_mem_region(up->port.mapbase, size);
  623. break;
  624. case UPIO_PORT:
  625. release_region(up->port.iobase, size);
  626. break;
  627. }
  628. }
  629. static void serial_txx9_release_port(struct uart_port *port)
  630. {
  631. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  632. serial_txx9_release_resource(up);
  633. }
  634. static int serial_txx9_request_port(struct uart_port *port)
  635. {
  636. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  637. return serial_txx9_request_resource(up);
  638. }
  639. static void serial_txx9_config_port(struct uart_port *port, int uflags)
  640. {
  641. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  642. unsigned long flags;
  643. int ret;
  644. /*
  645. * Find the region that we can probe for. This in turn
  646. * tells us whether we can probe for the type of port.
  647. */
  648. ret = serial_txx9_request_resource(up);
  649. if (ret < 0)
  650. return;
  651. port->type = PORT_TXX9;
  652. up->port.fifosize = TXX9_SIO_TX_FIFO;
  653. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  654. if (up->port.line == up->port.cons->index)
  655. return;
  656. #endif
  657. spin_lock_irqsave(&up->port.lock, flags);
  658. /*
  659. * Reset the UART.
  660. */
  661. sio_out(up, TXX9_SIFCR, TXX9_SIFCR_SWRST);
  662. #ifdef CONFIG_CPU_TX49XX
  663. /* TX4925 BUG WORKAROUND. Accessing SIOC register
  664. * immediately after soft reset causes bus error. */
  665. iob();
  666. udelay(1);
  667. #endif
  668. while (sio_in(up, TXX9_SIFCR) & TXX9_SIFCR_SWRST)
  669. ;
  670. /* TX Int by FIFO Empty, RX Int by Receiving 1 char. */
  671. sio_set(up, TXX9_SIFCR,
  672. TXX9_SIFCR_TDIL_MAX | TXX9_SIFCR_RDIL_1);
  673. /* initial settings */
  674. sio_out(up, TXX9_SILCR,
  675. TXX9_SILCR_UMODE_8BIT | TXX9_SILCR_USBL_1BIT |
  676. ((up->port.flags & UPF_TXX9_USE_SCLK) ?
  677. TXX9_SILCR_SCS_SCLK_BG : TXX9_SILCR_SCS_IMCLK_BG));
  678. sio_quot_set(up, uart_get_divisor(port, 9600));
  679. sio_out(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSTL_MAX /* 15 */);
  680. spin_unlock_irqrestore(&up->port.lock, flags);
  681. }
  682. static int
  683. serial_txx9_verify_port(struct uart_port *port, struct serial_struct *ser)
  684. {
  685. unsigned long new_port = ser->port;
  686. if (HIGH_BITS_OFFSET)
  687. new_port += (unsigned long)ser->port_high << HIGH_BITS_OFFSET;
  688. if (ser->type != port->type ||
  689. ser->irq != port->irq ||
  690. ser->io_type != port->iotype ||
  691. new_port != port->iobase ||
  692. (unsigned long)ser->iomem_base != port->mapbase)
  693. return -EINVAL;
  694. return 0;
  695. }
  696. static const char *
  697. serial_txx9_type(struct uart_port *port)
  698. {
  699. return "txx9";
  700. }
  701. static struct uart_ops serial_txx9_pops = {
  702. .tx_empty = serial_txx9_tx_empty,
  703. .set_mctrl = serial_txx9_set_mctrl,
  704. .get_mctrl = serial_txx9_get_mctrl,
  705. .stop_tx = serial_txx9_stop_tx,
  706. .start_tx = serial_txx9_start_tx,
  707. .stop_rx = serial_txx9_stop_rx,
  708. .enable_ms = serial_txx9_enable_ms,
  709. .break_ctl = serial_txx9_break_ctl,
  710. .startup = serial_txx9_startup,
  711. .shutdown = serial_txx9_shutdown,
  712. .set_termios = serial_txx9_set_termios,
  713. .pm = serial_txx9_pm,
  714. .type = serial_txx9_type,
  715. .release_port = serial_txx9_release_port,
  716. .request_port = serial_txx9_request_port,
  717. .config_port = serial_txx9_config_port,
  718. .verify_port = serial_txx9_verify_port,
  719. };
  720. static struct uart_txx9_port serial_txx9_ports[UART_NR];
  721. static void __init serial_txx9_register_ports(struct uart_driver *drv)
  722. {
  723. int i;
  724. for (i = 0; i < UART_NR; i++) {
  725. struct uart_txx9_port *up = &serial_txx9_ports[i];
  726. up->port.line = i;
  727. up->port.ops = &serial_txx9_pops;
  728. if (up->port.iobase || up->port.mapbase)
  729. uart_add_one_port(drv, &up->port);
  730. }
  731. }
  732. #ifdef CONFIG_SERIAL_TXX9_CONSOLE
  733. /*
  734. * Wait for transmitter & holding register to empty
  735. */
  736. static inline void wait_for_xmitr(struct uart_txx9_port *up)
  737. {
  738. unsigned int tmout = 10000;
  739. /* Wait up to 10ms for the character(s) to be sent. */
  740. while (--tmout &&
  741. !(sio_in(up, TXX9_SICISR) & TXX9_SICISR_TXALS))
  742. udelay(1);
  743. /* Wait up to 1s for flow control if necessary */
  744. if (up->port.flags & UPF_CONS_FLOW) {
  745. tmout = 1000000;
  746. while (--tmout &&
  747. (sio_in(up, TXX9_SICISR) & TXX9_SICISR_CTSS))
  748. udelay(1);
  749. }
  750. }
  751. static void serial_txx9_console_putchar(struct uart_port *port, int ch)
  752. {
  753. struct uart_txx9_port *up = (struct uart_txx9_port *)port;
  754. wait_for_xmitr(up);
  755. sio_out(up, TXX9_SITFIFO, ch);
  756. }
  757. /*
  758. * Print a string to the serial port trying not to disturb
  759. * any possible real use of the port...
  760. *
  761. * The console_lock must be held when we get here.
  762. */
  763. static void
  764. serial_txx9_console_write(struct console *co, const char *s, unsigned int count)
  765. {
  766. struct uart_txx9_port *up = &serial_txx9_ports[co->index];
  767. unsigned int ier, flcr;
  768. /*
  769. * First save the UER then disable the interrupts
  770. */
  771. ier = sio_in(up, TXX9_SIDICR);
  772. sio_out(up, TXX9_SIDICR, 0);
  773. /*
  774. * Disable flow-control if enabled (and unnecessary)
  775. */
  776. flcr = sio_in(up, TXX9_SIFLCR);
  777. if (!(up->port.flags & UPF_CONS_FLOW) && (flcr & TXX9_SIFLCR_TES))
  778. sio_out(up, TXX9_SIFLCR, flcr & ~TXX9_SIFLCR_TES);
  779. uart_console_write(&up->port, s, count, serial_txx9_console_putchar);
  780. /*
  781. * Finally, wait for transmitter to become empty
  782. * and restore the IER
  783. */
  784. wait_for_xmitr(up);
  785. sio_out(up, TXX9_SIFLCR, flcr);
  786. sio_out(up, TXX9_SIDICR, ier);
  787. }
  788. static int serial_txx9_console_setup(struct console *co, char *options)
  789. {
  790. struct uart_port *port;
  791. struct uart_txx9_port *up;
  792. int baud = 9600;
  793. int bits = 8;
  794. int parity = 'n';
  795. int flow = 'n';
  796. /*
  797. * Check whether an invalid uart number has been specified, and
  798. * if so, search for the first available port that does have
  799. * console support.
  800. */
  801. if (co->index >= UART_NR)
  802. co->index = 0;
  803. up = &serial_txx9_ports[co->index];
  804. port = &up->port;
  805. if (!port->ops)
  806. return -ENODEV;
  807. /*
  808. * Disable UART interrupts, set DTR and RTS high
  809. * and set speed.
  810. */
  811. sio_out(up, TXX9_SIDICR, 0);
  812. /* initial settings */
  813. sio_out(up, TXX9_SILCR,
  814. TXX9_SILCR_UMODE_8BIT | TXX9_SILCR_USBL_1BIT |
  815. ((port->flags & UPF_TXX9_USE_SCLK) ?
  816. TXX9_SILCR_SCS_SCLK_BG : TXX9_SILCR_SCS_IMCLK_BG));
  817. sio_out(up, TXX9_SIFLCR, TXX9_SIFLCR_RTSTL_MAX /* 15 */);
  818. if (options)
  819. uart_parse_options(options, &baud, &parity, &bits, &flow);
  820. return uart_set_options(port, co, baud, parity, bits, flow);
  821. }
  822. static struct uart_driver serial_txx9_reg;
  823. static struct console serial_txx9_console = {
  824. .name = TXX9_TTY_NAME,
  825. .write = serial_txx9_console_write,
  826. .device = uart_console_device,
  827. .setup = serial_txx9_console_setup,
  828. .flags = CON_PRINTBUFFER,
  829. .index = -1,
  830. .data = &serial_txx9_reg,
  831. };
  832. static int __init serial_txx9_console_init(void)
  833. {
  834. register_console(&serial_txx9_console);
  835. return 0;
  836. }
  837. console_initcall(serial_txx9_console_init);
  838. #define SERIAL_TXX9_CONSOLE &serial_txx9_console
  839. #else
  840. #define SERIAL_TXX9_CONSOLE NULL
  841. #endif
  842. static struct uart_driver serial_txx9_reg = {
  843. .owner = THIS_MODULE,
  844. .driver_name = "serial_txx9",
  845. .dev_name = TXX9_TTY_NAME,
  846. .major = TXX9_TTY_MAJOR,
  847. .minor = TXX9_TTY_MINOR_START,
  848. .nr = UART_NR,
  849. .cons = SERIAL_TXX9_CONSOLE,
  850. };
  851. int __init early_serial_txx9_setup(struct uart_port *port)
  852. {
  853. if (port->line >= ARRAY_SIZE(serial_txx9_ports))
  854. return -ENODEV;
  855. serial_txx9_ports[port->line].port = *port;
  856. serial_txx9_ports[port->line].port.ops = &serial_txx9_pops;
  857. serial_txx9_ports[port->line].port.flags |= UPF_BOOT_AUTOCONF;
  858. return 0;
  859. }
  860. #ifdef ENABLE_SERIAL_TXX9_PCI
  861. /**
  862. * serial_txx9_suspend_port - suspend one serial port
  863. * @line: serial line number
  864. * @level: the level of port suspension, as per uart_suspend_port
  865. *
  866. * Suspend one serial port.
  867. */
  868. static void serial_txx9_suspend_port(int line)
  869. {
  870. uart_suspend_port(&serial_txx9_reg, &serial_txx9_ports[line].port);
  871. }
  872. /**
  873. * serial_txx9_resume_port - resume one serial port
  874. * @line: serial line number
  875. * @level: the level of port resumption, as per uart_resume_port
  876. *
  877. * Resume one serial port.
  878. */
  879. static void serial_txx9_resume_port(int line)
  880. {
  881. uart_resume_port(&serial_txx9_reg, &serial_txx9_ports[line].port);
  882. }
  883. static DEFINE_MUTEX(serial_txx9_mutex);
  884. /**
  885. * serial_txx9_register_port - register a serial port
  886. * @port: serial port template
  887. *
  888. * Configure the serial port specified by the request.
  889. *
  890. * The port is then probed and if necessary the IRQ is autodetected
  891. * If this fails an error is returned.
  892. *
  893. * On success the port is ready to use and the line number is returned.
  894. */
  895. static int __devinit serial_txx9_register_port(struct uart_port *port)
  896. {
  897. int i;
  898. struct uart_txx9_port *uart;
  899. int ret = -ENOSPC;
  900. mutex_lock(&serial_txx9_mutex);
  901. for (i = 0; i < UART_NR; i++) {
  902. uart = &serial_txx9_ports[i];
  903. if (!(uart->port.iobase || uart->port.mapbase))
  904. break;
  905. }
  906. if (i < UART_NR) {
  907. uart->port.iobase = port->iobase;
  908. uart->port.membase = port->membase;
  909. uart->port.irq = port->irq;
  910. uart->port.uartclk = port->uartclk;
  911. uart->port.iotype = port->iotype;
  912. uart->port.flags = port->flags | UPF_BOOT_AUTOCONF;
  913. uart->port.mapbase = port->mapbase;
  914. if (port->dev)
  915. uart->port.dev = port->dev;
  916. ret = uart_add_one_port(&serial_txx9_reg, &uart->port);
  917. if (ret == 0)
  918. ret = uart->port.line;
  919. }
  920. mutex_unlock(&serial_txx9_mutex);
  921. return ret;
  922. }
  923. /**
  924. * serial_txx9_unregister_port - remove a txx9 serial port at runtime
  925. * @line: serial line number
  926. *
  927. * Remove one serial port. This may not be called from interrupt
  928. * context. We hand the port back to the our control.
  929. */
  930. static void __devexit serial_txx9_unregister_port(int line)
  931. {
  932. struct uart_txx9_port *uart = &serial_txx9_ports[line];
  933. mutex_lock(&serial_txx9_mutex);
  934. uart_remove_one_port(&serial_txx9_reg, &uart->port);
  935. uart->port.flags = 0;
  936. uart->port.type = PORT_UNKNOWN;
  937. uart->port.iobase = 0;
  938. uart->port.mapbase = 0;
  939. uart->port.membase = NULL;
  940. uart->port.dev = NULL;
  941. mutex_unlock(&serial_txx9_mutex);
  942. }
  943. /*
  944. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  945. * to the arrangement of serial ports on a PCI card.
  946. */
  947. static int __devinit
  948. pciserial_txx9_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  949. {
  950. struct uart_port port;
  951. int line;
  952. int rc;
  953. rc = pci_enable_device(dev);
  954. if (rc)
  955. return rc;
  956. memset(&port, 0, sizeof(port));
  957. port.ops = &serial_txx9_pops;
  958. port.flags |= UPF_TXX9_HAVE_CTS_LINE;
  959. port.uartclk = 66670000;
  960. port.irq = dev->irq;
  961. port.iotype = UPIO_PORT;
  962. port.iobase = pci_resource_start(dev, 1);
  963. port.dev = &dev->dev;
  964. line = serial_txx9_register_port(&port);
  965. if (line < 0) {
  966. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), line);
  967. }
  968. pci_set_drvdata(dev, (void *)(long)line);
  969. return 0;
  970. }
  971. static void __devexit pciserial_txx9_remove_one(struct pci_dev *dev)
  972. {
  973. int line = (int)(long)pci_get_drvdata(dev);
  974. pci_set_drvdata(dev, NULL);
  975. if (line) {
  976. serial_txx9_unregister_port(line);
  977. pci_disable_device(dev);
  978. }
  979. }
  980. static int pciserial_txx9_suspend_one(struct pci_dev *dev, pm_message_t state)
  981. {
  982. int line = (int)(long)pci_get_drvdata(dev);
  983. if (line)
  984. serial_txx9_suspend_port(line);
  985. pci_save_state(dev);
  986. pci_set_power_state(dev, pci_choose_state(dev, state));
  987. return 0;
  988. }
  989. static int pciserial_txx9_resume_one(struct pci_dev *dev)
  990. {
  991. int line = (int)(long)pci_get_drvdata(dev);
  992. pci_set_power_state(dev, PCI_D0);
  993. pci_restore_state(dev);
  994. if (line) {
  995. pci_enable_device(dev);
  996. serial_txx9_resume_port(line);
  997. }
  998. return 0;
  999. }
  1000. static struct pci_device_id serial_txx9_pci_tbl[] = {
  1001. { PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC86C001_MISC,
  1002. PCI_ANY_ID, PCI_ANY_ID,
  1003. 0, 0, 0 },
  1004. { 0, }
  1005. };
  1006. static struct pci_driver serial_txx9_pci_driver = {
  1007. .name = "serial_txx9",
  1008. .probe = pciserial_txx9_init_one,
  1009. .remove = __devexit_p(pciserial_txx9_remove_one),
  1010. .suspend = pciserial_txx9_suspend_one,
  1011. .resume = pciserial_txx9_resume_one,
  1012. .id_table = serial_txx9_pci_tbl,
  1013. };
  1014. MODULE_DEVICE_TABLE(pci, serial_txx9_pci_tbl);
  1015. #endif /* ENABLE_SERIAL_TXX9_PCI */
  1016. static int __init serial_txx9_init(void)
  1017. {
  1018. int ret;
  1019. printk(KERN_INFO "%s version %s\n", serial_name, serial_version);
  1020. ret = uart_register_driver(&serial_txx9_reg);
  1021. if (ret >= 0) {
  1022. serial_txx9_register_ports(&serial_txx9_reg);
  1023. #ifdef ENABLE_SERIAL_TXX9_PCI
  1024. ret = pci_register_driver(&serial_txx9_pci_driver);
  1025. #endif
  1026. }
  1027. return ret;
  1028. }
  1029. static void __exit serial_txx9_exit(void)
  1030. {
  1031. int i;
  1032. #ifdef ENABLE_SERIAL_TXX9_PCI
  1033. pci_unregister_driver(&serial_txx9_pci_driver);
  1034. #endif
  1035. for (i = 0; i < UART_NR; i++) {
  1036. struct uart_txx9_port *up = &serial_txx9_ports[i];
  1037. if (up->port.iobase || up->port.mapbase)
  1038. uart_remove_one_port(&serial_txx9_reg, &up->port);
  1039. }
  1040. uart_unregister_driver(&serial_txx9_reg);
  1041. }
  1042. module_init(serial_txx9_init);
  1043. module_exit(serial_txx9_exit);
  1044. MODULE_LICENSE("GPL");
  1045. MODULE_DESCRIPTION("TX39/49 serial driver");
  1046. MODULE_ALIAS_CHARDEV_MAJOR(TXX9_TTY_MAJOR);