ipr.h 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437
  1. /*
  2. * ipr.h -- driver for IBM Power Linux RAID adapters
  3. *
  4. * Written By: Brian King <brking@us.ibm.com>, IBM Corporation
  5. *
  6. * Copyright (C) 2003, 2004 IBM Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. * Alan Cox <alan@redhat.com> - Removed several careless u32/dma_addr_t errors
  23. * that broke 64bit platforms.
  24. */
  25. #ifndef _IPR_H
  26. #define _IPR_H
  27. #include <linux/types.h>
  28. #include <linux/completion.h>
  29. #include <linux/list.h>
  30. #include <linux/kref.h>
  31. #include <scsi/scsi.h>
  32. #include <scsi/scsi_cmnd.h>
  33. /*
  34. * Literals
  35. */
  36. #define IPR_DRIVER_VERSION "2.1.4"
  37. #define IPR_DRIVER_DATE "(August 2, 2006)"
  38. /*
  39. * IPR_MAX_CMD_PER_LUN: This defines the maximum number of outstanding
  40. * ops per device for devices not running tagged command queuing.
  41. * This can be adjusted at runtime through sysfs device attributes.
  42. */
  43. #define IPR_MAX_CMD_PER_LUN 6
  44. #define IPR_MAX_CMD_PER_ATA_LUN 1
  45. /*
  46. * IPR_NUM_BASE_CMD_BLKS: This defines the maximum number of
  47. * ops the mid-layer can send to the adapter.
  48. */
  49. #define IPR_NUM_BASE_CMD_BLKS 100
  50. #define IPR_SUBS_DEV_ID_2780 0x0264
  51. #define IPR_SUBS_DEV_ID_5702 0x0266
  52. #define IPR_SUBS_DEV_ID_5703 0x0278
  53. #define IPR_SUBS_DEV_ID_572E 0x028D
  54. #define IPR_SUBS_DEV_ID_573E 0x02D3
  55. #define IPR_SUBS_DEV_ID_573D 0x02D4
  56. #define IPR_SUBS_DEV_ID_571A 0x02C0
  57. #define IPR_SUBS_DEV_ID_571B 0x02BE
  58. #define IPR_SUBS_DEV_ID_571E 0x02BF
  59. #define IPR_SUBS_DEV_ID_571F 0x02D5
  60. #define IPR_SUBS_DEV_ID_572A 0x02C1
  61. #define IPR_SUBS_DEV_ID_572B 0x02C2
  62. #define IPR_SUBS_DEV_ID_575B 0x030D
  63. #define IPR_NAME "ipr"
  64. /*
  65. * Return codes
  66. */
  67. #define IPR_RC_JOB_CONTINUE 1
  68. #define IPR_RC_JOB_RETURN 2
  69. /*
  70. * IOASCs
  71. */
  72. #define IPR_IOASC_NR_INIT_CMD_REQUIRED 0x02040200
  73. #define IPR_IOASC_SYNC_REQUIRED 0x023f0000
  74. #define IPR_IOASC_MED_DO_NOT_REALLOC 0x03110C00
  75. #define IPR_IOASC_HW_SEL_TIMEOUT 0x04050000
  76. #define IPR_IOASC_HW_DEV_BUS_STATUS 0x04448500
  77. #define IPR_IOASC_IOASC_MASK 0xFFFFFF00
  78. #define IPR_IOASC_SCSI_STATUS_MASK 0x000000FF
  79. #define IPR_IOASC_IR_INVALID_REQ_TYPE_OR_PKT 0x05240000
  80. #define IPR_IOASC_IR_RESOURCE_HANDLE 0x05250000
  81. #define IPR_IOASC_IR_NO_CMDS_TO_2ND_IOA 0x05258100
  82. #define IPR_IOASA_IR_DUAL_IOA_DISABLED 0x052C8000
  83. #define IPR_IOASC_BUS_WAS_RESET 0x06290000
  84. #define IPR_IOASC_BUS_WAS_RESET_BY_OTHER 0x06298000
  85. #define IPR_IOASC_ABORTED_CMD_TERM_BY_HOST 0x0B5A0000
  86. #define IPR_FIRST_DRIVER_IOASC 0x10000000
  87. #define IPR_IOASC_IOA_WAS_RESET 0x10000001
  88. #define IPR_IOASC_PCI_ACCESS_ERROR 0x10000002
  89. #define IPR_NUM_LOG_HCAMS 2
  90. #define IPR_NUM_CFG_CHG_HCAMS 2
  91. #define IPR_NUM_HCAMS (IPR_NUM_LOG_HCAMS + IPR_NUM_CFG_CHG_HCAMS)
  92. #define IPR_MAX_NUM_TARGETS_PER_BUS 256
  93. #define IPR_MAX_NUM_LUNS_PER_TARGET 256
  94. #define IPR_MAX_NUM_VSET_LUNS_PER_TARGET 8
  95. #define IPR_VSET_BUS 0xff
  96. #define IPR_IOA_BUS 0xff
  97. #define IPR_IOA_TARGET 0xff
  98. #define IPR_IOA_LUN 0xff
  99. #define IPR_MAX_NUM_BUSES 16
  100. #define IPR_MAX_BUS_TO_SCAN IPR_MAX_NUM_BUSES
  101. #define IPR_NUM_RESET_RELOAD_RETRIES 3
  102. /* We need resources for HCAMS, IOA reset, IOA bringdown, and ERP */
  103. #define IPR_NUM_INTERNAL_CMD_BLKS (IPR_NUM_HCAMS + \
  104. ((IPR_NUM_RESET_RELOAD_RETRIES + 1) * 2) + 3)
  105. #define IPR_MAX_COMMANDS IPR_NUM_BASE_CMD_BLKS
  106. #define IPR_NUM_CMD_BLKS (IPR_NUM_BASE_CMD_BLKS + \
  107. IPR_NUM_INTERNAL_CMD_BLKS)
  108. #define IPR_MAX_PHYSICAL_DEVS 192
  109. #define IPR_MAX_SGLIST 64
  110. #define IPR_IOA_MAX_SECTORS 32767
  111. #define IPR_VSET_MAX_SECTORS 512
  112. #define IPR_MAX_CDB_LEN 16
  113. #define IPR_DEFAULT_BUS_WIDTH 16
  114. #define IPR_80MBs_SCSI_RATE ((80 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  115. #define IPR_U160_SCSI_RATE ((160 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  116. #define IPR_U320_SCSI_RATE ((320 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  117. #define IPR_MAX_SCSI_RATE(width) ((320 * 10) / ((width) / 8))
  118. #define IPR_IOA_RES_HANDLE 0xffffffff
  119. #define IPR_INVALID_RES_HANDLE 0
  120. #define IPR_IOA_RES_ADDR 0x00ffffff
  121. /*
  122. * Adapter Commands
  123. */
  124. #define IPR_QUERY_RSRC_STATE 0xC2
  125. #define IPR_RESET_DEVICE 0xC3
  126. #define IPR_RESET_TYPE_SELECT 0x80
  127. #define IPR_LUN_RESET 0x40
  128. #define IPR_TARGET_RESET 0x20
  129. #define IPR_BUS_RESET 0x10
  130. #define IPR_ATA_PHY_RESET 0x80
  131. #define IPR_ID_HOST_RR_Q 0xC4
  132. #define IPR_QUERY_IOA_CONFIG 0xC5
  133. #define IPR_CANCEL_ALL_REQUESTS 0xCE
  134. #define IPR_HOST_CONTROLLED_ASYNC 0xCF
  135. #define IPR_HCAM_CDB_OP_CODE_CONFIG_CHANGE 0x01
  136. #define IPR_HCAM_CDB_OP_CODE_LOG_DATA 0x02
  137. #define IPR_SET_SUPPORTED_DEVICES 0xFB
  138. #define IPR_IOA_SHUTDOWN 0xF7
  139. #define IPR_WR_BUF_DOWNLOAD_AND_SAVE 0x05
  140. /*
  141. * Timeouts
  142. */
  143. #define IPR_SHUTDOWN_TIMEOUT (ipr_fastfail ? 60 * HZ : 10 * 60 * HZ)
  144. #define IPR_VSET_RW_TIMEOUT (ipr_fastfail ? 30 * HZ : 2 * 60 * HZ)
  145. #define IPR_ABBREV_SHUTDOWN_TIMEOUT (10 * HZ)
  146. #define IPR_DEVICE_RESET_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  147. #define IPR_CANCEL_ALL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  148. #define IPR_ABORT_TASK_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  149. #define IPR_INTERNAL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  150. #define IPR_WRITE_BUFFER_TIMEOUT (10 * 60 * HZ)
  151. #define IPR_SET_SUP_DEVICE_TIMEOUT (2 * 60 * HZ)
  152. #define IPR_REQUEST_SENSE_TIMEOUT (10 * HZ)
  153. #define IPR_OPERATIONAL_TIMEOUT (5 * 60)
  154. #define IPR_WAIT_FOR_RESET_TIMEOUT (2 * HZ)
  155. #define IPR_CHECK_FOR_RESET_TIMEOUT (HZ / 10)
  156. #define IPR_WAIT_FOR_BIST_TIMEOUT (2 * HZ)
  157. #define IPR_DUMP_TIMEOUT (15 * HZ)
  158. /*
  159. * SCSI Literals
  160. */
  161. #define IPR_VENDOR_ID_LEN 8
  162. #define IPR_PROD_ID_LEN 16
  163. #define IPR_SERIAL_NUM_LEN 8
  164. /*
  165. * Hardware literals
  166. */
  167. #define IPR_FMT2_MBX_ADDR_MASK 0x0fffffff
  168. #define IPR_FMT2_MBX_BAR_SEL_MASK 0xf0000000
  169. #define IPR_FMT2_MKR_BAR_SEL_SHIFT 28
  170. #define IPR_GET_FMT2_BAR_SEL(mbx) \
  171. (((mbx) & IPR_FMT2_MBX_BAR_SEL_MASK) >> IPR_FMT2_MKR_BAR_SEL_SHIFT)
  172. #define IPR_SDT_FMT2_BAR0_SEL 0x0
  173. #define IPR_SDT_FMT2_BAR1_SEL 0x1
  174. #define IPR_SDT_FMT2_BAR2_SEL 0x2
  175. #define IPR_SDT_FMT2_BAR3_SEL 0x3
  176. #define IPR_SDT_FMT2_BAR4_SEL 0x4
  177. #define IPR_SDT_FMT2_BAR5_SEL 0x5
  178. #define IPR_SDT_FMT2_EXP_ROM_SEL 0x8
  179. #define IPR_FMT2_SDT_READY_TO_USE 0xC4D4E3F2
  180. #define IPR_DOORBELL 0x82800000
  181. #define IPR_RUNTIME_RESET 0x40000000
  182. #define IPR_PCII_IOA_TRANS_TO_OPER (0x80000000 >> 0)
  183. #define IPR_PCII_IOARCB_XFER_FAILED (0x80000000 >> 3)
  184. #define IPR_PCII_IOA_UNIT_CHECKED (0x80000000 >> 4)
  185. #define IPR_PCII_NO_HOST_RRQ (0x80000000 >> 5)
  186. #define IPR_PCII_CRITICAL_OPERATION (0x80000000 >> 6)
  187. #define IPR_PCII_IO_DEBUG_ACKNOWLEDGE (0x80000000 >> 7)
  188. #define IPR_PCII_IOARRIN_LOST (0x80000000 >> 27)
  189. #define IPR_PCII_MMIO_ERROR (0x80000000 >> 28)
  190. #define IPR_PCII_PROC_ERR_STATE (0x80000000 >> 29)
  191. #define IPR_PCII_HRRQ_UPDATED (0x80000000 >> 30)
  192. #define IPR_PCII_CORE_ISSUED_RST_REQ (0x80000000 >> 31)
  193. #define IPR_PCII_ERROR_INTERRUPTS \
  194. (IPR_PCII_IOARCB_XFER_FAILED | IPR_PCII_IOA_UNIT_CHECKED | \
  195. IPR_PCII_NO_HOST_RRQ | IPR_PCII_IOARRIN_LOST | IPR_PCII_MMIO_ERROR)
  196. #define IPR_PCII_OPER_INTERRUPTS \
  197. (IPR_PCII_ERROR_INTERRUPTS | IPR_PCII_HRRQ_UPDATED | IPR_PCII_IOA_TRANS_TO_OPER)
  198. #define IPR_UPROCI_RESET_ALERT (0x80000000 >> 7)
  199. #define IPR_UPROCI_IO_DEBUG_ALERT (0x80000000 >> 9)
  200. #define IPR_LDUMP_MAX_LONG_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  201. #define IPR_LDUMP_MAX_SHORT_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  202. /*
  203. * Dump literals
  204. */
  205. #define IPR_MAX_IOA_DUMP_SIZE (4 * 1024 * 1024)
  206. #define IPR_NUM_SDT_ENTRIES 511
  207. #define IPR_MAX_NUM_DUMP_PAGES ((IPR_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  208. /*
  209. * Misc literals
  210. */
  211. #define IPR_NUM_IOADL_ENTRIES IPR_MAX_SGLIST
  212. /*
  213. * Adapter interface types
  214. */
  215. struct ipr_res_addr {
  216. u8 reserved;
  217. u8 bus;
  218. u8 target;
  219. u8 lun;
  220. #define IPR_GET_PHYS_LOC(res_addr) \
  221. (((res_addr).bus << 16) | ((res_addr).target << 8) | (res_addr).lun)
  222. }__attribute__((packed, aligned (4)));
  223. struct ipr_std_inq_vpids {
  224. u8 vendor_id[IPR_VENDOR_ID_LEN];
  225. u8 product_id[IPR_PROD_ID_LEN];
  226. }__attribute__((packed));
  227. struct ipr_vpd {
  228. struct ipr_std_inq_vpids vpids;
  229. u8 sn[IPR_SERIAL_NUM_LEN];
  230. }__attribute__((packed));
  231. struct ipr_ext_vpd {
  232. struct ipr_vpd vpd;
  233. __be32 wwid[2];
  234. }__attribute__((packed));
  235. struct ipr_std_inq_data {
  236. u8 peri_qual_dev_type;
  237. #define IPR_STD_INQ_PERI_QUAL(peri) ((peri) >> 5)
  238. #define IPR_STD_INQ_PERI_DEV_TYPE(peri) ((peri) & 0x1F)
  239. u8 removeable_medium_rsvd;
  240. #define IPR_STD_INQ_REMOVEABLE_MEDIUM 0x80
  241. #define IPR_IS_DASD_DEVICE(std_inq) \
  242. ((IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_DISK) && \
  243. !(((std_inq).removeable_medium_rsvd) & IPR_STD_INQ_REMOVEABLE_MEDIUM))
  244. #define IPR_IS_SES_DEVICE(std_inq) \
  245. (IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_ENCLOSURE)
  246. u8 version;
  247. u8 aen_naca_fmt;
  248. u8 additional_len;
  249. u8 sccs_rsvd;
  250. u8 bq_enc_multi;
  251. u8 sync_cmdq_flags;
  252. struct ipr_std_inq_vpids vpids;
  253. u8 ros_rsvd_ram_rsvd[4];
  254. u8 serial_num[IPR_SERIAL_NUM_LEN];
  255. }__attribute__ ((packed));
  256. struct ipr_config_table_entry {
  257. u8 proto;
  258. #define IPR_PROTO_SATA 0x02
  259. #define IPR_PROTO_SATA_ATAPI 0x03
  260. #define IPR_PROTO_SAS_STP 0x06
  261. #define IPR_PROTO_SAS_STP_ATAPI 0x07
  262. u8 array_id;
  263. u8 flags;
  264. #define IPR_IS_IOA_RESOURCE 0x80
  265. #define IPR_IS_ARRAY_MEMBER 0x20
  266. #define IPR_IS_HOT_SPARE 0x10
  267. u8 rsvd_subtype;
  268. #define IPR_RES_SUBTYPE(res) (((res)->cfgte.rsvd_subtype) & 0x0f)
  269. #define IPR_SUBTYPE_AF_DASD 0
  270. #define IPR_SUBTYPE_GENERIC_SCSI 1
  271. #define IPR_SUBTYPE_VOLUME_SET 2
  272. #define IPR_SUBTYPE_GENERIC_ATA 4
  273. #define IPR_QUEUEING_MODEL(res) ((((res)->cfgte.flags) & 0x70) >> 4)
  274. #define IPR_QUEUE_FROZEN_MODEL 0
  275. #define IPR_QUEUE_NACA_MODEL 1
  276. struct ipr_res_addr res_addr;
  277. __be32 res_handle;
  278. __be32 reserved4[2];
  279. struct ipr_std_inq_data std_inq_data;
  280. }__attribute__ ((packed, aligned (4)));
  281. struct ipr_config_table_hdr {
  282. u8 num_entries;
  283. u8 flags;
  284. #define IPR_UCODE_DOWNLOAD_REQ 0x10
  285. __be16 reserved;
  286. }__attribute__((packed, aligned (4)));
  287. struct ipr_config_table {
  288. struct ipr_config_table_hdr hdr;
  289. struct ipr_config_table_entry dev[IPR_MAX_PHYSICAL_DEVS];
  290. }__attribute__((packed, aligned (4)));
  291. struct ipr_hostrcb_cfg_ch_not {
  292. struct ipr_config_table_entry cfgte;
  293. u8 reserved[936];
  294. }__attribute__((packed, aligned (4)));
  295. struct ipr_supported_device {
  296. __be16 data_length;
  297. u8 reserved;
  298. u8 num_records;
  299. struct ipr_std_inq_vpids vpids;
  300. u8 reserved2[16];
  301. }__attribute__((packed, aligned (4)));
  302. /* Command packet structure */
  303. struct ipr_cmd_pkt {
  304. __be16 reserved; /* Reserved by IOA */
  305. u8 request_type;
  306. #define IPR_RQTYPE_SCSICDB 0x00
  307. #define IPR_RQTYPE_IOACMD 0x01
  308. #define IPR_RQTYPE_HCAM 0x02
  309. #define IPR_RQTYPE_ATA_PASSTHRU 0x04
  310. u8 luntar_luntrn;
  311. u8 flags_hi;
  312. #define IPR_FLAGS_HI_WRITE_NOT_READ 0x80
  313. #define IPR_FLAGS_HI_NO_ULEN_CHK 0x20
  314. #define IPR_FLAGS_HI_SYNC_OVERRIDE 0x10
  315. #define IPR_FLAGS_HI_SYNC_COMPLETE 0x08
  316. #define IPR_FLAGS_HI_NO_LINK_DESC 0x04
  317. u8 flags_lo;
  318. #define IPR_FLAGS_LO_ALIGNED_BFR 0x20
  319. #define IPR_FLAGS_LO_DELAY_AFTER_RST 0x10
  320. #define IPR_FLAGS_LO_UNTAGGED_TASK 0x00
  321. #define IPR_FLAGS_LO_SIMPLE_TASK 0x02
  322. #define IPR_FLAGS_LO_ORDERED_TASK 0x04
  323. #define IPR_FLAGS_LO_HEAD_OF_Q_TASK 0x06
  324. #define IPR_FLAGS_LO_ACA_TASK 0x08
  325. u8 cdb[16];
  326. __be16 timeout;
  327. }__attribute__ ((packed, aligned(4)));
  328. struct ipr_ioarcb_ata_regs {
  329. u8 flags;
  330. #define IPR_ATA_FLAG_PACKET_CMD 0x80
  331. #define IPR_ATA_FLAG_XFER_TYPE_DMA 0x40
  332. #define IPR_ATA_FLAG_STATUS_ON_GOOD_COMPLETION 0x20
  333. u8 reserved[3];
  334. __be16 data;
  335. u8 feature;
  336. u8 nsect;
  337. u8 lbal;
  338. u8 lbam;
  339. u8 lbah;
  340. u8 device;
  341. u8 command;
  342. u8 reserved2[3];
  343. u8 hob_feature;
  344. u8 hob_nsect;
  345. u8 hob_lbal;
  346. u8 hob_lbam;
  347. u8 hob_lbah;
  348. u8 ctl;
  349. }__attribute__ ((packed, aligned(4)));
  350. struct ipr_ioarcb_add_data {
  351. union {
  352. struct ipr_ioarcb_ata_regs regs;
  353. __be32 add_cmd_parms[10];
  354. }u;
  355. }__attribute__ ((packed, aligned(4)));
  356. /* IOA Request Control Block 128 bytes */
  357. struct ipr_ioarcb {
  358. __be32 ioarcb_host_pci_addr;
  359. __be32 reserved;
  360. __be32 res_handle;
  361. __be32 host_response_handle;
  362. __be32 reserved1;
  363. __be32 reserved2;
  364. __be32 reserved3;
  365. __be32 write_data_transfer_length;
  366. __be32 read_data_transfer_length;
  367. __be32 write_ioadl_addr;
  368. __be32 write_ioadl_len;
  369. __be32 read_ioadl_addr;
  370. __be32 read_ioadl_len;
  371. __be32 ioasa_host_pci_addr;
  372. __be16 ioasa_len;
  373. __be16 reserved4;
  374. struct ipr_cmd_pkt cmd_pkt;
  375. __be32 add_cmd_parms_len;
  376. struct ipr_ioarcb_add_data add_data;
  377. }__attribute__((packed, aligned (4)));
  378. struct ipr_ioadl_desc {
  379. __be32 flags_and_data_len;
  380. #define IPR_IOADL_FLAGS_MASK 0xff000000
  381. #define IPR_IOADL_GET_FLAGS(x) (be32_to_cpu(x) & IPR_IOADL_FLAGS_MASK)
  382. #define IPR_IOADL_DATA_LEN_MASK 0x00ffffff
  383. #define IPR_IOADL_GET_DATA_LEN(x) (be32_to_cpu(x) & IPR_IOADL_DATA_LEN_MASK)
  384. #define IPR_IOADL_FLAGS_READ 0x48000000
  385. #define IPR_IOADL_FLAGS_READ_LAST 0x49000000
  386. #define IPR_IOADL_FLAGS_WRITE 0x68000000
  387. #define IPR_IOADL_FLAGS_WRITE_LAST 0x69000000
  388. #define IPR_IOADL_FLAGS_LAST 0x01000000
  389. __be32 address;
  390. }__attribute__((packed, aligned (8)));
  391. struct ipr_ioasa_vset {
  392. __be32 failing_lba_hi;
  393. __be32 failing_lba_lo;
  394. __be32 reserved;
  395. }__attribute__((packed, aligned (4)));
  396. struct ipr_ioasa_af_dasd {
  397. __be32 failing_lba;
  398. __be32 reserved[2];
  399. }__attribute__((packed, aligned (4)));
  400. struct ipr_ioasa_gpdd {
  401. u8 end_state;
  402. u8 bus_phase;
  403. __be16 reserved;
  404. __be32 ioa_data[2];
  405. }__attribute__((packed, aligned (4)));
  406. struct ipr_ioasa_gata {
  407. u8 error;
  408. u8 nsect; /* Interrupt reason */
  409. u8 lbal;
  410. u8 lbam;
  411. u8 lbah;
  412. u8 device;
  413. u8 status;
  414. u8 alt_status; /* ATA CTL */
  415. u8 hob_nsect;
  416. u8 hob_lbal;
  417. u8 hob_lbam;
  418. u8 hob_lbah;
  419. }__attribute__((packed, aligned (4)));
  420. struct ipr_auto_sense {
  421. __be16 auto_sense_len;
  422. __be16 ioa_data_len;
  423. __be32 data[SCSI_SENSE_BUFFERSIZE/sizeof(__be32)];
  424. };
  425. struct ipr_ioasa {
  426. __be32 ioasc;
  427. #define IPR_IOASC_SENSE_KEY(ioasc) ((ioasc) >> 24)
  428. #define IPR_IOASC_SENSE_CODE(ioasc) (((ioasc) & 0x00ff0000) >> 16)
  429. #define IPR_IOASC_SENSE_QUAL(ioasc) (((ioasc) & 0x0000ff00) >> 8)
  430. #define IPR_IOASC_SENSE_STATUS(ioasc) ((ioasc) & 0x000000ff)
  431. __be16 ret_stat_len; /* Length of the returned IOASA */
  432. __be16 avail_stat_len; /* Total Length of status available. */
  433. __be32 residual_data_len; /* number of bytes in the host data */
  434. /* buffers that were not used by the IOARCB command. */
  435. __be32 ilid;
  436. #define IPR_NO_ILID 0
  437. #define IPR_DRIVER_ILID 0xffffffff
  438. __be32 fd_ioasc;
  439. __be32 fd_phys_locator;
  440. __be32 fd_res_handle;
  441. __be32 ioasc_specific; /* status code specific field */
  442. #define IPR_ADDITIONAL_STATUS_FMT 0x80000000
  443. #define IPR_AUTOSENSE_VALID 0x40000000
  444. #define IPR_ATA_DEVICE_WAS_RESET 0x20000000
  445. #define IPR_IOASC_SPECIFIC_MASK 0x00ffffff
  446. #define IPR_FIELD_POINTER_VALID (0x80000000 >> 8)
  447. #define IPR_FIELD_POINTER_MASK 0x0000ffff
  448. union {
  449. struct ipr_ioasa_vset vset;
  450. struct ipr_ioasa_af_dasd dasd;
  451. struct ipr_ioasa_gpdd gpdd;
  452. struct ipr_ioasa_gata gata;
  453. } u;
  454. struct ipr_auto_sense auto_sense;
  455. }__attribute__((packed, aligned (4)));
  456. struct ipr_mode_parm_hdr {
  457. u8 length;
  458. u8 medium_type;
  459. u8 device_spec_parms;
  460. u8 block_desc_len;
  461. }__attribute__((packed));
  462. struct ipr_mode_pages {
  463. struct ipr_mode_parm_hdr hdr;
  464. u8 data[255 - sizeof(struct ipr_mode_parm_hdr)];
  465. }__attribute__((packed));
  466. struct ipr_mode_page_hdr {
  467. u8 ps_page_code;
  468. #define IPR_MODE_PAGE_PS 0x80
  469. #define IPR_GET_MODE_PAGE_CODE(hdr) ((hdr)->ps_page_code & 0x3F)
  470. u8 page_length;
  471. }__attribute__ ((packed));
  472. struct ipr_dev_bus_entry {
  473. struct ipr_res_addr res_addr;
  474. u8 flags;
  475. #define IPR_SCSI_ATTR_ENABLE_QAS 0x80
  476. #define IPR_SCSI_ATTR_DISABLE_QAS 0x40
  477. #define IPR_SCSI_ATTR_QAS_MASK 0xC0
  478. #define IPR_SCSI_ATTR_ENABLE_TM 0x20
  479. #define IPR_SCSI_ATTR_NO_TERM_PWR 0x10
  480. #define IPR_SCSI_ATTR_TM_SUPPORTED 0x08
  481. #define IPR_SCSI_ATTR_LVD_TO_SE_NOT_ALLOWED 0x04
  482. u8 scsi_id;
  483. u8 bus_width;
  484. u8 extended_reset_delay;
  485. #define IPR_EXTENDED_RESET_DELAY 7
  486. __be32 max_xfer_rate;
  487. u8 spinup_delay;
  488. u8 reserved3;
  489. __be16 reserved4;
  490. }__attribute__((packed, aligned (4)));
  491. struct ipr_mode_page28 {
  492. struct ipr_mode_page_hdr hdr;
  493. u8 num_entries;
  494. u8 entry_length;
  495. struct ipr_dev_bus_entry bus[0];
  496. }__attribute__((packed));
  497. struct ipr_ioa_vpd {
  498. struct ipr_std_inq_data std_inq_data;
  499. u8 ascii_part_num[12];
  500. u8 reserved[40];
  501. u8 ascii_plant_code[4];
  502. }__attribute__((packed));
  503. struct ipr_inquiry_page3 {
  504. u8 peri_qual_dev_type;
  505. u8 page_code;
  506. u8 reserved1;
  507. u8 page_length;
  508. u8 ascii_len;
  509. u8 reserved2[3];
  510. u8 load_id[4];
  511. u8 major_release;
  512. u8 card_type;
  513. u8 minor_release[2];
  514. u8 ptf_number[4];
  515. u8 patch_number[4];
  516. }__attribute__((packed));
  517. #define IPR_INQUIRY_PAGE0_ENTRIES 20
  518. struct ipr_inquiry_page0 {
  519. u8 peri_qual_dev_type;
  520. u8 page_code;
  521. u8 reserved1;
  522. u8 len;
  523. u8 page[IPR_INQUIRY_PAGE0_ENTRIES];
  524. }__attribute__((packed));
  525. struct ipr_hostrcb_device_data_entry {
  526. struct ipr_vpd vpd;
  527. struct ipr_res_addr dev_res_addr;
  528. struct ipr_vpd new_vpd;
  529. struct ipr_vpd ioa_last_with_dev_vpd;
  530. struct ipr_vpd cfc_last_with_dev_vpd;
  531. __be32 ioa_data[5];
  532. }__attribute__((packed, aligned (4)));
  533. struct ipr_hostrcb_device_data_entry_enhanced {
  534. struct ipr_ext_vpd vpd;
  535. u8 ccin[4];
  536. struct ipr_res_addr dev_res_addr;
  537. struct ipr_ext_vpd new_vpd;
  538. u8 new_ccin[4];
  539. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  540. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  541. }__attribute__((packed, aligned (4)));
  542. struct ipr_hostrcb_array_data_entry {
  543. struct ipr_vpd vpd;
  544. struct ipr_res_addr expected_dev_res_addr;
  545. struct ipr_res_addr dev_res_addr;
  546. }__attribute__((packed, aligned (4)));
  547. struct ipr_hostrcb_array_data_entry_enhanced {
  548. struct ipr_ext_vpd vpd;
  549. u8 ccin[4];
  550. struct ipr_res_addr expected_dev_res_addr;
  551. struct ipr_res_addr dev_res_addr;
  552. }__attribute__((packed, aligned (4)));
  553. struct ipr_hostrcb_type_ff_error {
  554. __be32 ioa_data[502];
  555. }__attribute__((packed, aligned (4)));
  556. struct ipr_hostrcb_type_01_error {
  557. __be32 seek_counter;
  558. __be32 read_counter;
  559. u8 sense_data[32];
  560. __be32 ioa_data[236];
  561. }__attribute__((packed, aligned (4)));
  562. struct ipr_hostrcb_type_02_error {
  563. struct ipr_vpd ioa_vpd;
  564. struct ipr_vpd cfc_vpd;
  565. struct ipr_vpd ioa_last_attached_to_cfc_vpd;
  566. struct ipr_vpd cfc_last_attached_to_ioa_vpd;
  567. __be32 ioa_data[3];
  568. }__attribute__((packed, aligned (4)));
  569. struct ipr_hostrcb_type_12_error {
  570. struct ipr_ext_vpd ioa_vpd;
  571. struct ipr_ext_vpd cfc_vpd;
  572. struct ipr_ext_vpd ioa_last_attached_to_cfc_vpd;
  573. struct ipr_ext_vpd cfc_last_attached_to_ioa_vpd;
  574. __be32 ioa_data[3];
  575. }__attribute__((packed, aligned (4)));
  576. struct ipr_hostrcb_type_03_error {
  577. struct ipr_vpd ioa_vpd;
  578. struct ipr_vpd cfc_vpd;
  579. __be32 errors_detected;
  580. __be32 errors_logged;
  581. u8 ioa_data[12];
  582. struct ipr_hostrcb_device_data_entry dev[3];
  583. }__attribute__((packed, aligned (4)));
  584. struct ipr_hostrcb_type_13_error {
  585. struct ipr_ext_vpd ioa_vpd;
  586. struct ipr_ext_vpd cfc_vpd;
  587. __be32 errors_detected;
  588. __be32 errors_logged;
  589. struct ipr_hostrcb_device_data_entry_enhanced dev[3];
  590. }__attribute__((packed, aligned (4)));
  591. struct ipr_hostrcb_type_04_error {
  592. struct ipr_vpd ioa_vpd;
  593. struct ipr_vpd cfc_vpd;
  594. u8 ioa_data[12];
  595. struct ipr_hostrcb_array_data_entry array_member[10];
  596. __be32 exposed_mode_adn;
  597. __be32 array_id;
  598. struct ipr_vpd incomp_dev_vpd;
  599. __be32 ioa_data2;
  600. struct ipr_hostrcb_array_data_entry array_member2[8];
  601. struct ipr_res_addr last_func_vset_res_addr;
  602. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  603. u8 protection_level[8];
  604. }__attribute__((packed, aligned (4)));
  605. struct ipr_hostrcb_type_14_error {
  606. struct ipr_ext_vpd ioa_vpd;
  607. struct ipr_ext_vpd cfc_vpd;
  608. __be32 exposed_mode_adn;
  609. __be32 array_id;
  610. struct ipr_res_addr last_func_vset_res_addr;
  611. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  612. u8 protection_level[8];
  613. __be32 num_entries;
  614. struct ipr_hostrcb_array_data_entry_enhanced array_member[18];
  615. }__attribute__((packed, aligned (4)));
  616. struct ipr_hostrcb_type_07_error {
  617. u8 failure_reason[64];
  618. struct ipr_vpd vpd;
  619. u32 data[222];
  620. }__attribute__((packed, aligned (4)));
  621. struct ipr_hostrcb_type_17_error {
  622. u8 failure_reason[64];
  623. struct ipr_ext_vpd vpd;
  624. u32 data[476];
  625. }__attribute__((packed, aligned (4)));
  626. struct ipr_hostrcb_error {
  627. __be32 failing_dev_ioasc;
  628. struct ipr_res_addr failing_dev_res_addr;
  629. __be32 failing_dev_res_handle;
  630. __be32 prc;
  631. union {
  632. struct ipr_hostrcb_type_ff_error type_ff_error;
  633. struct ipr_hostrcb_type_01_error type_01_error;
  634. struct ipr_hostrcb_type_02_error type_02_error;
  635. struct ipr_hostrcb_type_03_error type_03_error;
  636. struct ipr_hostrcb_type_04_error type_04_error;
  637. struct ipr_hostrcb_type_07_error type_07_error;
  638. struct ipr_hostrcb_type_12_error type_12_error;
  639. struct ipr_hostrcb_type_13_error type_13_error;
  640. struct ipr_hostrcb_type_14_error type_14_error;
  641. struct ipr_hostrcb_type_17_error type_17_error;
  642. } u;
  643. }__attribute__((packed, aligned (4)));
  644. struct ipr_hostrcb_raw {
  645. __be32 data[sizeof(struct ipr_hostrcb_error)/sizeof(__be32)];
  646. }__attribute__((packed, aligned (4)));
  647. struct ipr_hcam {
  648. u8 op_code;
  649. #define IPR_HOST_RCB_OP_CODE_CONFIG_CHANGE 0xE1
  650. #define IPR_HOST_RCB_OP_CODE_LOG_DATA 0xE2
  651. u8 notify_type;
  652. #define IPR_HOST_RCB_NOTIF_TYPE_EXISTING_CHANGED 0x00
  653. #define IPR_HOST_RCB_NOTIF_TYPE_NEW_ENTRY 0x01
  654. #define IPR_HOST_RCB_NOTIF_TYPE_REM_ENTRY 0x02
  655. #define IPR_HOST_RCB_NOTIF_TYPE_ERROR_LOG_ENTRY 0x10
  656. #define IPR_HOST_RCB_NOTIF_TYPE_INFORMATION_ENTRY 0x11
  657. u8 notifications_lost;
  658. #define IPR_HOST_RCB_NO_NOTIFICATIONS_LOST 0
  659. #define IPR_HOST_RCB_NOTIFICATIONS_LOST 0x80
  660. u8 flags;
  661. #define IPR_HOSTRCB_INTERNAL_OPER 0x80
  662. #define IPR_HOSTRCB_ERR_RESP_SENT 0x40
  663. u8 overlay_id;
  664. #define IPR_HOST_RCB_OVERLAY_ID_1 0x01
  665. #define IPR_HOST_RCB_OVERLAY_ID_2 0x02
  666. #define IPR_HOST_RCB_OVERLAY_ID_3 0x03
  667. #define IPR_HOST_RCB_OVERLAY_ID_4 0x04
  668. #define IPR_HOST_RCB_OVERLAY_ID_6 0x06
  669. #define IPR_HOST_RCB_OVERLAY_ID_7 0x07
  670. #define IPR_HOST_RCB_OVERLAY_ID_12 0x12
  671. #define IPR_HOST_RCB_OVERLAY_ID_13 0x13
  672. #define IPR_HOST_RCB_OVERLAY_ID_14 0x14
  673. #define IPR_HOST_RCB_OVERLAY_ID_16 0x16
  674. #define IPR_HOST_RCB_OVERLAY_ID_17 0x17
  675. #define IPR_HOST_RCB_OVERLAY_ID_DEFAULT 0xFF
  676. u8 reserved1[3];
  677. __be32 ilid;
  678. __be32 time_since_last_ioa_reset;
  679. __be32 reserved2;
  680. __be32 length;
  681. union {
  682. struct ipr_hostrcb_error error;
  683. struct ipr_hostrcb_cfg_ch_not ccn;
  684. struct ipr_hostrcb_raw raw;
  685. } u;
  686. }__attribute__((packed, aligned (4)));
  687. struct ipr_hostrcb {
  688. struct ipr_hcam hcam;
  689. dma_addr_t hostrcb_dma;
  690. struct list_head queue;
  691. };
  692. /* IPR smart dump table structures */
  693. struct ipr_sdt_entry {
  694. __be32 bar_str_offset;
  695. __be32 end_offset;
  696. u8 entry_byte;
  697. u8 reserved[3];
  698. u8 flags;
  699. #define IPR_SDT_ENDIAN 0x80
  700. #define IPR_SDT_VALID_ENTRY 0x20
  701. u8 resv;
  702. __be16 priority;
  703. }__attribute__((packed, aligned (4)));
  704. struct ipr_sdt_header {
  705. __be32 state;
  706. __be32 num_entries;
  707. __be32 num_entries_used;
  708. __be32 dump_size;
  709. }__attribute__((packed, aligned (4)));
  710. struct ipr_sdt {
  711. struct ipr_sdt_header hdr;
  712. struct ipr_sdt_entry entry[IPR_NUM_SDT_ENTRIES];
  713. }__attribute__((packed, aligned (4)));
  714. struct ipr_uc_sdt {
  715. struct ipr_sdt_header hdr;
  716. struct ipr_sdt_entry entry[1];
  717. }__attribute__((packed, aligned (4)));
  718. /*
  719. * Driver types
  720. */
  721. struct ipr_bus_attributes {
  722. u8 bus;
  723. u8 qas_enabled;
  724. u8 bus_width;
  725. u8 reserved;
  726. u32 max_xfer_rate;
  727. };
  728. struct ipr_resource_entry {
  729. struct ipr_config_table_entry cfgte;
  730. u8 needs_sync_complete:1;
  731. u8 in_erp:1;
  732. u8 add_to_ml:1;
  733. u8 del_from_ml:1;
  734. u8 resetting_device:1;
  735. struct scsi_device *sdev;
  736. struct list_head queue;
  737. };
  738. struct ipr_resource_hdr {
  739. u16 num_entries;
  740. u16 reserved;
  741. };
  742. struct ipr_resource_table {
  743. struct ipr_resource_hdr hdr;
  744. struct ipr_resource_entry dev[IPR_MAX_PHYSICAL_DEVS];
  745. };
  746. struct ipr_misc_cbs {
  747. struct ipr_ioa_vpd ioa_vpd;
  748. struct ipr_inquiry_page0 page0_data;
  749. struct ipr_inquiry_page3 page3_data;
  750. struct ipr_mode_pages mode_pages;
  751. struct ipr_supported_device supp_dev;
  752. };
  753. struct ipr_interrupt_offsets {
  754. unsigned long set_interrupt_mask_reg;
  755. unsigned long clr_interrupt_mask_reg;
  756. unsigned long sense_interrupt_mask_reg;
  757. unsigned long clr_interrupt_reg;
  758. unsigned long sense_interrupt_reg;
  759. unsigned long ioarrin_reg;
  760. unsigned long sense_uproc_interrupt_reg;
  761. unsigned long set_uproc_interrupt_reg;
  762. unsigned long clr_uproc_interrupt_reg;
  763. };
  764. struct ipr_interrupts {
  765. void __iomem *set_interrupt_mask_reg;
  766. void __iomem *clr_interrupt_mask_reg;
  767. void __iomem *sense_interrupt_mask_reg;
  768. void __iomem *clr_interrupt_reg;
  769. void __iomem *sense_interrupt_reg;
  770. void __iomem *ioarrin_reg;
  771. void __iomem *sense_uproc_interrupt_reg;
  772. void __iomem *set_uproc_interrupt_reg;
  773. void __iomem *clr_uproc_interrupt_reg;
  774. };
  775. struct ipr_chip_cfg_t {
  776. u32 mailbox;
  777. u8 cache_line_size;
  778. struct ipr_interrupt_offsets regs;
  779. };
  780. struct ipr_chip_t {
  781. u16 vendor;
  782. u16 device;
  783. const struct ipr_chip_cfg_t *cfg;
  784. };
  785. enum ipr_shutdown_type {
  786. IPR_SHUTDOWN_NORMAL = 0x00,
  787. IPR_SHUTDOWN_PREPARE_FOR_NORMAL = 0x40,
  788. IPR_SHUTDOWN_ABBREV = 0x80,
  789. IPR_SHUTDOWN_NONE = 0x100
  790. };
  791. struct ipr_trace_entry {
  792. u32 time;
  793. u8 op_code;
  794. u8 type;
  795. #define IPR_TRACE_START 0x00
  796. #define IPR_TRACE_FINISH 0xff
  797. u16 cmd_index;
  798. __be32 res_handle;
  799. union {
  800. u32 ioasc;
  801. u32 add_data;
  802. u32 res_addr;
  803. } u;
  804. };
  805. struct ipr_sglist {
  806. u32 order;
  807. u32 num_sg;
  808. u32 num_dma_sg;
  809. u32 buffer_len;
  810. struct scatterlist scatterlist[1];
  811. };
  812. enum ipr_sdt_state {
  813. INACTIVE,
  814. WAIT_FOR_DUMP,
  815. GET_DUMP,
  816. ABORT_DUMP,
  817. DUMP_OBTAINED
  818. };
  819. enum ipr_cache_state {
  820. CACHE_NONE,
  821. CACHE_DISABLED,
  822. CACHE_ENABLED,
  823. CACHE_INVALID
  824. };
  825. /* Per-controller data */
  826. struct ipr_ioa_cfg {
  827. char eye_catcher[8];
  828. #define IPR_EYECATCHER "iprcfg"
  829. struct list_head queue;
  830. u8 allow_interrupts:1;
  831. u8 in_reset_reload:1;
  832. u8 in_ioa_bringdown:1;
  833. u8 ioa_unit_checked:1;
  834. u8 ioa_is_dead:1;
  835. u8 dump_taken:1;
  836. u8 allow_cmds:1;
  837. u8 allow_ml_add_del:1;
  838. u8 needs_hard_reset:1;
  839. enum ipr_cache_state cache_state;
  840. u16 type; /* CCIN of the card */
  841. u8 log_level;
  842. #define IPR_MAX_LOG_LEVEL 4
  843. #define IPR_DEFAULT_LOG_LEVEL 2
  844. #define IPR_NUM_TRACE_INDEX_BITS 8
  845. #define IPR_NUM_TRACE_ENTRIES (1 << IPR_NUM_TRACE_INDEX_BITS)
  846. #define IPR_TRACE_SIZE (sizeof(struct ipr_trace_entry) * IPR_NUM_TRACE_ENTRIES)
  847. char trace_start[8];
  848. #define IPR_TRACE_START_LABEL "trace"
  849. struct ipr_trace_entry *trace;
  850. u32 trace_index:IPR_NUM_TRACE_INDEX_BITS;
  851. /*
  852. * Queue for free command blocks
  853. */
  854. char ipr_free_label[8];
  855. #define IPR_FREEQ_LABEL "free-q"
  856. struct list_head free_q;
  857. /*
  858. * Queue for command blocks outstanding to the adapter
  859. */
  860. char ipr_pending_label[8];
  861. #define IPR_PENDQ_LABEL "pend-q"
  862. struct list_head pending_q;
  863. char cfg_table_start[8];
  864. #define IPR_CFG_TBL_START "cfg"
  865. struct ipr_config_table *cfg_table;
  866. dma_addr_t cfg_table_dma;
  867. char resource_table_label[8];
  868. #define IPR_RES_TABLE_LABEL "res_tbl"
  869. struct ipr_resource_entry *res_entries;
  870. struct list_head free_res_q;
  871. struct list_head used_res_q;
  872. char ipr_hcam_label[8];
  873. #define IPR_HCAM_LABEL "hcams"
  874. struct ipr_hostrcb *hostrcb[IPR_NUM_HCAMS];
  875. dma_addr_t hostrcb_dma[IPR_NUM_HCAMS];
  876. struct list_head hostrcb_free_q;
  877. struct list_head hostrcb_pending_q;
  878. __be32 *host_rrq;
  879. dma_addr_t host_rrq_dma;
  880. #define IPR_HRRQ_REQ_RESP_HANDLE_MASK 0xfffffffc
  881. #define IPR_HRRQ_RESP_BIT_SET 0x00000002
  882. #define IPR_HRRQ_TOGGLE_BIT 0x00000001
  883. #define IPR_HRRQ_REQ_RESP_HANDLE_SHIFT 2
  884. volatile __be32 *hrrq_start;
  885. volatile __be32 *hrrq_end;
  886. volatile __be32 *hrrq_curr;
  887. volatile u32 toggle_bit;
  888. struct ipr_bus_attributes bus_attr[IPR_MAX_NUM_BUSES];
  889. const struct ipr_chip_cfg_t *chip_cfg;
  890. void __iomem *hdw_dma_regs; /* iomapped PCI memory space */
  891. unsigned long hdw_dma_regs_pci; /* raw PCI memory space */
  892. void __iomem *ioa_mailbox;
  893. struct ipr_interrupts regs;
  894. u16 saved_pcix_cmd_reg;
  895. u16 reset_retries;
  896. u32 errors_logged;
  897. u32 doorbell;
  898. struct Scsi_Host *host;
  899. struct pci_dev *pdev;
  900. struct ipr_sglist *ucode_sglist;
  901. u8 saved_mode_page_len;
  902. struct work_struct work_q;
  903. wait_queue_head_t reset_wait_q;
  904. struct ipr_dump *dump;
  905. enum ipr_sdt_state sdt_state;
  906. struct ipr_misc_cbs *vpd_cbs;
  907. dma_addr_t vpd_cbs_dma;
  908. struct pci_pool *ipr_cmd_pool;
  909. struct ipr_cmnd *reset_cmd;
  910. char ipr_cmd_label[8];
  911. #define IPR_CMD_LABEL "ipr_cmnd"
  912. struct ipr_cmnd *ipr_cmnd_list[IPR_NUM_CMD_BLKS];
  913. u32 ipr_cmnd_list_dma[IPR_NUM_CMD_BLKS];
  914. };
  915. struct ipr_cmnd {
  916. struct ipr_ioarcb ioarcb;
  917. struct ipr_ioasa ioasa;
  918. struct ipr_ioadl_desc ioadl[IPR_NUM_IOADL_ENTRIES];
  919. struct list_head queue;
  920. struct scsi_cmnd *scsi_cmd;
  921. struct completion completion;
  922. struct timer_list timer;
  923. void (*done) (struct ipr_cmnd *);
  924. int (*job_step) (struct ipr_cmnd *);
  925. int (*job_step_failed) (struct ipr_cmnd *);
  926. u16 cmd_index;
  927. u8 sense_buffer[SCSI_SENSE_BUFFERSIZE];
  928. dma_addr_t sense_buffer_dma;
  929. unsigned short dma_use_sg;
  930. dma_addr_t dma_handle;
  931. struct ipr_cmnd *sibling;
  932. union {
  933. enum ipr_shutdown_type shutdown_type;
  934. struct ipr_hostrcb *hostrcb;
  935. unsigned long time_left;
  936. unsigned long scratch;
  937. struct ipr_resource_entry *res;
  938. struct scsi_device *sdev;
  939. } u;
  940. struct ipr_ioa_cfg *ioa_cfg;
  941. };
  942. struct ipr_ses_table_entry {
  943. char product_id[17];
  944. char compare_product_id_byte[17];
  945. u32 max_bus_speed_limit; /* MB/sec limit for this backplane */
  946. };
  947. struct ipr_dump_header {
  948. u32 eye_catcher;
  949. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  950. u32 len;
  951. u32 num_entries;
  952. u32 first_entry_offset;
  953. u32 status;
  954. #define IPR_DUMP_STATUS_SUCCESS 0
  955. #define IPR_DUMP_STATUS_QUAL_SUCCESS 2
  956. #define IPR_DUMP_STATUS_FAILED 0xffffffff
  957. u32 os;
  958. #define IPR_DUMP_OS_LINUX 0x4C4E5558
  959. u32 driver_name;
  960. #define IPR_DUMP_DRIVER_NAME 0x49505232
  961. }__attribute__((packed, aligned (4)));
  962. struct ipr_dump_entry_header {
  963. u32 eye_catcher;
  964. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  965. u32 len;
  966. u32 num_elems;
  967. u32 offset;
  968. u32 data_type;
  969. #define IPR_DUMP_DATA_TYPE_ASCII 0x41534349
  970. #define IPR_DUMP_DATA_TYPE_BINARY 0x42494E41
  971. u32 id;
  972. #define IPR_DUMP_IOA_DUMP_ID 0x494F4131
  973. #define IPR_DUMP_LOCATION_ID 0x4C4F4341
  974. #define IPR_DUMP_TRACE_ID 0x54524143
  975. #define IPR_DUMP_DRIVER_VERSION_ID 0x44525652
  976. #define IPR_DUMP_DRIVER_TYPE_ID 0x54595045
  977. #define IPR_DUMP_IOA_CTRL_BLK 0x494F4342
  978. #define IPR_DUMP_PEND_OPS 0x414F5053
  979. u32 status;
  980. }__attribute__((packed, aligned (4)));
  981. struct ipr_dump_location_entry {
  982. struct ipr_dump_entry_header hdr;
  983. u8 location[BUS_ID_SIZE];
  984. }__attribute__((packed));
  985. struct ipr_dump_trace_entry {
  986. struct ipr_dump_entry_header hdr;
  987. u32 trace[IPR_TRACE_SIZE / sizeof(u32)];
  988. }__attribute__((packed, aligned (4)));
  989. struct ipr_dump_version_entry {
  990. struct ipr_dump_entry_header hdr;
  991. u8 version[sizeof(IPR_DRIVER_VERSION)];
  992. };
  993. struct ipr_dump_ioa_type_entry {
  994. struct ipr_dump_entry_header hdr;
  995. u32 type;
  996. u32 fw_version;
  997. };
  998. struct ipr_driver_dump {
  999. struct ipr_dump_header hdr;
  1000. struct ipr_dump_version_entry version_entry;
  1001. struct ipr_dump_location_entry location_entry;
  1002. struct ipr_dump_ioa_type_entry ioa_type_entry;
  1003. struct ipr_dump_trace_entry trace_entry;
  1004. }__attribute__((packed));
  1005. struct ipr_ioa_dump {
  1006. struct ipr_dump_entry_header hdr;
  1007. struct ipr_sdt sdt;
  1008. __be32 *ioa_data[IPR_MAX_NUM_DUMP_PAGES];
  1009. u32 reserved;
  1010. u32 next_page_index;
  1011. u32 page_offset;
  1012. u32 format;
  1013. #define IPR_SDT_FMT2 2
  1014. #define IPR_SDT_UNKNOWN 3
  1015. }__attribute__((packed, aligned (4)));
  1016. struct ipr_dump {
  1017. struct kref kref;
  1018. struct ipr_ioa_cfg *ioa_cfg;
  1019. struct ipr_driver_dump driver_dump;
  1020. struct ipr_ioa_dump ioa_dump;
  1021. };
  1022. struct ipr_error_table_t {
  1023. u32 ioasc;
  1024. int log_ioasa;
  1025. int log_hcam;
  1026. char *error;
  1027. };
  1028. struct ipr_software_inq_lid_info {
  1029. __be32 load_id;
  1030. __be32 timestamp[3];
  1031. }__attribute__((packed, aligned (4)));
  1032. struct ipr_ucode_image_header {
  1033. __be32 header_length;
  1034. __be32 lid_table_offset;
  1035. u8 major_release;
  1036. u8 card_type;
  1037. u8 minor_release[2];
  1038. u8 reserved[20];
  1039. char eyecatcher[16];
  1040. __be32 num_lids;
  1041. struct ipr_software_inq_lid_info lid[1];
  1042. }__attribute__((packed, aligned (4)));
  1043. /*
  1044. * Macros
  1045. */
  1046. #define IPR_DBG_CMD(CMD) if (ipr_debug) { CMD; }
  1047. #ifdef CONFIG_SCSI_IPR_TRACE
  1048. #define ipr_create_trace_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1049. #define ipr_remove_trace_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1050. #else
  1051. #define ipr_create_trace_file(kobj, attr) 0
  1052. #define ipr_remove_trace_file(kobj, attr) do { } while(0)
  1053. #endif
  1054. #ifdef CONFIG_SCSI_IPR_DUMP
  1055. #define ipr_create_dump_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1056. #define ipr_remove_dump_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1057. #else
  1058. #define ipr_create_dump_file(kobj, attr) 0
  1059. #define ipr_remove_dump_file(kobj, attr) do { } while(0)
  1060. #endif
  1061. /*
  1062. * Error logging macros
  1063. */
  1064. #define ipr_err(...) printk(KERN_ERR IPR_NAME ": "__VA_ARGS__)
  1065. #define ipr_info(...) printk(KERN_INFO IPR_NAME ": "__VA_ARGS__)
  1066. #define ipr_dbg(...) IPR_DBG_CMD(printk(KERN_INFO IPR_NAME ": "__VA_ARGS__))
  1067. #define ipr_ra_printk(level, ioa_cfg, ra, fmt, ...) \
  1068. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1069. (ra).bus, (ra).target, (ra).lun, ##__VA_ARGS__)
  1070. #define ipr_ra_err(ioa_cfg, ra, fmt, ...) \
  1071. ipr_ra_printk(KERN_ERR, ioa_cfg, ra, fmt, ##__VA_ARGS__)
  1072. #define ipr_res_err(ioa_cfg, res, fmt, ...) \
  1073. ipr_ra_err(ioa_cfg, (res)->cfgte.res_addr, fmt, ##__VA_ARGS__)
  1074. #define ipr_phys_res_err(ioa_cfg, res, fmt, ...) \
  1075. { \
  1076. if ((res).bus >= IPR_MAX_NUM_BUSES) { \
  1077. ipr_err(fmt": unknown\n", ##__VA_ARGS__); \
  1078. } else { \
  1079. ipr_err(fmt": %d:%d:%d:%d\n", \
  1080. ##__VA_ARGS__, (ioa_cfg)->host->host_no, \
  1081. (res).bus, (res).target, (res).lun); \
  1082. } \
  1083. }
  1084. #define ipr_trace ipr_dbg("%s: %s: Line: %d\n",\
  1085. __FILE__, __FUNCTION__, __LINE__)
  1086. #define ENTER IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Entering %s\n", __FUNCTION__))
  1087. #define LEAVE IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Leaving %s\n", __FUNCTION__))
  1088. #define ipr_err_separator \
  1089. ipr_err("----------------------------------------------------------\n")
  1090. /*
  1091. * Inlines
  1092. */
  1093. /**
  1094. * ipr_is_ioa_resource - Determine if a resource is the IOA
  1095. * @res: resource entry struct
  1096. *
  1097. * Return value:
  1098. * 1 if IOA / 0 if not IOA
  1099. **/
  1100. static inline int ipr_is_ioa_resource(struct ipr_resource_entry *res)
  1101. {
  1102. return (res->cfgte.flags & IPR_IS_IOA_RESOURCE) ? 1 : 0;
  1103. }
  1104. /**
  1105. * ipr_is_af_dasd_device - Determine if a resource is an AF DASD
  1106. * @res: resource entry struct
  1107. *
  1108. * Return value:
  1109. * 1 if AF DASD / 0 if not AF DASD
  1110. **/
  1111. static inline int ipr_is_af_dasd_device(struct ipr_resource_entry *res)
  1112. {
  1113. if (IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data) &&
  1114. !ipr_is_ioa_resource(res) &&
  1115. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_AF_DASD)
  1116. return 1;
  1117. else
  1118. return 0;
  1119. }
  1120. /**
  1121. * ipr_is_vset_device - Determine if a resource is a VSET
  1122. * @res: resource entry struct
  1123. *
  1124. * Return value:
  1125. * 1 if VSET / 0 if not VSET
  1126. **/
  1127. static inline int ipr_is_vset_device(struct ipr_resource_entry *res)
  1128. {
  1129. if (IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data) &&
  1130. !ipr_is_ioa_resource(res) &&
  1131. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_VOLUME_SET)
  1132. return 1;
  1133. else
  1134. return 0;
  1135. }
  1136. /**
  1137. * ipr_is_gscsi - Determine if a resource is a generic scsi resource
  1138. * @res: resource entry struct
  1139. *
  1140. * Return value:
  1141. * 1 if GSCSI / 0 if not GSCSI
  1142. **/
  1143. static inline int ipr_is_gscsi(struct ipr_resource_entry *res)
  1144. {
  1145. if (!ipr_is_ioa_resource(res) &&
  1146. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_GENERIC_SCSI)
  1147. return 1;
  1148. else
  1149. return 0;
  1150. }
  1151. /**
  1152. * ipr_is_scsi_disk - Determine if a resource is a SCSI disk
  1153. * @res: resource entry struct
  1154. *
  1155. * Return value:
  1156. * 1 if SCSI disk / 0 if not SCSI disk
  1157. **/
  1158. static inline int ipr_is_scsi_disk(struct ipr_resource_entry *res)
  1159. {
  1160. if (ipr_is_af_dasd_device(res) ||
  1161. (ipr_is_gscsi(res) && IPR_IS_DASD_DEVICE(res->cfgte.std_inq_data)))
  1162. return 1;
  1163. else
  1164. return 0;
  1165. }
  1166. /**
  1167. * ipr_is_gata - Determine if a resource is a generic ATA resource
  1168. * @res: resource entry struct
  1169. *
  1170. * Return value:
  1171. * 1 if GATA / 0 if not GATA
  1172. **/
  1173. static inline int ipr_is_gata(struct ipr_resource_entry *res)
  1174. {
  1175. if (!ipr_is_ioa_resource(res) &&
  1176. IPR_RES_SUBTYPE(res) == IPR_SUBTYPE_GENERIC_ATA)
  1177. return 1;
  1178. else
  1179. return 0;
  1180. }
  1181. /**
  1182. * ipr_is_naca_model - Determine if a resource is using NACA queueing model
  1183. * @res: resource entry struct
  1184. *
  1185. * Return value:
  1186. * 1 if NACA queueing model / 0 if not NACA queueing model
  1187. **/
  1188. static inline int ipr_is_naca_model(struct ipr_resource_entry *res)
  1189. {
  1190. if (ipr_is_gscsi(res) && IPR_QUEUEING_MODEL(res) == IPR_QUEUE_NACA_MODEL)
  1191. return 1;
  1192. return 0;
  1193. }
  1194. /**
  1195. * ipr_is_device - Determine if resource address is that of a device
  1196. * @res_addr: resource address struct
  1197. *
  1198. * Return value:
  1199. * 1 if AF / 0 if not AF
  1200. **/
  1201. static inline int ipr_is_device(struct ipr_res_addr *res_addr)
  1202. {
  1203. if ((res_addr->bus < IPR_MAX_NUM_BUSES) &&
  1204. (res_addr->target < (IPR_MAX_NUM_TARGETS_PER_BUS - 1)))
  1205. return 1;
  1206. return 0;
  1207. }
  1208. /**
  1209. * ipr_sdt_is_fmt2 - Determine if a SDT address is in format 2
  1210. * @sdt_word: SDT address
  1211. *
  1212. * Return value:
  1213. * 1 if format 2 / 0 if not
  1214. **/
  1215. static inline int ipr_sdt_is_fmt2(u32 sdt_word)
  1216. {
  1217. u32 bar_sel = IPR_GET_FMT2_BAR_SEL(sdt_word);
  1218. switch (bar_sel) {
  1219. case IPR_SDT_FMT2_BAR0_SEL:
  1220. case IPR_SDT_FMT2_BAR1_SEL:
  1221. case IPR_SDT_FMT2_BAR2_SEL:
  1222. case IPR_SDT_FMT2_BAR3_SEL:
  1223. case IPR_SDT_FMT2_BAR4_SEL:
  1224. case IPR_SDT_FMT2_BAR5_SEL:
  1225. case IPR_SDT_FMT2_EXP_ROM_SEL:
  1226. return 1;
  1227. };
  1228. return 0;
  1229. }
  1230. #endif