m32r_cfc.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812
  1. /*
  2. * drivers/pcmcia/m32r_cfc.c
  3. *
  4. * Device driver for the CFC functionality of M32R.
  5. *
  6. * Copyright (c) 2001, 2002, 2003, 2004
  7. * Hiroyuki Kondo, Naoto Sugai, Hayato Fujiwara
  8. */
  9. #include <linux/module.h>
  10. #include <linux/moduleparam.h>
  11. #include <linux/init.h>
  12. #include <linux/types.h>
  13. #include <linux/fcntl.h>
  14. #include <linux/string.h>
  15. #include <linux/kernel.h>
  16. #include <linux/errno.h>
  17. #include <linux/timer.h>
  18. #include <linux/sched.h>
  19. #include <linux/slab.h>
  20. #include <linux/ioport.h>
  21. #include <linux/delay.h>
  22. #include <linux/workqueue.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/bitops.h>
  26. #include <asm/irq.h>
  27. #include <asm/io.h>
  28. #include <asm/system.h>
  29. #include <pcmcia/cs_types.h>
  30. #include <pcmcia/ss.h>
  31. #include <pcmcia/cs.h>
  32. #undef MAX_IO_WIN /* FIXME */
  33. #define MAX_IO_WIN 1
  34. #undef MAX_WIN /* FIXME */
  35. #define MAX_WIN 1
  36. #include "m32r_cfc.h"
  37. #ifdef DEBUG
  38. static int m32r_cfc_debug;
  39. module_param(m32r_cfc_debug, int, 0644);
  40. #define debug(lvl, fmt, arg...) do { \
  41. if (m32r_cfc_debug > (lvl)) \
  42. printk(KERN_DEBUG "m32r_cfc: " fmt , ## arg); \
  43. } while (0)
  44. #else
  45. #define debug(n, args...) do { } while (0)
  46. #endif
  47. /* Poll status interval -- 0 means default to interrupt */
  48. static int poll_interval = 0;
  49. typedef enum pcc_space { as_none = 0, as_comm, as_attr, as_io } pcc_as_t;
  50. typedef struct pcc_socket {
  51. u_short type, flags;
  52. struct pcmcia_socket socket;
  53. unsigned int number;
  54. kio_addr_t ioaddr;
  55. u_long mapaddr;
  56. u_long base; /* PCC register base */
  57. u_char cs_irq1, cs_irq2, intr;
  58. pccard_io_map io_map[MAX_IO_WIN];
  59. pccard_mem_map mem_map[MAX_WIN];
  60. u_char io_win;
  61. u_char mem_win;
  62. pcc_as_t current_space;
  63. u_char last_iodbex;
  64. #ifdef CONFIG_PROC_FS
  65. struct proc_dir_entry *proc;
  66. #endif
  67. } pcc_socket_t;
  68. static int pcc_sockets = 0;
  69. static pcc_socket_t socket[M32R_MAX_PCC] = {
  70. { 0, }, /* ... */
  71. };
  72. /*====================================================================*/
  73. static unsigned int pcc_get(u_short, unsigned int);
  74. static void pcc_set(u_short, unsigned int , unsigned int );
  75. static DEFINE_SPINLOCK(pcc_lock);
  76. #if !defined(CONFIG_PLAT_USRV)
  77. static inline u_long pcc_port2addr(unsigned long port, int size) {
  78. u_long addr = 0;
  79. u_long odd;
  80. if (size == 1) { /* byte access */
  81. odd = (port&1) << 11;
  82. port -= port & 1;
  83. addr = CFC_IO_MAPBASE_BYTE - CFC_IOPORT_BASE + odd + port;
  84. } else if (size == 2)
  85. addr = CFC_IO_MAPBASE_WORD - CFC_IOPORT_BASE + port;
  86. return addr;
  87. }
  88. #else /* CONFIG_PLAT_USRV */
  89. static inline u_long pcc_port2addr(unsigned long port, int size) {
  90. u_long odd;
  91. u_long addr = ((port - CFC_IOPORT_BASE) & 0xf000) << 8;
  92. if (size == 1) { /* byte access */
  93. odd = port & 1;
  94. port -= odd;
  95. odd <<= 11;
  96. addr = (addr | CFC_IO_MAPBASE_BYTE) + odd + (port & 0xfff);
  97. } else if (size == 2) /* word access */
  98. addr = (addr | CFC_IO_MAPBASE_WORD) + (port & 0xfff);
  99. return addr;
  100. }
  101. #endif /* CONFIG_PLAT_USRV */
  102. void pcc_ioread_byte(int sock, unsigned long port, void *buf, size_t size,
  103. size_t nmemb, int flag)
  104. {
  105. u_long addr;
  106. unsigned char *bp = (unsigned char *)buf;
  107. unsigned long flags;
  108. debug(3, "m32r_cfc: pcc_ioread_byte: sock=%d, port=%#lx, buf=%p, "
  109. "size=%u, nmemb=%d, flag=%d\n",
  110. sock, port, buf, size, nmemb, flag);
  111. addr = pcc_port2addr(port, 1);
  112. if (!addr) {
  113. printk("m32r_cfc:ioread_byte null port :%#lx\n",port);
  114. return;
  115. }
  116. debug(3, "m32r_cfc: pcc_ioread_byte: addr=%#lx\n", addr);
  117. spin_lock_irqsave(&pcc_lock, flags);
  118. /* read Byte */
  119. while (nmemb--)
  120. *bp++ = readb(addr);
  121. spin_unlock_irqrestore(&pcc_lock, flags);
  122. }
  123. void pcc_ioread_word(int sock, unsigned long port, void *buf, size_t size,
  124. size_t nmemb, int flag)
  125. {
  126. u_long addr;
  127. unsigned short *bp = (unsigned short *)buf;
  128. unsigned long flags;
  129. debug(3, "m32r_cfc: pcc_ioread_word: sock=%d, port=%#lx, "
  130. "buf=%p, size=%u, nmemb=%d, flag=%d\n",
  131. sock, port, buf, size, nmemb, flag);
  132. if (size != 2)
  133. printk("m32r_cfc: ioread_word :illigal size %u : %#lx\n", size,
  134. port);
  135. if (size == 9)
  136. printk("m32r_cfc: ioread_word :insw \n");
  137. addr = pcc_port2addr(port, 2);
  138. if (!addr) {
  139. printk("m32r_cfc:ioread_word null port :%#lx\n",port);
  140. return;
  141. }
  142. debug(3, "m32r_cfc: pcc_ioread_word: addr=%#lx\n", addr);
  143. spin_lock_irqsave(&pcc_lock, flags);
  144. /* read Word */
  145. while (nmemb--)
  146. *bp++ = readw(addr);
  147. spin_unlock_irqrestore(&pcc_lock, flags);
  148. }
  149. void pcc_iowrite_byte(int sock, unsigned long port, void *buf, size_t size,
  150. size_t nmemb, int flag)
  151. {
  152. u_long addr;
  153. unsigned char *bp = (unsigned char *)buf;
  154. unsigned long flags;
  155. debug(3, "m32r_cfc: pcc_iowrite_byte: sock=%d, port=%#lx, "
  156. "buf=%p, size=%u, nmemb=%d, flag=%d\n",
  157. sock, port, buf, size, nmemb, flag);
  158. /* write Byte */
  159. addr = pcc_port2addr(port, 1);
  160. if (!addr) {
  161. printk("m32r_cfc:iowrite_byte null port:%#lx\n",port);
  162. return;
  163. }
  164. debug(3, "m32r_cfc: pcc_iowrite_byte: addr=%#lx\n", addr);
  165. spin_lock_irqsave(&pcc_lock, flags);
  166. while (nmemb--)
  167. writeb(*bp++, addr);
  168. spin_unlock_irqrestore(&pcc_lock, flags);
  169. }
  170. void pcc_iowrite_word(int sock, unsigned long port, void *buf, size_t size,
  171. size_t nmemb, int flag)
  172. {
  173. u_long addr;
  174. unsigned short *bp = (unsigned short *)buf;
  175. unsigned long flags;
  176. debug(3, "m32r_cfc: pcc_iowrite_word: sock=%d, port=%#lx, "
  177. "buf=%p, size=%u, nmemb=%d, flag=%d\n",
  178. sock, port, buf, size, nmemb, flag);
  179. if(size != 2)
  180. printk("m32r_cfc: iowrite_word :illigal size %u : %#lx\n",
  181. size, port);
  182. if(size == 9)
  183. printk("m32r_cfc: iowrite_word :outsw \n");
  184. addr = pcc_port2addr(port, 2);
  185. if (!addr) {
  186. printk("m32r_cfc:iowrite_word null addr :%#lx\n",port);
  187. return;
  188. }
  189. #if 1
  190. if (addr & 1) {
  191. printk("m32r_cfc:iowrite_word port addr (%#lx):%#lx\n", port,
  192. addr);
  193. return;
  194. }
  195. #endif
  196. debug(3, "m32r_cfc: pcc_iowrite_word: addr=%#lx\n", addr);
  197. spin_lock_irqsave(&pcc_lock, flags);
  198. while (nmemb--)
  199. writew(*bp++, addr);
  200. spin_unlock_irqrestore(&pcc_lock, flags);
  201. }
  202. /*====================================================================*/
  203. #define IS_REGISTERED 0x2000
  204. #define IS_ALIVE 0x8000
  205. typedef struct pcc_t {
  206. char *name;
  207. u_short flags;
  208. } pcc_t;
  209. static pcc_t pcc[] = {
  210. #if !defined(CONFIG_PLAT_USRV)
  211. { "m32r_cfc", 0 }, { "", 0 },
  212. #else /* CONFIG_PLAT_USRV */
  213. { "m32r_cfc", 0 }, { "m32r_cfc", 0 }, { "m32r_cfc", 0 },
  214. { "m32r_cfc", 0 }, { "m32r_cfc", 0 }, { "", 0 },
  215. #endif /* CONFIG_PLAT_USRV */
  216. };
  217. static irqreturn_t pcc_interrupt(int, void *, struct pt_regs *);
  218. /*====================================================================*/
  219. static struct timer_list poll_timer;
  220. static unsigned int pcc_get(u_short sock, unsigned int reg)
  221. {
  222. unsigned int val = inw(reg);
  223. debug(3, "m32r_cfc: pcc_get: reg(0x%08x)=0x%04x\n", reg, val);
  224. return val;
  225. }
  226. static void pcc_set(u_short sock, unsigned int reg, unsigned int data)
  227. {
  228. outw(data, reg);
  229. debug(3, "m32r_cfc: pcc_set: reg(0x%08x)=0x%04x\n", reg, data);
  230. }
  231. /*======================================================================
  232. See if a card is present, powered up, in IO mode, and already
  233. bound to a (non PC Card) Linux driver. We leave these alone.
  234. We make an exception for cards that seem to be serial devices.
  235. ======================================================================*/
  236. static int __init is_alive(u_short sock)
  237. {
  238. unsigned int stat;
  239. debug(3, "m32r_cfc: is_alive:\n");
  240. printk("CF: ");
  241. stat = pcc_get(sock, (unsigned int)PLD_CFSTS);
  242. if (!stat)
  243. printk("No ");
  244. printk("Card is detected at socket %d : stat = 0x%08x\n", sock, stat);
  245. debug(3, "m32r_cfc: is_alive: sock stat is 0x%04x\n", stat);
  246. return 0;
  247. }
  248. static void add_pcc_socket(ulong base, int irq, ulong mapaddr, kio_addr_t ioaddr)
  249. {
  250. pcc_socket_t *t = &socket[pcc_sockets];
  251. debug(3, "m32r_cfc: add_pcc_socket: base=%#lx, irq=%d, "
  252. "mapaddr=%#lx, ioaddr=%08x\n",
  253. base, irq, mapaddr, ioaddr);
  254. /* add sockets */
  255. t->ioaddr = ioaddr;
  256. t->mapaddr = mapaddr;
  257. #if !defined(CONFIG_PLAT_USRV)
  258. t->base = 0;
  259. t->flags = 0;
  260. t->cs_irq1 = irq; // insert irq
  261. t->cs_irq2 = irq + 1; // eject irq
  262. #else /* CONFIG_PLAT_USRV */
  263. t->base = base;
  264. t->flags = 0;
  265. t->cs_irq1 = 0; // insert irq
  266. t->cs_irq2 = 0; // eject irq
  267. #endif /* CONFIG_PLAT_USRV */
  268. if (is_alive(pcc_sockets))
  269. t->flags |= IS_ALIVE;
  270. /* add pcc */
  271. #if !defined(CONFIG_PLAT_USRV)
  272. request_region((unsigned int)PLD_CFRSTCR, 0x20, "m32r_cfc");
  273. #else /* CONFIG_PLAT_USRV */
  274. {
  275. unsigned int reg_base;
  276. reg_base = (unsigned int)PLD_CFRSTCR;
  277. reg_base |= pcc_sockets << 8;
  278. request_region(reg_base, 0x20, "m32r_cfc");
  279. }
  280. #endif /* CONFIG_PLAT_USRV */
  281. printk(KERN_INFO " %s ", pcc[pcc_sockets].name);
  282. printk("pcc at 0x%08lx\n", t->base);
  283. /* Update socket interrupt information, capabilities */
  284. t->socket.features |= (SS_CAP_PCCARD | SS_CAP_STATIC_MAP);
  285. t->socket.map_size = M32R_PCC_MAPSIZE;
  286. t->socket.io_offset = ioaddr; /* use for io access offset */
  287. t->socket.irq_mask = 0;
  288. #if !defined(CONFIG_PLAT_USRV)
  289. t->socket.pci_irq = PLD_IRQ_CFIREQ ; /* card interrupt */
  290. #else /* CONFIG_PLAT_USRV */
  291. t->socket.pci_irq = PLD_IRQ_CF0 + pcc_sockets;
  292. #endif /* CONFIG_PLAT_USRV */
  293. #ifndef CONFIG_PLAT_USRV
  294. /* insert interrupt */
  295. request_irq(irq, pcc_interrupt, 0, "m32r_cfc", pcc_interrupt);
  296. #ifndef CONFIG_PLAT_MAPPI3
  297. /* eject interrupt */
  298. request_irq(irq+1, pcc_interrupt, 0, "m32r_cfc", pcc_interrupt);
  299. #endif
  300. debug(3, "m32r_cfc: enable CFMSK, RDYSEL\n");
  301. pcc_set(pcc_sockets, (unsigned int)PLD_CFIMASK, 0x01);
  302. #endif /* CONFIG_PLAT_USRV */
  303. #if defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_USRV) || defined(CONFIG_PLAT_OPSPUT)
  304. pcc_set(pcc_sockets, (unsigned int)PLD_CFCR1, 0x0200);
  305. #endif
  306. pcc_sockets++;
  307. return;
  308. }
  309. /*====================================================================*/
  310. static irqreturn_t pcc_interrupt(int irq, void *dev, struct pt_regs *regs)
  311. {
  312. int i;
  313. u_int events = 0;
  314. int handled = 0;
  315. debug(3, "m32r_cfc: pcc_interrupt: irq=%d, dev=%p, regs=%p\n",
  316. irq, dev, regs);
  317. for (i = 0; i < pcc_sockets; i++) {
  318. if (socket[i].cs_irq1 != irq && socket[i].cs_irq2 != irq)
  319. continue;
  320. handled = 1;
  321. debug(3, "m32r_cfc: pcc_interrupt: socket %d irq 0x%02x ",
  322. i, irq);
  323. events |= SS_DETECT; /* insert or eject */
  324. if (events)
  325. pcmcia_parse_events(&socket[i].socket, events);
  326. }
  327. debug(3, "m32r_cfc: pcc_interrupt: done\n");
  328. return IRQ_RETVAL(handled);
  329. } /* pcc_interrupt */
  330. static void pcc_interrupt_wrapper(u_long data)
  331. {
  332. debug(3, "m32r_cfc: pcc_interrupt_wrapper:\n");
  333. pcc_interrupt(0, NULL, NULL);
  334. init_timer(&poll_timer);
  335. poll_timer.expires = jiffies + poll_interval;
  336. add_timer(&poll_timer);
  337. }
  338. /*====================================================================*/
  339. static int _pcc_get_status(u_short sock, u_int *value)
  340. {
  341. u_int status;
  342. debug(3, "m32r_cfc: _pcc_get_status:\n");
  343. status = pcc_get(sock, (unsigned int)PLD_CFSTS);
  344. *value = (status) ? SS_DETECT : 0;
  345. debug(3, "m32r_cfc: _pcc_get_status: status=0x%08x\n", status);
  346. #if defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_USRV) || defined(CONFIG_PLAT_OPSPUT)
  347. if ( status ) {
  348. /* enable CF power */
  349. status = inw((unsigned int)PLD_CPCR);
  350. if (!(status & PLD_CPCR_CF)) {
  351. debug(3, "m32r_cfc: _pcc_get_status: "
  352. "power on (CPCR=0x%08x)\n", status);
  353. status |= PLD_CPCR_CF;
  354. outw(status, (unsigned int)PLD_CPCR);
  355. udelay(100);
  356. }
  357. *value |= SS_POWERON;
  358. pcc_set(sock, (unsigned int)PLD_CFBUFCR,0);/* enable buffer */
  359. udelay(100);
  360. *value |= SS_READY; /* always ready */
  361. *value |= SS_3VCARD;
  362. } else {
  363. /* disable CF power */
  364. status = inw((unsigned int)PLD_CPCR);
  365. status &= ~PLD_CPCR_CF;
  366. outw(status, (unsigned int)PLD_CPCR);
  367. udelay(100);
  368. debug(3, "m32r_cfc: _pcc_get_status: "
  369. "power off (CPCR=0x%08x)\n", status);
  370. }
  371. #elif defined(CONFIG_PLAT_MAPPI2) || defined(CONFIG_PLAT_MAPPI3)
  372. if ( status ) {
  373. status = pcc_get(sock, (unsigned int)PLD_CPCR);
  374. if (status == 0) { /* power off */
  375. pcc_set(sock, (unsigned int)PLD_CPCR, 1);
  376. pcc_set(sock, (unsigned int)PLD_CFBUFCR,0); /* force buffer off for ZA-36 */
  377. udelay(50);
  378. }
  379. *value |= SS_POWERON;
  380. pcc_set(sock, (unsigned int)PLD_CFBUFCR,0);
  381. udelay(50);
  382. pcc_set(sock, (unsigned int)PLD_CFRSTCR, 0x0101);
  383. udelay(25); /* for IDE reset */
  384. pcc_set(sock, (unsigned int)PLD_CFRSTCR, 0x0100);
  385. mdelay(2); /* for IDE reset */
  386. *value |= SS_READY;
  387. *value |= SS_3VCARD;
  388. } else {
  389. /* disable CF power */
  390. pcc_set(sock, (unsigned int)PLD_CPCR, 0);
  391. udelay(100);
  392. debug(3, "m32r_cfc: _pcc_get_status: "
  393. "power off (CPCR=0x%08x)\n", status);
  394. }
  395. #else
  396. #error no platform configuration
  397. #endif
  398. debug(3, "m32r_cfc: _pcc_get_status: GetStatus(%d) = %#4.4x\n",
  399. sock, *value);
  400. return 0;
  401. } /* _get_status */
  402. /*====================================================================*/
  403. static int _pcc_set_socket(u_short sock, socket_state_t *state)
  404. {
  405. debug(3, "m32r_cfc: SetSocket(%d, flags %#3.3x, Vcc %d, Vpp %d, "
  406. "io_irq %d, csc_mask %#2.2x)\n", sock, state->flags,
  407. state->Vcc, state->Vpp, state->io_irq, state->csc_mask);
  408. #if defined(CONFIG_PLAT_M32700UT) || defined(CONFIG_PLAT_USRV) || defined(CONFIG_PLAT_OPSPUT) || defined(CONFIG_PLAT_MAPPI2) || defined(CONFIG_PLAT_MAPPI3)
  409. if (state->Vcc) {
  410. if ((state->Vcc != 50) && (state->Vcc != 33))
  411. return -EINVAL;
  412. /* accept 5V and 3.3V */
  413. }
  414. #endif
  415. if (state->flags & SS_RESET) {
  416. debug(3, ":RESET\n");
  417. pcc_set(sock,(unsigned int)PLD_CFRSTCR,0x101);
  418. }else{
  419. pcc_set(sock,(unsigned int)PLD_CFRSTCR,0x100);
  420. }
  421. if (state->flags & SS_OUTPUT_ENA){
  422. debug(3, ":OUTPUT_ENA\n");
  423. /* bit clear */
  424. pcc_set(sock,(unsigned int)PLD_CFBUFCR,0);
  425. } else {
  426. pcc_set(sock,(unsigned int)PLD_CFBUFCR,1);
  427. }
  428. #ifdef DEBUG
  429. if(state->flags & SS_IOCARD){
  430. debug(3, ":IOCARD");
  431. }
  432. if (state->flags & SS_PWR_AUTO) {
  433. debug(3, ":PWR_AUTO");
  434. }
  435. if (state->csc_mask & SS_DETECT)
  436. debug(3, ":csc-SS_DETECT");
  437. if (state->flags & SS_IOCARD) {
  438. if (state->csc_mask & SS_STSCHG)
  439. debug(3, ":STSCHG");
  440. } else {
  441. if (state->csc_mask & SS_BATDEAD)
  442. debug(3, ":BATDEAD");
  443. if (state->csc_mask & SS_BATWARN)
  444. debug(3, ":BATWARN");
  445. if (state->csc_mask & SS_READY)
  446. debug(3, ":READY");
  447. }
  448. debug(3, "\n");
  449. #endif
  450. return 0;
  451. } /* _set_socket */
  452. /*====================================================================*/
  453. static int _pcc_set_io_map(u_short sock, struct pccard_io_map *io)
  454. {
  455. u_char map;
  456. debug(3, "m32r_cfc: SetIOMap(%d, %d, %#2.2x, %d ns, "
  457. "%#lx-%#lx)\n", sock, io->map, io->flags,
  458. io->speed, io->start, io->stop);
  459. map = io->map;
  460. return 0;
  461. } /* _set_io_map */
  462. /*====================================================================*/
  463. static int _pcc_set_mem_map(u_short sock, struct pccard_mem_map *mem)
  464. {
  465. u_char map = mem->map;
  466. u_long addr;
  467. pcc_socket_t *t = &socket[sock];
  468. debug(3, "m32r_cfc: SetMemMap(%d, %d, %#2.2x, %d ns, "
  469. "%#lx, %#x)\n", sock, map, mem->flags,
  470. mem->speed, mem->static_start, mem->card_start);
  471. /*
  472. * sanity check
  473. */
  474. if ((map > MAX_WIN) || (mem->card_start > 0x3ffffff)){
  475. return -EINVAL;
  476. }
  477. /*
  478. * de-activate
  479. */
  480. if ((mem->flags & MAP_ACTIVE) == 0) {
  481. t->current_space = as_none;
  482. return 0;
  483. }
  484. /*
  485. * Set mode
  486. */
  487. if (mem->flags & MAP_ATTRIB) {
  488. t->current_space = as_attr;
  489. } else {
  490. t->current_space = as_comm;
  491. }
  492. /*
  493. * Set address
  494. */
  495. addr = t->mapaddr + (mem->card_start & M32R_PCC_MAPMASK);
  496. mem->static_start = addr + mem->card_start;
  497. return 0;
  498. } /* _set_mem_map */
  499. #if 0 /* driver model ordering issue */
  500. /*======================================================================
  501. Routines for accessing socket information and register dumps via
  502. /proc/bus/pccard/...
  503. ======================================================================*/
  504. static ssize_t show_info(struct class_device *class_dev, char *buf)
  505. {
  506. pcc_socket_t *s = container_of(class_dev, struct pcc_socket,
  507. socket.dev);
  508. return sprintf(buf, "type: %s\nbase addr: 0x%08lx\n",
  509. pcc[s->type].name, s->base);
  510. }
  511. static ssize_t show_exca(struct class_device *class_dev, char *buf)
  512. {
  513. /* FIXME */
  514. return 0;
  515. }
  516. static CLASS_DEVICE_ATTR(info, S_IRUGO, show_info, NULL);
  517. static CLASS_DEVICE_ATTR(exca, S_IRUGO, show_exca, NULL);
  518. #endif
  519. /*====================================================================*/
  520. /* this is horribly ugly... proper locking needs to be done here at
  521. * some time... */
  522. #define LOCKED(x) do { \
  523. int retval; \
  524. unsigned long flags; \
  525. spin_lock_irqsave(&pcc_lock, flags); \
  526. retval = x; \
  527. spin_unlock_irqrestore(&pcc_lock, flags); \
  528. return retval; \
  529. } while (0)
  530. static int pcc_get_status(struct pcmcia_socket *s, u_int *value)
  531. {
  532. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  533. if (socket[sock].flags & IS_ALIVE) {
  534. debug(3, "m32r_cfc: pcc_get_status: sock(%d) -EINVAL\n", sock);
  535. *value = 0;
  536. return -EINVAL;
  537. }
  538. debug(3, "m32r_cfc: pcc_get_status: sock(%d)\n", sock);
  539. LOCKED(_pcc_get_status(sock, value));
  540. }
  541. static int pcc_set_socket(struct pcmcia_socket *s, socket_state_t *state)
  542. {
  543. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  544. if (socket[sock].flags & IS_ALIVE) {
  545. debug(3, "m32r_cfc: pcc_set_socket: sock(%d) -EINVAL\n", sock);
  546. return -EINVAL;
  547. }
  548. debug(3, "m32r_cfc: pcc_set_socket: sock(%d)\n", sock);
  549. LOCKED(_pcc_set_socket(sock, state));
  550. }
  551. static int pcc_set_io_map(struct pcmcia_socket *s, struct pccard_io_map *io)
  552. {
  553. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  554. if (socket[sock].flags & IS_ALIVE) {
  555. debug(3, "m32r_cfc: pcc_set_io_map: sock(%d) -EINVAL\n", sock);
  556. return -EINVAL;
  557. }
  558. debug(3, "m32r_cfc: pcc_set_io_map: sock(%d)\n", sock);
  559. LOCKED(_pcc_set_io_map(sock, io));
  560. }
  561. static int pcc_set_mem_map(struct pcmcia_socket *s, struct pccard_mem_map *mem)
  562. {
  563. unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
  564. if (socket[sock].flags & IS_ALIVE) {
  565. debug(3, "m32r_cfc: pcc_set_mem_map: sock(%d) -EINVAL\n", sock);
  566. return -EINVAL;
  567. }
  568. debug(3, "m32r_cfc: pcc_set_mem_map: sock(%d)\n", sock);
  569. LOCKED(_pcc_set_mem_map(sock, mem));
  570. }
  571. static int pcc_init(struct pcmcia_socket *s)
  572. {
  573. debug(3, "m32r_cfc: pcc_init()\n");
  574. return 0;
  575. }
  576. static struct pccard_operations pcc_operations = {
  577. .init = pcc_init,
  578. .get_status = pcc_get_status,
  579. .set_socket = pcc_set_socket,
  580. .set_io_map = pcc_set_io_map,
  581. .set_mem_map = pcc_set_mem_map,
  582. };
  583. /*====================================================================*/
  584. static struct device_driver pcc_driver = {
  585. .name = "cfc",
  586. .bus = &platform_bus_type,
  587. .suspend = pcmcia_socket_dev_suspend,
  588. .resume = pcmcia_socket_dev_resume,
  589. };
  590. static struct platform_device pcc_device = {
  591. .name = "cfc",
  592. .id = 0,
  593. };
  594. /*====================================================================*/
  595. static int __init init_m32r_pcc(void)
  596. {
  597. int i, ret;
  598. ret = driver_register(&pcc_driver);
  599. if (ret)
  600. return ret;
  601. ret = platform_device_register(&pcc_device);
  602. if (ret){
  603. driver_unregister(&pcc_driver);
  604. return ret;
  605. }
  606. #if defined(CONFIG_PLAT_MAPPI2) || defined(CONFIG_PLAT_MAPPI3)
  607. pcc_set(0, (unsigned int)PLD_CFCR0, 0x0f0f);
  608. pcc_set(0, (unsigned int)PLD_CFCR1, 0x0200);
  609. #endif
  610. pcc_sockets = 0;
  611. #if !defined(CONFIG_PLAT_USRV)
  612. add_pcc_socket(M32R_PCC0_BASE, PLD_IRQ_CFC_INSERT, CFC_ATTR_MAPBASE,
  613. CFC_IOPORT_BASE);
  614. #else /* CONFIG_PLAT_USRV */
  615. {
  616. ulong base, mapaddr;
  617. kio_addr_t ioaddr;
  618. for (i = 0 ; i < M32R_MAX_PCC ; i++) {
  619. base = (ulong)PLD_CFRSTCR;
  620. base = base | (i << 8);
  621. ioaddr = (i + 1) << 12;
  622. mapaddr = CFC_ATTR_MAPBASE | (i << 20);
  623. add_pcc_socket(base, 0, mapaddr, ioaddr);
  624. }
  625. }
  626. #endif /* CONFIG_PLAT_USRV */
  627. if (pcc_sockets == 0) {
  628. printk("socket is not found.\n");
  629. platform_device_unregister(&pcc_device);
  630. driver_unregister(&pcc_driver);
  631. return -ENODEV;
  632. }
  633. /* Set up interrupt handler(s) */
  634. for (i = 0 ; i < pcc_sockets ; i++) {
  635. socket[i].socket.dev.dev = &pcc_device.dev;
  636. socket[i].socket.ops = &pcc_operations;
  637. socket[i].socket.resource_ops = &pccard_nonstatic_ops;
  638. socket[i].socket.owner = THIS_MODULE;
  639. socket[i].number = i;
  640. ret = pcmcia_register_socket(&socket[i].socket);
  641. if (!ret)
  642. socket[i].flags |= IS_REGISTERED;
  643. #if 0 /* driver model ordering issue */
  644. class_device_create_file(&socket[i].socket.dev,
  645. &class_device_attr_info);
  646. class_device_create_file(&socket[i].socket.dev,
  647. &class_device_attr_exca);
  648. #endif
  649. }
  650. /* Finally, schedule a polling interrupt */
  651. if (poll_interval != 0) {
  652. poll_timer.function = pcc_interrupt_wrapper;
  653. poll_timer.data = 0;
  654. init_timer(&poll_timer);
  655. poll_timer.expires = jiffies + poll_interval;
  656. add_timer(&poll_timer);
  657. }
  658. return 0;
  659. } /* init_m32r_pcc */
  660. static void __exit exit_m32r_pcc(void)
  661. {
  662. int i;
  663. for (i = 0; i < pcc_sockets; i++)
  664. if (socket[i].flags & IS_REGISTERED)
  665. pcmcia_unregister_socket(&socket[i].socket);
  666. platform_device_unregister(&pcc_device);
  667. if (poll_interval != 0)
  668. del_timer_sync(&poll_timer);
  669. driver_unregister(&pcc_driver);
  670. } /* exit_m32r_pcc */
  671. module_init(init_m32r_pcc);
  672. module_exit(exit_m32r_pcc);
  673. MODULE_LICENSE("Dual MPL/GPL");
  674. /*====================================================================*/