quirks.c 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/acpi.h>
  23. #include "pci.h"
  24. /* The Mellanox Tavor device gives false positive parity errors
  25. * Mark this device with a broken_parity_status, to allow
  26. * PCI scanning code to "skip" this now blacklisted device.
  27. */
  28. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  29. {
  30. dev->broken_parity_status = 1; /* This device gives false positives */
  31. }
  32. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  33. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  34. /* Deal with broken BIOS'es that neglect to enable passive release,
  35. which can cause problems in combination with the 82441FX/PPro MTRRs */
  36. static void __devinit quirk_passive_release(struct pci_dev *dev)
  37. {
  38. struct pci_dev *d = NULL;
  39. unsigned char dlc;
  40. /* We have to make sure a particular bit is set in the PIIX3
  41. ISA bridge, so we have to go out and find it. */
  42. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  43. pci_read_config_byte(d, 0x82, &dlc);
  44. if (!(dlc & 1<<1)) {
  45. printk(KERN_ERR "PCI: PIIX3: Enabling Passive Release on %s\n", pci_name(d));
  46. dlc |= 1<<1;
  47. pci_write_config_byte(d, 0x82, dlc);
  48. }
  49. }
  50. }
  51. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
  52. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  53. but VIA don't answer queries. If you happen to have good contacts at VIA
  54. ask them for me please -- Alan
  55. This appears to be BIOS not version dependent. So presumably there is a
  56. chipset level fix */
  57. int isa_dma_bridge_buggy; /* Exported */
  58. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  59. {
  60. if (!isa_dma_bridge_buggy) {
  61. isa_dma_bridge_buggy=1;
  62. printk(KERN_INFO "Activating ISA DMA hang workarounds.\n");
  63. }
  64. }
  65. /*
  66. * Its not totally clear which chipsets are the problematic ones
  67. * We know 82C586 and 82C596 variants are affected.
  68. */
  69. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs );
  70. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs );
  71. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs );
  72. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs );
  73. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs );
  74. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs );
  75. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs );
  76. int pci_pci_problems;
  77. /*
  78. * Chipsets where PCI->PCI transfers vanish or hang
  79. */
  80. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  81. {
  82. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  83. printk(KERN_INFO "Disabling direct PCI/PCI transfers.\n");
  84. pci_pci_problems |= PCIPCI_FAIL;
  85. }
  86. }
  87. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci );
  88. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci );
  89. /*
  90. * Triton requires workarounds to be used by the drivers
  91. */
  92. static void __devinit quirk_triton(struct pci_dev *dev)
  93. {
  94. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  95. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  96. pci_pci_problems |= PCIPCI_TRITON;
  97. }
  98. }
  99. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton );
  100. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton );
  101. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton );
  102. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton );
  103. /*
  104. * VIA Apollo KT133 needs PCI latency patch
  105. * Made according to a windows driver based patch by George E. Breese
  106. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  107. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  108. * the info on which Mr Breese based his work.
  109. *
  110. * Updated based on further information from the site and also on
  111. * information provided by VIA
  112. */
  113. static void __devinit quirk_vialatency(struct pci_dev *dev)
  114. {
  115. struct pci_dev *p;
  116. u8 rev;
  117. u8 busarb;
  118. /* Ok we have a potential problem chipset here. Now see if we have
  119. a buggy southbridge */
  120. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  121. if (p!=NULL) {
  122. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  123. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  124. /* Check for buggy part revisions */
  125. if (rev < 0x40 || rev > 0x42)
  126. goto exit;
  127. } else {
  128. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  129. if (p==NULL) /* No problem parts */
  130. goto exit;
  131. pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
  132. /* Check for buggy part revisions */
  133. if (rev < 0x10 || rev > 0x12)
  134. goto exit;
  135. }
  136. /*
  137. * Ok we have the problem. Now set the PCI master grant to
  138. * occur every master grant. The apparent bug is that under high
  139. * PCI load (quite common in Linux of course) you can get data
  140. * loss when the CPU is held off the bus for 3 bus master requests
  141. * This happens to include the IDE controllers....
  142. *
  143. * VIA only apply this fix when an SB Live! is present but under
  144. * both Linux and Windows this isnt enough, and we have seen
  145. * corruption without SB Live! but with things like 3 UDMA IDE
  146. * controllers. So we ignore that bit of the VIA recommendation..
  147. */
  148. pci_read_config_byte(dev, 0x76, &busarb);
  149. /* Set bit 4 and bi 5 of byte 76 to 0x01
  150. "Master priority rotation on every PCI master grant */
  151. busarb &= ~(1<<5);
  152. busarb |= (1<<4);
  153. pci_write_config_byte(dev, 0x76, busarb);
  154. printk(KERN_INFO "Applying VIA southbridge workaround.\n");
  155. exit:
  156. pci_dev_put(p);
  157. }
  158. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
  159. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
  160. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
  161. /*
  162. * VIA Apollo VP3 needs ETBF on BT848/878
  163. */
  164. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  165. {
  166. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  167. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  168. pci_pci_problems |= PCIPCI_VIAETBF;
  169. }
  170. }
  171. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf );
  172. static void __devinit quirk_vsfx(struct pci_dev *dev)
  173. {
  174. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  175. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  176. pci_pci_problems |= PCIPCI_VSFX;
  177. }
  178. }
  179. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx );
  180. /*
  181. * Ali Magik requires workarounds to be used by the drivers
  182. * that DMA to AGP space. Latency must be set to 0xA and triton
  183. * workaround applied too
  184. * [Info kindly provided by ALi]
  185. */
  186. static void __init quirk_alimagik(struct pci_dev *dev)
  187. {
  188. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  189. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  190. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  191. }
  192. }
  193. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik );
  194. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik );
  195. /*
  196. * Natoma has some interesting boundary conditions with Zoran stuff
  197. * at least
  198. */
  199. static void __devinit quirk_natoma(struct pci_dev *dev)
  200. {
  201. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  202. printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
  203. pci_pci_problems |= PCIPCI_NATOMA;
  204. }
  205. }
  206. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma );
  207. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma );
  208. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma );
  209. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma );
  210. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma );
  211. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma );
  212. /*
  213. * This chip can cause PCI parity errors if config register 0xA0 is read
  214. * while DMAs are occurring.
  215. */
  216. static void __devinit quirk_citrine(struct pci_dev *dev)
  217. {
  218. dev->cfg_size = 0xA0;
  219. }
  220. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine );
  221. /*
  222. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  223. * If it's needed, re-allocate the region.
  224. */
  225. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  226. {
  227. struct resource *r = &dev->resource[0];
  228. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  229. r->start = 0;
  230. r->end = 0x3ffffff;
  231. }
  232. }
  233. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M );
  234. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M );
  235. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  236. unsigned size, int nr, const char *name)
  237. {
  238. region &= ~(size-1);
  239. if (region) {
  240. struct pci_bus_region bus_region;
  241. struct resource *res = dev->resource + nr;
  242. res->name = pci_name(dev);
  243. res->start = region;
  244. res->end = region + size - 1;
  245. res->flags = IORESOURCE_IO;
  246. /* Convert from PCI bus to resource space. */
  247. bus_region.start = res->start;
  248. bus_region.end = res->end;
  249. pcibios_bus_to_resource(dev, res, &bus_region);
  250. pci_claim_resource(dev, nr);
  251. printk("PCI quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
  252. }
  253. }
  254. /*
  255. * ATI Northbridge setups MCE the processor if you even
  256. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  257. */
  258. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  259. {
  260. printk(KERN_INFO "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb.\n");
  261. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  262. request_region(0x3b0, 0x0C, "RadeonIGP");
  263. request_region(0x3d3, 0x01, "RadeonIGP");
  264. }
  265. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce );
  266. /*
  267. * Let's make the southbridge information explicit instead
  268. * of having to worry about people probing the ACPI areas,
  269. * for example.. (Yes, it happens, and if you read the wrong
  270. * ACPI register it will put the machine to sleep with no
  271. * way of waking it up again. Bummer).
  272. *
  273. * ALI M7101: Two IO regions pointed to by words at
  274. * 0xE0 (64 bytes of ACPI registers)
  275. * 0xE2 (32 bytes of SMB registers)
  276. */
  277. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  278. {
  279. u16 region;
  280. pci_read_config_word(dev, 0xE0, &region);
  281. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  282. pci_read_config_word(dev, 0xE2, &region);
  283. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  284. }
  285. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi );
  286. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  287. {
  288. u32 devres;
  289. u32 mask, size, base;
  290. pci_read_config_dword(dev, port, &devres);
  291. if ((devres & enable) != enable)
  292. return;
  293. mask = (devres >> 16) & 15;
  294. base = devres & 0xffff;
  295. size = 16;
  296. for (;;) {
  297. unsigned bit = size >> 1;
  298. if ((bit & mask) == bit)
  299. break;
  300. size = bit;
  301. }
  302. /*
  303. * For now we only print it out. Eventually we'll want to
  304. * reserve it (at least if it's in the 0x1000+ range), but
  305. * let's get enough confirmation reports first.
  306. */
  307. base &= -size;
  308. printk("%s PIO at %04x-%04x\n", name, base, base + size - 1);
  309. }
  310. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  311. {
  312. u32 devres;
  313. u32 mask, size, base;
  314. pci_read_config_dword(dev, port, &devres);
  315. if ((devres & enable) != enable)
  316. return;
  317. base = devres & 0xffff0000;
  318. mask = (devres & 0x3f) << 16;
  319. size = 128 << 16;
  320. for (;;) {
  321. unsigned bit = size >> 1;
  322. if ((bit & mask) == bit)
  323. break;
  324. size = bit;
  325. }
  326. /*
  327. * For now we only print it out. Eventually we'll want to
  328. * reserve it, but let's get enough confirmation reports first.
  329. */
  330. base &= -size;
  331. printk("%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  332. }
  333. /*
  334. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  335. * 0x40 (64 bytes of ACPI registers)
  336. * 0x90 (16 bytes of SMB registers)
  337. * and a few strange programmable PIIX4 device resources.
  338. */
  339. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  340. {
  341. u32 region, res_a;
  342. pci_read_config_dword(dev, 0x40, &region);
  343. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  344. pci_read_config_dword(dev, 0x90, &region);
  345. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  346. /* Device resource A has enables for some of the other ones */
  347. pci_read_config_dword(dev, 0x5c, &res_a);
  348. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  349. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  350. /* Device resource D is just bitfields for static resources */
  351. /* Device 12 enabled? */
  352. if (res_a & (1 << 29)) {
  353. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  354. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  355. }
  356. /* Device 13 enabled? */
  357. if (res_a & (1 << 30)) {
  358. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  359. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  360. }
  361. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  362. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  363. }
  364. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi );
  365. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi );
  366. /*
  367. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  368. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  369. * 0x58 (64 bytes of GPIO I/O space)
  370. */
  371. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  372. {
  373. u32 region;
  374. pci_read_config_dword(dev, 0x40, &region);
  375. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  376. pci_read_config_dword(dev, 0x58, &region);
  377. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  378. }
  379. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi );
  380. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi );
  381. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi );
  382. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi );
  383. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi );
  384. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi );
  385. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi );
  386. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi );
  387. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi );
  388. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi );
  389. static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev)
  390. {
  391. u32 region;
  392. pci_read_config_dword(dev, 0x40, &region);
  393. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  394. pci_read_config_dword(dev, 0x48, &region);
  395. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  396. }
  397. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc_acpi );
  398. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi );
  399. /*
  400. * VIA ACPI: One IO region pointed to by longword at
  401. * 0x48 or 0x20 (256 bytes of ACPI registers)
  402. */
  403. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  404. {
  405. u8 rev;
  406. u32 region;
  407. pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
  408. if (rev & 0x10) {
  409. pci_read_config_dword(dev, 0x48, &region);
  410. region &= PCI_BASE_ADDRESS_IO_MASK;
  411. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  412. }
  413. }
  414. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi );
  415. /*
  416. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  417. * 0x48 (256 bytes of ACPI registers)
  418. * 0x70 (128 bytes of hardware monitoring register)
  419. * 0x90 (16 bytes of SMB registers)
  420. */
  421. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  422. {
  423. u16 hm;
  424. u32 smb;
  425. quirk_vt82c586_acpi(dev);
  426. pci_read_config_word(dev, 0x70, &hm);
  427. hm &= PCI_BASE_ADDRESS_IO_MASK;
  428. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  429. pci_read_config_dword(dev, 0x90, &smb);
  430. smb &= PCI_BASE_ADDRESS_IO_MASK;
  431. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  432. }
  433. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi );
  434. /*
  435. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  436. * 0x88 (128 bytes of power management registers)
  437. * 0xd0 (16 bytes of SMB registers)
  438. */
  439. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  440. {
  441. u16 pm, smb;
  442. pci_read_config_word(dev, 0x88, &pm);
  443. pm &= PCI_BASE_ADDRESS_IO_MASK;
  444. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  445. pci_read_config_word(dev, 0xd0, &smb);
  446. smb &= PCI_BASE_ADDRESS_IO_MASK;
  447. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  448. }
  449. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  450. #ifdef CONFIG_X86_IO_APIC
  451. #include <asm/io_apic.h>
  452. /*
  453. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  454. * devices to the external APIC.
  455. *
  456. * TODO: When we have device-specific interrupt routers,
  457. * this code will go away from quirks.
  458. */
  459. static void __devinit quirk_via_ioapic(struct pci_dev *dev)
  460. {
  461. u8 tmp;
  462. if (nr_ioapics < 1)
  463. tmp = 0; /* nothing routed to external APIC */
  464. else
  465. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  466. printk(KERN_INFO "PCI: %sbling Via external APIC routing\n",
  467. tmp == 0 ? "Disa" : "Ena");
  468. /* Offset 0x58: External APIC IRQ output control */
  469. pci_write_config_byte (dev, 0x58, tmp);
  470. }
  471. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
  472. /*
  473. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  474. * This leads to doubled level interrupt rates.
  475. * Set this bit to get rid of cycle wastage.
  476. * Otherwise uncritical.
  477. */
  478. static void __devinit quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  479. {
  480. u8 misc_control2;
  481. #define BYPASS_APIC_DEASSERT 8
  482. pci_read_config_byte(dev, 0x5B, &misc_control2);
  483. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  484. printk(KERN_INFO "PCI: Bypassing VIA 8237 APIC De-Assert Message\n");
  485. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  486. }
  487. }
  488. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  489. /*
  490. * The AMD io apic can hang the box when an apic irq is masked.
  491. * We check all revs >= B0 (yet not in the pre production!) as the bug
  492. * is currently marked NoFix
  493. *
  494. * We have multiple reports of hangs with this chipset that went away with
  495. * noapic specified. For the moment we assume its the errata. We may be wrong
  496. * of course. However the advice is demonstrably good even if so..
  497. */
  498. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  499. {
  500. u8 rev;
  501. pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
  502. if (rev >= 0x02) {
  503. printk(KERN_WARNING "I/O APIC: AMD Errata #22 may be present. In the event of instability try\n");
  504. printk(KERN_WARNING " : booting with the \"noapic\" option.\n");
  505. }
  506. }
  507. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic );
  508. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  509. {
  510. if (dev->devfn == 0 && dev->bus->number == 0)
  511. sis_apic_bug = 1;
  512. }
  513. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw );
  514. #define AMD8131_revA0 0x01
  515. #define AMD8131_revB0 0x11
  516. #define AMD8131_MISC 0x40
  517. #define AMD8131_NIOAMODE_BIT 0
  518. static void __init quirk_amd_8131_ioapic(struct pci_dev *dev)
  519. {
  520. unsigned char revid, tmp;
  521. if (nr_ioapics == 0)
  522. return;
  523. pci_read_config_byte(dev, PCI_REVISION_ID, &revid);
  524. if (revid == AMD8131_revA0 || revid == AMD8131_revB0) {
  525. printk(KERN_INFO "Fixing up AMD8131 IOAPIC mode\n");
  526. pci_read_config_byte( dev, AMD8131_MISC, &tmp);
  527. tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
  528. pci_write_config_byte( dev, AMD8131_MISC, tmp);
  529. }
  530. }
  531. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
  532. #endif /* CONFIG_X86_IO_APIC */
  533. /*
  534. * FIXME: it is questionable that quirk_via_acpi
  535. * is needed. It shows up as an ISA bridge, and does not
  536. * support the PCI_INTERRUPT_LINE register at all. Therefore
  537. * it seems like setting the pci_dev's 'irq' to the
  538. * value of the ACPI SCI interrupt is only done for convenience.
  539. * -jgarzik
  540. */
  541. static void __devinit quirk_via_acpi(struct pci_dev *d)
  542. {
  543. /*
  544. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  545. */
  546. u8 irq;
  547. pci_read_config_byte(d, 0x42, &irq);
  548. irq &= 0xf;
  549. if (irq && (irq != 2))
  550. d->irq = irq;
  551. }
  552. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi );
  553. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi );
  554. /*
  555. * Via 686A/B: The PCI_INTERRUPT_LINE register for the on-chip
  556. * devices, USB0/1, AC97, MC97, and ACPI, has an unusual feature:
  557. * when written, it makes an internal connection to the PIC.
  558. * For these devices, this register is defined to be 4 bits wide.
  559. * Normally this is fine. However for IO-APIC motherboards, or
  560. * non-x86 architectures (yes Via exists on PPC among other places),
  561. * we must mask the PCI_INTERRUPT_LINE value versus 0xf to get
  562. * interrupts delivered properly.
  563. *
  564. * Some of the on-chip devices are actually '586 devices' so they are
  565. * listed here.
  566. */
  567. static void quirk_via_irq(struct pci_dev *dev)
  568. {
  569. u8 irq, new_irq;
  570. new_irq = dev->irq & 0xf;
  571. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  572. if (new_irq != irq) {
  573. printk(KERN_INFO "PCI: VIA IRQ fixup for %s, from %d to %d\n",
  574. pci_name(dev), irq, new_irq);
  575. udelay(15); /* unknown if delay really needed */
  576. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  577. }
  578. }
  579. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_via_irq);
  580. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_1, quirk_via_irq);
  581. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_2, quirk_via_irq);
  582. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_irq);
  583. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, quirk_via_irq);
  584. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_irq);
  585. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_irq);
  586. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_5, quirk_via_irq);
  587. /*
  588. * VIA VT82C598 has its device ID settable and many BIOSes
  589. * set it to the ID of VT82C597 for backward compatibility.
  590. * We need to switch it off to be able to recognize the real
  591. * type of the chip.
  592. */
  593. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  594. {
  595. pci_write_config_byte(dev, 0xfc, 0);
  596. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  597. }
  598. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id );
  599. #ifdef CONFIG_ACPI_SLEEP
  600. /*
  601. * Some VIA systems boot with the abnormal status flag set. This can cause
  602. * the BIOS to re-POST the system on resume rather than passing control
  603. * back to the OS. Clear the flag on boot
  604. */
  605. static void __devinit quirk_via_abnormal_poweroff(struct pci_dev *dev)
  606. {
  607. u32 reg;
  608. acpi_hw_register_read(ACPI_MTX_DO_NOT_LOCK, ACPI_REGISTER_PM1_STATUS,
  609. &reg);
  610. if (reg & 0x800) {
  611. printk("Clearing abnormal poweroff flag\n");
  612. acpi_hw_register_write(ACPI_MTX_DO_NOT_LOCK,
  613. ACPI_REGISTER_PM1_STATUS,
  614. (u16)0x800);
  615. }
  616. }
  617. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_abnormal_poweroff);
  618. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_abnormal_poweroff);
  619. #endif
  620. /*
  621. * CardBus controllers have a legacy base address that enables them
  622. * to respond as i82365 pcmcia controllers. We don't want them to
  623. * do this even if the Linux CardBus driver is not loaded, because
  624. * the Linux i82365 driver does not (and should not) handle CardBus.
  625. */
  626. static void __devinit quirk_cardbus_legacy(struct pci_dev *dev)
  627. {
  628. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  629. return;
  630. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  631. }
  632. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  633. /*
  634. * Following the PCI ordering rules is optional on the AMD762. I'm not
  635. * sure what the designers were smoking but let's not inhale...
  636. *
  637. * To be fair to AMD, it follows the spec by default, its BIOS people
  638. * who turn it off!
  639. */
  640. static void __devinit quirk_amd_ordering(struct pci_dev *dev)
  641. {
  642. u32 pcic;
  643. pci_read_config_dword(dev, 0x4C, &pcic);
  644. if ((pcic&6)!=6) {
  645. pcic |= 6;
  646. printk(KERN_WARNING "BIOS failed to enable PCI standards compliance, fixing this error.\n");
  647. pci_write_config_dword(dev, 0x4C, pcic);
  648. pci_read_config_dword(dev, 0x84, &pcic);
  649. pcic |= (1<<23); /* Required in this mode */
  650. pci_write_config_dword(dev, 0x84, pcic);
  651. }
  652. }
  653. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
  654. /*
  655. * DreamWorks provided workaround for Dunord I-3000 problem
  656. *
  657. * This card decodes and responds to addresses not apparently
  658. * assigned to it. We force a larger allocation to ensure that
  659. * nothing gets put too close to it.
  660. */
  661. static void __devinit quirk_dunord ( struct pci_dev * dev )
  662. {
  663. struct resource *r = &dev->resource [1];
  664. r->start = 0;
  665. r->end = 0xffffff;
  666. }
  667. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord );
  668. /*
  669. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  670. * is subtractive decoding (transparent), and does indicate this
  671. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  672. * instead of 0x01.
  673. */
  674. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  675. {
  676. dev->transparent = 1;
  677. }
  678. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge );
  679. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge );
  680. /*
  681. * Common misconfiguration of the MediaGX/Geode PCI master that will
  682. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  683. * datasheets found at http://www.national.com/ds/GX for info on what
  684. * these bits do. <christer@weinigel.se>
  685. */
  686. static void __init quirk_mediagx_master(struct pci_dev *dev)
  687. {
  688. u8 reg;
  689. pci_read_config_byte(dev, 0x41, &reg);
  690. if (reg & 2) {
  691. reg &= ~2;
  692. printk(KERN_INFO "PCI: Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  693. pci_write_config_byte(dev, 0x41, reg);
  694. }
  695. }
  696. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
  697. /*
  698. * As per PCI spec, ignore base address registers 0-3 of the IDE controllers
  699. * running in Compatible mode (bits 0 and 2 in the ProgIf for primary and
  700. * secondary channels respectively). If the device reports Compatible mode
  701. * but does use BAR0-3 for address decoding, we assume that firmware has
  702. * programmed these BARs with standard values (0x1f0,0x3f4 and 0x170,0x374).
  703. * Exceptions (if they exist) must be handled in chip/architecture specific
  704. * fixups.
  705. *
  706. * Note: for non x86 people. You may need an arch specific quirk to handle
  707. * moving IDE devices to native mode as well. Some plug in card devices power
  708. * up in compatible mode and assume the BIOS will adjust them.
  709. *
  710. * Q: should we load the 0x1f0,0x3f4 into the registers or zap them as
  711. * we do now ? We don't want is pci_enable_device to come along
  712. * and assign new resources. Both approaches work for that.
  713. */
  714. static void __devinit quirk_ide_bases(struct pci_dev *dev)
  715. {
  716. struct resource *res;
  717. int first_bar = 2, last_bar = 0;
  718. if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE)
  719. return;
  720. res = &dev->resource[0];
  721. /* primary channel: ProgIf bit 0, BAR0, BAR1 */
  722. if (!(dev->class & 1) && (res[0].flags || res[1].flags)) {
  723. res[0].start = res[0].end = res[0].flags = 0;
  724. res[1].start = res[1].end = res[1].flags = 0;
  725. first_bar = 0;
  726. last_bar = 1;
  727. }
  728. /* secondary channel: ProgIf bit 2, BAR2, BAR3 */
  729. if (!(dev->class & 4) && (res[2].flags || res[3].flags)) {
  730. res[2].start = res[2].end = res[2].flags = 0;
  731. res[3].start = res[3].end = res[3].flags = 0;
  732. last_bar = 3;
  733. }
  734. if (!last_bar)
  735. return;
  736. printk(KERN_INFO "PCI: Ignoring BAR%d-%d of IDE controller %s\n",
  737. first_bar, last_bar, pci_name(dev));
  738. }
  739. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_ide_bases);
  740. /*
  741. * Ensure C0 rev restreaming is off. This is normally done by
  742. * the BIOS but in the odd case it is not the results are corruption
  743. * hence the presence of a Linux check
  744. */
  745. static void __init quirk_disable_pxb(struct pci_dev *pdev)
  746. {
  747. u16 config;
  748. u8 rev;
  749. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  750. if (rev != 0x04) /* Only C0 requires this */
  751. return;
  752. pci_read_config_word(pdev, 0x40, &config);
  753. if (config & (1<<6)) {
  754. config &= ~(1<<6);
  755. pci_write_config_word(pdev, 0x40, config);
  756. printk(KERN_INFO "PCI: C0 revision 450NX. Disabling PCI restreaming.\n");
  757. }
  758. }
  759. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
  760. /*
  761. * Serverworks CSB5 IDE does not fully support native mode
  762. */
  763. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  764. {
  765. u8 prog;
  766. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  767. if (prog & 5) {
  768. prog &= ~5;
  769. pdev->class &= ~5;
  770. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  771. /* need to re-assign BARs for compat mode */
  772. quirk_ide_bases(pdev);
  773. }
  774. }
  775. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide );
  776. /*
  777. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  778. */
  779. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  780. {
  781. u8 prog;
  782. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  783. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  784. printk(KERN_INFO "PCI: IDE mode mismatch; forcing legacy mode\n");
  785. prog &= ~5;
  786. pdev->class &= ~5;
  787. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  788. /* need to re-assign BARs for compat mode */
  789. quirk_ide_bases(pdev);
  790. }
  791. }
  792. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  793. /* This was originally an Alpha specific thing, but it really fits here.
  794. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  795. */
  796. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  797. {
  798. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  799. }
  800. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge );
  801. /*
  802. * On the MSI-K8T-Neo2Fir Board, the internal Soundcard is disabled
  803. * when a PCI-Soundcard is added. The BIOS only gives Options
  804. * "Disabled" and "AUTO". This Quirk Sets the corresponding
  805. * Register-Value to enable the Soundcard.
  806. *
  807. * FIXME: Presently this quirk will run on anything that has an 8237
  808. * which isn't correct, we need to check DMI tables or something in
  809. * order to make sure it only runs on the MSI-K8T-Neo2Fir. Because it
  810. * runs everywhere at present we suppress the printk output in most
  811. * irrelevant cases.
  812. */
  813. static void __init k8t_sound_hostbridge(struct pci_dev *dev)
  814. {
  815. unsigned char val;
  816. pci_read_config_byte(dev, 0x50, &val);
  817. if (val == 0x88 || val == 0xc8) {
  818. /* Assume it's probably a MSI-K8T-Neo2Fir */
  819. printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, attempting to turn soundcard ON\n");
  820. pci_write_config_byte(dev, 0x50, val & (~0x40));
  821. /* Verify the Change for Status output */
  822. pci_read_config_byte(dev, 0x50, &val);
  823. if (val & 0x40)
  824. printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, soundcard still off\n");
  825. else
  826. printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, soundcard on\n");
  827. }
  828. }
  829. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, k8t_sound_hostbridge);
  830. #ifndef CONFIG_ACPI_SLEEP
  831. /*
  832. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  833. * is not activated. The myth is that Asus said that they do not want the
  834. * users to be irritated by just another PCI Device in the Win98 device
  835. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  836. * package 2.7.0 for details)
  837. *
  838. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  839. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  840. * becomes necessary to do this tweak in two steps -- I've chosen the Host
  841. * bridge as trigger.
  842. *
  843. * Actually, leaving it unhidden and not redoing the quirk over suspend2ram
  844. * will cause thermal management to break down, and causing machine to
  845. * overheat.
  846. */
  847. static int __initdata asus_hides_smbus;
  848. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  849. {
  850. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  851. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  852. switch(dev->subsystem_device) {
  853. case 0x8025: /* P4B-LX */
  854. case 0x8070: /* P4B */
  855. case 0x8088: /* P4B533 */
  856. case 0x1626: /* L3C notebook */
  857. asus_hides_smbus = 1;
  858. }
  859. if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  860. switch(dev->subsystem_device) {
  861. case 0x80b1: /* P4GE-V */
  862. case 0x80b2: /* P4PE */
  863. case 0x8093: /* P4B533-V */
  864. asus_hides_smbus = 1;
  865. }
  866. if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  867. switch(dev->subsystem_device) {
  868. case 0x8030: /* P4T533 */
  869. asus_hides_smbus = 1;
  870. }
  871. if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  872. switch (dev->subsystem_device) {
  873. case 0x8070: /* P4G8X Deluxe */
  874. asus_hides_smbus = 1;
  875. }
  876. if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  877. switch (dev->subsystem_device) {
  878. case 0x80c9: /* PU-DLS */
  879. asus_hides_smbus = 1;
  880. }
  881. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  882. switch (dev->subsystem_device) {
  883. case 0x1751: /* M2N notebook */
  884. case 0x1821: /* M5N notebook */
  885. asus_hides_smbus = 1;
  886. }
  887. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  888. switch (dev->subsystem_device) {
  889. case 0x184b: /* W1N notebook */
  890. case 0x186a: /* M6Ne notebook */
  891. asus_hides_smbus = 1;
  892. }
  893. if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB) {
  894. switch (dev->subsystem_device) {
  895. case 0x1882: /* M6V notebook */
  896. case 0x1977: /* A6VA notebook */
  897. asus_hides_smbus = 1;
  898. }
  899. }
  900. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  901. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  902. switch(dev->subsystem_device) {
  903. case 0x088C: /* HP Compaq nc8000 */
  904. case 0x0890: /* HP Compaq nc6000 */
  905. asus_hides_smbus = 1;
  906. }
  907. if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  908. switch (dev->subsystem_device) {
  909. case 0x12bc: /* HP D330L */
  910. case 0x12bd: /* HP D530 */
  911. asus_hides_smbus = 1;
  912. }
  913. if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB) {
  914. switch (dev->subsystem_device) {
  915. case 0x099c: /* HP Compaq nx6110 */
  916. asus_hides_smbus = 1;
  917. }
  918. }
  919. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_TOSHIBA)) {
  920. if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  921. switch(dev->subsystem_device) {
  922. case 0x0001: /* Toshiba Satellite A40 */
  923. asus_hides_smbus = 1;
  924. }
  925. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  926. switch(dev->subsystem_device) {
  927. case 0x0001: /* Toshiba Tecra M2 */
  928. asus_hides_smbus = 1;
  929. }
  930. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  931. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  932. switch(dev->subsystem_device) {
  933. case 0xC00C: /* Samsung P35 notebook */
  934. asus_hides_smbus = 1;
  935. }
  936. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  937. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  938. switch(dev->subsystem_device) {
  939. case 0x0058: /* Compaq Evo N620c */
  940. asus_hides_smbus = 1;
  941. }
  942. }
  943. }
  944. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge );
  945. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge );
  946. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge );
  947. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge );
  948. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge );
  949. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge );
  950. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge );
  951. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge );
  952. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge );
  953. static void __init asus_hides_smbus_lpc(struct pci_dev *dev)
  954. {
  955. u16 val;
  956. if (likely(!asus_hides_smbus))
  957. return;
  958. pci_read_config_word(dev, 0xF2, &val);
  959. if (val & 0x8) {
  960. pci_write_config_word(dev, 0xF2, val & (~0x8));
  961. pci_read_config_word(dev, 0xF2, &val);
  962. if (val & 0x8)
  963. printk(KERN_INFO "PCI: i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  964. else
  965. printk(KERN_INFO "PCI: Enabled i801 SMBus device\n");
  966. }
  967. }
  968. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
  969. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
  970. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc );
  971. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
  972. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
  973. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
  974. static void __init asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  975. {
  976. u32 val, rcba;
  977. void __iomem *base;
  978. if (likely(!asus_hides_smbus))
  979. return;
  980. pci_read_config_dword(dev, 0xF0, &rcba);
  981. base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000); /* use bits 31:14, 16 kB aligned */
  982. if (base == NULL) return;
  983. val=readl(base + 0x3418); /* read the Function Disable register, dword mode only */
  984. writel(val & 0xFFFFFFF7, base + 0x3418); /* enable the SMBus device */
  985. iounmap(base);
  986. printk(KERN_INFO "PCI: Enabled ICH6/i801 SMBus device\n");
  987. }
  988. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6 );
  989. #endif
  990. /*
  991. * SiS 96x south bridge: BIOS typically hides SMBus device...
  992. */
  993. static void __init quirk_sis_96x_smbus(struct pci_dev *dev)
  994. {
  995. u8 val = 0;
  996. printk(KERN_INFO "Enabling SiS 96x SMBus.\n");
  997. pci_read_config_byte(dev, 0x77, &val);
  998. pci_write_config_byte(dev, 0x77, val & ~0x10);
  999. pci_read_config_byte(dev, 0x77, &val);
  1000. }
  1001. /*
  1002. * ... This is further complicated by the fact that some SiS96x south
  1003. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1004. * spotted a compatible north bridge to make sure.
  1005. * (pci_find_device doesn't work yet)
  1006. *
  1007. * We can also enable the sis96x bit in the discovery register..
  1008. */
  1009. static int __devinitdata sis_96x_compatible = 0;
  1010. #define SIS_DETECT_REGISTER 0x40
  1011. static void __init quirk_sis_503(struct pci_dev *dev)
  1012. {
  1013. u8 reg;
  1014. u16 devid;
  1015. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1016. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1017. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1018. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1019. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1020. return;
  1021. }
  1022. /* Make people aware that we changed the config.. */
  1023. printk(KERN_WARNING "Uncovering SIS%x that hid as a SIS503 (compatible=%d)\n", devid, sis_96x_compatible);
  1024. /*
  1025. * Ok, it now shows up as a 96x.. The 96x quirks are after
  1026. * the 503 quirk in the quirk table, so they'll automatically
  1027. * run and enable things like the SMBus device
  1028. */
  1029. dev->device = devid;
  1030. }
  1031. static void __init quirk_sis_96x_compatible(struct pci_dev *dev)
  1032. {
  1033. sis_96x_compatible = 1;
  1034. }
  1035. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_645, quirk_sis_96x_compatible );
  1036. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_646, quirk_sis_96x_compatible );
  1037. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_648, quirk_sis_96x_compatible );
  1038. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_650, quirk_sis_96x_compatible );
  1039. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_651, quirk_sis_96x_compatible );
  1040. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_735, quirk_sis_96x_compatible );
  1041. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
  1042. /*
  1043. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1044. * and MC97 modem controller are disabled when a second PCI soundcard is
  1045. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1046. * -- bjd
  1047. */
  1048. static void __init asus_hides_ac97_lpc(struct pci_dev *dev)
  1049. {
  1050. u8 val;
  1051. int asus_hides_ac97 = 0;
  1052. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1053. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1054. asus_hides_ac97 = 1;
  1055. }
  1056. if (!asus_hides_ac97)
  1057. return;
  1058. pci_read_config_byte(dev, 0x50, &val);
  1059. if (val & 0xc0) {
  1060. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1061. pci_read_config_byte(dev, 0x50, &val);
  1062. if (val & 0xc0)
  1063. printk(KERN_INFO "PCI: onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1064. else
  1065. printk(KERN_INFO "PCI: enabled onboard AC97/MC97 devices\n");
  1066. }
  1067. }
  1068. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc );
  1069. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
  1070. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
  1071. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
  1072. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
  1073. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1074. /*
  1075. * If we are using libata we can drive this chip properly but must
  1076. * do this early on to make the additional device appear during
  1077. * the PCI scanning.
  1078. */
  1079. static void __devinit quirk_jmicron_dualfn(struct pci_dev *pdev)
  1080. {
  1081. u32 conf;
  1082. u8 hdr;
  1083. /* Only poke fn 0 */
  1084. if (PCI_FUNC(pdev->devfn))
  1085. return;
  1086. switch(pdev->device) {
  1087. case PCI_DEVICE_ID_JMICRON_JMB365:
  1088. case PCI_DEVICE_ID_JMICRON_JMB366:
  1089. /* Redirect IDE second PATA port to the right spot */
  1090. pci_read_config_dword(pdev, 0x80, &conf);
  1091. conf |= (1 << 24);
  1092. /* Fall through */
  1093. pci_write_config_dword(pdev, 0x80, conf);
  1094. case PCI_DEVICE_ID_JMICRON_JMB361:
  1095. case PCI_DEVICE_ID_JMICRON_JMB363:
  1096. pci_read_config_dword(pdev, 0x40, &conf);
  1097. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1098. /* Set the class codes correctly and then direct IDE 0 */
  1099. conf &= ~0x000F0200; /* Clear bit 9 and 16-19 */
  1100. conf |= 0x00C20002; /* Set bit 1, 17, 22, 23 */
  1101. pci_write_config_dword(pdev, 0x40, conf);
  1102. /* Reconfigure so that the PCI scanner discovers the
  1103. device is now multifunction */
  1104. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1105. pdev->hdr_type = hdr & 0x7f;
  1106. pdev->multifunction = !!(hdr & 0x80);
  1107. break;
  1108. }
  1109. }
  1110. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, quirk_jmicron_dualfn);
  1111. #endif
  1112. #ifdef CONFIG_X86_IO_APIC
  1113. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1114. {
  1115. int i;
  1116. if ((pdev->class >> 8) != 0xff00)
  1117. return;
  1118. /* the first BAR is the location of the IO APIC...we must
  1119. * not touch this (and it's already covered by the fixmap), so
  1120. * forcibly insert it into the resource tree */
  1121. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1122. insert_resource(&iomem_resource, &pdev->resource[0]);
  1123. /* The next five BARs all seem to be rubbish, so just clean
  1124. * them out */
  1125. for (i=1; i < 6; i++) {
  1126. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1127. }
  1128. }
  1129. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic );
  1130. #endif
  1131. enum ide_combined_type { COMBINED = 0, IDE = 1, LIBATA = 2 };
  1132. /* Defaults to combined */
  1133. static enum ide_combined_type combined_mode;
  1134. static int __init combined_setup(char *str)
  1135. {
  1136. if (!strncmp(str, "ide", 3))
  1137. combined_mode = IDE;
  1138. else if (!strncmp(str, "libata", 6))
  1139. combined_mode = LIBATA;
  1140. else /* "combined" or anything else defaults to old behavior */
  1141. combined_mode = COMBINED;
  1142. return 1;
  1143. }
  1144. __setup("combined_mode=", combined_setup);
  1145. #ifdef CONFIG_SATA_INTEL_COMBINED
  1146. static void __devinit quirk_intel_ide_combined(struct pci_dev *pdev)
  1147. {
  1148. u8 prog, comb, tmp;
  1149. int ich = 0;
  1150. /*
  1151. * Narrow down to Intel SATA PCI devices.
  1152. */
  1153. switch (pdev->device) {
  1154. /* PCI ids taken from drivers/scsi/ata_piix.c */
  1155. case 0x24d1:
  1156. case 0x24df:
  1157. case 0x25a3:
  1158. case 0x25b0:
  1159. ich = 5;
  1160. break;
  1161. case 0x2651:
  1162. case 0x2652:
  1163. case 0x2653:
  1164. case 0x2680: /* ESB2 */
  1165. ich = 6;
  1166. break;
  1167. case 0x27c0:
  1168. case 0x27c4:
  1169. ich = 7;
  1170. break;
  1171. case 0x2828: /* ICH8M */
  1172. ich = 8;
  1173. break;
  1174. default:
  1175. /* we do not handle this PCI device */
  1176. return;
  1177. }
  1178. /*
  1179. * Read combined mode register.
  1180. */
  1181. pci_read_config_byte(pdev, 0x90, &tmp); /* combined mode reg */
  1182. if (ich == 5) {
  1183. tmp &= 0x6; /* interesting bits 2:1, PATA primary/secondary */
  1184. if (tmp == 0x4) /* bits 10x */
  1185. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1186. else if (tmp == 0x6) /* bits 11x */
  1187. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1188. else
  1189. return; /* not in combined mode */
  1190. } else {
  1191. WARN_ON((ich != 6) && (ich != 7) && (ich != 8));
  1192. tmp &= 0x3; /* interesting bits 1:0 */
  1193. if (tmp & (1 << 0))
  1194. comb = (1 << 2); /* PATA port 0, SATA port 1 */
  1195. else if (tmp & (1 << 1))
  1196. comb = (1 << 0); /* SATA port 0, PATA port 1 */
  1197. else
  1198. return; /* not in combined mode */
  1199. }
  1200. /*
  1201. * Read programming interface register.
  1202. * (Tells us if it's legacy or native mode)
  1203. */
  1204. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1205. /* if SATA port is in native mode, we're ok. */
  1206. if (prog & comb)
  1207. return;
  1208. /* Don't reserve any so the IDE driver can get them (but only if
  1209. * combined_mode=ide).
  1210. */
  1211. if (combined_mode == IDE)
  1212. return;
  1213. /* Grab them both for libata if combined_mode=libata. */
  1214. if (combined_mode == LIBATA) {
  1215. request_region(0x1f0, 8, "libata"); /* port 0 */
  1216. request_region(0x170, 8, "libata"); /* port 1 */
  1217. return;
  1218. }
  1219. /* SATA port is in legacy mode. Reserve port so that
  1220. * IDE driver does not attempt to use it. If request_region
  1221. * fails, it will be obvious at boot time, so we don't bother
  1222. * checking return values.
  1223. */
  1224. if (comb == (1 << 0))
  1225. request_region(0x1f0, 8, "libata"); /* port 0 */
  1226. else
  1227. request_region(0x170, 8, "libata"); /* port 1 */
  1228. }
  1229. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_intel_ide_combined );
  1230. #endif /* CONFIG_SATA_INTEL_COMBINED */
  1231. int pcie_mch_quirk;
  1232. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1233. {
  1234. pcie_mch_quirk = 1;
  1235. }
  1236. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch );
  1237. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch );
  1238. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch );
  1239. /*
  1240. * It's possible for the MSI to get corrupted if shpc and acpi
  1241. * are used together on certain PXH-based systems.
  1242. */
  1243. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1244. {
  1245. disable_msi_mode(dev, pci_find_capability(dev, PCI_CAP_ID_MSI),
  1246. PCI_CAP_ID_MSI);
  1247. dev->no_msi = 1;
  1248. printk(KERN_WARNING "PCI: PXH quirk detected, "
  1249. "disabling MSI for SHPC device\n");
  1250. }
  1251. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1252. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1253. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1254. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1255. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1256. /*
  1257. * Some Intel PCI Express chipsets have trouble with downstream
  1258. * device power management.
  1259. */
  1260. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1261. {
  1262. pci_pm_d3_delay = 120;
  1263. dev->no_d1d2 = 1;
  1264. }
  1265. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1266. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1267. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1268. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1269. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1270. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1271. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1272. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1273. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1274. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1275. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1276. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1277. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1278. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1279. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1280. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1281. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1282. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1283. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1284. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1285. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1286. /*
  1287. * Fixup the cardbus bridges on the IBM Dock II docking station
  1288. */
  1289. static void __devinit quirk_ibm_dock2_cardbus(struct pci_dev *dev)
  1290. {
  1291. u32 val;
  1292. /*
  1293. * tie the 2 interrupt pins to INTA, and configure the
  1294. * multifunction routing register to handle this.
  1295. */
  1296. if ((dev->subsystem_vendor == PCI_VENDOR_ID_IBM) &&
  1297. (dev->subsystem_device == 0x0148)) {
  1298. printk(KERN_INFO "PCI: Found IBM Dock II Cardbus Bridge "
  1299. "applying quirk\n");
  1300. pci_read_config_dword(dev, 0x8c, &val);
  1301. val = ((val & 0xffffff00) | 0x1002);
  1302. pci_write_config_dword(dev, 0x8c, val);
  1303. pci_read_config_dword(dev, 0x80, &val);
  1304. val = ((val & 0x00ffff00) | 0x2864c077);
  1305. pci_write_config_dword(dev, 0x80, val);
  1306. }
  1307. }
  1308. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_1420,
  1309. quirk_ibm_dock2_cardbus);
  1310. static void __devinit quirk_netmos(struct pci_dev *dev)
  1311. {
  1312. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1313. unsigned int num_serial = dev->subsystem_device & 0xf;
  1314. /*
  1315. * These Netmos parts are multiport serial devices with optional
  1316. * parallel ports. Even when parallel ports are present, they
  1317. * are identified as class SERIAL, which means the serial driver
  1318. * will claim them. To prevent this, mark them as class OTHER.
  1319. * These combo devices should be claimed by parport_serial.
  1320. *
  1321. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1322. * of parallel ports and <S> is the number of serial ports.
  1323. */
  1324. switch (dev->device) {
  1325. case PCI_DEVICE_ID_NETMOS_9735:
  1326. case PCI_DEVICE_ID_NETMOS_9745:
  1327. case PCI_DEVICE_ID_NETMOS_9835:
  1328. case PCI_DEVICE_ID_NETMOS_9845:
  1329. case PCI_DEVICE_ID_NETMOS_9855:
  1330. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1331. num_parallel) {
  1332. printk(KERN_INFO "PCI: Netmos %04x (%u parallel, "
  1333. "%u serial); changing class SERIAL to OTHER "
  1334. "(use parport_serial)\n",
  1335. dev->device, num_parallel, num_serial);
  1336. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1337. (dev->class & 0xff);
  1338. }
  1339. }
  1340. }
  1341. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1342. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1343. {
  1344. u16 command;
  1345. u32 bar;
  1346. u8 __iomem *csr;
  1347. u8 cmd_hi;
  1348. switch (dev->device) {
  1349. /* PCI IDs taken from drivers/net/e100.c */
  1350. case 0x1029:
  1351. case 0x1030 ... 0x1034:
  1352. case 0x1038 ... 0x103E:
  1353. case 0x1050 ... 0x1057:
  1354. case 0x1059:
  1355. case 0x1064 ... 0x106B:
  1356. case 0x1091 ... 0x1095:
  1357. case 0x1209:
  1358. case 0x1229:
  1359. case 0x2449:
  1360. case 0x2459:
  1361. case 0x245D:
  1362. case 0x27DC:
  1363. break;
  1364. default:
  1365. return;
  1366. }
  1367. /*
  1368. * Some firmware hands off the e100 with interrupts enabled,
  1369. * which can cause a flood of interrupts if packets are
  1370. * received before the driver attaches to the device. So
  1371. * disable all e100 interrupts here. The driver will
  1372. * re-enable them when it's ready.
  1373. */
  1374. pci_read_config_word(dev, PCI_COMMAND, &command);
  1375. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0, &bar);
  1376. if (!(command & PCI_COMMAND_MEMORY) || !bar)
  1377. return;
  1378. csr = ioremap(bar, 8);
  1379. if (!csr) {
  1380. printk(KERN_WARNING "PCI: Can't map %s e100 registers\n",
  1381. pci_name(dev));
  1382. return;
  1383. }
  1384. cmd_hi = readb(csr + 3);
  1385. if (cmd_hi == 0) {
  1386. printk(KERN_WARNING "PCI: Firmware left %s e100 interrupts "
  1387. "enabled, disabling\n", pci_name(dev));
  1388. writeb(1, csr + 3);
  1389. }
  1390. iounmap(csr);
  1391. }
  1392. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
  1393. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1394. {
  1395. /* rev 1 ncr53c810 chips don't set the class at all which means
  1396. * they don't get their resources remapped. Fix that here.
  1397. */
  1398. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1399. printk(KERN_INFO "NCR 53c810 rev 1 detected, setting PCI class.\n");
  1400. dev->class = PCI_CLASS_STORAGE_SCSI;
  1401. }
  1402. }
  1403. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1404. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
  1405. {
  1406. while (f < end) {
  1407. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1408. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1409. pr_debug("PCI: Calling quirk %p for %s\n", f->hook, pci_name(dev));
  1410. f->hook(dev);
  1411. }
  1412. f++;
  1413. }
  1414. }
  1415. extern struct pci_fixup __start_pci_fixups_early[];
  1416. extern struct pci_fixup __end_pci_fixups_early[];
  1417. extern struct pci_fixup __start_pci_fixups_header[];
  1418. extern struct pci_fixup __end_pci_fixups_header[];
  1419. extern struct pci_fixup __start_pci_fixups_final[];
  1420. extern struct pci_fixup __end_pci_fixups_final[];
  1421. extern struct pci_fixup __start_pci_fixups_enable[];
  1422. extern struct pci_fixup __end_pci_fixups_enable[];
  1423. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  1424. {
  1425. struct pci_fixup *start, *end;
  1426. switch(pass) {
  1427. case pci_fixup_early:
  1428. start = __start_pci_fixups_early;
  1429. end = __end_pci_fixups_early;
  1430. break;
  1431. case pci_fixup_header:
  1432. start = __start_pci_fixups_header;
  1433. end = __end_pci_fixups_header;
  1434. break;
  1435. case pci_fixup_final:
  1436. start = __start_pci_fixups_final;
  1437. end = __end_pci_fixups_final;
  1438. break;
  1439. case pci_fixup_enable:
  1440. start = __start_pci_fixups_enable;
  1441. end = __end_pci_fixups_enable;
  1442. break;
  1443. default:
  1444. /* stupid compiler warning, you would think with an enum... */
  1445. return;
  1446. }
  1447. pci_do_fixups(dev, start, end);
  1448. }
  1449. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1450. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1451. {
  1452. u16 en1k;
  1453. u8 io_base_lo, io_limit_lo;
  1454. unsigned long base, limit;
  1455. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1456. pci_read_config_word(dev, 0x40, &en1k);
  1457. if (en1k & 0x200) {
  1458. printk(KERN_INFO "PCI: Enable I/O Space to 1 KB Granularity\n");
  1459. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1460. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1461. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1462. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1463. if (base <= limit) {
  1464. res->start = base;
  1465. res->end = limit + 0x3ff;
  1466. }
  1467. }
  1468. }
  1469. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1470. /* Under some circumstances, AER is not linked with extended capabilities.
  1471. * Force it to be linked by setting the corresponding control bit in the
  1472. * config space.
  1473. */
  1474. static void __devinit quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1475. {
  1476. uint8_t b;
  1477. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1478. if (!(b & 0x20)) {
  1479. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1480. printk(KERN_INFO
  1481. "PCI: Linking AER extended capability on %s\n",
  1482. pci_name(dev));
  1483. }
  1484. }
  1485. }
  1486. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1487. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1488. #ifdef CONFIG_PCI_MSI
  1489. /* To disable MSI globally */
  1490. int pci_msi_quirk;
  1491. /* The Serverworks PCI-X chipset does not support MSI. We cannot easily rely
  1492. * on setting PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1493. * some other busses controlled by the chipset even if Linux is not aware of it.
  1494. * Instead of setting the flag on all busses in the machine, simply disable MSI
  1495. * globally.
  1496. */
  1497. static void __init quirk_svw_msi(struct pci_dev *dev)
  1498. {
  1499. pci_msi_quirk = 1;
  1500. printk(KERN_WARNING "PCI: MSI quirk detected. pci_msi_quirk set.\n");
  1501. }
  1502. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_svw_msi);
  1503. /* Disable MSI on chipsets that are known to not support it */
  1504. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1505. {
  1506. if (dev->subordinate) {
  1507. printk(KERN_WARNING "PCI: MSI quirk detected. "
  1508. "PCI_BUS_FLAGS_NO_MSI set for %s subordinate bus.\n",
  1509. pci_name(dev));
  1510. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1511. }
  1512. }
  1513. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1514. /* Go through the list of Hypertransport capabilities and
  1515. * return 1 if a HT MSI capability is found and enabled */
  1516. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  1517. {
  1518. u8 pos;
  1519. int ttl;
  1520. for (pos = pci_find_capability(dev, PCI_CAP_ID_HT), ttl = 48;
  1521. pos && ttl;
  1522. pos = pci_find_next_capability(dev, pos, PCI_CAP_ID_HT), ttl--) {
  1523. u32 cap_hdr;
  1524. /* MSI mapping section according to Hypertransport spec */
  1525. if (pci_read_config_dword(dev, pos, &cap_hdr) == 0
  1526. && (cap_hdr & 0xf8000000) == 0xa8000000 /* MSI mapping */) {
  1527. printk(KERN_INFO "PCI: Found HT MSI mapping on %s with capability %s\n",
  1528. pci_name(dev), cap_hdr & 0x10000 ? "enabled" : "disabled");
  1529. return (cap_hdr & 0x10000) != 0; /* MSI mapping cap enabled */
  1530. }
  1531. }
  1532. return 0;
  1533. }
  1534. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1535. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  1536. {
  1537. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1538. printk(KERN_WARNING "PCI: MSI quirk detected. "
  1539. "MSI disabled on chipset %s.\n",
  1540. pci_name(dev));
  1541. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1542. }
  1543. }
  1544. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1545. quirk_msi_ht_cap);
  1546. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1547. * MSI are supported if the MSI capability set in any of these mappings.
  1548. */
  1549. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1550. {
  1551. struct pci_dev *pdev;
  1552. if (!dev->subordinate)
  1553. return;
  1554. /* check HT MSI cap on this chipset and the root one.
  1555. * a single one having MSI is enough to be sure that MSI are supported.
  1556. */
  1557. pdev = pci_find_slot(dev->bus->number, 0);
  1558. if (dev->subordinate && !msi_ht_cap_enabled(dev)
  1559. && !msi_ht_cap_enabled(pdev)) {
  1560. printk(KERN_WARNING "PCI: MSI quirk detected. "
  1561. "MSI disabled on chipset %s.\n",
  1562. pci_name(dev));
  1563. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1564. }
  1565. }
  1566. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1567. quirk_nvidia_ck804_msi_ht_cap);
  1568. #endif /* CONFIG_PCI_MSI */
  1569. EXPORT_SYMBOL(pcie_mch_quirk);
  1570. #ifdef CONFIG_HOTPLUG
  1571. EXPORT_SYMBOL(pci_fixup_device);
  1572. #endif