bcm43xx_dma.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368
  1. #ifndef BCM43xx_DMA_H_
  2. #define BCM43xx_DMA_H_
  3. #include <linux/list.h>
  4. #include <linux/spinlock.h>
  5. #include <linux/workqueue.h>
  6. #include <linux/linkage.h>
  7. #include <asm/atomic.h>
  8. /* DMA-Interrupt reasons. */
  9. #define BCM43xx_DMAIRQ_FATALMASK ((1 << 10) | (1 << 11) | (1 << 12) \
  10. | (1 << 14) | (1 << 15))
  11. #define BCM43xx_DMAIRQ_NONFATALMASK (1 << 13)
  12. #define BCM43xx_DMAIRQ_RX_DONE (1 << 16)
  13. /*** 32-bit DMA Engine. ***/
  14. /* 32-bit DMA controller registers. */
  15. #define BCM43xx_DMA32_TXCTL 0x00
  16. #define BCM43xx_DMA32_TXENABLE 0x00000001
  17. #define BCM43xx_DMA32_TXSUSPEND 0x00000002
  18. #define BCM43xx_DMA32_TXLOOPBACK 0x00000004
  19. #define BCM43xx_DMA32_TXFLUSH 0x00000010
  20. #define BCM43xx_DMA32_TXADDREXT_MASK 0x00030000
  21. #define BCM43xx_DMA32_TXADDREXT_SHIFT 16
  22. #define BCM43xx_DMA32_TXRING 0x04
  23. #define BCM43xx_DMA32_TXINDEX 0x08
  24. #define BCM43xx_DMA32_TXSTATUS 0x0C
  25. #define BCM43xx_DMA32_TXDPTR 0x00000FFF
  26. #define BCM43xx_DMA32_TXSTATE 0x0000F000
  27. #define BCM43xx_DMA32_TXSTAT_DISABLED 0x00000000
  28. #define BCM43xx_DMA32_TXSTAT_ACTIVE 0x00001000
  29. #define BCM43xx_DMA32_TXSTAT_IDLEWAIT 0x00002000
  30. #define BCM43xx_DMA32_TXSTAT_STOPPED 0x00003000
  31. #define BCM43xx_DMA32_TXSTAT_SUSP 0x00004000
  32. #define BCM43xx_DMA32_TXERROR 0x000F0000
  33. #define BCM43xx_DMA32_TXERR_NOERR 0x00000000
  34. #define BCM43xx_DMA32_TXERR_PROT 0x00010000
  35. #define BCM43xx_DMA32_TXERR_UNDERRUN 0x00020000
  36. #define BCM43xx_DMA32_TXERR_BUFREAD 0x00030000
  37. #define BCM43xx_DMA32_TXERR_DESCREAD 0x00040000
  38. #define BCM43xx_DMA32_TXACTIVE 0xFFF00000
  39. #define BCM43xx_DMA32_RXCTL 0x10
  40. #define BCM43xx_DMA32_RXENABLE 0x00000001
  41. #define BCM43xx_DMA32_RXFROFF_MASK 0x000000FE
  42. #define BCM43xx_DMA32_RXFROFF_SHIFT 1
  43. #define BCM43xx_DMA32_RXDIRECTFIFO 0x00000100
  44. #define BCM43xx_DMA32_RXADDREXT_MASK 0x00030000
  45. #define BCM43xx_DMA32_RXADDREXT_SHIFT 16
  46. #define BCM43xx_DMA32_RXRING 0x14
  47. #define BCM43xx_DMA32_RXINDEX 0x18
  48. #define BCM43xx_DMA32_RXSTATUS 0x1C
  49. #define BCM43xx_DMA32_RXDPTR 0x00000FFF
  50. #define BCM43xx_DMA32_RXSTATE 0x0000F000
  51. #define BCM43xx_DMA32_RXSTAT_DISABLED 0x00000000
  52. #define BCM43xx_DMA32_RXSTAT_ACTIVE 0x00001000
  53. #define BCM43xx_DMA32_RXSTAT_IDLEWAIT 0x00002000
  54. #define BCM43xx_DMA32_RXSTAT_STOPPED 0x00003000
  55. #define BCM43xx_DMA32_RXERROR 0x000F0000
  56. #define BCM43xx_DMA32_RXERR_NOERR 0x00000000
  57. #define BCM43xx_DMA32_RXERR_PROT 0x00010000
  58. #define BCM43xx_DMA32_RXERR_OVERFLOW 0x00020000
  59. #define BCM43xx_DMA32_RXERR_BUFWRITE 0x00030000
  60. #define BCM43xx_DMA32_RXERR_DESCREAD 0x00040000
  61. #define BCM43xx_DMA32_RXACTIVE 0xFFF00000
  62. /* 32-bit DMA descriptor. */
  63. struct bcm43xx_dmadesc32 {
  64. __le32 control;
  65. __le32 address;
  66. } __attribute__((__packed__));
  67. #define BCM43xx_DMA32_DCTL_BYTECNT 0x00001FFF
  68. #define BCM43xx_DMA32_DCTL_ADDREXT_MASK 0x00030000
  69. #define BCM43xx_DMA32_DCTL_ADDREXT_SHIFT 16
  70. #define BCM43xx_DMA32_DCTL_DTABLEEND 0x10000000
  71. #define BCM43xx_DMA32_DCTL_IRQ 0x20000000
  72. #define BCM43xx_DMA32_DCTL_FRAMEEND 0x40000000
  73. #define BCM43xx_DMA32_DCTL_FRAMESTART 0x80000000
  74. /* Address field Routing value. */
  75. #define BCM43xx_DMA32_ROUTING 0xC0000000
  76. #define BCM43xx_DMA32_ROUTING_SHIFT 30
  77. #define BCM43xx_DMA32_NOTRANS 0x00000000
  78. #define BCM43xx_DMA32_CLIENTTRANS 0x40000000
  79. /*** 64-bit DMA Engine. ***/
  80. /* 64-bit DMA controller registers. */
  81. #define BCM43xx_DMA64_TXCTL 0x00
  82. #define BCM43xx_DMA64_TXENABLE 0x00000001
  83. #define BCM43xx_DMA64_TXSUSPEND 0x00000002
  84. #define BCM43xx_DMA64_TXLOOPBACK 0x00000004
  85. #define BCM43xx_DMA64_TXFLUSH 0x00000010
  86. #define BCM43xx_DMA64_TXADDREXT_MASK 0x00030000
  87. #define BCM43xx_DMA64_TXADDREXT_SHIFT 16
  88. #define BCM43xx_DMA64_TXINDEX 0x04
  89. #define BCM43xx_DMA64_TXRINGLO 0x08
  90. #define BCM43xx_DMA64_TXRINGHI 0x0C
  91. #define BCM43xx_DMA64_TXSTATUS 0x10
  92. #define BCM43xx_DMA64_TXSTATDPTR 0x00001FFF
  93. #define BCM43xx_DMA64_TXSTAT 0xF0000000
  94. #define BCM43xx_DMA64_TXSTAT_DISABLED 0x00000000
  95. #define BCM43xx_DMA64_TXSTAT_ACTIVE 0x10000000
  96. #define BCM43xx_DMA64_TXSTAT_IDLEWAIT 0x20000000
  97. #define BCM43xx_DMA64_TXSTAT_STOPPED 0x30000000
  98. #define BCM43xx_DMA64_TXSTAT_SUSP 0x40000000
  99. #define BCM43xx_DMA64_TXERROR 0x14
  100. #define BCM43xx_DMA64_TXERRDPTR 0x0001FFFF
  101. #define BCM43xx_DMA64_TXERR 0xF0000000
  102. #define BCM43xx_DMA64_TXERR_NOERR 0x00000000
  103. #define BCM43xx_DMA64_TXERR_PROT 0x10000000
  104. #define BCM43xx_DMA64_TXERR_UNDERRUN 0x20000000
  105. #define BCM43xx_DMA64_TXERR_TRANSFER 0x30000000
  106. #define BCM43xx_DMA64_TXERR_DESCREAD 0x40000000
  107. #define BCM43xx_DMA64_TXERR_CORE 0x50000000
  108. #define BCM43xx_DMA64_RXCTL 0x20
  109. #define BCM43xx_DMA64_RXENABLE 0x00000001
  110. #define BCM43xx_DMA64_RXFROFF_MASK 0x000000FE
  111. #define BCM43xx_DMA64_RXFROFF_SHIFT 1
  112. #define BCM43xx_DMA64_RXDIRECTFIFO 0x00000100
  113. #define BCM43xx_DMA64_RXADDREXT_MASK 0x00030000
  114. #define BCM43xx_DMA64_RXADDREXT_SHIFT 16
  115. #define BCM43xx_DMA64_RXINDEX 0x24
  116. #define BCM43xx_DMA64_RXRINGLO 0x28
  117. #define BCM43xx_DMA64_RXRINGHI 0x2C
  118. #define BCM43xx_DMA64_RXSTATUS 0x30
  119. #define BCM43xx_DMA64_RXSTATDPTR 0x00001FFF
  120. #define BCM43xx_DMA64_RXSTAT 0xF0000000
  121. #define BCM43xx_DMA64_RXSTAT_DISABLED 0x00000000
  122. #define BCM43xx_DMA64_RXSTAT_ACTIVE 0x10000000
  123. #define BCM43xx_DMA64_RXSTAT_IDLEWAIT 0x20000000
  124. #define BCM43xx_DMA64_RXSTAT_STOPPED 0x30000000
  125. #define BCM43xx_DMA64_RXSTAT_SUSP 0x40000000
  126. #define BCM43xx_DMA64_RXERROR 0x34
  127. #define BCM43xx_DMA64_RXERRDPTR 0x0001FFFF
  128. #define BCM43xx_DMA64_RXERR 0xF0000000
  129. #define BCM43xx_DMA64_RXERR_NOERR 0x00000000
  130. #define BCM43xx_DMA64_RXERR_PROT 0x10000000
  131. #define BCM43xx_DMA64_RXERR_UNDERRUN 0x20000000
  132. #define BCM43xx_DMA64_RXERR_TRANSFER 0x30000000
  133. #define BCM43xx_DMA64_RXERR_DESCREAD 0x40000000
  134. #define BCM43xx_DMA64_RXERR_CORE 0x50000000
  135. /* 64-bit DMA descriptor. */
  136. struct bcm43xx_dmadesc64 {
  137. __le32 control0;
  138. __le32 control1;
  139. __le32 address_low;
  140. __le32 address_high;
  141. } __attribute__((__packed__));
  142. #define BCM43xx_DMA64_DCTL0_DTABLEEND 0x10000000
  143. #define BCM43xx_DMA64_DCTL0_IRQ 0x20000000
  144. #define BCM43xx_DMA64_DCTL0_FRAMEEND 0x40000000
  145. #define BCM43xx_DMA64_DCTL0_FRAMESTART 0x80000000
  146. #define BCM43xx_DMA64_DCTL1_BYTECNT 0x00001FFF
  147. #define BCM43xx_DMA64_DCTL1_ADDREXT_MASK 0x00030000
  148. #define BCM43xx_DMA64_DCTL1_ADDREXT_SHIFT 16
  149. /* Address field Routing value. */
  150. #define BCM43xx_DMA64_ROUTING 0xC0000000
  151. #define BCM43xx_DMA64_ROUTING_SHIFT 30
  152. #define BCM43xx_DMA64_NOTRANS 0x00000000
  153. #define BCM43xx_DMA64_CLIENTTRANS 0x80000000
  154. struct bcm43xx_dmadesc_generic {
  155. union {
  156. struct bcm43xx_dmadesc32 dma32;
  157. struct bcm43xx_dmadesc64 dma64;
  158. } __attribute__((__packed__));
  159. } __attribute__((__packed__));
  160. /* Misc DMA constants */
  161. #define BCM43xx_DMA_RINGMEMSIZE PAGE_SIZE
  162. #define BCM43xx_DMA0_RX_FRAMEOFFSET 30
  163. #define BCM43xx_DMA3_RX_FRAMEOFFSET 0
  164. /* DMA engine tuning knobs */
  165. #define BCM43xx_TXRING_SLOTS 512
  166. #define BCM43xx_RXRING_SLOTS 64
  167. #define BCM43xx_DMA0_RX_BUFFERSIZE (2304 + 100)
  168. #define BCM43xx_DMA3_RX_BUFFERSIZE 16
  169. /* Suspend the tx queue, if less than this percent slots are free. */
  170. #define BCM43xx_TXSUSPEND_PERCENT 20
  171. /* Resume the tx queue, if more than this percent slots are free. */
  172. #define BCM43xx_TXRESUME_PERCENT 50
  173. #ifdef CONFIG_BCM43XX_DMA
  174. struct sk_buff;
  175. struct bcm43xx_private;
  176. struct bcm43xx_xmitstatus;
  177. struct bcm43xx_dmadesc_meta {
  178. /* The kernel DMA-able buffer. */
  179. struct sk_buff *skb;
  180. /* DMA base bus-address of the descriptor buffer. */
  181. dma_addr_t dmaaddr;
  182. };
  183. struct bcm43xx_dmaring {
  184. /* Kernel virtual base address of the ring memory. */
  185. void *descbase;
  186. /* Meta data about all descriptors. */
  187. struct bcm43xx_dmadesc_meta *meta;
  188. /* DMA Routing value. */
  189. u32 routing;
  190. /* (Unadjusted) DMA base bus-address of the ring memory. */
  191. dma_addr_t dmabase;
  192. /* Number of descriptor slots in the ring. */
  193. int nr_slots;
  194. /* Number of used descriptor slots. */
  195. int used_slots;
  196. /* Currently used slot in the ring. */
  197. int current_slot;
  198. /* Marks to suspend/resume the queue. */
  199. int suspend_mark;
  200. int resume_mark;
  201. /* Frameoffset in octets. */
  202. u32 frameoffset;
  203. /* Descriptor buffer size. */
  204. u16 rx_buffersize;
  205. /* The MMIO base register of the DMA controller. */
  206. u16 mmio_base;
  207. /* DMA controller index number (0-5). */
  208. int index;
  209. /* Boolean. Is this a TX ring? */
  210. u8 tx;
  211. /* Boolean. 64bit DMA if true, 32bit DMA otherwise. */
  212. u8 dma64;
  213. /* Boolean. Are transfers suspended on this ring? */
  214. u8 suspended;
  215. struct bcm43xx_private *bcm;
  216. #ifdef CONFIG_BCM43XX_DEBUG
  217. /* Maximum number of used slots. */
  218. int max_used_slots;
  219. #endif /* CONFIG_BCM43XX_DEBUG*/
  220. };
  221. static inline
  222. int bcm43xx_dma_desc2idx(struct bcm43xx_dmaring *ring,
  223. struct bcm43xx_dmadesc_generic *desc)
  224. {
  225. if (ring->dma64) {
  226. struct bcm43xx_dmadesc64 *dd64 = ring->descbase;
  227. return (int)(&(desc->dma64) - dd64);
  228. } else {
  229. struct bcm43xx_dmadesc32 *dd32 = ring->descbase;
  230. return (int)(&(desc->dma32) - dd32);
  231. }
  232. }
  233. static inline
  234. struct bcm43xx_dmadesc_generic * bcm43xx_dma_idx2desc(struct bcm43xx_dmaring *ring,
  235. int slot,
  236. struct bcm43xx_dmadesc_meta **meta)
  237. {
  238. *meta = &(ring->meta[slot]);
  239. if (ring->dma64) {
  240. struct bcm43xx_dmadesc64 *dd64 = ring->descbase;
  241. return (struct bcm43xx_dmadesc_generic *)(&(dd64[slot]));
  242. } else {
  243. struct bcm43xx_dmadesc32 *dd32 = ring->descbase;
  244. return (struct bcm43xx_dmadesc_generic *)(&(dd32[slot]));
  245. }
  246. }
  247. static inline
  248. u32 bcm43xx_dma_read(struct bcm43xx_dmaring *ring,
  249. u16 offset)
  250. {
  251. return bcm43xx_read32(ring->bcm, ring->mmio_base + offset);
  252. }
  253. static inline
  254. void bcm43xx_dma_write(struct bcm43xx_dmaring *ring,
  255. u16 offset, u32 value)
  256. {
  257. bcm43xx_write32(ring->bcm, ring->mmio_base + offset, value);
  258. }
  259. int bcm43xx_dma_init(struct bcm43xx_private *bcm);
  260. void bcm43xx_dma_free(struct bcm43xx_private *bcm);
  261. int bcm43xx_dmacontroller_rx_reset(struct bcm43xx_private *bcm,
  262. u16 dmacontroller_mmio_base,
  263. int dma64);
  264. int bcm43xx_dmacontroller_tx_reset(struct bcm43xx_private *bcm,
  265. u16 dmacontroller_mmio_base,
  266. int dma64);
  267. u16 bcm43xx_dmacontroller_base(int dma64bit, int dmacontroller_idx);
  268. void bcm43xx_dma_tx_suspend(struct bcm43xx_dmaring *ring);
  269. void bcm43xx_dma_tx_resume(struct bcm43xx_dmaring *ring);
  270. void bcm43xx_dma_handle_xmitstatus(struct bcm43xx_private *bcm,
  271. struct bcm43xx_xmitstatus *status);
  272. int bcm43xx_dma_tx(struct bcm43xx_private *bcm,
  273. struct ieee80211_txb *txb);
  274. void bcm43xx_dma_rx(struct bcm43xx_dmaring *ring);
  275. #else /* CONFIG_BCM43XX_DMA */
  276. static inline
  277. int bcm43xx_dma_init(struct bcm43xx_private *bcm)
  278. {
  279. return 0;
  280. }
  281. static inline
  282. void bcm43xx_dma_free(struct bcm43xx_private *bcm)
  283. {
  284. }
  285. static inline
  286. int bcm43xx_dmacontroller_rx_reset(struct bcm43xx_private *bcm,
  287. u16 dmacontroller_mmio_base,
  288. int dma64)
  289. {
  290. return 0;
  291. }
  292. static inline
  293. int bcm43xx_dmacontroller_tx_reset(struct bcm43xx_private *bcm,
  294. u16 dmacontroller_mmio_base,
  295. int dma64)
  296. {
  297. return 0;
  298. }
  299. static inline
  300. int bcm43xx_dma_tx(struct bcm43xx_private *bcm,
  301. struct ieee80211_txb *txb)
  302. {
  303. return 0;
  304. }
  305. static inline
  306. void bcm43xx_dma_handle_xmitstatus(struct bcm43xx_private *bcm,
  307. struct bcm43xx_xmitstatus *status)
  308. {
  309. }
  310. static inline
  311. void bcm43xx_dma_rx(struct bcm43xx_dmaring *ring)
  312. {
  313. }
  314. static inline
  315. void bcm43xx_dma_tx_suspend(struct bcm43xx_dmaring *ring)
  316. {
  317. }
  318. static inline
  319. void bcm43xx_dma_tx_resume(struct bcm43xx_dmaring *ring)
  320. {
  321. }
  322. #endif /* CONFIG_BCM43XX_DMA */
  323. #endif /* BCM43xx_DMA_H_ */