ucc_geth.c 124 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263
  1. /*
  2. * Copyright (C) Freescale Semicondutor, Inc. 2006. All rights reserved.
  3. *
  4. * Author: Shlomi Gridish <gridish@freescale.com>
  5. *
  6. * Description:
  7. * QE UCC Gigabit Ethernet Driver
  8. *
  9. * Changelog:
  10. * Jul 6, 2006 Li Yang <LeoLi@freescale.com>
  11. * - Rearrange code and style fixes
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/errno.h>
  21. #include <linux/slab.h>
  22. #include <linux/stddef.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/skbuff.h>
  27. #include <linux/spinlock.h>
  28. #include <linux/mm.h>
  29. #include <linux/ethtool.h>
  30. #include <linux/delay.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/fsl_devices.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/platform_device.h>
  35. #include <linux/mii.h>
  36. #include <asm/uaccess.h>
  37. #include <asm/irq.h>
  38. #include <asm/io.h>
  39. #include <asm/immap_qe.h>
  40. #include <asm/qe.h>
  41. #include <asm/ucc.h>
  42. #include <asm/ucc_fast.h>
  43. #include "ucc_geth.h"
  44. #include "ucc_geth_phy.h"
  45. #undef DEBUG
  46. #define DRV_DESC "QE UCC Gigabit Ethernet Controller version:Sept 11, 2006"
  47. #define DRV_NAME "ucc_geth"
  48. #define ugeth_printk(level, format, arg...) \
  49. printk(level format "\n", ## arg)
  50. #define ugeth_dbg(format, arg...) \
  51. ugeth_printk(KERN_DEBUG , format , ## arg)
  52. #define ugeth_err(format, arg...) \
  53. ugeth_printk(KERN_ERR , format , ## arg)
  54. #define ugeth_info(format, arg...) \
  55. ugeth_printk(KERN_INFO , format , ## arg)
  56. #define ugeth_warn(format, arg...) \
  57. ugeth_printk(KERN_WARNING , format , ## arg)
  58. #ifdef UGETH_VERBOSE_DEBUG
  59. #define ugeth_vdbg ugeth_dbg
  60. #else
  61. #define ugeth_vdbg(fmt, args...) do { } while (0)
  62. #endif /* UGETH_VERBOSE_DEBUG */
  63. static DEFINE_SPINLOCK(ugeth_lock);
  64. static ucc_geth_info_t ugeth_primary_info = {
  65. .uf_info = {
  66. .bd_mem_part = MEM_PART_SYSTEM,
  67. .rtsm = UCC_FAST_SEND_IDLES_BETWEEN_FRAMES,
  68. .max_rx_buf_length = 1536,
  69. /* FIXME: should be changed in run time for 1G and 100M */
  70. #ifdef CONFIG_UGETH_HAS_GIGA
  71. .urfs = UCC_GETH_URFS_GIGA_INIT,
  72. .urfet = UCC_GETH_URFET_GIGA_INIT,
  73. .urfset = UCC_GETH_URFSET_GIGA_INIT,
  74. .utfs = UCC_GETH_UTFS_GIGA_INIT,
  75. .utfet = UCC_GETH_UTFET_GIGA_INIT,
  76. .utftt = UCC_GETH_UTFTT_GIGA_INIT,
  77. #else
  78. .urfs = UCC_GETH_URFS_INIT,
  79. .urfet = UCC_GETH_URFET_INIT,
  80. .urfset = UCC_GETH_URFSET_INIT,
  81. .utfs = UCC_GETH_UTFS_INIT,
  82. .utfet = UCC_GETH_UTFET_INIT,
  83. .utftt = UCC_GETH_UTFTT_INIT,
  84. #endif
  85. .ufpt = 256,
  86. .mode = UCC_FAST_PROTOCOL_MODE_ETHERNET,
  87. .ttx_trx = UCC_FAST_GUMR_TRANSPARENT_TTX_TRX_NORMAL,
  88. .tenc = UCC_FAST_TX_ENCODING_NRZ,
  89. .renc = UCC_FAST_RX_ENCODING_NRZ,
  90. .tcrc = UCC_FAST_16_BIT_CRC,
  91. .synl = UCC_FAST_SYNC_LEN_NOT_USED,
  92. },
  93. .numQueuesTx = 1,
  94. .numQueuesRx = 1,
  95. .extendedFilteringChainPointer = ((uint32_t) NULL),
  96. .typeorlen = 3072 /*1536 */ ,
  97. .nonBackToBackIfgPart1 = 0x40,
  98. .nonBackToBackIfgPart2 = 0x60,
  99. .miminumInterFrameGapEnforcement = 0x50,
  100. .backToBackInterFrameGap = 0x60,
  101. .mblinterval = 128,
  102. .nortsrbytetime = 5,
  103. .fracsiz = 1,
  104. .strictpriorityq = 0xff,
  105. .altBebTruncation = 0xa,
  106. .excessDefer = 1,
  107. .maxRetransmission = 0xf,
  108. .collisionWindow = 0x37,
  109. .receiveFlowControl = 1,
  110. .maxGroupAddrInHash = 4,
  111. .maxIndAddrInHash = 4,
  112. .prel = 7,
  113. .maxFrameLength = 1518,
  114. .minFrameLength = 64,
  115. .maxD1Length = 1520,
  116. .maxD2Length = 1520,
  117. .vlantype = 0x8100,
  118. .ecamptr = ((uint32_t) NULL),
  119. .eventRegMask = UCCE_OTHER,
  120. .pausePeriod = 0xf000,
  121. .interruptcoalescingmaxvalue = {1, 1, 1, 1, 1, 1, 1, 1},
  122. .bdRingLenTx = {
  123. TX_BD_RING_LEN,
  124. TX_BD_RING_LEN,
  125. TX_BD_RING_LEN,
  126. TX_BD_RING_LEN,
  127. TX_BD_RING_LEN,
  128. TX_BD_RING_LEN,
  129. TX_BD_RING_LEN,
  130. TX_BD_RING_LEN},
  131. .bdRingLenRx = {
  132. RX_BD_RING_LEN,
  133. RX_BD_RING_LEN,
  134. RX_BD_RING_LEN,
  135. RX_BD_RING_LEN,
  136. RX_BD_RING_LEN,
  137. RX_BD_RING_LEN,
  138. RX_BD_RING_LEN,
  139. RX_BD_RING_LEN},
  140. .numStationAddresses = UCC_GETH_NUM_OF_STATION_ADDRESSES_1,
  141. .largestexternallookupkeysize =
  142. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE,
  143. .statisticsMode = UCC_GETH_STATISTICS_GATHERING_MODE_NONE,
  144. .vlanOperationTagged = UCC_GETH_VLAN_OPERATION_TAGGED_NOP,
  145. .vlanOperationNonTagged = UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP,
  146. .rxQoSMode = UCC_GETH_QOS_MODE_DEFAULT,
  147. .aufc = UPSMR_AUTOMATIC_FLOW_CONTROL_MODE_NONE,
  148. .padAndCrc = MACCFG2_PAD_AND_CRC_MODE_PAD_AND_CRC,
  149. .numThreadsTx = UCC_GETH_NUM_OF_THREADS_4,
  150. .numThreadsRx = UCC_GETH_NUM_OF_THREADS_4,
  151. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  152. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  153. };
  154. static ucc_geth_info_t ugeth_info[8];
  155. #ifdef DEBUG
  156. static void mem_disp(u8 *addr, int size)
  157. {
  158. u8 *i;
  159. int size16Aling = (size >> 4) << 4;
  160. int size4Aling = (size >> 2) << 2;
  161. int notAlign = 0;
  162. if (size % 16)
  163. notAlign = 1;
  164. for (i = addr; (u32) i < (u32) addr + size16Aling; i += 16)
  165. printk("0x%08x: %08x %08x %08x %08x\r\n",
  166. (u32) i,
  167. *((u32 *) (i)),
  168. *((u32 *) (i + 4)),
  169. *((u32 *) (i + 8)), *((u32 *) (i + 12)));
  170. if (notAlign == 1)
  171. printk("0x%08x: ", (u32) i);
  172. for (; (u32) i < (u32) addr + size4Aling; i += 4)
  173. printk("%08x ", *((u32 *) (i)));
  174. for (; (u32) i < (u32) addr + size; i++)
  175. printk("%02x", *((u8 *) (i)));
  176. if (notAlign == 1)
  177. printk("\r\n");
  178. }
  179. #endif /* DEBUG */
  180. #ifdef CONFIG_UGETH_FILTERING
  181. static void enqueue(struct list_head *node, struct list_head *lh)
  182. {
  183. unsigned long flags;
  184. spin_lock_irqsave(ugeth_lock, flags);
  185. list_add_tail(node, lh);
  186. spin_unlock_irqrestore(ugeth_lock, flags);
  187. }
  188. #endif /* CONFIG_UGETH_FILTERING */
  189. static struct list_head *dequeue(struct list_head *lh)
  190. {
  191. unsigned long flags;
  192. spin_lock_irqsave(ugeth_lock, flags);
  193. if (!list_empty(lh)) {
  194. struct list_head *node = lh->next;
  195. list_del(node);
  196. spin_unlock_irqrestore(ugeth_lock, flags);
  197. return node;
  198. } else {
  199. spin_unlock_irqrestore(ugeth_lock, flags);
  200. return NULL;
  201. }
  202. }
  203. static int get_interface_details(enet_interface_e enet_interface,
  204. enet_speed_e *speed,
  205. int *r10m,
  206. int *rmm,
  207. int *rpm,
  208. int *tbi, int *limited_to_full_duplex)
  209. {
  210. /* Analyze enet_interface according to Interface Mode
  211. Configuration table */
  212. switch (enet_interface) {
  213. case ENET_10_MII:
  214. *speed = ENET_SPEED_10BT;
  215. break;
  216. case ENET_10_RMII:
  217. *speed = ENET_SPEED_10BT;
  218. *r10m = 1;
  219. *rmm = 1;
  220. break;
  221. case ENET_10_RGMII:
  222. *speed = ENET_SPEED_10BT;
  223. *rpm = 1;
  224. *r10m = 1;
  225. *limited_to_full_duplex = 1;
  226. break;
  227. case ENET_100_MII:
  228. *speed = ENET_SPEED_100BT;
  229. break;
  230. case ENET_100_RMII:
  231. *speed = ENET_SPEED_100BT;
  232. *rmm = 1;
  233. break;
  234. case ENET_100_RGMII:
  235. *speed = ENET_SPEED_100BT;
  236. *rpm = 1;
  237. *limited_to_full_duplex = 1;
  238. break;
  239. case ENET_1000_GMII:
  240. *speed = ENET_SPEED_1000BT;
  241. *limited_to_full_duplex = 1;
  242. break;
  243. case ENET_1000_RGMII:
  244. *speed = ENET_SPEED_1000BT;
  245. *rpm = 1;
  246. *limited_to_full_duplex = 1;
  247. break;
  248. case ENET_1000_TBI:
  249. *speed = ENET_SPEED_1000BT;
  250. *tbi = 1;
  251. *limited_to_full_duplex = 1;
  252. break;
  253. case ENET_1000_RTBI:
  254. *speed = ENET_SPEED_1000BT;
  255. *rpm = 1;
  256. *tbi = 1;
  257. *limited_to_full_duplex = 1;
  258. break;
  259. default:
  260. return -EINVAL;
  261. break;
  262. }
  263. return 0;
  264. }
  265. static struct sk_buff *get_new_skb(ucc_geth_private_t *ugeth, u8 *bd)
  266. {
  267. struct sk_buff *skb = NULL;
  268. skb = dev_alloc_skb(ugeth->ug_info->uf_info.max_rx_buf_length +
  269. UCC_GETH_RX_DATA_BUF_ALIGNMENT);
  270. if (skb == NULL)
  271. return NULL;
  272. /* We need the data buffer to be aligned properly. We will reserve
  273. * as many bytes as needed to align the data properly
  274. */
  275. skb_reserve(skb,
  276. UCC_GETH_RX_DATA_BUF_ALIGNMENT -
  277. (((unsigned)skb->data) & (UCC_GETH_RX_DATA_BUF_ALIGNMENT -
  278. 1)));
  279. skb->dev = ugeth->dev;
  280. BD_BUFFER_SET(bd,
  281. dma_map_single(NULL,
  282. skb->data,
  283. ugeth->ug_info->uf_info.max_rx_buf_length +
  284. UCC_GETH_RX_DATA_BUF_ALIGNMENT,
  285. DMA_FROM_DEVICE));
  286. BD_STATUS_AND_LENGTH_SET(bd,
  287. (R_E | R_I |
  288. (BD_STATUS_AND_LENGTH(bd) & R_W)));
  289. return skb;
  290. }
  291. static int rx_bd_buffer_set(ucc_geth_private_t *ugeth, u8 rxQ)
  292. {
  293. u8 *bd;
  294. u32 bd_status;
  295. struct sk_buff *skb;
  296. int i;
  297. bd = ugeth->p_rx_bd_ring[rxQ];
  298. i = 0;
  299. do {
  300. bd_status = BD_STATUS_AND_LENGTH(bd);
  301. skb = get_new_skb(ugeth, bd);
  302. if (!skb) /* If can not allocate data buffer,
  303. abort. Cleanup will be elsewhere */
  304. return -ENOMEM;
  305. ugeth->rx_skbuff[rxQ][i] = skb;
  306. /* advance the BD pointer */
  307. bd += UCC_GETH_SIZE_OF_BD;
  308. i++;
  309. } while (!(bd_status & R_W));
  310. return 0;
  311. }
  312. static int fill_init_enet_entries(ucc_geth_private_t *ugeth,
  313. volatile u32 *p_start,
  314. u8 num_entries,
  315. u32 thread_size,
  316. u32 thread_alignment,
  317. qe_risc_allocation_e risc,
  318. int skip_page_for_first_entry)
  319. {
  320. u32 init_enet_offset;
  321. u8 i;
  322. int snum;
  323. for (i = 0; i < num_entries; i++) {
  324. if ((snum = qe_get_snum()) < 0) {
  325. ugeth_err("fill_init_enet_entries: Can not get SNUM.");
  326. return snum;
  327. }
  328. if ((i == 0) && skip_page_for_first_entry)
  329. /* First entry of Rx does not have page */
  330. init_enet_offset = 0;
  331. else {
  332. init_enet_offset =
  333. qe_muram_alloc(thread_size, thread_alignment);
  334. if (IS_MURAM_ERR(init_enet_offset)) {
  335. ugeth_err
  336. ("fill_init_enet_entries: Can not allocate DPRAM memory.");
  337. qe_put_snum((u8) snum);
  338. return -ENOMEM;
  339. }
  340. }
  341. *(p_start++) =
  342. ((u8) snum << ENET_INIT_PARAM_SNUM_SHIFT) | init_enet_offset
  343. | risc;
  344. }
  345. return 0;
  346. }
  347. static int return_init_enet_entries(ucc_geth_private_t *ugeth,
  348. volatile u32 *p_start,
  349. u8 num_entries,
  350. qe_risc_allocation_e risc,
  351. int skip_page_for_first_entry)
  352. {
  353. u32 init_enet_offset;
  354. u8 i;
  355. int snum;
  356. for (i = 0; i < num_entries; i++) {
  357. /* Check that this entry was actually valid --
  358. needed in case failed in allocations */
  359. if ((*p_start & ENET_INIT_PARAM_RISC_MASK) == risc) {
  360. snum =
  361. (u32) (*p_start & ENET_INIT_PARAM_SNUM_MASK) >>
  362. ENET_INIT_PARAM_SNUM_SHIFT;
  363. qe_put_snum((u8) snum);
  364. if (!((i == 0) && skip_page_for_first_entry)) {
  365. /* First entry of Rx does not have page */
  366. init_enet_offset =
  367. (in_be32(p_start) &
  368. ENET_INIT_PARAM_PTR_MASK);
  369. qe_muram_free(init_enet_offset);
  370. }
  371. *(p_start++) = 0; /* Just for cosmetics */
  372. }
  373. }
  374. return 0;
  375. }
  376. #ifdef DEBUG
  377. static int dump_init_enet_entries(ucc_geth_private_t *ugeth,
  378. volatile u32 *p_start,
  379. u8 num_entries,
  380. u32 thread_size,
  381. qe_risc_allocation_e risc,
  382. int skip_page_for_first_entry)
  383. {
  384. u32 init_enet_offset;
  385. u8 i;
  386. int snum;
  387. for (i = 0; i < num_entries; i++) {
  388. /* Check that this entry was actually valid --
  389. needed in case failed in allocations */
  390. if ((*p_start & ENET_INIT_PARAM_RISC_MASK) == risc) {
  391. snum =
  392. (u32) (*p_start & ENET_INIT_PARAM_SNUM_MASK) >>
  393. ENET_INIT_PARAM_SNUM_SHIFT;
  394. qe_put_snum((u8) snum);
  395. if (!((i == 0) && skip_page_for_first_entry)) {
  396. /* First entry of Rx does not have page */
  397. init_enet_offset =
  398. (in_be32(p_start) &
  399. ENET_INIT_PARAM_PTR_MASK);
  400. ugeth_info("Init enet entry %d:", i);
  401. ugeth_info("Base address: 0x%08x",
  402. (u32)
  403. qe_muram_addr(init_enet_offset));
  404. mem_disp(qe_muram_addr(init_enet_offset),
  405. thread_size);
  406. }
  407. p_start++;
  408. }
  409. }
  410. return 0;
  411. }
  412. #endif
  413. #ifdef CONFIG_UGETH_FILTERING
  414. static enet_addr_container_t *get_enet_addr_container(void)
  415. {
  416. enet_addr_container_t *enet_addr_cont;
  417. /* allocate memory */
  418. enet_addr_cont = kmalloc(sizeof(enet_addr_container_t), GFP_KERNEL);
  419. if (!enet_addr_cont) {
  420. ugeth_err("%s: No memory for enet_addr_container_t object.",
  421. __FUNCTION__);
  422. return NULL;
  423. }
  424. return enet_addr_cont;
  425. }
  426. #endif /* CONFIG_UGETH_FILTERING */
  427. static void put_enet_addr_container(enet_addr_container_t *enet_addr_cont)
  428. {
  429. kfree(enet_addr_cont);
  430. }
  431. #ifdef CONFIG_UGETH_FILTERING
  432. static int hw_add_addr_in_paddr(ucc_geth_private_t *ugeth,
  433. enet_addr_t *p_enet_addr, u8 paddr_num)
  434. {
  435. ucc_geth_82xx_address_filtering_pram_t *p_82xx_addr_filt;
  436. if (!(paddr_num < NUM_OF_PADDRS)) {
  437. ugeth_warn("%s: Illagel paddr_num.", __FUNCTION__);
  438. return -EINVAL;
  439. }
  440. p_82xx_addr_filt =
  441. (ucc_geth_82xx_address_filtering_pram_t *) ugeth->p_rx_glbl_pram->
  442. addressfiltering;
  443. /* Ethernet frames are defined in Little Endian mode, */
  444. /* therefore to insert the address we reverse the bytes. */
  445. out_be16(&p_82xx_addr_filt->paddr[paddr_num].h,
  446. (u16) (((u16) (((u16) ((*p_enet_addr)[5])) << 8)) |
  447. (u16) (*p_enet_addr)[4]));
  448. out_be16(&p_82xx_addr_filt->paddr[paddr_num].m,
  449. (u16) (((u16) (((u16) ((*p_enet_addr)[3])) << 8)) |
  450. (u16) (*p_enet_addr)[2]));
  451. out_be16(&p_82xx_addr_filt->paddr[paddr_num].l,
  452. (u16) (((u16) (((u16) ((*p_enet_addr)[1])) << 8)) |
  453. (u16) (*p_enet_addr)[0]));
  454. return 0;
  455. }
  456. #endif /* CONFIG_UGETH_FILTERING */
  457. static int hw_clear_addr_in_paddr(ucc_geth_private_t *ugeth, u8 paddr_num)
  458. {
  459. ucc_geth_82xx_address_filtering_pram_t *p_82xx_addr_filt;
  460. if (!(paddr_num < NUM_OF_PADDRS)) {
  461. ugeth_warn("%s: Illagel paddr_num.", __FUNCTION__);
  462. return -EINVAL;
  463. }
  464. p_82xx_addr_filt =
  465. (ucc_geth_82xx_address_filtering_pram_t *) ugeth->p_rx_glbl_pram->
  466. addressfiltering;
  467. /* Writing address ff.ff.ff.ff.ff.ff disables address
  468. recognition for this register */
  469. out_be16(&p_82xx_addr_filt->paddr[paddr_num].h, 0xffff);
  470. out_be16(&p_82xx_addr_filt->paddr[paddr_num].m, 0xffff);
  471. out_be16(&p_82xx_addr_filt->paddr[paddr_num].l, 0xffff);
  472. return 0;
  473. }
  474. static void hw_add_addr_in_hash(ucc_geth_private_t *ugeth,
  475. enet_addr_t *p_enet_addr)
  476. {
  477. ucc_geth_82xx_address_filtering_pram_t *p_82xx_addr_filt;
  478. u32 cecr_subblock;
  479. p_82xx_addr_filt =
  480. (ucc_geth_82xx_address_filtering_pram_t *) ugeth->p_rx_glbl_pram->
  481. addressfiltering;
  482. cecr_subblock =
  483. ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
  484. /* Ethernet frames are defined in Little Endian mode,
  485. therefor to insert */
  486. /* the address to the hash (Big Endian mode), we reverse the bytes.*/
  487. out_be16(&p_82xx_addr_filt->taddr.h,
  488. (u16) (((u16) (((u16) ((*p_enet_addr)[5])) << 8)) |
  489. (u16) (*p_enet_addr)[4]));
  490. out_be16(&p_82xx_addr_filt->taddr.m,
  491. (u16) (((u16) (((u16) ((*p_enet_addr)[3])) << 8)) |
  492. (u16) (*p_enet_addr)[2]));
  493. out_be16(&p_82xx_addr_filt->taddr.l,
  494. (u16) (((u16) (((u16) ((*p_enet_addr)[1])) << 8)) |
  495. (u16) (*p_enet_addr)[0]));
  496. qe_issue_cmd(QE_SET_GROUP_ADDRESS, cecr_subblock,
  497. (u8) QE_CR_PROTOCOL_ETHERNET, 0);
  498. }
  499. #ifdef CONFIG_UGETH_MAGIC_PACKET
  500. static void magic_packet_detection_enable(ucc_geth_private_t *ugeth)
  501. {
  502. ucc_fast_private_t *uccf;
  503. ucc_geth_t *ug_regs;
  504. u32 maccfg2, uccm;
  505. uccf = ugeth->uccf;
  506. ug_regs = ugeth->ug_regs;
  507. /* Enable interrupts for magic packet detection */
  508. uccm = in_be32(uccf->p_uccm);
  509. uccm |= UCCE_MPD;
  510. out_be32(uccf->p_uccm, uccm);
  511. /* Enable magic packet detection */
  512. maccfg2 = in_be32(&ug_regs->maccfg2);
  513. maccfg2 |= MACCFG2_MPE;
  514. out_be32(&ug_regs->maccfg2, maccfg2);
  515. }
  516. static void magic_packet_detection_disable(ucc_geth_private_t *ugeth)
  517. {
  518. ucc_fast_private_t *uccf;
  519. ucc_geth_t *ug_regs;
  520. u32 maccfg2, uccm;
  521. uccf = ugeth->uccf;
  522. ug_regs = ugeth->ug_regs;
  523. /* Disable interrupts for magic packet detection */
  524. uccm = in_be32(uccf->p_uccm);
  525. uccm &= ~UCCE_MPD;
  526. out_be32(uccf->p_uccm, uccm);
  527. /* Disable magic packet detection */
  528. maccfg2 = in_be32(&ug_regs->maccfg2);
  529. maccfg2 &= ~MACCFG2_MPE;
  530. out_be32(&ug_regs->maccfg2, maccfg2);
  531. }
  532. #endif /* MAGIC_PACKET */
  533. static inline int compare_addr(enet_addr_t *addr1, enet_addr_t *addr2)
  534. {
  535. return memcmp(addr1, addr2, ENET_NUM_OCTETS_PER_ADDRESS);
  536. }
  537. #ifdef DEBUG
  538. static void get_statistics(ucc_geth_private_t *ugeth,
  539. ucc_geth_tx_firmware_statistics_t *
  540. tx_firmware_statistics,
  541. ucc_geth_rx_firmware_statistics_t *
  542. rx_firmware_statistics,
  543. ucc_geth_hardware_statistics_t *hardware_statistics)
  544. {
  545. ucc_fast_t *uf_regs;
  546. ucc_geth_t *ug_regs;
  547. ucc_geth_tx_firmware_statistics_pram_t *p_tx_fw_statistics_pram;
  548. ucc_geth_rx_firmware_statistics_pram_t *p_rx_fw_statistics_pram;
  549. ug_regs = ugeth->ug_regs;
  550. uf_regs = (ucc_fast_t *) ug_regs;
  551. p_tx_fw_statistics_pram = ugeth->p_tx_fw_statistics_pram;
  552. p_rx_fw_statistics_pram = ugeth->p_rx_fw_statistics_pram;
  553. /* Tx firmware only if user handed pointer and driver actually
  554. gathers Tx firmware statistics */
  555. if (tx_firmware_statistics && p_tx_fw_statistics_pram) {
  556. tx_firmware_statistics->sicoltx =
  557. in_be32(&p_tx_fw_statistics_pram->sicoltx);
  558. tx_firmware_statistics->mulcoltx =
  559. in_be32(&p_tx_fw_statistics_pram->mulcoltx);
  560. tx_firmware_statistics->latecoltxfr =
  561. in_be32(&p_tx_fw_statistics_pram->latecoltxfr);
  562. tx_firmware_statistics->frabortduecol =
  563. in_be32(&p_tx_fw_statistics_pram->frabortduecol);
  564. tx_firmware_statistics->frlostinmactxer =
  565. in_be32(&p_tx_fw_statistics_pram->frlostinmactxer);
  566. tx_firmware_statistics->carriersenseertx =
  567. in_be32(&p_tx_fw_statistics_pram->carriersenseertx);
  568. tx_firmware_statistics->frtxok =
  569. in_be32(&p_tx_fw_statistics_pram->frtxok);
  570. tx_firmware_statistics->txfrexcessivedefer =
  571. in_be32(&p_tx_fw_statistics_pram->txfrexcessivedefer);
  572. tx_firmware_statistics->txpkts256 =
  573. in_be32(&p_tx_fw_statistics_pram->txpkts256);
  574. tx_firmware_statistics->txpkts512 =
  575. in_be32(&p_tx_fw_statistics_pram->txpkts512);
  576. tx_firmware_statistics->txpkts1024 =
  577. in_be32(&p_tx_fw_statistics_pram->txpkts1024);
  578. tx_firmware_statistics->txpktsjumbo =
  579. in_be32(&p_tx_fw_statistics_pram->txpktsjumbo);
  580. }
  581. /* Rx firmware only if user handed pointer and driver actually
  582. * gathers Rx firmware statistics */
  583. if (rx_firmware_statistics && p_rx_fw_statistics_pram) {
  584. int i;
  585. rx_firmware_statistics->frrxfcser =
  586. in_be32(&p_rx_fw_statistics_pram->frrxfcser);
  587. rx_firmware_statistics->fraligner =
  588. in_be32(&p_rx_fw_statistics_pram->fraligner);
  589. rx_firmware_statistics->inrangelenrxer =
  590. in_be32(&p_rx_fw_statistics_pram->inrangelenrxer);
  591. rx_firmware_statistics->outrangelenrxer =
  592. in_be32(&p_rx_fw_statistics_pram->outrangelenrxer);
  593. rx_firmware_statistics->frtoolong =
  594. in_be32(&p_rx_fw_statistics_pram->frtoolong);
  595. rx_firmware_statistics->runt =
  596. in_be32(&p_rx_fw_statistics_pram->runt);
  597. rx_firmware_statistics->verylongevent =
  598. in_be32(&p_rx_fw_statistics_pram->verylongevent);
  599. rx_firmware_statistics->symbolerror =
  600. in_be32(&p_rx_fw_statistics_pram->symbolerror);
  601. rx_firmware_statistics->dropbsy =
  602. in_be32(&p_rx_fw_statistics_pram->dropbsy);
  603. for (i = 0; i < 0x8; i++)
  604. rx_firmware_statistics->res0[i] =
  605. p_rx_fw_statistics_pram->res0[i];
  606. rx_firmware_statistics->mismatchdrop =
  607. in_be32(&p_rx_fw_statistics_pram->mismatchdrop);
  608. rx_firmware_statistics->underpkts =
  609. in_be32(&p_rx_fw_statistics_pram->underpkts);
  610. rx_firmware_statistics->pkts256 =
  611. in_be32(&p_rx_fw_statistics_pram->pkts256);
  612. rx_firmware_statistics->pkts512 =
  613. in_be32(&p_rx_fw_statistics_pram->pkts512);
  614. rx_firmware_statistics->pkts1024 =
  615. in_be32(&p_rx_fw_statistics_pram->pkts1024);
  616. rx_firmware_statistics->pktsjumbo =
  617. in_be32(&p_rx_fw_statistics_pram->pktsjumbo);
  618. rx_firmware_statistics->frlossinmacer =
  619. in_be32(&p_rx_fw_statistics_pram->frlossinmacer);
  620. rx_firmware_statistics->pausefr =
  621. in_be32(&p_rx_fw_statistics_pram->pausefr);
  622. for (i = 0; i < 0x4; i++)
  623. rx_firmware_statistics->res1[i] =
  624. p_rx_fw_statistics_pram->res1[i];
  625. rx_firmware_statistics->removevlan =
  626. in_be32(&p_rx_fw_statistics_pram->removevlan);
  627. rx_firmware_statistics->replacevlan =
  628. in_be32(&p_rx_fw_statistics_pram->replacevlan);
  629. rx_firmware_statistics->insertvlan =
  630. in_be32(&p_rx_fw_statistics_pram->insertvlan);
  631. }
  632. /* Hardware only if user handed pointer and driver actually
  633. gathers hardware statistics */
  634. if (hardware_statistics && (in_be32(&uf_regs->upsmr) & UPSMR_HSE)) {
  635. hardware_statistics->tx64 = in_be32(&ug_regs->tx64);
  636. hardware_statistics->tx127 = in_be32(&ug_regs->tx127);
  637. hardware_statistics->tx255 = in_be32(&ug_regs->tx255);
  638. hardware_statistics->rx64 = in_be32(&ug_regs->rx64);
  639. hardware_statistics->rx127 = in_be32(&ug_regs->rx127);
  640. hardware_statistics->rx255 = in_be32(&ug_regs->rx255);
  641. hardware_statistics->txok = in_be32(&ug_regs->txok);
  642. hardware_statistics->txcf = in_be16(&ug_regs->txcf);
  643. hardware_statistics->tmca = in_be32(&ug_regs->tmca);
  644. hardware_statistics->tbca = in_be32(&ug_regs->tbca);
  645. hardware_statistics->rxfok = in_be32(&ug_regs->rxfok);
  646. hardware_statistics->rxbok = in_be32(&ug_regs->rxbok);
  647. hardware_statistics->rbyt = in_be32(&ug_regs->rbyt);
  648. hardware_statistics->rmca = in_be32(&ug_regs->rmca);
  649. hardware_statistics->rbca = in_be32(&ug_regs->rbca);
  650. }
  651. }
  652. static void dump_bds(ucc_geth_private_t *ugeth)
  653. {
  654. int i;
  655. int length;
  656. for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
  657. if (ugeth->p_tx_bd_ring[i]) {
  658. length =
  659. (ugeth->ug_info->bdRingLenTx[i] *
  660. UCC_GETH_SIZE_OF_BD);
  661. ugeth_info("TX BDs[%d]", i);
  662. mem_disp(ugeth->p_tx_bd_ring[i], length);
  663. }
  664. }
  665. for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
  666. if (ugeth->p_rx_bd_ring[i]) {
  667. length =
  668. (ugeth->ug_info->bdRingLenRx[i] *
  669. UCC_GETH_SIZE_OF_BD);
  670. ugeth_info("RX BDs[%d]", i);
  671. mem_disp(ugeth->p_rx_bd_ring[i], length);
  672. }
  673. }
  674. }
  675. static void dump_regs(ucc_geth_private_t *ugeth)
  676. {
  677. int i;
  678. ugeth_info("UCC%d Geth registers:", ugeth->ug_info->uf_info.ucc_num);
  679. ugeth_info("Base address: 0x%08x", (u32) ugeth->ug_regs);
  680. ugeth_info("maccfg1 : addr - 0x%08x, val - 0x%08x",
  681. (u32) & ugeth->ug_regs->maccfg1,
  682. in_be32(&ugeth->ug_regs->maccfg1));
  683. ugeth_info("maccfg2 : addr - 0x%08x, val - 0x%08x",
  684. (u32) & ugeth->ug_regs->maccfg2,
  685. in_be32(&ugeth->ug_regs->maccfg2));
  686. ugeth_info("ipgifg : addr - 0x%08x, val - 0x%08x",
  687. (u32) & ugeth->ug_regs->ipgifg,
  688. in_be32(&ugeth->ug_regs->ipgifg));
  689. ugeth_info("hafdup : addr - 0x%08x, val - 0x%08x",
  690. (u32) & ugeth->ug_regs->hafdup,
  691. in_be32(&ugeth->ug_regs->hafdup));
  692. ugeth_info("miimcfg : addr - 0x%08x, val - 0x%08x",
  693. (u32) & ugeth->ug_regs->miimng.miimcfg,
  694. in_be32(&ugeth->ug_regs->miimng.miimcfg));
  695. ugeth_info("miimcom : addr - 0x%08x, val - 0x%08x",
  696. (u32) & ugeth->ug_regs->miimng.miimcom,
  697. in_be32(&ugeth->ug_regs->miimng.miimcom));
  698. ugeth_info("miimadd : addr - 0x%08x, val - 0x%08x",
  699. (u32) & ugeth->ug_regs->miimng.miimadd,
  700. in_be32(&ugeth->ug_regs->miimng.miimadd));
  701. ugeth_info("miimcon : addr - 0x%08x, val - 0x%08x",
  702. (u32) & ugeth->ug_regs->miimng.miimcon,
  703. in_be32(&ugeth->ug_regs->miimng.miimcon));
  704. ugeth_info("miimstat : addr - 0x%08x, val - 0x%08x",
  705. (u32) & ugeth->ug_regs->miimng.miimstat,
  706. in_be32(&ugeth->ug_regs->miimng.miimstat));
  707. ugeth_info("miimmind : addr - 0x%08x, val - 0x%08x",
  708. (u32) & ugeth->ug_regs->miimng.miimind,
  709. in_be32(&ugeth->ug_regs->miimng.miimind));
  710. ugeth_info("ifctl : addr - 0x%08x, val - 0x%08x",
  711. (u32) & ugeth->ug_regs->ifctl,
  712. in_be32(&ugeth->ug_regs->ifctl));
  713. ugeth_info("ifstat : addr - 0x%08x, val - 0x%08x",
  714. (u32) & ugeth->ug_regs->ifstat,
  715. in_be32(&ugeth->ug_regs->ifstat));
  716. ugeth_info("macstnaddr1: addr - 0x%08x, val - 0x%08x",
  717. (u32) & ugeth->ug_regs->macstnaddr1,
  718. in_be32(&ugeth->ug_regs->macstnaddr1));
  719. ugeth_info("macstnaddr2: addr - 0x%08x, val - 0x%08x",
  720. (u32) & ugeth->ug_regs->macstnaddr2,
  721. in_be32(&ugeth->ug_regs->macstnaddr2));
  722. ugeth_info("uempr : addr - 0x%08x, val - 0x%08x",
  723. (u32) & ugeth->ug_regs->uempr,
  724. in_be32(&ugeth->ug_regs->uempr));
  725. ugeth_info("utbipar : addr - 0x%08x, val - 0x%08x",
  726. (u32) & ugeth->ug_regs->utbipar,
  727. in_be32(&ugeth->ug_regs->utbipar));
  728. ugeth_info("uescr : addr - 0x%08x, val - 0x%04x",
  729. (u32) & ugeth->ug_regs->uescr,
  730. in_be16(&ugeth->ug_regs->uescr));
  731. ugeth_info("tx64 : addr - 0x%08x, val - 0x%08x",
  732. (u32) & ugeth->ug_regs->tx64,
  733. in_be32(&ugeth->ug_regs->tx64));
  734. ugeth_info("tx127 : addr - 0x%08x, val - 0x%08x",
  735. (u32) & ugeth->ug_regs->tx127,
  736. in_be32(&ugeth->ug_regs->tx127));
  737. ugeth_info("tx255 : addr - 0x%08x, val - 0x%08x",
  738. (u32) & ugeth->ug_regs->tx255,
  739. in_be32(&ugeth->ug_regs->tx255));
  740. ugeth_info("rx64 : addr - 0x%08x, val - 0x%08x",
  741. (u32) & ugeth->ug_regs->rx64,
  742. in_be32(&ugeth->ug_regs->rx64));
  743. ugeth_info("rx127 : addr - 0x%08x, val - 0x%08x",
  744. (u32) & ugeth->ug_regs->rx127,
  745. in_be32(&ugeth->ug_regs->rx127));
  746. ugeth_info("rx255 : addr - 0x%08x, val - 0x%08x",
  747. (u32) & ugeth->ug_regs->rx255,
  748. in_be32(&ugeth->ug_regs->rx255));
  749. ugeth_info("txok : addr - 0x%08x, val - 0x%08x",
  750. (u32) & ugeth->ug_regs->txok,
  751. in_be32(&ugeth->ug_regs->txok));
  752. ugeth_info("txcf : addr - 0x%08x, val - 0x%04x",
  753. (u32) & ugeth->ug_regs->txcf,
  754. in_be16(&ugeth->ug_regs->txcf));
  755. ugeth_info("tmca : addr - 0x%08x, val - 0x%08x",
  756. (u32) & ugeth->ug_regs->tmca,
  757. in_be32(&ugeth->ug_regs->tmca));
  758. ugeth_info("tbca : addr - 0x%08x, val - 0x%08x",
  759. (u32) & ugeth->ug_regs->tbca,
  760. in_be32(&ugeth->ug_regs->tbca));
  761. ugeth_info("rxfok : addr - 0x%08x, val - 0x%08x",
  762. (u32) & ugeth->ug_regs->rxfok,
  763. in_be32(&ugeth->ug_regs->rxfok));
  764. ugeth_info("rxbok : addr - 0x%08x, val - 0x%08x",
  765. (u32) & ugeth->ug_regs->rxbok,
  766. in_be32(&ugeth->ug_regs->rxbok));
  767. ugeth_info("rbyt : addr - 0x%08x, val - 0x%08x",
  768. (u32) & ugeth->ug_regs->rbyt,
  769. in_be32(&ugeth->ug_regs->rbyt));
  770. ugeth_info("rmca : addr - 0x%08x, val - 0x%08x",
  771. (u32) & ugeth->ug_regs->rmca,
  772. in_be32(&ugeth->ug_regs->rmca));
  773. ugeth_info("rbca : addr - 0x%08x, val - 0x%08x",
  774. (u32) & ugeth->ug_regs->rbca,
  775. in_be32(&ugeth->ug_regs->rbca));
  776. ugeth_info("scar : addr - 0x%08x, val - 0x%08x",
  777. (u32) & ugeth->ug_regs->scar,
  778. in_be32(&ugeth->ug_regs->scar));
  779. ugeth_info("scam : addr - 0x%08x, val - 0x%08x",
  780. (u32) & ugeth->ug_regs->scam,
  781. in_be32(&ugeth->ug_regs->scam));
  782. if (ugeth->p_thread_data_tx) {
  783. int numThreadsTxNumerical;
  784. switch (ugeth->ug_info->numThreadsTx) {
  785. case UCC_GETH_NUM_OF_THREADS_1:
  786. numThreadsTxNumerical = 1;
  787. break;
  788. case UCC_GETH_NUM_OF_THREADS_2:
  789. numThreadsTxNumerical = 2;
  790. break;
  791. case UCC_GETH_NUM_OF_THREADS_4:
  792. numThreadsTxNumerical = 4;
  793. break;
  794. case UCC_GETH_NUM_OF_THREADS_6:
  795. numThreadsTxNumerical = 6;
  796. break;
  797. case UCC_GETH_NUM_OF_THREADS_8:
  798. numThreadsTxNumerical = 8;
  799. break;
  800. default:
  801. numThreadsTxNumerical = 0;
  802. break;
  803. }
  804. ugeth_info("Thread data TXs:");
  805. ugeth_info("Base address: 0x%08x",
  806. (u32) ugeth->p_thread_data_tx);
  807. for (i = 0; i < numThreadsTxNumerical; i++) {
  808. ugeth_info("Thread data TX[%d]:", i);
  809. ugeth_info("Base address: 0x%08x",
  810. (u32) & ugeth->p_thread_data_tx[i]);
  811. mem_disp((u8 *) & ugeth->p_thread_data_tx[i],
  812. sizeof(ucc_geth_thread_data_tx_t));
  813. }
  814. }
  815. if (ugeth->p_thread_data_rx) {
  816. int numThreadsRxNumerical;
  817. switch (ugeth->ug_info->numThreadsRx) {
  818. case UCC_GETH_NUM_OF_THREADS_1:
  819. numThreadsRxNumerical = 1;
  820. break;
  821. case UCC_GETH_NUM_OF_THREADS_2:
  822. numThreadsRxNumerical = 2;
  823. break;
  824. case UCC_GETH_NUM_OF_THREADS_4:
  825. numThreadsRxNumerical = 4;
  826. break;
  827. case UCC_GETH_NUM_OF_THREADS_6:
  828. numThreadsRxNumerical = 6;
  829. break;
  830. case UCC_GETH_NUM_OF_THREADS_8:
  831. numThreadsRxNumerical = 8;
  832. break;
  833. default:
  834. numThreadsRxNumerical = 0;
  835. break;
  836. }
  837. ugeth_info("Thread data RX:");
  838. ugeth_info("Base address: 0x%08x",
  839. (u32) ugeth->p_thread_data_rx);
  840. for (i = 0; i < numThreadsRxNumerical; i++) {
  841. ugeth_info("Thread data RX[%d]:", i);
  842. ugeth_info("Base address: 0x%08x",
  843. (u32) & ugeth->p_thread_data_rx[i]);
  844. mem_disp((u8 *) & ugeth->p_thread_data_rx[i],
  845. sizeof(ucc_geth_thread_data_rx_t));
  846. }
  847. }
  848. if (ugeth->p_exf_glbl_param) {
  849. ugeth_info("EXF global param:");
  850. ugeth_info("Base address: 0x%08x",
  851. (u32) ugeth->p_exf_glbl_param);
  852. mem_disp((u8 *) ugeth->p_exf_glbl_param,
  853. sizeof(*ugeth->p_exf_glbl_param));
  854. }
  855. if (ugeth->p_tx_glbl_pram) {
  856. ugeth_info("TX global param:");
  857. ugeth_info("Base address: 0x%08x", (u32) ugeth->p_tx_glbl_pram);
  858. ugeth_info("temoder : addr - 0x%08x, val - 0x%04x",
  859. (u32) & ugeth->p_tx_glbl_pram->temoder,
  860. in_be16(&ugeth->p_tx_glbl_pram->temoder));
  861. ugeth_info("sqptr : addr - 0x%08x, val - 0x%08x",
  862. (u32) & ugeth->p_tx_glbl_pram->sqptr,
  863. in_be32(&ugeth->p_tx_glbl_pram->sqptr));
  864. ugeth_info("schedulerbasepointer: addr - 0x%08x, val - 0x%08x",
  865. (u32) & ugeth->p_tx_glbl_pram->schedulerbasepointer,
  866. in_be32(&ugeth->p_tx_glbl_pram->
  867. schedulerbasepointer));
  868. ugeth_info("txrmonbaseptr: addr - 0x%08x, val - 0x%08x",
  869. (u32) & ugeth->p_tx_glbl_pram->txrmonbaseptr,
  870. in_be32(&ugeth->p_tx_glbl_pram->txrmonbaseptr));
  871. ugeth_info("tstate : addr - 0x%08x, val - 0x%08x",
  872. (u32) & ugeth->p_tx_glbl_pram->tstate,
  873. in_be32(&ugeth->p_tx_glbl_pram->tstate));
  874. ugeth_info("iphoffset[0] : addr - 0x%08x, val - 0x%02x",
  875. (u32) & ugeth->p_tx_glbl_pram->iphoffset[0],
  876. ugeth->p_tx_glbl_pram->iphoffset[0]);
  877. ugeth_info("iphoffset[1] : addr - 0x%08x, val - 0x%02x",
  878. (u32) & ugeth->p_tx_glbl_pram->iphoffset[1],
  879. ugeth->p_tx_glbl_pram->iphoffset[1]);
  880. ugeth_info("iphoffset[2] : addr - 0x%08x, val - 0x%02x",
  881. (u32) & ugeth->p_tx_glbl_pram->iphoffset[2],
  882. ugeth->p_tx_glbl_pram->iphoffset[2]);
  883. ugeth_info("iphoffset[3] : addr - 0x%08x, val - 0x%02x",
  884. (u32) & ugeth->p_tx_glbl_pram->iphoffset[3],
  885. ugeth->p_tx_glbl_pram->iphoffset[3]);
  886. ugeth_info("iphoffset[4] : addr - 0x%08x, val - 0x%02x",
  887. (u32) & ugeth->p_tx_glbl_pram->iphoffset[4],
  888. ugeth->p_tx_glbl_pram->iphoffset[4]);
  889. ugeth_info("iphoffset[5] : addr - 0x%08x, val - 0x%02x",
  890. (u32) & ugeth->p_tx_glbl_pram->iphoffset[5],
  891. ugeth->p_tx_glbl_pram->iphoffset[5]);
  892. ugeth_info("iphoffset[6] : addr - 0x%08x, val - 0x%02x",
  893. (u32) & ugeth->p_tx_glbl_pram->iphoffset[6],
  894. ugeth->p_tx_glbl_pram->iphoffset[6]);
  895. ugeth_info("iphoffset[7] : addr - 0x%08x, val - 0x%02x",
  896. (u32) & ugeth->p_tx_glbl_pram->iphoffset[7],
  897. ugeth->p_tx_glbl_pram->iphoffset[7]);
  898. ugeth_info("vtagtable[0] : addr - 0x%08x, val - 0x%08x",
  899. (u32) & ugeth->p_tx_glbl_pram->vtagtable[0],
  900. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[0]));
  901. ugeth_info("vtagtable[1] : addr - 0x%08x, val - 0x%08x",
  902. (u32) & ugeth->p_tx_glbl_pram->vtagtable[1],
  903. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[1]));
  904. ugeth_info("vtagtable[2] : addr - 0x%08x, val - 0x%08x",
  905. (u32) & ugeth->p_tx_glbl_pram->vtagtable[2],
  906. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[2]));
  907. ugeth_info("vtagtable[3] : addr - 0x%08x, val - 0x%08x",
  908. (u32) & ugeth->p_tx_glbl_pram->vtagtable[3],
  909. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[3]));
  910. ugeth_info("vtagtable[4] : addr - 0x%08x, val - 0x%08x",
  911. (u32) & ugeth->p_tx_glbl_pram->vtagtable[4],
  912. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[4]));
  913. ugeth_info("vtagtable[5] : addr - 0x%08x, val - 0x%08x",
  914. (u32) & ugeth->p_tx_glbl_pram->vtagtable[5],
  915. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[5]));
  916. ugeth_info("vtagtable[6] : addr - 0x%08x, val - 0x%08x",
  917. (u32) & ugeth->p_tx_glbl_pram->vtagtable[6],
  918. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[6]));
  919. ugeth_info("vtagtable[7] : addr - 0x%08x, val - 0x%08x",
  920. (u32) & ugeth->p_tx_glbl_pram->vtagtable[7],
  921. in_be32(&ugeth->p_tx_glbl_pram->vtagtable[7]));
  922. ugeth_info("tqptr : addr - 0x%08x, val - 0x%08x",
  923. (u32) & ugeth->p_tx_glbl_pram->tqptr,
  924. in_be32(&ugeth->p_tx_glbl_pram->tqptr));
  925. }
  926. if (ugeth->p_rx_glbl_pram) {
  927. ugeth_info("RX global param:");
  928. ugeth_info("Base address: 0x%08x", (u32) ugeth->p_rx_glbl_pram);
  929. ugeth_info("remoder : addr - 0x%08x, val - 0x%08x",
  930. (u32) & ugeth->p_rx_glbl_pram->remoder,
  931. in_be32(&ugeth->p_rx_glbl_pram->remoder));
  932. ugeth_info("rqptr : addr - 0x%08x, val - 0x%08x",
  933. (u32) & ugeth->p_rx_glbl_pram->rqptr,
  934. in_be32(&ugeth->p_rx_glbl_pram->rqptr));
  935. ugeth_info("typeorlen : addr - 0x%08x, val - 0x%04x",
  936. (u32) & ugeth->p_rx_glbl_pram->typeorlen,
  937. in_be16(&ugeth->p_rx_glbl_pram->typeorlen));
  938. ugeth_info("rxgstpack : addr - 0x%08x, val - 0x%02x",
  939. (u32) & ugeth->p_rx_glbl_pram->rxgstpack,
  940. ugeth->p_rx_glbl_pram->rxgstpack);
  941. ugeth_info("rxrmonbaseptr : addr - 0x%08x, val - 0x%08x",
  942. (u32) & ugeth->p_rx_glbl_pram->rxrmonbaseptr,
  943. in_be32(&ugeth->p_rx_glbl_pram->rxrmonbaseptr));
  944. ugeth_info("intcoalescingptr: addr - 0x%08x, val - 0x%08x",
  945. (u32) & ugeth->p_rx_glbl_pram->intcoalescingptr,
  946. in_be32(&ugeth->p_rx_glbl_pram->intcoalescingptr));
  947. ugeth_info("rstate : addr - 0x%08x, val - 0x%02x",
  948. (u32) & ugeth->p_rx_glbl_pram->rstate,
  949. ugeth->p_rx_glbl_pram->rstate);
  950. ugeth_info("mrblr : addr - 0x%08x, val - 0x%04x",
  951. (u32) & ugeth->p_rx_glbl_pram->mrblr,
  952. in_be16(&ugeth->p_rx_glbl_pram->mrblr));
  953. ugeth_info("rbdqptr : addr - 0x%08x, val - 0x%08x",
  954. (u32) & ugeth->p_rx_glbl_pram->rbdqptr,
  955. in_be32(&ugeth->p_rx_glbl_pram->rbdqptr));
  956. ugeth_info("mflr : addr - 0x%08x, val - 0x%04x",
  957. (u32) & ugeth->p_rx_glbl_pram->mflr,
  958. in_be16(&ugeth->p_rx_glbl_pram->mflr));
  959. ugeth_info("minflr : addr - 0x%08x, val - 0x%04x",
  960. (u32) & ugeth->p_rx_glbl_pram->minflr,
  961. in_be16(&ugeth->p_rx_glbl_pram->minflr));
  962. ugeth_info("maxd1 : addr - 0x%08x, val - 0x%04x",
  963. (u32) & ugeth->p_rx_glbl_pram->maxd1,
  964. in_be16(&ugeth->p_rx_glbl_pram->maxd1));
  965. ugeth_info("maxd2 : addr - 0x%08x, val - 0x%04x",
  966. (u32) & ugeth->p_rx_glbl_pram->maxd2,
  967. in_be16(&ugeth->p_rx_glbl_pram->maxd2));
  968. ugeth_info("ecamptr : addr - 0x%08x, val - 0x%08x",
  969. (u32) & ugeth->p_rx_glbl_pram->ecamptr,
  970. in_be32(&ugeth->p_rx_glbl_pram->ecamptr));
  971. ugeth_info("l2qt : addr - 0x%08x, val - 0x%08x",
  972. (u32) & ugeth->p_rx_glbl_pram->l2qt,
  973. in_be32(&ugeth->p_rx_glbl_pram->l2qt));
  974. ugeth_info("l3qt[0] : addr - 0x%08x, val - 0x%08x",
  975. (u32) & ugeth->p_rx_glbl_pram->l3qt[0],
  976. in_be32(&ugeth->p_rx_glbl_pram->l3qt[0]));
  977. ugeth_info("l3qt[1] : addr - 0x%08x, val - 0x%08x",
  978. (u32) & ugeth->p_rx_glbl_pram->l3qt[1],
  979. in_be32(&ugeth->p_rx_glbl_pram->l3qt[1]));
  980. ugeth_info("l3qt[2] : addr - 0x%08x, val - 0x%08x",
  981. (u32) & ugeth->p_rx_glbl_pram->l3qt[2],
  982. in_be32(&ugeth->p_rx_glbl_pram->l3qt[2]));
  983. ugeth_info("l3qt[3] : addr - 0x%08x, val - 0x%08x",
  984. (u32) & ugeth->p_rx_glbl_pram->l3qt[3],
  985. in_be32(&ugeth->p_rx_glbl_pram->l3qt[3]));
  986. ugeth_info("l3qt[4] : addr - 0x%08x, val - 0x%08x",
  987. (u32) & ugeth->p_rx_glbl_pram->l3qt[4],
  988. in_be32(&ugeth->p_rx_glbl_pram->l3qt[4]));
  989. ugeth_info("l3qt[5] : addr - 0x%08x, val - 0x%08x",
  990. (u32) & ugeth->p_rx_glbl_pram->l3qt[5],
  991. in_be32(&ugeth->p_rx_glbl_pram->l3qt[5]));
  992. ugeth_info("l3qt[6] : addr - 0x%08x, val - 0x%08x",
  993. (u32) & ugeth->p_rx_glbl_pram->l3qt[6],
  994. in_be32(&ugeth->p_rx_glbl_pram->l3qt[6]));
  995. ugeth_info("l3qt[7] : addr - 0x%08x, val - 0x%08x",
  996. (u32) & ugeth->p_rx_glbl_pram->l3qt[7],
  997. in_be32(&ugeth->p_rx_glbl_pram->l3qt[7]));
  998. ugeth_info("vlantype : addr - 0x%08x, val - 0x%04x",
  999. (u32) & ugeth->p_rx_glbl_pram->vlantype,
  1000. in_be16(&ugeth->p_rx_glbl_pram->vlantype));
  1001. ugeth_info("vlantci : addr - 0x%08x, val - 0x%04x",
  1002. (u32) & ugeth->p_rx_glbl_pram->vlantci,
  1003. in_be16(&ugeth->p_rx_glbl_pram->vlantci));
  1004. for (i = 0; i < 64; i++)
  1005. ugeth_info
  1006. ("addressfiltering[%d]: addr - 0x%08x, val - 0x%02x",
  1007. i,
  1008. (u32) & ugeth->p_rx_glbl_pram->addressfiltering[i],
  1009. ugeth->p_rx_glbl_pram->addressfiltering[i]);
  1010. ugeth_info("exfGlobalParam : addr - 0x%08x, val - 0x%08x",
  1011. (u32) & ugeth->p_rx_glbl_pram->exfGlobalParam,
  1012. in_be32(&ugeth->p_rx_glbl_pram->exfGlobalParam));
  1013. }
  1014. if (ugeth->p_send_q_mem_reg) {
  1015. ugeth_info("Send Q memory registers:");
  1016. ugeth_info("Base address: 0x%08x",
  1017. (u32) ugeth->p_send_q_mem_reg);
  1018. for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
  1019. ugeth_info("SQQD[%d]:", i);
  1020. ugeth_info("Base address: 0x%08x",
  1021. (u32) & ugeth->p_send_q_mem_reg->sqqd[i]);
  1022. mem_disp((u8 *) & ugeth->p_send_q_mem_reg->sqqd[i],
  1023. sizeof(ucc_geth_send_queue_qd_t));
  1024. }
  1025. }
  1026. if (ugeth->p_scheduler) {
  1027. ugeth_info("Scheduler:");
  1028. ugeth_info("Base address: 0x%08x", (u32) ugeth->p_scheduler);
  1029. mem_disp((u8 *) ugeth->p_scheduler,
  1030. sizeof(*ugeth->p_scheduler));
  1031. }
  1032. if (ugeth->p_tx_fw_statistics_pram) {
  1033. ugeth_info("TX FW statistics pram:");
  1034. ugeth_info("Base address: 0x%08x",
  1035. (u32) ugeth->p_tx_fw_statistics_pram);
  1036. mem_disp((u8 *) ugeth->p_tx_fw_statistics_pram,
  1037. sizeof(*ugeth->p_tx_fw_statistics_pram));
  1038. }
  1039. if (ugeth->p_rx_fw_statistics_pram) {
  1040. ugeth_info("RX FW statistics pram:");
  1041. ugeth_info("Base address: 0x%08x",
  1042. (u32) ugeth->p_rx_fw_statistics_pram);
  1043. mem_disp((u8 *) ugeth->p_rx_fw_statistics_pram,
  1044. sizeof(*ugeth->p_rx_fw_statistics_pram));
  1045. }
  1046. if (ugeth->p_rx_irq_coalescing_tbl) {
  1047. ugeth_info("RX IRQ coalescing tables:");
  1048. ugeth_info("Base address: 0x%08x",
  1049. (u32) ugeth->p_rx_irq_coalescing_tbl);
  1050. for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
  1051. ugeth_info("RX IRQ coalescing table entry[%d]:", i);
  1052. ugeth_info("Base address: 0x%08x",
  1053. (u32) & ugeth->p_rx_irq_coalescing_tbl->
  1054. coalescingentry[i]);
  1055. ugeth_info
  1056. ("interruptcoalescingmaxvalue: addr - 0x%08x, val - 0x%08x",
  1057. (u32) & ugeth->p_rx_irq_coalescing_tbl->
  1058. coalescingentry[i].interruptcoalescingmaxvalue,
  1059. in_be32(&ugeth->p_rx_irq_coalescing_tbl->
  1060. coalescingentry[i].
  1061. interruptcoalescingmaxvalue));
  1062. ugeth_info
  1063. ("interruptcoalescingcounter : addr - 0x%08x, val - 0x%08x",
  1064. (u32) & ugeth->p_rx_irq_coalescing_tbl->
  1065. coalescingentry[i].interruptcoalescingcounter,
  1066. in_be32(&ugeth->p_rx_irq_coalescing_tbl->
  1067. coalescingentry[i].
  1068. interruptcoalescingcounter));
  1069. }
  1070. }
  1071. if (ugeth->p_rx_bd_qs_tbl) {
  1072. ugeth_info("RX BD QS tables:");
  1073. ugeth_info("Base address: 0x%08x", (u32) ugeth->p_rx_bd_qs_tbl);
  1074. for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
  1075. ugeth_info("RX BD QS table[%d]:", i);
  1076. ugeth_info("Base address: 0x%08x",
  1077. (u32) & ugeth->p_rx_bd_qs_tbl[i]);
  1078. ugeth_info
  1079. ("bdbaseptr : addr - 0x%08x, val - 0x%08x",
  1080. (u32) & ugeth->p_rx_bd_qs_tbl[i].bdbaseptr,
  1081. in_be32(&ugeth->p_rx_bd_qs_tbl[i].bdbaseptr));
  1082. ugeth_info
  1083. ("bdptr : addr - 0x%08x, val - 0x%08x",
  1084. (u32) & ugeth->p_rx_bd_qs_tbl[i].bdptr,
  1085. in_be32(&ugeth->p_rx_bd_qs_tbl[i].bdptr));
  1086. ugeth_info
  1087. ("externalbdbaseptr: addr - 0x%08x, val - 0x%08x",
  1088. (u32) & ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
  1089. in_be32(&ugeth->p_rx_bd_qs_tbl[i].
  1090. externalbdbaseptr));
  1091. ugeth_info
  1092. ("externalbdptr : addr - 0x%08x, val - 0x%08x",
  1093. (u32) & ugeth->p_rx_bd_qs_tbl[i].externalbdptr,
  1094. in_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdptr));
  1095. ugeth_info("ucode RX Prefetched BDs:");
  1096. ugeth_info("Base address: 0x%08x",
  1097. (u32)
  1098. qe_muram_addr(in_be32
  1099. (&ugeth->p_rx_bd_qs_tbl[i].
  1100. bdbaseptr)));
  1101. mem_disp((u8 *)
  1102. qe_muram_addr(in_be32
  1103. (&ugeth->p_rx_bd_qs_tbl[i].
  1104. bdbaseptr)),
  1105. sizeof(ucc_geth_rx_prefetched_bds_t));
  1106. }
  1107. }
  1108. if (ugeth->p_init_enet_param_shadow) {
  1109. int size;
  1110. ugeth_info("Init enet param shadow:");
  1111. ugeth_info("Base address: 0x%08x",
  1112. (u32) ugeth->p_init_enet_param_shadow);
  1113. mem_disp((u8 *) ugeth->p_init_enet_param_shadow,
  1114. sizeof(*ugeth->p_init_enet_param_shadow));
  1115. size = sizeof(ucc_geth_thread_rx_pram_t);
  1116. if (ugeth->ug_info->rxExtendedFiltering) {
  1117. size +=
  1118. THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING;
  1119. if (ugeth->ug_info->largestexternallookupkeysize ==
  1120. QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
  1121. size +=
  1122. THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_8;
  1123. if (ugeth->ug_info->largestexternallookupkeysize ==
  1124. QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES)
  1125. size +=
  1126. THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_16;
  1127. }
  1128. dump_init_enet_entries(ugeth,
  1129. &(ugeth->p_init_enet_param_shadow->
  1130. txthread[0]),
  1131. ENET_INIT_PARAM_MAX_ENTRIES_TX,
  1132. sizeof(ucc_geth_thread_tx_pram_t),
  1133. ugeth->ug_info->riscTx, 0);
  1134. dump_init_enet_entries(ugeth,
  1135. &(ugeth->p_init_enet_param_shadow->
  1136. rxthread[0]),
  1137. ENET_INIT_PARAM_MAX_ENTRIES_RX, size,
  1138. ugeth->ug_info->riscRx, 1);
  1139. }
  1140. }
  1141. #endif /* DEBUG */
  1142. static void init_default_reg_vals(volatile u32 *upsmr_register,
  1143. volatile u32 *maccfg1_register,
  1144. volatile u32 *maccfg2_register)
  1145. {
  1146. out_be32(upsmr_register, UCC_GETH_UPSMR_INIT);
  1147. out_be32(maccfg1_register, UCC_GETH_MACCFG1_INIT);
  1148. out_be32(maccfg2_register, UCC_GETH_MACCFG2_INIT);
  1149. }
  1150. static int init_half_duplex_params(int alt_beb,
  1151. int back_pressure_no_backoff,
  1152. int no_backoff,
  1153. int excess_defer,
  1154. u8 alt_beb_truncation,
  1155. u8 max_retransmissions,
  1156. u8 collision_window,
  1157. volatile u32 *hafdup_register)
  1158. {
  1159. u32 value = 0;
  1160. if ((alt_beb_truncation > HALFDUP_ALT_BEB_TRUNCATION_MAX) ||
  1161. (max_retransmissions > HALFDUP_MAX_RETRANSMISSION_MAX) ||
  1162. (collision_window > HALFDUP_COLLISION_WINDOW_MAX))
  1163. return -EINVAL;
  1164. value = (u32) (alt_beb_truncation << HALFDUP_ALT_BEB_TRUNCATION_SHIFT);
  1165. if (alt_beb)
  1166. value |= HALFDUP_ALT_BEB;
  1167. if (back_pressure_no_backoff)
  1168. value |= HALFDUP_BACK_PRESSURE_NO_BACKOFF;
  1169. if (no_backoff)
  1170. value |= HALFDUP_NO_BACKOFF;
  1171. if (excess_defer)
  1172. value |= HALFDUP_EXCESSIVE_DEFER;
  1173. value |= (max_retransmissions << HALFDUP_MAX_RETRANSMISSION_SHIFT);
  1174. value |= collision_window;
  1175. out_be32(hafdup_register, value);
  1176. return 0;
  1177. }
  1178. static int init_inter_frame_gap_params(u8 non_btb_cs_ipg,
  1179. u8 non_btb_ipg,
  1180. u8 min_ifg,
  1181. u8 btb_ipg,
  1182. volatile u32 *ipgifg_register)
  1183. {
  1184. u32 value = 0;
  1185. /* Non-Back-to-back IPG part 1 should be <= Non-Back-to-back
  1186. IPG part 2 */
  1187. if (non_btb_cs_ipg > non_btb_ipg)
  1188. return -EINVAL;
  1189. if ((non_btb_cs_ipg > IPGIFG_NON_BACK_TO_BACK_IFG_PART1_MAX) ||
  1190. (non_btb_ipg > IPGIFG_NON_BACK_TO_BACK_IFG_PART2_MAX) ||
  1191. /*(min_ifg > IPGIFG_MINIMUM_IFG_ENFORCEMENT_MAX) || */
  1192. (btb_ipg > IPGIFG_BACK_TO_BACK_IFG_MAX))
  1193. return -EINVAL;
  1194. value |=
  1195. ((non_btb_cs_ipg << IPGIFG_NON_BACK_TO_BACK_IFG_PART1_SHIFT) &
  1196. IPGIFG_NBTB_CS_IPG_MASK);
  1197. value |=
  1198. ((non_btb_ipg << IPGIFG_NON_BACK_TO_BACK_IFG_PART2_SHIFT) &
  1199. IPGIFG_NBTB_IPG_MASK);
  1200. value |=
  1201. ((min_ifg << IPGIFG_MINIMUM_IFG_ENFORCEMENT_SHIFT) &
  1202. IPGIFG_MIN_IFG_MASK);
  1203. value |= (btb_ipg & IPGIFG_BTB_IPG_MASK);
  1204. out_be32(ipgifg_register, value);
  1205. return 0;
  1206. }
  1207. static int init_flow_control_params(u32 automatic_flow_control_mode,
  1208. int rx_flow_control_enable,
  1209. int tx_flow_control_enable,
  1210. u16 pause_period,
  1211. u16 extension_field,
  1212. volatile u32 *upsmr_register,
  1213. volatile u32 *uempr_register,
  1214. volatile u32 *maccfg1_register)
  1215. {
  1216. u32 value = 0;
  1217. /* Set UEMPR register */
  1218. value = (u32) pause_period << UEMPR_PAUSE_TIME_VALUE_SHIFT;
  1219. value |= (u32) extension_field << UEMPR_EXTENDED_PAUSE_TIME_VALUE_SHIFT;
  1220. out_be32(uempr_register, value);
  1221. /* Set UPSMR register */
  1222. value = in_be32(upsmr_register);
  1223. value |= automatic_flow_control_mode;
  1224. out_be32(upsmr_register, value);
  1225. value = in_be32(maccfg1_register);
  1226. if (rx_flow_control_enable)
  1227. value |= MACCFG1_FLOW_RX;
  1228. if (tx_flow_control_enable)
  1229. value |= MACCFG1_FLOW_TX;
  1230. out_be32(maccfg1_register, value);
  1231. return 0;
  1232. }
  1233. static int init_hw_statistics_gathering_mode(int enable_hardware_statistics,
  1234. int auto_zero_hardware_statistics,
  1235. volatile u32 *upsmr_register,
  1236. volatile u16 *uescr_register)
  1237. {
  1238. u32 upsmr_value = 0;
  1239. u16 uescr_value = 0;
  1240. /* Enable hardware statistics gathering if requested */
  1241. if (enable_hardware_statistics) {
  1242. upsmr_value = in_be32(upsmr_register);
  1243. upsmr_value |= UPSMR_HSE;
  1244. out_be32(upsmr_register, upsmr_value);
  1245. }
  1246. /* Clear hardware statistics counters */
  1247. uescr_value = in_be16(uescr_register);
  1248. uescr_value |= UESCR_CLRCNT;
  1249. /* Automatically zero hardware statistics counters on read,
  1250. if requested */
  1251. if (auto_zero_hardware_statistics)
  1252. uescr_value |= UESCR_AUTOZ;
  1253. out_be16(uescr_register, uescr_value);
  1254. return 0;
  1255. }
  1256. static int init_firmware_statistics_gathering_mode(int
  1257. enable_tx_firmware_statistics,
  1258. int enable_rx_firmware_statistics,
  1259. volatile u32 *tx_rmon_base_ptr,
  1260. u32 tx_firmware_statistics_structure_address,
  1261. volatile u32 *rx_rmon_base_ptr,
  1262. u32 rx_firmware_statistics_structure_address,
  1263. volatile u16 *temoder_register,
  1264. volatile u32 *remoder_register)
  1265. {
  1266. /* Note: this function does not check if */
  1267. /* the parameters it receives are NULL */
  1268. u16 temoder_value;
  1269. u32 remoder_value;
  1270. if (enable_tx_firmware_statistics) {
  1271. out_be32(tx_rmon_base_ptr,
  1272. tx_firmware_statistics_structure_address);
  1273. temoder_value = in_be16(temoder_register);
  1274. temoder_value |= TEMODER_TX_RMON_STATISTICS_ENABLE;
  1275. out_be16(temoder_register, temoder_value);
  1276. }
  1277. if (enable_rx_firmware_statistics) {
  1278. out_be32(rx_rmon_base_ptr,
  1279. rx_firmware_statistics_structure_address);
  1280. remoder_value = in_be32(remoder_register);
  1281. remoder_value |= REMODER_RX_RMON_STATISTICS_ENABLE;
  1282. out_be32(remoder_register, remoder_value);
  1283. }
  1284. return 0;
  1285. }
  1286. static int init_mac_station_addr_regs(u8 address_byte_0,
  1287. u8 address_byte_1,
  1288. u8 address_byte_2,
  1289. u8 address_byte_3,
  1290. u8 address_byte_4,
  1291. u8 address_byte_5,
  1292. volatile u32 *macstnaddr1_register,
  1293. volatile u32 *macstnaddr2_register)
  1294. {
  1295. u32 value = 0;
  1296. /* Example: for a station address of 0x12345678ABCD, */
  1297. /* 0x12 is byte 0, 0x34 is byte 1 and so on and 0xCD is byte 5 */
  1298. /* MACSTNADDR1 Register: */
  1299. /* 0 7 8 15 */
  1300. /* station address byte 5 station address byte 4 */
  1301. /* 16 23 24 31 */
  1302. /* station address byte 3 station address byte 2 */
  1303. value |= (u32) ((address_byte_2 << 0) & 0x000000FF);
  1304. value |= (u32) ((address_byte_3 << 8) & 0x0000FF00);
  1305. value |= (u32) ((address_byte_4 << 16) & 0x00FF0000);
  1306. value |= (u32) ((address_byte_5 << 24) & 0xFF000000);
  1307. out_be32(macstnaddr1_register, value);
  1308. /* MACSTNADDR2 Register: */
  1309. /* 0 7 8 15 */
  1310. /* station address byte 1 station address byte 0 */
  1311. /* 16 23 24 31 */
  1312. /* reserved reserved */
  1313. value = 0;
  1314. value |= (u32) ((address_byte_0 << 16) & 0x00FF0000);
  1315. value |= (u32) ((address_byte_1 << 24) & 0xFF000000);
  1316. out_be32(macstnaddr2_register, value);
  1317. return 0;
  1318. }
  1319. static int init_mac_duplex_mode(int full_duplex,
  1320. int limited_to_full_duplex,
  1321. volatile u32 *maccfg2_register)
  1322. {
  1323. u32 value = 0;
  1324. /* some interfaces must work in full duplex mode */
  1325. if ((full_duplex == 0) && (limited_to_full_duplex == 1))
  1326. return -EINVAL;
  1327. value = in_be32(maccfg2_register);
  1328. if (full_duplex)
  1329. value |= MACCFG2_FDX;
  1330. else
  1331. value &= ~MACCFG2_FDX;
  1332. out_be32(maccfg2_register, value);
  1333. return 0;
  1334. }
  1335. static int init_check_frame_length_mode(int length_check,
  1336. volatile u32 *maccfg2_register)
  1337. {
  1338. u32 value = 0;
  1339. value = in_be32(maccfg2_register);
  1340. if (length_check)
  1341. value |= MACCFG2_LC;
  1342. else
  1343. value &= ~MACCFG2_LC;
  1344. out_be32(maccfg2_register, value);
  1345. return 0;
  1346. }
  1347. static int init_preamble_length(u8 preamble_length,
  1348. volatile u32 *maccfg2_register)
  1349. {
  1350. u32 value = 0;
  1351. if ((preamble_length < 3) || (preamble_length > 7))
  1352. return -EINVAL;
  1353. value = in_be32(maccfg2_register);
  1354. value &= ~MACCFG2_PREL_MASK;
  1355. value |= (preamble_length << MACCFG2_PREL_SHIFT);
  1356. out_be32(maccfg2_register, value);
  1357. return 0;
  1358. }
  1359. static int init_mii_management_configuration(int reset_mgmt,
  1360. int preamble_supress,
  1361. volatile u32 *miimcfg_register,
  1362. volatile u32 *miimind_register)
  1363. {
  1364. unsigned int timeout = PHY_INIT_TIMEOUT;
  1365. u32 value = 0;
  1366. value = in_be32(miimcfg_register);
  1367. if (reset_mgmt) {
  1368. value |= MIIMCFG_RESET_MANAGEMENT;
  1369. out_be32(miimcfg_register, value);
  1370. }
  1371. value = 0;
  1372. if (preamble_supress)
  1373. value |= MIIMCFG_NO_PREAMBLE;
  1374. value |= UCC_GETH_MIIMCFG_MNGMNT_CLC_DIV_INIT;
  1375. out_be32(miimcfg_register, value);
  1376. /* Wait until the bus is free */
  1377. while ((in_be32(miimind_register) & MIIMIND_BUSY) && timeout--)
  1378. cpu_relax();
  1379. if (timeout <= 0) {
  1380. ugeth_err("%s: The MII Bus is stuck!", __FUNCTION__);
  1381. return -ETIMEDOUT;
  1382. }
  1383. return 0;
  1384. }
  1385. static int init_rx_parameters(int reject_broadcast,
  1386. int receive_short_frames,
  1387. int promiscuous, volatile u32 *upsmr_register)
  1388. {
  1389. u32 value = 0;
  1390. value = in_be32(upsmr_register);
  1391. if (reject_broadcast)
  1392. value |= UPSMR_BRO;
  1393. else
  1394. value &= ~UPSMR_BRO;
  1395. if (receive_short_frames)
  1396. value |= UPSMR_RSH;
  1397. else
  1398. value &= ~UPSMR_RSH;
  1399. if (promiscuous)
  1400. value |= UPSMR_PRO;
  1401. else
  1402. value &= ~UPSMR_PRO;
  1403. out_be32(upsmr_register, value);
  1404. return 0;
  1405. }
  1406. static int init_max_rx_buff_len(u16 max_rx_buf_len,
  1407. volatile u16 *mrblr_register)
  1408. {
  1409. /* max_rx_buf_len value must be a multiple of 128 */
  1410. if ((max_rx_buf_len == 0)
  1411. || (max_rx_buf_len % UCC_GETH_MRBLR_ALIGNMENT))
  1412. return -EINVAL;
  1413. out_be16(mrblr_register, max_rx_buf_len);
  1414. return 0;
  1415. }
  1416. static int init_min_frame_len(u16 min_frame_length,
  1417. volatile u16 *minflr_register,
  1418. volatile u16 *mrblr_register)
  1419. {
  1420. u16 mrblr_value = 0;
  1421. mrblr_value = in_be16(mrblr_register);
  1422. if (min_frame_length >= (mrblr_value - 4))
  1423. return -EINVAL;
  1424. out_be16(minflr_register, min_frame_length);
  1425. return 0;
  1426. }
  1427. static int adjust_enet_interface(ucc_geth_private_t *ugeth)
  1428. {
  1429. ucc_geth_info_t *ug_info;
  1430. ucc_geth_t *ug_regs;
  1431. ucc_fast_t *uf_regs;
  1432. enet_speed_e speed;
  1433. int ret_val, rpm = 0, tbi = 0, r10m = 0, rmm =
  1434. 0, limited_to_full_duplex = 0;
  1435. u32 upsmr, maccfg2, utbipar, tbiBaseAddress;
  1436. u16 value;
  1437. ugeth_vdbg("%s: IN", __FUNCTION__);
  1438. ug_info = ugeth->ug_info;
  1439. ug_regs = ugeth->ug_regs;
  1440. uf_regs = ugeth->uccf->uf_regs;
  1441. /* Analyze enet_interface according to Interface Mode Configuration
  1442. table */
  1443. ret_val =
  1444. get_interface_details(ug_info->enet_interface, &speed, &r10m, &rmm,
  1445. &rpm, &tbi, &limited_to_full_duplex);
  1446. if (ret_val != 0) {
  1447. ugeth_err
  1448. ("%s: half duplex not supported in requested configuration.",
  1449. __FUNCTION__);
  1450. return ret_val;
  1451. }
  1452. /* Set MACCFG2 */
  1453. maccfg2 = in_be32(&ug_regs->maccfg2);
  1454. maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
  1455. if ((speed == ENET_SPEED_10BT) || (speed == ENET_SPEED_100BT))
  1456. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  1457. else if (speed == ENET_SPEED_1000BT)
  1458. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  1459. maccfg2 |= ug_info->padAndCrc;
  1460. out_be32(&ug_regs->maccfg2, maccfg2);
  1461. /* Set UPSMR */
  1462. upsmr = in_be32(&uf_regs->upsmr);
  1463. upsmr &= ~(UPSMR_RPM | UPSMR_R10M | UPSMR_TBIM | UPSMR_RMM);
  1464. if (rpm)
  1465. upsmr |= UPSMR_RPM;
  1466. if (r10m)
  1467. upsmr |= UPSMR_R10M;
  1468. if (tbi)
  1469. upsmr |= UPSMR_TBIM;
  1470. if (rmm)
  1471. upsmr |= UPSMR_RMM;
  1472. out_be32(&uf_regs->upsmr, upsmr);
  1473. /* Set UTBIPAR */
  1474. utbipar = in_be32(&ug_regs->utbipar);
  1475. utbipar &= ~UTBIPAR_PHY_ADDRESS_MASK;
  1476. if (tbi)
  1477. utbipar |=
  1478. (ug_info->phy_address +
  1479. ugeth->ug_info->uf_info.
  1480. ucc_num) << UTBIPAR_PHY_ADDRESS_SHIFT;
  1481. else
  1482. utbipar |=
  1483. (0x10 +
  1484. ugeth->ug_info->uf_info.
  1485. ucc_num) << UTBIPAR_PHY_ADDRESS_SHIFT;
  1486. out_be32(&ug_regs->utbipar, utbipar);
  1487. /* Disable autonegotiation in tbi mode, because by default it
  1488. comes up in autonegotiation mode. */
  1489. /* Note that this depends on proper setting in utbipar register. */
  1490. if (tbi) {
  1491. tbiBaseAddress = in_be32(&ug_regs->utbipar);
  1492. tbiBaseAddress &= UTBIPAR_PHY_ADDRESS_MASK;
  1493. tbiBaseAddress >>= UTBIPAR_PHY_ADDRESS_SHIFT;
  1494. value =
  1495. ugeth->mii_info->mdio_read(ugeth->dev, (u8) tbiBaseAddress,
  1496. ENET_TBI_MII_CR);
  1497. value &= ~0x1000; /* Turn off autonegotiation */
  1498. ugeth->mii_info->mdio_write(ugeth->dev, (u8) tbiBaseAddress,
  1499. ENET_TBI_MII_CR, value);
  1500. }
  1501. ret_val = init_mac_duplex_mode(1,
  1502. limited_to_full_duplex,
  1503. &ug_regs->maccfg2);
  1504. if (ret_val != 0) {
  1505. ugeth_err
  1506. ("%s: half duplex not supported in requested configuration.",
  1507. __FUNCTION__);
  1508. return ret_val;
  1509. }
  1510. init_check_frame_length_mode(ug_info->lengthCheckRx, &ug_regs->maccfg2);
  1511. ret_val = init_preamble_length(ug_info->prel, &ug_regs->maccfg2);
  1512. if (ret_val != 0) {
  1513. ugeth_err
  1514. ("%s: Preamble length must be between 3 and 7 inclusive.",
  1515. __FUNCTION__);
  1516. return ret_val;
  1517. }
  1518. return 0;
  1519. }
  1520. /* Called every time the controller might need to be made
  1521. * aware of new link state. The PHY code conveys this
  1522. * information through variables in the ugeth structure, and this
  1523. * function converts those variables into the appropriate
  1524. * register values, and can bring down the device if needed.
  1525. */
  1526. static void adjust_link(struct net_device *dev)
  1527. {
  1528. ucc_geth_private_t *ugeth = netdev_priv(dev);
  1529. ucc_geth_t *ug_regs;
  1530. u32 tempval;
  1531. struct ugeth_mii_info *mii_info = ugeth->mii_info;
  1532. ug_regs = ugeth->ug_regs;
  1533. if (mii_info->link) {
  1534. /* Now we make sure that we can be in full duplex mode.
  1535. * If not, we operate in half-duplex mode. */
  1536. if (mii_info->duplex != ugeth->oldduplex) {
  1537. if (!(mii_info->duplex)) {
  1538. tempval = in_be32(&ug_regs->maccfg2);
  1539. tempval &= ~(MACCFG2_FDX);
  1540. out_be32(&ug_regs->maccfg2, tempval);
  1541. ugeth_info("%s: Half Duplex", dev->name);
  1542. } else {
  1543. tempval = in_be32(&ug_regs->maccfg2);
  1544. tempval |= MACCFG2_FDX;
  1545. out_be32(&ug_regs->maccfg2, tempval);
  1546. ugeth_info("%s: Full Duplex", dev->name);
  1547. }
  1548. ugeth->oldduplex = mii_info->duplex;
  1549. }
  1550. if (mii_info->speed != ugeth->oldspeed) {
  1551. switch (mii_info->speed) {
  1552. case 1000:
  1553. #ifdef CONFIG_MPC836x
  1554. /* FIXME: This code is for 100Mbs BUG fixing,
  1555. remove this when it is fixed!!! */
  1556. if (ugeth->ug_info->enet_interface ==
  1557. ENET_1000_GMII)
  1558. /* Run the commands which initialize the PHY */
  1559. {
  1560. tempval =
  1561. (u32) mii_info->mdio_read(ugeth->
  1562. dev, mii_info->mii_id, 0x1b);
  1563. tempval |= 0x000f;
  1564. mii_info->mdio_write(ugeth->dev,
  1565. mii_info->mii_id, 0x1b,
  1566. (u16) tempval);
  1567. tempval =
  1568. (u32) mii_info->mdio_read(ugeth->
  1569. dev, mii_info->mii_id,
  1570. MII_BMCR);
  1571. mii_info->mdio_write(ugeth->dev,
  1572. mii_info->mii_id, MII_BMCR,
  1573. (u16) (tempval | BMCR_RESET));
  1574. } else if (ugeth->ug_info->enet_interface ==
  1575. ENET_1000_RGMII)
  1576. /* Run the commands which initialize the PHY */
  1577. {
  1578. tempval =
  1579. (u32) mii_info->mdio_read(ugeth->
  1580. dev, mii_info->mii_id, 0x1b);
  1581. tempval = (tempval & ~0x000f) | 0x000b;
  1582. mii_info->mdio_write(ugeth->dev,
  1583. mii_info->mii_id, 0x1b,
  1584. (u16) tempval);
  1585. tempval =
  1586. (u32) mii_info->mdio_read(ugeth->
  1587. dev, mii_info->mii_id,
  1588. MII_BMCR);
  1589. mii_info->mdio_write(ugeth->dev,
  1590. mii_info->mii_id, MII_BMCR,
  1591. (u16) (tempval | BMCR_RESET));
  1592. }
  1593. msleep(4000);
  1594. #endif /* CONFIG_MPC8360 */
  1595. adjust_enet_interface(ugeth);
  1596. break;
  1597. case 100:
  1598. case 10:
  1599. #ifdef CONFIG_MPC836x
  1600. /* FIXME: This code is for 100Mbs BUG fixing,
  1601. remove this lines when it will be fixed!!! */
  1602. ugeth->ug_info->enet_interface = ENET_100_RGMII;
  1603. tempval =
  1604. (u32) mii_info->mdio_read(ugeth->dev,
  1605. mii_info->mii_id,
  1606. 0x1b);
  1607. tempval = (tempval & ~0x000f) | 0x000b;
  1608. mii_info->mdio_write(ugeth->dev,
  1609. mii_info->mii_id, 0x1b,
  1610. (u16) tempval);
  1611. tempval =
  1612. (u32) mii_info->mdio_read(ugeth->dev,
  1613. mii_info->mii_id,
  1614. MII_BMCR);
  1615. mii_info->mdio_write(ugeth->dev,
  1616. mii_info->mii_id, MII_BMCR,
  1617. (u16) (tempval |
  1618. BMCR_RESET));
  1619. msleep(4000);
  1620. #endif /* CONFIG_MPC8360 */
  1621. adjust_enet_interface(ugeth);
  1622. break;
  1623. default:
  1624. ugeth_warn
  1625. ("%s: Ack! Speed (%d) is not 10/100/1000!",
  1626. dev->name, mii_info->speed);
  1627. break;
  1628. }
  1629. ugeth_info("%s: Speed %dBT", dev->name,
  1630. mii_info->speed);
  1631. ugeth->oldspeed = mii_info->speed;
  1632. }
  1633. if (!ugeth->oldlink) {
  1634. ugeth_info("%s: Link is up", dev->name);
  1635. ugeth->oldlink = 1;
  1636. netif_carrier_on(dev);
  1637. netif_schedule(dev);
  1638. }
  1639. } else {
  1640. if (ugeth->oldlink) {
  1641. ugeth_info("%s: Link is down", dev->name);
  1642. ugeth->oldlink = 0;
  1643. ugeth->oldspeed = 0;
  1644. ugeth->oldduplex = -1;
  1645. netif_carrier_off(dev);
  1646. }
  1647. }
  1648. }
  1649. /* Configure the PHY for dev.
  1650. * returns 0 if success. -1 if failure
  1651. */
  1652. static int init_phy(struct net_device *dev)
  1653. {
  1654. ucc_geth_private_t *ugeth = netdev_priv(dev);
  1655. struct phy_info *curphy;
  1656. ucc_mii_mng_t *mii_regs;
  1657. struct ugeth_mii_info *mii_info;
  1658. int err;
  1659. mii_regs = &ugeth->ug_regs->miimng;
  1660. ugeth->oldlink = 0;
  1661. ugeth->oldspeed = 0;
  1662. ugeth->oldduplex = -1;
  1663. mii_info = kmalloc(sizeof(struct ugeth_mii_info), GFP_KERNEL);
  1664. if (NULL == mii_info) {
  1665. ugeth_err("%s: Could not allocate mii_info", dev->name);
  1666. return -ENOMEM;
  1667. }
  1668. mii_info->mii_regs = mii_regs;
  1669. mii_info->speed = SPEED_1000;
  1670. mii_info->duplex = DUPLEX_FULL;
  1671. mii_info->pause = 0;
  1672. mii_info->link = 0;
  1673. mii_info->advertising = (ADVERTISED_10baseT_Half |
  1674. ADVERTISED_10baseT_Full |
  1675. ADVERTISED_100baseT_Half |
  1676. ADVERTISED_100baseT_Full |
  1677. ADVERTISED_1000baseT_Full);
  1678. mii_info->autoneg = 1;
  1679. mii_info->mii_id = ugeth->ug_info->phy_address;
  1680. mii_info->dev = dev;
  1681. mii_info->mdio_read = &read_phy_reg;
  1682. mii_info->mdio_write = &write_phy_reg;
  1683. ugeth->mii_info = mii_info;
  1684. spin_lock_irq(&ugeth->lock);
  1685. /* Set this UCC to be the master of the MII managment */
  1686. ucc_set_qe_mux_mii_mng(ugeth->ug_info->uf_info.ucc_num);
  1687. if (init_mii_management_configuration(1,
  1688. ugeth->ug_info->
  1689. miiPreambleSupress,
  1690. &mii_regs->miimcfg,
  1691. &mii_regs->miimind)) {
  1692. ugeth_err("%s: The MII Bus is stuck!", dev->name);
  1693. err = -1;
  1694. goto bus_fail;
  1695. }
  1696. spin_unlock_irq(&ugeth->lock);
  1697. /* get info for this PHY */
  1698. curphy = get_phy_info(ugeth->mii_info);
  1699. if (curphy == NULL) {
  1700. ugeth_err("%s: No PHY found", dev->name);
  1701. err = -1;
  1702. goto no_phy;
  1703. }
  1704. mii_info->phyinfo = curphy;
  1705. /* Run the commands which initialize the PHY */
  1706. if (curphy->init) {
  1707. err = curphy->init(ugeth->mii_info);
  1708. if (err)
  1709. goto phy_init_fail;
  1710. }
  1711. return 0;
  1712. phy_init_fail:
  1713. no_phy:
  1714. bus_fail:
  1715. kfree(mii_info);
  1716. return err;
  1717. }
  1718. #ifdef CONFIG_UGETH_TX_ON_DEMOND
  1719. static int ugeth_transmit_on_demand(ucc_geth_private_t *ugeth)
  1720. {
  1721. ucc_fast_transmit_on_demand(ugeth->uccf);
  1722. return 0;
  1723. }
  1724. #endif
  1725. static int ugeth_graceful_stop_tx(ucc_geth_private_t *ugeth)
  1726. {
  1727. ucc_fast_private_t *uccf;
  1728. u32 cecr_subblock;
  1729. u32 temp;
  1730. uccf = ugeth->uccf;
  1731. /* Mask GRACEFUL STOP TX interrupt bit and clear it */
  1732. temp = in_be32(uccf->p_uccm);
  1733. temp &= ~UCCE_GRA;
  1734. out_be32(uccf->p_uccm, temp);
  1735. out_be32(uccf->p_ucce, UCCE_GRA); /* clear by writing 1 */
  1736. /* Issue host command */
  1737. cecr_subblock =
  1738. ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
  1739. qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
  1740. (u8) QE_CR_PROTOCOL_ETHERNET, 0);
  1741. /* Wait for command to complete */
  1742. do {
  1743. temp = in_be32(uccf->p_ucce);
  1744. } while (!(temp & UCCE_GRA));
  1745. uccf->stopped_tx = 1;
  1746. return 0;
  1747. }
  1748. static int ugeth_graceful_stop_rx(ucc_geth_private_t * ugeth)
  1749. {
  1750. ucc_fast_private_t *uccf;
  1751. u32 cecr_subblock;
  1752. u8 temp;
  1753. uccf = ugeth->uccf;
  1754. /* Clear acknowledge bit */
  1755. temp = ugeth->p_rx_glbl_pram->rxgstpack;
  1756. temp &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
  1757. ugeth->p_rx_glbl_pram->rxgstpack = temp;
  1758. /* Keep issuing command and checking acknowledge bit until
  1759. it is asserted, according to spec */
  1760. do {
  1761. /* Issue host command */
  1762. cecr_subblock =
  1763. ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.
  1764. ucc_num);
  1765. qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
  1766. (u8) QE_CR_PROTOCOL_ETHERNET, 0);
  1767. temp = ugeth->p_rx_glbl_pram->rxgstpack;
  1768. } while (!(temp & GRACEFUL_STOP_ACKNOWLEDGE_RX));
  1769. uccf->stopped_rx = 1;
  1770. return 0;
  1771. }
  1772. static int ugeth_restart_tx(ucc_geth_private_t *ugeth)
  1773. {
  1774. ucc_fast_private_t *uccf;
  1775. u32 cecr_subblock;
  1776. uccf = ugeth->uccf;
  1777. cecr_subblock =
  1778. ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
  1779. qe_issue_cmd(QE_RESTART_TX, cecr_subblock, (u8) QE_CR_PROTOCOL_ETHERNET,
  1780. 0);
  1781. uccf->stopped_tx = 0;
  1782. return 0;
  1783. }
  1784. static int ugeth_restart_rx(ucc_geth_private_t *ugeth)
  1785. {
  1786. ucc_fast_private_t *uccf;
  1787. u32 cecr_subblock;
  1788. uccf = ugeth->uccf;
  1789. cecr_subblock =
  1790. ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
  1791. qe_issue_cmd(QE_RESTART_RX, cecr_subblock, (u8) QE_CR_PROTOCOL_ETHERNET,
  1792. 0);
  1793. uccf->stopped_rx = 0;
  1794. return 0;
  1795. }
  1796. static int ugeth_enable(ucc_geth_private_t *ugeth, comm_dir_e mode)
  1797. {
  1798. ucc_fast_private_t *uccf;
  1799. int enabled_tx, enabled_rx;
  1800. uccf = ugeth->uccf;
  1801. /* check if the UCC number is in range. */
  1802. if (ugeth->ug_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  1803. ugeth_err("%s: ucc_num out of range.", __FUNCTION__);
  1804. return -EINVAL;
  1805. }
  1806. enabled_tx = uccf->enabled_tx;
  1807. enabled_rx = uccf->enabled_rx;
  1808. /* Get Tx and Rx going again, in case this channel was actively
  1809. disabled. */
  1810. if ((mode & COMM_DIR_TX) && (!enabled_tx) && uccf->stopped_tx)
  1811. ugeth_restart_tx(ugeth);
  1812. if ((mode & COMM_DIR_RX) && (!enabled_rx) && uccf->stopped_rx)
  1813. ugeth_restart_rx(ugeth);
  1814. ucc_fast_enable(uccf, mode); /* OK to do even if not disabled */
  1815. return 0;
  1816. }
  1817. static int ugeth_disable(ucc_geth_private_t * ugeth, comm_dir_e mode)
  1818. {
  1819. ucc_fast_private_t *uccf;
  1820. uccf = ugeth->uccf;
  1821. /* check if the UCC number is in range. */
  1822. if (ugeth->ug_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  1823. ugeth_err("%s: ucc_num out of range.", __FUNCTION__);
  1824. return -EINVAL;
  1825. }
  1826. /* Stop any transmissions */
  1827. if ((mode & COMM_DIR_TX) && uccf->enabled_tx && !uccf->stopped_tx)
  1828. ugeth_graceful_stop_tx(ugeth);
  1829. /* Stop any receptions */
  1830. if ((mode & COMM_DIR_RX) && uccf->enabled_rx && !uccf->stopped_rx)
  1831. ugeth_graceful_stop_rx(ugeth);
  1832. ucc_fast_disable(ugeth->uccf, mode); /* OK to do even if not enabled */
  1833. return 0;
  1834. }
  1835. static void ugeth_dump_regs(ucc_geth_private_t *ugeth)
  1836. {
  1837. #ifdef DEBUG
  1838. ucc_fast_dump_regs(ugeth->uccf);
  1839. dump_regs(ugeth);
  1840. dump_bds(ugeth);
  1841. #endif
  1842. }
  1843. #ifdef CONFIG_UGETH_FILTERING
  1844. static int ugeth_ext_filtering_serialize_tad(ucc_geth_tad_params_t *
  1845. p_UccGethTadParams,
  1846. qe_fltr_tad_t *qe_fltr_tad)
  1847. {
  1848. u16 temp;
  1849. /* Zero serialized TAD */
  1850. memset(qe_fltr_tad, 0, QE_FLTR_TAD_SIZE);
  1851. qe_fltr_tad->serialized[0] |= UCC_GETH_TAD_V; /* Must have this */
  1852. if (p_UccGethTadParams->rx_non_dynamic_extended_features_mode ||
  1853. (p_UccGethTadParams->vtag_op != UCC_GETH_VLAN_OPERATION_TAGGED_NOP)
  1854. || (p_UccGethTadParams->vnontag_op !=
  1855. UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP)
  1856. )
  1857. qe_fltr_tad->serialized[0] |= UCC_GETH_TAD_EF;
  1858. if (p_UccGethTadParams->reject_frame)
  1859. qe_fltr_tad->serialized[0] |= UCC_GETH_TAD_REJ;
  1860. temp =
  1861. (u16) (((u16) p_UccGethTadParams->
  1862. vtag_op) << UCC_GETH_TAD_VTAG_OP_SHIFT);
  1863. qe_fltr_tad->serialized[0] |= (u8) (temp >> 8); /* upper bits */
  1864. qe_fltr_tad->serialized[1] |= (u8) (temp & 0x00ff); /* lower bits */
  1865. if (p_UccGethTadParams->vnontag_op ==
  1866. UCC_GETH_VLAN_OPERATION_NON_TAGGED_Q_TAG_INSERT)
  1867. qe_fltr_tad->serialized[1] |= UCC_GETH_TAD_V_NON_VTAG_OP;
  1868. qe_fltr_tad->serialized[1] |=
  1869. p_UccGethTadParams->rqos << UCC_GETH_TAD_RQOS_SHIFT;
  1870. qe_fltr_tad->serialized[2] |=
  1871. p_UccGethTadParams->vpri << UCC_GETH_TAD_V_PRIORITY_SHIFT;
  1872. /* upper bits */
  1873. qe_fltr_tad->serialized[2] |= (u8) (p_UccGethTadParams->vid >> 8);
  1874. /* lower bits */
  1875. qe_fltr_tad->serialized[3] |= (u8) (p_UccGethTadParams->vid & 0x00ff);
  1876. return 0;
  1877. }
  1878. static enet_addr_container_t
  1879. *ugeth_82xx_filtering_get_match_addr_in_hash(ucc_geth_private_t *ugeth,
  1880. enet_addr_t *p_enet_addr)
  1881. {
  1882. enet_addr_container_t *enet_addr_cont;
  1883. struct list_head *p_lh;
  1884. u16 i, num;
  1885. int32_t j;
  1886. u8 *p_counter;
  1887. if ((*p_enet_addr)[0] & ENET_GROUP_ADDR) {
  1888. p_lh = &ugeth->group_hash_q;
  1889. p_counter = &(ugeth->numGroupAddrInHash);
  1890. } else {
  1891. p_lh = &ugeth->ind_hash_q;
  1892. p_counter = &(ugeth->numIndAddrInHash);
  1893. }
  1894. if (!p_lh)
  1895. return NULL;
  1896. num = *p_counter;
  1897. for (i = 0; i < num; i++) {
  1898. enet_addr_cont =
  1899. (enet_addr_container_t *)
  1900. ENET_ADDR_CONT_ENTRY(dequeue(p_lh));
  1901. for (j = ENET_NUM_OCTETS_PER_ADDRESS - 1; j >= 0; j--) {
  1902. if ((*p_enet_addr)[j] != (enet_addr_cont->address)[j])
  1903. break;
  1904. if (j == 0)
  1905. return enet_addr_cont; /* Found */
  1906. }
  1907. enqueue(p_lh, &enet_addr_cont->node); /* Put it back */
  1908. }
  1909. return NULL;
  1910. }
  1911. static int ugeth_82xx_filtering_add_addr_in_hash(ucc_geth_private_t *ugeth,
  1912. enet_addr_t *p_enet_addr)
  1913. {
  1914. ucc_geth_enet_address_recognition_location_e location;
  1915. enet_addr_container_t *enet_addr_cont;
  1916. struct list_head *p_lh;
  1917. u8 i;
  1918. u32 limit;
  1919. u8 *p_counter;
  1920. if ((*p_enet_addr)[0] & ENET_GROUP_ADDR) {
  1921. p_lh = &ugeth->group_hash_q;
  1922. limit = ugeth->ug_info->maxGroupAddrInHash;
  1923. location =
  1924. UCC_GETH_ENET_ADDRESS_RECOGNITION_LOCATION_GROUP_HASH;
  1925. p_counter = &(ugeth->numGroupAddrInHash);
  1926. } else {
  1927. p_lh = &ugeth->ind_hash_q;
  1928. limit = ugeth->ug_info->maxIndAddrInHash;
  1929. location =
  1930. UCC_GETH_ENET_ADDRESS_RECOGNITION_LOCATION_INDIVIDUAL_HASH;
  1931. p_counter = &(ugeth->numIndAddrInHash);
  1932. }
  1933. if ((enet_addr_cont =
  1934. ugeth_82xx_filtering_get_match_addr_in_hash(ugeth, p_enet_addr))) {
  1935. list_add(p_lh, &enet_addr_cont->node); /* Put it back */
  1936. return 0;
  1937. }
  1938. if ((!p_lh) || (!(*p_counter < limit)))
  1939. return -EBUSY;
  1940. if (!(enet_addr_cont = get_enet_addr_container()))
  1941. return -ENOMEM;
  1942. for (i = 0; i < ENET_NUM_OCTETS_PER_ADDRESS; i++)
  1943. (enet_addr_cont->address)[i] = (*p_enet_addr)[i];
  1944. enet_addr_cont->location = location;
  1945. enqueue(p_lh, &enet_addr_cont->node); /* Put it back */
  1946. ++(*p_counter);
  1947. hw_add_addr_in_hash(ugeth, &(enet_addr_cont->address));
  1948. return 0;
  1949. }
  1950. static int ugeth_82xx_filtering_clear_addr_in_hash(ucc_geth_private_t *ugeth,
  1951. enet_addr_t *p_enet_addr)
  1952. {
  1953. ucc_geth_82xx_address_filtering_pram_t *p_82xx_addr_filt;
  1954. enet_addr_container_t *enet_addr_cont;
  1955. ucc_fast_private_t *uccf;
  1956. comm_dir_e comm_dir;
  1957. u16 i, num;
  1958. struct list_head *p_lh;
  1959. u32 *addr_h, *addr_l;
  1960. u8 *p_counter;
  1961. uccf = ugeth->uccf;
  1962. p_82xx_addr_filt =
  1963. (ucc_geth_82xx_address_filtering_pram_t *) ugeth->p_rx_glbl_pram->
  1964. addressfiltering;
  1965. if (!
  1966. (enet_addr_cont =
  1967. ugeth_82xx_filtering_get_match_addr_in_hash(ugeth, p_enet_addr)))
  1968. return -ENOENT;
  1969. /* It's been found and removed from the CQ. */
  1970. /* Now destroy its container */
  1971. put_enet_addr_container(enet_addr_cont);
  1972. if ((*p_enet_addr)[0] & ENET_GROUP_ADDR) {
  1973. addr_h = &(p_82xx_addr_filt->gaddr_h);
  1974. addr_l = &(p_82xx_addr_filt->gaddr_l);
  1975. p_lh = &ugeth->group_hash_q;
  1976. p_counter = &(ugeth->numGroupAddrInHash);
  1977. } else {
  1978. addr_h = &(p_82xx_addr_filt->iaddr_h);
  1979. addr_l = &(p_82xx_addr_filt->iaddr_l);
  1980. p_lh = &ugeth->ind_hash_q;
  1981. p_counter = &(ugeth->numIndAddrInHash);
  1982. }
  1983. comm_dir = 0;
  1984. if (uccf->enabled_tx)
  1985. comm_dir |= COMM_DIR_TX;
  1986. if (uccf->enabled_rx)
  1987. comm_dir |= COMM_DIR_RX;
  1988. if (comm_dir)
  1989. ugeth_disable(ugeth, comm_dir);
  1990. /* Clear the hash table. */
  1991. out_be32(addr_h, 0x00000000);
  1992. out_be32(addr_l, 0x00000000);
  1993. /* Add all remaining CQ elements back into hash */
  1994. num = --(*p_counter);
  1995. for (i = 0; i < num; i++) {
  1996. enet_addr_cont =
  1997. (enet_addr_container_t *)
  1998. ENET_ADDR_CONT_ENTRY(dequeue(p_lh));
  1999. hw_add_addr_in_hash(ugeth, &(enet_addr_cont->address));
  2000. enqueue(p_lh, &enet_addr_cont->node); /* Put it back */
  2001. }
  2002. if (comm_dir)
  2003. ugeth_enable(ugeth, comm_dir);
  2004. return 0;
  2005. }
  2006. #endif /* CONFIG_UGETH_FILTERING */
  2007. static int ugeth_82xx_filtering_clear_all_addr_in_hash(ucc_geth_private_t *
  2008. ugeth,
  2009. enet_addr_type_e
  2010. enet_addr_type)
  2011. {
  2012. ucc_geth_82xx_address_filtering_pram_t *p_82xx_addr_filt;
  2013. ucc_fast_private_t *uccf;
  2014. comm_dir_e comm_dir;
  2015. struct list_head *p_lh;
  2016. u16 i, num;
  2017. u32 *addr_h, *addr_l;
  2018. u8 *p_counter;
  2019. uccf = ugeth->uccf;
  2020. p_82xx_addr_filt =
  2021. (ucc_geth_82xx_address_filtering_pram_t *) ugeth->p_rx_glbl_pram->
  2022. addressfiltering;
  2023. if (enet_addr_type == ENET_ADDR_TYPE_GROUP) {
  2024. addr_h = &(p_82xx_addr_filt->gaddr_h);
  2025. addr_l = &(p_82xx_addr_filt->gaddr_l);
  2026. p_lh = &ugeth->group_hash_q;
  2027. p_counter = &(ugeth->numGroupAddrInHash);
  2028. } else if (enet_addr_type == ENET_ADDR_TYPE_INDIVIDUAL) {
  2029. addr_h = &(p_82xx_addr_filt->iaddr_h);
  2030. addr_l = &(p_82xx_addr_filt->iaddr_l);
  2031. p_lh = &ugeth->ind_hash_q;
  2032. p_counter = &(ugeth->numIndAddrInHash);
  2033. } else
  2034. return -EINVAL;
  2035. comm_dir = 0;
  2036. if (uccf->enabled_tx)
  2037. comm_dir |= COMM_DIR_TX;
  2038. if (uccf->enabled_rx)
  2039. comm_dir |= COMM_DIR_RX;
  2040. if (comm_dir)
  2041. ugeth_disable(ugeth, comm_dir);
  2042. /* Clear the hash table. */
  2043. out_be32(addr_h, 0x00000000);
  2044. out_be32(addr_l, 0x00000000);
  2045. if (!p_lh)
  2046. return 0;
  2047. num = *p_counter;
  2048. /* Delete all remaining CQ elements */
  2049. for (i = 0; i < num; i++)
  2050. put_enet_addr_container(ENET_ADDR_CONT_ENTRY(dequeue(p_lh)));
  2051. *p_counter = 0;
  2052. if (comm_dir)
  2053. ugeth_enable(ugeth, comm_dir);
  2054. return 0;
  2055. }
  2056. #ifdef CONFIG_UGETH_FILTERING
  2057. static int ugeth_82xx_filtering_add_addr_in_paddr(ucc_geth_private_t *ugeth,
  2058. enet_addr_t *p_enet_addr,
  2059. u8 paddr_num)
  2060. {
  2061. int i;
  2062. if ((*p_enet_addr)[0] & ENET_GROUP_ADDR)
  2063. ugeth_warn
  2064. ("%s: multicast address added to paddr will have no "
  2065. "effect - is this what you wanted?",
  2066. __FUNCTION__);
  2067. ugeth->indAddrRegUsed[paddr_num] = 1; /* mark this paddr as used */
  2068. /* store address in our database */
  2069. for (i = 0; i < ENET_NUM_OCTETS_PER_ADDRESS; i++)
  2070. ugeth->paddr[paddr_num][i] = (*p_enet_addr)[i];
  2071. /* put in hardware */
  2072. return hw_add_addr_in_paddr(ugeth, p_enet_addr, paddr_num);
  2073. }
  2074. #endif /* CONFIG_UGETH_FILTERING */
  2075. static int ugeth_82xx_filtering_clear_addr_in_paddr(ucc_geth_private_t *ugeth,
  2076. u8 paddr_num)
  2077. {
  2078. ugeth->indAddrRegUsed[paddr_num] = 0; /* mark this paddr as not used */
  2079. return hw_clear_addr_in_paddr(ugeth, paddr_num);/* clear in hardware */
  2080. }
  2081. static void ucc_geth_memclean(ucc_geth_private_t *ugeth)
  2082. {
  2083. u16 i, j;
  2084. u8 *bd;
  2085. if (!ugeth)
  2086. return;
  2087. if (ugeth->uccf)
  2088. ucc_fast_free(ugeth->uccf);
  2089. if (ugeth->p_thread_data_tx) {
  2090. qe_muram_free(ugeth->thread_dat_tx_offset);
  2091. ugeth->p_thread_data_tx = NULL;
  2092. }
  2093. if (ugeth->p_thread_data_rx) {
  2094. qe_muram_free(ugeth->thread_dat_rx_offset);
  2095. ugeth->p_thread_data_rx = NULL;
  2096. }
  2097. if (ugeth->p_exf_glbl_param) {
  2098. qe_muram_free(ugeth->exf_glbl_param_offset);
  2099. ugeth->p_exf_glbl_param = NULL;
  2100. }
  2101. if (ugeth->p_rx_glbl_pram) {
  2102. qe_muram_free(ugeth->rx_glbl_pram_offset);
  2103. ugeth->p_rx_glbl_pram = NULL;
  2104. }
  2105. if (ugeth->p_tx_glbl_pram) {
  2106. qe_muram_free(ugeth->tx_glbl_pram_offset);
  2107. ugeth->p_tx_glbl_pram = NULL;
  2108. }
  2109. if (ugeth->p_send_q_mem_reg) {
  2110. qe_muram_free(ugeth->send_q_mem_reg_offset);
  2111. ugeth->p_send_q_mem_reg = NULL;
  2112. }
  2113. if (ugeth->p_scheduler) {
  2114. qe_muram_free(ugeth->scheduler_offset);
  2115. ugeth->p_scheduler = NULL;
  2116. }
  2117. if (ugeth->p_tx_fw_statistics_pram) {
  2118. qe_muram_free(ugeth->tx_fw_statistics_pram_offset);
  2119. ugeth->p_tx_fw_statistics_pram = NULL;
  2120. }
  2121. if (ugeth->p_rx_fw_statistics_pram) {
  2122. qe_muram_free(ugeth->rx_fw_statistics_pram_offset);
  2123. ugeth->p_rx_fw_statistics_pram = NULL;
  2124. }
  2125. if (ugeth->p_rx_irq_coalescing_tbl) {
  2126. qe_muram_free(ugeth->rx_irq_coalescing_tbl_offset);
  2127. ugeth->p_rx_irq_coalescing_tbl = NULL;
  2128. }
  2129. if (ugeth->p_rx_bd_qs_tbl) {
  2130. qe_muram_free(ugeth->rx_bd_qs_tbl_offset);
  2131. ugeth->p_rx_bd_qs_tbl = NULL;
  2132. }
  2133. if (ugeth->p_init_enet_param_shadow) {
  2134. return_init_enet_entries(ugeth,
  2135. &(ugeth->p_init_enet_param_shadow->
  2136. rxthread[0]),
  2137. ENET_INIT_PARAM_MAX_ENTRIES_RX,
  2138. ugeth->ug_info->riscRx, 1);
  2139. return_init_enet_entries(ugeth,
  2140. &(ugeth->p_init_enet_param_shadow->
  2141. txthread[0]),
  2142. ENET_INIT_PARAM_MAX_ENTRIES_TX,
  2143. ugeth->ug_info->riscTx, 0);
  2144. kfree(ugeth->p_init_enet_param_shadow);
  2145. ugeth->p_init_enet_param_shadow = NULL;
  2146. }
  2147. for (i = 0; i < ugeth->ug_info->numQueuesTx; i++) {
  2148. bd = ugeth->p_tx_bd_ring[i];
  2149. for (j = 0; j < ugeth->ug_info->bdRingLenTx[i]; j++) {
  2150. if (ugeth->tx_skbuff[i][j]) {
  2151. dma_unmap_single(NULL,
  2152. BD_BUFFER_ARG(bd),
  2153. (BD_STATUS_AND_LENGTH(bd) &
  2154. BD_LENGTH_MASK),
  2155. DMA_TO_DEVICE);
  2156. dev_kfree_skb_any(ugeth->tx_skbuff[i][j]);
  2157. ugeth->tx_skbuff[i][j] = NULL;
  2158. }
  2159. }
  2160. kfree(ugeth->tx_skbuff[i]);
  2161. if (ugeth->p_tx_bd_ring[i]) {
  2162. if (ugeth->ug_info->uf_info.bd_mem_part ==
  2163. MEM_PART_SYSTEM)
  2164. kfree((void *)ugeth->tx_bd_ring_offset[i]);
  2165. else if (ugeth->ug_info->uf_info.bd_mem_part ==
  2166. MEM_PART_MURAM)
  2167. qe_muram_free(ugeth->tx_bd_ring_offset[i]);
  2168. ugeth->p_tx_bd_ring[i] = NULL;
  2169. }
  2170. }
  2171. for (i = 0; i < ugeth->ug_info->numQueuesRx; i++) {
  2172. if (ugeth->p_rx_bd_ring[i]) {
  2173. /* Return existing data buffers in ring */
  2174. bd = ugeth->p_rx_bd_ring[i];
  2175. for (j = 0; j < ugeth->ug_info->bdRingLenRx[i]; j++) {
  2176. if (ugeth->rx_skbuff[i][j]) {
  2177. dma_unmap_single(NULL, BD_BUFFER(bd),
  2178. ugeth->ug_info->
  2179. uf_info.
  2180. max_rx_buf_length +
  2181. UCC_GETH_RX_DATA_BUF_ALIGNMENT,
  2182. DMA_FROM_DEVICE);
  2183. dev_kfree_skb_any(ugeth->
  2184. rx_skbuff[i][j]);
  2185. ugeth->rx_skbuff[i][j] = NULL;
  2186. }
  2187. bd += UCC_GETH_SIZE_OF_BD;
  2188. }
  2189. kfree(ugeth->rx_skbuff[i]);
  2190. if (ugeth->ug_info->uf_info.bd_mem_part ==
  2191. MEM_PART_SYSTEM)
  2192. kfree((void *)ugeth->rx_bd_ring_offset[i]);
  2193. else if (ugeth->ug_info->uf_info.bd_mem_part ==
  2194. MEM_PART_MURAM)
  2195. qe_muram_free(ugeth->rx_bd_ring_offset[i]);
  2196. ugeth->p_rx_bd_ring[i] = NULL;
  2197. }
  2198. }
  2199. while (!list_empty(&ugeth->group_hash_q))
  2200. put_enet_addr_container(ENET_ADDR_CONT_ENTRY
  2201. (dequeue(&ugeth->group_hash_q)));
  2202. while (!list_empty(&ugeth->ind_hash_q))
  2203. put_enet_addr_container(ENET_ADDR_CONT_ENTRY
  2204. (dequeue(&ugeth->ind_hash_q)));
  2205. }
  2206. static void ucc_geth_set_multi(struct net_device *dev)
  2207. {
  2208. ucc_geth_private_t *ugeth;
  2209. struct dev_mc_list *dmi;
  2210. ucc_fast_t *uf_regs;
  2211. ucc_geth_82xx_address_filtering_pram_t *p_82xx_addr_filt;
  2212. enet_addr_t tempaddr;
  2213. u8 *mcptr, *tdptr;
  2214. int i, j;
  2215. ugeth = netdev_priv(dev);
  2216. uf_regs = ugeth->uccf->uf_regs;
  2217. if (dev->flags & IFF_PROMISC) {
  2218. uf_regs->upsmr |= UPSMR_PRO;
  2219. } else {
  2220. uf_regs->upsmr &= ~UPSMR_PRO;
  2221. p_82xx_addr_filt =
  2222. (ucc_geth_82xx_address_filtering_pram_t *) ugeth->
  2223. p_rx_glbl_pram->addressfiltering;
  2224. if (dev->flags & IFF_ALLMULTI) {
  2225. /* Catch all multicast addresses, so set the
  2226. * filter to all 1's.
  2227. */
  2228. out_be32(&p_82xx_addr_filt->gaddr_h, 0xffffffff);
  2229. out_be32(&p_82xx_addr_filt->gaddr_l, 0xffffffff);
  2230. } else {
  2231. /* Clear filter and add the addresses in the list.
  2232. */
  2233. out_be32(&p_82xx_addr_filt->gaddr_h, 0x0);
  2234. out_be32(&p_82xx_addr_filt->gaddr_l, 0x0);
  2235. dmi = dev->mc_list;
  2236. for (i = 0; i < dev->mc_count; i++, dmi = dmi->next) {
  2237. /* Only support group multicast for now.
  2238. */
  2239. if (!(dmi->dmi_addr[0] & 1))
  2240. continue;
  2241. /* The address in dmi_addr is LSB first,
  2242. * and taddr is MSB first. We have to
  2243. * copy bytes MSB first from dmi_addr.
  2244. */
  2245. mcptr = (u8 *) dmi->dmi_addr + 5;
  2246. tdptr = (u8 *) & tempaddr;
  2247. for (j = 0; j < 6; j++)
  2248. *tdptr++ = *mcptr--;
  2249. /* Ask CPM to run CRC and set bit in
  2250. * filter mask.
  2251. */
  2252. hw_add_addr_in_hash(ugeth, &tempaddr);
  2253. }
  2254. }
  2255. }
  2256. }
  2257. static void ucc_geth_stop(ucc_geth_private_t *ugeth)
  2258. {
  2259. ucc_geth_t *ug_regs = ugeth->ug_regs;
  2260. u32 tempval;
  2261. ugeth_vdbg("%s: IN", __FUNCTION__);
  2262. /* Disable the controller */
  2263. ugeth_disable(ugeth, COMM_DIR_RX_AND_TX);
  2264. /* Tell the kernel the link is down */
  2265. ugeth->mii_info->link = 0;
  2266. adjust_link(ugeth->dev);
  2267. /* Mask all interrupts */
  2268. out_be32(ugeth->uccf->p_ucce, 0x00000000);
  2269. /* Clear all interrupts */
  2270. out_be32(ugeth->uccf->p_ucce, 0xffffffff);
  2271. /* Disable Rx and Tx */
  2272. tempval = in_be32(&ug_regs->maccfg1);
  2273. tempval &= ~(MACCFG1_ENABLE_RX | MACCFG1_ENABLE_TX);
  2274. out_be32(&ug_regs->maccfg1, tempval);
  2275. if (ugeth->ug_info->board_flags & FSL_UGETH_BRD_HAS_PHY_INTR) {
  2276. /* Clear any pending interrupts */
  2277. mii_clear_phy_interrupt(ugeth->mii_info);
  2278. /* Disable PHY Interrupts */
  2279. mii_configure_phy_interrupt(ugeth->mii_info,
  2280. MII_INTERRUPT_DISABLED);
  2281. }
  2282. free_irq(ugeth->ug_info->uf_info.irq, ugeth->dev);
  2283. if (ugeth->ug_info->board_flags & FSL_UGETH_BRD_HAS_PHY_INTR) {
  2284. free_irq(ugeth->ug_info->phy_interrupt, ugeth->dev);
  2285. } else {
  2286. del_timer_sync(&ugeth->phy_info_timer);
  2287. }
  2288. ucc_geth_memclean(ugeth);
  2289. }
  2290. static int ucc_geth_startup(ucc_geth_private_t *ugeth)
  2291. {
  2292. ucc_geth_82xx_address_filtering_pram_t *p_82xx_addr_filt;
  2293. ucc_geth_init_pram_t *p_init_enet_pram;
  2294. ucc_fast_private_t *uccf;
  2295. ucc_geth_info_t *ug_info;
  2296. ucc_fast_info_t *uf_info;
  2297. ucc_fast_t *uf_regs;
  2298. ucc_geth_t *ug_regs;
  2299. int ret_val = -EINVAL;
  2300. u32 remoder = UCC_GETH_REMODER_INIT;
  2301. u32 init_enet_pram_offset, cecr_subblock, command, maccfg1;
  2302. u32 ifstat, i, j, size, l2qt, l3qt, length;
  2303. u16 temoder = UCC_GETH_TEMODER_INIT;
  2304. u16 test;
  2305. u8 function_code = 0;
  2306. u8 *bd, *endOfRing;
  2307. u8 numThreadsRxNumerical, numThreadsTxNumerical;
  2308. ugeth_vdbg("%s: IN", __FUNCTION__);
  2309. ug_info = ugeth->ug_info;
  2310. uf_info = &ug_info->uf_info;
  2311. if (!((uf_info->bd_mem_part == MEM_PART_SYSTEM) ||
  2312. (uf_info->bd_mem_part == MEM_PART_MURAM))) {
  2313. ugeth_err("%s: Bad memory partition value.", __FUNCTION__);
  2314. return -EINVAL;
  2315. }
  2316. /* Rx BD lengths */
  2317. for (i = 0; i < ug_info->numQueuesRx; i++) {
  2318. if ((ug_info->bdRingLenRx[i] < UCC_GETH_RX_BD_RING_SIZE_MIN) ||
  2319. (ug_info->bdRingLenRx[i] %
  2320. UCC_GETH_RX_BD_RING_SIZE_ALIGNMENT)) {
  2321. ugeth_err
  2322. ("%s: Rx BD ring length must be multiple of 4,"
  2323. " no smaller than 8.", __FUNCTION__);
  2324. return -EINVAL;
  2325. }
  2326. }
  2327. /* Tx BD lengths */
  2328. for (i = 0; i < ug_info->numQueuesTx; i++) {
  2329. if (ug_info->bdRingLenTx[i] < UCC_GETH_TX_BD_RING_SIZE_MIN) {
  2330. ugeth_err
  2331. ("%s: Tx BD ring length must be no smaller than 2.",
  2332. __FUNCTION__);
  2333. return -EINVAL;
  2334. }
  2335. }
  2336. /* mrblr */
  2337. if ((uf_info->max_rx_buf_length == 0) ||
  2338. (uf_info->max_rx_buf_length % UCC_GETH_MRBLR_ALIGNMENT)) {
  2339. ugeth_err
  2340. ("%s: max_rx_buf_length must be non-zero multiple of 128.",
  2341. __FUNCTION__);
  2342. return -EINVAL;
  2343. }
  2344. /* num Tx queues */
  2345. if (ug_info->numQueuesTx > NUM_TX_QUEUES) {
  2346. ugeth_err("%s: number of tx queues too large.", __FUNCTION__);
  2347. return -EINVAL;
  2348. }
  2349. /* num Rx queues */
  2350. if (ug_info->numQueuesRx > NUM_RX_QUEUES) {
  2351. ugeth_err("%s: number of rx queues too large.", __FUNCTION__);
  2352. return -EINVAL;
  2353. }
  2354. /* l2qt */
  2355. for (i = 0; i < UCC_GETH_VLAN_PRIORITY_MAX; i++) {
  2356. if (ug_info->l2qt[i] >= ug_info->numQueuesRx) {
  2357. ugeth_err
  2358. ("%s: VLAN priority table entry must not be"
  2359. " larger than number of Rx queues.",
  2360. __FUNCTION__);
  2361. return -EINVAL;
  2362. }
  2363. }
  2364. /* l3qt */
  2365. for (i = 0; i < UCC_GETH_IP_PRIORITY_MAX; i++) {
  2366. if (ug_info->l3qt[i] >= ug_info->numQueuesRx) {
  2367. ugeth_err
  2368. ("%s: IP priority table entry must not be"
  2369. " larger than number of Rx queues.",
  2370. __FUNCTION__);
  2371. return -EINVAL;
  2372. }
  2373. }
  2374. if (ug_info->cam && !ug_info->ecamptr) {
  2375. ugeth_err("%s: If cam mode is chosen, must supply cam ptr.",
  2376. __FUNCTION__);
  2377. return -EINVAL;
  2378. }
  2379. if ((ug_info->numStationAddresses !=
  2380. UCC_GETH_NUM_OF_STATION_ADDRESSES_1)
  2381. && ug_info->rxExtendedFiltering) {
  2382. ugeth_err("%s: Number of station addresses greater than 1 "
  2383. "not allowed in extended parsing mode.",
  2384. __FUNCTION__);
  2385. return -EINVAL;
  2386. }
  2387. /* Generate uccm_mask for receive */
  2388. uf_info->uccm_mask = ug_info->eventRegMask & UCCE_OTHER;/* Errors */
  2389. for (i = 0; i < ug_info->numQueuesRx; i++)
  2390. uf_info->uccm_mask |= (UCCE_RXBF_SINGLE_MASK << i);
  2391. for (i = 0; i < ug_info->numQueuesTx; i++)
  2392. uf_info->uccm_mask |= (UCCE_TXBF_SINGLE_MASK << i);
  2393. /* Initialize the general fast UCC block. */
  2394. if (ucc_fast_init(uf_info, &uccf)) {
  2395. ugeth_err("%s: Failed to init uccf.", __FUNCTION__);
  2396. ucc_geth_memclean(ugeth);
  2397. return -ENOMEM;
  2398. }
  2399. ugeth->uccf = uccf;
  2400. switch (ug_info->numThreadsRx) {
  2401. case UCC_GETH_NUM_OF_THREADS_1:
  2402. numThreadsRxNumerical = 1;
  2403. break;
  2404. case UCC_GETH_NUM_OF_THREADS_2:
  2405. numThreadsRxNumerical = 2;
  2406. break;
  2407. case UCC_GETH_NUM_OF_THREADS_4:
  2408. numThreadsRxNumerical = 4;
  2409. break;
  2410. case UCC_GETH_NUM_OF_THREADS_6:
  2411. numThreadsRxNumerical = 6;
  2412. break;
  2413. case UCC_GETH_NUM_OF_THREADS_8:
  2414. numThreadsRxNumerical = 8;
  2415. break;
  2416. default:
  2417. ugeth_err("%s: Bad number of Rx threads value.", __FUNCTION__);
  2418. ucc_geth_memclean(ugeth);
  2419. return -EINVAL;
  2420. break;
  2421. }
  2422. switch (ug_info->numThreadsTx) {
  2423. case UCC_GETH_NUM_OF_THREADS_1:
  2424. numThreadsTxNumerical = 1;
  2425. break;
  2426. case UCC_GETH_NUM_OF_THREADS_2:
  2427. numThreadsTxNumerical = 2;
  2428. break;
  2429. case UCC_GETH_NUM_OF_THREADS_4:
  2430. numThreadsTxNumerical = 4;
  2431. break;
  2432. case UCC_GETH_NUM_OF_THREADS_6:
  2433. numThreadsTxNumerical = 6;
  2434. break;
  2435. case UCC_GETH_NUM_OF_THREADS_8:
  2436. numThreadsTxNumerical = 8;
  2437. break;
  2438. default:
  2439. ugeth_err("%s: Bad number of Tx threads value.", __FUNCTION__);
  2440. ucc_geth_memclean(ugeth);
  2441. return -EINVAL;
  2442. break;
  2443. }
  2444. /* Calculate rx_extended_features */
  2445. ugeth->rx_non_dynamic_extended_features = ug_info->ipCheckSumCheck ||
  2446. ug_info->ipAddressAlignment ||
  2447. (ug_info->numStationAddresses !=
  2448. UCC_GETH_NUM_OF_STATION_ADDRESSES_1);
  2449. ugeth->rx_extended_features = ugeth->rx_non_dynamic_extended_features ||
  2450. (ug_info->vlanOperationTagged != UCC_GETH_VLAN_OPERATION_TAGGED_NOP)
  2451. || (ug_info->vlanOperationNonTagged !=
  2452. UCC_GETH_VLAN_OPERATION_NON_TAGGED_NOP);
  2453. uf_regs = uccf->uf_regs;
  2454. ug_regs = (ucc_geth_t *) (uccf->uf_regs);
  2455. ugeth->ug_regs = ug_regs;
  2456. init_default_reg_vals(&uf_regs->upsmr,
  2457. &ug_regs->maccfg1, &ug_regs->maccfg2);
  2458. /* Set UPSMR */
  2459. /* For more details see the hardware spec. */
  2460. init_rx_parameters(ug_info->bro,
  2461. ug_info->rsh, ug_info->pro, &uf_regs->upsmr);
  2462. /* We're going to ignore other registers for now, */
  2463. /* except as needed to get up and running */
  2464. /* Set MACCFG1 */
  2465. /* For more details see the hardware spec. */
  2466. init_flow_control_params(ug_info->aufc,
  2467. ug_info->receiveFlowControl,
  2468. 1,
  2469. ug_info->pausePeriod,
  2470. ug_info->extensionField,
  2471. &uf_regs->upsmr,
  2472. &ug_regs->uempr, &ug_regs->maccfg1);
  2473. maccfg1 = in_be32(&ug_regs->maccfg1);
  2474. maccfg1 |= MACCFG1_ENABLE_RX;
  2475. maccfg1 |= MACCFG1_ENABLE_TX;
  2476. out_be32(&ug_regs->maccfg1, maccfg1);
  2477. /* Set IPGIFG */
  2478. /* For more details see the hardware spec. */
  2479. ret_val = init_inter_frame_gap_params(ug_info->nonBackToBackIfgPart1,
  2480. ug_info->nonBackToBackIfgPart2,
  2481. ug_info->
  2482. miminumInterFrameGapEnforcement,
  2483. ug_info->backToBackInterFrameGap,
  2484. &ug_regs->ipgifg);
  2485. if (ret_val != 0) {
  2486. ugeth_err("%s: IPGIFG initialization parameter too large.",
  2487. __FUNCTION__);
  2488. ucc_geth_memclean(ugeth);
  2489. return ret_val;
  2490. }
  2491. /* Set HAFDUP */
  2492. /* For more details see the hardware spec. */
  2493. ret_val = init_half_duplex_params(ug_info->altBeb,
  2494. ug_info->backPressureNoBackoff,
  2495. ug_info->noBackoff,
  2496. ug_info->excessDefer,
  2497. ug_info->altBebTruncation,
  2498. ug_info->maxRetransmission,
  2499. ug_info->collisionWindow,
  2500. &ug_regs->hafdup);
  2501. if (ret_val != 0) {
  2502. ugeth_err("%s: Half Duplex initialization parameter too large.",
  2503. __FUNCTION__);
  2504. ucc_geth_memclean(ugeth);
  2505. return ret_val;
  2506. }
  2507. /* Set IFSTAT */
  2508. /* For more details see the hardware spec. */
  2509. /* Read only - resets upon read */
  2510. ifstat = in_be32(&ug_regs->ifstat);
  2511. /* Clear UEMPR */
  2512. /* For more details see the hardware spec. */
  2513. out_be32(&ug_regs->uempr, 0);
  2514. /* Set UESCR */
  2515. /* For more details see the hardware spec. */
  2516. init_hw_statistics_gathering_mode((ug_info->statisticsMode &
  2517. UCC_GETH_STATISTICS_GATHERING_MODE_HARDWARE),
  2518. 0, &uf_regs->upsmr, &ug_regs->uescr);
  2519. /* Allocate Tx bds */
  2520. for (j = 0; j < ug_info->numQueuesTx; j++) {
  2521. /* Allocate in multiple of
  2522. UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT,
  2523. according to spec */
  2524. length = ((ug_info->bdRingLenTx[j] * UCC_GETH_SIZE_OF_BD)
  2525. / UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT)
  2526. * UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  2527. if ((ug_info->bdRingLenTx[j] * UCC_GETH_SIZE_OF_BD) %
  2528. UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT)
  2529. length += UCC_GETH_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  2530. if (uf_info->bd_mem_part == MEM_PART_SYSTEM) {
  2531. u32 align = 4;
  2532. if (UCC_GETH_TX_BD_RING_ALIGNMENT > 4)
  2533. align = UCC_GETH_TX_BD_RING_ALIGNMENT;
  2534. ugeth->tx_bd_ring_offset[j] =
  2535. (u32) (kmalloc((u32) (length + align),
  2536. GFP_KERNEL));
  2537. if (ugeth->tx_bd_ring_offset[j] != 0)
  2538. ugeth->p_tx_bd_ring[j] =
  2539. (void*)((ugeth->tx_bd_ring_offset[j] +
  2540. align) & ~(align - 1));
  2541. } else if (uf_info->bd_mem_part == MEM_PART_MURAM) {
  2542. ugeth->tx_bd_ring_offset[j] =
  2543. qe_muram_alloc(length,
  2544. UCC_GETH_TX_BD_RING_ALIGNMENT);
  2545. if (!IS_MURAM_ERR(ugeth->tx_bd_ring_offset[j]))
  2546. ugeth->p_tx_bd_ring[j] =
  2547. (u8 *) qe_muram_addr(ugeth->
  2548. tx_bd_ring_offset[j]);
  2549. }
  2550. if (!ugeth->p_tx_bd_ring[j]) {
  2551. ugeth_err
  2552. ("%s: Can not allocate memory for Tx bd rings.",
  2553. __FUNCTION__);
  2554. ucc_geth_memclean(ugeth);
  2555. return -ENOMEM;
  2556. }
  2557. /* Zero unused end of bd ring, according to spec */
  2558. memset(ugeth->p_tx_bd_ring[j] +
  2559. ug_info->bdRingLenTx[j] * UCC_GETH_SIZE_OF_BD, 0,
  2560. length - ug_info->bdRingLenTx[j] * UCC_GETH_SIZE_OF_BD);
  2561. }
  2562. /* Allocate Rx bds */
  2563. for (j = 0; j < ug_info->numQueuesRx; j++) {
  2564. length = ug_info->bdRingLenRx[j] * UCC_GETH_SIZE_OF_BD;
  2565. if (uf_info->bd_mem_part == MEM_PART_SYSTEM) {
  2566. u32 align = 4;
  2567. if (UCC_GETH_RX_BD_RING_ALIGNMENT > 4)
  2568. align = UCC_GETH_RX_BD_RING_ALIGNMENT;
  2569. ugeth->rx_bd_ring_offset[j] =
  2570. (u32) (kmalloc((u32) (length + align), GFP_KERNEL));
  2571. if (ugeth->rx_bd_ring_offset[j] != 0)
  2572. ugeth->p_rx_bd_ring[j] =
  2573. (void*)((ugeth->rx_bd_ring_offset[j] +
  2574. align) & ~(align - 1));
  2575. } else if (uf_info->bd_mem_part == MEM_PART_MURAM) {
  2576. ugeth->rx_bd_ring_offset[j] =
  2577. qe_muram_alloc(length,
  2578. UCC_GETH_RX_BD_RING_ALIGNMENT);
  2579. if (!IS_MURAM_ERR(ugeth->rx_bd_ring_offset[j]))
  2580. ugeth->p_rx_bd_ring[j] =
  2581. (u8 *) qe_muram_addr(ugeth->
  2582. rx_bd_ring_offset[j]);
  2583. }
  2584. if (!ugeth->p_rx_bd_ring[j]) {
  2585. ugeth_err
  2586. ("%s: Can not allocate memory for Rx bd rings.",
  2587. __FUNCTION__);
  2588. ucc_geth_memclean(ugeth);
  2589. return -ENOMEM;
  2590. }
  2591. }
  2592. /* Init Tx bds */
  2593. for (j = 0; j < ug_info->numQueuesTx; j++) {
  2594. /* Setup the skbuff rings */
  2595. ugeth->tx_skbuff[j] =
  2596. (struct sk_buff **)kmalloc(sizeof(struct sk_buff *) *
  2597. ugeth->ug_info->bdRingLenTx[j],
  2598. GFP_KERNEL);
  2599. if (ugeth->tx_skbuff[j] == NULL) {
  2600. ugeth_err("%s: Could not allocate tx_skbuff",
  2601. __FUNCTION__);
  2602. ucc_geth_memclean(ugeth);
  2603. return -ENOMEM;
  2604. }
  2605. for (i = 0; i < ugeth->ug_info->bdRingLenTx[j]; i++)
  2606. ugeth->tx_skbuff[j][i] = NULL;
  2607. ugeth->skb_curtx[j] = ugeth->skb_dirtytx[j] = 0;
  2608. bd = ugeth->confBd[j] = ugeth->txBd[j] = ugeth->p_tx_bd_ring[j];
  2609. for (i = 0; i < ug_info->bdRingLenTx[j]; i++) {
  2610. BD_BUFFER_CLEAR(bd);
  2611. BD_STATUS_AND_LENGTH_SET(bd, 0);
  2612. bd += UCC_GETH_SIZE_OF_BD;
  2613. }
  2614. bd -= UCC_GETH_SIZE_OF_BD;
  2615. BD_STATUS_AND_LENGTH_SET(bd, T_W);/* for last BD set Wrap bit */
  2616. }
  2617. /* Init Rx bds */
  2618. for (j = 0; j < ug_info->numQueuesRx; j++) {
  2619. /* Setup the skbuff rings */
  2620. ugeth->rx_skbuff[j] =
  2621. (struct sk_buff **)kmalloc(sizeof(struct sk_buff *) *
  2622. ugeth->ug_info->bdRingLenRx[j],
  2623. GFP_KERNEL);
  2624. if (ugeth->rx_skbuff[j] == NULL) {
  2625. ugeth_err("%s: Could not allocate rx_skbuff",
  2626. __FUNCTION__);
  2627. ucc_geth_memclean(ugeth);
  2628. return -ENOMEM;
  2629. }
  2630. for (i = 0; i < ugeth->ug_info->bdRingLenRx[j]; i++)
  2631. ugeth->rx_skbuff[j][i] = NULL;
  2632. ugeth->skb_currx[j] = 0;
  2633. bd = ugeth->rxBd[j] = ugeth->p_rx_bd_ring[j];
  2634. for (i = 0; i < ug_info->bdRingLenRx[j]; i++) {
  2635. BD_STATUS_AND_LENGTH_SET(bd, R_I);
  2636. BD_BUFFER_CLEAR(bd);
  2637. bd += UCC_GETH_SIZE_OF_BD;
  2638. }
  2639. bd -= UCC_GETH_SIZE_OF_BD;
  2640. BD_STATUS_AND_LENGTH_SET(bd, R_W);/* for last BD set Wrap bit */
  2641. }
  2642. /*
  2643. * Global PRAM
  2644. */
  2645. /* Tx global PRAM */
  2646. /* Allocate global tx parameter RAM page */
  2647. ugeth->tx_glbl_pram_offset =
  2648. qe_muram_alloc(sizeof(ucc_geth_tx_global_pram_t),
  2649. UCC_GETH_TX_GLOBAL_PRAM_ALIGNMENT);
  2650. if (IS_MURAM_ERR(ugeth->tx_glbl_pram_offset)) {
  2651. ugeth_err
  2652. ("%s: Can not allocate DPRAM memory for p_tx_glbl_pram.",
  2653. __FUNCTION__);
  2654. ucc_geth_memclean(ugeth);
  2655. return -ENOMEM;
  2656. }
  2657. ugeth->p_tx_glbl_pram =
  2658. (ucc_geth_tx_global_pram_t *) qe_muram_addr(ugeth->
  2659. tx_glbl_pram_offset);
  2660. /* Zero out p_tx_glbl_pram */
  2661. memset(ugeth->p_tx_glbl_pram, 0, sizeof(ucc_geth_tx_global_pram_t));
  2662. /* Fill global PRAM */
  2663. /* TQPTR */
  2664. /* Size varies with number of Tx threads */
  2665. ugeth->thread_dat_tx_offset =
  2666. qe_muram_alloc(numThreadsTxNumerical *
  2667. sizeof(ucc_geth_thread_data_tx_t) +
  2668. 32 * (numThreadsTxNumerical == 1),
  2669. UCC_GETH_THREAD_DATA_ALIGNMENT);
  2670. if (IS_MURAM_ERR(ugeth->thread_dat_tx_offset)) {
  2671. ugeth_err
  2672. ("%s: Can not allocate DPRAM memory for p_thread_data_tx.",
  2673. __FUNCTION__);
  2674. ucc_geth_memclean(ugeth);
  2675. return -ENOMEM;
  2676. }
  2677. ugeth->p_thread_data_tx =
  2678. (ucc_geth_thread_data_tx_t *) qe_muram_addr(ugeth->
  2679. thread_dat_tx_offset);
  2680. out_be32(&ugeth->p_tx_glbl_pram->tqptr, ugeth->thread_dat_tx_offset);
  2681. /* vtagtable */
  2682. for (i = 0; i < UCC_GETH_TX_VTAG_TABLE_ENTRY_MAX; i++)
  2683. out_be32(&ugeth->p_tx_glbl_pram->vtagtable[i],
  2684. ug_info->vtagtable[i]);
  2685. /* iphoffset */
  2686. for (i = 0; i < TX_IP_OFFSET_ENTRY_MAX; i++)
  2687. ugeth->p_tx_glbl_pram->iphoffset[i] = ug_info->iphoffset[i];
  2688. /* SQPTR */
  2689. /* Size varies with number of Tx queues */
  2690. ugeth->send_q_mem_reg_offset =
  2691. qe_muram_alloc(ug_info->numQueuesTx *
  2692. sizeof(ucc_geth_send_queue_qd_t),
  2693. UCC_GETH_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
  2694. if (IS_MURAM_ERR(ugeth->send_q_mem_reg_offset)) {
  2695. ugeth_err
  2696. ("%s: Can not allocate DPRAM memory for p_send_q_mem_reg.",
  2697. __FUNCTION__);
  2698. ucc_geth_memclean(ugeth);
  2699. return -ENOMEM;
  2700. }
  2701. ugeth->p_send_q_mem_reg =
  2702. (ucc_geth_send_queue_mem_region_t *) qe_muram_addr(ugeth->
  2703. send_q_mem_reg_offset);
  2704. out_be32(&ugeth->p_tx_glbl_pram->sqptr, ugeth->send_q_mem_reg_offset);
  2705. /* Setup the table */
  2706. /* Assume BD rings are already established */
  2707. for (i = 0; i < ug_info->numQueuesTx; i++) {
  2708. endOfRing =
  2709. ugeth->p_tx_bd_ring[i] + (ug_info->bdRingLenTx[i] -
  2710. 1) * UCC_GETH_SIZE_OF_BD;
  2711. if (ugeth->ug_info->uf_info.bd_mem_part == MEM_PART_SYSTEM) {
  2712. out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].bd_ring_base,
  2713. (u32) virt_to_phys(ugeth->p_tx_bd_ring[i]));
  2714. out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].
  2715. last_bd_completed_address,
  2716. (u32) virt_to_phys(endOfRing));
  2717. } else if (ugeth->ug_info->uf_info.bd_mem_part ==
  2718. MEM_PART_MURAM) {
  2719. out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].bd_ring_base,
  2720. (u32) immrbar_virt_to_phys(ugeth->
  2721. p_tx_bd_ring[i]));
  2722. out_be32(&ugeth->p_send_q_mem_reg->sqqd[i].
  2723. last_bd_completed_address,
  2724. (u32) immrbar_virt_to_phys(endOfRing));
  2725. }
  2726. }
  2727. /* schedulerbasepointer */
  2728. if (ug_info->numQueuesTx > 1) {
  2729. /* scheduler exists only if more than 1 tx queue */
  2730. ugeth->scheduler_offset =
  2731. qe_muram_alloc(sizeof(ucc_geth_scheduler_t),
  2732. UCC_GETH_SCHEDULER_ALIGNMENT);
  2733. if (IS_MURAM_ERR(ugeth->scheduler_offset)) {
  2734. ugeth_err
  2735. ("%s: Can not allocate DPRAM memory for p_scheduler.",
  2736. __FUNCTION__);
  2737. ucc_geth_memclean(ugeth);
  2738. return -ENOMEM;
  2739. }
  2740. ugeth->p_scheduler =
  2741. (ucc_geth_scheduler_t *) qe_muram_addr(ugeth->
  2742. scheduler_offset);
  2743. out_be32(&ugeth->p_tx_glbl_pram->schedulerbasepointer,
  2744. ugeth->scheduler_offset);
  2745. /* Zero out p_scheduler */
  2746. memset(ugeth->p_scheduler, 0, sizeof(ucc_geth_scheduler_t));
  2747. /* Set values in scheduler */
  2748. out_be32(&ugeth->p_scheduler->mblinterval,
  2749. ug_info->mblinterval);
  2750. out_be16(&ugeth->p_scheduler->nortsrbytetime,
  2751. ug_info->nortsrbytetime);
  2752. ugeth->p_scheduler->fracsiz = ug_info->fracsiz;
  2753. ugeth->p_scheduler->strictpriorityq = ug_info->strictpriorityq;
  2754. ugeth->p_scheduler->txasap = ug_info->txasap;
  2755. ugeth->p_scheduler->extrabw = ug_info->extrabw;
  2756. for (i = 0; i < NUM_TX_QUEUES; i++)
  2757. ugeth->p_scheduler->weightfactor[i] =
  2758. ug_info->weightfactor[i];
  2759. /* Set pointers to cpucount registers in scheduler */
  2760. ugeth->p_cpucount[0] = &(ugeth->p_scheduler->cpucount0);
  2761. ugeth->p_cpucount[1] = &(ugeth->p_scheduler->cpucount1);
  2762. ugeth->p_cpucount[2] = &(ugeth->p_scheduler->cpucount2);
  2763. ugeth->p_cpucount[3] = &(ugeth->p_scheduler->cpucount3);
  2764. ugeth->p_cpucount[4] = &(ugeth->p_scheduler->cpucount4);
  2765. ugeth->p_cpucount[5] = &(ugeth->p_scheduler->cpucount5);
  2766. ugeth->p_cpucount[6] = &(ugeth->p_scheduler->cpucount6);
  2767. ugeth->p_cpucount[7] = &(ugeth->p_scheduler->cpucount7);
  2768. }
  2769. /* schedulerbasepointer */
  2770. /* TxRMON_PTR (statistics) */
  2771. if (ug_info->
  2772. statisticsMode & UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX) {
  2773. ugeth->tx_fw_statistics_pram_offset =
  2774. qe_muram_alloc(sizeof
  2775. (ucc_geth_tx_firmware_statistics_pram_t),
  2776. UCC_GETH_TX_STATISTICS_ALIGNMENT);
  2777. if (IS_MURAM_ERR(ugeth->tx_fw_statistics_pram_offset)) {
  2778. ugeth_err
  2779. ("%s: Can not allocate DPRAM memory for"
  2780. " p_tx_fw_statistics_pram.", __FUNCTION__);
  2781. ucc_geth_memclean(ugeth);
  2782. return -ENOMEM;
  2783. }
  2784. ugeth->p_tx_fw_statistics_pram =
  2785. (ucc_geth_tx_firmware_statistics_pram_t *)
  2786. qe_muram_addr(ugeth->tx_fw_statistics_pram_offset);
  2787. /* Zero out p_tx_fw_statistics_pram */
  2788. memset(ugeth->p_tx_fw_statistics_pram,
  2789. 0, sizeof(ucc_geth_tx_firmware_statistics_pram_t));
  2790. }
  2791. /* temoder */
  2792. /* Already has speed set */
  2793. if (ug_info->numQueuesTx > 1)
  2794. temoder |= TEMODER_SCHEDULER_ENABLE;
  2795. if (ug_info->ipCheckSumGenerate)
  2796. temoder |= TEMODER_IP_CHECKSUM_GENERATE;
  2797. temoder |= ((ug_info->numQueuesTx - 1) << TEMODER_NUM_OF_QUEUES_SHIFT);
  2798. out_be16(&ugeth->p_tx_glbl_pram->temoder, temoder);
  2799. test = in_be16(&ugeth->p_tx_glbl_pram->temoder);
  2800. /* Function code register value to be used later */
  2801. function_code = QE_BMR_BYTE_ORDER_BO_MOT | UCC_FAST_FUNCTION_CODE_GBL;
  2802. /* Required for QE */
  2803. /* function code register */
  2804. out_be32(&ugeth->p_tx_glbl_pram->tstate, ((u32) function_code) << 24);
  2805. /* Rx global PRAM */
  2806. /* Allocate global rx parameter RAM page */
  2807. ugeth->rx_glbl_pram_offset =
  2808. qe_muram_alloc(sizeof(ucc_geth_rx_global_pram_t),
  2809. UCC_GETH_RX_GLOBAL_PRAM_ALIGNMENT);
  2810. if (IS_MURAM_ERR(ugeth->rx_glbl_pram_offset)) {
  2811. ugeth_err
  2812. ("%s: Can not allocate DPRAM memory for p_rx_glbl_pram.",
  2813. __FUNCTION__);
  2814. ucc_geth_memclean(ugeth);
  2815. return -ENOMEM;
  2816. }
  2817. ugeth->p_rx_glbl_pram =
  2818. (ucc_geth_rx_global_pram_t *) qe_muram_addr(ugeth->
  2819. rx_glbl_pram_offset);
  2820. /* Zero out p_rx_glbl_pram */
  2821. memset(ugeth->p_rx_glbl_pram, 0, sizeof(ucc_geth_rx_global_pram_t));
  2822. /* Fill global PRAM */
  2823. /* RQPTR */
  2824. /* Size varies with number of Rx threads */
  2825. ugeth->thread_dat_rx_offset =
  2826. qe_muram_alloc(numThreadsRxNumerical *
  2827. sizeof(ucc_geth_thread_data_rx_t),
  2828. UCC_GETH_THREAD_DATA_ALIGNMENT);
  2829. if (IS_MURAM_ERR(ugeth->thread_dat_rx_offset)) {
  2830. ugeth_err
  2831. ("%s: Can not allocate DPRAM memory for p_thread_data_rx.",
  2832. __FUNCTION__);
  2833. ucc_geth_memclean(ugeth);
  2834. return -ENOMEM;
  2835. }
  2836. ugeth->p_thread_data_rx =
  2837. (ucc_geth_thread_data_rx_t *) qe_muram_addr(ugeth->
  2838. thread_dat_rx_offset);
  2839. out_be32(&ugeth->p_rx_glbl_pram->rqptr, ugeth->thread_dat_rx_offset);
  2840. /* typeorlen */
  2841. out_be16(&ugeth->p_rx_glbl_pram->typeorlen, ug_info->typeorlen);
  2842. /* rxrmonbaseptr (statistics) */
  2843. if (ug_info->
  2844. statisticsMode & UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX) {
  2845. ugeth->rx_fw_statistics_pram_offset =
  2846. qe_muram_alloc(sizeof
  2847. (ucc_geth_rx_firmware_statistics_pram_t),
  2848. UCC_GETH_RX_STATISTICS_ALIGNMENT);
  2849. if (IS_MURAM_ERR(ugeth->rx_fw_statistics_pram_offset)) {
  2850. ugeth_err
  2851. ("%s: Can not allocate DPRAM memory for"
  2852. " p_rx_fw_statistics_pram.", __FUNCTION__);
  2853. ucc_geth_memclean(ugeth);
  2854. return -ENOMEM;
  2855. }
  2856. ugeth->p_rx_fw_statistics_pram =
  2857. (ucc_geth_rx_firmware_statistics_pram_t *)
  2858. qe_muram_addr(ugeth->rx_fw_statistics_pram_offset);
  2859. /* Zero out p_rx_fw_statistics_pram */
  2860. memset(ugeth->p_rx_fw_statistics_pram, 0,
  2861. sizeof(ucc_geth_rx_firmware_statistics_pram_t));
  2862. }
  2863. /* intCoalescingPtr */
  2864. /* Size varies with number of Rx queues */
  2865. ugeth->rx_irq_coalescing_tbl_offset =
  2866. qe_muram_alloc(ug_info->numQueuesRx *
  2867. sizeof(ucc_geth_rx_interrupt_coalescing_entry_t),
  2868. UCC_GETH_RX_INTERRUPT_COALESCING_ALIGNMENT);
  2869. if (IS_MURAM_ERR(ugeth->rx_irq_coalescing_tbl_offset)) {
  2870. ugeth_err
  2871. ("%s: Can not allocate DPRAM memory for"
  2872. " p_rx_irq_coalescing_tbl.", __FUNCTION__);
  2873. ucc_geth_memclean(ugeth);
  2874. return -ENOMEM;
  2875. }
  2876. ugeth->p_rx_irq_coalescing_tbl =
  2877. (ucc_geth_rx_interrupt_coalescing_table_t *)
  2878. qe_muram_addr(ugeth->rx_irq_coalescing_tbl_offset);
  2879. out_be32(&ugeth->p_rx_glbl_pram->intcoalescingptr,
  2880. ugeth->rx_irq_coalescing_tbl_offset);
  2881. /* Fill interrupt coalescing table */
  2882. for (i = 0; i < ug_info->numQueuesRx; i++) {
  2883. out_be32(&ugeth->p_rx_irq_coalescing_tbl->coalescingentry[i].
  2884. interruptcoalescingmaxvalue,
  2885. ug_info->interruptcoalescingmaxvalue[i]);
  2886. out_be32(&ugeth->p_rx_irq_coalescing_tbl->coalescingentry[i].
  2887. interruptcoalescingcounter,
  2888. ug_info->interruptcoalescingmaxvalue[i]);
  2889. }
  2890. /* MRBLR */
  2891. init_max_rx_buff_len(uf_info->max_rx_buf_length,
  2892. &ugeth->p_rx_glbl_pram->mrblr);
  2893. /* MFLR */
  2894. out_be16(&ugeth->p_rx_glbl_pram->mflr, ug_info->maxFrameLength);
  2895. /* MINFLR */
  2896. init_min_frame_len(ug_info->minFrameLength,
  2897. &ugeth->p_rx_glbl_pram->minflr,
  2898. &ugeth->p_rx_glbl_pram->mrblr);
  2899. /* MAXD1 */
  2900. out_be16(&ugeth->p_rx_glbl_pram->maxd1, ug_info->maxD1Length);
  2901. /* MAXD2 */
  2902. out_be16(&ugeth->p_rx_glbl_pram->maxd2, ug_info->maxD2Length);
  2903. /* l2qt */
  2904. l2qt = 0;
  2905. for (i = 0; i < UCC_GETH_VLAN_PRIORITY_MAX; i++)
  2906. l2qt |= (ug_info->l2qt[i] << (28 - 4 * i));
  2907. out_be32(&ugeth->p_rx_glbl_pram->l2qt, l2qt);
  2908. /* l3qt */
  2909. for (j = 0; j < UCC_GETH_IP_PRIORITY_MAX; j += 8) {
  2910. l3qt = 0;
  2911. for (i = 0; i < 8; i++)
  2912. l3qt |= (ug_info->l3qt[j + i] << (28 - 4 * i));
  2913. out_be32(&ugeth->p_rx_glbl_pram->l3qt[j], l3qt);
  2914. }
  2915. /* vlantype */
  2916. out_be16(&ugeth->p_rx_glbl_pram->vlantype, ug_info->vlantype);
  2917. /* vlantci */
  2918. out_be16(&ugeth->p_rx_glbl_pram->vlantci, ug_info->vlantci);
  2919. /* ecamptr */
  2920. out_be32(&ugeth->p_rx_glbl_pram->ecamptr, ug_info->ecamptr);
  2921. /* RBDQPTR */
  2922. /* Size varies with number of Rx queues */
  2923. ugeth->rx_bd_qs_tbl_offset =
  2924. qe_muram_alloc(ug_info->numQueuesRx *
  2925. (sizeof(ucc_geth_rx_bd_queues_entry_t) +
  2926. sizeof(ucc_geth_rx_prefetched_bds_t)),
  2927. UCC_GETH_RX_BD_QUEUES_ALIGNMENT);
  2928. if (IS_MURAM_ERR(ugeth->rx_bd_qs_tbl_offset)) {
  2929. ugeth_err
  2930. ("%s: Can not allocate DPRAM memory for p_rx_bd_qs_tbl.",
  2931. __FUNCTION__);
  2932. ucc_geth_memclean(ugeth);
  2933. return -ENOMEM;
  2934. }
  2935. ugeth->p_rx_bd_qs_tbl =
  2936. (ucc_geth_rx_bd_queues_entry_t *) qe_muram_addr(ugeth->
  2937. rx_bd_qs_tbl_offset);
  2938. out_be32(&ugeth->p_rx_glbl_pram->rbdqptr, ugeth->rx_bd_qs_tbl_offset);
  2939. /* Zero out p_rx_bd_qs_tbl */
  2940. memset(ugeth->p_rx_bd_qs_tbl,
  2941. 0,
  2942. ug_info->numQueuesRx * (sizeof(ucc_geth_rx_bd_queues_entry_t) +
  2943. sizeof(ucc_geth_rx_prefetched_bds_t)));
  2944. /* Setup the table */
  2945. /* Assume BD rings are already established */
  2946. for (i = 0; i < ug_info->numQueuesRx; i++) {
  2947. if (ugeth->ug_info->uf_info.bd_mem_part == MEM_PART_SYSTEM) {
  2948. out_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
  2949. (u32) virt_to_phys(ugeth->p_rx_bd_ring[i]));
  2950. } else if (ugeth->ug_info->uf_info.bd_mem_part ==
  2951. MEM_PART_MURAM) {
  2952. out_be32(&ugeth->p_rx_bd_qs_tbl[i].externalbdbaseptr,
  2953. (u32) immrbar_virt_to_phys(ugeth->
  2954. p_rx_bd_ring[i]));
  2955. }
  2956. /* rest of fields handled by QE */
  2957. }
  2958. /* remoder */
  2959. /* Already has speed set */
  2960. if (ugeth->rx_extended_features)
  2961. remoder |= REMODER_RX_EXTENDED_FEATURES;
  2962. if (ug_info->rxExtendedFiltering)
  2963. remoder |= REMODER_RX_EXTENDED_FILTERING;
  2964. if (ug_info->dynamicMaxFrameLength)
  2965. remoder |= REMODER_DYNAMIC_MAX_FRAME_LENGTH;
  2966. if (ug_info->dynamicMinFrameLength)
  2967. remoder |= REMODER_DYNAMIC_MIN_FRAME_LENGTH;
  2968. remoder |=
  2969. ug_info->vlanOperationTagged << REMODER_VLAN_OPERATION_TAGGED_SHIFT;
  2970. remoder |=
  2971. ug_info->
  2972. vlanOperationNonTagged << REMODER_VLAN_OPERATION_NON_TAGGED_SHIFT;
  2973. remoder |= ug_info->rxQoSMode << REMODER_RX_QOS_MODE_SHIFT;
  2974. remoder |= ((ug_info->numQueuesRx - 1) << REMODER_NUM_OF_QUEUES_SHIFT);
  2975. if (ug_info->ipCheckSumCheck)
  2976. remoder |= REMODER_IP_CHECKSUM_CHECK;
  2977. if (ug_info->ipAddressAlignment)
  2978. remoder |= REMODER_IP_ADDRESS_ALIGNMENT;
  2979. out_be32(&ugeth->p_rx_glbl_pram->remoder, remoder);
  2980. /* Note that this function must be called */
  2981. /* ONLY AFTER p_tx_fw_statistics_pram */
  2982. /* andp_UccGethRxFirmwareStatisticsPram are allocated ! */
  2983. init_firmware_statistics_gathering_mode((ug_info->
  2984. statisticsMode &
  2985. UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_TX),
  2986. (ug_info->statisticsMode &
  2987. UCC_GETH_STATISTICS_GATHERING_MODE_FIRMWARE_RX),
  2988. &ugeth->p_tx_glbl_pram->txrmonbaseptr,
  2989. ugeth->tx_fw_statistics_pram_offset,
  2990. &ugeth->p_rx_glbl_pram->rxrmonbaseptr,
  2991. ugeth->rx_fw_statistics_pram_offset,
  2992. &ugeth->p_tx_glbl_pram->temoder,
  2993. &ugeth->p_rx_glbl_pram->remoder);
  2994. /* function code register */
  2995. ugeth->p_rx_glbl_pram->rstate = function_code;
  2996. /* initialize extended filtering */
  2997. if (ug_info->rxExtendedFiltering) {
  2998. if (!ug_info->extendedFilteringChainPointer) {
  2999. ugeth_err("%s: Null Extended Filtering Chain Pointer.",
  3000. __FUNCTION__);
  3001. ucc_geth_memclean(ugeth);
  3002. return -EINVAL;
  3003. }
  3004. /* Allocate memory for extended filtering Mode Global
  3005. Parameters */
  3006. ugeth->exf_glbl_param_offset =
  3007. qe_muram_alloc(sizeof(ucc_geth_exf_global_pram_t),
  3008. UCC_GETH_RX_EXTENDED_FILTERING_GLOBAL_PARAMETERS_ALIGNMENT);
  3009. if (IS_MURAM_ERR(ugeth->exf_glbl_param_offset)) {
  3010. ugeth_err
  3011. ("%s: Can not allocate DPRAM memory for"
  3012. " p_exf_glbl_param.", __FUNCTION__);
  3013. ucc_geth_memclean(ugeth);
  3014. return -ENOMEM;
  3015. }
  3016. ugeth->p_exf_glbl_param =
  3017. (ucc_geth_exf_global_pram_t *) qe_muram_addr(ugeth->
  3018. exf_glbl_param_offset);
  3019. out_be32(&ugeth->p_rx_glbl_pram->exfGlobalParam,
  3020. ugeth->exf_glbl_param_offset);
  3021. out_be32(&ugeth->p_exf_glbl_param->l2pcdptr,
  3022. (u32) ug_info->extendedFilteringChainPointer);
  3023. } else { /* initialize 82xx style address filtering */
  3024. /* Init individual address recognition registers to disabled */
  3025. for (j = 0; j < NUM_OF_PADDRS; j++)
  3026. ugeth_82xx_filtering_clear_addr_in_paddr(ugeth, (u8) j);
  3027. /* Create CQs for hash tables */
  3028. if (ug_info->maxGroupAddrInHash > 0) {
  3029. INIT_LIST_HEAD(&ugeth->group_hash_q);
  3030. }
  3031. if (ug_info->maxIndAddrInHash > 0) {
  3032. INIT_LIST_HEAD(&ugeth->ind_hash_q);
  3033. }
  3034. p_82xx_addr_filt =
  3035. (ucc_geth_82xx_address_filtering_pram_t *) ugeth->
  3036. p_rx_glbl_pram->addressfiltering;
  3037. ugeth_82xx_filtering_clear_all_addr_in_hash(ugeth,
  3038. ENET_ADDR_TYPE_GROUP);
  3039. ugeth_82xx_filtering_clear_all_addr_in_hash(ugeth,
  3040. ENET_ADDR_TYPE_INDIVIDUAL);
  3041. }
  3042. /*
  3043. * Initialize UCC at QE level
  3044. */
  3045. command = QE_INIT_TX_RX;
  3046. /* Allocate shadow InitEnet command parameter structure.
  3047. * This is needed because after the InitEnet command is executed,
  3048. * the structure in DPRAM is released, because DPRAM is a premium
  3049. * resource.
  3050. * This shadow structure keeps a copy of what was done so that the
  3051. * allocated resources can be released when the channel is freed.
  3052. */
  3053. if (!(ugeth->p_init_enet_param_shadow =
  3054. (ucc_geth_init_pram_t *) kmalloc(sizeof(ucc_geth_init_pram_t),
  3055. GFP_KERNEL))) {
  3056. ugeth_err
  3057. ("%s: Can not allocate memory for"
  3058. " p_UccInitEnetParamShadows.", __FUNCTION__);
  3059. ucc_geth_memclean(ugeth);
  3060. return -ENOMEM;
  3061. }
  3062. /* Zero out *p_init_enet_param_shadow */
  3063. memset((char *)ugeth->p_init_enet_param_shadow,
  3064. 0, sizeof(ucc_geth_init_pram_t));
  3065. /* Fill shadow InitEnet command parameter structure */
  3066. ugeth->p_init_enet_param_shadow->resinit1 =
  3067. ENET_INIT_PARAM_MAGIC_RES_INIT1;
  3068. ugeth->p_init_enet_param_shadow->resinit2 =
  3069. ENET_INIT_PARAM_MAGIC_RES_INIT2;
  3070. ugeth->p_init_enet_param_shadow->resinit3 =
  3071. ENET_INIT_PARAM_MAGIC_RES_INIT3;
  3072. ugeth->p_init_enet_param_shadow->resinit4 =
  3073. ENET_INIT_PARAM_MAGIC_RES_INIT4;
  3074. ugeth->p_init_enet_param_shadow->resinit5 =
  3075. ENET_INIT_PARAM_MAGIC_RES_INIT5;
  3076. ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
  3077. ((u32) ug_info->numThreadsRx) << ENET_INIT_PARAM_RGF_SHIFT;
  3078. ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
  3079. ((u32) ug_info->numThreadsTx) << ENET_INIT_PARAM_TGF_SHIFT;
  3080. ugeth->p_init_enet_param_shadow->rgftgfrxglobal |=
  3081. ugeth->rx_glbl_pram_offset | ug_info->riscRx;
  3082. if ((ug_info->largestexternallookupkeysize !=
  3083. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE)
  3084. && (ug_info->largestexternallookupkeysize !=
  3085. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
  3086. && (ug_info->largestexternallookupkeysize !=
  3087. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_16_BYTES)) {
  3088. ugeth_err("%s: Invalid largest External Lookup Key Size.",
  3089. __FUNCTION__);
  3090. ucc_geth_memclean(ugeth);
  3091. return -EINVAL;
  3092. }
  3093. ugeth->p_init_enet_param_shadow->largestexternallookupkeysize =
  3094. ug_info->largestexternallookupkeysize;
  3095. size = sizeof(ucc_geth_thread_rx_pram_t);
  3096. if (ug_info->rxExtendedFiltering) {
  3097. size += THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING;
  3098. if (ug_info->largestexternallookupkeysize ==
  3099. QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES)
  3100. size +=
  3101. THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_8;
  3102. if (ug_info->largestexternallookupkeysize ==
  3103. QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES)
  3104. size +=
  3105. THREAD_RX_PRAM_ADDITIONAL_FOR_EXTENDED_FILTERING_16;
  3106. }
  3107. if ((ret_val = fill_init_enet_entries(ugeth, &(ugeth->
  3108. p_init_enet_param_shadow->rxthread[0]),
  3109. (u8) (numThreadsRxNumerical + 1)
  3110. /* Rx needs one extra for terminator */
  3111. , size, UCC_GETH_THREAD_RX_PRAM_ALIGNMENT,
  3112. ug_info->riscRx, 1)) != 0) {
  3113. ugeth_err("%s: Can not fill p_init_enet_param_shadow.",
  3114. __FUNCTION__);
  3115. ucc_geth_memclean(ugeth);
  3116. return ret_val;
  3117. }
  3118. ugeth->p_init_enet_param_shadow->txglobal =
  3119. ugeth->tx_glbl_pram_offset | ug_info->riscTx;
  3120. if ((ret_val =
  3121. fill_init_enet_entries(ugeth,
  3122. &(ugeth->p_init_enet_param_shadow->
  3123. txthread[0]), numThreadsTxNumerical,
  3124. sizeof(ucc_geth_thread_tx_pram_t),
  3125. UCC_GETH_THREAD_TX_PRAM_ALIGNMENT,
  3126. ug_info->riscTx, 0)) != 0) {
  3127. ugeth_err("%s: Can not fill p_init_enet_param_shadow.",
  3128. __FUNCTION__);
  3129. ucc_geth_memclean(ugeth);
  3130. return ret_val;
  3131. }
  3132. /* Load Rx bds with buffers */
  3133. for (i = 0; i < ug_info->numQueuesRx; i++) {
  3134. if ((ret_val = rx_bd_buffer_set(ugeth, (u8) i)) != 0) {
  3135. ugeth_err("%s: Can not fill Rx bds with buffers.",
  3136. __FUNCTION__);
  3137. ucc_geth_memclean(ugeth);
  3138. return ret_val;
  3139. }
  3140. }
  3141. /* Allocate InitEnet command parameter structure */
  3142. init_enet_pram_offset = qe_muram_alloc(sizeof(ucc_geth_init_pram_t), 4);
  3143. if (IS_MURAM_ERR(init_enet_pram_offset)) {
  3144. ugeth_err
  3145. ("%s: Can not allocate DPRAM memory for p_init_enet_pram.",
  3146. __FUNCTION__);
  3147. ucc_geth_memclean(ugeth);
  3148. return -ENOMEM;
  3149. }
  3150. p_init_enet_pram =
  3151. (ucc_geth_init_pram_t *) qe_muram_addr(init_enet_pram_offset);
  3152. /* Copy shadow InitEnet command parameter structure into PRAM */
  3153. p_init_enet_pram->resinit1 = ugeth->p_init_enet_param_shadow->resinit1;
  3154. p_init_enet_pram->resinit2 = ugeth->p_init_enet_param_shadow->resinit2;
  3155. p_init_enet_pram->resinit3 = ugeth->p_init_enet_param_shadow->resinit3;
  3156. p_init_enet_pram->resinit4 = ugeth->p_init_enet_param_shadow->resinit4;
  3157. out_be16(&p_init_enet_pram->resinit5,
  3158. ugeth->p_init_enet_param_shadow->resinit5);
  3159. p_init_enet_pram->largestexternallookupkeysize =
  3160. ugeth->p_init_enet_param_shadow->largestexternallookupkeysize;
  3161. out_be32(&p_init_enet_pram->rgftgfrxglobal,
  3162. ugeth->p_init_enet_param_shadow->rgftgfrxglobal);
  3163. for (i = 0; i < ENET_INIT_PARAM_MAX_ENTRIES_RX; i++)
  3164. out_be32(&p_init_enet_pram->rxthread[i],
  3165. ugeth->p_init_enet_param_shadow->rxthread[i]);
  3166. out_be32(&p_init_enet_pram->txglobal,
  3167. ugeth->p_init_enet_param_shadow->txglobal);
  3168. for (i = 0; i < ENET_INIT_PARAM_MAX_ENTRIES_TX; i++)
  3169. out_be32(&p_init_enet_pram->txthread[i],
  3170. ugeth->p_init_enet_param_shadow->txthread[i]);
  3171. /* Issue QE command */
  3172. cecr_subblock =
  3173. ucc_fast_get_qe_cr_subblock(ugeth->ug_info->uf_info.ucc_num);
  3174. qe_issue_cmd(command, cecr_subblock, (u8) QE_CR_PROTOCOL_ETHERNET,
  3175. init_enet_pram_offset);
  3176. /* Free InitEnet command parameter */
  3177. qe_muram_free(init_enet_pram_offset);
  3178. return 0;
  3179. }
  3180. /* returns a net_device_stats structure pointer */
  3181. static struct net_device_stats *ucc_geth_get_stats(struct net_device *dev)
  3182. {
  3183. ucc_geth_private_t *ugeth = netdev_priv(dev);
  3184. return &(ugeth->stats);
  3185. }
  3186. /* ucc_geth_timeout gets called when a packet has not been
  3187. * transmitted after a set amount of time.
  3188. * For now, assume that clearing out all the structures, and
  3189. * starting over will fix the problem. */
  3190. static void ucc_geth_timeout(struct net_device *dev)
  3191. {
  3192. ucc_geth_private_t *ugeth = netdev_priv(dev);
  3193. ugeth_vdbg("%s: IN", __FUNCTION__);
  3194. ugeth->stats.tx_errors++;
  3195. ugeth_dump_regs(ugeth);
  3196. if (dev->flags & IFF_UP) {
  3197. ucc_geth_stop(ugeth);
  3198. ucc_geth_startup(ugeth);
  3199. }
  3200. netif_schedule(dev);
  3201. }
  3202. /* This is called by the kernel when a frame is ready for transmission. */
  3203. /* It is pointed to by the dev->hard_start_xmit function pointer */
  3204. static int ucc_geth_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3205. {
  3206. ucc_geth_private_t *ugeth = netdev_priv(dev);
  3207. u8 *bd; /* BD pointer */
  3208. u32 bd_status;
  3209. u8 txQ = 0;
  3210. ugeth_vdbg("%s: IN", __FUNCTION__);
  3211. spin_lock_irq(&ugeth->lock);
  3212. ugeth->stats.tx_bytes += skb->len;
  3213. /* Start from the next BD that should be filled */
  3214. bd = ugeth->txBd[txQ];
  3215. bd_status = BD_STATUS_AND_LENGTH(bd);
  3216. /* Save the skb pointer so we can free it later */
  3217. ugeth->tx_skbuff[txQ][ugeth->skb_curtx[txQ]] = skb;
  3218. /* Update the current skb pointer (wrapping if this was the last) */
  3219. ugeth->skb_curtx[txQ] =
  3220. (ugeth->skb_curtx[txQ] +
  3221. 1) & TX_RING_MOD_MASK(ugeth->ug_info->bdRingLenTx[txQ]);
  3222. /* set up the buffer descriptor */
  3223. BD_BUFFER_SET(bd,
  3224. dma_map_single(NULL, skb->data, skb->len, DMA_TO_DEVICE));
  3225. //printk(KERN_DEBUG"skb->data is 0x%x\n",skb->data);
  3226. bd_status = (bd_status & T_W) | T_R | T_I | T_L | skb->len;
  3227. BD_STATUS_AND_LENGTH_SET(bd, bd_status);
  3228. dev->trans_start = jiffies;
  3229. /* Move to next BD in the ring */
  3230. if (!(bd_status & T_W))
  3231. ugeth->txBd[txQ] = bd + UCC_GETH_SIZE_OF_BD;
  3232. else
  3233. ugeth->txBd[txQ] = ugeth->p_tx_bd_ring[txQ];
  3234. /* If the next BD still needs to be cleaned up, then the bds
  3235. are full. We need to tell the kernel to stop sending us stuff. */
  3236. if (bd == ugeth->confBd[txQ]) {
  3237. if (!netif_queue_stopped(dev))
  3238. netif_stop_queue(dev);
  3239. }
  3240. if (ugeth->p_scheduler) {
  3241. ugeth->cpucount[txQ]++;
  3242. /* Indicate to QE that there are more Tx bds ready for
  3243. transmission */
  3244. /* This is done by writing a running counter of the bd
  3245. count to the scheduler PRAM. */
  3246. out_be16(ugeth->p_cpucount[txQ], ugeth->cpucount[txQ]);
  3247. }
  3248. spin_unlock_irq(&ugeth->lock);
  3249. return 0;
  3250. }
  3251. static int ucc_geth_rx(ucc_geth_private_t *ugeth, u8 rxQ, int rx_work_limit)
  3252. {
  3253. struct sk_buff *skb;
  3254. u8 *bd;
  3255. u16 length, howmany = 0;
  3256. u32 bd_status;
  3257. u8 *bdBuffer;
  3258. ugeth_vdbg("%s: IN", __FUNCTION__);
  3259. spin_lock(&ugeth->lock);
  3260. /* collect received buffers */
  3261. bd = ugeth->rxBd[rxQ];
  3262. bd_status = BD_STATUS_AND_LENGTH(bd);
  3263. /* while there are received buffers and BD is full (~R_E) */
  3264. while (!((bd_status & (R_E)) || (--rx_work_limit < 0))) {
  3265. bdBuffer = (u8 *) BD_BUFFER(bd);
  3266. length = (u16) ((bd_status & BD_LENGTH_MASK) - 4);
  3267. skb = ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]];
  3268. /* determine whether buffer is first, last, first and last
  3269. (single buffer frame) or middle (not first and not last) */
  3270. if (!skb ||
  3271. (!(bd_status & (R_F | R_L))) ||
  3272. (bd_status & R_ERRORS_FATAL)) {
  3273. ugeth_vdbg("%s, %d: ERROR!!! skb - 0x%08x",
  3274. __FUNCTION__, __LINE__, (u32) skb);
  3275. if (skb)
  3276. dev_kfree_skb_any(skb);
  3277. ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]] = NULL;
  3278. ugeth->stats.rx_dropped++;
  3279. } else {
  3280. ugeth->stats.rx_packets++;
  3281. howmany++;
  3282. /* Prep the skb for the packet */
  3283. skb_put(skb, length);
  3284. /* Tell the skb what kind of packet this is */
  3285. skb->protocol = eth_type_trans(skb, ugeth->dev);
  3286. ugeth->stats.rx_bytes += length;
  3287. /* Send the packet up the stack */
  3288. #ifdef CONFIG_UGETH_NAPI
  3289. netif_receive_skb(skb);
  3290. #else
  3291. netif_rx(skb);
  3292. #endif /* CONFIG_UGETH_NAPI */
  3293. }
  3294. ugeth->dev->last_rx = jiffies;
  3295. skb = get_new_skb(ugeth, bd);
  3296. if (!skb) {
  3297. ugeth_warn("%s: No Rx Data Buffer", __FUNCTION__);
  3298. spin_unlock(&ugeth->lock);
  3299. ugeth->stats.rx_dropped++;
  3300. break;
  3301. }
  3302. ugeth->rx_skbuff[rxQ][ugeth->skb_currx[rxQ]] = skb;
  3303. /* update to point at the next skb */
  3304. ugeth->skb_currx[rxQ] =
  3305. (ugeth->skb_currx[rxQ] +
  3306. 1) & RX_RING_MOD_MASK(ugeth->ug_info->bdRingLenRx[rxQ]);
  3307. if (bd_status & R_W)
  3308. bd = ugeth->p_rx_bd_ring[rxQ];
  3309. else
  3310. bd += UCC_GETH_SIZE_OF_BD;
  3311. bd_status = BD_STATUS_AND_LENGTH(bd);
  3312. }
  3313. ugeth->rxBd[rxQ] = bd;
  3314. spin_unlock(&ugeth->lock);
  3315. return howmany;
  3316. }
  3317. static int ucc_geth_tx(struct net_device *dev, u8 txQ)
  3318. {
  3319. /* Start from the next BD that should be filled */
  3320. ucc_geth_private_t *ugeth = netdev_priv(dev);
  3321. u8 *bd; /* BD pointer */
  3322. u32 bd_status;
  3323. bd = ugeth->confBd[txQ];
  3324. bd_status = BD_STATUS_AND_LENGTH(bd);
  3325. /* Normal processing. */
  3326. while ((bd_status & T_R) == 0) {
  3327. /* BD contains already transmitted buffer. */
  3328. /* Handle the transmitted buffer and release */
  3329. /* the BD to be used with the current frame */
  3330. if ((bd = ugeth->txBd[txQ]) && (netif_queue_stopped(dev) == 0))
  3331. break;
  3332. ugeth->stats.tx_packets++;
  3333. /* Free the sk buffer associated with this TxBD */
  3334. dev_kfree_skb_irq(ugeth->
  3335. tx_skbuff[txQ][ugeth->skb_dirtytx[txQ]]);
  3336. ugeth->tx_skbuff[txQ][ugeth->skb_dirtytx[txQ]] = NULL;
  3337. ugeth->skb_dirtytx[txQ] =
  3338. (ugeth->skb_dirtytx[txQ] +
  3339. 1) & TX_RING_MOD_MASK(ugeth->ug_info->bdRingLenTx[txQ]);
  3340. /* We freed a buffer, so now we can restart transmission */
  3341. if (netif_queue_stopped(dev))
  3342. netif_wake_queue(dev);
  3343. /* Advance the confirmation BD pointer */
  3344. if (!(bd_status & T_W))
  3345. ugeth->confBd[txQ] += UCC_GETH_SIZE_OF_BD;
  3346. else
  3347. ugeth->confBd[txQ] = ugeth->p_tx_bd_ring[txQ];
  3348. }
  3349. return 0;
  3350. }
  3351. #ifdef CONFIG_UGETH_NAPI
  3352. static int ucc_geth_poll(struct net_device *dev, int *budget)
  3353. {
  3354. ucc_geth_private_t *ugeth = netdev_priv(dev);
  3355. int howmany;
  3356. int rx_work_limit = *budget;
  3357. u8 rxQ = 0;
  3358. if (rx_work_limit > dev->quota)
  3359. rx_work_limit = dev->quota;
  3360. howmany = ucc_geth_rx(ugeth, rxQ, rx_work_limit);
  3361. dev->quota -= howmany;
  3362. rx_work_limit -= howmany;
  3363. *budget -= howmany;
  3364. if (rx_work_limit >= 0)
  3365. netif_rx_complete(dev);
  3366. return (rx_work_limit < 0) ? 1 : 0;
  3367. }
  3368. #endif /* CONFIG_UGETH_NAPI */
  3369. static irqreturn_t ucc_geth_irq_handler(int irq, void *info,
  3370. struct pt_regs *regs)
  3371. {
  3372. struct net_device *dev = (struct net_device *)info;
  3373. ucc_geth_private_t *ugeth = netdev_priv(dev);
  3374. ucc_fast_private_t *uccf;
  3375. ucc_geth_info_t *ug_info;
  3376. register u32 ucce = 0;
  3377. register u32 bit_mask = UCCE_RXBF_SINGLE_MASK;
  3378. register u32 tx_mask = UCCE_TXBF_SINGLE_MASK;
  3379. register u8 i;
  3380. ugeth_vdbg("%s: IN", __FUNCTION__);
  3381. if (!ugeth)
  3382. return IRQ_NONE;
  3383. uccf = ugeth->uccf;
  3384. ug_info = ugeth->ug_info;
  3385. do {
  3386. ucce |= (u32) (in_be32(uccf->p_ucce) & in_be32(uccf->p_uccm));
  3387. /* clear event bits for next time */
  3388. /* Side effect here is to mask ucce variable
  3389. for future processing below. */
  3390. out_be32(uccf->p_ucce, ucce); /* Clear with ones,
  3391. but only bits in UCCM */
  3392. /* We ignore Tx interrupts because Tx confirmation is
  3393. done inside Tx routine */
  3394. for (i = 0; i < ug_info->numQueuesRx; i++) {
  3395. if (ucce & bit_mask)
  3396. ucc_geth_rx(ugeth, i,
  3397. (int)ugeth->ug_info->
  3398. bdRingLenRx[i]);
  3399. ucce &= ~bit_mask;
  3400. bit_mask <<= 1;
  3401. }
  3402. for (i = 0; i < ug_info->numQueuesTx; i++) {
  3403. if (ucce & tx_mask)
  3404. ucc_geth_tx(dev, i);
  3405. ucce &= ~tx_mask;
  3406. tx_mask <<= 1;
  3407. }
  3408. /* Exceptions */
  3409. if (ucce & UCCE_BSY) {
  3410. ugeth_vdbg("Got BUSY irq!!!!");
  3411. ugeth->stats.rx_errors++;
  3412. ucce &= ~UCCE_BSY;
  3413. }
  3414. if (ucce & UCCE_OTHER) {
  3415. ugeth_vdbg("Got frame with error (ucce - 0x%08x)!!!!",
  3416. ucce);
  3417. ugeth->stats.rx_errors++;
  3418. ucce &= ~ucce;
  3419. }
  3420. }
  3421. while (ucce);
  3422. return IRQ_HANDLED;
  3423. }
  3424. static irqreturn_t phy_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  3425. {
  3426. struct net_device *dev = (struct net_device *)dev_id;
  3427. ucc_geth_private_t *ugeth = netdev_priv(dev);
  3428. ugeth_vdbg("%s: IN", __FUNCTION__);
  3429. /* Clear the interrupt */
  3430. mii_clear_phy_interrupt(ugeth->mii_info);
  3431. /* Disable PHY interrupts */
  3432. mii_configure_phy_interrupt(ugeth->mii_info, MII_INTERRUPT_DISABLED);
  3433. /* Schedule the phy change */
  3434. schedule_work(&ugeth->tq);
  3435. return IRQ_HANDLED;
  3436. }
  3437. /* Scheduled by the phy_interrupt/timer to handle PHY changes */
  3438. static void ugeth_phy_change(void *data)
  3439. {
  3440. struct net_device *dev = (struct net_device *)data;
  3441. ucc_geth_private_t *ugeth = netdev_priv(dev);
  3442. ucc_geth_t *ug_regs;
  3443. int result = 0;
  3444. ugeth_vdbg("%s: IN", __FUNCTION__);
  3445. ug_regs = ugeth->ug_regs;
  3446. /* Delay to give the PHY a chance to change the
  3447. * register state */
  3448. msleep(1);
  3449. /* Update the link, speed, duplex */
  3450. result = ugeth->mii_info->phyinfo->read_status(ugeth->mii_info);
  3451. /* Adjust the known status as long as the link
  3452. * isn't still coming up */
  3453. if ((0 == result) || (ugeth->mii_info->link == 0))
  3454. adjust_link(dev);
  3455. /* Reenable interrupts, if needed */
  3456. if (ugeth->ug_info->board_flags & FSL_UGETH_BRD_HAS_PHY_INTR)
  3457. mii_configure_phy_interrupt(ugeth->mii_info,
  3458. MII_INTERRUPT_ENABLED);
  3459. }
  3460. /* Called every so often on systems that don't interrupt
  3461. * the core for PHY changes */
  3462. static void ugeth_phy_timer(unsigned long data)
  3463. {
  3464. struct net_device *dev = (struct net_device *)data;
  3465. ucc_geth_private_t *ugeth = netdev_priv(dev);
  3466. schedule_work(&ugeth->tq);
  3467. mod_timer(&ugeth->phy_info_timer, jiffies + PHY_CHANGE_TIME * HZ);
  3468. }
  3469. /* Keep trying aneg for some time
  3470. * If, after GFAR_AN_TIMEOUT seconds, it has not
  3471. * finished, we switch to forced.
  3472. * Either way, once the process has completed, we either
  3473. * request the interrupt, or switch the timer over to
  3474. * using ugeth_phy_timer to check status */
  3475. static void ugeth_phy_startup_timer(unsigned long data)
  3476. {
  3477. struct ugeth_mii_info *mii_info = (struct ugeth_mii_info *)data;
  3478. ucc_geth_private_t *ugeth = netdev_priv(mii_info->dev);
  3479. static int secondary = UGETH_AN_TIMEOUT;
  3480. int result;
  3481. /* Configure the Auto-negotiation */
  3482. result = mii_info->phyinfo->config_aneg(mii_info);
  3483. /* If autonegotiation failed to start, and
  3484. * we haven't timed out, reset the timer, and return */
  3485. if (result && secondary--) {
  3486. mod_timer(&ugeth->phy_info_timer, jiffies + HZ);
  3487. return;
  3488. } else if (result) {
  3489. /* Couldn't start autonegotiation.
  3490. * Try switching to forced */
  3491. mii_info->autoneg = 0;
  3492. result = mii_info->phyinfo->config_aneg(mii_info);
  3493. /* Forcing failed! Give up */
  3494. if (result) {
  3495. ugeth_err("%s: Forcing failed!", mii_info->dev->name);
  3496. return;
  3497. }
  3498. }
  3499. /* Kill the timer so it can be restarted */
  3500. del_timer_sync(&ugeth->phy_info_timer);
  3501. /* Grab the PHY interrupt, if necessary/possible */
  3502. if (ugeth->ug_info->board_flags & FSL_UGETH_BRD_HAS_PHY_INTR) {
  3503. if (request_irq(ugeth->ug_info->phy_interrupt,
  3504. phy_interrupt,
  3505. SA_SHIRQ, "phy_interrupt", mii_info->dev) < 0) {
  3506. ugeth_err("%s: Can't get IRQ %d (PHY)",
  3507. mii_info->dev->name,
  3508. ugeth->ug_info->phy_interrupt);
  3509. } else {
  3510. mii_configure_phy_interrupt(ugeth->mii_info,
  3511. MII_INTERRUPT_ENABLED);
  3512. return;
  3513. }
  3514. }
  3515. /* Start the timer again, this time in order to
  3516. * handle a change in status */
  3517. init_timer(&ugeth->phy_info_timer);
  3518. ugeth->phy_info_timer.function = &ugeth_phy_timer;
  3519. ugeth->phy_info_timer.data = (unsigned long)mii_info->dev;
  3520. mod_timer(&ugeth->phy_info_timer, jiffies + PHY_CHANGE_TIME * HZ);
  3521. }
  3522. /* Called when something needs to use the ethernet device */
  3523. /* Returns 0 for success. */
  3524. static int ucc_geth_open(struct net_device *dev)
  3525. {
  3526. ucc_geth_private_t *ugeth = netdev_priv(dev);
  3527. int err;
  3528. ugeth_vdbg("%s: IN", __FUNCTION__);
  3529. /* Test station address */
  3530. if (dev->dev_addr[0] & ENET_GROUP_ADDR) {
  3531. ugeth_err("%s: Multicast address used for station address"
  3532. " - is this what you wanted?", __FUNCTION__);
  3533. return -EINVAL;
  3534. }
  3535. err = ucc_geth_startup(ugeth);
  3536. if (err) {
  3537. ugeth_err("%s: Cannot configure net device, aborting.",
  3538. dev->name);
  3539. return err;
  3540. }
  3541. err = adjust_enet_interface(ugeth);
  3542. if (err) {
  3543. ugeth_err("%s: Cannot configure net device, aborting.",
  3544. dev->name);
  3545. return err;
  3546. }
  3547. /* Set MACSTNADDR1, MACSTNADDR2 */
  3548. /* For more details see the hardware spec. */
  3549. init_mac_station_addr_regs(dev->dev_addr[0],
  3550. dev->dev_addr[1],
  3551. dev->dev_addr[2],
  3552. dev->dev_addr[3],
  3553. dev->dev_addr[4],
  3554. dev->dev_addr[5],
  3555. &ugeth->ug_regs->macstnaddr1,
  3556. &ugeth->ug_regs->macstnaddr2);
  3557. err = init_phy(dev);
  3558. if (err) {
  3559. ugeth_err("%s: Cannot initialzie PHY, aborting.", dev->name);
  3560. return err;
  3561. }
  3562. #ifndef CONFIG_UGETH_NAPI
  3563. err =
  3564. request_irq(ugeth->ug_info->uf_info.irq, ucc_geth_irq_handler, 0,
  3565. "UCC Geth", dev);
  3566. if (err) {
  3567. ugeth_err("%s: Cannot get IRQ for net device, aborting.",
  3568. dev->name);
  3569. ucc_geth_stop(ugeth);
  3570. return err;
  3571. }
  3572. #endif /* CONFIG_UGETH_NAPI */
  3573. /* Set up the PHY change work queue */
  3574. INIT_WORK(&ugeth->tq, ugeth_phy_change, dev);
  3575. init_timer(&ugeth->phy_info_timer);
  3576. ugeth->phy_info_timer.function = &ugeth_phy_startup_timer;
  3577. ugeth->phy_info_timer.data = (unsigned long)ugeth->mii_info;
  3578. mod_timer(&ugeth->phy_info_timer, jiffies + HZ);
  3579. err = ugeth_enable(ugeth, COMM_DIR_RX_AND_TX);
  3580. if (err) {
  3581. ugeth_err("%s: Cannot enable net device, aborting.", dev->name);
  3582. ucc_geth_stop(ugeth);
  3583. return err;
  3584. }
  3585. netif_start_queue(dev);
  3586. return err;
  3587. }
  3588. /* Stops the kernel queue, and halts the controller */
  3589. static int ucc_geth_close(struct net_device *dev)
  3590. {
  3591. ucc_geth_private_t *ugeth = netdev_priv(dev);
  3592. ugeth_vdbg("%s: IN", __FUNCTION__);
  3593. ucc_geth_stop(ugeth);
  3594. /* Shutdown the PHY */
  3595. if (ugeth->mii_info->phyinfo->close)
  3596. ugeth->mii_info->phyinfo->close(ugeth->mii_info);
  3597. kfree(ugeth->mii_info);
  3598. netif_stop_queue(dev);
  3599. return 0;
  3600. }
  3601. const struct ethtool_ops ucc_geth_ethtool_ops = { };
  3602. static int ucc_geth_probe(struct device *device)
  3603. {
  3604. struct platform_device *pdev = to_platform_device(device);
  3605. struct ucc_geth_platform_data *ugeth_pdata;
  3606. struct net_device *dev = NULL;
  3607. struct ucc_geth_private *ugeth = NULL;
  3608. struct ucc_geth_info *ug_info;
  3609. int err;
  3610. static int mii_mng_configured = 0;
  3611. ugeth_vdbg("%s: IN", __FUNCTION__);
  3612. ugeth_pdata = (struct ucc_geth_platform_data *)pdev->dev.platform_data;
  3613. ug_info = &ugeth_info[pdev->id];
  3614. ug_info->uf_info.ucc_num = pdev->id;
  3615. ug_info->uf_info.rx_clock = ugeth_pdata->rx_clock;
  3616. ug_info->uf_info.tx_clock = ugeth_pdata->tx_clock;
  3617. ug_info->uf_info.regs = ugeth_pdata->phy_reg_addr;
  3618. ug_info->uf_info.irq = platform_get_irq(pdev, 0);
  3619. ug_info->phy_address = ugeth_pdata->phy_id;
  3620. ug_info->enet_interface = ugeth_pdata->phy_interface;
  3621. ug_info->board_flags = ugeth_pdata->board_flags;
  3622. ug_info->phy_interrupt = ugeth_pdata->phy_interrupt;
  3623. printk(KERN_INFO "ucc_geth: UCC%1d at 0x%8x (irq = %d) \n",
  3624. ug_info->uf_info.ucc_num + 1, ug_info->uf_info.regs,
  3625. ug_info->uf_info.irq);
  3626. if (ug_info == NULL) {
  3627. ugeth_err("%s: [%d] Missing additional data!", __FUNCTION__,
  3628. pdev->id);
  3629. return -ENODEV;
  3630. }
  3631. if (!mii_mng_configured) {
  3632. ucc_set_qe_mux_mii_mng(ug_info->uf_info.ucc_num);
  3633. mii_mng_configured = 1;
  3634. }
  3635. /* Create an ethernet device instance */
  3636. dev = alloc_etherdev(sizeof(*ugeth));
  3637. if (dev == NULL)
  3638. return -ENOMEM;
  3639. ugeth = netdev_priv(dev);
  3640. spin_lock_init(&ugeth->lock);
  3641. dev_set_drvdata(device, dev);
  3642. /* Set the dev->base_addr to the gfar reg region */
  3643. dev->base_addr = (unsigned long)(ug_info->uf_info.regs);
  3644. SET_MODULE_OWNER(dev);
  3645. SET_NETDEV_DEV(dev, device);
  3646. /* Fill in the dev structure */
  3647. dev->open = ucc_geth_open;
  3648. dev->hard_start_xmit = ucc_geth_start_xmit;
  3649. dev->tx_timeout = ucc_geth_timeout;
  3650. dev->watchdog_timeo = TX_TIMEOUT;
  3651. #ifdef CONFIG_UGETH_NAPI
  3652. dev->poll = ucc_geth_poll;
  3653. dev->weight = UCC_GETH_DEV_WEIGHT;
  3654. #endif /* CONFIG_UGETH_NAPI */
  3655. dev->stop = ucc_geth_close;
  3656. dev->get_stats = ucc_geth_get_stats;
  3657. // dev->change_mtu = ucc_geth_change_mtu;
  3658. dev->mtu = 1500;
  3659. dev->set_multicast_list = ucc_geth_set_multi;
  3660. dev->ethtool_ops = &ucc_geth_ethtool_ops;
  3661. err = register_netdev(dev);
  3662. if (err) {
  3663. ugeth_err("%s: Cannot register net device, aborting.",
  3664. dev->name);
  3665. free_netdev(dev);
  3666. return err;
  3667. }
  3668. ugeth->ug_info = ug_info;
  3669. ugeth->dev = dev;
  3670. memcpy(dev->dev_addr, ugeth_pdata->mac_addr, 6);
  3671. return 0;
  3672. }
  3673. static int ucc_geth_remove(struct device *device)
  3674. {
  3675. struct net_device *dev = dev_get_drvdata(device);
  3676. struct ucc_geth_private *ugeth = netdev_priv(dev);
  3677. dev_set_drvdata(device, NULL);
  3678. ucc_geth_memclean(ugeth);
  3679. free_netdev(dev);
  3680. return 0;
  3681. }
  3682. /* Structure for a device driver */
  3683. static struct device_driver ucc_geth_driver = {
  3684. .name = DRV_NAME,
  3685. .bus = &platform_bus_type,
  3686. .probe = ucc_geth_probe,
  3687. .remove = ucc_geth_remove,
  3688. };
  3689. static int __init ucc_geth_init(void)
  3690. {
  3691. int i;
  3692. printk(KERN_INFO "ucc_geth: " DRV_DESC "\n");
  3693. for (i = 0; i < 8; i++)
  3694. memcpy(&(ugeth_info[i]), &ugeth_primary_info,
  3695. sizeof(ugeth_primary_info));
  3696. return driver_register(&ucc_geth_driver);
  3697. }
  3698. static void __exit ucc_geth_exit(void)
  3699. {
  3700. driver_unregister(&ucc_geth_driver);
  3701. }
  3702. module_init(ucc_geth_init);
  3703. module_exit(ucc_geth_exit);
  3704. MODULE_AUTHOR("Freescale Semiconductor, Inc");
  3705. MODULE_DESCRIPTION(DRV_DESC);
  3706. MODULE_LICENSE("GPL");