mv643xx_eth.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785
  1. /*
  2. * drivers/net/mv643xx_eth.c - Driver for MV643XX ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 rabeeh@galileo.co.il
  7. *
  8. * Copyright (C) 2003 PMC-Sierra, Inc.,
  9. * written by Manish Lachwani
  10. *
  11. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  12. *
  13. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  14. * Dale Farnsworth <dale@farnsworth.org>
  15. *
  16. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  17. * <sjhill@realitydiluted.com>
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License
  21. * as published by the Free Software Foundation; either version 2
  22. * of the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  32. */
  33. #include <linux/init.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/in.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/udp.h>
  39. #include <linux/etherdevice.h>
  40. #include <linux/bitops.h>
  41. #include <linux/delay.h>
  42. #include <linux/ethtool.h>
  43. #include <linux/platform_device.h>
  44. #include <asm/io.h>
  45. #include <asm/types.h>
  46. #include <asm/pgtable.h>
  47. #include <asm/system.h>
  48. #include <asm/delay.h>
  49. #include "mv643xx_eth.h"
  50. /* Static function declarations */
  51. static void eth_port_uc_addr_get(struct net_device *dev,
  52. unsigned char *MacAddr);
  53. static void eth_port_set_multicast_list(struct net_device *);
  54. static void mv643xx_eth_port_enable_tx(unsigned int port_num,
  55. unsigned int queues);
  56. static void mv643xx_eth_port_enable_rx(unsigned int port_num,
  57. unsigned int queues);
  58. static unsigned int mv643xx_eth_port_disable_tx(unsigned int port_num);
  59. static unsigned int mv643xx_eth_port_disable_rx(unsigned int port_num);
  60. static int mv643xx_eth_open(struct net_device *);
  61. static int mv643xx_eth_stop(struct net_device *);
  62. static int mv643xx_eth_change_mtu(struct net_device *, int);
  63. static struct net_device_stats *mv643xx_eth_get_stats(struct net_device *);
  64. static void eth_port_init_mac_tables(unsigned int eth_port_num);
  65. #ifdef MV643XX_NAPI
  66. static int mv643xx_poll(struct net_device *dev, int *budget);
  67. #endif
  68. static int ethernet_phy_get(unsigned int eth_port_num);
  69. static void ethernet_phy_set(unsigned int eth_port_num, int phy_addr);
  70. static int ethernet_phy_detect(unsigned int eth_port_num);
  71. static int mv643xx_mdio_read(struct net_device *dev, int phy_id, int location);
  72. static void mv643xx_mdio_write(struct net_device *dev, int phy_id, int location, int val);
  73. static int mv643xx_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd);
  74. static const struct ethtool_ops mv643xx_ethtool_ops;
  75. static char mv643xx_driver_name[] = "mv643xx_eth";
  76. static char mv643xx_driver_version[] = "1.0";
  77. static void __iomem *mv643xx_eth_shared_base;
  78. /* used to protect MV643XX_ETH_SMI_REG, which is shared across ports */
  79. static DEFINE_SPINLOCK(mv643xx_eth_phy_lock);
  80. static inline u32 mv_read(int offset)
  81. {
  82. void __iomem *reg_base;
  83. reg_base = mv643xx_eth_shared_base - MV643XX_ETH_SHARED_REGS;
  84. return readl(reg_base + offset);
  85. }
  86. static inline void mv_write(int offset, u32 data)
  87. {
  88. void __iomem *reg_base;
  89. reg_base = mv643xx_eth_shared_base - MV643XX_ETH_SHARED_REGS;
  90. writel(data, reg_base + offset);
  91. }
  92. /*
  93. * Changes MTU (maximum transfer unit) of the gigabit ethenret port
  94. *
  95. * Input : pointer to ethernet interface network device structure
  96. * new mtu size
  97. * Output : 0 upon success, -EINVAL upon failure
  98. */
  99. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  100. {
  101. if ((new_mtu > 9500) || (new_mtu < 64))
  102. return -EINVAL;
  103. dev->mtu = new_mtu;
  104. /*
  105. * Stop then re-open the interface. This will allocate RX skb's with
  106. * the new MTU.
  107. * There is a possible danger that the open will not successed, due
  108. * to memory is full, which might fail the open function.
  109. */
  110. if (netif_running(dev)) {
  111. mv643xx_eth_stop(dev);
  112. if (mv643xx_eth_open(dev))
  113. printk(KERN_ERR
  114. "%s: Fatal error on opening device\n",
  115. dev->name);
  116. }
  117. return 0;
  118. }
  119. /*
  120. * mv643xx_eth_rx_refill_descs
  121. *
  122. * Fills / refills RX queue on a certain gigabit ethernet port
  123. *
  124. * Input : pointer to ethernet interface network device structure
  125. * Output : N/A
  126. */
  127. static void mv643xx_eth_rx_refill_descs(struct net_device *dev)
  128. {
  129. struct mv643xx_private *mp = netdev_priv(dev);
  130. struct pkt_info pkt_info;
  131. struct sk_buff *skb;
  132. int unaligned;
  133. while (mp->rx_desc_count < mp->rx_ring_size) {
  134. skb = dev_alloc_skb(ETH_RX_SKB_SIZE + ETH_DMA_ALIGN);
  135. if (!skb)
  136. break;
  137. mp->rx_desc_count++;
  138. unaligned = (u32)skb->data & (ETH_DMA_ALIGN - 1);
  139. if (unaligned)
  140. skb_reserve(skb, ETH_DMA_ALIGN - unaligned);
  141. pkt_info.cmd_sts = ETH_RX_ENABLE_INTERRUPT;
  142. pkt_info.byte_cnt = ETH_RX_SKB_SIZE;
  143. pkt_info.buf_ptr = dma_map_single(NULL, skb->data,
  144. ETH_RX_SKB_SIZE, DMA_FROM_DEVICE);
  145. pkt_info.return_info = skb;
  146. if (eth_rx_return_buff(mp, &pkt_info) != ETH_OK) {
  147. printk(KERN_ERR
  148. "%s: Error allocating RX Ring\n", dev->name);
  149. break;
  150. }
  151. skb_reserve(skb, ETH_HW_IP_ALIGN);
  152. }
  153. /*
  154. * If RX ring is empty of SKB, set a timer to try allocating
  155. * again at a later time.
  156. */
  157. if (mp->rx_desc_count == 0) {
  158. printk(KERN_INFO "%s: Rx ring is empty\n", dev->name);
  159. mp->timeout.expires = jiffies + (HZ / 10); /* 100 mSec */
  160. add_timer(&mp->timeout);
  161. }
  162. }
  163. /*
  164. * mv643xx_eth_rx_refill_descs_timer_wrapper
  165. *
  166. * Timer routine to wake up RX queue filling task. This function is
  167. * used only in case the RX queue is empty, and all alloc_skb has
  168. * failed (due to out of memory event).
  169. *
  170. * Input : pointer to ethernet interface network device structure
  171. * Output : N/A
  172. */
  173. static inline void mv643xx_eth_rx_refill_descs_timer_wrapper(unsigned long data)
  174. {
  175. mv643xx_eth_rx_refill_descs((struct net_device *)data);
  176. }
  177. /*
  178. * mv643xx_eth_update_mac_address
  179. *
  180. * Update the MAC address of the port in the address table
  181. *
  182. * Input : pointer to ethernet interface network device structure
  183. * Output : N/A
  184. */
  185. static void mv643xx_eth_update_mac_address(struct net_device *dev)
  186. {
  187. struct mv643xx_private *mp = netdev_priv(dev);
  188. unsigned int port_num = mp->port_num;
  189. eth_port_init_mac_tables(port_num);
  190. eth_port_uc_addr_set(port_num, dev->dev_addr);
  191. }
  192. /*
  193. * mv643xx_eth_set_rx_mode
  194. *
  195. * Change from promiscuos to regular rx mode
  196. *
  197. * Input : pointer to ethernet interface network device structure
  198. * Output : N/A
  199. */
  200. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  201. {
  202. struct mv643xx_private *mp = netdev_priv(dev);
  203. u32 config_reg;
  204. config_reg = mv_read(MV643XX_ETH_PORT_CONFIG_REG(mp->port_num));
  205. if (dev->flags & IFF_PROMISC)
  206. config_reg |= (u32) MV643XX_ETH_UNICAST_PROMISCUOUS_MODE;
  207. else
  208. config_reg &= ~(u32) MV643XX_ETH_UNICAST_PROMISCUOUS_MODE;
  209. mv_write(MV643XX_ETH_PORT_CONFIG_REG(mp->port_num), config_reg);
  210. eth_port_set_multicast_list(dev);
  211. }
  212. /*
  213. * mv643xx_eth_set_mac_address
  214. *
  215. * Change the interface's mac address.
  216. * No special hardware thing should be done because interface is always
  217. * put in promiscuous mode.
  218. *
  219. * Input : pointer to ethernet interface network device structure and
  220. * a pointer to the designated entry to be added to the cache.
  221. * Output : zero upon success, negative upon failure
  222. */
  223. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  224. {
  225. int i;
  226. for (i = 0; i < 6; i++)
  227. /* +2 is for the offset of the HW addr type */
  228. dev->dev_addr[i] = ((unsigned char *)addr)[i + 2];
  229. mv643xx_eth_update_mac_address(dev);
  230. return 0;
  231. }
  232. /*
  233. * mv643xx_eth_tx_timeout
  234. *
  235. * Called upon a timeout on transmitting a packet
  236. *
  237. * Input : pointer to ethernet interface network device structure.
  238. * Output : N/A
  239. */
  240. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  241. {
  242. struct mv643xx_private *mp = netdev_priv(dev);
  243. printk(KERN_INFO "%s: TX timeout ", dev->name);
  244. /* Do the reset outside of interrupt context */
  245. schedule_work(&mp->tx_timeout_task);
  246. }
  247. /*
  248. * mv643xx_eth_tx_timeout_task
  249. *
  250. * Actual routine to reset the adapter when a timeout on Tx has occurred
  251. */
  252. static void mv643xx_eth_tx_timeout_task(struct net_device *dev)
  253. {
  254. struct mv643xx_private *mp = netdev_priv(dev);
  255. if (!netif_running(dev))
  256. return;
  257. netif_stop_queue(dev);
  258. eth_port_reset(mp->port_num);
  259. eth_port_start(dev);
  260. if (mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  261. netif_wake_queue(dev);
  262. }
  263. /**
  264. * mv643xx_eth_free_tx_descs - Free the tx desc data for completed descriptors
  265. *
  266. * If force is non-zero, frees uncompleted descriptors as well
  267. */
  268. int mv643xx_eth_free_tx_descs(struct net_device *dev, int force)
  269. {
  270. struct mv643xx_private *mp = netdev_priv(dev);
  271. struct eth_tx_desc *desc;
  272. u32 cmd_sts;
  273. struct sk_buff *skb;
  274. unsigned long flags;
  275. int tx_index;
  276. dma_addr_t addr;
  277. int count;
  278. int released = 0;
  279. while (mp->tx_desc_count > 0) {
  280. spin_lock_irqsave(&mp->lock, flags);
  281. tx_index = mp->tx_used_desc_q;
  282. desc = &mp->p_tx_desc_area[tx_index];
  283. cmd_sts = desc->cmd_sts;
  284. if (!force && (cmd_sts & ETH_BUFFER_OWNED_BY_DMA)) {
  285. spin_unlock_irqrestore(&mp->lock, flags);
  286. return released;
  287. }
  288. mp->tx_used_desc_q = (tx_index + 1) % mp->tx_ring_size;
  289. mp->tx_desc_count--;
  290. addr = desc->buf_ptr;
  291. count = desc->byte_cnt;
  292. skb = mp->tx_skb[tx_index];
  293. if (skb)
  294. mp->tx_skb[tx_index] = NULL;
  295. spin_unlock_irqrestore(&mp->lock, flags);
  296. if (cmd_sts & ETH_ERROR_SUMMARY) {
  297. printk("%s: Error in TX\n", dev->name);
  298. mp->stats.tx_errors++;
  299. }
  300. if (cmd_sts & ETH_TX_FIRST_DESC)
  301. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  302. else
  303. dma_unmap_page(NULL, addr, count, DMA_TO_DEVICE);
  304. if (skb)
  305. dev_kfree_skb_irq(skb);
  306. released = 1;
  307. }
  308. return released;
  309. }
  310. static void mv643xx_eth_free_completed_tx_descs(struct net_device *dev)
  311. {
  312. struct mv643xx_private *mp = netdev_priv(dev);
  313. if (mv643xx_eth_free_tx_descs(dev, 0) &&
  314. mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  315. netif_wake_queue(dev);
  316. }
  317. static void mv643xx_eth_free_all_tx_descs(struct net_device *dev)
  318. {
  319. mv643xx_eth_free_tx_descs(dev, 1);
  320. }
  321. /*
  322. * mv643xx_eth_receive
  323. *
  324. * This function is forward packets that are received from the port's
  325. * queues toward kernel core or FastRoute them to another interface.
  326. *
  327. * Input : dev - a pointer to the required interface
  328. * max - maximum number to receive (0 means unlimted)
  329. *
  330. * Output : number of served packets
  331. */
  332. static int mv643xx_eth_receive_queue(struct net_device *dev, int budget)
  333. {
  334. struct mv643xx_private *mp = netdev_priv(dev);
  335. struct net_device_stats *stats = &mp->stats;
  336. unsigned int received_packets = 0;
  337. struct sk_buff *skb;
  338. struct pkt_info pkt_info;
  339. while (budget-- > 0 && eth_port_receive(mp, &pkt_info) == ETH_OK) {
  340. dma_unmap_single(NULL, pkt_info.buf_ptr, ETH_RX_SKB_SIZE,
  341. DMA_FROM_DEVICE);
  342. mp->rx_desc_count--;
  343. received_packets++;
  344. /*
  345. * Update statistics.
  346. * Note byte count includes 4 byte CRC count
  347. */
  348. stats->rx_packets++;
  349. stats->rx_bytes += pkt_info.byte_cnt;
  350. skb = pkt_info.return_info;
  351. /*
  352. * In case received a packet without first / last bits on OR
  353. * the error summary bit is on, the packets needs to be dropeed.
  354. */
  355. if (((pkt_info.cmd_sts
  356. & (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC)) !=
  357. (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC))
  358. || (pkt_info.cmd_sts & ETH_ERROR_SUMMARY)) {
  359. stats->rx_dropped++;
  360. if ((pkt_info.cmd_sts & (ETH_RX_FIRST_DESC |
  361. ETH_RX_LAST_DESC)) !=
  362. (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC)) {
  363. if (net_ratelimit())
  364. printk(KERN_ERR
  365. "%s: Received packet spread "
  366. "on multiple descriptors\n",
  367. dev->name);
  368. }
  369. if (pkt_info.cmd_sts & ETH_ERROR_SUMMARY)
  370. stats->rx_errors++;
  371. dev_kfree_skb_irq(skb);
  372. } else {
  373. /*
  374. * The -4 is for the CRC in the trailer of the
  375. * received packet
  376. */
  377. skb_put(skb, pkt_info.byte_cnt - 4);
  378. skb->dev = dev;
  379. if (pkt_info.cmd_sts & ETH_LAYER_4_CHECKSUM_OK) {
  380. skb->ip_summed = CHECKSUM_UNNECESSARY;
  381. skb->csum = htons(
  382. (pkt_info.cmd_sts & 0x0007fff8) >> 3);
  383. }
  384. skb->protocol = eth_type_trans(skb, dev);
  385. #ifdef MV643XX_NAPI
  386. netif_receive_skb(skb);
  387. #else
  388. netif_rx(skb);
  389. #endif
  390. }
  391. dev->last_rx = jiffies;
  392. }
  393. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  394. return received_packets;
  395. }
  396. /* Set the mv643xx port configuration register for the speed/duplex mode. */
  397. static void mv643xx_eth_update_pscr(struct net_device *dev,
  398. struct ethtool_cmd *ecmd)
  399. {
  400. struct mv643xx_private *mp = netdev_priv(dev);
  401. int port_num = mp->port_num;
  402. u32 o_pscr, n_pscr;
  403. unsigned int queues;
  404. o_pscr = mv_read(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num));
  405. n_pscr = o_pscr;
  406. /* clear speed, duplex and rx buffer size fields */
  407. n_pscr &= ~(MV643XX_ETH_SET_MII_SPEED_TO_100 |
  408. MV643XX_ETH_SET_GMII_SPEED_TO_1000 |
  409. MV643XX_ETH_SET_FULL_DUPLEX_MODE |
  410. MV643XX_ETH_MAX_RX_PACKET_MASK);
  411. if (ecmd->duplex == DUPLEX_FULL)
  412. n_pscr |= MV643XX_ETH_SET_FULL_DUPLEX_MODE;
  413. if (ecmd->speed == SPEED_1000)
  414. n_pscr |= MV643XX_ETH_SET_GMII_SPEED_TO_1000 |
  415. MV643XX_ETH_MAX_RX_PACKET_9700BYTE;
  416. else {
  417. if (ecmd->speed == SPEED_100)
  418. n_pscr |= MV643XX_ETH_SET_MII_SPEED_TO_100;
  419. n_pscr |= MV643XX_ETH_MAX_RX_PACKET_1522BYTE;
  420. }
  421. if (n_pscr != o_pscr) {
  422. if ((o_pscr & MV643XX_ETH_SERIAL_PORT_ENABLE) == 0)
  423. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num),
  424. n_pscr);
  425. else {
  426. queues = mv643xx_eth_port_disable_tx(port_num);
  427. o_pscr &= ~MV643XX_ETH_SERIAL_PORT_ENABLE;
  428. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num),
  429. o_pscr);
  430. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num),
  431. n_pscr);
  432. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num),
  433. n_pscr);
  434. if (queues)
  435. mv643xx_eth_port_enable_tx(port_num, queues);
  436. }
  437. }
  438. }
  439. /*
  440. * mv643xx_eth_int_handler
  441. *
  442. * Main interrupt handler for the gigbit ethernet ports
  443. *
  444. * Input : irq - irq number (not used)
  445. * dev_id - a pointer to the required interface's data structure
  446. * regs - not used
  447. * Output : N/A
  448. */
  449. static irqreturn_t mv643xx_eth_int_handler(int irq, void *dev_id,
  450. struct pt_regs *regs)
  451. {
  452. struct net_device *dev = (struct net_device *)dev_id;
  453. struct mv643xx_private *mp = netdev_priv(dev);
  454. u32 eth_int_cause, eth_int_cause_ext = 0;
  455. unsigned int port_num = mp->port_num;
  456. /* Read interrupt cause registers */
  457. eth_int_cause = mv_read(MV643XX_ETH_INTERRUPT_CAUSE_REG(port_num)) &
  458. ETH_INT_UNMASK_ALL;
  459. if (eth_int_cause & ETH_INT_CAUSE_EXT) {
  460. eth_int_cause_ext = mv_read(
  461. MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num)) &
  462. ETH_INT_UNMASK_ALL_EXT;
  463. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num),
  464. ~eth_int_cause_ext);
  465. }
  466. /* PHY status changed */
  467. if (eth_int_cause_ext & ETH_INT_CAUSE_PHY) {
  468. struct ethtool_cmd cmd;
  469. if (mii_link_ok(&mp->mii)) {
  470. mii_ethtool_gset(&mp->mii, &cmd);
  471. mv643xx_eth_update_pscr(dev, &cmd);
  472. mv643xx_eth_port_enable_tx(port_num,
  473. ETH_TX_QUEUES_ENABLED);
  474. if (!netif_carrier_ok(dev)) {
  475. netif_carrier_on(dev);
  476. if (mp->tx_ring_size - mp->tx_desc_count >=
  477. MAX_DESCS_PER_SKB)
  478. netif_wake_queue(dev);
  479. }
  480. } else if (netif_carrier_ok(dev)) {
  481. netif_stop_queue(dev);
  482. netif_carrier_off(dev);
  483. }
  484. }
  485. #ifdef MV643XX_NAPI
  486. if (eth_int_cause & ETH_INT_CAUSE_RX) {
  487. /* schedule the NAPI poll routine to maintain port */
  488. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num),
  489. ETH_INT_MASK_ALL);
  490. /* wait for previous write to complete */
  491. mv_read(MV643XX_ETH_INTERRUPT_MASK_REG(port_num));
  492. netif_rx_schedule(dev);
  493. }
  494. #else
  495. if (eth_int_cause & ETH_INT_CAUSE_RX)
  496. mv643xx_eth_receive_queue(dev, INT_MAX);
  497. #endif
  498. if (eth_int_cause_ext & ETH_INT_CAUSE_TX)
  499. mv643xx_eth_free_completed_tx_descs(dev);
  500. /*
  501. * If no real interrupt occured, exit.
  502. * This can happen when using gigE interrupt coalescing mechanism.
  503. */
  504. if ((eth_int_cause == 0x0) && (eth_int_cause_ext == 0x0))
  505. return IRQ_NONE;
  506. return IRQ_HANDLED;
  507. }
  508. #ifdef MV643XX_COAL
  509. /*
  510. * eth_port_set_rx_coal - Sets coalescing interrupt mechanism on RX path
  511. *
  512. * DESCRIPTION:
  513. * This routine sets the RX coalescing interrupt mechanism parameter.
  514. * This parameter is a timeout counter, that counts in 64 t_clk
  515. * chunks ; that when timeout event occurs a maskable interrupt
  516. * occurs.
  517. * The parameter is calculated using the tClk of the MV-643xx chip
  518. * , and the required delay of the interrupt in usec.
  519. *
  520. * INPUT:
  521. * unsigned int eth_port_num Ethernet port number
  522. * unsigned int t_clk t_clk of the MV-643xx chip in HZ units
  523. * unsigned int delay Delay in usec
  524. *
  525. * OUTPUT:
  526. * Interrupt coalescing mechanism value is set in MV-643xx chip.
  527. *
  528. * RETURN:
  529. * The interrupt coalescing value set in the gigE port.
  530. *
  531. */
  532. static unsigned int eth_port_set_rx_coal(unsigned int eth_port_num,
  533. unsigned int t_clk, unsigned int delay)
  534. {
  535. unsigned int coal = ((t_clk / 1000000) * delay) / 64;
  536. /* Set RX Coalescing mechanism */
  537. mv_write(MV643XX_ETH_SDMA_CONFIG_REG(eth_port_num),
  538. ((coal & 0x3fff) << 8) |
  539. (mv_read(MV643XX_ETH_SDMA_CONFIG_REG(eth_port_num))
  540. & 0xffc000ff));
  541. return coal;
  542. }
  543. #endif
  544. /*
  545. * eth_port_set_tx_coal - Sets coalescing interrupt mechanism on TX path
  546. *
  547. * DESCRIPTION:
  548. * This routine sets the TX coalescing interrupt mechanism parameter.
  549. * This parameter is a timeout counter, that counts in 64 t_clk
  550. * chunks ; that when timeout event occurs a maskable interrupt
  551. * occurs.
  552. * The parameter is calculated using the t_cLK frequency of the
  553. * MV-643xx chip and the required delay in the interrupt in uSec
  554. *
  555. * INPUT:
  556. * unsigned int eth_port_num Ethernet port number
  557. * unsigned int t_clk t_clk of the MV-643xx chip in HZ units
  558. * unsigned int delay Delay in uSeconds
  559. *
  560. * OUTPUT:
  561. * Interrupt coalescing mechanism value is set in MV-643xx chip.
  562. *
  563. * RETURN:
  564. * The interrupt coalescing value set in the gigE port.
  565. *
  566. */
  567. static unsigned int eth_port_set_tx_coal(unsigned int eth_port_num,
  568. unsigned int t_clk, unsigned int delay)
  569. {
  570. unsigned int coal;
  571. coal = ((t_clk / 1000000) * delay) / 64;
  572. /* Set TX Coalescing mechanism */
  573. mv_write(MV643XX_ETH_TX_FIFO_URGENT_THRESHOLD_REG(eth_port_num),
  574. coal << 4);
  575. return coal;
  576. }
  577. /*
  578. * ether_init_rx_desc_ring - Curve a Rx chain desc list and buffer in memory.
  579. *
  580. * DESCRIPTION:
  581. * This function prepares a Rx chained list of descriptors and packet
  582. * buffers in a form of a ring. The routine must be called after port
  583. * initialization routine and before port start routine.
  584. * The Ethernet SDMA engine uses CPU bus addresses to access the various
  585. * devices in the system (i.e. DRAM). This function uses the ethernet
  586. * struct 'virtual to physical' routine (set by the user) to set the ring
  587. * with physical addresses.
  588. *
  589. * INPUT:
  590. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  591. *
  592. * OUTPUT:
  593. * The routine updates the Ethernet port control struct with information
  594. * regarding the Rx descriptors and buffers.
  595. *
  596. * RETURN:
  597. * None.
  598. */
  599. static void ether_init_rx_desc_ring(struct mv643xx_private *mp)
  600. {
  601. volatile struct eth_rx_desc *p_rx_desc;
  602. int rx_desc_num = mp->rx_ring_size;
  603. int i;
  604. /* initialize the next_desc_ptr links in the Rx descriptors ring */
  605. p_rx_desc = (struct eth_rx_desc *)mp->p_rx_desc_area;
  606. for (i = 0; i < rx_desc_num; i++) {
  607. p_rx_desc[i].next_desc_ptr = mp->rx_desc_dma +
  608. ((i + 1) % rx_desc_num) * sizeof(struct eth_rx_desc);
  609. }
  610. /* Save Rx desc pointer to driver struct. */
  611. mp->rx_curr_desc_q = 0;
  612. mp->rx_used_desc_q = 0;
  613. mp->rx_desc_area_size = rx_desc_num * sizeof(struct eth_rx_desc);
  614. }
  615. /*
  616. * ether_init_tx_desc_ring - Curve a Tx chain desc list and buffer in memory.
  617. *
  618. * DESCRIPTION:
  619. * This function prepares a Tx chained list of descriptors and packet
  620. * buffers in a form of a ring. The routine must be called after port
  621. * initialization routine and before port start routine.
  622. * The Ethernet SDMA engine uses CPU bus addresses to access the various
  623. * devices in the system (i.e. DRAM). This function uses the ethernet
  624. * struct 'virtual to physical' routine (set by the user) to set the ring
  625. * with physical addresses.
  626. *
  627. * INPUT:
  628. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  629. *
  630. * OUTPUT:
  631. * The routine updates the Ethernet port control struct with information
  632. * regarding the Tx descriptors and buffers.
  633. *
  634. * RETURN:
  635. * None.
  636. */
  637. static void ether_init_tx_desc_ring(struct mv643xx_private *mp)
  638. {
  639. int tx_desc_num = mp->tx_ring_size;
  640. struct eth_tx_desc *p_tx_desc;
  641. int i;
  642. /* Initialize the next_desc_ptr links in the Tx descriptors ring */
  643. p_tx_desc = (struct eth_tx_desc *)mp->p_tx_desc_area;
  644. for (i = 0; i < tx_desc_num; i++) {
  645. p_tx_desc[i].next_desc_ptr = mp->tx_desc_dma +
  646. ((i + 1) % tx_desc_num) * sizeof(struct eth_tx_desc);
  647. }
  648. mp->tx_curr_desc_q = 0;
  649. mp->tx_used_desc_q = 0;
  650. mp->tx_desc_area_size = tx_desc_num * sizeof(struct eth_tx_desc);
  651. }
  652. static int mv643xx_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  653. {
  654. struct mv643xx_private *mp = netdev_priv(dev);
  655. int err;
  656. spin_lock_irq(&mp->lock);
  657. err = mii_ethtool_sset(&mp->mii, cmd);
  658. spin_unlock_irq(&mp->lock);
  659. return err;
  660. }
  661. static int mv643xx_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  662. {
  663. struct mv643xx_private *mp = netdev_priv(dev);
  664. int err;
  665. spin_lock_irq(&mp->lock);
  666. err = mii_ethtool_gset(&mp->mii, cmd);
  667. spin_unlock_irq(&mp->lock);
  668. /* The PHY may support 1000baseT_Half, but the mv643xx does not */
  669. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  670. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  671. return err;
  672. }
  673. /*
  674. * mv643xx_eth_open
  675. *
  676. * This function is called when openning the network device. The function
  677. * should initialize all the hardware, initialize cyclic Rx/Tx
  678. * descriptors chain and buffers and allocate an IRQ to the network
  679. * device.
  680. *
  681. * Input : a pointer to the network device structure
  682. *
  683. * Output : zero of success , nonzero if fails.
  684. */
  685. static int mv643xx_eth_open(struct net_device *dev)
  686. {
  687. struct mv643xx_private *mp = netdev_priv(dev);
  688. unsigned int port_num = mp->port_num;
  689. unsigned int size;
  690. int err;
  691. err = request_irq(dev->irq, mv643xx_eth_int_handler,
  692. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  693. if (err) {
  694. printk(KERN_ERR "Can not assign IRQ number to MV643XX_eth%d\n",
  695. port_num);
  696. return -EAGAIN;
  697. }
  698. eth_port_init(mp);
  699. memset(&mp->timeout, 0, sizeof(struct timer_list));
  700. mp->timeout.function = mv643xx_eth_rx_refill_descs_timer_wrapper;
  701. mp->timeout.data = (unsigned long)dev;
  702. /* Allocate RX and TX skb rings */
  703. mp->rx_skb = kmalloc(sizeof(*mp->rx_skb) * mp->rx_ring_size,
  704. GFP_KERNEL);
  705. if (!mp->rx_skb) {
  706. printk(KERN_ERR "%s: Cannot allocate Rx skb ring\n", dev->name);
  707. err = -ENOMEM;
  708. goto out_free_irq;
  709. }
  710. mp->tx_skb = kmalloc(sizeof(*mp->tx_skb) * mp->tx_ring_size,
  711. GFP_KERNEL);
  712. if (!mp->tx_skb) {
  713. printk(KERN_ERR "%s: Cannot allocate Tx skb ring\n", dev->name);
  714. err = -ENOMEM;
  715. goto out_free_rx_skb;
  716. }
  717. /* Allocate TX ring */
  718. mp->tx_desc_count = 0;
  719. size = mp->tx_ring_size * sizeof(struct eth_tx_desc);
  720. mp->tx_desc_area_size = size;
  721. if (mp->tx_sram_size) {
  722. mp->p_tx_desc_area = ioremap(mp->tx_sram_addr,
  723. mp->tx_sram_size);
  724. mp->tx_desc_dma = mp->tx_sram_addr;
  725. } else
  726. mp->p_tx_desc_area = dma_alloc_coherent(NULL, size,
  727. &mp->tx_desc_dma,
  728. GFP_KERNEL);
  729. if (!mp->p_tx_desc_area) {
  730. printk(KERN_ERR "%s: Cannot allocate Tx Ring (size %d bytes)\n",
  731. dev->name, size);
  732. err = -ENOMEM;
  733. goto out_free_tx_skb;
  734. }
  735. BUG_ON((u32) mp->p_tx_desc_area & 0xf); /* check 16-byte alignment */
  736. memset((void *)mp->p_tx_desc_area, 0, mp->tx_desc_area_size);
  737. ether_init_tx_desc_ring(mp);
  738. /* Allocate RX ring */
  739. mp->rx_desc_count = 0;
  740. size = mp->rx_ring_size * sizeof(struct eth_rx_desc);
  741. mp->rx_desc_area_size = size;
  742. if (mp->rx_sram_size) {
  743. mp->p_rx_desc_area = ioremap(mp->rx_sram_addr,
  744. mp->rx_sram_size);
  745. mp->rx_desc_dma = mp->rx_sram_addr;
  746. } else
  747. mp->p_rx_desc_area = dma_alloc_coherent(NULL, size,
  748. &mp->rx_desc_dma,
  749. GFP_KERNEL);
  750. if (!mp->p_rx_desc_area) {
  751. printk(KERN_ERR "%s: Cannot allocate Rx ring (size %d bytes)\n",
  752. dev->name, size);
  753. printk(KERN_ERR "%s: Freeing previously allocated TX queues...",
  754. dev->name);
  755. if (mp->rx_sram_size)
  756. iounmap(mp->p_tx_desc_area);
  757. else
  758. dma_free_coherent(NULL, mp->tx_desc_area_size,
  759. mp->p_tx_desc_area, mp->tx_desc_dma);
  760. err = -ENOMEM;
  761. goto out_free_tx_skb;
  762. }
  763. memset((void *)mp->p_rx_desc_area, 0, size);
  764. ether_init_rx_desc_ring(mp);
  765. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  766. /* Clear any pending ethernet port interrupts */
  767. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_REG(port_num), 0);
  768. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num), 0);
  769. eth_port_start(dev);
  770. /* Interrupt Coalescing */
  771. #ifdef MV643XX_COAL
  772. mp->rx_int_coal =
  773. eth_port_set_rx_coal(port_num, 133000000, MV643XX_RX_COAL);
  774. #endif
  775. mp->tx_int_coal =
  776. eth_port_set_tx_coal(port_num, 133000000, MV643XX_TX_COAL);
  777. /* Unmask phy and link status changes interrupts */
  778. mv_write(MV643XX_ETH_INTERRUPT_EXTEND_MASK_REG(port_num),
  779. ETH_INT_UNMASK_ALL_EXT);
  780. /* Unmask RX buffer and TX end interrupt */
  781. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num), ETH_INT_UNMASK_ALL);
  782. return 0;
  783. out_free_tx_skb:
  784. kfree(mp->tx_skb);
  785. out_free_rx_skb:
  786. kfree(mp->rx_skb);
  787. out_free_irq:
  788. free_irq(dev->irq, dev);
  789. return err;
  790. }
  791. static void mv643xx_eth_free_tx_rings(struct net_device *dev)
  792. {
  793. struct mv643xx_private *mp = netdev_priv(dev);
  794. /* Stop Tx Queues */
  795. mv643xx_eth_port_disable_tx(mp->port_num);
  796. /* Free outstanding skb's on TX ring */
  797. mv643xx_eth_free_all_tx_descs(dev);
  798. BUG_ON(mp->tx_used_desc_q != mp->tx_curr_desc_q);
  799. /* Free TX ring */
  800. if (mp->tx_sram_size)
  801. iounmap(mp->p_tx_desc_area);
  802. else
  803. dma_free_coherent(NULL, mp->tx_desc_area_size,
  804. mp->p_tx_desc_area, mp->tx_desc_dma);
  805. }
  806. static void mv643xx_eth_free_rx_rings(struct net_device *dev)
  807. {
  808. struct mv643xx_private *mp = netdev_priv(dev);
  809. unsigned int port_num = mp->port_num;
  810. int curr;
  811. /* Stop RX Queues */
  812. mv643xx_eth_port_disable_rx(port_num);
  813. /* Free preallocated skb's on RX rings */
  814. for (curr = 0; mp->rx_desc_count && curr < mp->rx_ring_size; curr++) {
  815. if (mp->rx_skb[curr]) {
  816. dev_kfree_skb(mp->rx_skb[curr]);
  817. mp->rx_desc_count--;
  818. }
  819. }
  820. if (mp->rx_desc_count)
  821. printk(KERN_ERR
  822. "%s: Error in freeing Rx Ring. %d skb's still"
  823. " stuck in RX Ring - ignoring them\n", dev->name,
  824. mp->rx_desc_count);
  825. /* Free RX ring */
  826. if (mp->rx_sram_size)
  827. iounmap(mp->p_rx_desc_area);
  828. else
  829. dma_free_coherent(NULL, mp->rx_desc_area_size,
  830. mp->p_rx_desc_area, mp->rx_desc_dma);
  831. }
  832. /*
  833. * mv643xx_eth_stop
  834. *
  835. * This function is used when closing the network device.
  836. * It updates the hardware,
  837. * release all memory that holds buffers and descriptors and release the IRQ.
  838. * Input : a pointer to the device structure
  839. * Output : zero if success , nonzero if fails
  840. */
  841. static int mv643xx_eth_stop(struct net_device *dev)
  842. {
  843. struct mv643xx_private *mp = netdev_priv(dev);
  844. unsigned int port_num = mp->port_num;
  845. /* Mask all interrupts on ethernet port */
  846. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num), ETH_INT_MASK_ALL);
  847. /* wait for previous write to complete */
  848. mv_read(MV643XX_ETH_INTERRUPT_MASK_REG(port_num));
  849. #ifdef MV643XX_NAPI
  850. netif_poll_disable(dev);
  851. #endif
  852. netif_carrier_off(dev);
  853. netif_stop_queue(dev);
  854. eth_port_reset(mp->port_num);
  855. mv643xx_eth_free_tx_rings(dev);
  856. mv643xx_eth_free_rx_rings(dev);
  857. #ifdef MV643XX_NAPI
  858. netif_poll_enable(dev);
  859. #endif
  860. free_irq(dev->irq, dev);
  861. return 0;
  862. }
  863. #ifdef MV643XX_NAPI
  864. /*
  865. * mv643xx_poll
  866. *
  867. * This function is used in case of NAPI
  868. */
  869. static int mv643xx_poll(struct net_device *dev, int *budget)
  870. {
  871. struct mv643xx_private *mp = netdev_priv(dev);
  872. int done = 1, orig_budget, work_done;
  873. unsigned int port_num = mp->port_num;
  874. #ifdef MV643XX_TX_FAST_REFILL
  875. if (++mp->tx_clean_threshold > 5) {
  876. mv643xx_eth_free_completed_tx_descs(dev);
  877. mp->tx_clean_threshold = 0;
  878. }
  879. #endif
  880. if ((mv_read(MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_0(port_num)))
  881. != (u32) mp->rx_used_desc_q) {
  882. orig_budget = *budget;
  883. if (orig_budget > dev->quota)
  884. orig_budget = dev->quota;
  885. work_done = mv643xx_eth_receive_queue(dev, orig_budget);
  886. *budget -= work_done;
  887. dev->quota -= work_done;
  888. if (work_done >= orig_budget)
  889. done = 0;
  890. }
  891. if (done) {
  892. netif_rx_complete(dev);
  893. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_REG(port_num), 0);
  894. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num), 0);
  895. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num),
  896. ETH_INT_UNMASK_ALL);
  897. }
  898. return done ? 0 : 1;
  899. }
  900. #endif
  901. /**
  902. * has_tiny_unaligned_frags - check if skb has any small, unaligned fragments
  903. *
  904. * Hardware can't handle unaligned fragments smaller than 9 bytes.
  905. * This helper function detects that case.
  906. */
  907. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  908. {
  909. unsigned int frag;
  910. skb_frag_t *fragp;
  911. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  912. fragp = &skb_shinfo(skb)->frags[frag];
  913. if (fragp->size <= 8 && fragp->page_offset & 0x7)
  914. return 1;
  915. }
  916. return 0;
  917. }
  918. /**
  919. * eth_alloc_tx_desc_index - return the index of the next available tx desc
  920. */
  921. static int eth_alloc_tx_desc_index(struct mv643xx_private *mp)
  922. {
  923. int tx_desc_curr;
  924. BUG_ON(mp->tx_desc_count >= mp->tx_ring_size);
  925. tx_desc_curr = mp->tx_curr_desc_q;
  926. mp->tx_curr_desc_q = (tx_desc_curr + 1) % mp->tx_ring_size;
  927. BUG_ON(mp->tx_curr_desc_q == mp->tx_used_desc_q);
  928. return tx_desc_curr;
  929. }
  930. /**
  931. * eth_tx_fill_frag_descs - fill tx hw descriptors for an skb's fragments.
  932. *
  933. * Ensure the data for each fragment to be transmitted is mapped properly,
  934. * then fill in descriptors in the tx hw queue.
  935. */
  936. static void eth_tx_fill_frag_descs(struct mv643xx_private *mp,
  937. struct sk_buff *skb)
  938. {
  939. int frag;
  940. int tx_index;
  941. struct eth_tx_desc *desc;
  942. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  943. skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  944. tx_index = eth_alloc_tx_desc_index(mp);
  945. desc = &mp->p_tx_desc_area[tx_index];
  946. desc->cmd_sts = ETH_BUFFER_OWNED_BY_DMA;
  947. /* Last Frag enables interrupt and frees the skb */
  948. if (frag == (skb_shinfo(skb)->nr_frags - 1)) {
  949. desc->cmd_sts |= ETH_ZERO_PADDING |
  950. ETH_TX_LAST_DESC |
  951. ETH_TX_ENABLE_INTERRUPT;
  952. mp->tx_skb[tx_index] = skb;
  953. } else
  954. mp->tx_skb[tx_index] = 0;
  955. desc = &mp->p_tx_desc_area[tx_index];
  956. desc->l4i_chk = 0;
  957. desc->byte_cnt = this_frag->size;
  958. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  959. this_frag->page_offset,
  960. this_frag->size,
  961. DMA_TO_DEVICE);
  962. }
  963. }
  964. /**
  965. * eth_tx_submit_descs_for_skb - submit data from an skb to the tx hw
  966. *
  967. * Ensure the data for an skb to be transmitted is mapped properly,
  968. * then fill in descriptors in the tx hw queue and start the hardware.
  969. */
  970. static void eth_tx_submit_descs_for_skb(struct mv643xx_private *mp,
  971. struct sk_buff *skb)
  972. {
  973. int tx_index;
  974. struct eth_tx_desc *desc;
  975. u32 cmd_sts;
  976. int length;
  977. int nr_frags = skb_shinfo(skb)->nr_frags;
  978. cmd_sts = ETH_TX_FIRST_DESC | ETH_GEN_CRC | ETH_BUFFER_OWNED_BY_DMA;
  979. tx_index = eth_alloc_tx_desc_index(mp);
  980. desc = &mp->p_tx_desc_area[tx_index];
  981. if (nr_frags) {
  982. eth_tx_fill_frag_descs(mp, skb);
  983. length = skb_headlen(skb);
  984. mp->tx_skb[tx_index] = 0;
  985. } else {
  986. cmd_sts |= ETH_ZERO_PADDING |
  987. ETH_TX_LAST_DESC |
  988. ETH_TX_ENABLE_INTERRUPT;
  989. length = skb->len;
  990. mp->tx_skb[tx_index] = skb;
  991. }
  992. desc->byte_cnt = length;
  993. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  994. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  995. BUG_ON(skb->protocol != ETH_P_IP);
  996. cmd_sts |= ETH_GEN_TCP_UDP_CHECKSUM |
  997. ETH_GEN_IP_V_4_CHECKSUM |
  998. skb->nh.iph->ihl << ETH_TX_IHL_SHIFT;
  999. switch (skb->nh.iph->protocol) {
  1000. case IPPROTO_UDP:
  1001. cmd_sts |= ETH_UDP_FRAME;
  1002. desc->l4i_chk = skb->h.uh->check;
  1003. break;
  1004. case IPPROTO_TCP:
  1005. desc->l4i_chk = skb->h.th->check;
  1006. break;
  1007. default:
  1008. BUG();
  1009. }
  1010. } else {
  1011. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  1012. cmd_sts |= 5 << ETH_TX_IHL_SHIFT;
  1013. desc->l4i_chk = 0;
  1014. }
  1015. /* ensure all other descriptors are written before first cmd_sts */
  1016. wmb();
  1017. desc->cmd_sts = cmd_sts;
  1018. /* ensure all descriptors are written before poking hardware */
  1019. wmb();
  1020. mv643xx_eth_port_enable_tx(mp->port_num, ETH_TX_QUEUES_ENABLED);
  1021. mp->tx_desc_count += nr_frags + 1;
  1022. }
  1023. /**
  1024. * mv643xx_eth_start_xmit - queue an skb to the hardware for transmission
  1025. *
  1026. */
  1027. static int mv643xx_eth_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1028. {
  1029. struct mv643xx_private *mp = netdev_priv(dev);
  1030. struct net_device_stats *stats = &mp->stats;
  1031. unsigned long flags;
  1032. BUG_ON(netif_queue_stopped(dev));
  1033. BUG_ON(skb == NULL);
  1034. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB) {
  1035. printk(KERN_ERR "%s: transmit with queue full\n", dev->name);
  1036. netif_stop_queue(dev);
  1037. return 1;
  1038. }
  1039. if (has_tiny_unaligned_frags(skb)) {
  1040. if (__skb_linearize(skb)) {
  1041. stats->tx_dropped++;
  1042. printk(KERN_DEBUG "%s: failed to linearize tiny "
  1043. "unaligned fragment\n", dev->name);
  1044. return 1;
  1045. }
  1046. }
  1047. spin_lock_irqsave(&mp->lock, flags);
  1048. eth_tx_submit_descs_for_skb(mp, skb);
  1049. stats->tx_bytes = skb->len;
  1050. stats->tx_packets++;
  1051. dev->trans_start = jiffies;
  1052. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB)
  1053. netif_stop_queue(dev);
  1054. spin_unlock_irqrestore(&mp->lock, flags);
  1055. return 0; /* success */
  1056. }
  1057. /*
  1058. * mv643xx_eth_get_stats
  1059. *
  1060. * Returns a pointer to the interface statistics.
  1061. *
  1062. * Input : dev - a pointer to the required interface
  1063. *
  1064. * Output : a pointer to the interface's statistics
  1065. */
  1066. static struct net_device_stats *mv643xx_eth_get_stats(struct net_device *dev)
  1067. {
  1068. struct mv643xx_private *mp = netdev_priv(dev);
  1069. return &mp->stats;
  1070. }
  1071. #ifdef CONFIG_NET_POLL_CONTROLLER
  1072. static void mv643xx_netpoll(struct net_device *netdev)
  1073. {
  1074. struct mv643xx_private *mp = netdev_priv(netdev);
  1075. int port_num = mp->port_num;
  1076. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num), ETH_INT_MASK_ALL);
  1077. /* wait for previous write to complete */
  1078. mv_read(MV643XX_ETH_INTERRUPT_MASK_REG(port_num));
  1079. mv643xx_eth_int_handler(netdev->irq, netdev, NULL);
  1080. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num), ETH_INT_UNMASK_ALL);
  1081. }
  1082. #endif
  1083. static void mv643xx_init_ethtool_cmd(struct net_device *dev, int phy_address,
  1084. int speed, int duplex,
  1085. struct ethtool_cmd *cmd)
  1086. {
  1087. struct mv643xx_private *mp = netdev_priv(dev);
  1088. memset(cmd, 0, sizeof(*cmd));
  1089. cmd->port = PORT_MII;
  1090. cmd->transceiver = XCVR_INTERNAL;
  1091. cmd->phy_address = phy_address;
  1092. if (speed == 0) {
  1093. cmd->autoneg = AUTONEG_ENABLE;
  1094. /* mii lib checks, but doesn't use speed on AUTONEG_ENABLE */
  1095. cmd->speed = SPEED_100;
  1096. cmd->advertising = ADVERTISED_10baseT_Half |
  1097. ADVERTISED_10baseT_Full |
  1098. ADVERTISED_100baseT_Half |
  1099. ADVERTISED_100baseT_Full;
  1100. if (mp->mii.supports_gmii)
  1101. cmd->advertising |= ADVERTISED_1000baseT_Full;
  1102. } else {
  1103. cmd->autoneg = AUTONEG_DISABLE;
  1104. cmd->speed = speed;
  1105. cmd->duplex = duplex;
  1106. }
  1107. }
  1108. /*/
  1109. * mv643xx_eth_probe
  1110. *
  1111. * First function called after registering the network device.
  1112. * It's purpose is to initialize the device as an ethernet device,
  1113. * fill the ethernet device structure with pointers * to functions,
  1114. * and set the MAC address of the interface
  1115. *
  1116. * Input : struct device *
  1117. * Output : -ENOMEM if failed , 0 if success
  1118. */
  1119. static int mv643xx_eth_probe(struct platform_device *pdev)
  1120. {
  1121. struct mv643xx_eth_platform_data *pd;
  1122. int port_num = pdev->id;
  1123. struct mv643xx_private *mp;
  1124. struct net_device *dev;
  1125. u8 *p;
  1126. struct resource *res;
  1127. int err;
  1128. struct ethtool_cmd cmd;
  1129. int duplex = DUPLEX_HALF;
  1130. int speed = 0; /* default to auto-negotiation */
  1131. dev = alloc_etherdev(sizeof(struct mv643xx_private));
  1132. if (!dev)
  1133. return -ENOMEM;
  1134. platform_set_drvdata(pdev, dev);
  1135. mp = netdev_priv(dev);
  1136. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1137. BUG_ON(!res);
  1138. dev->irq = res->start;
  1139. mp->port_num = port_num;
  1140. dev->open = mv643xx_eth_open;
  1141. dev->stop = mv643xx_eth_stop;
  1142. dev->hard_start_xmit = mv643xx_eth_start_xmit;
  1143. dev->get_stats = mv643xx_eth_get_stats;
  1144. dev->set_mac_address = mv643xx_eth_set_mac_address;
  1145. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  1146. /* No need to Tx Timeout */
  1147. dev->tx_timeout = mv643xx_eth_tx_timeout;
  1148. #ifdef MV643XX_NAPI
  1149. dev->poll = mv643xx_poll;
  1150. dev->weight = 64;
  1151. #endif
  1152. #ifdef CONFIG_NET_POLL_CONTROLLER
  1153. dev->poll_controller = mv643xx_netpoll;
  1154. #endif
  1155. dev->watchdog_timeo = 2 * HZ;
  1156. dev->tx_queue_len = mp->tx_ring_size;
  1157. dev->base_addr = 0;
  1158. dev->change_mtu = mv643xx_eth_change_mtu;
  1159. dev->do_ioctl = mv643xx_eth_do_ioctl;
  1160. SET_ETHTOOL_OPS(dev, &mv643xx_ethtool_ops);
  1161. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  1162. #ifdef MAX_SKB_FRAGS
  1163. /*
  1164. * Zero copy can only work if we use Discovery II memory. Else, we will
  1165. * have to map the buffers to ISA memory which is only 16 MB
  1166. */
  1167. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  1168. #endif
  1169. #endif
  1170. /* Configure the timeout task */
  1171. INIT_WORK(&mp->tx_timeout_task,
  1172. (void (*)(void *))mv643xx_eth_tx_timeout_task, dev);
  1173. spin_lock_init(&mp->lock);
  1174. /* set default config values */
  1175. eth_port_uc_addr_get(dev, dev->dev_addr);
  1176. mp->rx_ring_size = MV643XX_ETH_PORT_DEFAULT_RECEIVE_QUEUE_SIZE;
  1177. mp->tx_ring_size = MV643XX_ETH_PORT_DEFAULT_TRANSMIT_QUEUE_SIZE;
  1178. pd = pdev->dev.platform_data;
  1179. if (pd) {
  1180. if (pd->mac_addr)
  1181. memcpy(dev->dev_addr, pd->mac_addr, 6);
  1182. if (pd->phy_addr || pd->force_phy_addr)
  1183. ethernet_phy_set(port_num, pd->phy_addr);
  1184. if (pd->rx_queue_size)
  1185. mp->rx_ring_size = pd->rx_queue_size;
  1186. if (pd->tx_queue_size)
  1187. mp->tx_ring_size = pd->tx_queue_size;
  1188. if (pd->tx_sram_size) {
  1189. mp->tx_sram_size = pd->tx_sram_size;
  1190. mp->tx_sram_addr = pd->tx_sram_addr;
  1191. }
  1192. if (pd->rx_sram_size) {
  1193. mp->rx_sram_size = pd->rx_sram_size;
  1194. mp->rx_sram_addr = pd->rx_sram_addr;
  1195. }
  1196. duplex = pd->duplex;
  1197. speed = pd->speed;
  1198. }
  1199. /* Hook up MII support for ethtool */
  1200. mp->mii.dev = dev;
  1201. mp->mii.mdio_read = mv643xx_mdio_read;
  1202. mp->mii.mdio_write = mv643xx_mdio_write;
  1203. mp->mii.phy_id = ethernet_phy_get(port_num);
  1204. mp->mii.phy_id_mask = 0x3f;
  1205. mp->mii.reg_num_mask = 0x1f;
  1206. err = ethernet_phy_detect(port_num);
  1207. if (err) {
  1208. pr_debug("MV643xx ethernet port %d: "
  1209. "No PHY detected at addr %d\n",
  1210. port_num, ethernet_phy_get(port_num));
  1211. goto out;
  1212. }
  1213. ethernet_phy_reset(port_num);
  1214. mp->mii.supports_gmii = mii_check_gmii_support(&mp->mii);
  1215. mv643xx_init_ethtool_cmd(dev, mp->mii.phy_id, speed, duplex, &cmd);
  1216. mv643xx_eth_update_pscr(dev, &cmd);
  1217. mv643xx_set_settings(dev, &cmd);
  1218. SET_MODULE_OWNER(dev);
  1219. SET_NETDEV_DEV(dev, &pdev->dev);
  1220. err = register_netdev(dev);
  1221. if (err)
  1222. goto out;
  1223. p = dev->dev_addr;
  1224. printk(KERN_NOTICE
  1225. "%s: port %d with MAC address %02x:%02x:%02x:%02x:%02x:%02x\n",
  1226. dev->name, port_num, p[0], p[1], p[2], p[3], p[4], p[5]);
  1227. if (dev->features & NETIF_F_SG)
  1228. printk(KERN_NOTICE "%s: Scatter Gather Enabled\n", dev->name);
  1229. if (dev->features & NETIF_F_IP_CSUM)
  1230. printk(KERN_NOTICE "%s: TX TCP/IP Checksumming Supported\n",
  1231. dev->name);
  1232. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  1233. printk(KERN_NOTICE "%s: RX TCP/UDP Checksum Offload ON \n", dev->name);
  1234. #endif
  1235. #ifdef MV643XX_COAL
  1236. printk(KERN_NOTICE "%s: TX and RX Interrupt Coalescing ON \n",
  1237. dev->name);
  1238. #endif
  1239. #ifdef MV643XX_NAPI
  1240. printk(KERN_NOTICE "%s: RX NAPI Enabled \n", dev->name);
  1241. #endif
  1242. if (mp->tx_sram_size > 0)
  1243. printk(KERN_NOTICE "%s: Using SRAM\n", dev->name);
  1244. return 0;
  1245. out:
  1246. free_netdev(dev);
  1247. return err;
  1248. }
  1249. static int mv643xx_eth_remove(struct platform_device *pdev)
  1250. {
  1251. struct net_device *dev = platform_get_drvdata(pdev);
  1252. unregister_netdev(dev);
  1253. flush_scheduled_work();
  1254. free_netdev(dev);
  1255. platform_set_drvdata(pdev, NULL);
  1256. return 0;
  1257. }
  1258. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  1259. {
  1260. struct resource *res;
  1261. printk(KERN_NOTICE "MV-643xx 10/100/1000 Ethernet Driver\n");
  1262. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1263. if (res == NULL)
  1264. return -ENODEV;
  1265. mv643xx_eth_shared_base = ioremap(res->start,
  1266. MV643XX_ETH_SHARED_REGS_SIZE);
  1267. if (mv643xx_eth_shared_base == NULL)
  1268. return -ENOMEM;
  1269. return 0;
  1270. }
  1271. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  1272. {
  1273. iounmap(mv643xx_eth_shared_base);
  1274. mv643xx_eth_shared_base = NULL;
  1275. return 0;
  1276. }
  1277. static struct platform_driver mv643xx_eth_driver = {
  1278. .probe = mv643xx_eth_probe,
  1279. .remove = mv643xx_eth_remove,
  1280. .driver = {
  1281. .name = MV643XX_ETH_NAME,
  1282. },
  1283. };
  1284. static struct platform_driver mv643xx_eth_shared_driver = {
  1285. .probe = mv643xx_eth_shared_probe,
  1286. .remove = mv643xx_eth_shared_remove,
  1287. .driver = {
  1288. .name = MV643XX_ETH_SHARED_NAME,
  1289. },
  1290. };
  1291. /*
  1292. * mv643xx_init_module
  1293. *
  1294. * Registers the network drivers into the Linux kernel
  1295. *
  1296. * Input : N/A
  1297. *
  1298. * Output : N/A
  1299. */
  1300. static int __init mv643xx_init_module(void)
  1301. {
  1302. int rc;
  1303. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  1304. if (!rc) {
  1305. rc = platform_driver_register(&mv643xx_eth_driver);
  1306. if (rc)
  1307. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1308. }
  1309. return rc;
  1310. }
  1311. /*
  1312. * mv643xx_cleanup_module
  1313. *
  1314. * Registers the network drivers into the Linux kernel
  1315. *
  1316. * Input : N/A
  1317. *
  1318. * Output : N/A
  1319. */
  1320. static void __exit mv643xx_cleanup_module(void)
  1321. {
  1322. platform_driver_unregister(&mv643xx_eth_driver);
  1323. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1324. }
  1325. module_init(mv643xx_init_module);
  1326. module_exit(mv643xx_cleanup_module);
  1327. MODULE_LICENSE("GPL");
  1328. MODULE_AUTHOR( "Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, Manish Lachwani"
  1329. " and Dale Farnsworth");
  1330. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  1331. /*
  1332. * The second part is the low level driver of the gigE ethernet ports.
  1333. */
  1334. /*
  1335. * Marvell's Gigabit Ethernet controller low level driver
  1336. *
  1337. * DESCRIPTION:
  1338. * This file introduce low level API to Marvell's Gigabit Ethernet
  1339. * controller. This Gigabit Ethernet Controller driver API controls
  1340. * 1) Operations (i.e. port init, start, reset etc').
  1341. * 2) Data flow (i.e. port send, receive etc').
  1342. * Each Gigabit Ethernet port is controlled via
  1343. * struct mv643xx_private.
  1344. * This struct includes user configuration information as well as
  1345. * driver internal data needed for its operations.
  1346. *
  1347. * Supported Features:
  1348. * - This low level driver is OS independent. Allocating memory for
  1349. * the descriptor rings and buffers are not within the scope of
  1350. * this driver.
  1351. * - The user is free from Rx/Tx queue managing.
  1352. * - This low level driver introduce functionality API that enable
  1353. * the to operate Marvell's Gigabit Ethernet Controller in a
  1354. * convenient way.
  1355. * - Simple Gigabit Ethernet port operation API.
  1356. * - Simple Gigabit Ethernet port data flow API.
  1357. * - Data flow and operation API support per queue functionality.
  1358. * - Support cached descriptors for better performance.
  1359. * - Enable access to all four DRAM banks and internal SRAM memory
  1360. * spaces.
  1361. * - PHY access and control API.
  1362. * - Port control register configuration API.
  1363. * - Full control over Unicast and Multicast MAC configurations.
  1364. *
  1365. * Operation flow:
  1366. *
  1367. * Initialization phase
  1368. * This phase complete the initialization of the the
  1369. * mv643xx_private struct.
  1370. * User information regarding port configuration has to be set
  1371. * prior to calling the port initialization routine.
  1372. *
  1373. * In this phase any port Tx/Rx activity is halted, MIB counters
  1374. * are cleared, PHY address is set according to user parameter and
  1375. * access to DRAM and internal SRAM memory spaces.
  1376. *
  1377. * Driver ring initialization
  1378. * Allocating memory for the descriptor rings and buffers is not
  1379. * within the scope of this driver. Thus, the user is required to
  1380. * allocate memory for the descriptors ring and buffers. Those
  1381. * memory parameters are used by the Rx and Tx ring initialization
  1382. * routines in order to curve the descriptor linked list in a form
  1383. * of a ring.
  1384. * Note: Pay special attention to alignment issues when using
  1385. * cached descriptors/buffers. In this phase the driver store
  1386. * information in the mv643xx_private struct regarding each queue
  1387. * ring.
  1388. *
  1389. * Driver start
  1390. * This phase prepares the Ethernet port for Rx and Tx activity.
  1391. * It uses the information stored in the mv643xx_private struct to
  1392. * initialize the various port registers.
  1393. *
  1394. * Data flow:
  1395. * All packet references to/from the driver are done using
  1396. * struct pkt_info.
  1397. * This struct is a unified struct used with Rx and Tx operations.
  1398. * This way the user is not required to be familiar with neither
  1399. * Tx nor Rx descriptors structures.
  1400. * The driver's descriptors rings are management by indexes.
  1401. * Those indexes controls the ring resources and used to indicate
  1402. * a SW resource error:
  1403. * 'current'
  1404. * This index points to the current available resource for use. For
  1405. * example in Rx process this index will point to the descriptor
  1406. * that will be passed to the user upon calling the receive
  1407. * routine. In Tx process, this index will point to the descriptor
  1408. * that will be assigned with the user packet info and transmitted.
  1409. * 'used'
  1410. * This index points to the descriptor that need to restore its
  1411. * resources. For example in Rx process, using the Rx buffer return
  1412. * API will attach the buffer returned in packet info to the
  1413. * descriptor pointed by 'used'. In Tx process, using the Tx
  1414. * descriptor return will merely return the user packet info with
  1415. * the command status of the transmitted buffer pointed by the
  1416. * 'used' index. Nevertheless, it is essential to use this routine
  1417. * to update the 'used' index.
  1418. * 'first'
  1419. * This index supports Tx Scatter-Gather. It points to the first
  1420. * descriptor of a packet assembled of multiple buffers. For
  1421. * example when in middle of Such packet we have a Tx resource
  1422. * error the 'curr' index get the value of 'first' to indicate
  1423. * that the ring returned to its state before trying to transmit
  1424. * this packet.
  1425. *
  1426. * Receive operation:
  1427. * The eth_port_receive API set the packet information struct,
  1428. * passed by the caller, with received information from the
  1429. * 'current' SDMA descriptor.
  1430. * It is the user responsibility to return this resource back
  1431. * to the Rx descriptor ring to enable the reuse of this source.
  1432. * Return Rx resource is done using the eth_rx_return_buff API.
  1433. *
  1434. * Prior to calling the initialization routine eth_port_init() the user
  1435. * must set the following fields under mv643xx_private struct:
  1436. * port_num User Ethernet port number.
  1437. * port_config User port configuration value.
  1438. * port_config_extend User port config extend value.
  1439. * port_sdma_config User port SDMA config value.
  1440. * port_serial_control User port serial control value.
  1441. *
  1442. * This driver data flow is done using the struct pkt_info which
  1443. * is a unified struct for Rx and Tx operations:
  1444. *
  1445. * byte_cnt Tx/Rx descriptor buffer byte count.
  1446. * l4i_chk CPU provided TCP Checksum. For Tx operation
  1447. * only.
  1448. * cmd_sts Tx/Rx descriptor command status.
  1449. * buf_ptr Tx/Rx descriptor buffer pointer.
  1450. * return_info Tx/Rx user resource return information.
  1451. */
  1452. /* PHY routines */
  1453. static int ethernet_phy_get(unsigned int eth_port_num);
  1454. static void ethernet_phy_set(unsigned int eth_port_num, int phy_addr);
  1455. /* Ethernet Port routines */
  1456. static void eth_port_set_filter_table_entry(int table, unsigned char entry);
  1457. /*
  1458. * eth_port_init - Initialize the Ethernet port driver
  1459. *
  1460. * DESCRIPTION:
  1461. * This function prepares the ethernet port to start its activity:
  1462. * 1) Completes the ethernet port driver struct initialization toward port
  1463. * start routine.
  1464. * 2) Resets the device to a quiescent state in case of warm reboot.
  1465. * 3) Enable SDMA access to all four DRAM banks as well as internal SRAM.
  1466. * 4) Clean MAC tables. The reset status of those tables is unknown.
  1467. * 5) Set PHY address.
  1468. * Note: Call this routine prior to eth_port_start routine and after
  1469. * setting user values in the user fields of Ethernet port control
  1470. * struct.
  1471. *
  1472. * INPUT:
  1473. * struct mv643xx_private *mp Ethernet port control struct
  1474. *
  1475. * OUTPUT:
  1476. * See description.
  1477. *
  1478. * RETURN:
  1479. * None.
  1480. */
  1481. static void eth_port_init(struct mv643xx_private *mp)
  1482. {
  1483. mp->rx_resource_err = 0;
  1484. eth_port_reset(mp->port_num);
  1485. eth_port_init_mac_tables(mp->port_num);
  1486. }
  1487. /*
  1488. * eth_port_start - Start the Ethernet port activity.
  1489. *
  1490. * DESCRIPTION:
  1491. * This routine prepares the Ethernet port for Rx and Tx activity:
  1492. * 1. Initialize Tx and Rx Current Descriptor Pointer for each queue that
  1493. * has been initialized a descriptor's ring (using
  1494. * ether_init_tx_desc_ring for Tx and ether_init_rx_desc_ring for Rx)
  1495. * 2. Initialize and enable the Ethernet configuration port by writing to
  1496. * the port's configuration and command registers.
  1497. * 3. Initialize and enable the SDMA by writing to the SDMA's
  1498. * configuration and command registers. After completing these steps,
  1499. * the ethernet port SDMA can starts to perform Rx and Tx activities.
  1500. *
  1501. * Note: Each Rx and Tx queue descriptor's list must be initialized prior
  1502. * to calling this function (use ether_init_tx_desc_ring for Tx queues
  1503. * and ether_init_rx_desc_ring for Rx queues).
  1504. *
  1505. * INPUT:
  1506. * dev - a pointer to the required interface
  1507. *
  1508. * OUTPUT:
  1509. * Ethernet port is ready to receive and transmit.
  1510. *
  1511. * RETURN:
  1512. * None.
  1513. */
  1514. static void eth_port_start(struct net_device *dev)
  1515. {
  1516. struct mv643xx_private *mp = netdev_priv(dev);
  1517. unsigned int port_num = mp->port_num;
  1518. int tx_curr_desc, rx_curr_desc;
  1519. u32 pscr;
  1520. struct ethtool_cmd ethtool_cmd;
  1521. /* Assignment of Tx CTRP of given queue */
  1522. tx_curr_desc = mp->tx_curr_desc_q;
  1523. mv_write(MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_0(port_num),
  1524. (u32)((struct eth_tx_desc *)mp->tx_desc_dma + tx_curr_desc));
  1525. /* Assignment of Rx CRDP of given queue */
  1526. rx_curr_desc = mp->rx_curr_desc_q;
  1527. mv_write(MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_0(port_num),
  1528. (u32)((struct eth_rx_desc *)mp->rx_desc_dma + rx_curr_desc));
  1529. /* Add the assigned Ethernet address to the port's address table */
  1530. eth_port_uc_addr_set(port_num, dev->dev_addr);
  1531. /* Assign port configuration and command. */
  1532. mv_write(MV643XX_ETH_PORT_CONFIG_REG(port_num),
  1533. MV643XX_ETH_PORT_CONFIG_DEFAULT_VALUE);
  1534. mv_write(MV643XX_ETH_PORT_CONFIG_EXTEND_REG(port_num),
  1535. MV643XX_ETH_PORT_CONFIG_EXTEND_DEFAULT_VALUE);
  1536. pscr = mv_read(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num));
  1537. pscr &= ~(MV643XX_ETH_SERIAL_PORT_ENABLE | MV643XX_ETH_FORCE_LINK_PASS);
  1538. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num), pscr);
  1539. pscr |= MV643XX_ETH_DISABLE_AUTO_NEG_FOR_FLOW_CTRL |
  1540. MV643XX_ETH_DISABLE_AUTO_NEG_SPEED_GMII |
  1541. MV643XX_ETH_DISABLE_AUTO_NEG_FOR_DUPLX |
  1542. MV643XX_ETH_DO_NOT_FORCE_LINK_FAIL |
  1543. MV643XX_ETH_SERIAL_PORT_CONTROL_RESERVED;
  1544. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num), pscr);
  1545. pscr |= MV643XX_ETH_SERIAL_PORT_ENABLE;
  1546. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num), pscr);
  1547. /* Assign port SDMA configuration */
  1548. mv_write(MV643XX_ETH_SDMA_CONFIG_REG(port_num),
  1549. MV643XX_ETH_PORT_SDMA_CONFIG_DEFAULT_VALUE);
  1550. /* Enable port Rx. */
  1551. mv643xx_eth_port_enable_rx(port_num, ETH_RX_QUEUES_ENABLED);
  1552. /* Disable port bandwidth limits by clearing MTU register */
  1553. mv_write(MV643XX_ETH_MAXIMUM_TRANSMIT_UNIT(port_num), 0);
  1554. /* save phy settings across reset */
  1555. mv643xx_get_settings(dev, &ethtool_cmd);
  1556. ethernet_phy_reset(mp->port_num);
  1557. mv643xx_set_settings(dev, &ethtool_cmd);
  1558. }
  1559. /*
  1560. * eth_port_uc_addr_set - This function Set the port Unicast address.
  1561. *
  1562. * DESCRIPTION:
  1563. * This function Set the port Ethernet MAC address.
  1564. *
  1565. * INPUT:
  1566. * unsigned int eth_port_num Port number.
  1567. * char * p_addr Address to be set
  1568. *
  1569. * OUTPUT:
  1570. * Set MAC address low and high registers. also calls
  1571. * eth_port_set_filter_table_entry() to set the unicast
  1572. * table with the proper information.
  1573. *
  1574. * RETURN:
  1575. * N/A.
  1576. *
  1577. */
  1578. static void eth_port_uc_addr_set(unsigned int eth_port_num,
  1579. unsigned char *p_addr)
  1580. {
  1581. unsigned int mac_h;
  1582. unsigned int mac_l;
  1583. int table;
  1584. mac_l = (p_addr[4] << 8) | (p_addr[5]);
  1585. mac_h = (p_addr[0] << 24) | (p_addr[1] << 16) | (p_addr[2] << 8) |
  1586. (p_addr[3] << 0);
  1587. mv_write(MV643XX_ETH_MAC_ADDR_LOW(eth_port_num), mac_l);
  1588. mv_write(MV643XX_ETH_MAC_ADDR_HIGH(eth_port_num), mac_h);
  1589. /* Accept frames of this address */
  1590. table = MV643XX_ETH_DA_FILTER_UNICAST_TABLE_BASE(eth_port_num);
  1591. eth_port_set_filter_table_entry(table, p_addr[5] & 0x0f);
  1592. }
  1593. /*
  1594. * eth_port_uc_addr_get - This function retrieves the port Unicast address
  1595. * (MAC address) from the ethernet hw registers.
  1596. *
  1597. * DESCRIPTION:
  1598. * This function retrieves the port Ethernet MAC address.
  1599. *
  1600. * INPUT:
  1601. * unsigned int eth_port_num Port number.
  1602. * char *MacAddr pointer where the MAC address is stored
  1603. *
  1604. * OUTPUT:
  1605. * Copy the MAC address to the location pointed to by MacAddr
  1606. *
  1607. * RETURN:
  1608. * N/A.
  1609. *
  1610. */
  1611. static void eth_port_uc_addr_get(struct net_device *dev, unsigned char *p_addr)
  1612. {
  1613. struct mv643xx_private *mp = netdev_priv(dev);
  1614. unsigned int mac_h;
  1615. unsigned int mac_l;
  1616. mac_h = mv_read(MV643XX_ETH_MAC_ADDR_HIGH(mp->port_num));
  1617. mac_l = mv_read(MV643XX_ETH_MAC_ADDR_LOW(mp->port_num));
  1618. p_addr[0] = (mac_h >> 24) & 0xff;
  1619. p_addr[1] = (mac_h >> 16) & 0xff;
  1620. p_addr[2] = (mac_h >> 8) & 0xff;
  1621. p_addr[3] = mac_h & 0xff;
  1622. p_addr[4] = (mac_l >> 8) & 0xff;
  1623. p_addr[5] = mac_l & 0xff;
  1624. }
  1625. /*
  1626. * The entries in each table are indexed by a hash of a packet's MAC
  1627. * address. One bit in each entry determines whether the packet is
  1628. * accepted. There are 4 entries (each 8 bits wide) in each register
  1629. * of the table. The bits in each entry are defined as follows:
  1630. * 0 Accept=1, Drop=0
  1631. * 3-1 Queue (ETH_Q0=0)
  1632. * 7-4 Reserved = 0;
  1633. */
  1634. static void eth_port_set_filter_table_entry(int table, unsigned char entry)
  1635. {
  1636. unsigned int table_reg;
  1637. unsigned int tbl_offset;
  1638. unsigned int reg_offset;
  1639. tbl_offset = (entry / 4) * 4; /* Register offset of DA table entry */
  1640. reg_offset = entry % 4; /* Entry offset within the register */
  1641. /* Set "accepts frame bit" at specified table entry */
  1642. table_reg = mv_read(table + tbl_offset);
  1643. table_reg |= 0x01 << (8 * reg_offset);
  1644. mv_write(table + tbl_offset, table_reg);
  1645. }
  1646. /*
  1647. * eth_port_mc_addr - Multicast address settings.
  1648. *
  1649. * The MV device supports multicast using two tables:
  1650. * 1) Special Multicast Table for MAC addresses of the form
  1651. * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0x_FF).
  1652. * The MAC DA[7:0] bits are used as a pointer to the Special Multicast
  1653. * Table entries in the DA-Filter table.
  1654. * 2) Other Multicast Table for multicast of another type. A CRC-8bit
  1655. * is used as an index to the Other Multicast Table entries in the
  1656. * DA-Filter table. This function calculates the CRC-8bit value.
  1657. * In either case, eth_port_set_filter_table_entry() is then called
  1658. * to set to set the actual table entry.
  1659. */
  1660. static void eth_port_mc_addr(unsigned int eth_port_num, unsigned char *p_addr)
  1661. {
  1662. unsigned int mac_h;
  1663. unsigned int mac_l;
  1664. unsigned char crc_result = 0;
  1665. int table;
  1666. int mac_array[48];
  1667. int crc[8];
  1668. int i;
  1669. if ((p_addr[0] == 0x01) && (p_addr[1] == 0x00) &&
  1670. (p_addr[2] == 0x5E) && (p_addr[3] == 0x00) && (p_addr[4] == 0x00)) {
  1671. table = MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
  1672. (eth_port_num);
  1673. eth_port_set_filter_table_entry(table, p_addr[5]);
  1674. return;
  1675. }
  1676. /* Calculate CRC-8 out of the given address */
  1677. mac_h = (p_addr[0] << 8) | (p_addr[1]);
  1678. mac_l = (p_addr[2] << 24) | (p_addr[3] << 16) |
  1679. (p_addr[4] << 8) | (p_addr[5] << 0);
  1680. for (i = 0; i < 32; i++)
  1681. mac_array[i] = (mac_l >> i) & 0x1;
  1682. for (i = 32; i < 48; i++)
  1683. mac_array[i] = (mac_h >> (i - 32)) & 0x1;
  1684. crc[0] = mac_array[45] ^ mac_array[43] ^ mac_array[40] ^ mac_array[39] ^
  1685. mac_array[35] ^ mac_array[34] ^ mac_array[31] ^ mac_array[30] ^
  1686. mac_array[28] ^ mac_array[23] ^ mac_array[21] ^ mac_array[19] ^
  1687. mac_array[18] ^ mac_array[16] ^ mac_array[14] ^ mac_array[12] ^
  1688. mac_array[8] ^ mac_array[7] ^ mac_array[6] ^ mac_array[0];
  1689. crc[1] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  1690. mac_array[41] ^ mac_array[39] ^ mac_array[36] ^ mac_array[34] ^
  1691. mac_array[32] ^ mac_array[30] ^ mac_array[29] ^ mac_array[28] ^
  1692. mac_array[24] ^ mac_array[23] ^ mac_array[22] ^ mac_array[21] ^
  1693. mac_array[20] ^ mac_array[18] ^ mac_array[17] ^ mac_array[16] ^
  1694. mac_array[15] ^ mac_array[14] ^ mac_array[13] ^ mac_array[12] ^
  1695. mac_array[9] ^ mac_array[6] ^ mac_array[1] ^ mac_array[0];
  1696. crc[2] = mac_array[47] ^ mac_array[46] ^ mac_array[44] ^ mac_array[43] ^
  1697. mac_array[42] ^ mac_array[39] ^ mac_array[37] ^ mac_array[34] ^
  1698. mac_array[33] ^ mac_array[29] ^ mac_array[28] ^ mac_array[25] ^
  1699. mac_array[24] ^ mac_array[22] ^ mac_array[17] ^ mac_array[15] ^
  1700. mac_array[13] ^ mac_array[12] ^ mac_array[10] ^ mac_array[8] ^
  1701. mac_array[6] ^ mac_array[2] ^ mac_array[1] ^ mac_array[0];
  1702. crc[3] = mac_array[47] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  1703. mac_array[40] ^ mac_array[38] ^ mac_array[35] ^ mac_array[34] ^
  1704. mac_array[30] ^ mac_array[29] ^ mac_array[26] ^ mac_array[25] ^
  1705. mac_array[23] ^ mac_array[18] ^ mac_array[16] ^ mac_array[14] ^
  1706. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[7] ^
  1707. mac_array[3] ^ mac_array[2] ^ mac_array[1];
  1708. crc[4] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[41] ^
  1709. mac_array[39] ^ mac_array[36] ^ mac_array[35] ^ mac_array[31] ^
  1710. mac_array[30] ^ mac_array[27] ^ mac_array[26] ^ mac_array[24] ^
  1711. mac_array[19] ^ mac_array[17] ^ mac_array[15] ^ mac_array[14] ^
  1712. mac_array[12] ^ mac_array[10] ^ mac_array[8] ^ mac_array[4] ^
  1713. mac_array[3] ^ mac_array[2];
  1714. crc[5] = mac_array[47] ^ mac_array[46] ^ mac_array[45] ^ mac_array[42] ^
  1715. mac_array[40] ^ mac_array[37] ^ mac_array[36] ^ mac_array[32] ^
  1716. mac_array[31] ^ mac_array[28] ^ mac_array[27] ^ mac_array[25] ^
  1717. mac_array[20] ^ mac_array[18] ^ mac_array[16] ^ mac_array[15] ^
  1718. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[5] ^
  1719. mac_array[4] ^ mac_array[3];
  1720. crc[6] = mac_array[47] ^ mac_array[46] ^ mac_array[43] ^ mac_array[41] ^
  1721. mac_array[38] ^ mac_array[37] ^ mac_array[33] ^ mac_array[32] ^
  1722. mac_array[29] ^ mac_array[28] ^ mac_array[26] ^ mac_array[21] ^
  1723. mac_array[19] ^ mac_array[17] ^ mac_array[16] ^ mac_array[14] ^
  1724. mac_array[12] ^ mac_array[10] ^ mac_array[6] ^ mac_array[5] ^
  1725. mac_array[4];
  1726. crc[7] = mac_array[47] ^ mac_array[44] ^ mac_array[42] ^ mac_array[39] ^
  1727. mac_array[38] ^ mac_array[34] ^ mac_array[33] ^ mac_array[30] ^
  1728. mac_array[29] ^ mac_array[27] ^ mac_array[22] ^ mac_array[20] ^
  1729. mac_array[18] ^ mac_array[17] ^ mac_array[15] ^ mac_array[13] ^
  1730. mac_array[11] ^ mac_array[7] ^ mac_array[6] ^ mac_array[5];
  1731. for (i = 0; i < 8; i++)
  1732. crc_result = crc_result | (crc[i] << i);
  1733. table = MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE(eth_port_num);
  1734. eth_port_set_filter_table_entry(table, crc_result);
  1735. }
  1736. /*
  1737. * Set the entire multicast list based on dev->mc_list.
  1738. */
  1739. static void eth_port_set_multicast_list(struct net_device *dev)
  1740. {
  1741. struct dev_mc_list *mc_list;
  1742. int i;
  1743. int table_index;
  1744. struct mv643xx_private *mp = netdev_priv(dev);
  1745. unsigned int eth_port_num = mp->port_num;
  1746. /* If the device is in promiscuous mode or in all multicast mode,
  1747. * we will fully populate both multicast tables with accept.
  1748. * This is guaranteed to yield a match on all multicast addresses...
  1749. */
  1750. if ((dev->flags & IFF_PROMISC) || (dev->flags & IFF_ALLMULTI)) {
  1751. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1752. /* Set all entries in DA filter special multicast
  1753. * table (Ex_dFSMT)
  1754. * Set for ETH_Q0 for now
  1755. * Bits
  1756. * 0 Accept=1, Drop=0
  1757. * 3-1 Queue ETH_Q0=0
  1758. * 7-4 Reserved = 0;
  1759. */
  1760. mv_write(MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE(eth_port_num) + table_index, 0x01010101);
  1761. /* Set all entries in DA filter other multicast
  1762. * table (Ex_dFOMT)
  1763. * Set for ETH_Q0 for now
  1764. * Bits
  1765. * 0 Accept=1, Drop=0
  1766. * 3-1 Queue ETH_Q0=0
  1767. * 7-4 Reserved = 0;
  1768. */
  1769. mv_write(MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE(eth_port_num) + table_index, 0x01010101);
  1770. }
  1771. return;
  1772. }
  1773. /* We will clear out multicast tables every time we get the list.
  1774. * Then add the entire new list...
  1775. */
  1776. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1777. /* Clear DA filter special multicast table (Ex_dFSMT) */
  1778. mv_write(MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
  1779. (eth_port_num) + table_index, 0);
  1780. /* Clear DA filter other multicast table (Ex_dFOMT) */
  1781. mv_write(MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE
  1782. (eth_port_num) + table_index, 0);
  1783. }
  1784. /* Get pointer to net_device multicast list and add each one... */
  1785. for (i = 0, mc_list = dev->mc_list;
  1786. (i < 256) && (mc_list != NULL) && (i < dev->mc_count);
  1787. i++, mc_list = mc_list->next)
  1788. if (mc_list->dmi_addrlen == 6)
  1789. eth_port_mc_addr(eth_port_num, mc_list->dmi_addr);
  1790. }
  1791. /*
  1792. * eth_port_init_mac_tables - Clear all entrance in the UC, SMC and OMC tables
  1793. *
  1794. * DESCRIPTION:
  1795. * Go through all the DA filter tables (Unicast, Special Multicast &
  1796. * Other Multicast) and set each entry to 0.
  1797. *
  1798. * INPUT:
  1799. * unsigned int eth_port_num Ethernet Port number.
  1800. *
  1801. * OUTPUT:
  1802. * Multicast and Unicast packets are rejected.
  1803. *
  1804. * RETURN:
  1805. * None.
  1806. */
  1807. static void eth_port_init_mac_tables(unsigned int eth_port_num)
  1808. {
  1809. int table_index;
  1810. /* Clear DA filter unicast table (Ex_dFUT) */
  1811. for (table_index = 0; table_index <= 0xC; table_index += 4)
  1812. mv_write(MV643XX_ETH_DA_FILTER_UNICAST_TABLE_BASE
  1813. (eth_port_num) + table_index, 0);
  1814. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1815. /* Clear DA filter special multicast table (Ex_dFSMT) */
  1816. mv_write(MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
  1817. (eth_port_num) + table_index, 0);
  1818. /* Clear DA filter other multicast table (Ex_dFOMT) */
  1819. mv_write(MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE
  1820. (eth_port_num) + table_index, 0);
  1821. }
  1822. }
  1823. /*
  1824. * eth_clear_mib_counters - Clear all MIB counters
  1825. *
  1826. * DESCRIPTION:
  1827. * This function clears all MIB counters of a specific ethernet port.
  1828. * A read from the MIB counter will reset the counter.
  1829. *
  1830. * INPUT:
  1831. * unsigned int eth_port_num Ethernet Port number.
  1832. *
  1833. * OUTPUT:
  1834. * After reading all MIB counters, the counters resets.
  1835. *
  1836. * RETURN:
  1837. * MIB counter value.
  1838. *
  1839. */
  1840. static void eth_clear_mib_counters(unsigned int eth_port_num)
  1841. {
  1842. int i;
  1843. /* Perform dummy reads from MIB counters */
  1844. for (i = ETH_MIB_GOOD_OCTETS_RECEIVED_LOW; i < ETH_MIB_LATE_COLLISION;
  1845. i += 4)
  1846. mv_read(MV643XX_ETH_MIB_COUNTERS_BASE(eth_port_num) + i);
  1847. }
  1848. static inline u32 read_mib(struct mv643xx_private *mp, int offset)
  1849. {
  1850. return mv_read(MV643XX_ETH_MIB_COUNTERS_BASE(mp->port_num) + offset);
  1851. }
  1852. static void eth_update_mib_counters(struct mv643xx_private *mp)
  1853. {
  1854. struct mv643xx_mib_counters *p = &mp->mib_counters;
  1855. int offset;
  1856. p->good_octets_received +=
  1857. read_mib(mp, ETH_MIB_GOOD_OCTETS_RECEIVED_LOW);
  1858. p->good_octets_received +=
  1859. (u64)read_mib(mp, ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH) << 32;
  1860. for (offset = ETH_MIB_BAD_OCTETS_RECEIVED;
  1861. offset <= ETH_MIB_FRAMES_1024_TO_MAX_OCTETS;
  1862. offset += 4)
  1863. *(u32 *)((char *)p + offset) = read_mib(mp, offset);
  1864. p->good_octets_sent += read_mib(mp, ETH_MIB_GOOD_OCTETS_SENT_LOW);
  1865. p->good_octets_sent +=
  1866. (u64)read_mib(mp, ETH_MIB_GOOD_OCTETS_SENT_HIGH) << 32;
  1867. for (offset = ETH_MIB_GOOD_FRAMES_SENT;
  1868. offset <= ETH_MIB_LATE_COLLISION;
  1869. offset += 4)
  1870. *(u32 *)((char *)p + offset) = read_mib(mp, offset);
  1871. }
  1872. /*
  1873. * ethernet_phy_detect - Detect whether a phy is present
  1874. *
  1875. * DESCRIPTION:
  1876. * This function tests whether there is a PHY present on
  1877. * the specified port.
  1878. *
  1879. * INPUT:
  1880. * unsigned int eth_port_num Ethernet Port number.
  1881. *
  1882. * OUTPUT:
  1883. * None
  1884. *
  1885. * RETURN:
  1886. * 0 on success
  1887. * -ENODEV on failure
  1888. *
  1889. */
  1890. static int ethernet_phy_detect(unsigned int port_num)
  1891. {
  1892. unsigned int phy_reg_data0;
  1893. int auto_neg;
  1894. eth_port_read_smi_reg(port_num, 0, &phy_reg_data0);
  1895. auto_neg = phy_reg_data0 & 0x1000;
  1896. phy_reg_data0 ^= 0x1000; /* invert auto_neg */
  1897. eth_port_write_smi_reg(port_num, 0, phy_reg_data0);
  1898. eth_port_read_smi_reg(port_num, 0, &phy_reg_data0);
  1899. if ((phy_reg_data0 & 0x1000) == auto_neg)
  1900. return -ENODEV; /* change didn't take */
  1901. phy_reg_data0 ^= 0x1000;
  1902. eth_port_write_smi_reg(port_num, 0, phy_reg_data0);
  1903. return 0;
  1904. }
  1905. /*
  1906. * ethernet_phy_get - Get the ethernet port PHY address.
  1907. *
  1908. * DESCRIPTION:
  1909. * This routine returns the given ethernet port PHY address.
  1910. *
  1911. * INPUT:
  1912. * unsigned int eth_port_num Ethernet Port number.
  1913. *
  1914. * OUTPUT:
  1915. * None.
  1916. *
  1917. * RETURN:
  1918. * PHY address.
  1919. *
  1920. */
  1921. static int ethernet_phy_get(unsigned int eth_port_num)
  1922. {
  1923. unsigned int reg_data;
  1924. reg_data = mv_read(MV643XX_ETH_PHY_ADDR_REG);
  1925. return ((reg_data >> (5 * eth_port_num)) & 0x1f);
  1926. }
  1927. /*
  1928. * ethernet_phy_set - Set the ethernet port PHY address.
  1929. *
  1930. * DESCRIPTION:
  1931. * This routine sets the given ethernet port PHY address.
  1932. *
  1933. * INPUT:
  1934. * unsigned int eth_port_num Ethernet Port number.
  1935. * int phy_addr PHY address.
  1936. *
  1937. * OUTPUT:
  1938. * None.
  1939. *
  1940. * RETURN:
  1941. * None.
  1942. *
  1943. */
  1944. static void ethernet_phy_set(unsigned int eth_port_num, int phy_addr)
  1945. {
  1946. u32 reg_data;
  1947. int addr_shift = 5 * eth_port_num;
  1948. reg_data = mv_read(MV643XX_ETH_PHY_ADDR_REG);
  1949. reg_data &= ~(0x1f << addr_shift);
  1950. reg_data |= (phy_addr & 0x1f) << addr_shift;
  1951. mv_write(MV643XX_ETH_PHY_ADDR_REG, reg_data);
  1952. }
  1953. /*
  1954. * ethernet_phy_reset - Reset Ethernet port PHY.
  1955. *
  1956. * DESCRIPTION:
  1957. * This routine utilizes the SMI interface to reset the ethernet port PHY.
  1958. *
  1959. * INPUT:
  1960. * unsigned int eth_port_num Ethernet Port number.
  1961. *
  1962. * OUTPUT:
  1963. * The PHY is reset.
  1964. *
  1965. * RETURN:
  1966. * None.
  1967. *
  1968. */
  1969. static void ethernet_phy_reset(unsigned int eth_port_num)
  1970. {
  1971. unsigned int phy_reg_data;
  1972. /* Reset the PHY */
  1973. eth_port_read_smi_reg(eth_port_num, 0, &phy_reg_data);
  1974. phy_reg_data |= 0x8000; /* Set bit 15 to reset the PHY */
  1975. eth_port_write_smi_reg(eth_port_num, 0, phy_reg_data);
  1976. /* wait for PHY to come out of reset */
  1977. do {
  1978. udelay(1);
  1979. eth_port_read_smi_reg(eth_port_num, 0, &phy_reg_data);
  1980. } while (phy_reg_data & 0x8000);
  1981. }
  1982. static void mv643xx_eth_port_enable_tx(unsigned int port_num,
  1983. unsigned int queues)
  1984. {
  1985. mv_write(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num), queues);
  1986. }
  1987. static void mv643xx_eth_port_enable_rx(unsigned int port_num,
  1988. unsigned int queues)
  1989. {
  1990. mv_write(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num), queues);
  1991. }
  1992. static unsigned int mv643xx_eth_port_disable_tx(unsigned int port_num)
  1993. {
  1994. u32 queues;
  1995. /* Stop Tx port activity. Check port Tx activity. */
  1996. queues = mv_read(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num))
  1997. & 0xFF;
  1998. if (queues) {
  1999. /* Issue stop command for active queues only */
  2000. mv_write(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num),
  2001. (queues << 8));
  2002. /* Wait for all Tx activity to terminate. */
  2003. /* Check port cause register that all Tx queues are stopped */
  2004. while (mv_read(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num))
  2005. & 0xFF)
  2006. udelay(PHY_WAIT_MICRO_SECONDS);
  2007. /* Wait for Tx FIFO to empty */
  2008. while (mv_read(MV643XX_ETH_PORT_STATUS_REG(port_num)) &
  2009. ETH_PORT_TX_FIFO_EMPTY)
  2010. udelay(PHY_WAIT_MICRO_SECONDS);
  2011. }
  2012. return queues;
  2013. }
  2014. static unsigned int mv643xx_eth_port_disable_rx(unsigned int port_num)
  2015. {
  2016. u32 queues;
  2017. /* Stop Rx port activity. Check port Rx activity. */
  2018. queues = mv_read(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num))
  2019. & 0xFF;
  2020. if (queues) {
  2021. /* Issue stop command for active queues only */
  2022. mv_write(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num),
  2023. (queues << 8));
  2024. /* Wait for all Rx activity to terminate. */
  2025. /* Check port cause register that all Rx queues are stopped */
  2026. while (mv_read(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num))
  2027. & 0xFF)
  2028. udelay(PHY_WAIT_MICRO_SECONDS);
  2029. }
  2030. return queues;
  2031. }
  2032. /*
  2033. * eth_port_reset - Reset Ethernet port
  2034. *
  2035. * DESCRIPTION:
  2036. * This routine resets the chip by aborting any SDMA engine activity and
  2037. * clearing the MIB counters. The Receiver and the Transmit unit are in
  2038. * idle state after this command is performed and the port is disabled.
  2039. *
  2040. * INPUT:
  2041. * unsigned int eth_port_num Ethernet Port number.
  2042. *
  2043. * OUTPUT:
  2044. * Channel activity is halted.
  2045. *
  2046. * RETURN:
  2047. * None.
  2048. *
  2049. */
  2050. static void eth_port_reset(unsigned int port_num)
  2051. {
  2052. unsigned int reg_data;
  2053. mv643xx_eth_port_disable_tx(port_num);
  2054. mv643xx_eth_port_disable_rx(port_num);
  2055. /* Clear all MIB counters */
  2056. eth_clear_mib_counters(port_num);
  2057. /* Reset the Enable bit in the Configuration Register */
  2058. reg_data = mv_read(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num));
  2059. reg_data &= ~(MV643XX_ETH_SERIAL_PORT_ENABLE |
  2060. MV643XX_ETH_DO_NOT_FORCE_LINK_FAIL |
  2061. MV643XX_ETH_FORCE_LINK_PASS);
  2062. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num), reg_data);
  2063. }
  2064. /*
  2065. * eth_port_read_smi_reg - Read PHY registers
  2066. *
  2067. * DESCRIPTION:
  2068. * This routine utilize the SMI interface to interact with the PHY in
  2069. * order to perform PHY register read.
  2070. *
  2071. * INPUT:
  2072. * unsigned int port_num Ethernet Port number.
  2073. * unsigned int phy_reg PHY register address offset.
  2074. * unsigned int *value Register value buffer.
  2075. *
  2076. * OUTPUT:
  2077. * Write the value of a specified PHY register into given buffer.
  2078. *
  2079. * RETURN:
  2080. * false if the PHY is busy or read data is not in valid state.
  2081. * true otherwise.
  2082. *
  2083. */
  2084. static void eth_port_read_smi_reg(unsigned int port_num,
  2085. unsigned int phy_reg, unsigned int *value)
  2086. {
  2087. int phy_addr = ethernet_phy_get(port_num);
  2088. unsigned long flags;
  2089. int i;
  2090. /* the SMI register is a shared resource */
  2091. spin_lock_irqsave(&mv643xx_eth_phy_lock, flags);
  2092. /* wait for the SMI register to become available */
  2093. for (i = 0; mv_read(MV643XX_ETH_SMI_REG) & ETH_SMI_BUSY; i++) {
  2094. if (i == PHY_WAIT_ITERATIONS) {
  2095. printk("mv643xx PHY busy timeout, port %d\n", port_num);
  2096. goto out;
  2097. }
  2098. udelay(PHY_WAIT_MICRO_SECONDS);
  2099. }
  2100. mv_write(MV643XX_ETH_SMI_REG,
  2101. (phy_addr << 16) | (phy_reg << 21) | ETH_SMI_OPCODE_READ);
  2102. /* now wait for the data to be valid */
  2103. for (i = 0; !(mv_read(MV643XX_ETH_SMI_REG) & ETH_SMI_READ_VALID); i++) {
  2104. if (i == PHY_WAIT_ITERATIONS) {
  2105. printk("mv643xx PHY read timeout, port %d\n", port_num);
  2106. goto out;
  2107. }
  2108. udelay(PHY_WAIT_MICRO_SECONDS);
  2109. }
  2110. *value = mv_read(MV643XX_ETH_SMI_REG) & 0xffff;
  2111. out:
  2112. spin_unlock_irqrestore(&mv643xx_eth_phy_lock, flags);
  2113. }
  2114. /*
  2115. * eth_port_write_smi_reg - Write to PHY registers
  2116. *
  2117. * DESCRIPTION:
  2118. * This routine utilize the SMI interface to interact with the PHY in
  2119. * order to perform writes to PHY registers.
  2120. *
  2121. * INPUT:
  2122. * unsigned int eth_port_num Ethernet Port number.
  2123. * unsigned int phy_reg PHY register address offset.
  2124. * unsigned int value Register value.
  2125. *
  2126. * OUTPUT:
  2127. * Write the given value to the specified PHY register.
  2128. *
  2129. * RETURN:
  2130. * false if the PHY is busy.
  2131. * true otherwise.
  2132. *
  2133. */
  2134. static void eth_port_write_smi_reg(unsigned int eth_port_num,
  2135. unsigned int phy_reg, unsigned int value)
  2136. {
  2137. int phy_addr;
  2138. int i;
  2139. unsigned long flags;
  2140. phy_addr = ethernet_phy_get(eth_port_num);
  2141. /* the SMI register is a shared resource */
  2142. spin_lock_irqsave(&mv643xx_eth_phy_lock, flags);
  2143. /* wait for the SMI register to become available */
  2144. for (i = 0; mv_read(MV643XX_ETH_SMI_REG) & ETH_SMI_BUSY; i++) {
  2145. if (i == PHY_WAIT_ITERATIONS) {
  2146. printk("mv643xx PHY busy timeout, port %d\n",
  2147. eth_port_num);
  2148. goto out;
  2149. }
  2150. udelay(PHY_WAIT_MICRO_SECONDS);
  2151. }
  2152. mv_write(MV643XX_ETH_SMI_REG, (phy_addr << 16) | (phy_reg << 21) |
  2153. ETH_SMI_OPCODE_WRITE | (value & 0xffff));
  2154. out:
  2155. spin_unlock_irqrestore(&mv643xx_eth_phy_lock, flags);
  2156. }
  2157. /*
  2158. * Wrappers for MII support library.
  2159. */
  2160. static int mv643xx_mdio_read(struct net_device *dev, int phy_id, int location)
  2161. {
  2162. int val;
  2163. struct mv643xx_private *mp = netdev_priv(dev);
  2164. eth_port_read_smi_reg(mp->port_num, location, &val);
  2165. return val;
  2166. }
  2167. static void mv643xx_mdio_write(struct net_device *dev, int phy_id, int location, int val)
  2168. {
  2169. struct mv643xx_private *mp = netdev_priv(dev);
  2170. eth_port_write_smi_reg(mp->port_num, location, val);
  2171. }
  2172. /*
  2173. * eth_port_receive - Get received information from Rx ring.
  2174. *
  2175. * DESCRIPTION:
  2176. * This routine returns the received data to the caller. There is no
  2177. * data copying during routine operation. All information is returned
  2178. * using pointer to packet information struct passed from the caller.
  2179. * If the routine exhausts Rx ring resources then the resource error flag
  2180. * is set.
  2181. *
  2182. * INPUT:
  2183. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  2184. * struct pkt_info *p_pkt_info User packet buffer.
  2185. *
  2186. * OUTPUT:
  2187. * Rx ring current and used indexes are updated.
  2188. *
  2189. * RETURN:
  2190. * ETH_ERROR in case the routine can not access Rx desc ring.
  2191. * ETH_QUEUE_FULL if Rx ring resources are exhausted.
  2192. * ETH_END_OF_JOB if there is no received data.
  2193. * ETH_OK otherwise.
  2194. */
  2195. static ETH_FUNC_RET_STATUS eth_port_receive(struct mv643xx_private *mp,
  2196. struct pkt_info *p_pkt_info)
  2197. {
  2198. int rx_next_curr_desc, rx_curr_desc, rx_used_desc;
  2199. volatile struct eth_rx_desc *p_rx_desc;
  2200. unsigned int command_status;
  2201. unsigned long flags;
  2202. /* Do not process Rx ring in case of Rx ring resource error */
  2203. if (mp->rx_resource_err)
  2204. return ETH_QUEUE_FULL;
  2205. spin_lock_irqsave(&mp->lock, flags);
  2206. /* Get the Rx Desc ring 'curr and 'used' indexes */
  2207. rx_curr_desc = mp->rx_curr_desc_q;
  2208. rx_used_desc = mp->rx_used_desc_q;
  2209. p_rx_desc = &mp->p_rx_desc_area[rx_curr_desc];
  2210. /* The following parameters are used to save readings from memory */
  2211. command_status = p_rx_desc->cmd_sts;
  2212. rmb();
  2213. /* Nothing to receive... */
  2214. if (command_status & (ETH_BUFFER_OWNED_BY_DMA)) {
  2215. spin_unlock_irqrestore(&mp->lock, flags);
  2216. return ETH_END_OF_JOB;
  2217. }
  2218. p_pkt_info->byte_cnt = (p_rx_desc->byte_cnt) - RX_BUF_OFFSET;
  2219. p_pkt_info->cmd_sts = command_status;
  2220. p_pkt_info->buf_ptr = (p_rx_desc->buf_ptr) + RX_BUF_OFFSET;
  2221. p_pkt_info->return_info = mp->rx_skb[rx_curr_desc];
  2222. p_pkt_info->l4i_chk = p_rx_desc->buf_size;
  2223. /*
  2224. * Clean the return info field to indicate that the
  2225. * packet has been moved to the upper layers
  2226. */
  2227. mp->rx_skb[rx_curr_desc] = NULL;
  2228. /* Update current index in data structure */
  2229. rx_next_curr_desc = (rx_curr_desc + 1) % mp->rx_ring_size;
  2230. mp->rx_curr_desc_q = rx_next_curr_desc;
  2231. /* Rx descriptors exhausted. Set the Rx ring resource error flag */
  2232. if (rx_next_curr_desc == rx_used_desc)
  2233. mp->rx_resource_err = 1;
  2234. spin_unlock_irqrestore(&mp->lock, flags);
  2235. return ETH_OK;
  2236. }
  2237. /*
  2238. * eth_rx_return_buff - Returns a Rx buffer back to the Rx ring.
  2239. *
  2240. * DESCRIPTION:
  2241. * This routine returns a Rx buffer back to the Rx ring. It retrieves the
  2242. * next 'used' descriptor and attached the returned buffer to it.
  2243. * In case the Rx ring was in "resource error" condition, where there are
  2244. * no available Rx resources, the function resets the resource error flag.
  2245. *
  2246. * INPUT:
  2247. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  2248. * struct pkt_info *p_pkt_info Information on returned buffer.
  2249. *
  2250. * OUTPUT:
  2251. * New available Rx resource in Rx descriptor ring.
  2252. *
  2253. * RETURN:
  2254. * ETH_ERROR in case the routine can not access Rx desc ring.
  2255. * ETH_OK otherwise.
  2256. */
  2257. static ETH_FUNC_RET_STATUS eth_rx_return_buff(struct mv643xx_private *mp,
  2258. struct pkt_info *p_pkt_info)
  2259. {
  2260. int used_rx_desc; /* Where to return Rx resource */
  2261. volatile struct eth_rx_desc *p_used_rx_desc;
  2262. unsigned long flags;
  2263. spin_lock_irqsave(&mp->lock, flags);
  2264. /* Get 'used' Rx descriptor */
  2265. used_rx_desc = mp->rx_used_desc_q;
  2266. p_used_rx_desc = &mp->p_rx_desc_area[used_rx_desc];
  2267. p_used_rx_desc->buf_ptr = p_pkt_info->buf_ptr;
  2268. p_used_rx_desc->buf_size = p_pkt_info->byte_cnt;
  2269. mp->rx_skb[used_rx_desc] = p_pkt_info->return_info;
  2270. /* Flush the write pipe */
  2271. /* Return the descriptor to DMA ownership */
  2272. wmb();
  2273. p_used_rx_desc->cmd_sts =
  2274. ETH_BUFFER_OWNED_BY_DMA | ETH_RX_ENABLE_INTERRUPT;
  2275. wmb();
  2276. /* Move the used descriptor pointer to the next descriptor */
  2277. mp->rx_used_desc_q = (used_rx_desc + 1) % mp->rx_ring_size;
  2278. /* Any Rx return cancels the Rx resource error status */
  2279. mp->rx_resource_err = 0;
  2280. spin_unlock_irqrestore(&mp->lock, flags);
  2281. return ETH_OK;
  2282. }
  2283. /************* Begin ethtool support *************************/
  2284. struct mv643xx_stats {
  2285. char stat_string[ETH_GSTRING_LEN];
  2286. int sizeof_stat;
  2287. int stat_offset;
  2288. };
  2289. #define MV643XX_STAT(m) sizeof(((struct mv643xx_private *)0)->m), \
  2290. offsetof(struct mv643xx_private, m)
  2291. static const struct mv643xx_stats mv643xx_gstrings_stats[] = {
  2292. { "rx_packets", MV643XX_STAT(stats.rx_packets) },
  2293. { "tx_packets", MV643XX_STAT(stats.tx_packets) },
  2294. { "rx_bytes", MV643XX_STAT(stats.rx_bytes) },
  2295. { "tx_bytes", MV643XX_STAT(stats.tx_bytes) },
  2296. { "rx_errors", MV643XX_STAT(stats.rx_errors) },
  2297. { "tx_errors", MV643XX_STAT(stats.tx_errors) },
  2298. { "rx_dropped", MV643XX_STAT(stats.rx_dropped) },
  2299. { "tx_dropped", MV643XX_STAT(stats.tx_dropped) },
  2300. { "good_octets_received", MV643XX_STAT(mib_counters.good_octets_received) },
  2301. { "bad_octets_received", MV643XX_STAT(mib_counters.bad_octets_received) },
  2302. { "internal_mac_transmit_err", MV643XX_STAT(mib_counters.internal_mac_transmit_err) },
  2303. { "good_frames_received", MV643XX_STAT(mib_counters.good_frames_received) },
  2304. { "bad_frames_received", MV643XX_STAT(mib_counters.bad_frames_received) },
  2305. { "broadcast_frames_received", MV643XX_STAT(mib_counters.broadcast_frames_received) },
  2306. { "multicast_frames_received", MV643XX_STAT(mib_counters.multicast_frames_received) },
  2307. { "frames_64_octets", MV643XX_STAT(mib_counters.frames_64_octets) },
  2308. { "frames_65_to_127_octets", MV643XX_STAT(mib_counters.frames_65_to_127_octets) },
  2309. { "frames_128_to_255_octets", MV643XX_STAT(mib_counters.frames_128_to_255_octets) },
  2310. { "frames_256_to_511_octets", MV643XX_STAT(mib_counters.frames_256_to_511_octets) },
  2311. { "frames_512_to_1023_octets", MV643XX_STAT(mib_counters.frames_512_to_1023_octets) },
  2312. { "frames_1024_to_max_octets", MV643XX_STAT(mib_counters.frames_1024_to_max_octets) },
  2313. { "good_octets_sent", MV643XX_STAT(mib_counters.good_octets_sent) },
  2314. { "good_frames_sent", MV643XX_STAT(mib_counters.good_frames_sent) },
  2315. { "excessive_collision", MV643XX_STAT(mib_counters.excessive_collision) },
  2316. { "multicast_frames_sent", MV643XX_STAT(mib_counters.multicast_frames_sent) },
  2317. { "broadcast_frames_sent", MV643XX_STAT(mib_counters.broadcast_frames_sent) },
  2318. { "unrec_mac_control_received", MV643XX_STAT(mib_counters.unrec_mac_control_received) },
  2319. { "fc_sent", MV643XX_STAT(mib_counters.fc_sent) },
  2320. { "good_fc_received", MV643XX_STAT(mib_counters.good_fc_received) },
  2321. { "bad_fc_received", MV643XX_STAT(mib_counters.bad_fc_received) },
  2322. { "undersize_received", MV643XX_STAT(mib_counters.undersize_received) },
  2323. { "fragments_received", MV643XX_STAT(mib_counters.fragments_received) },
  2324. { "oversize_received", MV643XX_STAT(mib_counters.oversize_received) },
  2325. { "jabber_received", MV643XX_STAT(mib_counters.jabber_received) },
  2326. { "mac_receive_error", MV643XX_STAT(mib_counters.mac_receive_error) },
  2327. { "bad_crc_event", MV643XX_STAT(mib_counters.bad_crc_event) },
  2328. { "collision", MV643XX_STAT(mib_counters.collision) },
  2329. { "late_collision", MV643XX_STAT(mib_counters.late_collision) },
  2330. };
  2331. #define MV643XX_STATS_LEN \
  2332. sizeof(mv643xx_gstrings_stats) / sizeof(struct mv643xx_stats)
  2333. static void mv643xx_get_drvinfo(struct net_device *netdev,
  2334. struct ethtool_drvinfo *drvinfo)
  2335. {
  2336. strncpy(drvinfo->driver, mv643xx_driver_name, 32);
  2337. strncpy(drvinfo->version, mv643xx_driver_version, 32);
  2338. strncpy(drvinfo->fw_version, "N/A", 32);
  2339. strncpy(drvinfo->bus_info, "mv643xx", 32);
  2340. drvinfo->n_stats = MV643XX_STATS_LEN;
  2341. }
  2342. static int mv643xx_get_stats_count(struct net_device *netdev)
  2343. {
  2344. return MV643XX_STATS_LEN;
  2345. }
  2346. static void mv643xx_get_ethtool_stats(struct net_device *netdev,
  2347. struct ethtool_stats *stats, uint64_t *data)
  2348. {
  2349. struct mv643xx_private *mp = netdev->priv;
  2350. int i;
  2351. eth_update_mib_counters(mp);
  2352. for (i = 0; i < MV643XX_STATS_LEN; i++) {
  2353. char *p = (char *)mp+mv643xx_gstrings_stats[i].stat_offset;
  2354. data[i] = (mv643xx_gstrings_stats[i].sizeof_stat ==
  2355. sizeof(uint64_t)) ? *(uint64_t *)p : *(uint32_t *)p;
  2356. }
  2357. }
  2358. static void mv643xx_get_strings(struct net_device *netdev, uint32_t stringset,
  2359. uint8_t *data)
  2360. {
  2361. int i;
  2362. switch(stringset) {
  2363. case ETH_SS_STATS:
  2364. for (i=0; i < MV643XX_STATS_LEN; i++) {
  2365. memcpy(data + i * ETH_GSTRING_LEN,
  2366. mv643xx_gstrings_stats[i].stat_string,
  2367. ETH_GSTRING_LEN);
  2368. }
  2369. break;
  2370. }
  2371. }
  2372. static u32 mv643xx_eth_get_link(struct net_device *dev)
  2373. {
  2374. struct mv643xx_private *mp = netdev_priv(dev);
  2375. return mii_link_ok(&mp->mii);
  2376. }
  2377. static int mv643xx_eth_nway_restart(struct net_device *dev)
  2378. {
  2379. struct mv643xx_private *mp = netdev_priv(dev);
  2380. return mii_nway_restart(&mp->mii);
  2381. }
  2382. static int mv643xx_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2383. {
  2384. struct mv643xx_private *mp = netdev_priv(dev);
  2385. return generic_mii_ioctl(&mp->mii, if_mii(ifr), cmd, NULL);
  2386. }
  2387. static const struct ethtool_ops mv643xx_ethtool_ops = {
  2388. .get_settings = mv643xx_get_settings,
  2389. .set_settings = mv643xx_set_settings,
  2390. .get_drvinfo = mv643xx_get_drvinfo,
  2391. .get_link = mv643xx_eth_get_link,
  2392. .get_sg = ethtool_op_get_sg,
  2393. .set_sg = ethtool_op_set_sg,
  2394. .get_strings = mv643xx_get_strings,
  2395. .get_stats_count = mv643xx_get_stats_count,
  2396. .get_ethtool_stats = mv643xx_get_ethtool_stats,
  2397. .get_strings = mv643xx_get_strings,
  2398. .get_stats_count = mv643xx_get_stats_count,
  2399. .get_ethtool_stats = mv643xx_get_ethtool_stats,
  2400. .nway_reset = mv643xx_eth_nway_restart,
  2401. };
  2402. /************* End ethtool support *************************/