ehea.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447
  1. /*
  2. * linux/drivers/net/ehea/ehea.h
  3. *
  4. * eHEA ethernet device driver for IBM eServer System p
  5. *
  6. * (C) Copyright IBM Corp. 2006
  7. *
  8. * Authors:
  9. * Christoph Raisch <raisch@de.ibm.com>
  10. * Jan-Bernd Themann <themann@de.ibm.com>
  11. * Thomas Klein <tklein@de.ibm.com>
  12. *
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2, or (at your option)
  17. * any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  27. */
  28. #ifndef __EHEA_H__
  29. #define __EHEA_H__
  30. #include <linux/module.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/vmalloc.h>
  33. #include <linux/if_vlan.h>
  34. #include <asm/ibmebus.h>
  35. #include <asm/abs_addr.h>
  36. #include <asm/io.h>
  37. #define DRV_NAME "ehea"
  38. #define DRV_VERSION "EHEA_0028"
  39. #define EHEA_MSG_DEFAULT (NETIF_MSG_LINK | NETIF_MSG_TIMER \
  40. | NETIF_MSG_RX_ERR | NETIF_MSG_TX_ERR)
  41. #define EHEA_MAX_ENTRIES_RQ1 32767
  42. #define EHEA_MAX_ENTRIES_RQ2 16383
  43. #define EHEA_MAX_ENTRIES_RQ3 16383
  44. #define EHEA_MAX_ENTRIES_SQ 32767
  45. #define EHEA_MIN_ENTRIES_QP 127
  46. #define EHEA_NUM_TX_QP 1
  47. #ifdef EHEA_SMALL_QUEUES
  48. #define EHEA_MAX_CQE_COUNT 1023
  49. #define EHEA_DEF_ENTRIES_SQ 1023
  50. #define EHEA_DEF_ENTRIES_RQ1 4095
  51. #define EHEA_DEF_ENTRIES_RQ2 1023
  52. #define EHEA_DEF_ENTRIES_RQ3 1023
  53. #else
  54. #define EHEA_MAX_CQE_COUNT 32000
  55. #define EHEA_DEF_ENTRIES_SQ 16000
  56. #define EHEA_DEF_ENTRIES_RQ1 32080
  57. #define EHEA_DEF_ENTRIES_RQ2 4020
  58. #define EHEA_DEF_ENTRIES_RQ3 4020
  59. #endif
  60. #define EHEA_MAX_ENTRIES_EQ 20
  61. #define EHEA_SG_SQ 2
  62. #define EHEA_SG_RQ1 1
  63. #define EHEA_SG_RQ2 0
  64. #define EHEA_SG_RQ3 0
  65. #define EHEA_MAX_PACKET_SIZE 9022 /* for jumbo frames */
  66. #define EHEA_RQ2_PKT_SIZE 1522
  67. #define EHEA_L_PKT_SIZE 256 /* low latency */
  68. #define EHEA_POLL_MAX_RWQE 1000
  69. /* Send completion signaling */
  70. #define EHEA_SIG_IV_LONG 1
  71. /* Protection Domain Identifier */
  72. #define EHEA_PD_ID 0xaabcdeff
  73. #define EHEA_RQ2_THRESHOLD 1
  74. #define EHEA_RQ3_THRESHOLD 9 /* use RQ3 threshold of 1522 bytes */
  75. #define EHEA_SPEED_10G 10000
  76. #define EHEA_SPEED_1G 1000
  77. #define EHEA_SPEED_100M 100
  78. #define EHEA_SPEED_10M 10
  79. #define EHEA_SPEED_AUTONEG 0
  80. /* Broadcast/Multicast registration types */
  81. #define EHEA_BCMC_SCOPE_ALL 0x08
  82. #define EHEA_BCMC_SCOPE_SINGLE 0x00
  83. #define EHEA_BCMC_MULTICAST 0x04
  84. #define EHEA_BCMC_BROADCAST 0x00
  85. #define EHEA_BCMC_UNTAGGED 0x02
  86. #define EHEA_BCMC_TAGGED 0x00
  87. #define EHEA_BCMC_VLANID_ALL 0x01
  88. #define EHEA_BCMC_VLANID_SINGLE 0x00
  89. /* Use this define to kmallocate pHYP control blocks */
  90. #define H_CB_ALIGNMENT 4096
  91. #define EHEA_CACHE_LINE 128
  92. /* Memory Regions */
  93. #define EHEA_MR_MAX_TX_PAGES 20
  94. #define EHEA_MR_TX_DATA_PN 3
  95. #define EHEA_MR_ACC_CTRL 0x00800000
  96. #define EHEA_RWQES_PER_MR_RQ2 10
  97. #define EHEA_RWQES_PER_MR_RQ3 10
  98. #define EHEA_WATCH_DOG_TIMEOUT 10*HZ
  99. /* utility functions */
  100. #define ehea_info(fmt, args...) \
  101. printk(KERN_INFO DRV_NAME ": " fmt "\n", ## args)
  102. #define ehea_error(fmt, args...) \
  103. printk(KERN_ERR DRV_NAME ": Error in %s: " fmt "\n", __func__, ## args)
  104. #ifdef DEBUG
  105. #define ehea_debug(fmt, args...) \
  106. printk(KERN_DEBUG DRV_NAME ": " fmt, ## args)
  107. #else
  108. #define ehea_debug(fmt, args...) do {} while (0)
  109. #endif
  110. void ehea_dump(void *adr, int len, char *msg);
  111. #define EHEA_BMASK(pos, length) (((pos) << 16) + (length))
  112. #define EHEA_BMASK_IBM(from, to) (((63 - to) << 16) + ((to) - (from) + 1))
  113. #define EHEA_BMASK_SHIFTPOS(mask) (((mask) >> 16) & 0xffff)
  114. #define EHEA_BMASK_MASK(mask) \
  115. (0xffffffffffffffffULL >> ((64 - (mask)) & 0xffff))
  116. #define EHEA_BMASK_SET(mask, value) \
  117. ((EHEA_BMASK_MASK(mask) & ((u64)(value))) << EHEA_BMASK_SHIFTPOS(mask))
  118. #define EHEA_BMASK_GET(mask, value) \
  119. (EHEA_BMASK_MASK(mask) & (((u64)(value)) >> EHEA_BMASK_SHIFTPOS(mask)))
  120. /*
  121. * Generic ehea page
  122. */
  123. struct ehea_page {
  124. u8 entries[PAGE_SIZE];
  125. };
  126. /*
  127. * Generic queue in linux kernel virtual memory
  128. */
  129. struct hw_queue {
  130. u64 current_q_offset; /* current queue entry */
  131. struct ehea_page **queue_pages; /* array of pages belonging to queue */
  132. u32 qe_size; /* queue entry size */
  133. u32 queue_length; /* queue length allocated in bytes */
  134. u32 pagesize;
  135. u32 toggle_state; /* toggle flag - per page */
  136. u32 reserved; /* 64 bit alignment */
  137. };
  138. /*
  139. * For pSeries this is a 64bit memory address where
  140. * I/O memory is mapped into CPU address space
  141. */
  142. struct h_epa {
  143. void __iomem *addr;
  144. };
  145. struct h_epa_user {
  146. u64 addr;
  147. };
  148. struct h_epas {
  149. struct h_epa kernel; /* kernel space accessible resource,
  150. set to 0 if unused */
  151. struct h_epa_user user; /* user space accessible resource
  152. set to 0 if unused */
  153. };
  154. struct ehea_qp;
  155. struct ehea_cq;
  156. struct ehea_eq;
  157. struct ehea_port;
  158. struct ehea_av;
  159. /*
  160. * Queue attributes passed to ehea_create_qp()
  161. */
  162. struct ehea_qp_init_attr {
  163. /* input parameter */
  164. u32 qp_token; /* queue token */
  165. u8 low_lat_rq1;
  166. u8 signalingtype; /* cqe generation flag */
  167. u8 rq_count; /* num of receive queues */
  168. u8 eqe_gen; /* eqe generation flag */
  169. u16 max_nr_send_wqes; /* max number of send wqes */
  170. u16 max_nr_rwqes_rq1; /* max number of receive wqes */
  171. u16 max_nr_rwqes_rq2;
  172. u16 max_nr_rwqes_rq3;
  173. u8 wqe_size_enc_sq;
  174. u8 wqe_size_enc_rq1;
  175. u8 wqe_size_enc_rq2;
  176. u8 wqe_size_enc_rq3;
  177. u8 swqe_imm_data_len; /* immediate data length for swqes */
  178. u16 port_nr;
  179. u16 rq2_threshold;
  180. u16 rq3_threshold;
  181. u64 send_cq_handle;
  182. u64 recv_cq_handle;
  183. u64 aff_eq_handle;
  184. /* output parameter */
  185. u32 qp_nr;
  186. u16 act_nr_send_wqes;
  187. u16 act_nr_rwqes_rq1;
  188. u16 act_nr_rwqes_rq2;
  189. u16 act_nr_rwqes_rq3;
  190. u8 act_wqe_size_enc_sq;
  191. u8 act_wqe_size_enc_rq1;
  192. u8 act_wqe_size_enc_rq2;
  193. u8 act_wqe_size_enc_rq3;
  194. u32 nr_sq_pages;
  195. u32 nr_rq1_pages;
  196. u32 nr_rq2_pages;
  197. u32 nr_rq3_pages;
  198. u32 liobn_sq;
  199. u32 liobn_rq1;
  200. u32 liobn_rq2;
  201. u32 liobn_rq3;
  202. };
  203. /*
  204. * Event Queue attributes, passed as paramter
  205. */
  206. struct ehea_eq_attr {
  207. u32 type;
  208. u32 max_nr_of_eqes;
  209. u8 eqe_gen; /* generate eqe flag */
  210. u64 eq_handle;
  211. u32 act_nr_of_eqes;
  212. u32 nr_pages;
  213. u32 ist1; /* Interrupt service token */
  214. u32 ist2;
  215. u32 ist3;
  216. u32 ist4;
  217. };
  218. /*
  219. * Event Queue
  220. */
  221. struct ehea_eq {
  222. struct ehea_adapter *adapter;
  223. struct hw_queue hw_queue;
  224. u64 fw_handle;
  225. struct h_epas epas;
  226. spinlock_t spinlock;
  227. struct ehea_eq_attr attr;
  228. };
  229. /*
  230. * HEA Queues
  231. */
  232. struct ehea_qp {
  233. struct ehea_adapter *adapter;
  234. u64 fw_handle; /* QP handle for firmware calls */
  235. struct hw_queue hw_squeue;
  236. struct hw_queue hw_rqueue1;
  237. struct hw_queue hw_rqueue2;
  238. struct hw_queue hw_rqueue3;
  239. struct h_epas epas;
  240. struct ehea_qp_init_attr init_attr;
  241. };
  242. /*
  243. * Completion Queue attributes
  244. */
  245. struct ehea_cq_attr {
  246. /* input parameter */
  247. u32 max_nr_of_cqes;
  248. u32 cq_token;
  249. u64 eq_handle;
  250. /* output parameter */
  251. u32 act_nr_of_cqes;
  252. u32 nr_pages;
  253. };
  254. /*
  255. * Completion Queue
  256. */
  257. struct ehea_cq {
  258. struct ehea_adapter *adapter;
  259. u64 fw_handle;
  260. struct hw_queue hw_queue;
  261. struct h_epas epas;
  262. struct ehea_cq_attr attr;
  263. };
  264. /*
  265. * Memory Region
  266. */
  267. struct ehea_mr {
  268. u64 handle;
  269. u64 vaddr;
  270. u32 lkey;
  271. };
  272. /*
  273. * Port state information
  274. */
  275. struct port_state {
  276. int poll_max_processed;
  277. int poll_receive_errors;
  278. int ehea_poll;
  279. int queue_stopped;
  280. int min_swqe_avail;
  281. u64 sqc_stop_sum;
  282. int pkt_send;
  283. int pkt_xmit;
  284. int send_tasklet;
  285. int nwqe;
  286. };
  287. #define EHEA_IRQ_NAME_SIZE 20
  288. /*
  289. * Queue SKB Array
  290. */
  291. struct ehea_q_skb_arr {
  292. struct sk_buff **arr; /* skb array for queue */
  293. int len; /* array length */
  294. int index; /* array index */
  295. int os_skbs; /* rq2/rq3 only: outstanding skbs */
  296. };
  297. /*
  298. * Port resources
  299. */
  300. struct ehea_port_res {
  301. struct ehea_mr send_mr; /* send memory region */
  302. struct ehea_mr recv_mr; /* receive memory region */
  303. spinlock_t xmit_lock;
  304. struct ehea_port *port;
  305. char int_recv_name[EHEA_IRQ_NAME_SIZE];
  306. char int_send_name[EHEA_IRQ_NAME_SIZE];
  307. struct ehea_qp *qp;
  308. struct ehea_cq *send_cq;
  309. struct ehea_cq *recv_cq;
  310. struct ehea_eq *send_eq;
  311. struct ehea_eq *recv_eq;
  312. spinlock_t send_lock;
  313. struct ehea_q_skb_arr rq1_skba;
  314. struct ehea_q_skb_arr rq2_skba;
  315. struct ehea_q_skb_arr rq3_skba;
  316. struct ehea_q_skb_arr sq_skba;
  317. spinlock_t netif_queue;
  318. int queue_stopped;
  319. int swqe_refill_th;
  320. atomic_t swqe_avail;
  321. int swqe_ll_count;
  322. int swqe_count;
  323. u32 swqe_id_counter;
  324. u64 tx_packets;
  325. struct tasklet_struct send_comp_task;
  326. spinlock_t recv_lock;
  327. struct port_state p_state;
  328. u64 rx_packets;
  329. u32 poll_counter;
  330. };
  331. struct ehea_adapter {
  332. u64 handle;
  333. u8 num_ports;
  334. struct ehea_port *port[16];
  335. struct ehea_eq *neq; /* notification event queue */
  336. struct workqueue_struct *ehea_wq;
  337. struct tasklet_struct neq_tasklet;
  338. struct ehea_mr mr;
  339. u32 pd; /* protection domain */
  340. u64 max_mc_mac; /* max number of multicast mac addresses */
  341. };
  342. struct ehea_mc_list {
  343. struct list_head list;
  344. u64 macaddr;
  345. };
  346. #define EHEA_PORT_UP 1
  347. #define EHEA_PORT_DOWN 0
  348. #define EHEA_MAX_PORT_RES 16
  349. struct ehea_port {
  350. struct ehea_adapter *adapter; /* adapter that owns this port */
  351. struct net_device *netdev;
  352. struct net_device_stats stats;
  353. struct ehea_port_res port_res[EHEA_MAX_PORT_RES];
  354. struct device_node *of_dev_node; /* Open Firmware Device Node */
  355. struct ehea_mc_list *mc_list; /* Multicast MAC addresses */
  356. struct vlan_group *vgrp;
  357. struct ehea_eq *qp_eq;
  358. struct work_struct reset_task;
  359. struct semaphore port_lock;
  360. char int_aff_name[EHEA_IRQ_NAME_SIZE];
  361. int allmulti; /* Indicates IFF_ALLMULTI state */
  362. int promisc; /* Indicates IFF_PROMISC state */
  363. int num_add_tx_qps;
  364. int resets;
  365. u64 mac_addr;
  366. u32 logical_port_id;
  367. u32 port_speed;
  368. u32 msg_enable;
  369. u32 sig_comp_iv;
  370. u32 state;
  371. u8 full_duplex;
  372. u8 autoneg;
  373. u8 num_def_qps;
  374. };
  375. struct port_res_cfg {
  376. int max_entries_rcq;
  377. int max_entries_scq;
  378. int max_entries_sq;
  379. int max_entries_rq1;
  380. int max_entries_rq2;
  381. int max_entries_rq3;
  382. };
  383. void ehea_set_ethtool_ops(struct net_device *netdev);
  384. int ehea_sense_port_attr(struct ehea_port *port);
  385. int ehea_set_portspeed(struct ehea_port *port, u32 port_speed);
  386. #endif /* __EHEA_H__ */