ep93xx_eth.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944
  1. /*
  2. * EP93xx ethernet network device driver
  3. * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
  4. * Dedicated to Marija Kulikova.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/config.h>
  12. #include <linux/dma-mapping.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/mii.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/ethtool.h>
  19. #include <linux/init.h>
  20. #include <linux/moduleparam.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/delay.h>
  23. #include <asm/arch/ep93xx-regs.h>
  24. #include <asm/arch/platform.h>
  25. #include <asm/io.h>
  26. #define DRV_MODULE_NAME "ep93xx-eth"
  27. #define DRV_MODULE_VERSION "0.1"
  28. #define RX_QUEUE_ENTRIES 64
  29. #define TX_QUEUE_ENTRIES 8
  30. #define MAX_PKT_SIZE 2044
  31. #define PKT_BUF_SIZE 2048
  32. #define REG_RXCTL 0x0000
  33. #define REG_RXCTL_DEFAULT 0x00073800
  34. #define REG_TXCTL 0x0004
  35. #define REG_TXCTL_ENABLE 0x00000001
  36. #define REG_MIICMD 0x0010
  37. #define REG_MIICMD_READ 0x00008000
  38. #define REG_MIICMD_WRITE 0x00004000
  39. #define REG_MIIDATA 0x0014
  40. #define REG_MIISTS 0x0018
  41. #define REG_MIISTS_BUSY 0x00000001
  42. #define REG_SELFCTL 0x0020
  43. #define REG_SELFCTL_RESET 0x00000001
  44. #define REG_INTEN 0x0024
  45. #define REG_INTEN_TX 0x00000008
  46. #define REG_INTEN_RX 0x00000007
  47. #define REG_INTSTSP 0x0028
  48. #define REG_INTSTS_TX 0x00000008
  49. #define REG_INTSTS_RX 0x00000004
  50. #define REG_INTSTSC 0x002c
  51. #define REG_AFP 0x004c
  52. #define REG_INDAD0 0x0050
  53. #define REG_INDAD1 0x0051
  54. #define REG_INDAD2 0x0052
  55. #define REG_INDAD3 0x0053
  56. #define REG_INDAD4 0x0054
  57. #define REG_INDAD5 0x0055
  58. #define REG_GIINTMSK 0x0064
  59. #define REG_GIINTMSK_ENABLE 0x00008000
  60. #define REG_BMCTL 0x0080
  61. #define REG_BMCTL_ENABLE_TX 0x00000100
  62. #define REG_BMCTL_ENABLE_RX 0x00000001
  63. #define REG_BMSTS 0x0084
  64. #define REG_BMSTS_RX_ACTIVE 0x00000008
  65. #define REG_RXDQBADD 0x0090
  66. #define REG_RXDQBLEN 0x0094
  67. #define REG_RXDCURADD 0x0098
  68. #define REG_RXDENQ 0x009c
  69. #define REG_RXSTSQBADD 0x00a0
  70. #define REG_RXSTSQBLEN 0x00a4
  71. #define REG_RXSTSQCURADD 0x00a8
  72. #define REG_RXSTSENQ 0x00ac
  73. #define REG_TXDQBADD 0x00b0
  74. #define REG_TXDQBLEN 0x00b4
  75. #define REG_TXDQCURADD 0x00b8
  76. #define REG_TXDENQ 0x00bc
  77. #define REG_TXSTSQBADD 0x00c0
  78. #define REG_TXSTSQBLEN 0x00c4
  79. #define REG_TXSTSQCURADD 0x00c8
  80. #define REG_MAXFRMLEN 0x00e8
  81. struct ep93xx_rdesc
  82. {
  83. u32 buf_addr;
  84. u32 rdesc1;
  85. };
  86. #define RDESC1_NSOF 0x80000000
  87. #define RDESC1_BUFFER_INDEX 0x7fff0000
  88. #define RDESC1_BUFFER_LENGTH 0x0000ffff
  89. struct ep93xx_rstat
  90. {
  91. u32 rstat0;
  92. u32 rstat1;
  93. };
  94. #define RSTAT0_RFP 0x80000000
  95. #define RSTAT0_RWE 0x40000000
  96. #define RSTAT0_EOF 0x20000000
  97. #define RSTAT0_EOB 0x10000000
  98. #define RSTAT0_AM 0x00c00000
  99. #define RSTAT0_RX_ERR 0x00200000
  100. #define RSTAT0_OE 0x00100000
  101. #define RSTAT0_FE 0x00080000
  102. #define RSTAT0_RUNT 0x00040000
  103. #define RSTAT0_EDATA 0x00020000
  104. #define RSTAT0_CRCE 0x00010000
  105. #define RSTAT0_CRCI 0x00008000
  106. #define RSTAT0_HTI 0x00003f00
  107. #define RSTAT1_RFP 0x80000000
  108. #define RSTAT1_BUFFER_INDEX 0x7fff0000
  109. #define RSTAT1_FRAME_LENGTH 0x0000ffff
  110. struct ep93xx_tdesc
  111. {
  112. u32 buf_addr;
  113. u32 tdesc1;
  114. };
  115. #define TDESC1_EOF 0x80000000
  116. #define TDESC1_BUFFER_INDEX 0x7fff0000
  117. #define TDESC1_BUFFER_ABORT 0x00008000
  118. #define TDESC1_BUFFER_LENGTH 0x00000fff
  119. struct ep93xx_tstat
  120. {
  121. u32 tstat0;
  122. };
  123. #define TSTAT0_TXFP 0x80000000
  124. #define TSTAT0_TXWE 0x40000000
  125. #define TSTAT0_FA 0x20000000
  126. #define TSTAT0_LCRS 0x10000000
  127. #define TSTAT0_OW 0x04000000
  128. #define TSTAT0_TXU 0x02000000
  129. #define TSTAT0_ECOLL 0x01000000
  130. #define TSTAT0_NCOLL 0x001f0000
  131. #define TSTAT0_BUFFER_INDEX 0x00007fff
  132. struct ep93xx_descs
  133. {
  134. struct ep93xx_rdesc rdesc[RX_QUEUE_ENTRIES];
  135. struct ep93xx_tdesc tdesc[TX_QUEUE_ENTRIES];
  136. struct ep93xx_rstat rstat[RX_QUEUE_ENTRIES];
  137. struct ep93xx_tstat tstat[TX_QUEUE_ENTRIES];
  138. };
  139. struct ep93xx_priv
  140. {
  141. struct resource *res;
  142. void *base_addr;
  143. int irq;
  144. struct ep93xx_descs *descs;
  145. dma_addr_t descs_dma_addr;
  146. void *rx_buf[RX_QUEUE_ENTRIES];
  147. void *tx_buf[TX_QUEUE_ENTRIES];
  148. spinlock_t rx_lock;
  149. unsigned int rx_pointer;
  150. unsigned int tx_clean_pointer;
  151. unsigned int tx_pointer;
  152. spinlock_t tx_pending_lock;
  153. unsigned int tx_pending;
  154. struct net_device_stats stats;
  155. struct mii_if_info mii;
  156. u8 mdc_divisor;
  157. };
  158. #define rdb(ep, off) __raw_readb((ep)->base_addr + (off))
  159. #define rdw(ep, off) __raw_readw((ep)->base_addr + (off))
  160. #define rdl(ep, off) __raw_readl((ep)->base_addr + (off))
  161. #define wrb(ep, off, val) __raw_writeb((val), (ep)->base_addr + (off))
  162. #define wrw(ep, off, val) __raw_writew((val), (ep)->base_addr + (off))
  163. #define wrl(ep, off, val) __raw_writel((val), (ep)->base_addr + (off))
  164. static int ep93xx_mdio_read(struct net_device *dev, int phy_id, int reg);
  165. static struct net_device_stats *ep93xx_get_stats(struct net_device *dev)
  166. {
  167. struct ep93xx_priv *ep = netdev_priv(dev);
  168. return &(ep->stats);
  169. }
  170. static int ep93xx_rx(struct net_device *dev, int *budget)
  171. {
  172. struct ep93xx_priv *ep = netdev_priv(dev);
  173. int tail_offset;
  174. int rx_done;
  175. int processed;
  176. tail_offset = rdl(ep, REG_RXSTSQCURADD) - ep->descs_dma_addr;
  177. rx_done = 0;
  178. processed = 0;
  179. while (*budget > 0) {
  180. int entry;
  181. struct ep93xx_rstat *rstat;
  182. u32 rstat0;
  183. u32 rstat1;
  184. int length;
  185. struct sk_buff *skb;
  186. entry = ep->rx_pointer;
  187. rstat = ep->descs->rstat + entry;
  188. if ((void *)rstat - (void *)ep->descs == tail_offset) {
  189. rx_done = 1;
  190. break;
  191. }
  192. rstat0 = rstat->rstat0;
  193. rstat1 = rstat->rstat1;
  194. rstat->rstat0 = 0;
  195. rstat->rstat1 = 0;
  196. if (!(rstat0 & RSTAT0_RFP))
  197. printk(KERN_CRIT "ep93xx_rx: buffer not done "
  198. " %.8x %.8x\n", rstat0, rstat1);
  199. if (!(rstat0 & RSTAT0_EOF))
  200. printk(KERN_CRIT "ep93xx_rx: not end-of-frame "
  201. " %.8x %.8x\n", rstat0, rstat1);
  202. if (!(rstat0 & RSTAT0_EOB))
  203. printk(KERN_CRIT "ep93xx_rx: not end-of-buffer "
  204. " %.8x %.8x\n", rstat0, rstat1);
  205. if (!(rstat1 & RSTAT1_RFP))
  206. printk(KERN_CRIT "ep93xx_rx: buffer1 not done "
  207. " %.8x %.8x\n", rstat0, rstat1);
  208. if ((rstat1 & RSTAT1_BUFFER_INDEX) >> 16 != entry)
  209. printk(KERN_CRIT "ep93xx_rx: entry mismatch "
  210. " %.8x %.8x\n", rstat0, rstat1);
  211. if (!(rstat0 & RSTAT0_RWE)) {
  212. printk(KERN_NOTICE "ep93xx_rx: receive error "
  213. " %.8x %.8x\n", rstat0, rstat1);
  214. ep->stats.rx_errors++;
  215. if (rstat0 & RSTAT0_OE)
  216. ep->stats.rx_fifo_errors++;
  217. if (rstat0 & RSTAT0_FE)
  218. ep->stats.rx_frame_errors++;
  219. if (rstat0 & (RSTAT0_RUNT | RSTAT0_EDATA))
  220. ep->stats.rx_length_errors++;
  221. if (rstat0 & RSTAT0_CRCE)
  222. ep->stats.rx_crc_errors++;
  223. goto err;
  224. }
  225. length = rstat1 & RSTAT1_FRAME_LENGTH;
  226. if (length > MAX_PKT_SIZE) {
  227. printk(KERN_NOTICE "ep93xx_rx: invalid length "
  228. " %.8x %.8x\n", rstat0, rstat1);
  229. goto err;
  230. }
  231. /* Strip FCS. */
  232. if (rstat0 & RSTAT0_CRCI)
  233. length -= 4;
  234. skb = dev_alloc_skb(length + 2);
  235. if (likely(skb != NULL)) {
  236. skb->dev = dev;
  237. skb_reserve(skb, 2);
  238. dma_sync_single(NULL, ep->descs->rdesc[entry].buf_addr,
  239. length, DMA_FROM_DEVICE);
  240. eth_copy_and_sum(skb, ep->rx_buf[entry], length, 0);
  241. skb_put(skb, length);
  242. skb->protocol = eth_type_trans(skb, dev);
  243. dev->last_rx = jiffies;
  244. netif_receive_skb(skb);
  245. ep->stats.rx_packets++;
  246. ep->stats.rx_bytes += length;
  247. } else {
  248. ep->stats.rx_dropped++;
  249. }
  250. err:
  251. ep->rx_pointer = (entry + 1) & (RX_QUEUE_ENTRIES - 1);
  252. processed++;
  253. dev->quota--;
  254. (*budget)--;
  255. }
  256. if (processed) {
  257. wrw(ep, REG_RXDENQ, processed);
  258. wrw(ep, REG_RXSTSENQ, processed);
  259. }
  260. return !rx_done;
  261. }
  262. static int ep93xx_have_more_rx(struct ep93xx_priv *ep)
  263. {
  264. struct ep93xx_rstat *rstat;
  265. int tail_offset;
  266. rstat = ep->descs->rstat + ep->rx_pointer;
  267. tail_offset = rdl(ep, REG_RXSTSQCURADD) - ep->descs_dma_addr;
  268. return !((void *)rstat - (void *)ep->descs == tail_offset);
  269. }
  270. static int ep93xx_poll(struct net_device *dev, int *budget)
  271. {
  272. struct ep93xx_priv *ep = netdev_priv(dev);
  273. /*
  274. * @@@ Have to stop polling if device is downed while we
  275. * are polling.
  276. */
  277. poll_some_more:
  278. if (ep93xx_rx(dev, budget))
  279. return 1;
  280. netif_rx_complete(dev);
  281. spin_lock_irq(&ep->rx_lock);
  282. wrl(ep, REG_INTEN, REG_INTEN_TX | REG_INTEN_RX);
  283. if (ep93xx_have_more_rx(ep)) {
  284. wrl(ep, REG_INTEN, REG_INTEN_TX);
  285. wrl(ep, REG_INTSTSP, REG_INTSTS_RX);
  286. spin_unlock_irq(&ep->rx_lock);
  287. if (netif_rx_reschedule(dev, 0))
  288. goto poll_some_more;
  289. return 0;
  290. }
  291. spin_unlock_irq(&ep->rx_lock);
  292. return 0;
  293. }
  294. static int ep93xx_xmit(struct sk_buff *skb, struct net_device *dev)
  295. {
  296. struct ep93xx_priv *ep = netdev_priv(dev);
  297. int entry;
  298. if (unlikely(skb->len) > MAX_PKT_SIZE) {
  299. ep->stats.tx_dropped++;
  300. dev_kfree_skb(skb);
  301. return NETDEV_TX_OK;
  302. }
  303. entry = ep->tx_pointer;
  304. ep->tx_pointer = (ep->tx_pointer + 1) & (TX_QUEUE_ENTRIES - 1);
  305. ep->descs->tdesc[entry].tdesc1 =
  306. TDESC1_EOF | (entry << 16) | (skb->len & 0xfff);
  307. skb_copy_and_csum_dev(skb, ep->tx_buf[entry]);
  308. dma_sync_single(NULL, ep->descs->tdesc[entry].buf_addr,
  309. skb->len, DMA_TO_DEVICE);
  310. dev_kfree_skb(skb);
  311. dev->trans_start = jiffies;
  312. spin_lock_irq(&ep->tx_pending_lock);
  313. ep->tx_pending++;
  314. if (ep->tx_pending == TX_QUEUE_ENTRIES)
  315. netif_stop_queue(dev);
  316. spin_unlock_irq(&ep->tx_pending_lock);
  317. wrl(ep, REG_TXDENQ, 1);
  318. return NETDEV_TX_OK;
  319. }
  320. static void ep93xx_tx_complete(struct net_device *dev)
  321. {
  322. struct ep93xx_priv *ep = netdev_priv(dev);
  323. int tail_offset;
  324. int wake;
  325. tail_offset = rdl(ep, REG_TXSTSQCURADD) - ep->descs_dma_addr;
  326. wake = 0;
  327. spin_lock(&ep->tx_pending_lock);
  328. while (1) {
  329. int entry;
  330. struct ep93xx_tstat *tstat;
  331. u32 tstat0;
  332. entry = ep->tx_clean_pointer;
  333. tstat = ep->descs->tstat + entry;
  334. if ((void *)tstat - (void *)ep->descs == tail_offset)
  335. break;
  336. tstat0 = tstat->tstat0;
  337. tstat->tstat0 = 0;
  338. if (!(tstat0 & TSTAT0_TXFP))
  339. printk(KERN_CRIT "ep93xx_tx_complete: buffer not done "
  340. " %.8x\n", tstat0);
  341. if (tstat0 & TSTAT0_FA)
  342. printk(KERN_CRIT "ep93xx_tx_complete: frame aborted "
  343. " %.8x\n", tstat0);
  344. if ((tstat0 & TSTAT0_BUFFER_INDEX) != entry)
  345. printk(KERN_CRIT "ep93xx_tx_complete: entry mismatch "
  346. " %.8x\n", tstat0);
  347. if (tstat0 & TSTAT0_TXWE) {
  348. int length = ep->descs->tdesc[entry].tdesc1 & 0xfff;
  349. ep->stats.tx_packets++;
  350. ep->stats.tx_bytes += length;
  351. } else {
  352. ep->stats.tx_errors++;
  353. }
  354. if (tstat0 & TSTAT0_OW)
  355. ep->stats.tx_window_errors++;
  356. if (tstat0 & TSTAT0_TXU)
  357. ep->stats.tx_fifo_errors++;
  358. ep->stats.collisions += (tstat0 >> 16) & 0x1f;
  359. ep->tx_clean_pointer = (entry + 1) & (TX_QUEUE_ENTRIES - 1);
  360. if (ep->tx_pending == TX_QUEUE_ENTRIES)
  361. wake = 1;
  362. ep->tx_pending--;
  363. }
  364. spin_unlock(&ep->tx_pending_lock);
  365. if (wake)
  366. netif_wake_queue(dev);
  367. }
  368. static irqreturn_t ep93xx_irq(int irq, void *dev_id, struct pt_regs *regs)
  369. {
  370. struct net_device *dev = dev_id;
  371. struct ep93xx_priv *ep = netdev_priv(dev);
  372. u32 status;
  373. status = rdl(ep, REG_INTSTSC);
  374. if (status == 0)
  375. return IRQ_NONE;
  376. if (status & REG_INTSTS_RX) {
  377. spin_lock(&ep->rx_lock);
  378. if (likely(__netif_rx_schedule_prep(dev))) {
  379. wrl(ep, REG_INTEN, REG_INTEN_TX);
  380. __netif_rx_schedule(dev);
  381. }
  382. spin_unlock(&ep->rx_lock);
  383. }
  384. if (status & REG_INTSTS_TX)
  385. ep93xx_tx_complete(dev);
  386. return IRQ_HANDLED;
  387. }
  388. static void ep93xx_free_buffers(struct ep93xx_priv *ep)
  389. {
  390. int i;
  391. for (i = 0; i < RX_QUEUE_ENTRIES; i += 2) {
  392. dma_addr_t d;
  393. d = ep->descs->rdesc[i].buf_addr;
  394. if (d)
  395. dma_unmap_single(NULL, d, PAGE_SIZE, DMA_FROM_DEVICE);
  396. if (ep->rx_buf[i] != NULL)
  397. free_page((unsigned long)ep->rx_buf[i]);
  398. }
  399. for (i = 0; i < TX_QUEUE_ENTRIES; i += 2) {
  400. dma_addr_t d;
  401. d = ep->descs->tdesc[i].buf_addr;
  402. if (d)
  403. dma_unmap_single(NULL, d, PAGE_SIZE, DMA_TO_DEVICE);
  404. if (ep->tx_buf[i] != NULL)
  405. free_page((unsigned long)ep->tx_buf[i]);
  406. }
  407. dma_free_coherent(NULL, sizeof(struct ep93xx_descs), ep->descs,
  408. ep->descs_dma_addr);
  409. }
  410. /*
  411. * The hardware enforces a sub-2K maximum packet size, so we put
  412. * two buffers on every hardware page.
  413. */
  414. static int ep93xx_alloc_buffers(struct ep93xx_priv *ep)
  415. {
  416. int i;
  417. ep->descs = dma_alloc_coherent(NULL, sizeof(struct ep93xx_descs),
  418. &ep->descs_dma_addr, GFP_KERNEL | GFP_DMA);
  419. if (ep->descs == NULL)
  420. return 1;
  421. for (i = 0; i < RX_QUEUE_ENTRIES; i += 2) {
  422. void *page;
  423. dma_addr_t d;
  424. page = (void *)__get_free_page(GFP_KERNEL | GFP_DMA);
  425. if (page == NULL)
  426. goto err;
  427. d = dma_map_single(NULL, page, PAGE_SIZE, DMA_FROM_DEVICE);
  428. if (dma_mapping_error(d)) {
  429. free_page((unsigned long)page);
  430. goto err;
  431. }
  432. ep->rx_buf[i] = page;
  433. ep->descs->rdesc[i].buf_addr = d;
  434. ep->descs->rdesc[i].rdesc1 = (i << 16) | PKT_BUF_SIZE;
  435. ep->rx_buf[i + 1] = page + PKT_BUF_SIZE;
  436. ep->descs->rdesc[i + 1].buf_addr = d + PKT_BUF_SIZE;
  437. ep->descs->rdesc[i + 1].rdesc1 = ((i + 1) << 16) | PKT_BUF_SIZE;
  438. }
  439. for (i = 0; i < TX_QUEUE_ENTRIES; i += 2) {
  440. void *page;
  441. dma_addr_t d;
  442. page = (void *)__get_free_page(GFP_KERNEL | GFP_DMA);
  443. if (page == NULL)
  444. goto err;
  445. d = dma_map_single(NULL, page, PAGE_SIZE, DMA_TO_DEVICE);
  446. if (dma_mapping_error(d)) {
  447. free_page((unsigned long)page);
  448. goto err;
  449. }
  450. ep->tx_buf[i] = page;
  451. ep->descs->tdesc[i].buf_addr = d;
  452. ep->tx_buf[i + 1] = page + PKT_BUF_SIZE;
  453. ep->descs->tdesc[i + 1].buf_addr = d + PKT_BUF_SIZE;
  454. }
  455. return 0;
  456. err:
  457. ep93xx_free_buffers(ep);
  458. return 1;
  459. }
  460. static int ep93xx_start_hw(struct net_device *dev)
  461. {
  462. struct ep93xx_priv *ep = netdev_priv(dev);
  463. unsigned long addr;
  464. int i;
  465. wrl(ep, REG_SELFCTL, REG_SELFCTL_RESET);
  466. for (i = 0; i < 10; i++) {
  467. if ((rdl(ep, REG_SELFCTL) & REG_SELFCTL_RESET) == 0)
  468. break;
  469. msleep(1);
  470. }
  471. if (i == 10) {
  472. printk(KERN_CRIT DRV_MODULE_NAME ": hw failed to reset\n");
  473. return 1;
  474. }
  475. wrl(ep, REG_SELFCTL, ((ep->mdc_divisor - 1) << 9));
  476. /* Does the PHY support preamble suppress? */
  477. if ((ep93xx_mdio_read(dev, ep->mii.phy_id, MII_BMSR) & 0x0040) != 0)
  478. wrl(ep, REG_SELFCTL, ((ep->mdc_divisor - 1) << 9) | (1 << 8));
  479. /* Receive descriptor ring. */
  480. addr = ep->descs_dma_addr + offsetof(struct ep93xx_descs, rdesc);
  481. wrl(ep, REG_RXDQBADD, addr);
  482. wrl(ep, REG_RXDCURADD, addr);
  483. wrw(ep, REG_RXDQBLEN, RX_QUEUE_ENTRIES * sizeof(struct ep93xx_rdesc));
  484. /* Receive status ring. */
  485. addr = ep->descs_dma_addr + offsetof(struct ep93xx_descs, rstat);
  486. wrl(ep, REG_RXSTSQBADD, addr);
  487. wrl(ep, REG_RXSTSQCURADD, addr);
  488. wrw(ep, REG_RXSTSQBLEN, RX_QUEUE_ENTRIES * sizeof(struct ep93xx_rstat));
  489. /* Transmit descriptor ring. */
  490. addr = ep->descs_dma_addr + offsetof(struct ep93xx_descs, tdesc);
  491. wrl(ep, REG_TXDQBADD, addr);
  492. wrl(ep, REG_TXDQCURADD, addr);
  493. wrw(ep, REG_TXDQBLEN, TX_QUEUE_ENTRIES * sizeof(struct ep93xx_tdesc));
  494. /* Transmit status ring. */
  495. addr = ep->descs_dma_addr + offsetof(struct ep93xx_descs, tstat);
  496. wrl(ep, REG_TXSTSQBADD, addr);
  497. wrl(ep, REG_TXSTSQCURADD, addr);
  498. wrw(ep, REG_TXSTSQBLEN, TX_QUEUE_ENTRIES * sizeof(struct ep93xx_tstat));
  499. wrl(ep, REG_BMCTL, REG_BMCTL_ENABLE_TX | REG_BMCTL_ENABLE_RX);
  500. wrl(ep, REG_INTEN, REG_INTEN_TX | REG_INTEN_RX);
  501. wrl(ep, REG_GIINTMSK, 0);
  502. for (i = 0; i < 10; i++) {
  503. if ((rdl(ep, REG_BMSTS) & REG_BMSTS_RX_ACTIVE) != 0)
  504. break;
  505. msleep(1);
  506. }
  507. if (i == 10) {
  508. printk(KERN_CRIT DRV_MODULE_NAME ": hw failed to start\n");
  509. return 1;
  510. }
  511. wrl(ep, REG_RXDENQ, RX_QUEUE_ENTRIES);
  512. wrl(ep, REG_RXSTSENQ, RX_QUEUE_ENTRIES);
  513. wrb(ep, REG_INDAD0, dev->dev_addr[0]);
  514. wrb(ep, REG_INDAD1, dev->dev_addr[1]);
  515. wrb(ep, REG_INDAD2, dev->dev_addr[2]);
  516. wrb(ep, REG_INDAD3, dev->dev_addr[3]);
  517. wrb(ep, REG_INDAD4, dev->dev_addr[4]);
  518. wrb(ep, REG_INDAD5, dev->dev_addr[5]);
  519. wrl(ep, REG_AFP, 0);
  520. wrl(ep, REG_MAXFRMLEN, (MAX_PKT_SIZE << 16) | MAX_PKT_SIZE);
  521. wrl(ep, REG_RXCTL, REG_RXCTL_DEFAULT);
  522. wrl(ep, REG_TXCTL, REG_TXCTL_ENABLE);
  523. return 0;
  524. }
  525. static void ep93xx_stop_hw(struct net_device *dev)
  526. {
  527. struct ep93xx_priv *ep = netdev_priv(dev);
  528. int i;
  529. wrl(ep, REG_SELFCTL, REG_SELFCTL_RESET);
  530. for (i = 0; i < 10; i++) {
  531. if ((rdl(ep, REG_SELFCTL) & REG_SELFCTL_RESET) == 0)
  532. break;
  533. msleep(1);
  534. }
  535. if (i == 10)
  536. printk(KERN_CRIT DRV_MODULE_NAME ": hw failed to reset\n");
  537. }
  538. static int ep93xx_open(struct net_device *dev)
  539. {
  540. struct ep93xx_priv *ep = netdev_priv(dev);
  541. int err;
  542. if (ep93xx_alloc_buffers(ep))
  543. return -ENOMEM;
  544. if (is_zero_ether_addr(dev->dev_addr)) {
  545. random_ether_addr(dev->dev_addr);
  546. printk(KERN_INFO "%s: generated random MAC address "
  547. "%.2x:%.2x:%.2x:%.2x:%.2x:%.2x.\n", dev->name,
  548. dev->dev_addr[0], dev->dev_addr[1],
  549. dev->dev_addr[2], dev->dev_addr[3],
  550. dev->dev_addr[4], dev->dev_addr[5]);
  551. }
  552. if (ep93xx_start_hw(dev)) {
  553. ep93xx_free_buffers(ep);
  554. return -EIO;
  555. }
  556. spin_lock_init(&ep->rx_lock);
  557. ep->rx_pointer = 0;
  558. ep->tx_clean_pointer = 0;
  559. ep->tx_pointer = 0;
  560. spin_lock_init(&ep->tx_pending_lock);
  561. ep->tx_pending = 0;
  562. err = request_irq(ep->irq, ep93xx_irq, IRQF_SHARED, dev->name, dev);
  563. if (err) {
  564. ep93xx_stop_hw(dev);
  565. ep93xx_free_buffers(ep);
  566. return err;
  567. }
  568. wrl(ep, REG_GIINTMSK, REG_GIINTMSK_ENABLE);
  569. netif_start_queue(dev);
  570. return 0;
  571. }
  572. static int ep93xx_close(struct net_device *dev)
  573. {
  574. struct ep93xx_priv *ep = netdev_priv(dev);
  575. netif_stop_queue(dev);
  576. wrl(ep, REG_GIINTMSK, 0);
  577. free_irq(ep->irq, dev);
  578. ep93xx_stop_hw(dev);
  579. ep93xx_free_buffers(ep);
  580. return 0;
  581. }
  582. static int ep93xx_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  583. {
  584. struct ep93xx_priv *ep = netdev_priv(dev);
  585. struct mii_ioctl_data *data = if_mii(ifr);
  586. return generic_mii_ioctl(&ep->mii, data, cmd, NULL);
  587. }
  588. static int ep93xx_mdio_read(struct net_device *dev, int phy_id, int reg)
  589. {
  590. struct ep93xx_priv *ep = netdev_priv(dev);
  591. int data;
  592. int i;
  593. wrl(ep, REG_MIICMD, REG_MIICMD_READ | (phy_id << 5) | reg);
  594. for (i = 0; i < 10; i++) {
  595. if ((rdl(ep, REG_MIISTS) & REG_MIISTS_BUSY) == 0)
  596. break;
  597. msleep(1);
  598. }
  599. if (i == 10) {
  600. printk(KERN_INFO DRV_MODULE_NAME ": mdio read timed out\n");
  601. data = 0xffff;
  602. } else {
  603. data = rdl(ep, REG_MIIDATA);
  604. }
  605. return data;
  606. }
  607. static void ep93xx_mdio_write(struct net_device *dev, int phy_id, int reg, int data)
  608. {
  609. struct ep93xx_priv *ep = netdev_priv(dev);
  610. int i;
  611. wrl(ep, REG_MIIDATA, data);
  612. wrl(ep, REG_MIICMD, REG_MIICMD_WRITE | (phy_id << 5) | reg);
  613. for (i = 0; i < 10; i++) {
  614. if ((rdl(ep, REG_MIISTS) & REG_MIISTS_BUSY) == 0)
  615. break;
  616. msleep(1);
  617. }
  618. if (i == 10)
  619. printk(KERN_INFO DRV_MODULE_NAME ": mdio write timed out\n");
  620. }
  621. static void ep93xx_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  622. {
  623. strcpy(info->driver, DRV_MODULE_NAME);
  624. strcpy(info->version, DRV_MODULE_VERSION);
  625. }
  626. static int ep93xx_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  627. {
  628. struct ep93xx_priv *ep = netdev_priv(dev);
  629. return mii_ethtool_gset(&ep->mii, cmd);
  630. }
  631. static int ep93xx_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  632. {
  633. struct ep93xx_priv *ep = netdev_priv(dev);
  634. return mii_ethtool_sset(&ep->mii, cmd);
  635. }
  636. static int ep93xx_nway_reset(struct net_device *dev)
  637. {
  638. struct ep93xx_priv *ep = netdev_priv(dev);
  639. return mii_nway_restart(&ep->mii);
  640. }
  641. static u32 ep93xx_get_link(struct net_device *dev)
  642. {
  643. struct ep93xx_priv *ep = netdev_priv(dev);
  644. return mii_link_ok(&ep->mii);
  645. }
  646. static struct ethtool_ops ep93xx_ethtool_ops = {
  647. .get_drvinfo = ep93xx_get_drvinfo,
  648. .get_settings = ep93xx_get_settings,
  649. .set_settings = ep93xx_set_settings,
  650. .nway_reset = ep93xx_nway_reset,
  651. .get_link = ep93xx_get_link,
  652. };
  653. struct net_device *ep93xx_dev_alloc(struct ep93xx_eth_data *data)
  654. {
  655. struct net_device *dev;
  656. struct ep93xx_priv *ep;
  657. dev = alloc_etherdev(sizeof(struct ep93xx_priv));
  658. if (dev == NULL)
  659. return NULL;
  660. ep = netdev_priv(dev);
  661. memcpy(dev->dev_addr, data->dev_addr, ETH_ALEN);
  662. dev->get_stats = ep93xx_get_stats;
  663. dev->ethtool_ops = &ep93xx_ethtool_ops;
  664. dev->poll = ep93xx_poll;
  665. dev->hard_start_xmit = ep93xx_xmit;
  666. dev->open = ep93xx_open;
  667. dev->stop = ep93xx_close;
  668. dev->do_ioctl = ep93xx_ioctl;
  669. dev->features |= NETIF_F_SG | NETIF_F_HW_CSUM;
  670. dev->weight = 64;
  671. return dev;
  672. }
  673. static int ep93xx_eth_remove(struct platform_device *pdev)
  674. {
  675. struct net_device *dev;
  676. struct ep93xx_priv *ep;
  677. dev = platform_get_drvdata(pdev);
  678. if (dev == NULL)
  679. return 0;
  680. platform_set_drvdata(pdev, NULL);
  681. ep = netdev_priv(dev);
  682. /* @@@ Force down. */
  683. unregister_netdev(dev);
  684. ep93xx_free_buffers(ep);
  685. if (ep->base_addr != NULL)
  686. iounmap(ep->base_addr);
  687. if (ep->res != NULL) {
  688. release_resource(ep->res);
  689. kfree(ep->res);
  690. }
  691. free_netdev(dev);
  692. return 0;
  693. }
  694. static int ep93xx_eth_probe(struct platform_device *pdev)
  695. {
  696. struct ep93xx_eth_data *data;
  697. struct net_device *dev;
  698. struct ep93xx_priv *ep;
  699. int err;
  700. data = pdev->dev.platform_data;
  701. if (pdev == NULL)
  702. return -ENODEV;
  703. dev = ep93xx_dev_alloc(data);
  704. if (dev == NULL) {
  705. err = -ENOMEM;
  706. goto err_out;
  707. }
  708. ep = netdev_priv(dev);
  709. platform_set_drvdata(pdev, dev);
  710. ep->res = request_mem_region(pdev->resource[0].start,
  711. pdev->resource[0].end - pdev->resource[0].start + 1,
  712. pdev->dev.bus_id);
  713. if (ep->res == NULL) {
  714. dev_err(&pdev->dev, "Could not reserve memory region\n");
  715. err = -ENOMEM;
  716. goto err_out;
  717. }
  718. ep->base_addr = ioremap(pdev->resource[0].start,
  719. pdev->resource[0].end - pdev->resource[0].start);
  720. if (ep->base_addr == NULL) {
  721. dev_err(&pdev->dev, "Failed to ioremap ethernet registers\n");
  722. err = -EIO;
  723. goto err_out;
  724. }
  725. ep->irq = pdev->resource[1].start;
  726. ep->mii.phy_id = data->phy_id;
  727. ep->mii.phy_id_mask = 0x1f;
  728. ep->mii.reg_num_mask = 0x1f;
  729. ep->mii.dev = dev;
  730. ep->mii.mdio_read = ep93xx_mdio_read;
  731. ep->mii.mdio_write = ep93xx_mdio_write;
  732. ep->mdc_divisor = 40; /* Max HCLK 100 MHz, min MDIO clk 2.5 MHz. */
  733. err = register_netdev(dev);
  734. if (err) {
  735. dev_err(&pdev->dev, "Failed to register netdev\n");
  736. goto err_out;
  737. }
  738. printk(KERN_INFO "%s: ep93xx on-chip ethernet, IRQ %d, "
  739. "%.2x:%.2x:%.2x:%.2x:%.2x:%.2x.\n", dev->name,
  740. ep->irq, data->dev_addr[0], data->dev_addr[1],
  741. data->dev_addr[2], data->dev_addr[3],
  742. data->dev_addr[4], data->dev_addr[5]);
  743. return 0;
  744. err_out:
  745. ep93xx_eth_remove(pdev);
  746. return err;
  747. }
  748. static struct platform_driver ep93xx_eth_driver = {
  749. .probe = ep93xx_eth_probe,
  750. .remove = ep93xx_eth_remove,
  751. .driver = {
  752. .name = "ep93xx-eth",
  753. },
  754. };
  755. static int __init ep93xx_eth_init_module(void)
  756. {
  757. printk(KERN_INFO DRV_MODULE_NAME " version " DRV_MODULE_VERSION " loading\n");
  758. return platform_driver_register(&ep93xx_eth_driver);
  759. }
  760. static void __exit ep93xx_eth_cleanup_module(void)
  761. {
  762. platform_driver_unregister(&ep93xx_eth_driver);
  763. }
  764. module_init(ep93xx_eth_init_module);
  765. module_exit(ep93xx_eth_cleanup_module);
  766. MODULE_LICENSE("GPL");