mthca_cmd.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006 Cisco Systems. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. *
  34. * $Id: mthca_cmd.c 1349 2004-12-16 21:09:43Z roland $
  35. */
  36. #include <linux/completion.h>
  37. #include <linux/pci.h>
  38. #include <linux/errno.h>
  39. #include <asm/io.h>
  40. #include <rdma/ib_mad.h>
  41. #include "mthca_dev.h"
  42. #include "mthca_config_reg.h"
  43. #include "mthca_cmd.h"
  44. #include "mthca_memfree.h"
  45. #define CMD_POLL_TOKEN 0xffff
  46. enum {
  47. HCR_IN_PARAM_OFFSET = 0x00,
  48. HCR_IN_MODIFIER_OFFSET = 0x08,
  49. HCR_OUT_PARAM_OFFSET = 0x0c,
  50. HCR_TOKEN_OFFSET = 0x14,
  51. HCR_STATUS_OFFSET = 0x18,
  52. HCR_OPMOD_SHIFT = 12,
  53. HCA_E_BIT = 22,
  54. HCR_GO_BIT = 23
  55. };
  56. enum {
  57. /* initialization and general commands */
  58. CMD_SYS_EN = 0x1,
  59. CMD_SYS_DIS = 0x2,
  60. CMD_MAP_FA = 0xfff,
  61. CMD_UNMAP_FA = 0xffe,
  62. CMD_RUN_FW = 0xff6,
  63. CMD_MOD_STAT_CFG = 0x34,
  64. CMD_QUERY_DEV_LIM = 0x3,
  65. CMD_QUERY_FW = 0x4,
  66. CMD_ENABLE_LAM = 0xff8,
  67. CMD_DISABLE_LAM = 0xff7,
  68. CMD_QUERY_DDR = 0x5,
  69. CMD_QUERY_ADAPTER = 0x6,
  70. CMD_INIT_HCA = 0x7,
  71. CMD_CLOSE_HCA = 0x8,
  72. CMD_INIT_IB = 0x9,
  73. CMD_CLOSE_IB = 0xa,
  74. CMD_QUERY_HCA = 0xb,
  75. CMD_SET_IB = 0xc,
  76. CMD_ACCESS_DDR = 0x2e,
  77. CMD_MAP_ICM = 0xffa,
  78. CMD_UNMAP_ICM = 0xff9,
  79. CMD_MAP_ICM_AUX = 0xffc,
  80. CMD_UNMAP_ICM_AUX = 0xffb,
  81. CMD_SET_ICM_SIZE = 0xffd,
  82. /* TPT commands */
  83. CMD_SW2HW_MPT = 0xd,
  84. CMD_QUERY_MPT = 0xe,
  85. CMD_HW2SW_MPT = 0xf,
  86. CMD_READ_MTT = 0x10,
  87. CMD_WRITE_MTT = 0x11,
  88. CMD_SYNC_TPT = 0x2f,
  89. /* EQ commands */
  90. CMD_MAP_EQ = 0x12,
  91. CMD_SW2HW_EQ = 0x13,
  92. CMD_HW2SW_EQ = 0x14,
  93. CMD_QUERY_EQ = 0x15,
  94. /* CQ commands */
  95. CMD_SW2HW_CQ = 0x16,
  96. CMD_HW2SW_CQ = 0x17,
  97. CMD_QUERY_CQ = 0x18,
  98. CMD_RESIZE_CQ = 0x2c,
  99. /* SRQ commands */
  100. CMD_SW2HW_SRQ = 0x35,
  101. CMD_HW2SW_SRQ = 0x36,
  102. CMD_QUERY_SRQ = 0x37,
  103. CMD_ARM_SRQ = 0x40,
  104. /* QP/EE commands */
  105. CMD_RST2INIT_QPEE = 0x19,
  106. CMD_INIT2RTR_QPEE = 0x1a,
  107. CMD_RTR2RTS_QPEE = 0x1b,
  108. CMD_RTS2RTS_QPEE = 0x1c,
  109. CMD_SQERR2RTS_QPEE = 0x1d,
  110. CMD_2ERR_QPEE = 0x1e,
  111. CMD_RTS2SQD_QPEE = 0x1f,
  112. CMD_SQD2SQD_QPEE = 0x38,
  113. CMD_SQD2RTS_QPEE = 0x20,
  114. CMD_ERR2RST_QPEE = 0x21,
  115. CMD_QUERY_QPEE = 0x22,
  116. CMD_INIT2INIT_QPEE = 0x2d,
  117. CMD_SUSPEND_QPEE = 0x32,
  118. CMD_UNSUSPEND_QPEE = 0x33,
  119. /* special QPs and management commands */
  120. CMD_CONF_SPECIAL_QP = 0x23,
  121. CMD_MAD_IFC = 0x24,
  122. /* multicast commands */
  123. CMD_READ_MGM = 0x25,
  124. CMD_WRITE_MGM = 0x26,
  125. CMD_MGID_HASH = 0x27,
  126. /* miscellaneous commands */
  127. CMD_DIAG_RPRT = 0x30,
  128. CMD_NOP = 0x31,
  129. /* debug commands */
  130. CMD_QUERY_DEBUG_MSG = 0x2a,
  131. CMD_SET_DEBUG_MSG = 0x2b,
  132. };
  133. /*
  134. * According to Mellanox code, FW may be starved and never complete
  135. * commands. So we can't use strict timeouts described in PRM -- we
  136. * just arbitrarily select 60 seconds for now.
  137. */
  138. #if 0
  139. /*
  140. * Round up and add 1 to make sure we get the full wait time (since we
  141. * will be starting in the middle of a jiffy)
  142. */
  143. enum {
  144. CMD_TIME_CLASS_A = (HZ + 999) / 1000 + 1,
  145. CMD_TIME_CLASS_B = (HZ + 99) / 100 + 1,
  146. CMD_TIME_CLASS_C = (HZ + 9) / 10 + 1
  147. };
  148. #else
  149. enum {
  150. CMD_TIME_CLASS_A = 60 * HZ,
  151. CMD_TIME_CLASS_B = 60 * HZ,
  152. CMD_TIME_CLASS_C = 60 * HZ
  153. };
  154. #endif
  155. enum {
  156. GO_BIT_TIMEOUT = HZ * 10
  157. };
  158. struct mthca_cmd_context {
  159. struct completion done;
  160. int result;
  161. int next;
  162. u64 out_param;
  163. u16 token;
  164. u8 status;
  165. };
  166. static int fw_cmd_doorbell = 0;
  167. module_param(fw_cmd_doorbell, int, 0644);
  168. MODULE_PARM_DESC(fw_cmd_doorbell, "post FW commands through doorbell page if nonzero "
  169. "(and supported by FW)");
  170. static inline int go_bit(struct mthca_dev *dev)
  171. {
  172. return readl(dev->hcr + HCR_STATUS_OFFSET) &
  173. swab32(1 << HCR_GO_BIT);
  174. }
  175. static void mthca_cmd_post_dbell(struct mthca_dev *dev,
  176. u64 in_param,
  177. u64 out_param,
  178. u32 in_modifier,
  179. u8 op_modifier,
  180. u16 op,
  181. u16 token)
  182. {
  183. void __iomem *ptr = dev->cmd.dbell_map;
  184. u16 *offs = dev->cmd.dbell_offsets;
  185. __raw_writel((__force u32) cpu_to_be32(in_param >> 32), ptr + offs[0]);
  186. wmb();
  187. __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), ptr + offs[1]);
  188. wmb();
  189. __raw_writel((__force u32) cpu_to_be32(in_modifier), ptr + offs[2]);
  190. wmb();
  191. __raw_writel((__force u32) cpu_to_be32(out_param >> 32), ptr + offs[3]);
  192. wmb();
  193. __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), ptr + offs[4]);
  194. wmb();
  195. __raw_writel((__force u32) cpu_to_be32(token << 16), ptr + offs[5]);
  196. wmb();
  197. __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) |
  198. (1 << HCA_E_BIT) |
  199. (op_modifier << HCR_OPMOD_SHIFT) |
  200. op), ptr + offs[6]);
  201. wmb();
  202. __raw_writel((__force u32) 0, ptr + offs[7]);
  203. wmb();
  204. }
  205. static int mthca_cmd_post_hcr(struct mthca_dev *dev,
  206. u64 in_param,
  207. u64 out_param,
  208. u32 in_modifier,
  209. u8 op_modifier,
  210. u16 op,
  211. u16 token,
  212. int event)
  213. {
  214. if (event) {
  215. unsigned long end = jiffies + GO_BIT_TIMEOUT;
  216. while (go_bit(dev) && time_before(jiffies, end)) {
  217. set_current_state(TASK_RUNNING);
  218. schedule();
  219. }
  220. }
  221. if (go_bit(dev))
  222. return -EAGAIN;
  223. /*
  224. * We use writel (instead of something like memcpy_toio)
  225. * because writes of less than 32 bits to the HCR don't work
  226. * (and some architectures such as ia64 implement memcpy_toio
  227. * in terms of writeb).
  228. */
  229. __raw_writel((__force u32) cpu_to_be32(in_param >> 32), dev->hcr + 0 * 4);
  230. __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), dev->hcr + 1 * 4);
  231. __raw_writel((__force u32) cpu_to_be32(in_modifier), dev->hcr + 2 * 4);
  232. __raw_writel((__force u32) cpu_to_be32(out_param >> 32), dev->hcr + 3 * 4);
  233. __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), dev->hcr + 4 * 4);
  234. __raw_writel((__force u32) cpu_to_be32(token << 16), dev->hcr + 5 * 4);
  235. /* __raw_writel may not order writes. */
  236. wmb();
  237. __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) |
  238. (event ? (1 << HCA_E_BIT) : 0) |
  239. (op_modifier << HCR_OPMOD_SHIFT) |
  240. op), dev->hcr + 6 * 4);
  241. return 0;
  242. }
  243. static int mthca_cmd_post(struct mthca_dev *dev,
  244. u64 in_param,
  245. u64 out_param,
  246. u32 in_modifier,
  247. u8 op_modifier,
  248. u16 op,
  249. u16 token,
  250. int event)
  251. {
  252. int err = 0;
  253. mutex_lock(&dev->cmd.hcr_mutex);
  254. if (event && dev->cmd.flags & MTHCA_CMD_POST_DOORBELLS && fw_cmd_doorbell)
  255. mthca_cmd_post_dbell(dev, in_param, out_param, in_modifier,
  256. op_modifier, op, token);
  257. else
  258. err = mthca_cmd_post_hcr(dev, in_param, out_param, in_modifier,
  259. op_modifier, op, token, event);
  260. mutex_unlock(&dev->cmd.hcr_mutex);
  261. return err;
  262. }
  263. static int mthca_cmd_poll(struct mthca_dev *dev,
  264. u64 in_param,
  265. u64 *out_param,
  266. int out_is_imm,
  267. u32 in_modifier,
  268. u8 op_modifier,
  269. u16 op,
  270. unsigned long timeout,
  271. u8 *status)
  272. {
  273. int err = 0;
  274. unsigned long end;
  275. down(&dev->cmd.poll_sem);
  276. err = mthca_cmd_post(dev, in_param,
  277. out_param ? *out_param : 0,
  278. in_modifier, op_modifier,
  279. op, CMD_POLL_TOKEN, 0);
  280. if (err)
  281. goto out;
  282. end = timeout + jiffies;
  283. while (go_bit(dev) && time_before(jiffies, end)) {
  284. set_current_state(TASK_RUNNING);
  285. schedule();
  286. }
  287. if (go_bit(dev)) {
  288. err = -EBUSY;
  289. goto out;
  290. }
  291. if (out_is_imm)
  292. *out_param =
  293. (u64) be32_to_cpu((__force __be32)
  294. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET)) << 32 |
  295. (u64) be32_to_cpu((__force __be32)
  296. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET + 4));
  297. *status = be32_to_cpu((__force __be32) __raw_readl(dev->hcr + HCR_STATUS_OFFSET)) >> 24;
  298. out:
  299. up(&dev->cmd.poll_sem);
  300. return err;
  301. }
  302. void mthca_cmd_event(struct mthca_dev *dev,
  303. u16 token,
  304. u8 status,
  305. u64 out_param)
  306. {
  307. struct mthca_cmd_context *context =
  308. &dev->cmd.context[token & dev->cmd.token_mask];
  309. /* previously timed out command completing at long last */
  310. if (token != context->token)
  311. return;
  312. context->result = 0;
  313. context->status = status;
  314. context->out_param = out_param;
  315. context->token += dev->cmd.token_mask + 1;
  316. complete(&context->done);
  317. }
  318. static int mthca_cmd_wait(struct mthca_dev *dev,
  319. u64 in_param,
  320. u64 *out_param,
  321. int out_is_imm,
  322. u32 in_modifier,
  323. u8 op_modifier,
  324. u16 op,
  325. unsigned long timeout,
  326. u8 *status)
  327. {
  328. int err = 0;
  329. struct mthca_cmd_context *context;
  330. down(&dev->cmd.event_sem);
  331. spin_lock(&dev->cmd.context_lock);
  332. BUG_ON(dev->cmd.free_head < 0);
  333. context = &dev->cmd.context[dev->cmd.free_head];
  334. dev->cmd.free_head = context->next;
  335. spin_unlock(&dev->cmd.context_lock);
  336. init_completion(&context->done);
  337. err = mthca_cmd_post(dev, in_param,
  338. out_param ? *out_param : 0,
  339. in_modifier, op_modifier,
  340. op, context->token, 1);
  341. if (err)
  342. goto out;
  343. if (!wait_for_completion_timeout(&context->done, timeout)) {
  344. err = -EBUSY;
  345. goto out;
  346. }
  347. err = context->result;
  348. if (err)
  349. goto out;
  350. *status = context->status;
  351. if (*status)
  352. mthca_dbg(dev, "Command %02x completed with status %02x\n",
  353. op, *status);
  354. if (out_is_imm)
  355. *out_param = context->out_param;
  356. out:
  357. spin_lock(&dev->cmd.context_lock);
  358. context->next = dev->cmd.free_head;
  359. dev->cmd.free_head = context - dev->cmd.context;
  360. spin_unlock(&dev->cmd.context_lock);
  361. up(&dev->cmd.event_sem);
  362. return err;
  363. }
  364. /* Invoke a command with an output mailbox */
  365. static int mthca_cmd_box(struct mthca_dev *dev,
  366. u64 in_param,
  367. u64 out_param,
  368. u32 in_modifier,
  369. u8 op_modifier,
  370. u16 op,
  371. unsigned long timeout,
  372. u8 *status)
  373. {
  374. if (dev->cmd.flags & MTHCA_CMD_USE_EVENTS)
  375. return mthca_cmd_wait(dev, in_param, &out_param, 0,
  376. in_modifier, op_modifier, op,
  377. timeout, status);
  378. else
  379. return mthca_cmd_poll(dev, in_param, &out_param, 0,
  380. in_modifier, op_modifier, op,
  381. timeout, status);
  382. }
  383. /* Invoke a command with no output parameter */
  384. static int mthca_cmd(struct mthca_dev *dev,
  385. u64 in_param,
  386. u32 in_modifier,
  387. u8 op_modifier,
  388. u16 op,
  389. unsigned long timeout,
  390. u8 *status)
  391. {
  392. return mthca_cmd_box(dev, in_param, 0, in_modifier,
  393. op_modifier, op, timeout, status);
  394. }
  395. /*
  396. * Invoke a command with an immediate output parameter (and copy the
  397. * output into the caller's out_param pointer after the command
  398. * executes).
  399. */
  400. static int mthca_cmd_imm(struct mthca_dev *dev,
  401. u64 in_param,
  402. u64 *out_param,
  403. u32 in_modifier,
  404. u8 op_modifier,
  405. u16 op,
  406. unsigned long timeout,
  407. u8 *status)
  408. {
  409. if (dev->cmd.flags & MTHCA_CMD_USE_EVENTS)
  410. return mthca_cmd_wait(dev, in_param, out_param, 1,
  411. in_modifier, op_modifier, op,
  412. timeout, status);
  413. else
  414. return mthca_cmd_poll(dev, in_param, out_param, 1,
  415. in_modifier, op_modifier, op,
  416. timeout, status);
  417. }
  418. int mthca_cmd_init(struct mthca_dev *dev)
  419. {
  420. mutex_init(&dev->cmd.hcr_mutex);
  421. sema_init(&dev->cmd.poll_sem, 1);
  422. dev->cmd.flags = 0;
  423. dev->hcr = ioremap(pci_resource_start(dev->pdev, 0) + MTHCA_HCR_BASE,
  424. MTHCA_HCR_SIZE);
  425. if (!dev->hcr) {
  426. mthca_err(dev, "Couldn't map command register.");
  427. return -ENOMEM;
  428. }
  429. dev->cmd.pool = pci_pool_create("mthca_cmd", dev->pdev,
  430. MTHCA_MAILBOX_SIZE,
  431. MTHCA_MAILBOX_SIZE, 0);
  432. if (!dev->cmd.pool) {
  433. iounmap(dev->hcr);
  434. return -ENOMEM;
  435. }
  436. return 0;
  437. }
  438. void mthca_cmd_cleanup(struct mthca_dev *dev)
  439. {
  440. pci_pool_destroy(dev->cmd.pool);
  441. iounmap(dev->hcr);
  442. if (dev->cmd.flags & MTHCA_CMD_POST_DOORBELLS)
  443. iounmap(dev->cmd.dbell_map);
  444. }
  445. /*
  446. * Switch to using events to issue FW commands (should be called after
  447. * event queue to command events has been initialized).
  448. */
  449. int mthca_cmd_use_events(struct mthca_dev *dev)
  450. {
  451. int i;
  452. dev->cmd.context = kmalloc(dev->cmd.max_cmds *
  453. sizeof (struct mthca_cmd_context),
  454. GFP_KERNEL);
  455. if (!dev->cmd.context)
  456. return -ENOMEM;
  457. for (i = 0; i < dev->cmd.max_cmds; ++i) {
  458. dev->cmd.context[i].token = i;
  459. dev->cmd.context[i].next = i + 1;
  460. }
  461. dev->cmd.context[dev->cmd.max_cmds - 1].next = -1;
  462. dev->cmd.free_head = 0;
  463. sema_init(&dev->cmd.event_sem, dev->cmd.max_cmds);
  464. spin_lock_init(&dev->cmd.context_lock);
  465. for (dev->cmd.token_mask = 1;
  466. dev->cmd.token_mask < dev->cmd.max_cmds;
  467. dev->cmd.token_mask <<= 1)
  468. ; /* nothing */
  469. --dev->cmd.token_mask;
  470. dev->cmd.flags |= MTHCA_CMD_USE_EVENTS;
  471. down(&dev->cmd.poll_sem);
  472. return 0;
  473. }
  474. /*
  475. * Switch back to polling (used when shutting down the device)
  476. */
  477. void mthca_cmd_use_polling(struct mthca_dev *dev)
  478. {
  479. int i;
  480. dev->cmd.flags &= ~MTHCA_CMD_USE_EVENTS;
  481. for (i = 0; i < dev->cmd.max_cmds; ++i)
  482. down(&dev->cmd.event_sem);
  483. kfree(dev->cmd.context);
  484. up(&dev->cmd.poll_sem);
  485. }
  486. struct mthca_mailbox *mthca_alloc_mailbox(struct mthca_dev *dev,
  487. gfp_t gfp_mask)
  488. {
  489. struct mthca_mailbox *mailbox;
  490. mailbox = kmalloc(sizeof *mailbox, gfp_mask);
  491. if (!mailbox)
  492. return ERR_PTR(-ENOMEM);
  493. mailbox->buf = pci_pool_alloc(dev->cmd.pool, gfp_mask, &mailbox->dma);
  494. if (!mailbox->buf) {
  495. kfree(mailbox);
  496. return ERR_PTR(-ENOMEM);
  497. }
  498. return mailbox;
  499. }
  500. void mthca_free_mailbox(struct mthca_dev *dev, struct mthca_mailbox *mailbox)
  501. {
  502. if (!mailbox)
  503. return;
  504. pci_pool_free(dev->cmd.pool, mailbox->buf, mailbox->dma);
  505. kfree(mailbox);
  506. }
  507. int mthca_SYS_EN(struct mthca_dev *dev, u8 *status)
  508. {
  509. u64 out;
  510. int ret;
  511. ret = mthca_cmd_imm(dev, 0, &out, 0, 0, CMD_SYS_EN, HZ, status);
  512. if (*status == MTHCA_CMD_STAT_DDR_MEM_ERR)
  513. mthca_warn(dev, "SYS_EN DDR error: syn=%x, sock=%d, "
  514. "sladdr=%d, SPD source=%s\n",
  515. (int) (out >> 6) & 0xf, (int) (out >> 4) & 3,
  516. (int) (out >> 1) & 7, (int) out & 1 ? "NVMEM" : "DIMM");
  517. return ret;
  518. }
  519. int mthca_SYS_DIS(struct mthca_dev *dev, u8 *status)
  520. {
  521. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, HZ, status);
  522. }
  523. static int mthca_map_cmd(struct mthca_dev *dev, u16 op, struct mthca_icm *icm,
  524. u64 virt, u8 *status)
  525. {
  526. struct mthca_mailbox *mailbox;
  527. struct mthca_icm_iter iter;
  528. __be64 *pages;
  529. int lg;
  530. int nent = 0;
  531. int i;
  532. int err = 0;
  533. int ts = 0, tc = 0;
  534. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  535. if (IS_ERR(mailbox))
  536. return PTR_ERR(mailbox);
  537. memset(mailbox->buf, 0, MTHCA_MAILBOX_SIZE);
  538. pages = mailbox->buf;
  539. for (mthca_icm_first(icm, &iter);
  540. !mthca_icm_last(&iter);
  541. mthca_icm_next(&iter)) {
  542. /*
  543. * We have to pass pages that are aligned to their
  544. * size, so find the least significant 1 in the
  545. * address or size and use that as our log2 size.
  546. */
  547. lg = ffs(mthca_icm_addr(&iter) | mthca_icm_size(&iter)) - 1;
  548. if (lg < MTHCA_ICM_PAGE_SHIFT) {
  549. mthca_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  550. MTHCA_ICM_PAGE_SIZE,
  551. (unsigned long long) mthca_icm_addr(&iter),
  552. mthca_icm_size(&iter));
  553. err = -EINVAL;
  554. goto out;
  555. }
  556. for (i = 0; i < mthca_icm_size(&iter) >> lg; ++i) {
  557. if (virt != -1) {
  558. pages[nent * 2] = cpu_to_be64(virt);
  559. virt += 1 << lg;
  560. }
  561. pages[nent * 2 + 1] =
  562. cpu_to_be64((mthca_icm_addr(&iter) + (i << lg)) |
  563. (lg - MTHCA_ICM_PAGE_SHIFT));
  564. ts += 1 << (lg - 10);
  565. ++tc;
  566. if (++nent == MTHCA_MAILBOX_SIZE / 16) {
  567. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  568. CMD_TIME_CLASS_B, status);
  569. if (err || *status)
  570. goto out;
  571. nent = 0;
  572. }
  573. }
  574. }
  575. if (nent)
  576. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  577. CMD_TIME_CLASS_B, status);
  578. switch (op) {
  579. case CMD_MAP_FA:
  580. mthca_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  581. break;
  582. case CMD_MAP_ICM_AUX:
  583. mthca_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  584. break;
  585. case CMD_MAP_ICM:
  586. mthca_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  587. tc, ts, (unsigned long long) virt - (ts << 10));
  588. break;
  589. }
  590. out:
  591. mthca_free_mailbox(dev, mailbox);
  592. return err;
  593. }
  594. int mthca_MAP_FA(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  595. {
  596. return mthca_map_cmd(dev, CMD_MAP_FA, icm, -1, status);
  597. }
  598. int mthca_UNMAP_FA(struct mthca_dev *dev, u8 *status)
  599. {
  600. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_FA, CMD_TIME_CLASS_B, status);
  601. }
  602. int mthca_RUN_FW(struct mthca_dev *dev, u8 *status)
  603. {
  604. return mthca_cmd(dev, 0, 0, 0, CMD_RUN_FW, CMD_TIME_CLASS_A, status);
  605. }
  606. static void mthca_setup_cmd_doorbells(struct mthca_dev *dev, u64 base)
  607. {
  608. unsigned long addr;
  609. u16 max_off = 0;
  610. int i;
  611. for (i = 0; i < 8; ++i)
  612. max_off = max(max_off, dev->cmd.dbell_offsets[i]);
  613. if ((base & PAGE_MASK) != ((base + max_off) & PAGE_MASK)) {
  614. mthca_warn(dev, "Firmware doorbell region at 0x%016llx, "
  615. "length 0x%x crosses a page boundary\n",
  616. (unsigned long long) base, max_off);
  617. return;
  618. }
  619. addr = pci_resource_start(dev->pdev, 2) +
  620. ((pci_resource_len(dev->pdev, 2) - 1) & base);
  621. dev->cmd.dbell_map = ioremap(addr, max_off + sizeof(u32));
  622. if (!dev->cmd.dbell_map)
  623. return;
  624. dev->cmd.flags |= MTHCA_CMD_POST_DOORBELLS;
  625. mthca_dbg(dev, "Mapped doorbell page for posting FW commands\n");
  626. }
  627. int mthca_QUERY_FW(struct mthca_dev *dev, u8 *status)
  628. {
  629. struct mthca_mailbox *mailbox;
  630. u32 *outbox;
  631. u64 base;
  632. u32 tmp;
  633. int err = 0;
  634. u8 lg;
  635. int i;
  636. #define QUERY_FW_OUT_SIZE 0x100
  637. #define QUERY_FW_VER_OFFSET 0x00
  638. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  639. #define QUERY_FW_ERR_START_OFFSET 0x30
  640. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  641. #define QUERY_FW_CMD_DB_EN_OFFSET 0x10
  642. #define QUERY_FW_CMD_DB_OFFSET 0x50
  643. #define QUERY_FW_CMD_DB_BASE 0x60
  644. #define QUERY_FW_START_OFFSET 0x20
  645. #define QUERY_FW_END_OFFSET 0x28
  646. #define QUERY_FW_SIZE_OFFSET 0x00
  647. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  648. #define QUERY_FW_EQ_ARM_BASE_OFFSET 0x40
  649. #define QUERY_FW_EQ_SET_CI_BASE_OFFSET 0x48
  650. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  651. if (IS_ERR(mailbox))
  652. return PTR_ERR(mailbox);
  653. outbox = mailbox->buf;
  654. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_FW,
  655. CMD_TIME_CLASS_A, status);
  656. if (err)
  657. goto out;
  658. MTHCA_GET(dev->fw_ver, outbox, QUERY_FW_VER_OFFSET);
  659. /*
  660. * FW subminor version is at more signifant bits than minor
  661. * version, so swap here.
  662. */
  663. dev->fw_ver = (dev->fw_ver & 0xffff00000000ull) |
  664. ((dev->fw_ver & 0xffff0000ull) >> 16) |
  665. ((dev->fw_ver & 0x0000ffffull) << 16);
  666. MTHCA_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  667. dev->cmd.max_cmds = 1 << lg;
  668. mthca_dbg(dev, "FW version %012llx, max commands %d\n",
  669. (unsigned long long) dev->fw_ver, dev->cmd.max_cmds);
  670. MTHCA_GET(dev->catas_err.addr, outbox, QUERY_FW_ERR_START_OFFSET);
  671. MTHCA_GET(dev->catas_err.size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  672. mthca_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x\n",
  673. (unsigned long long) dev->catas_err.addr, dev->catas_err.size);
  674. MTHCA_GET(tmp, outbox, QUERY_FW_CMD_DB_EN_OFFSET);
  675. if (tmp & 0x1) {
  676. mthca_dbg(dev, "FW supports commands through doorbells\n");
  677. MTHCA_GET(base, outbox, QUERY_FW_CMD_DB_BASE);
  678. for (i = 0; i < MTHCA_CMD_NUM_DBELL_DWORDS; ++i)
  679. MTHCA_GET(dev->cmd.dbell_offsets[i], outbox,
  680. QUERY_FW_CMD_DB_OFFSET + (i << 1));
  681. mthca_setup_cmd_doorbells(dev, base);
  682. }
  683. if (mthca_is_memfree(dev)) {
  684. MTHCA_GET(dev->fw.arbel.fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  685. MTHCA_GET(dev->fw.arbel.clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  686. MTHCA_GET(dev->fw.arbel.eq_arm_base, outbox, QUERY_FW_EQ_ARM_BASE_OFFSET);
  687. MTHCA_GET(dev->fw.arbel.eq_set_ci_base, outbox, QUERY_FW_EQ_SET_CI_BASE_OFFSET);
  688. mthca_dbg(dev, "FW size %d KB\n", dev->fw.arbel.fw_pages << 2);
  689. /*
  690. * Round up number of system pages needed in case
  691. * MTHCA_ICM_PAGE_SIZE < PAGE_SIZE.
  692. */
  693. dev->fw.arbel.fw_pages =
  694. ALIGN(dev->fw.arbel.fw_pages, PAGE_SIZE / MTHCA_ICM_PAGE_SIZE) >>
  695. (PAGE_SHIFT - MTHCA_ICM_PAGE_SHIFT);
  696. mthca_dbg(dev, "Clear int @ %llx, EQ arm @ %llx, EQ set CI @ %llx\n",
  697. (unsigned long long) dev->fw.arbel.clr_int_base,
  698. (unsigned long long) dev->fw.arbel.eq_arm_base,
  699. (unsigned long long) dev->fw.arbel.eq_set_ci_base);
  700. } else {
  701. MTHCA_GET(dev->fw.tavor.fw_start, outbox, QUERY_FW_START_OFFSET);
  702. MTHCA_GET(dev->fw.tavor.fw_end, outbox, QUERY_FW_END_OFFSET);
  703. mthca_dbg(dev, "FW size %d KB (start %llx, end %llx)\n",
  704. (int) ((dev->fw.tavor.fw_end - dev->fw.tavor.fw_start) >> 10),
  705. (unsigned long long) dev->fw.tavor.fw_start,
  706. (unsigned long long) dev->fw.tavor.fw_end);
  707. }
  708. out:
  709. mthca_free_mailbox(dev, mailbox);
  710. return err;
  711. }
  712. int mthca_ENABLE_LAM(struct mthca_dev *dev, u8 *status)
  713. {
  714. struct mthca_mailbox *mailbox;
  715. u8 info;
  716. u32 *outbox;
  717. int err = 0;
  718. #define ENABLE_LAM_OUT_SIZE 0x100
  719. #define ENABLE_LAM_START_OFFSET 0x00
  720. #define ENABLE_LAM_END_OFFSET 0x08
  721. #define ENABLE_LAM_INFO_OFFSET 0x13
  722. #define ENABLE_LAM_INFO_HIDDEN_FLAG (1 << 4)
  723. #define ENABLE_LAM_INFO_ECC_MASK 0x3
  724. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  725. if (IS_ERR(mailbox))
  726. return PTR_ERR(mailbox);
  727. outbox = mailbox->buf;
  728. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_ENABLE_LAM,
  729. CMD_TIME_CLASS_C, status);
  730. if (err)
  731. goto out;
  732. if (*status == MTHCA_CMD_STAT_LAM_NOT_PRE)
  733. goto out;
  734. MTHCA_GET(dev->ddr_start, outbox, ENABLE_LAM_START_OFFSET);
  735. MTHCA_GET(dev->ddr_end, outbox, ENABLE_LAM_END_OFFSET);
  736. MTHCA_GET(info, outbox, ENABLE_LAM_INFO_OFFSET);
  737. if (!!(info & ENABLE_LAM_INFO_HIDDEN_FLAG) !=
  738. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  739. mthca_info(dev, "FW reports that HCA-attached memory "
  740. "is %s hidden; does not match PCI config\n",
  741. (info & ENABLE_LAM_INFO_HIDDEN_FLAG) ?
  742. "" : "not");
  743. }
  744. if (info & ENABLE_LAM_INFO_HIDDEN_FLAG)
  745. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  746. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  747. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  748. (unsigned long long) dev->ddr_start,
  749. (unsigned long long) dev->ddr_end);
  750. out:
  751. mthca_free_mailbox(dev, mailbox);
  752. return err;
  753. }
  754. int mthca_DISABLE_LAM(struct mthca_dev *dev, u8 *status)
  755. {
  756. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C, status);
  757. }
  758. int mthca_QUERY_DDR(struct mthca_dev *dev, u8 *status)
  759. {
  760. struct mthca_mailbox *mailbox;
  761. u8 info;
  762. u32 *outbox;
  763. int err = 0;
  764. #define QUERY_DDR_OUT_SIZE 0x100
  765. #define QUERY_DDR_START_OFFSET 0x00
  766. #define QUERY_DDR_END_OFFSET 0x08
  767. #define QUERY_DDR_INFO_OFFSET 0x13
  768. #define QUERY_DDR_INFO_HIDDEN_FLAG (1 << 4)
  769. #define QUERY_DDR_INFO_ECC_MASK 0x3
  770. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  771. if (IS_ERR(mailbox))
  772. return PTR_ERR(mailbox);
  773. outbox = mailbox->buf;
  774. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DDR,
  775. CMD_TIME_CLASS_A, status);
  776. if (err)
  777. goto out;
  778. MTHCA_GET(dev->ddr_start, outbox, QUERY_DDR_START_OFFSET);
  779. MTHCA_GET(dev->ddr_end, outbox, QUERY_DDR_END_OFFSET);
  780. MTHCA_GET(info, outbox, QUERY_DDR_INFO_OFFSET);
  781. if (!!(info & QUERY_DDR_INFO_HIDDEN_FLAG) !=
  782. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  783. mthca_info(dev, "FW reports that HCA-attached memory "
  784. "is %s hidden; does not match PCI config\n",
  785. (info & QUERY_DDR_INFO_HIDDEN_FLAG) ?
  786. "" : "not");
  787. }
  788. if (info & QUERY_DDR_INFO_HIDDEN_FLAG)
  789. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  790. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  791. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  792. (unsigned long long) dev->ddr_start,
  793. (unsigned long long) dev->ddr_end);
  794. out:
  795. mthca_free_mailbox(dev, mailbox);
  796. return err;
  797. }
  798. int mthca_QUERY_DEV_LIM(struct mthca_dev *dev,
  799. struct mthca_dev_lim *dev_lim, u8 *status)
  800. {
  801. struct mthca_mailbox *mailbox;
  802. u32 *outbox;
  803. u8 field;
  804. u16 size;
  805. u16 stat_rate;
  806. int err;
  807. #define QUERY_DEV_LIM_OUT_SIZE 0x100
  808. #define QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET 0x10
  809. #define QUERY_DEV_LIM_MAX_QP_SZ_OFFSET 0x11
  810. #define QUERY_DEV_LIM_RSVD_QP_OFFSET 0x12
  811. #define QUERY_DEV_LIM_MAX_QP_OFFSET 0x13
  812. #define QUERY_DEV_LIM_RSVD_SRQ_OFFSET 0x14
  813. #define QUERY_DEV_LIM_MAX_SRQ_OFFSET 0x15
  814. #define QUERY_DEV_LIM_RSVD_EEC_OFFSET 0x16
  815. #define QUERY_DEV_LIM_MAX_EEC_OFFSET 0x17
  816. #define QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET 0x19
  817. #define QUERY_DEV_LIM_RSVD_CQ_OFFSET 0x1a
  818. #define QUERY_DEV_LIM_MAX_CQ_OFFSET 0x1b
  819. #define QUERY_DEV_LIM_MAX_MPT_OFFSET 0x1d
  820. #define QUERY_DEV_LIM_RSVD_EQ_OFFSET 0x1e
  821. #define QUERY_DEV_LIM_MAX_EQ_OFFSET 0x1f
  822. #define QUERY_DEV_LIM_RSVD_MTT_OFFSET 0x20
  823. #define QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET 0x21
  824. #define QUERY_DEV_LIM_RSVD_MRW_OFFSET 0x22
  825. #define QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET 0x23
  826. #define QUERY_DEV_LIM_MAX_AV_OFFSET 0x27
  827. #define QUERY_DEV_LIM_MAX_REQ_QP_OFFSET 0x29
  828. #define QUERY_DEV_LIM_MAX_RES_QP_OFFSET 0x2b
  829. #define QUERY_DEV_LIM_MAX_RDMA_OFFSET 0x2f
  830. #define QUERY_DEV_LIM_RSZ_SRQ_OFFSET 0x33
  831. #define QUERY_DEV_LIM_ACK_DELAY_OFFSET 0x35
  832. #define QUERY_DEV_LIM_MTU_WIDTH_OFFSET 0x36
  833. #define QUERY_DEV_LIM_VL_PORT_OFFSET 0x37
  834. #define QUERY_DEV_LIM_MAX_GID_OFFSET 0x3b
  835. #define QUERY_DEV_LIM_RATE_SUPPORT_OFFSET 0x3c
  836. #define QUERY_DEV_LIM_MAX_PKEY_OFFSET 0x3f
  837. #define QUERY_DEV_LIM_FLAGS_OFFSET 0x44
  838. #define QUERY_DEV_LIM_RSVD_UAR_OFFSET 0x48
  839. #define QUERY_DEV_LIM_UAR_SZ_OFFSET 0x49
  840. #define QUERY_DEV_LIM_PAGE_SZ_OFFSET 0x4b
  841. #define QUERY_DEV_LIM_MAX_SG_OFFSET 0x51
  842. #define QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET 0x52
  843. #define QUERY_DEV_LIM_MAX_SG_RQ_OFFSET 0x55
  844. #define QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET 0x56
  845. #define QUERY_DEV_LIM_MAX_QP_MCG_OFFSET 0x61
  846. #define QUERY_DEV_LIM_RSVD_MCG_OFFSET 0x62
  847. #define QUERY_DEV_LIM_MAX_MCG_OFFSET 0x63
  848. #define QUERY_DEV_LIM_RSVD_PD_OFFSET 0x64
  849. #define QUERY_DEV_LIM_MAX_PD_OFFSET 0x65
  850. #define QUERY_DEV_LIM_RSVD_RDD_OFFSET 0x66
  851. #define QUERY_DEV_LIM_MAX_RDD_OFFSET 0x67
  852. #define QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET 0x80
  853. #define QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET 0x82
  854. #define QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET 0x84
  855. #define QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET 0x86
  856. #define QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET 0x88
  857. #define QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET 0x8a
  858. #define QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET 0x8c
  859. #define QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET 0x8e
  860. #define QUERY_DEV_LIM_MTT_ENTRY_SZ_OFFSET 0x90
  861. #define QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET 0x92
  862. #define QUERY_DEV_LIM_PBL_SZ_OFFSET 0x96
  863. #define QUERY_DEV_LIM_BMME_FLAGS_OFFSET 0x97
  864. #define QUERY_DEV_LIM_RSVD_LKEY_OFFSET 0x98
  865. #define QUERY_DEV_LIM_LAMR_OFFSET 0x9f
  866. #define QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET 0xa0
  867. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  868. if (IS_ERR(mailbox))
  869. return PTR_ERR(mailbox);
  870. outbox = mailbox->buf;
  871. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DEV_LIM,
  872. CMD_TIME_CLASS_A, status);
  873. if (err)
  874. goto out;
  875. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_QP_OFFSET);
  876. dev_lim->reserved_qps = 1 << (field & 0xf);
  877. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_OFFSET);
  878. dev_lim->max_qps = 1 << (field & 0x1f);
  879. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_SRQ_OFFSET);
  880. dev_lim->reserved_srqs = 1 << (field >> 4);
  881. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_OFFSET);
  882. dev_lim->max_srqs = 1 << (field & 0x1f);
  883. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EEC_OFFSET);
  884. dev_lim->reserved_eecs = 1 << (field & 0xf);
  885. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EEC_OFFSET);
  886. dev_lim->max_eecs = 1 << (field & 0x1f);
  887. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET);
  888. dev_lim->max_cq_sz = 1 << field;
  889. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_CQ_OFFSET);
  890. dev_lim->reserved_cqs = 1 << (field & 0xf);
  891. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_OFFSET);
  892. dev_lim->max_cqs = 1 << (field & 0x1f);
  893. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MPT_OFFSET);
  894. dev_lim->max_mpts = 1 << (field & 0x3f);
  895. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EQ_OFFSET);
  896. dev_lim->reserved_eqs = 1 << (field & 0xf);
  897. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EQ_OFFSET);
  898. dev_lim->max_eqs = 1 << (field & 0x7);
  899. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MTT_OFFSET);
  900. dev_lim->reserved_mtts = 1 << (field >> 4);
  901. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET);
  902. dev_lim->max_mrw_sz = 1 << field;
  903. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MRW_OFFSET);
  904. dev_lim->reserved_mrws = 1 << (field & 0xf);
  905. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET);
  906. dev_lim->max_mtt_seg = 1 << (field & 0x3f);
  907. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_REQ_QP_OFFSET);
  908. dev_lim->max_requester_per_qp = 1 << (field & 0x3f);
  909. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RES_QP_OFFSET);
  910. dev_lim->max_responder_per_qp = 1 << (field & 0x3f);
  911. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDMA_OFFSET);
  912. dev_lim->max_rdma_global = 1 << (field & 0x3f);
  913. MTHCA_GET(field, outbox, QUERY_DEV_LIM_ACK_DELAY_OFFSET);
  914. dev_lim->local_ca_ack_delay = field & 0x1f;
  915. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MTU_WIDTH_OFFSET);
  916. dev_lim->max_mtu = field >> 4;
  917. dev_lim->max_port_width = field & 0xf;
  918. MTHCA_GET(field, outbox, QUERY_DEV_LIM_VL_PORT_OFFSET);
  919. dev_lim->max_vl = field >> 4;
  920. dev_lim->num_ports = field & 0xf;
  921. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_GID_OFFSET);
  922. dev_lim->max_gids = 1 << (field & 0xf);
  923. MTHCA_GET(stat_rate, outbox, QUERY_DEV_LIM_RATE_SUPPORT_OFFSET);
  924. dev_lim->stat_rate_support = stat_rate;
  925. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PKEY_OFFSET);
  926. dev_lim->max_pkeys = 1 << (field & 0xf);
  927. MTHCA_GET(dev_lim->flags, outbox, QUERY_DEV_LIM_FLAGS_OFFSET);
  928. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_UAR_OFFSET);
  929. dev_lim->reserved_uars = field >> 4;
  930. MTHCA_GET(field, outbox, QUERY_DEV_LIM_UAR_SZ_OFFSET);
  931. dev_lim->uar_size = 1 << ((field & 0x3f) + 20);
  932. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PAGE_SZ_OFFSET);
  933. dev_lim->min_page_sz = 1 << field;
  934. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_OFFSET);
  935. dev_lim->max_sg = field;
  936. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET);
  937. dev_lim->max_desc_sz = size;
  938. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_MCG_OFFSET);
  939. dev_lim->max_qp_per_mcg = 1 << field;
  940. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MCG_OFFSET);
  941. dev_lim->reserved_mgms = field & 0xf;
  942. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MCG_OFFSET);
  943. dev_lim->max_mcgs = 1 << field;
  944. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_PD_OFFSET);
  945. dev_lim->reserved_pds = field >> 4;
  946. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PD_OFFSET);
  947. dev_lim->max_pds = 1 << (field & 0x3f);
  948. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_RDD_OFFSET);
  949. dev_lim->reserved_rdds = field >> 4;
  950. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDD_OFFSET);
  951. dev_lim->max_rdds = 1 << (field & 0x3f);
  952. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET);
  953. dev_lim->eec_entry_sz = size;
  954. MTHCA_GET(size, outbox, QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET);
  955. dev_lim->qpc_entry_sz = size;
  956. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET);
  957. dev_lim->eeec_entry_sz = size;
  958. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET);
  959. dev_lim->eqpc_entry_sz = size;
  960. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET);
  961. dev_lim->eqc_entry_sz = size;
  962. MTHCA_GET(size, outbox, QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET);
  963. dev_lim->cqc_entry_sz = size;
  964. MTHCA_GET(size, outbox, QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET);
  965. dev_lim->srq_entry_sz = size;
  966. MTHCA_GET(size, outbox, QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET);
  967. dev_lim->uar_scratch_entry_sz = size;
  968. if (mthca_is_memfree(dev)) {
  969. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  970. dev_lim->max_srq_sz = 1 << field;
  971. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  972. dev_lim->max_qp_sz = 1 << field;
  973. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSZ_SRQ_OFFSET);
  974. dev_lim->hca.arbel.resize_srq = field & 1;
  975. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_RQ_OFFSET);
  976. dev_lim->max_sg = min_t(int, field, dev_lim->max_sg);
  977. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET);
  978. dev_lim->max_desc_sz = min_t(int, size, dev_lim->max_desc_sz);
  979. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET);
  980. dev_lim->mpt_entry_sz = size;
  981. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PBL_SZ_OFFSET);
  982. dev_lim->hca.arbel.max_pbl_sz = 1 << (field & 0x3f);
  983. MTHCA_GET(dev_lim->hca.arbel.bmme_flags, outbox,
  984. QUERY_DEV_LIM_BMME_FLAGS_OFFSET);
  985. MTHCA_GET(dev_lim->hca.arbel.reserved_lkey, outbox,
  986. QUERY_DEV_LIM_RSVD_LKEY_OFFSET);
  987. MTHCA_GET(field, outbox, QUERY_DEV_LIM_LAMR_OFFSET);
  988. dev_lim->hca.arbel.lam_required = field & 1;
  989. MTHCA_GET(dev_lim->hca.arbel.max_icm_sz, outbox,
  990. QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET);
  991. if (dev_lim->hca.arbel.bmme_flags & 1)
  992. mthca_dbg(dev, "Base MM extensions: yes "
  993. "(flags %d, max PBL %d, rsvd L_Key %08x)\n",
  994. dev_lim->hca.arbel.bmme_flags,
  995. dev_lim->hca.arbel.max_pbl_sz,
  996. dev_lim->hca.arbel.reserved_lkey);
  997. else
  998. mthca_dbg(dev, "Base MM extensions: no\n");
  999. mthca_dbg(dev, "Max ICM size %lld MB\n",
  1000. (unsigned long long) dev_lim->hca.arbel.max_icm_sz >> 20);
  1001. } else {
  1002. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  1003. dev_lim->max_srq_sz = (1 << field) - 1;
  1004. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  1005. dev_lim->max_qp_sz = (1 << field) - 1;
  1006. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_AV_OFFSET);
  1007. dev_lim->hca.tavor.max_avs = 1 << (field & 0x3f);
  1008. dev_lim->mpt_entry_sz = MTHCA_MPT_ENTRY_SIZE;
  1009. }
  1010. mthca_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  1011. dev_lim->max_qps, dev_lim->reserved_qps, dev_lim->qpc_entry_sz);
  1012. mthca_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  1013. dev_lim->max_srqs, dev_lim->reserved_srqs, dev_lim->srq_entry_sz);
  1014. mthca_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  1015. dev_lim->max_cqs, dev_lim->reserved_cqs, dev_lim->cqc_entry_sz);
  1016. mthca_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  1017. dev_lim->max_eqs, dev_lim->reserved_eqs, dev_lim->eqc_entry_sz);
  1018. mthca_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  1019. dev_lim->reserved_mrws, dev_lim->reserved_mtts);
  1020. mthca_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  1021. dev_lim->max_pds, dev_lim->reserved_pds, dev_lim->reserved_uars);
  1022. mthca_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  1023. dev_lim->max_pds, dev_lim->reserved_mgms);
  1024. mthca_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  1025. dev_lim->max_cq_sz, dev_lim->max_qp_sz, dev_lim->max_srq_sz);
  1026. mthca_dbg(dev, "Flags: %08x\n", dev_lim->flags);
  1027. out:
  1028. mthca_free_mailbox(dev, mailbox);
  1029. return err;
  1030. }
  1031. static void get_board_id(void *vsd, char *board_id)
  1032. {
  1033. int i;
  1034. #define VSD_OFFSET_SIG1 0x00
  1035. #define VSD_OFFSET_SIG2 0xde
  1036. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  1037. #define VSD_OFFSET_TS_BOARD_ID 0x20
  1038. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  1039. memset(board_id, 0, MTHCA_BOARD_ID_LEN);
  1040. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  1041. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  1042. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MTHCA_BOARD_ID_LEN);
  1043. } else {
  1044. /*
  1045. * The board ID is a string but the firmware byte
  1046. * swaps each 4-byte word before passing it back to
  1047. * us. Therefore we need to swab it before printing.
  1048. */
  1049. for (i = 0; i < 4; ++i)
  1050. ((u32 *) board_id)[i] =
  1051. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  1052. }
  1053. }
  1054. int mthca_QUERY_ADAPTER(struct mthca_dev *dev,
  1055. struct mthca_adapter *adapter, u8 *status)
  1056. {
  1057. struct mthca_mailbox *mailbox;
  1058. u32 *outbox;
  1059. int err;
  1060. #define QUERY_ADAPTER_OUT_SIZE 0x100
  1061. #define QUERY_ADAPTER_VENDOR_ID_OFFSET 0x00
  1062. #define QUERY_ADAPTER_DEVICE_ID_OFFSET 0x04
  1063. #define QUERY_ADAPTER_REVISION_ID_OFFSET 0x08
  1064. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  1065. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  1066. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1067. if (IS_ERR(mailbox))
  1068. return PTR_ERR(mailbox);
  1069. outbox = mailbox->buf;
  1070. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_ADAPTER,
  1071. CMD_TIME_CLASS_A, status);
  1072. if (err)
  1073. goto out;
  1074. MTHCA_GET(adapter->vendor_id, outbox, QUERY_ADAPTER_VENDOR_ID_OFFSET);
  1075. MTHCA_GET(adapter->device_id, outbox, QUERY_ADAPTER_DEVICE_ID_OFFSET);
  1076. MTHCA_GET(adapter->revision_id, outbox, QUERY_ADAPTER_REVISION_ID_OFFSET);
  1077. MTHCA_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  1078. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  1079. adapter->board_id);
  1080. out:
  1081. mthca_free_mailbox(dev, mailbox);
  1082. return err;
  1083. }
  1084. int mthca_INIT_HCA(struct mthca_dev *dev,
  1085. struct mthca_init_hca_param *param,
  1086. u8 *status)
  1087. {
  1088. struct mthca_mailbox *mailbox;
  1089. __be32 *inbox;
  1090. int err;
  1091. #define INIT_HCA_IN_SIZE 0x200
  1092. #define INIT_HCA_FLAGS1_OFFSET 0x00c
  1093. #define INIT_HCA_FLAGS2_OFFSET 0x014
  1094. #define INIT_HCA_QPC_OFFSET 0x020
  1095. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1096. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1097. #define INIT_HCA_EEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x20)
  1098. #define INIT_HCA_LOG_EEC_OFFSET (INIT_HCA_QPC_OFFSET + 0x27)
  1099. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1100. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1101. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1102. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1103. #define INIT_HCA_EQPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1104. #define INIT_HCA_EEEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1105. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1106. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1107. #define INIT_HCA_RDB_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1108. #define INIT_HCA_UDAV_OFFSET 0x0b0
  1109. #define INIT_HCA_UDAV_LKEY_OFFSET (INIT_HCA_UDAV_OFFSET + 0x0)
  1110. #define INIT_HCA_UDAV_PD_OFFSET (INIT_HCA_UDAV_OFFSET + 0x4)
  1111. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1112. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1113. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1114. #define INIT_HCA_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1115. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1116. #define INIT_HCA_TPT_OFFSET 0x0f0
  1117. #define INIT_HCA_MPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1118. #define INIT_HCA_MTT_SEG_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x09)
  1119. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1120. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1121. #define INIT_HCA_UAR_OFFSET 0x120
  1122. #define INIT_HCA_UAR_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x00)
  1123. #define INIT_HCA_UARC_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x09)
  1124. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1125. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1126. #define INIT_HCA_UAR_SCATCH_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x10)
  1127. #define INIT_HCA_UAR_CTX_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x18)
  1128. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1129. if (IS_ERR(mailbox))
  1130. return PTR_ERR(mailbox);
  1131. inbox = mailbox->buf;
  1132. memset(inbox, 0, INIT_HCA_IN_SIZE);
  1133. if (dev->mthca_flags & MTHCA_FLAG_SINAI_OPT)
  1134. MTHCA_PUT(inbox, 0x1, INIT_HCA_FLAGS1_OFFSET);
  1135. #if defined(__LITTLE_ENDIAN)
  1136. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1137. #elif defined(__BIG_ENDIAN)
  1138. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1139. #else
  1140. #error Host endianness not defined
  1141. #endif
  1142. /* Check port for UD address vector: */
  1143. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) |= cpu_to_be32(1);
  1144. /* We leave wqe_quota, responder_exu, etc as 0 (default) */
  1145. /* QPC/EEC/CQC/EQC/RDB attributes */
  1146. MTHCA_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1147. MTHCA_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1148. MTHCA_PUT(inbox, param->eec_base, INIT_HCA_EEC_BASE_OFFSET);
  1149. MTHCA_PUT(inbox, param->log_num_eecs, INIT_HCA_LOG_EEC_OFFSET);
  1150. MTHCA_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1151. MTHCA_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1152. MTHCA_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1153. MTHCA_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1154. MTHCA_PUT(inbox, param->eqpc_base, INIT_HCA_EQPC_BASE_OFFSET);
  1155. MTHCA_PUT(inbox, param->eeec_base, INIT_HCA_EEEC_BASE_OFFSET);
  1156. MTHCA_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1157. MTHCA_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1158. MTHCA_PUT(inbox, param->rdb_base, INIT_HCA_RDB_BASE_OFFSET);
  1159. /* UD AV attributes */
  1160. /* multicast attributes */
  1161. MTHCA_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1162. MTHCA_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1163. MTHCA_PUT(inbox, param->mc_hash_sz, INIT_HCA_MC_HASH_SZ_OFFSET);
  1164. MTHCA_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1165. /* TPT attributes */
  1166. MTHCA_PUT(inbox, param->mpt_base, INIT_HCA_MPT_BASE_OFFSET);
  1167. if (!mthca_is_memfree(dev))
  1168. MTHCA_PUT(inbox, param->mtt_seg_sz, INIT_HCA_MTT_SEG_SZ_OFFSET);
  1169. MTHCA_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1170. MTHCA_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1171. /* UAR attributes */
  1172. {
  1173. u8 uar_page_sz = PAGE_SHIFT - 12;
  1174. MTHCA_PUT(inbox, uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1175. }
  1176. MTHCA_PUT(inbox, param->uar_scratch_base, INIT_HCA_UAR_SCATCH_BASE_OFFSET);
  1177. if (mthca_is_memfree(dev)) {
  1178. MTHCA_PUT(inbox, param->log_uarc_sz, INIT_HCA_UARC_SZ_OFFSET);
  1179. MTHCA_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1180. MTHCA_PUT(inbox, param->uarc_base, INIT_HCA_UAR_CTX_BASE_OFFSET);
  1181. }
  1182. err = mthca_cmd(dev, mailbox->dma, 0, 0, CMD_INIT_HCA, HZ, status);
  1183. mthca_free_mailbox(dev, mailbox);
  1184. return err;
  1185. }
  1186. int mthca_INIT_IB(struct mthca_dev *dev,
  1187. struct mthca_init_ib_param *param,
  1188. int port, u8 *status)
  1189. {
  1190. struct mthca_mailbox *mailbox;
  1191. u32 *inbox;
  1192. int err;
  1193. u32 flags;
  1194. #define INIT_IB_IN_SIZE 56
  1195. #define INIT_IB_FLAGS_OFFSET 0x00
  1196. #define INIT_IB_FLAG_SIG (1 << 18)
  1197. #define INIT_IB_FLAG_NG (1 << 17)
  1198. #define INIT_IB_FLAG_G0 (1 << 16)
  1199. #define INIT_IB_VL_SHIFT 4
  1200. #define INIT_IB_PORT_WIDTH_SHIFT 8
  1201. #define INIT_IB_MTU_SHIFT 12
  1202. #define INIT_IB_MAX_GID_OFFSET 0x06
  1203. #define INIT_IB_MAX_PKEY_OFFSET 0x0a
  1204. #define INIT_IB_GUID0_OFFSET 0x10
  1205. #define INIT_IB_NODE_GUID_OFFSET 0x18
  1206. #define INIT_IB_SI_GUID_OFFSET 0x20
  1207. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1208. if (IS_ERR(mailbox))
  1209. return PTR_ERR(mailbox);
  1210. inbox = mailbox->buf;
  1211. memset(inbox, 0, INIT_IB_IN_SIZE);
  1212. flags = 0;
  1213. flags |= param->set_guid0 ? INIT_IB_FLAG_G0 : 0;
  1214. flags |= param->set_node_guid ? INIT_IB_FLAG_NG : 0;
  1215. flags |= param->set_si_guid ? INIT_IB_FLAG_SIG : 0;
  1216. flags |= param->vl_cap << INIT_IB_VL_SHIFT;
  1217. flags |= param->port_width << INIT_IB_PORT_WIDTH_SHIFT;
  1218. flags |= param->mtu_cap << INIT_IB_MTU_SHIFT;
  1219. MTHCA_PUT(inbox, flags, INIT_IB_FLAGS_OFFSET);
  1220. MTHCA_PUT(inbox, param->gid_cap, INIT_IB_MAX_GID_OFFSET);
  1221. MTHCA_PUT(inbox, param->pkey_cap, INIT_IB_MAX_PKEY_OFFSET);
  1222. MTHCA_PUT(inbox, param->guid0, INIT_IB_GUID0_OFFSET);
  1223. MTHCA_PUT(inbox, param->node_guid, INIT_IB_NODE_GUID_OFFSET);
  1224. MTHCA_PUT(inbox, param->si_guid, INIT_IB_SI_GUID_OFFSET);
  1225. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_INIT_IB,
  1226. CMD_TIME_CLASS_A, status);
  1227. mthca_free_mailbox(dev, mailbox);
  1228. return err;
  1229. }
  1230. int mthca_CLOSE_IB(struct mthca_dev *dev, int port, u8 *status)
  1231. {
  1232. return mthca_cmd(dev, 0, port, 0, CMD_CLOSE_IB, HZ, status);
  1233. }
  1234. int mthca_CLOSE_HCA(struct mthca_dev *dev, int panic, u8 *status)
  1235. {
  1236. return mthca_cmd(dev, 0, 0, panic, CMD_CLOSE_HCA, HZ, status);
  1237. }
  1238. int mthca_SET_IB(struct mthca_dev *dev, struct mthca_set_ib_param *param,
  1239. int port, u8 *status)
  1240. {
  1241. struct mthca_mailbox *mailbox;
  1242. u32 *inbox;
  1243. int err;
  1244. u32 flags = 0;
  1245. #define SET_IB_IN_SIZE 0x40
  1246. #define SET_IB_FLAGS_OFFSET 0x00
  1247. #define SET_IB_FLAG_SIG (1 << 18)
  1248. #define SET_IB_FLAG_RQK (1 << 0)
  1249. #define SET_IB_CAP_MASK_OFFSET 0x04
  1250. #define SET_IB_SI_GUID_OFFSET 0x08
  1251. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1252. if (IS_ERR(mailbox))
  1253. return PTR_ERR(mailbox);
  1254. inbox = mailbox->buf;
  1255. memset(inbox, 0, SET_IB_IN_SIZE);
  1256. flags |= param->set_si_guid ? SET_IB_FLAG_SIG : 0;
  1257. flags |= param->reset_qkey_viol ? SET_IB_FLAG_RQK : 0;
  1258. MTHCA_PUT(inbox, flags, SET_IB_FLAGS_OFFSET);
  1259. MTHCA_PUT(inbox, param->cap_mask, SET_IB_CAP_MASK_OFFSET);
  1260. MTHCA_PUT(inbox, param->si_guid, SET_IB_SI_GUID_OFFSET);
  1261. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_SET_IB,
  1262. CMD_TIME_CLASS_B, status);
  1263. mthca_free_mailbox(dev, mailbox);
  1264. return err;
  1265. }
  1266. int mthca_MAP_ICM(struct mthca_dev *dev, struct mthca_icm *icm, u64 virt, u8 *status)
  1267. {
  1268. return mthca_map_cmd(dev, CMD_MAP_ICM, icm, virt, status);
  1269. }
  1270. int mthca_MAP_ICM_page(struct mthca_dev *dev, u64 dma_addr, u64 virt, u8 *status)
  1271. {
  1272. struct mthca_mailbox *mailbox;
  1273. __be64 *inbox;
  1274. int err;
  1275. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1276. if (IS_ERR(mailbox))
  1277. return PTR_ERR(mailbox);
  1278. inbox = mailbox->buf;
  1279. inbox[0] = cpu_to_be64(virt);
  1280. inbox[1] = cpu_to_be64(dma_addr);
  1281. err = mthca_cmd(dev, mailbox->dma, 1, 0, CMD_MAP_ICM,
  1282. CMD_TIME_CLASS_B, status);
  1283. mthca_free_mailbox(dev, mailbox);
  1284. if (!err)
  1285. mthca_dbg(dev, "Mapped page at %llx to %llx for ICM.\n",
  1286. (unsigned long long) dma_addr, (unsigned long long) virt);
  1287. return err;
  1288. }
  1289. int mthca_UNMAP_ICM(struct mthca_dev *dev, u64 virt, u32 page_count, u8 *status)
  1290. {
  1291. mthca_dbg(dev, "Unmapping %d pages at %llx from ICM.\n",
  1292. page_count, (unsigned long long) virt);
  1293. return mthca_cmd(dev, virt, page_count, 0, CMD_UNMAP_ICM, CMD_TIME_CLASS_B, status);
  1294. }
  1295. int mthca_MAP_ICM_AUX(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  1296. {
  1297. return mthca_map_cmd(dev, CMD_MAP_ICM_AUX, icm, -1, status);
  1298. }
  1299. int mthca_UNMAP_ICM_AUX(struct mthca_dev *dev, u8 *status)
  1300. {
  1301. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_ICM_AUX, CMD_TIME_CLASS_B, status);
  1302. }
  1303. int mthca_SET_ICM_SIZE(struct mthca_dev *dev, u64 icm_size, u64 *aux_pages,
  1304. u8 *status)
  1305. {
  1306. int ret = mthca_cmd_imm(dev, icm_size, aux_pages, 0, 0, CMD_SET_ICM_SIZE,
  1307. CMD_TIME_CLASS_A, status);
  1308. if (ret || status)
  1309. return ret;
  1310. /*
  1311. * Round up number of system pages needed in case
  1312. * MTHCA_ICM_PAGE_SIZE < PAGE_SIZE.
  1313. */
  1314. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MTHCA_ICM_PAGE_SIZE) >>
  1315. (PAGE_SHIFT - MTHCA_ICM_PAGE_SHIFT);
  1316. return 0;
  1317. }
  1318. int mthca_SW2HW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1319. int mpt_index, u8 *status)
  1320. {
  1321. return mthca_cmd(dev, mailbox->dma, mpt_index, 0, CMD_SW2HW_MPT,
  1322. CMD_TIME_CLASS_B, status);
  1323. }
  1324. int mthca_HW2SW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1325. int mpt_index, u8 *status)
  1326. {
  1327. return mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
  1328. !mailbox, CMD_HW2SW_MPT,
  1329. CMD_TIME_CLASS_B, status);
  1330. }
  1331. int mthca_WRITE_MTT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1332. int num_mtt, u8 *status)
  1333. {
  1334. return mthca_cmd(dev, mailbox->dma, num_mtt, 0, CMD_WRITE_MTT,
  1335. CMD_TIME_CLASS_B, status);
  1336. }
  1337. int mthca_SYNC_TPT(struct mthca_dev *dev, u8 *status)
  1338. {
  1339. return mthca_cmd(dev, 0, 0, 0, CMD_SYNC_TPT, CMD_TIME_CLASS_B, status);
  1340. }
  1341. int mthca_MAP_EQ(struct mthca_dev *dev, u64 event_mask, int unmap,
  1342. int eq_num, u8 *status)
  1343. {
  1344. mthca_dbg(dev, "%s mask %016llx for eqn %d\n",
  1345. unmap ? "Clearing" : "Setting",
  1346. (unsigned long long) event_mask, eq_num);
  1347. return mthca_cmd(dev, event_mask, (unmap << 31) | eq_num,
  1348. 0, CMD_MAP_EQ, CMD_TIME_CLASS_B, status);
  1349. }
  1350. int mthca_SW2HW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1351. int eq_num, u8 *status)
  1352. {
  1353. return mthca_cmd(dev, mailbox->dma, eq_num, 0, CMD_SW2HW_EQ,
  1354. CMD_TIME_CLASS_A, status);
  1355. }
  1356. int mthca_HW2SW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1357. int eq_num, u8 *status)
  1358. {
  1359. return mthca_cmd_box(dev, 0, mailbox->dma, eq_num, 0,
  1360. CMD_HW2SW_EQ,
  1361. CMD_TIME_CLASS_A, status);
  1362. }
  1363. int mthca_SW2HW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1364. int cq_num, u8 *status)
  1365. {
  1366. return mthca_cmd(dev, mailbox->dma, cq_num, 0, CMD_SW2HW_CQ,
  1367. CMD_TIME_CLASS_A, status);
  1368. }
  1369. int mthca_HW2SW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1370. int cq_num, u8 *status)
  1371. {
  1372. return mthca_cmd_box(dev, 0, mailbox->dma, cq_num, 0,
  1373. CMD_HW2SW_CQ,
  1374. CMD_TIME_CLASS_A, status);
  1375. }
  1376. int mthca_RESIZE_CQ(struct mthca_dev *dev, int cq_num, u32 lkey, u8 log_size,
  1377. u8 *status)
  1378. {
  1379. struct mthca_mailbox *mailbox;
  1380. __be32 *inbox;
  1381. int err;
  1382. #define RESIZE_CQ_IN_SIZE 0x40
  1383. #define RESIZE_CQ_LOG_SIZE_OFFSET 0x0c
  1384. #define RESIZE_CQ_LKEY_OFFSET 0x1c
  1385. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1386. if (IS_ERR(mailbox))
  1387. return PTR_ERR(mailbox);
  1388. inbox = mailbox->buf;
  1389. memset(inbox, 0, RESIZE_CQ_IN_SIZE);
  1390. /*
  1391. * Leave start address fields zeroed out -- mthca assumes that
  1392. * MRs for CQs always start at virtual address 0.
  1393. */
  1394. MTHCA_PUT(inbox, log_size, RESIZE_CQ_LOG_SIZE_OFFSET);
  1395. MTHCA_PUT(inbox, lkey, RESIZE_CQ_LKEY_OFFSET);
  1396. err = mthca_cmd(dev, mailbox->dma, cq_num, 1, CMD_RESIZE_CQ,
  1397. CMD_TIME_CLASS_B, status);
  1398. mthca_free_mailbox(dev, mailbox);
  1399. return err;
  1400. }
  1401. int mthca_SW2HW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1402. int srq_num, u8 *status)
  1403. {
  1404. return mthca_cmd(dev, mailbox->dma, srq_num, 0, CMD_SW2HW_SRQ,
  1405. CMD_TIME_CLASS_A, status);
  1406. }
  1407. int mthca_HW2SW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1408. int srq_num, u8 *status)
  1409. {
  1410. return mthca_cmd_box(dev, 0, mailbox->dma, srq_num, 0,
  1411. CMD_HW2SW_SRQ,
  1412. CMD_TIME_CLASS_A, status);
  1413. }
  1414. int mthca_QUERY_SRQ(struct mthca_dev *dev, u32 num,
  1415. struct mthca_mailbox *mailbox, u8 *status)
  1416. {
  1417. return mthca_cmd_box(dev, 0, mailbox->dma, num, 0,
  1418. CMD_QUERY_SRQ, CMD_TIME_CLASS_A, status);
  1419. }
  1420. int mthca_ARM_SRQ(struct mthca_dev *dev, int srq_num, int limit, u8 *status)
  1421. {
  1422. return mthca_cmd(dev, limit, srq_num, 0, CMD_ARM_SRQ,
  1423. CMD_TIME_CLASS_B, status);
  1424. }
  1425. int mthca_MODIFY_QP(struct mthca_dev *dev, enum ib_qp_state cur,
  1426. enum ib_qp_state next, u32 num, int is_ee,
  1427. struct mthca_mailbox *mailbox, u32 optmask,
  1428. u8 *status)
  1429. {
  1430. static const u16 op[IB_QPS_ERR + 1][IB_QPS_ERR + 1] = {
  1431. [IB_QPS_RESET] = {
  1432. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1433. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1434. [IB_QPS_INIT] = CMD_RST2INIT_QPEE,
  1435. },
  1436. [IB_QPS_INIT] = {
  1437. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1438. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1439. [IB_QPS_INIT] = CMD_INIT2INIT_QPEE,
  1440. [IB_QPS_RTR] = CMD_INIT2RTR_QPEE,
  1441. },
  1442. [IB_QPS_RTR] = {
  1443. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1444. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1445. [IB_QPS_RTS] = CMD_RTR2RTS_QPEE,
  1446. },
  1447. [IB_QPS_RTS] = {
  1448. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1449. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1450. [IB_QPS_RTS] = CMD_RTS2RTS_QPEE,
  1451. [IB_QPS_SQD] = CMD_RTS2SQD_QPEE,
  1452. },
  1453. [IB_QPS_SQD] = {
  1454. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1455. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1456. [IB_QPS_RTS] = CMD_SQD2RTS_QPEE,
  1457. [IB_QPS_SQD] = CMD_SQD2SQD_QPEE,
  1458. },
  1459. [IB_QPS_SQE] = {
  1460. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1461. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1462. [IB_QPS_RTS] = CMD_SQERR2RTS_QPEE,
  1463. },
  1464. [IB_QPS_ERR] = {
  1465. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1466. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1467. }
  1468. };
  1469. u8 op_mod = 0;
  1470. int my_mailbox = 0;
  1471. int err;
  1472. if (op[cur][next] == CMD_ERR2RST_QPEE) {
  1473. op_mod = 3; /* don't write outbox, any->reset */
  1474. /* For debugging */
  1475. if (!mailbox) {
  1476. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1477. if (!IS_ERR(mailbox)) {
  1478. my_mailbox = 1;
  1479. op_mod = 2; /* write outbox, any->reset */
  1480. } else
  1481. mailbox = NULL;
  1482. }
  1483. err = mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0,
  1484. (!!is_ee << 24) | num, op_mod,
  1485. op[cur][next], CMD_TIME_CLASS_C, status);
  1486. if (0 && mailbox) {
  1487. int i;
  1488. mthca_dbg(dev, "Dumping QP context:\n");
  1489. printk(" %08x\n", be32_to_cpup(mailbox->buf));
  1490. for (i = 0; i < 0x100 / 4; ++i) {
  1491. if (i % 8 == 0)
  1492. printk("[%02x] ", i * 4);
  1493. printk(" %08x",
  1494. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1495. if ((i + 1) % 8 == 0)
  1496. printk("\n");
  1497. }
  1498. }
  1499. if (my_mailbox)
  1500. mthca_free_mailbox(dev, mailbox);
  1501. } else {
  1502. if (0) {
  1503. int i;
  1504. mthca_dbg(dev, "Dumping QP context:\n");
  1505. printk(" opt param mask: %08x\n", be32_to_cpup(mailbox->buf));
  1506. for (i = 0; i < 0x100 / 4; ++i) {
  1507. if (i % 8 == 0)
  1508. printk(" [%02x] ", i * 4);
  1509. printk(" %08x",
  1510. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1511. if ((i + 1) % 8 == 0)
  1512. printk("\n");
  1513. }
  1514. }
  1515. err = mthca_cmd(dev, mailbox->dma, optmask | (!!is_ee << 24) | num,
  1516. op_mod, op[cur][next], CMD_TIME_CLASS_C, status);
  1517. }
  1518. return err;
  1519. }
  1520. int mthca_QUERY_QP(struct mthca_dev *dev, u32 num, int is_ee,
  1521. struct mthca_mailbox *mailbox, u8 *status)
  1522. {
  1523. return mthca_cmd_box(dev, 0, mailbox->dma, (!!is_ee << 24) | num, 0,
  1524. CMD_QUERY_QPEE, CMD_TIME_CLASS_A, status);
  1525. }
  1526. int mthca_CONF_SPECIAL_QP(struct mthca_dev *dev, int type, u32 qpn,
  1527. u8 *status)
  1528. {
  1529. u8 op_mod;
  1530. switch (type) {
  1531. case IB_QPT_SMI:
  1532. op_mod = 0;
  1533. break;
  1534. case IB_QPT_GSI:
  1535. op_mod = 1;
  1536. break;
  1537. case IB_QPT_RAW_IPV6:
  1538. op_mod = 2;
  1539. break;
  1540. case IB_QPT_RAW_ETY:
  1541. op_mod = 3;
  1542. break;
  1543. default:
  1544. return -EINVAL;
  1545. }
  1546. return mthca_cmd(dev, 0, qpn, op_mod, CMD_CONF_SPECIAL_QP,
  1547. CMD_TIME_CLASS_B, status);
  1548. }
  1549. int mthca_MAD_IFC(struct mthca_dev *dev, int ignore_mkey, int ignore_bkey,
  1550. int port, struct ib_wc *in_wc, struct ib_grh *in_grh,
  1551. void *in_mad, void *response_mad, u8 *status)
  1552. {
  1553. struct mthca_mailbox *inmailbox, *outmailbox;
  1554. void *inbox;
  1555. int err;
  1556. u32 in_modifier = port;
  1557. u8 op_modifier = 0;
  1558. #define MAD_IFC_BOX_SIZE 0x400
  1559. #define MAD_IFC_MY_QPN_OFFSET 0x100
  1560. #define MAD_IFC_RQPN_OFFSET 0x104
  1561. #define MAD_IFC_SL_OFFSET 0x108
  1562. #define MAD_IFC_G_PATH_OFFSET 0x109
  1563. #define MAD_IFC_RLID_OFFSET 0x10a
  1564. #define MAD_IFC_PKEY_OFFSET 0x10e
  1565. #define MAD_IFC_GRH_OFFSET 0x140
  1566. inmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1567. if (IS_ERR(inmailbox))
  1568. return PTR_ERR(inmailbox);
  1569. inbox = inmailbox->buf;
  1570. outmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1571. if (IS_ERR(outmailbox)) {
  1572. mthca_free_mailbox(dev, inmailbox);
  1573. return PTR_ERR(outmailbox);
  1574. }
  1575. memcpy(inbox, in_mad, 256);
  1576. /*
  1577. * Key check traps can't be generated unless we have in_wc to
  1578. * tell us where to send the trap.
  1579. */
  1580. if (ignore_mkey || !in_wc)
  1581. op_modifier |= 0x1;
  1582. if (ignore_bkey || !in_wc)
  1583. op_modifier |= 0x2;
  1584. if (in_wc) {
  1585. u8 val;
  1586. memset(inbox + 256, 0, 256);
  1587. MTHCA_PUT(inbox, in_wc->qp_num, MAD_IFC_MY_QPN_OFFSET);
  1588. MTHCA_PUT(inbox, in_wc->src_qp, MAD_IFC_RQPN_OFFSET);
  1589. val = in_wc->sl << 4;
  1590. MTHCA_PUT(inbox, val, MAD_IFC_SL_OFFSET);
  1591. val = in_wc->dlid_path_bits |
  1592. (in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0);
  1593. MTHCA_PUT(inbox, val, MAD_IFC_GRH_OFFSET);
  1594. MTHCA_PUT(inbox, in_wc->slid, MAD_IFC_RLID_OFFSET);
  1595. MTHCA_PUT(inbox, in_wc->pkey_index, MAD_IFC_PKEY_OFFSET);
  1596. if (in_grh)
  1597. memcpy(inbox + MAD_IFC_GRH_OFFSET, in_grh, 40);
  1598. op_modifier |= 0x10;
  1599. in_modifier |= in_wc->slid << 16;
  1600. }
  1601. err = mthca_cmd_box(dev, inmailbox->dma, outmailbox->dma,
  1602. in_modifier, op_modifier,
  1603. CMD_MAD_IFC, CMD_TIME_CLASS_C, status);
  1604. if (!err && !*status)
  1605. memcpy(response_mad, outmailbox->buf, 256);
  1606. mthca_free_mailbox(dev, inmailbox);
  1607. mthca_free_mailbox(dev, outmailbox);
  1608. return err;
  1609. }
  1610. int mthca_READ_MGM(struct mthca_dev *dev, int index,
  1611. struct mthca_mailbox *mailbox, u8 *status)
  1612. {
  1613. return mthca_cmd_box(dev, 0, mailbox->dma, index, 0,
  1614. CMD_READ_MGM, CMD_TIME_CLASS_A, status);
  1615. }
  1616. int mthca_WRITE_MGM(struct mthca_dev *dev, int index,
  1617. struct mthca_mailbox *mailbox, u8 *status)
  1618. {
  1619. return mthca_cmd(dev, mailbox->dma, index, 0, CMD_WRITE_MGM,
  1620. CMD_TIME_CLASS_A, status);
  1621. }
  1622. int mthca_MGID_HASH(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1623. u16 *hash, u8 *status)
  1624. {
  1625. u64 imm;
  1626. int err;
  1627. err = mthca_cmd_imm(dev, mailbox->dma, &imm, 0, 0, CMD_MGID_HASH,
  1628. CMD_TIME_CLASS_A, status);
  1629. *hash = imm;
  1630. return err;
  1631. }
  1632. int mthca_NOP(struct mthca_dev *dev, u8 *status)
  1633. {
  1634. return mthca_cmd(dev, 0, 0x1f, 0, CMD_NOP, msecs_to_jiffies(100), status);
  1635. }