ipath_iba6110.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611
  1. /*
  2. * Copyright (c) 2006 QLogic, Inc. All rights reserved.
  3. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. /*
  34. * This file contains all of the code that is specific to the InfiniPath
  35. * HT chip.
  36. */
  37. #include <linux/pci.h>
  38. #include <linux/delay.h>
  39. #include "ipath_kernel.h"
  40. #include "ipath_registers.h"
  41. /*
  42. * This lists the InfiniPath registers, in the actual chip layout.
  43. * This structure should never be directly accessed.
  44. *
  45. * The names are in InterCap form because they're taken straight from
  46. * the chip specification. Since they're only used in this file, they
  47. * don't pollute the rest of the source.
  48. */
  49. struct _infinipath_do_not_use_kernel_regs {
  50. unsigned long long Revision;
  51. unsigned long long Control;
  52. unsigned long long PageAlign;
  53. unsigned long long PortCnt;
  54. unsigned long long DebugPortSelect;
  55. unsigned long long DebugPort;
  56. unsigned long long SendRegBase;
  57. unsigned long long UserRegBase;
  58. unsigned long long CounterRegBase;
  59. unsigned long long Scratch;
  60. unsigned long long ReservedMisc1;
  61. unsigned long long InterruptConfig;
  62. unsigned long long IntBlocked;
  63. unsigned long long IntMask;
  64. unsigned long long IntStatus;
  65. unsigned long long IntClear;
  66. unsigned long long ErrorMask;
  67. unsigned long long ErrorStatus;
  68. unsigned long long ErrorClear;
  69. unsigned long long HwErrMask;
  70. unsigned long long HwErrStatus;
  71. unsigned long long HwErrClear;
  72. unsigned long long HwDiagCtrl;
  73. unsigned long long MDIO;
  74. unsigned long long IBCStatus;
  75. unsigned long long IBCCtrl;
  76. unsigned long long ExtStatus;
  77. unsigned long long ExtCtrl;
  78. unsigned long long GPIOOut;
  79. unsigned long long GPIOMask;
  80. unsigned long long GPIOStatus;
  81. unsigned long long GPIOClear;
  82. unsigned long long RcvCtrl;
  83. unsigned long long RcvBTHQP;
  84. unsigned long long RcvHdrSize;
  85. unsigned long long RcvHdrCnt;
  86. unsigned long long RcvHdrEntSize;
  87. unsigned long long RcvTIDBase;
  88. unsigned long long RcvTIDCnt;
  89. unsigned long long RcvEgrBase;
  90. unsigned long long RcvEgrCnt;
  91. unsigned long long RcvBufBase;
  92. unsigned long long RcvBufSize;
  93. unsigned long long RxIntMemBase;
  94. unsigned long long RxIntMemSize;
  95. unsigned long long RcvPartitionKey;
  96. unsigned long long ReservedRcv[10];
  97. unsigned long long SendCtrl;
  98. unsigned long long SendPIOBufBase;
  99. unsigned long long SendPIOSize;
  100. unsigned long long SendPIOBufCnt;
  101. unsigned long long SendPIOAvailAddr;
  102. unsigned long long TxIntMemBase;
  103. unsigned long long TxIntMemSize;
  104. unsigned long long ReservedSend[9];
  105. unsigned long long SendBufferError;
  106. unsigned long long SendBufferErrorCONT1;
  107. unsigned long long SendBufferErrorCONT2;
  108. unsigned long long SendBufferErrorCONT3;
  109. unsigned long long ReservedSBE[4];
  110. unsigned long long RcvHdrAddr0;
  111. unsigned long long RcvHdrAddr1;
  112. unsigned long long RcvHdrAddr2;
  113. unsigned long long RcvHdrAddr3;
  114. unsigned long long RcvHdrAddr4;
  115. unsigned long long RcvHdrAddr5;
  116. unsigned long long RcvHdrAddr6;
  117. unsigned long long RcvHdrAddr7;
  118. unsigned long long RcvHdrAddr8;
  119. unsigned long long ReservedRHA[7];
  120. unsigned long long RcvHdrTailAddr0;
  121. unsigned long long RcvHdrTailAddr1;
  122. unsigned long long RcvHdrTailAddr2;
  123. unsigned long long RcvHdrTailAddr3;
  124. unsigned long long RcvHdrTailAddr4;
  125. unsigned long long RcvHdrTailAddr5;
  126. unsigned long long RcvHdrTailAddr6;
  127. unsigned long long RcvHdrTailAddr7;
  128. unsigned long long RcvHdrTailAddr8;
  129. unsigned long long ReservedRHTA[7];
  130. unsigned long long Sync; /* Software only */
  131. unsigned long long Dump; /* Software only */
  132. unsigned long long SimVer; /* Software only */
  133. unsigned long long ReservedSW[5];
  134. unsigned long long SerdesConfig0;
  135. unsigned long long SerdesConfig1;
  136. unsigned long long SerdesStatus;
  137. unsigned long long XGXSConfig;
  138. unsigned long long ReservedSW2[4];
  139. };
  140. #define IPATH_KREG_OFFSET(field) (offsetof(struct \
  141. _infinipath_do_not_use_kernel_regs, field) / sizeof(u64))
  142. #define IPATH_CREG_OFFSET(field) (offsetof( \
  143. struct infinipath_counters, field) / sizeof(u64))
  144. static const struct ipath_kregs ipath_ht_kregs = {
  145. .kr_control = IPATH_KREG_OFFSET(Control),
  146. .kr_counterregbase = IPATH_KREG_OFFSET(CounterRegBase),
  147. .kr_debugport = IPATH_KREG_OFFSET(DebugPort),
  148. .kr_debugportselect = IPATH_KREG_OFFSET(DebugPortSelect),
  149. .kr_errorclear = IPATH_KREG_OFFSET(ErrorClear),
  150. .kr_errormask = IPATH_KREG_OFFSET(ErrorMask),
  151. .kr_errorstatus = IPATH_KREG_OFFSET(ErrorStatus),
  152. .kr_extctrl = IPATH_KREG_OFFSET(ExtCtrl),
  153. .kr_extstatus = IPATH_KREG_OFFSET(ExtStatus),
  154. .kr_gpio_clear = IPATH_KREG_OFFSET(GPIOClear),
  155. .kr_gpio_mask = IPATH_KREG_OFFSET(GPIOMask),
  156. .kr_gpio_out = IPATH_KREG_OFFSET(GPIOOut),
  157. .kr_gpio_status = IPATH_KREG_OFFSET(GPIOStatus),
  158. .kr_hwdiagctrl = IPATH_KREG_OFFSET(HwDiagCtrl),
  159. .kr_hwerrclear = IPATH_KREG_OFFSET(HwErrClear),
  160. .kr_hwerrmask = IPATH_KREG_OFFSET(HwErrMask),
  161. .kr_hwerrstatus = IPATH_KREG_OFFSET(HwErrStatus),
  162. .kr_ibcctrl = IPATH_KREG_OFFSET(IBCCtrl),
  163. .kr_ibcstatus = IPATH_KREG_OFFSET(IBCStatus),
  164. .kr_intblocked = IPATH_KREG_OFFSET(IntBlocked),
  165. .kr_intclear = IPATH_KREG_OFFSET(IntClear),
  166. .kr_interruptconfig = IPATH_KREG_OFFSET(InterruptConfig),
  167. .kr_intmask = IPATH_KREG_OFFSET(IntMask),
  168. .kr_intstatus = IPATH_KREG_OFFSET(IntStatus),
  169. .kr_mdio = IPATH_KREG_OFFSET(MDIO),
  170. .kr_pagealign = IPATH_KREG_OFFSET(PageAlign),
  171. .kr_partitionkey = IPATH_KREG_OFFSET(RcvPartitionKey),
  172. .kr_portcnt = IPATH_KREG_OFFSET(PortCnt),
  173. .kr_rcvbthqp = IPATH_KREG_OFFSET(RcvBTHQP),
  174. .kr_rcvbufbase = IPATH_KREG_OFFSET(RcvBufBase),
  175. .kr_rcvbufsize = IPATH_KREG_OFFSET(RcvBufSize),
  176. .kr_rcvctrl = IPATH_KREG_OFFSET(RcvCtrl),
  177. .kr_rcvegrbase = IPATH_KREG_OFFSET(RcvEgrBase),
  178. .kr_rcvegrcnt = IPATH_KREG_OFFSET(RcvEgrCnt),
  179. .kr_rcvhdrcnt = IPATH_KREG_OFFSET(RcvHdrCnt),
  180. .kr_rcvhdrentsize = IPATH_KREG_OFFSET(RcvHdrEntSize),
  181. .kr_rcvhdrsize = IPATH_KREG_OFFSET(RcvHdrSize),
  182. .kr_rcvintmembase = IPATH_KREG_OFFSET(RxIntMemBase),
  183. .kr_rcvintmemsize = IPATH_KREG_OFFSET(RxIntMemSize),
  184. .kr_rcvtidbase = IPATH_KREG_OFFSET(RcvTIDBase),
  185. .kr_rcvtidcnt = IPATH_KREG_OFFSET(RcvTIDCnt),
  186. .kr_revision = IPATH_KREG_OFFSET(Revision),
  187. .kr_scratch = IPATH_KREG_OFFSET(Scratch),
  188. .kr_sendbuffererror = IPATH_KREG_OFFSET(SendBufferError),
  189. .kr_sendctrl = IPATH_KREG_OFFSET(SendCtrl),
  190. .kr_sendpioavailaddr = IPATH_KREG_OFFSET(SendPIOAvailAddr),
  191. .kr_sendpiobufbase = IPATH_KREG_OFFSET(SendPIOBufBase),
  192. .kr_sendpiobufcnt = IPATH_KREG_OFFSET(SendPIOBufCnt),
  193. .kr_sendpiosize = IPATH_KREG_OFFSET(SendPIOSize),
  194. .kr_sendregbase = IPATH_KREG_OFFSET(SendRegBase),
  195. .kr_txintmembase = IPATH_KREG_OFFSET(TxIntMemBase),
  196. .kr_txintmemsize = IPATH_KREG_OFFSET(TxIntMemSize),
  197. .kr_userregbase = IPATH_KREG_OFFSET(UserRegBase),
  198. .kr_serdesconfig0 = IPATH_KREG_OFFSET(SerdesConfig0),
  199. .kr_serdesconfig1 = IPATH_KREG_OFFSET(SerdesConfig1),
  200. .kr_serdesstatus = IPATH_KREG_OFFSET(SerdesStatus),
  201. .kr_xgxsconfig = IPATH_KREG_OFFSET(XGXSConfig),
  202. /*
  203. * These should not be used directly via ipath_read_kreg64(),
  204. * use them with ipath_read_kreg64_port(),
  205. */
  206. .kr_rcvhdraddr = IPATH_KREG_OFFSET(RcvHdrAddr0),
  207. .kr_rcvhdrtailaddr = IPATH_KREG_OFFSET(RcvHdrTailAddr0)
  208. };
  209. static const struct ipath_cregs ipath_ht_cregs = {
  210. .cr_badformatcnt = IPATH_CREG_OFFSET(RxBadFormatCnt),
  211. .cr_erricrccnt = IPATH_CREG_OFFSET(RxICRCErrCnt),
  212. .cr_errlinkcnt = IPATH_CREG_OFFSET(RxLinkProblemCnt),
  213. .cr_errlpcrccnt = IPATH_CREG_OFFSET(RxLPCRCErrCnt),
  214. .cr_errpkey = IPATH_CREG_OFFSET(RxPKeyMismatchCnt),
  215. .cr_errrcvflowctrlcnt = IPATH_CREG_OFFSET(RxFlowCtrlErrCnt),
  216. .cr_err_rlencnt = IPATH_CREG_OFFSET(RxLenErrCnt),
  217. .cr_errslencnt = IPATH_CREG_OFFSET(TxLenErrCnt),
  218. .cr_errtidfull = IPATH_CREG_OFFSET(RxTIDFullErrCnt),
  219. .cr_errtidvalid = IPATH_CREG_OFFSET(RxTIDValidErrCnt),
  220. .cr_errvcrccnt = IPATH_CREG_OFFSET(RxVCRCErrCnt),
  221. .cr_ibstatuschange = IPATH_CREG_OFFSET(IBStatusChangeCnt),
  222. /* calc from Reg_CounterRegBase + offset */
  223. .cr_intcnt = IPATH_CREG_OFFSET(LBIntCnt),
  224. .cr_invalidrlencnt = IPATH_CREG_OFFSET(RxMaxMinLenErrCnt),
  225. .cr_invalidslencnt = IPATH_CREG_OFFSET(TxMaxMinLenErrCnt),
  226. .cr_lbflowstallcnt = IPATH_CREG_OFFSET(LBFlowStallCnt),
  227. .cr_pktrcvcnt = IPATH_CREG_OFFSET(RxDataPktCnt),
  228. .cr_pktrcvflowctrlcnt = IPATH_CREG_OFFSET(RxFlowPktCnt),
  229. .cr_pktsendcnt = IPATH_CREG_OFFSET(TxDataPktCnt),
  230. .cr_pktsendflowcnt = IPATH_CREG_OFFSET(TxFlowPktCnt),
  231. .cr_portovflcnt = IPATH_CREG_OFFSET(RxP0HdrEgrOvflCnt),
  232. .cr_rcvebpcnt = IPATH_CREG_OFFSET(RxEBPCnt),
  233. .cr_rcvovflcnt = IPATH_CREG_OFFSET(RxBufOvflCnt),
  234. .cr_senddropped = IPATH_CREG_OFFSET(TxDroppedPktCnt),
  235. .cr_sendstallcnt = IPATH_CREG_OFFSET(TxFlowStallCnt),
  236. .cr_sendunderruncnt = IPATH_CREG_OFFSET(TxUnderrunCnt),
  237. .cr_wordrcvcnt = IPATH_CREG_OFFSET(RxDwordCnt),
  238. .cr_wordsendcnt = IPATH_CREG_OFFSET(TxDwordCnt),
  239. .cr_unsupvlcnt = IPATH_CREG_OFFSET(TxUnsupVLErrCnt),
  240. .cr_rxdroppktcnt = IPATH_CREG_OFFSET(RxDroppedPktCnt),
  241. .cr_iblinkerrrecovcnt = IPATH_CREG_OFFSET(IBLinkErrRecoveryCnt),
  242. .cr_iblinkdowncnt = IPATH_CREG_OFFSET(IBLinkDownedCnt),
  243. .cr_ibsymbolerrcnt = IPATH_CREG_OFFSET(IBSymbolErrCnt)
  244. };
  245. /* kr_intstatus, kr_intclear, kr_intmask bits */
  246. #define INFINIPATH_I_RCVURG_MASK 0x1FF
  247. #define INFINIPATH_I_RCVAVAIL_MASK 0x1FF
  248. /* kr_hwerrclear, kr_hwerrmask, kr_hwerrstatus, bits */
  249. #define INFINIPATH_HWE_HTCMEMPARITYERR_SHIFT 0
  250. #define INFINIPATH_HWE_HTCMEMPARITYERR_MASK 0x3FFFFFULL
  251. #define INFINIPATH_HWE_HTCLNKABYTE0CRCERR 0x0000000000800000ULL
  252. #define INFINIPATH_HWE_HTCLNKABYTE1CRCERR 0x0000000001000000ULL
  253. #define INFINIPATH_HWE_HTCLNKBBYTE0CRCERR 0x0000000002000000ULL
  254. #define INFINIPATH_HWE_HTCLNKBBYTE1CRCERR 0x0000000004000000ULL
  255. #define INFINIPATH_HWE_HTCMISCERR4 0x0000000008000000ULL
  256. #define INFINIPATH_HWE_HTCMISCERR5 0x0000000010000000ULL
  257. #define INFINIPATH_HWE_HTCMISCERR6 0x0000000020000000ULL
  258. #define INFINIPATH_HWE_HTCMISCERR7 0x0000000040000000ULL
  259. #define INFINIPATH_HWE_HTCBUSTREQPARITYERR 0x0000000080000000ULL
  260. #define INFINIPATH_HWE_HTCBUSTRESPPARITYERR 0x0000000100000000ULL
  261. #define INFINIPATH_HWE_HTCBUSIREQPARITYERR 0x0000000200000000ULL
  262. #define INFINIPATH_HWE_COREPLL_FBSLIP 0x0080000000000000ULL
  263. #define INFINIPATH_HWE_COREPLL_RFSLIP 0x0100000000000000ULL
  264. #define INFINIPATH_HWE_HTBPLL_FBSLIP 0x0200000000000000ULL
  265. #define INFINIPATH_HWE_HTBPLL_RFSLIP 0x0400000000000000ULL
  266. #define INFINIPATH_HWE_HTAPLL_FBSLIP 0x0800000000000000ULL
  267. #define INFINIPATH_HWE_HTAPLL_RFSLIP 0x1000000000000000ULL
  268. #define INFINIPATH_HWE_SERDESPLLFAILED 0x2000000000000000ULL
  269. /* kr_extstatus bits */
  270. #define INFINIPATH_EXTS_FREQSEL 0x2
  271. #define INFINIPATH_EXTS_SERDESSEL 0x4
  272. #define INFINIPATH_EXTS_MEMBIST_ENDTEST 0x0000000000004000
  273. #define INFINIPATH_EXTS_MEMBIST_CORRECT 0x0000000000008000
  274. /*
  275. * masks and bits that are different in different chips, or present only
  276. * in one
  277. */
  278. static const ipath_err_t infinipath_hwe_htcmemparityerr_mask =
  279. INFINIPATH_HWE_HTCMEMPARITYERR_MASK;
  280. static const ipath_err_t infinipath_hwe_htcmemparityerr_shift =
  281. INFINIPATH_HWE_HTCMEMPARITYERR_SHIFT;
  282. static const ipath_err_t infinipath_hwe_htclnkabyte0crcerr =
  283. INFINIPATH_HWE_HTCLNKABYTE0CRCERR;
  284. static const ipath_err_t infinipath_hwe_htclnkabyte1crcerr =
  285. INFINIPATH_HWE_HTCLNKABYTE1CRCERR;
  286. static const ipath_err_t infinipath_hwe_htclnkbbyte0crcerr =
  287. INFINIPATH_HWE_HTCLNKBBYTE0CRCERR;
  288. static const ipath_err_t infinipath_hwe_htclnkbbyte1crcerr =
  289. INFINIPATH_HWE_HTCLNKBBYTE1CRCERR;
  290. #define _IPATH_GPIO_SDA_NUM 1
  291. #define _IPATH_GPIO_SCL_NUM 0
  292. #define IPATH_GPIO_SDA \
  293. (1ULL << (_IPATH_GPIO_SDA_NUM+INFINIPATH_EXTC_GPIOOE_SHIFT))
  294. #define IPATH_GPIO_SCL \
  295. (1ULL << (_IPATH_GPIO_SCL_NUM+INFINIPATH_EXTC_GPIOOE_SHIFT))
  296. /* keep the code below somewhat more readonable; not used elsewhere */
  297. #define _IPATH_HTLINK0_CRCBITS (infinipath_hwe_htclnkabyte0crcerr | \
  298. infinipath_hwe_htclnkabyte1crcerr)
  299. #define _IPATH_HTLINK1_CRCBITS (infinipath_hwe_htclnkbbyte0crcerr | \
  300. infinipath_hwe_htclnkbbyte1crcerr)
  301. #define _IPATH_HTLANE0_CRCBITS (infinipath_hwe_htclnkabyte0crcerr | \
  302. infinipath_hwe_htclnkbbyte0crcerr)
  303. #define _IPATH_HTLANE1_CRCBITS (infinipath_hwe_htclnkabyte1crcerr | \
  304. infinipath_hwe_htclnkbbyte1crcerr)
  305. static void hwerr_crcbits(struct ipath_devdata *dd, ipath_err_t hwerrs,
  306. char *msg, size_t msgl)
  307. {
  308. char bitsmsg[64];
  309. ipath_err_t crcbits = hwerrs &
  310. (_IPATH_HTLINK0_CRCBITS | _IPATH_HTLINK1_CRCBITS);
  311. /* don't check if 8bit HT */
  312. if (dd->ipath_flags & IPATH_8BIT_IN_HT0)
  313. crcbits &= ~infinipath_hwe_htclnkabyte1crcerr;
  314. /* don't check if 8bit HT */
  315. if (dd->ipath_flags & IPATH_8BIT_IN_HT1)
  316. crcbits &= ~infinipath_hwe_htclnkbbyte1crcerr;
  317. /*
  318. * we'll want to ignore link errors on link that is
  319. * not in use, if any. For now, complain about both
  320. */
  321. if (crcbits) {
  322. u16 ctrl0, ctrl1;
  323. snprintf(bitsmsg, sizeof bitsmsg,
  324. "[HT%s lane %s CRC (%llx); ignore till reload]",
  325. !(crcbits & _IPATH_HTLINK1_CRCBITS) ?
  326. "0 (A)" : (!(crcbits & _IPATH_HTLINK0_CRCBITS)
  327. ? "1 (B)" : "0+1 (A+B)"),
  328. !(crcbits & _IPATH_HTLANE1_CRCBITS) ? "0"
  329. : (!(crcbits & _IPATH_HTLANE0_CRCBITS) ? "1" :
  330. "0+1"), (unsigned long long) crcbits);
  331. strlcat(msg, bitsmsg, msgl);
  332. /*
  333. * print extra info for debugging. slave/primary
  334. * config word 4, 8 (link control 0, 1)
  335. */
  336. if (pci_read_config_word(dd->pcidev,
  337. dd->ipath_ht_slave_off + 0x4,
  338. &ctrl0))
  339. dev_info(&dd->pcidev->dev, "Couldn't read "
  340. "linkctrl0 of slave/primary "
  341. "config block\n");
  342. else if (!(ctrl0 & 1 << 6))
  343. /* not if EOC bit set */
  344. ipath_dbg("HT linkctrl0 0x%x%s%s\n", ctrl0,
  345. ((ctrl0 >> 8) & 7) ? " CRC" : "",
  346. ((ctrl0 >> 4) & 1) ? "linkfail" :
  347. "");
  348. if (pci_read_config_word(dd->pcidev,
  349. dd->ipath_ht_slave_off + 0x8,
  350. &ctrl1))
  351. dev_info(&dd->pcidev->dev, "Couldn't read "
  352. "linkctrl1 of slave/primary "
  353. "config block\n");
  354. else if (!(ctrl1 & 1 << 6))
  355. /* not if EOC bit set */
  356. ipath_dbg("HT linkctrl1 0x%x%s%s\n", ctrl1,
  357. ((ctrl1 >> 8) & 7) ? " CRC" : "",
  358. ((ctrl1 >> 4) & 1) ? "linkfail" :
  359. "");
  360. /* disable until driver reloaded */
  361. dd->ipath_hwerrmask &= ~crcbits;
  362. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  363. dd->ipath_hwerrmask);
  364. ipath_dbg("HT crc errs: %s\n", msg);
  365. } else
  366. ipath_dbg("ignoring HT crc errors 0x%llx, "
  367. "not in use\n", (unsigned long long)
  368. (hwerrs & (_IPATH_HTLINK0_CRCBITS |
  369. _IPATH_HTLINK1_CRCBITS)));
  370. }
  371. /**
  372. * ipath_ht_handle_hwerrors - display hardware errors
  373. * @dd: the infinipath device
  374. * @msg: the output buffer
  375. * @msgl: the size of the output buffer
  376. *
  377. * Use same msg buffer as regular errors to avoid
  378. * excessive stack use. Most hardware errors are catastrophic, but for
  379. * right now, we'll print them and continue.
  380. * We reuse the same message buffer as ipath_handle_errors() to avoid
  381. * excessive stack usage.
  382. */
  383. static void ipath_ht_handle_hwerrors(struct ipath_devdata *dd, char *msg,
  384. size_t msgl)
  385. {
  386. ipath_err_t hwerrs;
  387. u32 bits, ctrl;
  388. int isfatal = 0;
  389. char bitsmsg[64];
  390. hwerrs = ipath_read_kreg64(dd, dd->ipath_kregs->kr_hwerrstatus);
  391. if (!hwerrs) {
  392. ipath_cdbg(VERBOSE, "Called but no hardware errors set\n");
  393. /*
  394. * better than printing cofusing messages
  395. * This seems to be related to clearing the crc error, or
  396. * the pll error during init.
  397. */
  398. goto bail;
  399. } else if (hwerrs == -1LL) {
  400. ipath_dev_err(dd, "Read of hardware error status failed "
  401. "(all bits set); ignoring\n");
  402. goto bail;
  403. }
  404. ipath_stats.sps_hwerrs++;
  405. /* Always clear the error status register, except MEMBISTFAIL,
  406. * regardless of whether we continue or stop using the chip.
  407. * We want that set so we know it failed, even across driver reload.
  408. * We'll still ignore it in the hwerrmask. We do this partly for
  409. * diagnostics, but also for support */
  410. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  411. hwerrs&~INFINIPATH_HWE_MEMBISTFAILED);
  412. hwerrs &= dd->ipath_hwerrmask;
  413. /*
  414. * make sure we get this much out, unless told to be quiet,
  415. * or it's occurred within the last 5 seconds
  416. */
  417. if ((hwerrs & ~dd->ipath_lasthwerror) ||
  418. (ipath_debug & __IPATH_VERBDBG))
  419. dev_info(&dd->pcidev->dev, "Hardware error: hwerr=0x%llx "
  420. "(cleared)\n", (unsigned long long) hwerrs);
  421. dd->ipath_lasthwerror |= hwerrs;
  422. if (hwerrs & ~infinipath_hwe_bitsextant)
  423. ipath_dev_err(dd, "hwerror interrupt with unknown errors "
  424. "%llx set\n", (unsigned long long)
  425. (hwerrs & ~infinipath_hwe_bitsextant));
  426. ctrl = ipath_read_kreg32(dd, dd->ipath_kregs->kr_control);
  427. if (ctrl & INFINIPATH_C_FREEZEMODE) {
  428. if (hwerrs) {
  429. /*
  430. * if any set that we aren't ignoring; only
  431. * make the complaint once, in case it's stuck
  432. * or recurring, and we get here multiple
  433. * times.
  434. */
  435. if (dd->ipath_flags & IPATH_INITTED) {
  436. ipath_dev_err(dd, "Fatal Hardware Error (freeze "
  437. "mode), no longer usable, SN %.16s\n",
  438. dd->ipath_serial);
  439. isfatal = 1;
  440. }
  441. *dd->ipath_statusp &= ~IPATH_STATUS_IB_READY;
  442. /* mark as having had error */
  443. *dd->ipath_statusp |= IPATH_STATUS_HWERROR;
  444. /*
  445. * mark as not usable, at a minimum until driver
  446. * is reloaded, probably until reboot, since no
  447. * other reset is possible.
  448. */
  449. dd->ipath_flags &= ~IPATH_INITTED;
  450. } else {
  451. ipath_dbg("Clearing freezemode on ignored hardware "
  452. "error\n");
  453. ctrl &= ~INFINIPATH_C_FREEZEMODE;
  454. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  455. ctrl);
  456. }
  457. }
  458. *msg = '\0';
  459. /*
  460. * may someday want to decode into which bits are which
  461. * functional area for parity errors, etc.
  462. */
  463. if (hwerrs & (infinipath_hwe_htcmemparityerr_mask
  464. << INFINIPATH_HWE_HTCMEMPARITYERR_SHIFT)) {
  465. bits = (u32) ((hwerrs >>
  466. INFINIPATH_HWE_HTCMEMPARITYERR_SHIFT) &
  467. INFINIPATH_HWE_HTCMEMPARITYERR_MASK);
  468. snprintf(bitsmsg, sizeof bitsmsg, "[HTC Parity Errs %x] ",
  469. bits);
  470. strlcat(msg, bitsmsg, msgl);
  471. }
  472. if (hwerrs & (INFINIPATH_HWE_RXEMEMPARITYERR_MASK
  473. << INFINIPATH_HWE_RXEMEMPARITYERR_SHIFT)) {
  474. bits = (u32) ((hwerrs >>
  475. INFINIPATH_HWE_RXEMEMPARITYERR_SHIFT) &
  476. INFINIPATH_HWE_RXEMEMPARITYERR_MASK);
  477. snprintf(bitsmsg, sizeof bitsmsg, "[RXE Parity Errs %x] ",
  478. bits);
  479. strlcat(msg, bitsmsg, msgl);
  480. }
  481. if (hwerrs & (INFINIPATH_HWE_TXEMEMPARITYERR_MASK
  482. << INFINIPATH_HWE_TXEMEMPARITYERR_SHIFT)) {
  483. bits = (u32) ((hwerrs >>
  484. INFINIPATH_HWE_TXEMEMPARITYERR_SHIFT) &
  485. INFINIPATH_HWE_TXEMEMPARITYERR_MASK);
  486. snprintf(bitsmsg, sizeof bitsmsg, "[TXE Parity Errs %x] ",
  487. bits);
  488. strlcat(msg, bitsmsg, msgl);
  489. }
  490. if (hwerrs & INFINIPATH_HWE_IBCBUSTOSPCPARITYERR)
  491. strlcat(msg, "[IB2IPATH Parity]", msgl);
  492. if (hwerrs & INFINIPATH_HWE_IBCBUSFRSPCPARITYERR)
  493. strlcat(msg, "[IPATH2IB Parity]", msgl);
  494. if (hwerrs & INFINIPATH_HWE_HTCBUSIREQPARITYERR)
  495. strlcat(msg, "[HTC Ireq Parity]", msgl);
  496. if (hwerrs & INFINIPATH_HWE_HTCBUSTREQPARITYERR)
  497. strlcat(msg, "[HTC Treq Parity]", msgl);
  498. if (hwerrs & INFINIPATH_HWE_HTCBUSTRESPPARITYERR)
  499. strlcat(msg, "[HTC Tresp Parity]", msgl);
  500. if (hwerrs & (_IPATH_HTLINK0_CRCBITS | _IPATH_HTLINK1_CRCBITS))
  501. hwerr_crcbits(dd, hwerrs, msg, msgl);
  502. if (hwerrs & INFINIPATH_HWE_HTCMISCERR5)
  503. strlcat(msg, "[HT core Misc5]", msgl);
  504. if (hwerrs & INFINIPATH_HWE_HTCMISCERR6)
  505. strlcat(msg, "[HT core Misc6]", msgl);
  506. if (hwerrs & INFINIPATH_HWE_HTCMISCERR7)
  507. strlcat(msg, "[HT core Misc7]", msgl);
  508. if (hwerrs & INFINIPATH_HWE_MEMBISTFAILED) {
  509. strlcat(msg, "[Memory BIST test failed, InfiniPath hardware unusable]",
  510. msgl);
  511. /* ignore from now on, so disable until driver reloaded */
  512. dd->ipath_hwerrmask &= ~INFINIPATH_HWE_MEMBISTFAILED;
  513. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  514. dd->ipath_hwerrmask);
  515. }
  516. #define _IPATH_PLL_FAIL (INFINIPATH_HWE_COREPLL_FBSLIP | \
  517. INFINIPATH_HWE_COREPLL_RFSLIP | \
  518. INFINIPATH_HWE_HTBPLL_FBSLIP | \
  519. INFINIPATH_HWE_HTBPLL_RFSLIP | \
  520. INFINIPATH_HWE_HTAPLL_FBSLIP | \
  521. INFINIPATH_HWE_HTAPLL_RFSLIP)
  522. if (hwerrs & _IPATH_PLL_FAIL) {
  523. snprintf(bitsmsg, sizeof bitsmsg,
  524. "[PLL failed (%llx), InfiniPath hardware unusable]",
  525. (unsigned long long) (hwerrs & _IPATH_PLL_FAIL));
  526. strlcat(msg, bitsmsg, msgl);
  527. /* ignore from now on, so disable until driver reloaded */
  528. dd->ipath_hwerrmask &= ~(hwerrs & _IPATH_PLL_FAIL);
  529. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  530. dd->ipath_hwerrmask);
  531. }
  532. if (hwerrs & INFINIPATH_HWE_SERDESPLLFAILED) {
  533. /*
  534. * If it occurs, it is left masked since the eternal
  535. * interface is unused
  536. */
  537. dd->ipath_hwerrmask &= ~INFINIPATH_HWE_SERDESPLLFAILED;
  538. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  539. dd->ipath_hwerrmask);
  540. }
  541. if (hwerrs & INFINIPATH_HWE_RXDSYNCMEMPARITYERR)
  542. strlcat(msg, "[Rx Dsync]", msgl);
  543. if (hwerrs & INFINIPATH_HWE_SERDESPLLFAILED)
  544. strlcat(msg, "[SerDes PLL]", msgl);
  545. ipath_dev_err(dd, "%s hardware error\n", msg);
  546. if (isfatal && !ipath_diag_inuse && dd->ipath_freezemsg)
  547. /*
  548. * for status file; if no trailing brace is copied,
  549. * we'll know it was truncated.
  550. */
  551. snprintf(dd->ipath_freezemsg,
  552. dd->ipath_freezelen, "{%s}", msg);
  553. bail:;
  554. }
  555. /**
  556. * ipath_ht_boardname - fill in the board name
  557. * @dd: the infinipath device
  558. * @name: the output buffer
  559. * @namelen: the size of the output buffer
  560. *
  561. * fill in the board name, based on the board revision register
  562. */
  563. static int ipath_ht_boardname(struct ipath_devdata *dd, char *name,
  564. size_t namelen)
  565. {
  566. char *n = NULL;
  567. u8 boardrev = dd->ipath_boardrev;
  568. int ret;
  569. switch (boardrev) {
  570. case 4: /* Ponderosa is one of the bringup boards */
  571. n = "Ponderosa";
  572. break;
  573. case 5:
  574. /*
  575. * original production board; two production levels, with
  576. * different serial number ranges. See ipath_ht_early_init() for
  577. * case where we enable IPATH_GPIO_INTR for later serial # range.
  578. */
  579. n = "InfiniPath_QHT7040";
  580. break;
  581. case 6:
  582. n = "OEM_Board_3";
  583. break;
  584. case 7:
  585. /* small form factor production board */
  586. n = "InfiniPath_QHT7140";
  587. break;
  588. case 8:
  589. n = "LS/X-1";
  590. break;
  591. case 9: /* Comstock bringup test board */
  592. n = "Comstock";
  593. break;
  594. case 10:
  595. n = "OEM_Board_2";
  596. break;
  597. case 11:
  598. n = "InfiniPath_HT-470"; /* obsoleted */
  599. break;
  600. case 12:
  601. n = "OEM_Board_4";
  602. break;
  603. default: /* don't know, just print the number */
  604. ipath_dev_err(dd, "Don't yet know about board "
  605. "with ID %u\n", boardrev);
  606. snprintf(name, namelen, "Unknown_InfiniPath_QHT7xxx_%u",
  607. boardrev);
  608. break;
  609. }
  610. if (n)
  611. snprintf(name, namelen, "%s", n);
  612. if (dd->ipath_majrev != 3 || (dd->ipath_minrev < 2 || dd->ipath_minrev > 3)) {
  613. /*
  614. * This version of the driver only supports Rev 3.2 and 3.3
  615. */
  616. ipath_dev_err(dd,
  617. "Unsupported InfiniPath hardware revision %u.%u!\n",
  618. dd->ipath_majrev, dd->ipath_minrev);
  619. ret = 1;
  620. goto bail;
  621. }
  622. /*
  623. * pkt/word counters are 32 bit, and therefore wrap fast enough
  624. * that we snapshot them from a timer, and maintain 64 bit shadow
  625. * copies
  626. */
  627. dd->ipath_flags |= IPATH_32BITCOUNTERS;
  628. if (dd->ipath_htspeed != 800)
  629. ipath_dev_err(dd,
  630. "Incorrectly configured for HT @ %uMHz\n",
  631. dd->ipath_htspeed);
  632. if (dd->ipath_boardrev == 7 || dd->ipath_boardrev == 11 ||
  633. dd->ipath_boardrev == 6)
  634. dd->ipath_flags |= IPATH_GPIO_INTR;
  635. else
  636. dd->ipath_flags |= IPATH_POLL_RX_INTR;
  637. if (dd->ipath_boardrev == 8) { /* LS/X-1 */
  638. u64 val;
  639. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_extstatus);
  640. if (val & INFINIPATH_EXTS_SERDESSEL) {
  641. /*
  642. * hardware disabled
  643. *
  644. * This means that the chip is hardware disabled,
  645. * and will not be able to bring up the link,
  646. * in any case. We special case this and abort
  647. * early, to avoid later messages. We also set
  648. * the DISABLED status bit
  649. */
  650. ipath_dbg("Unit %u is hardware-disabled\n",
  651. dd->ipath_unit);
  652. *dd->ipath_statusp |= IPATH_STATUS_DISABLED;
  653. /* this value is handled differently */
  654. ret = 2;
  655. goto bail;
  656. }
  657. }
  658. ret = 0;
  659. bail:
  660. return ret;
  661. }
  662. static void ipath_check_htlink(struct ipath_devdata *dd)
  663. {
  664. u8 linkerr, link_off, i;
  665. for (i = 0; i < 2; i++) {
  666. link_off = dd->ipath_ht_slave_off + i * 4 + 0xd;
  667. if (pci_read_config_byte(dd->pcidev, link_off, &linkerr))
  668. dev_info(&dd->pcidev->dev, "Couldn't read "
  669. "linkerror%d of HT slave/primary block\n",
  670. i);
  671. else if (linkerr & 0xf0) {
  672. ipath_cdbg(VERBOSE, "HT linkerr%d bits 0x%x set, "
  673. "clearing\n", linkerr >> 4, i);
  674. /*
  675. * writing the linkerr bits that are set should
  676. * clear them
  677. */
  678. if (pci_write_config_byte(dd->pcidev, link_off,
  679. linkerr))
  680. ipath_dbg("Failed write to clear HT "
  681. "linkerror%d\n", i);
  682. if (pci_read_config_byte(dd->pcidev, link_off,
  683. &linkerr))
  684. dev_info(&dd->pcidev->dev,
  685. "Couldn't reread linkerror%d of "
  686. "HT slave/primary block\n", i);
  687. else if (linkerr & 0xf0)
  688. dev_info(&dd->pcidev->dev,
  689. "HT linkerror%d bits 0x%x "
  690. "couldn't be cleared\n",
  691. i, linkerr >> 4);
  692. }
  693. }
  694. }
  695. static int ipath_setup_ht_reset(struct ipath_devdata *dd)
  696. {
  697. ipath_dbg("No reset possible for this InfiniPath hardware\n");
  698. return 0;
  699. }
  700. #define HT_INTR_DISC_CONFIG 0x80 /* HT interrupt and discovery cap */
  701. #define HT_INTR_REG_INDEX 2 /* intconfig requires indirect accesses */
  702. /*
  703. * Bits 13-15 of command==0 is slave/primary block. Clear any HT CRC
  704. * errors. We only bother to do this at load time, because it's OK if
  705. * it happened before we were loaded (first time after boot/reset),
  706. * but any time after that, it's fatal anyway. Also need to not check
  707. * for for upper byte errors if we are in 8 bit mode, so figure out
  708. * our width. For now, at least, also complain if it's 8 bit.
  709. */
  710. static void slave_or_pri_blk(struct ipath_devdata *dd, struct pci_dev *pdev,
  711. int pos, u8 cap_type)
  712. {
  713. u8 linkwidth = 0, linkerr, link_a_b_off, link_off;
  714. u16 linkctrl = 0;
  715. int i;
  716. dd->ipath_ht_slave_off = pos;
  717. /* command word, master_host bit */
  718. /* master host || slave */
  719. if ((cap_type >> 2) & 1)
  720. link_a_b_off = 4;
  721. else
  722. link_a_b_off = 0;
  723. ipath_cdbg(VERBOSE, "HT%u (Link %c) connected to processor\n",
  724. link_a_b_off ? 1 : 0,
  725. link_a_b_off ? 'B' : 'A');
  726. link_a_b_off += pos;
  727. /*
  728. * check both link control registers; clear both HT CRC sets if
  729. * necessary.
  730. */
  731. for (i = 0; i < 2; i++) {
  732. link_off = pos + i * 4 + 0x4;
  733. if (pci_read_config_word(pdev, link_off, &linkctrl))
  734. ipath_dev_err(dd, "Couldn't read HT link control%d "
  735. "register\n", i);
  736. else if (linkctrl & (0xf << 8)) {
  737. ipath_cdbg(VERBOSE, "Clear linkctrl%d CRC Error "
  738. "bits %x\n", i, linkctrl & (0xf << 8));
  739. /*
  740. * now write them back to clear the error.
  741. */
  742. pci_write_config_byte(pdev, link_off,
  743. linkctrl & (0xf << 8));
  744. }
  745. }
  746. /*
  747. * As with HT CRC bits, same for protocol errors that might occur
  748. * during boot.
  749. */
  750. for (i = 0; i < 2; i++) {
  751. link_off = pos + i * 4 + 0xd;
  752. if (pci_read_config_byte(pdev, link_off, &linkerr))
  753. dev_info(&pdev->dev, "Couldn't read linkerror%d "
  754. "of HT slave/primary block\n", i);
  755. else if (linkerr & 0xf0) {
  756. ipath_cdbg(VERBOSE, "HT linkerr%d bits 0x%x set, "
  757. "clearing\n", linkerr >> 4, i);
  758. /*
  759. * writing the linkerr bits that are set will clear
  760. * them
  761. */
  762. if (pci_write_config_byte
  763. (pdev, link_off, linkerr))
  764. ipath_dbg("Failed write to clear HT "
  765. "linkerror%d\n", i);
  766. if (pci_read_config_byte(pdev, link_off, &linkerr))
  767. dev_info(&pdev->dev, "Couldn't reread "
  768. "linkerror%d of HT slave/primary "
  769. "block\n", i);
  770. else if (linkerr & 0xf0)
  771. dev_info(&pdev->dev, "HT linkerror%d bits "
  772. "0x%x couldn't be cleared\n",
  773. i, linkerr >> 4);
  774. }
  775. }
  776. /*
  777. * this is just for our link to the host, not devices connected
  778. * through tunnel.
  779. */
  780. if (pci_read_config_byte(pdev, link_a_b_off + 7, &linkwidth))
  781. ipath_dev_err(dd, "Couldn't read HT link width "
  782. "config register\n");
  783. else {
  784. u32 width;
  785. switch (linkwidth & 7) {
  786. case 5:
  787. width = 4;
  788. break;
  789. case 4:
  790. width = 2;
  791. break;
  792. case 3:
  793. width = 32;
  794. break;
  795. case 1:
  796. width = 16;
  797. break;
  798. case 0:
  799. default: /* if wrong, assume 8 bit */
  800. width = 8;
  801. break;
  802. }
  803. dd->ipath_htwidth = width;
  804. if (linkwidth != 0x11) {
  805. ipath_dev_err(dd, "Not configured for 16 bit HT "
  806. "(%x)\n", linkwidth);
  807. if (!(linkwidth & 0xf)) {
  808. ipath_dbg("Will ignore HT lane1 errors\n");
  809. dd->ipath_flags |= IPATH_8BIT_IN_HT0;
  810. }
  811. }
  812. }
  813. /*
  814. * this is just for our link to the host, not devices connected
  815. * through tunnel.
  816. */
  817. if (pci_read_config_byte(pdev, link_a_b_off + 0xd, &linkwidth))
  818. ipath_dev_err(dd, "Couldn't read HT link frequency "
  819. "config register\n");
  820. else {
  821. u32 speed;
  822. switch (linkwidth & 0xf) {
  823. case 6:
  824. speed = 1000;
  825. break;
  826. case 5:
  827. speed = 800;
  828. break;
  829. case 4:
  830. speed = 600;
  831. break;
  832. case 3:
  833. speed = 500;
  834. break;
  835. case 2:
  836. speed = 400;
  837. break;
  838. case 1:
  839. speed = 300;
  840. break;
  841. default:
  842. /*
  843. * assume reserved and vendor-specific are 200...
  844. */
  845. case 0:
  846. speed = 200;
  847. break;
  848. }
  849. dd->ipath_htspeed = speed;
  850. }
  851. }
  852. static int set_int_handler(struct ipath_devdata *dd, struct pci_dev *pdev,
  853. int pos)
  854. {
  855. u32 int_handler_addr_lower;
  856. u32 int_handler_addr_upper;
  857. u64 ihandler;
  858. u32 intvec;
  859. /* use indirection register to get the intr handler */
  860. pci_write_config_byte(pdev, pos + HT_INTR_REG_INDEX, 0x10);
  861. pci_read_config_dword(pdev, pos + 4, &int_handler_addr_lower);
  862. pci_write_config_byte(pdev, pos + HT_INTR_REG_INDEX, 0x11);
  863. pci_read_config_dword(pdev, pos + 4, &int_handler_addr_upper);
  864. ihandler = (u64) int_handler_addr_lower |
  865. ((u64) int_handler_addr_upper << 32);
  866. /*
  867. * kernels with CONFIG_PCI_MSI set the vector in the irq field of
  868. * struct pci_device, so we use that to program the internal
  869. * interrupt register (not config space) with that value. The BIOS
  870. * must still have done the basic MSI setup.
  871. */
  872. intvec = pdev->irq;
  873. /*
  874. * clear any vector bits there; normally not set but we'll overload
  875. * this for some debug purposes (setting the HTC debug register
  876. * value from software, rather than GPIOs), so it might be set on a
  877. * driver reload.
  878. */
  879. ihandler &= ~0xff0000;
  880. /* x86 vector goes in intrinfo[23:16] */
  881. ihandler |= intvec << 16;
  882. ipath_cdbg(VERBOSE, "ihandler lower %x, upper %x, intvec %x, "
  883. "interruptconfig %llx\n", int_handler_addr_lower,
  884. int_handler_addr_upper, intvec,
  885. (unsigned long long) ihandler);
  886. /* can't program yet, so save for interrupt setup */
  887. dd->ipath_intconfig = ihandler;
  888. /* keep going, so we find link control stuff also */
  889. return ihandler != 0;
  890. }
  891. /**
  892. * ipath_setup_ht_config - setup the interruptconfig register
  893. * @dd: the infinipath device
  894. * @pdev: the PCI device
  895. *
  896. * setup the interruptconfig register from the HT config info.
  897. * Also clear CRC errors in HT linkcontrol, if necessary.
  898. * This is done only for the real hardware. It is done before
  899. * chip address space is initted, so can't touch infinipath registers
  900. */
  901. static int ipath_setup_ht_config(struct ipath_devdata *dd,
  902. struct pci_dev *pdev)
  903. {
  904. int pos, ret = 0;
  905. int ihandler = 0;
  906. /*
  907. * Read the capability info to find the interrupt info, and also
  908. * handle clearing CRC errors in linkctrl register if necessary. We
  909. * do this early, before we ever enable errors or hardware errors,
  910. * mostly to avoid causing the chip to enter freeze mode.
  911. */
  912. pos = pci_find_capability(pdev, PCI_CAP_ID_HT);
  913. if (!pos) {
  914. ipath_dev_err(dd, "Couldn't find HyperTransport "
  915. "capability; no interrupts\n");
  916. ret = -ENODEV;
  917. goto bail;
  918. }
  919. do {
  920. u8 cap_type;
  921. /* the HT capability type byte is 3 bytes after the
  922. * capability byte.
  923. */
  924. if (pci_read_config_byte(pdev, pos + 3, &cap_type)) {
  925. dev_info(&pdev->dev, "Couldn't read config "
  926. "command @ %d\n", pos);
  927. continue;
  928. }
  929. if (!(cap_type & 0xE0))
  930. slave_or_pri_blk(dd, pdev, pos, cap_type);
  931. else if (cap_type == HT_INTR_DISC_CONFIG)
  932. ihandler = set_int_handler(dd, pdev, pos);
  933. } while ((pos = pci_find_next_capability(pdev, pos,
  934. PCI_CAP_ID_HT)));
  935. if (!ihandler) {
  936. ipath_dev_err(dd, "Couldn't find interrupt handler in "
  937. "config space\n");
  938. ret = -ENODEV;
  939. }
  940. bail:
  941. return ret;
  942. }
  943. /**
  944. * ipath_setup_ht_cleanup - clean up any per-chip chip-specific stuff
  945. * @dd: the infinipath device
  946. *
  947. * Called during driver unload.
  948. * This is currently a nop for the HT chip, not for all chips
  949. */
  950. static void ipath_setup_ht_cleanup(struct ipath_devdata *dd)
  951. {
  952. }
  953. /**
  954. * ipath_setup_ht_setextled - set the state of the two external LEDs
  955. * @dd: the infinipath device
  956. * @lst: the L state
  957. * @ltst: the LT state
  958. *
  959. * Set the state of the two external LEDs, to indicate physical and
  960. * logical state of IB link. For this chip (at least with recommended
  961. * board pinouts), LED1 is Green (physical state), and LED2 is Yellow
  962. * (logical state)
  963. *
  964. * Note: We try to match the Mellanox HCA LED behavior as best
  965. * we can. Green indicates physical link state is OK (something is
  966. * plugged in, and we can train).
  967. * Amber indicates the link is logically up (ACTIVE).
  968. * Mellanox further blinks the amber LED to indicate data packet
  969. * activity, but we have no hardware support for that, so it would
  970. * require waking up every 10-20 msecs and checking the counters
  971. * on the chip, and then turning the LED off if appropriate. That's
  972. * visible overhead, so not something we will do.
  973. *
  974. */
  975. static void ipath_setup_ht_setextled(struct ipath_devdata *dd,
  976. u64 lst, u64 ltst)
  977. {
  978. u64 extctl;
  979. /* the diags use the LED to indicate diag info, so we leave
  980. * the external LED alone when the diags are running */
  981. if (ipath_diag_inuse)
  982. return;
  983. /*
  984. * start by setting both LED control bits to off, then turn
  985. * on the appropriate bit(s).
  986. */
  987. if (dd->ipath_boardrev == 8) { /* LS/X-1 uses different pins */
  988. /*
  989. * major difference is that INFINIPATH_EXTC_LEDGBLERR_OFF
  990. * is inverted, because it is normally used to indicate
  991. * a hardware fault at reset, if there were errors
  992. */
  993. extctl = (dd->ipath_extctrl & ~INFINIPATH_EXTC_LEDGBLOK_ON)
  994. | INFINIPATH_EXTC_LEDGBLERR_OFF;
  995. if (ltst == INFINIPATH_IBCS_LT_STATE_LINKUP)
  996. extctl &= ~INFINIPATH_EXTC_LEDGBLERR_OFF;
  997. if (lst == INFINIPATH_IBCS_L_STATE_ACTIVE)
  998. extctl |= INFINIPATH_EXTC_LEDGBLOK_ON;
  999. }
  1000. else {
  1001. extctl = dd->ipath_extctrl &
  1002. ~(INFINIPATH_EXTC_LED1PRIPORT_ON |
  1003. INFINIPATH_EXTC_LED2PRIPORT_ON);
  1004. if (ltst == INFINIPATH_IBCS_LT_STATE_LINKUP)
  1005. extctl |= INFINIPATH_EXTC_LED1PRIPORT_ON;
  1006. if (lst == INFINIPATH_IBCS_L_STATE_ACTIVE)
  1007. extctl |= INFINIPATH_EXTC_LED2PRIPORT_ON;
  1008. }
  1009. dd->ipath_extctrl = extctl;
  1010. ipath_write_kreg(dd, dd->ipath_kregs->kr_extctrl, extctl);
  1011. }
  1012. static void ipath_init_ht_variables(void)
  1013. {
  1014. ipath_gpio_sda_num = _IPATH_GPIO_SDA_NUM;
  1015. ipath_gpio_scl_num = _IPATH_GPIO_SCL_NUM;
  1016. ipath_gpio_sda = IPATH_GPIO_SDA;
  1017. ipath_gpio_scl = IPATH_GPIO_SCL;
  1018. infinipath_i_bitsextant =
  1019. (INFINIPATH_I_RCVURG_MASK << INFINIPATH_I_RCVURG_SHIFT) |
  1020. (INFINIPATH_I_RCVAVAIL_MASK <<
  1021. INFINIPATH_I_RCVAVAIL_SHIFT) |
  1022. INFINIPATH_I_ERROR | INFINIPATH_I_SPIOSENT |
  1023. INFINIPATH_I_SPIOBUFAVAIL | INFINIPATH_I_GPIO;
  1024. infinipath_e_bitsextant =
  1025. INFINIPATH_E_RFORMATERR | INFINIPATH_E_RVCRC |
  1026. INFINIPATH_E_RICRC | INFINIPATH_E_RMINPKTLEN |
  1027. INFINIPATH_E_RMAXPKTLEN | INFINIPATH_E_RLONGPKTLEN |
  1028. INFINIPATH_E_RSHORTPKTLEN | INFINIPATH_E_RUNEXPCHAR |
  1029. INFINIPATH_E_RUNSUPVL | INFINIPATH_E_REBP |
  1030. INFINIPATH_E_RIBFLOW | INFINIPATH_E_RBADVERSION |
  1031. INFINIPATH_E_RRCVEGRFULL | INFINIPATH_E_RRCVHDRFULL |
  1032. INFINIPATH_E_RBADTID | INFINIPATH_E_RHDRLEN |
  1033. INFINIPATH_E_RHDR | INFINIPATH_E_RIBLOSTLINK |
  1034. INFINIPATH_E_SMINPKTLEN | INFINIPATH_E_SMAXPKTLEN |
  1035. INFINIPATH_E_SUNDERRUN | INFINIPATH_E_SPKTLEN |
  1036. INFINIPATH_E_SDROPPEDSMPPKT | INFINIPATH_E_SDROPPEDDATAPKT |
  1037. INFINIPATH_E_SPIOARMLAUNCH | INFINIPATH_E_SUNEXPERRPKTNUM |
  1038. INFINIPATH_E_SUNSUPVL | INFINIPATH_E_IBSTATUSCHANGED |
  1039. INFINIPATH_E_INVALIDADDR | INFINIPATH_E_RESET |
  1040. INFINIPATH_E_HARDWARE;
  1041. infinipath_hwe_bitsextant =
  1042. (INFINIPATH_HWE_HTCMEMPARITYERR_MASK <<
  1043. INFINIPATH_HWE_HTCMEMPARITYERR_SHIFT) |
  1044. (INFINIPATH_HWE_TXEMEMPARITYERR_MASK <<
  1045. INFINIPATH_HWE_TXEMEMPARITYERR_SHIFT) |
  1046. (INFINIPATH_HWE_RXEMEMPARITYERR_MASK <<
  1047. INFINIPATH_HWE_RXEMEMPARITYERR_SHIFT) |
  1048. INFINIPATH_HWE_HTCLNKABYTE0CRCERR |
  1049. INFINIPATH_HWE_HTCLNKABYTE1CRCERR |
  1050. INFINIPATH_HWE_HTCLNKBBYTE0CRCERR |
  1051. INFINIPATH_HWE_HTCLNKBBYTE1CRCERR |
  1052. INFINIPATH_HWE_HTCMISCERR4 |
  1053. INFINIPATH_HWE_HTCMISCERR5 | INFINIPATH_HWE_HTCMISCERR6 |
  1054. INFINIPATH_HWE_HTCMISCERR7 |
  1055. INFINIPATH_HWE_HTCBUSTREQPARITYERR |
  1056. INFINIPATH_HWE_HTCBUSTRESPPARITYERR |
  1057. INFINIPATH_HWE_HTCBUSIREQPARITYERR |
  1058. INFINIPATH_HWE_RXDSYNCMEMPARITYERR |
  1059. INFINIPATH_HWE_MEMBISTFAILED |
  1060. INFINIPATH_HWE_COREPLL_FBSLIP |
  1061. INFINIPATH_HWE_COREPLL_RFSLIP |
  1062. INFINIPATH_HWE_HTBPLL_FBSLIP |
  1063. INFINIPATH_HWE_HTBPLL_RFSLIP |
  1064. INFINIPATH_HWE_HTAPLL_FBSLIP |
  1065. INFINIPATH_HWE_HTAPLL_RFSLIP |
  1066. INFINIPATH_HWE_SERDESPLLFAILED |
  1067. INFINIPATH_HWE_IBCBUSTOSPCPARITYERR |
  1068. INFINIPATH_HWE_IBCBUSFRSPCPARITYERR;
  1069. infinipath_i_rcvavail_mask = INFINIPATH_I_RCVAVAIL_MASK;
  1070. infinipath_i_rcvurg_mask = INFINIPATH_I_RCVURG_MASK;
  1071. }
  1072. /**
  1073. * ipath_ht_init_hwerrors - enable hardware errors
  1074. * @dd: the infinipath device
  1075. *
  1076. * now that we have finished initializing everything that might reasonably
  1077. * cause a hardware error, and cleared those errors bits as they occur,
  1078. * we can enable hardware errors in the mask (potentially enabling
  1079. * freeze mode), and enable hardware errors as errors (along with
  1080. * everything else) in errormask
  1081. */
  1082. static void ipath_ht_init_hwerrors(struct ipath_devdata *dd)
  1083. {
  1084. ipath_err_t val;
  1085. u64 extsval;
  1086. extsval = ipath_read_kreg64(dd, dd->ipath_kregs->kr_extstatus);
  1087. if (!(extsval & INFINIPATH_EXTS_MEMBIST_ENDTEST))
  1088. ipath_dev_err(dd, "MemBIST did not complete!\n");
  1089. ipath_check_htlink(dd);
  1090. /* barring bugs, all hwerrors become interrupts, which can */
  1091. val = -1LL;
  1092. /* don't look at crc lane1 if 8 bit */
  1093. if (dd->ipath_flags & IPATH_8BIT_IN_HT0)
  1094. val &= ~infinipath_hwe_htclnkabyte1crcerr;
  1095. /* don't look at crc lane1 if 8 bit */
  1096. if (dd->ipath_flags & IPATH_8BIT_IN_HT1)
  1097. val &= ~infinipath_hwe_htclnkbbyte1crcerr;
  1098. /*
  1099. * disable RXDSYNCMEMPARITY because external serdes is unused,
  1100. * and therefore the logic will never be used or initialized,
  1101. * and uninitialized state will normally result in this error
  1102. * being asserted. Similarly for the external serdess pll
  1103. * lock signal.
  1104. */
  1105. val &= ~(INFINIPATH_HWE_SERDESPLLFAILED |
  1106. INFINIPATH_HWE_RXDSYNCMEMPARITYERR);
  1107. /*
  1108. * Disable MISCERR4 because of an inversion in the HT core
  1109. * logic checking for errors that cause this bit to be set.
  1110. * The errata can also cause the protocol error bit to be set
  1111. * in the HT config space linkerror register(s).
  1112. */
  1113. val &= ~INFINIPATH_HWE_HTCMISCERR4;
  1114. /*
  1115. * PLL ignored because MDIO interface has a logic problem
  1116. * for reads, on Comstock and Ponderosa. BRINGUP
  1117. */
  1118. if (dd->ipath_boardrev == 4 || dd->ipath_boardrev == 9)
  1119. val &= ~INFINIPATH_HWE_SERDESPLLFAILED;
  1120. dd->ipath_hwerrmask = val;
  1121. }
  1122. /**
  1123. * ipath_ht_bringup_serdes - bring up the serdes
  1124. * @dd: the infinipath device
  1125. */
  1126. static int ipath_ht_bringup_serdes(struct ipath_devdata *dd)
  1127. {
  1128. u64 val, config1;
  1129. int ret = 0, change = 0;
  1130. ipath_dbg("Trying to bringup serdes\n");
  1131. if (ipath_read_kreg64(dd, dd->ipath_kregs->kr_hwerrstatus) &
  1132. INFINIPATH_HWE_SERDESPLLFAILED)
  1133. {
  1134. ipath_dbg("At start, serdes PLL failed bit set in "
  1135. "hwerrstatus, clearing and continuing\n");
  1136. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  1137. INFINIPATH_HWE_SERDESPLLFAILED);
  1138. }
  1139. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesconfig0);
  1140. config1 = ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesconfig1);
  1141. ipath_cdbg(VERBOSE, "Initial serdes status is config0=%llx "
  1142. "config1=%llx, sstatus=%llx xgxs %llx\n",
  1143. (unsigned long long) val, (unsigned long long) config1,
  1144. (unsigned long long)
  1145. ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesstatus),
  1146. (unsigned long long)
  1147. ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig));
  1148. /* force reset on */
  1149. val |= INFINIPATH_SERDC0_RESET_PLL
  1150. /* | INFINIPATH_SERDC0_RESET_MASK */
  1151. ;
  1152. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig0, val);
  1153. udelay(15); /* need pll reset set at least for a bit */
  1154. if (val & INFINIPATH_SERDC0_RESET_PLL) {
  1155. u64 val2 = val &= ~INFINIPATH_SERDC0_RESET_PLL;
  1156. /* set lane resets, and tx idle, during pll reset */
  1157. val2 |= INFINIPATH_SERDC0_RESET_MASK |
  1158. INFINIPATH_SERDC0_TXIDLE;
  1159. ipath_cdbg(VERBOSE, "Clearing serdes PLL reset (writing "
  1160. "%llx)\n", (unsigned long long) val2);
  1161. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig0,
  1162. val2);
  1163. /*
  1164. * be sure chip saw it
  1165. */
  1166. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  1167. /*
  1168. * need pll reset clear at least 11 usec before lane
  1169. * resets cleared; give it a few more
  1170. */
  1171. udelay(15);
  1172. val = val2; /* for check below */
  1173. }
  1174. if (val & (INFINIPATH_SERDC0_RESET_PLL |
  1175. INFINIPATH_SERDC0_RESET_MASK |
  1176. INFINIPATH_SERDC0_TXIDLE)) {
  1177. val &= ~(INFINIPATH_SERDC0_RESET_PLL |
  1178. INFINIPATH_SERDC0_RESET_MASK |
  1179. INFINIPATH_SERDC0_TXIDLE);
  1180. /* clear them */
  1181. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig0,
  1182. val);
  1183. }
  1184. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig);
  1185. if (((val >> INFINIPATH_XGXS_MDIOADDR_SHIFT) &
  1186. INFINIPATH_XGXS_MDIOADDR_MASK) != 3) {
  1187. val &= ~(INFINIPATH_XGXS_MDIOADDR_MASK <<
  1188. INFINIPATH_XGXS_MDIOADDR_SHIFT);
  1189. /*
  1190. * we use address 3
  1191. */
  1192. val |= 3ULL << INFINIPATH_XGXS_MDIOADDR_SHIFT;
  1193. change = 1;
  1194. }
  1195. if (val & INFINIPATH_XGXS_RESET) {
  1196. /* normally true after boot */
  1197. val &= ~INFINIPATH_XGXS_RESET;
  1198. change = 1;
  1199. }
  1200. if (((val >> INFINIPATH_XGXS_RX_POL_SHIFT) &
  1201. INFINIPATH_XGXS_RX_POL_MASK) != dd->ipath_rx_pol_inv ) {
  1202. /* need to compensate for Tx inversion in partner */
  1203. val &= ~(INFINIPATH_XGXS_RX_POL_MASK <<
  1204. INFINIPATH_XGXS_RX_POL_SHIFT);
  1205. val |= dd->ipath_rx_pol_inv <<
  1206. INFINIPATH_XGXS_RX_POL_SHIFT;
  1207. change = 1;
  1208. }
  1209. if (change)
  1210. ipath_write_kreg(dd, dd->ipath_kregs->kr_xgxsconfig, val);
  1211. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesconfig0);
  1212. /* clear current and de-emphasis bits */
  1213. config1 &= ~0x0ffffffff00ULL;
  1214. /* set current to 20ma */
  1215. config1 |= 0x00000000000ULL;
  1216. /* set de-emphasis to -5.68dB */
  1217. config1 |= 0x0cccc000000ULL;
  1218. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig1, config1);
  1219. ipath_cdbg(VERBOSE, "After setup: serdes status is config0=%llx "
  1220. "config1=%llx, sstatus=%llx xgxs %llx\n",
  1221. (unsigned long long) val, (unsigned long long) config1,
  1222. (unsigned long long)
  1223. ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesstatus),
  1224. (unsigned long long)
  1225. ipath_read_kreg64(dd, dd->ipath_kregs->kr_xgxsconfig));
  1226. if (!ipath_waitfor_mdio_cmdready(dd)) {
  1227. ipath_write_kreg(dd, dd->ipath_kregs->kr_mdio,
  1228. ipath_mdio_req(IPATH_MDIO_CMD_READ, 31,
  1229. IPATH_MDIO_CTRL_XGXS_REG_8,
  1230. 0));
  1231. if (ipath_waitfor_complete(dd, dd->ipath_kregs->kr_mdio,
  1232. IPATH_MDIO_DATAVALID, &val))
  1233. ipath_dbg("Never got MDIO data for XGXS status "
  1234. "read\n");
  1235. else
  1236. ipath_cdbg(VERBOSE, "MDIO Read reg8, "
  1237. "'bank' 31 %x\n", (u32) val);
  1238. } else
  1239. ipath_dbg("Never got MDIO cmdready for XGXS status read\n");
  1240. return ret; /* for now, say we always succeeded */
  1241. }
  1242. /**
  1243. * ipath_ht_quiet_serdes - set serdes to txidle
  1244. * @dd: the infinipath device
  1245. * driver is being unloaded
  1246. */
  1247. static void ipath_ht_quiet_serdes(struct ipath_devdata *dd)
  1248. {
  1249. u64 val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_serdesconfig0);
  1250. val |= INFINIPATH_SERDC0_TXIDLE;
  1251. ipath_dbg("Setting TxIdleEn on serdes (config0 = %llx)\n",
  1252. (unsigned long long) val);
  1253. ipath_write_kreg(dd, dd->ipath_kregs->kr_serdesconfig0, val);
  1254. }
  1255. static int ipath_ht_intconfig(struct ipath_devdata *dd)
  1256. {
  1257. int ret;
  1258. if (!dd->ipath_intconfig) {
  1259. ipath_dev_err(dd, "No interrupts enabled, couldn't setup "
  1260. "interrupt address\n");
  1261. ret = 1;
  1262. goto bail;
  1263. }
  1264. ipath_write_kreg(dd, dd->ipath_kregs->kr_interruptconfig,
  1265. dd->ipath_intconfig); /* interrupt address */
  1266. ret = 0;
  1267. bail:
  1268. return ret;
  1269. }
  1270. /**
  1271. * ipath_pe_put_tid - write a TID in chip
  1272. * @dd: the infinipath device
  1273. * @tidptr: pointer to the expected TID (in chip) to udpate
  1274. * @tidtype: 0 for eager, 1 for expected
  1275. * @pa: physical address of in memory buffer; ipath_tidinvalid if freeing
  1276. *
  1277. * This exists as a separate routine to allow for special locking etc.
  1278. * It's used for both the full cleanup on exit, as well as the normal
  1279. * setup and teardown.
  1280. */
  1281. static void ipath_ht_put_tid(struct ipath_devdata *dd,
  1282. u64 __iomem *tidptr, u32 type,
  1283. unsigned long pa)
  1284. {
  1285. if (pa != dd->ipath_tidinvalid) {
  1286. if (unlikely((pa & ~INFINIPATH_RT_ADDR_MASK))) {
  1287. dev_info(&dd->pcidev->dev,
  1288. "physaddr %lx has more than "
  1289. "40 bits, using only 40!!!\n", pa);
  1290. pa &= INFINIPATH_RT_ADDR_MASK;
  1291. }
  1292. if (type == 0)
  1293. pa |= dd->ipath_tidtemplate;
  1294. else {
  1295. /* in words (fixed, full page). */
  1296. u64 lenvalid = PAGE_SIZE >> 2;
  1297. lenvalid <<= INFINIPATH_RT_BUFSIZE_SHIFT;
  1298. pa |= lenvalid | INFINIPATH_RT_VALID;
  1299. }
  1300. }
  1301. if (dd->ipath_kregbase)
  1302. writeq(pa, tidptr);
  1303. }
  1304. /**
  1305. * ipath_ht_clear_tid - clear all TID entries for a port, expected and eager
  1306. * @dd: the infinipath device
  1307. * @port: the port
  1308. *
  1309. * Used from ipath_close(), and at chip initialization.
  1310. */
  1311. static void ipath_ht_clear_tids(struct ipath_devdata *dd, unsigned port)
  1312. {
  1313. u64 __iomem *tidbase;
  1314. int i;
  1315. if (!dd->ipath_kregbase)
  1316. return;
  1317. ipath_cdbg(VERBOSE, "Invalidate TIDs for port %u\n", port);
  1318. /*
  1319. * need to invalidate all of the expected TID entries for this
  1320. * port, so we don't have valid entries that might somehow get
  1321. * used (early in next use of this port, or through some bug)
  1322. */
  1323. tidbase = (u64 __iomem *) ((char __iomem *)(dd->ipath_kregbase) +
  1324. dd->ipath_rcvtidbase +
  1325. port * dd->ipath_rcvtidcnt *
  1326. sizeof(*tidbase));
  1327. for (i = 0; i < dd->ipath_rcvtidcnt; i++)
  1328. ipath_ht_put_tid(dd, &tidbase[i], 1, dd->ipath_tidinvalid);
  1329. tidbase = (u64 __iomem *) ((char __iomem *)(dd->ipath_kregbase) +
  1330. dd->ipath_rcvegrbase +
  1331. port * dd->ipath_rcvegrcnt *
  1332. sizeof(*tidbase));
  1333. for (i = 0; i < dd->ipath_rcvegrcnt; i++)
  1334. ipath_ht_put_tid(dd, &tidbase[i], 0, dd->ipath_tidinvalid);
  1335. }
  1336. /**
  1337. * ipath_ht_tidtemplate - setup constants for TID updates
  1338. * @dd: the infinipath device
  1339. *
  1340. * We setup stuff that we use a lot, to avoid calculating each time
  1341. */
  1342. static void ipath_ht_tidtemplate(struct ipath_devdata *dd)
  1343. {
  1344. dd->ipath_tidtemplate = dd->ipath_ibmaxlen >> 2;
  1345. dd->ipath_tidtemplate <<= INFINIPATH_RT_BUFSIZE_SHIFT;
  1346. dd->ipath_tidtemplate |= INFINIPATH_RT_VALID;
  1347. /*
  1348. * work around chip errata bug 7358, by marking invalid tids
  1349. * as having max length
  1350. */
  1351. dd->ipath_tidinvalid = (-1LL & INFINIPATH_RT_BUFSIZE_MASK) <<
  1352. INFINIPATH_RT_BUFSIZE_SHIFT;
  1353. }
  1354. static int ipath_ht_early_init(struct ipath_devdata *dd)
  1355. {
  1356. u32 __iomem *piobuf;
  1357. u32 pioincr, val32, egrsize;
  1358. int i;
  1359. /*
  1360. * one cache line; long IB headers will spill over into received
  1361. * buffer
  1362. */
  1363. dd->ipath_rcvhdrentsize = 16;
  1364. dd->ipath_rcvhdrsize = IPATH_DFLT_RCVHDRSIZE;
  1365. /*
  1366. * For HT, we allocate a somewhat overly large eager buffer,
  1367. * such that we can guarantee that we can receive the largest
  1368. * packet that we can send out. To truly support a 4KB MTU,
  1369. * we need to bump this to a large value. To date, other than
  1370. * testing, we have never encountered an HCA that can really
  1371. * send 4KB MTU packets, so we do not handle that (we'll get
  1372. * errors interrupts if we ever see one).
  1373. */
  1374. dd->ipath_rcvegrbufsize = dd->ipath_piosize2k;
  1375. egrsize = dd->ipath_rcvegrbufsize;
  1376. /*
  1377. * the min() check here is currently a nop, but it may not
  1378. * always be, depending on just how we do ipath_rcvegrbufsize
  1379. */
  1380. dd->ipath_ibmaxlen = min(dd->ipath_piosize2k,
  1381. dd->ipath_rcvegrbufsize);
  1382. dd->ipath_init_ibmaxlen = dd->ipath_ibmaxlen;
  1383. ipath_ht_tidtemplate(dd);
  1384. /*
  1385. * zero all the TID entries at startup. We do this for sanity,
  1386. * in case of a previous driver crash of some kind, and also
  1387. * because the chip powers up with these memories in an unknown
  1388. * state. Use portcnt, not cfgports, since this is for the
  1389. * full chip, not for current (possibly different) configuration
  1390. * value.
  1391. * Chip Errata bug 6447
  1392. */
  1393. for (val32 = 0; val32 < dd->ipath_portcnt; val32++)
  1394. ipath_ht_clear_tids(dd, val32);
  1395. /*
  1396. * write the pbc of each buffer, to be sure it's initialized, then
  1397. * cancel all the buffers, and also abort any packets that might
  1398. * have been in flight for some reason (the latter is for driver
  1399. * unload/reload, but isn't a bad idea at first init). PIO send
  1400. * isn't enabled at this point, so there is no danger of sending
  1401. * these out on the wire.
  1402. * Chip Errata bug 6610
  1403. */
  1404. piobuf = (u32 __iomem *) (((char __iomem *)(dd->ipath_kregbase)) +
  1405. dd->ipath_piobufbase);
  1406. pioincr = dd->ipath_palign / sizeof(*piobuf);
  1407. for (i = 0; i < dd->ipath_piobcnt2k; i++) {
  1408. /*
  1409. * reasonable word count, just to init pbc
  1410. */
  1411. writel(16, piobuf);
  1412. piobuf += pioincr;
  1413. }
  1414. /*
  1415. * self-clearing
  1416. */
  1417. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl,
  1418. INFINIPATH_S_ABORT);
  1419. ipath_get_eeprom_info(dd);
  1420. if(dd->ipath_boardrev == 5 && dd->ipath_serial[0] == '1' &&
  1421. dd->ipath_serial[1] == '2' && dd->ipath_serial[2] == '8') {
  1422. /*
  1423. * Later production QHT7040 has same changes as QHT7140, so
  1424. * can use GPIO interrupts. They have serial #'s starting
  1425. * with 128, rather than 112.
  1426. */
  1427. dd->ipath_flags |= IPATH_GPIO_INTR;
  1428. dd->ipath_flags &= ~IPATH_POLL_RX_INTR;
  1429. }
  1430. return 0;
  1431. }
  1432. /**
  1433. * ipath_init_ht_get_base_info - set chip-specific flags for user code
  1434. * @dd: the infinipath device
  1435. * @kbase: ipath_base_info pointer
  1436. *
  1437. * We set the PCIE flag because the lower bandwidth on PCIe vs
  1438. * HyperTransport can affect some user packet algorithims.
  1439. */
  1440. static int ipath_ht_get_base_info(struct ipath_portdata *pd, void *kbase)
  1441. {
  1442. struct ipath_base_info *kinfo = kbase;
  1443. kinfo->spi_runtime_flags |= IPATH_RUNTIME_HT |
  1444. IPATH_RUNTIME_RCVHDR_COPY;
  1445. return 0;
  1446. }
  1447. /**
  1448. * ipath_init_iba6110_funcs - set up the chip-specific function pointers
  1449. * @dd: the infinipath device
  1450. *
  1451. * This is global, and is called directly at init to set up the
  1452. * chip-specific function pointers for later use.
  1453. */
  1454. void ipath_init_iba6110_funcs(struct ipath_devdata *dd)
  1455. {
  1456. dd->ipath_f_intrsetup = ipath_ht_intconfig;
  1457. dd->ipath_f_bus = ipath_setup_ht_config;
  1458. dd->ipath_f_reset = ipath_setup_ht_reset;
  1459. dd->ipath_f_get_boardname = ipath_ht_boardname;
  1460. dd->ipath_f_init_hwerrors = ipath_ht_init_hwerrors;
  1461. dd->ipath_f_early_init = ipath_ht_early_init;
  1462. dd->ipath_f_handle_hwerrors = ipath_ht_handle_hwerrors;
  1463. dd->ipath_f_quiet_serdes = ipath_ht_quiet_serdes;
  1464. dd->ipath_f_bringup_serdes = ipath_ht_bringup_serdes;
  1465. dd->ipath_f_clear_tids = ipath_ht_clear_tids;
  1466. dd->ipath_f_put_tid = ipath_ht_put_tid;
  1467. dd->ipath_f_cleanup = ipath_setup_ht_cleanup;
  1468. dd->ipath_f_setextled = ipath_setup_ht_setextled;
  1469. dd->ipath_f_get_base_info = ipath_ht_get_base_info;
  1470. /*
  1471. * initialize chip-specific variables
  1472. */
  1473. dd->ipath_f_tidtemplate = ipath_ht_tidtemplate;
  1474. /*
  1475. * setup the register offsets, since they are different for each
  1476. * chip
  1477. */
  1478. dd->ipath_kregs = &ipath_ht_kregs;
  1479. dd->ipath_cregs = &ipath_ht_cregs;
  1480. /*
  1481. * do very early init that is needed before ipath_f_bus is
  1482. * called
  1483. */
  1484. ipath_init_ht_variables();
  1485. }