radeon_drv.h 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132
  1. /* radeon_drv.h -- Private header for radeon driver -*- linux-c -*-
  2. *
  3. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * All rights reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the "Software"),
  9. * to deal in the Software without restriction, including without limitation
  10. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  11. * and/or sell copies of the Software, and to permit persons to whom the
  12. * Software is furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the next
  15. * paragraph) shall be included in all copies or substantial portions of the
  16. * Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  22. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  23. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  24. * DEALINGS IN THE SOFTWARE.
  25. *
  26. * Authors:
  27. * Kevin E. Martin <martin@valinux.com>
  28. * Gareth Hughes <gareth@valinux.com>
  29. */
  30. #ifndef __RADEON_DRV_H__
  31. #define __RADEON_DRV_H__
  32. /* General customization:
  33. */
  34. #define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others."
  35. #define DRIVER_NAME "radeon"
  36. #define DRIVER_DESC "ATI Radeon"
  37. #define DRIVER_DATE "20060524"
  38. /* Interface history:
  39. *
  40. * 1.1 - ??
  41. * 1.2 - Add vertex2 ioctl (keith)
  42. * - Add stencil capability to clear ioctl (gareth, keith)
  43. * - Increase MAX_TEXTURE_LEVELS (brian)
  44. * 1.3 - Add cmdbuf ioctl (keith)
  45. * - Add support for new radeon packets (keith)
  46. * - Add getparam ioctl (keith)
  47. * - Add flip-buffers ioctl, deprecate fullscreen foo (keith).
  48. * 1.4 - Add scratch registers to get_param ioctl.
  49. * 1.5 - Add r200 packets to cmdbuf ioctl
  50. * - Add r200 function to init ioctl
  51. * - Add 'scalar2' instruction to cmdbuf
  52. * 1.6 - Add static GART memory manager
  53. * Add irq handler (won't be turned on unless X server knows to)
  54. * Add irq ioctls and irq_active getparam.
  55. * Add wait command for cmdbuf ioctl
  56. * Add GART offset query for getparam
  57. * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5]
  58. * and R200_PP_CUBIC_OFFSET_F1_[0..5].
  59. * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and
  60. * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian)
  61. * 1.8 - Remove need to call cleanup ioctls on last client exit (keith)
  62. * Add 'GET' queries for starting additional clients on different VT's.
  63. * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl.
  64. * Add texture rectangle support for r100.
  65. * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which
  66. * clients use to tell the DRM where they think the framebuffer is
  67. * located in the card's address space
  68. * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color
  69. * and GL_EXT_blend_[func|equation]_separate on r200
  70. * 1.12- Add R300 CP microcode support - this just loads the CP on r300
  71. * (No 3D support yet - just microcode loading).
  72. * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters
  73. * - Add hyperz support, add hyperz flags to clear ioctl.
  74. * 1.14- Add support for color tiling
  75. * - Add R100/R200 surface allocation/free support
  76. * 1.15- Add support for texture micro tiling
  77. * - Add support for r100 cube maps
  78. * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear
  79. * texture filtering on r200
  80. * 1.17- Add initial support for R300 (3D).
  81. * 1.18- Add support for GL_ATI_fragment_shader, new packets
  82. * R200_EMIT_PP_AFS_0/1, R200_EMIT_PP_TXCTLALL_0-5 (replaces
  83. * R200_EMIT_PP_TXFILTER_0-5, 2 more regs) and R200_EMIT_ATF_TFACTOR
  84. * (replaces R200_EMIT_TFACTOR_0 (8 consts instead of 6)
  85. * 1.19- Add support for gart table in FB memory and PCIE r300
  86. * 1.20- Add support for r300 texrect
  87. * 1.21- Add support for card type getparam
  88. * 1.22- Add support for texture cache flushes (R300_TX_CNTL)
  89. * 1.23- Add new radeon memory map work from benh
  90. * 1.24- Add general-purpose packet for manipulating scratch registers (r300)
  91. * 1.25- Add support for r200 vertex programs (R200_EMIT_VAP_PVS_CNTL,
  92. * new packet type)
  93. */
  94. #define DRIVER_MAJOR 1
  95. #define DRIVER_MINOR 25
  96. #define DRIVER_PATCHLEVEL 0
  97. /*
  98. * Radeon chip families
  99. */
  100. enum radeon_family {
  101. CHIP_R100,
  102. CHIP_RV100,
  103. CHIP_RS100,
  104. CHIP_RV200,
  105. CHIP_RS200,
  106. CHIP_R200,
  107. CHIP_RV250,
  108. CHIP_RS300,
  109. CHIP_RV280,
  110. CHIP_R300,
  111. CHIP_R350,
  112. CHIP_RV350,
  113. CHIP_RV380,
  114. CHIP_R420,
  115. CHIP_RV410,
  116. CHIP_RS400,
  117. CHIP_LAST,
  118. };
  119. enum radeon_cp_microcode_version {
  120. UCODE_R100,
  121. UCODE_R200,
  122. UCODE_R300,
  123. };
  124. /*
  125. * Chip flags
  126. */
  127. enum radeon_chip_flags {
  128. CHIP_FAMILY_MASK = 0x0000ffffUL,
  129. CHIP_FLAGS_MASK = 0xffff0000UL,
  130. CHIP_IS_MOBILITY = 0x00010000UL,
  131. CHIP_IS_IGP = 0x00020000UL,
  132. CHIP_SINGLE_CRTC = 0x00040000UL,
  133. CHIP_IS_AGP = 0x00080000UL,
  134. CHIP_HAS_HIERZ = 0x00100000UL,
  135. CHIP_IS_PCIE = 0x00200000UL,
  136. CHIP_NEW_MEMMAP = 0x00400000UL,
  137. };
  138. #define GET_RING_HEAD(dev_priv) (dev_priv->writeback_works ? \
  139. DRM_READ32( (dev_priv)->ring_rptr, 0 ) : RADEON_READ(RADEON_CP_RB_RPTR))
  140. #define SET_RING_HEAD(dev_priv,val) DRM_WRITE32( (dev_priv)->ring_rptr, 0, (val) )
  141. typedef struct drm_radeon_freelist {
  142. unsigned int age;
  143. drm_buf_t *buf;
  144. struct drm_radeon_freelist *next;
  145. struct drm_radeon_freelist *prev;
  146. } drm_radeon_freelist_t;
  147. typedef struct drm_radeon_ring_buffer {
  148. u32 *start;
  149. u32 *end;
  150. int size;
  151. int size_l2qw;
  152. u32 tail;
  153. u32 tail_mask;
  154. int space;
  155. int high_mark;
  156. } drm_radeon_ring_buffer_t;
  157. typedef struct drm_radeon_depth_clear_t {
  158. u32 rb3d_cntl;
  159. u32 rb3d_zstencilcntl;
  160. u32 se_cntl;
  161. } drm_radeon_depth_clear_t;
  162. struct drm_radeon_driver_file_fields {
  163. int64_t radeon_fb_delta;
  164. };
  165. struct mem_block {
  166. struct mem_block *next;
  167. struct mem_block *prev;
  168. int start;
  169. int size;
  170. DRMFILE filp; /* 0: free, -1: heap, other: real files */
  171. };
  172. struct radeon_surface {
  173. int refcount;
  174. u32 lower;
  175. u32 upper;
  176. u32 flags;
  177. };
  178. struct radeon_virt_surface {
  179. int surface_index;
  180. u32 lower;
  181. u32 upper;
  182. u32 flags;
  183. DRMFILE filp;
  184. };
  185. typedef struct drm_radeon_private {
  186. drm_radeon_ring_buffer_t ring;
  187. drm_radeon_sarea_t *sarea_priv;
  188. u32 fb_location;
  189. u32 fb_size;
  190. int new_memmap;
  191. int gart_size;
  192. u32 gart_vm_start;
  193. unsigned long gart_buffers_offset;
  194. int cp_mode;
  195. int cp_running;
  196. drm_radeon_freelist_t *head;
  197. drm_radeon_freelist_t *tail;
  198. int last_buf;
  199. volatile u32 *scratch;
  200. int writeback_works;
  201. int usec_timeout;
  202. int microcode_version;
  203. struct {
  204. u32 boxes;
  205. int freelist_timeouts;
  206. int freelist_loops;
  207. int requested_bufs;
  208. int last_frame_reads;
  209. int last_clear_reads;
  210. int clears;
  211. int texture_uploads;
  212. } stats;
  213. int do_boxes;
  214. int page_flipping;
  215. int current_page;
  216. u32 color_fmt;
  217. unsigned int front_offset;
  218. unsigned int front_pitch;
  219. unsigned int back_offset;
  220. unsigned int back_pitch;
  221. u32 depth_fmt;
  222. unsigned int depth_offset;
  223. unsigned int depth_pitch;
  224. u32 front_pitch_offset;
  225. u32 back_pitch_offset;
  226. u32 depth_pitch_offset;
  227. drm_radeon_depth_clear_t depth_clear;
  228. unsigned long ring_offset;
  229. unsigned long ring_rptr_offset;
  230. unsigned long buffers_offset;
  231. unsigned long gart_textures_offset;
  232. drm_local_map_t *sarea;
  233. drm_local_map_t *mmio;
  234. drm_local_map_t *cp_ring;
  235. drm_local_map_t *ring_rptr;
  236. drm_local_map_t *gart_textures;
  237. struct mem_block *gart_heap;
  238. struct mem_block *fb_heap;
  239. /* SW interrupt */
  240. wait_queue_head_t swi_queue;
  241. atomic_t swi_emitted;
  242. struct radeon_surface surfaces[RADEON_MAX_SURFACES];
  243. struct radeon_virt_surface virt_surfaces[2 * RADEON_MAX_SURFACES];
  244. unsigned long pcigart_offset;
  245. drm_ati_pcigart_info gart_info;
  246. u32 scratch_ages[5];
  247. /* starting from here on, data is preserved accross an open */
  248. uint32_t flags; /* see radeon_chip_flags */
  249. } drm_radeon_private_t;
  250. typedef struct drm_radeon_buf_priv {
  251. u32 age;
  252. } drm_radeon_buf_priv_t;
  253. typedef struct drm_radeon_kcmd_buffer {
  254. int bufsz;
  255. char *buf;
  256. int nbox;
  257. drm_clip_rect_t __user *boxes;
  258. } drm_radeon_kcmd_buffer_t;
  259. extern int radeon_no_wb;
  260. extern drm_ioctl_desc_t radeon_ioctls[];
  261. extern int radeon_max_ioctl;
  262. /* radeon_cp.c */
  263. extern int radeon_cp_init(DRM_IOCTL_ARGS);
  264. extern int radeon_cp_start(DRM_IOCTL_ARGS);
  265. extern int radeon_cp_stop(DRM_IOCTL_ARGS);
  266. extern int radeon_cp_reset(DRM_IOCTL_ARGS);
  267. extern int radeon_cp_idle(DRM_IOCTL_ARGS);
  268. extern int radeon_cp_resume(DRM_IOCTL_ARGS);
  269. extern int radeon_engine_reset(DRM_IOCTL_ARGS);
  270. extern int radeon_fullscreen(DRM_IOCTL_ARGS);
  271. extern int radeon_cp_buffers(DRM_IOCTL_ARGS);
  272. extern void radeon_freelist_reset(drm_device_t * dev);
  273. extern drm_buf_t *radeon_freelist_get(drm_device_t * dev);
  274. extern int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n);
  275. extern int radeon_do_cp_idle(drm_radeon_private_t * dev_priv);
  276. extern int radeon_driver_preinit(struct drm_device *dev, unsigned long flags);
  277. extern int radeon_presetup(struct drm_device *dev);
  278. extern int radeon_driver_postcleanup(struct drm_device *dev);
  279. extern int radeon_mem_alloc(DRM_IOCTL_ARGS);
  280. extern int radeon_mem_free(DRM_IOCTL_ARGS);
  281. extern int radeon_mem_init_heap(DRM_IOCTL_ARGS);
  282. extern void radeon_mem_takedown(struct mem_block **heap);
  283. extern void radeon_mem_release(DRMFILE filp, struct mem_block *heap);
  284. /* radeon_irq.c */
  285. extern int radeon_irq_emit(DRM_IOCTL_ARGS);
  286. extern int radeon_irq_wait(DRM_IOCTL_ARGS);
  287. extern void radeon_do_release(drm_device_t * dev);
  288. extern int radeon_driver_vblank_wait(drm_device_t * dev,
  289. unsigned int *sequence);
  290. extern irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS);
  291. extern void radeon_driver_irq_preinstall(drm_device_t * dev);
  292. extern void radeon_driver_irq_postinstall(drm_device_t * dev);
  293. extern void radeon_driver_irq_uninstall(drm_device_t * dev);
  294. extern int radeon_driver_load(struct drm_device *dev, unsigned long flags);
  295. extern int radeon_driver_unload(struct drm_device *dev);
  296. extern int radeon_driver_firstopen(struct drm_device *dev);
  297. extern void radeon_driver_preclose(drm_device_t * dev, DRMFILE filp);
  298. extern void radeon_driver_postclose(drm_device_t * dev, drm_file_t * filp);
  299. extern void radeon_driver_lastclose(drm_device_t * dev);
  300. extern int radeon_driver_open(drm_device_t * dev, drm_file_t * filp_priv);
  301. extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd,
  302. unsigned long arg);
  303. /* r300_cmdbuf.c */
  304. extern void r300_init_reg_flags(void);
  305. extern int r300_do_cp_cmdbuf(drm_device_t * dev, DRMFILE filp,
  306. drm_file_t * filp_priv,
  307. drm_radeon_kcmd_buffer_t * cmdbuf);
  308. /* Flags for stats.boxes
  309. */
  310. #define RADEON_BOX_DMA_IDLE 0x1
  311. #define RADEON_BOX_RING_FULL 0x2
  312. #define RADEON_BOX_FLIP 0x4
  313. #define RADEON_BOX_WAIT_IDLE 0x8
  314. #define RADEON_BOX_TEXTURE_LOAD 0x10
  315. /* Register definitions, register access macros and drmAddMap constants
  316. * for Radeon kernel driver.
  317. */
  318. #define RADEON_AGP_COMMAND 0x0f60
  319. #define RADEON_AGP_COMMAND_PCI_CONFIG 0x0060 /* offset in PCI config */
  320. # define RADEON_AGP_ENABLE (1<<8)
  321. #define RADEON_AUX_SCISSOR_CNTL 0x26f0
  322. # define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24)
  323. # define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25)
  324. # define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26)
  325. # define RADEON_SCISSOR_0_ENABLE (1 << 28)
  326. # define RADEON_SCISSOR_1_ENABLE (1 << 29)
  327. # define RADEON_SCISSOR_2_ENABLE (1 << 30)
  328. #define RADEON_BUS_CNTL 0x0030
  329. # define RADEON_BUS_MASTER_DIS (1 << 6)
  330. #define RADEON_CLOCK_CNTL_DATA 0x000c
  331. # define RADEON_PLL_WR_EN (1 << 7)
  332. #define RADEON_CLOCK_CNTL_INDEX 0x0008
  333. #define RADEON_CONFIG_APER_SIZE 0x0108
  334. #define RADEON_CONFIG_MEMSIZE 0x00f8
  335. #define RADEON_CRTC_OFFSET 0x0224
  336. #define RADEON_CRTC_OFFSET_CNTL 0x0228
  337. # define RADEON_CRTC_TILE_EN (1 << 15)
  338. # define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16)
  339. #define RADEON_CRTC2_OFFSET 0x0324
  340. #define RADEON_CRTC2_OFFSET_CNTL 0x0328
  341. #define RADEON_PCIE_INDEX 0x0030
  342. #define RADEON_PCIE_DATA 0x0034
  343. #define RADEON_PCIE_TX_GART_CNTL 0x10
  344. # define RADEON_PCIE_TX_GART_EN (1 << 0)
  345. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_PASS_THRU (0<<1)
  346. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_CLAMP_LO (1<<1)
  347. # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD (3<<1)
  348. # define RADEON_PCIE_TX_GART_MODE_32_128_CACHE (0<<3)
  349. # define RADEON_PCIE_TX_GART_MODE_8_4_128_CACHE (1<<3)
  350. # define RADEON_PCIE_TX_GART_CHK_RW_VALID_EN (1<<5)
  351. # define RADEON_PCIE_TX_GART_INVALIDATE_TLB (1<<8)
  352. #define RADEON_PCIE_TX_DISCARD_RD_ADDR_LO 0x11
  353. #define RADEON_PCIE_TX_DISCARD_RD_ADDR_HI 0x12
  354. #define RADEON_PCIE_TX_GART_BASE 0x13
  355. #define RADEON_PCIE_TX_GART_START_LO 0x14
  356. #define RADEON_PCIE_TX_GART_START_HI 0x15
  357. #define RADEON_PCIE_TX_GART_END_LO 0x16
  358. #define RADEON_PCIE_TX_GART_END_HI 0x17
  359. #define RADEON_MPP_TB_CONFIG 0x01c0
  360. #define RADEON_MEM_CNTL 0x0140
  361. #define RADEON_MEM_SDRAM_MODE_REG 0x0158
  362. #define RADEON_AGP_BASE 0x0170
  363. #define RADEON_RB3D_COLOROFFSET 0x1c40
  364. #define RADEON_RB3D_COLORPITCH 0x1c48
  365. #define RADEON_DP_GUI_MASTER_CNTL 0x146c
  366. # define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
  367. # define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
  368. # define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4)
  369. # define RADEON_GMC_BRUSH_NONE (15 << 4)
  370. # define RADEON_GMC_DST_16BPP (4 << 8)
  371. # define RADEON_GMC_DST_24BPP (5 << 8)
  372. # define RADEON_GMC_DST_32BPP (6 << 8)
  373. # define RADEON_GMC_DST_DATATYPE_SHIFT 8
  374. # define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12)
  375. # define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24)
  376. # define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24)
  377. # define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28)
  378. # define RADEON_GMC_WR_MSK_DIS (1 << 30)
  379. # define RADEON_ROP3_S 0x00cc0000
  380. # define RADEON_ROP3_P 0x00f00000
  381. #define RADEON_DP_WRITE_MASK 0x16cc
  382. #define RADEON_DST_PITCH_OFFSET 0x142c
  383. #define RADEON_DST_PITCH_OFFSET_C 0x1c80
  384. # define RADEON_DST_TILE_LINEAR (0 << 30)
  385. # define RADEON_DST_TILE_MACRO (1 << 30)
  386. # define RADEON_DST_TILE_MICRO (2 << 30)
  387. # define RADEON_DST_TILE_BOTH (3 << 30)
  388. #define RADEON_SCRATCH_REG0 0x15e0
  389. #define RADEON_SCRATCH_REG1 0x15e4
  390. #define RADEON_SCRATCH_REG2 0x15e8
  391. #define RADEON_SCRATCH_REG3 0x15ec
  392. #define RADEON_SCRATCH_REG4 0x15f0
  393. #define RADEON_SCRATCH_REG5 0x15f4
  394. #define RADEON_SCRATCH_UMSK 0x0770
  395. #define RADEON_SCRATCH_ADDR 0x0774
  396. #define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x))
  397. #define GET_SCRATCH( x ) (dev_priv->writeback_works \
  398. ? DRM_READ32( dev_priv->ring_rptr, RADEON_SCRATCHOFF(x) ) \
  399. : RADEON_READ( RADEON_SCRATCH_REG0 + 4*(x) ) )
  400. #define RADEON_GEN_INT_CNTL 0x0040
  401. # define RADEON_CRTC_VBLANK_MASK (1 << 0)
  402. # define RADEON_GUI_IDLE_INT_ENABLE (1 << 19)
  403. # define RADEON_SW_INT_ENABLE (1 << 25)
  404. #define RADEON_GEN_INT_STATUS 0x0044
  405. # define RADEON_CRTC_VBLANK_STAT (1 << 0)
  406. # define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0)
  407. # define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19)
  408. # define RADEON_SW_INT_TEST (1 << 25)
  409. # define RADEON_SW_INT_TEST_ACK (1 << 25)
  410. # define RADEON_SW_INT_FIRE (1 << 26)
  411. #define RADEON_HOST_PATH_CNTL 0x0130
  412. # define RADEON_HDP_SOFT_RESET (1 << 26)
  413. # define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28)
  414. # define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28)
  415. #define RADEON_ISYNC_CNTL 0x1724
  416. # define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)
  417. # define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)
  418. # define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)
  419. # define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)
  420. # define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)
  421. # define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
  422. #define RADEON_RBBM_GUICNTL 0x172c
  423. # define RADEON_HOST_DATA_SWAP_NONE (0 << 0)
  424. # define RADEON_HOST_DATA_SWAP_16BIT (1 << 0)
  425. # define RADEON_HOST_DATA_SWAP_32BIT (2 << 0)
  426. # define RADEON_HOST_DATA_SWAP_HDW (3 << 0)
  427. #define RADEON_MC_AGP_LOCATION 0x014c
  428. #define RADEON_MC_FB_LOCATION 0x0148
  429. #define RADEON_MCLK_CNTL 0x0012
  430. # define RADEON_FORCEON_MCLKA (1 << 16)
  431. # define RADEON_FORCEON_MCLKB (1 << 17)
  432. # define RADEON_FORCEON_YCLKA (1 << 18)
  433. # define RADEON_FORCEON_YCLKB (1 << 19)
  434. # define RADEON_FORCEON_MC (1 << 20)
  435. # define RADEON_FORCEON_AIC (1 << 21)
  436. #define RADEON_PP_BORDER_COLOR_0 0x1d40
  437. #define RADEON_PP_BORDER_COLOR_1 0x1d44
  438. #define RADEON_PP_BORDER_COLOR_2 0x1d48
  439. #define RADEON_PP_CNTL 0x1c38
  440. # define RADEON_SCISSOR_ENABLE (1 << 1)
  441. #define RADEON_PP_LUM_MATRIX 0x1d00
  442. #define RADEON_PP_MISC 0x1c14
  443. #define RADEON_PP_ROT_MATRIX_0 0x1d58
  444. #define RADEON_PP_TXFILTER_0 0x1c54
  445. #define RADEON_PP_TXOFFSET_0 0x1c5c
  446. #define RADEON_PP_TXFILTER_1 0x1c6c
  447. #define RADEON_PP_TXFILTER_2 0x1c84
  448. #define RADEON_RB2D_DSTCACHE_CTLSTAT 0x342c
  449. # define RADEON_RB2D_DC_FLUSH (3 << 0)
  450. # define RADEON_RB2D_DC_FREE (3 << 2)
  451. # define RADEON_RB2D_DC_FLUSH_ALL 0xf
  452. # define RADEON_RB2D_DC_BUSY (1 << 31)
  453. #define RADEON_RB3D_CNTL 0x1c3c
  454. # define RADEON_ALPHA_BLEND_ENABLE (1 << 0)
  455. # define RADEON_PLANE_MASK_ENABLE (1 << 1)
  456. # define RADEON_DITHER_ENABLE (1 << 2)
  457. # define RADEON_ROUND_ENABLE (1 << 3)
  458. # define RADEON_SCALE_DITHER_ENABLE (1 << 4)
  459. # define RADEON_DITHER_INIT (1 << 5)
  460. # define RADEON_ROP_ENABLE (1 << 6)
  461. # define RADEON_STENCIL_ENABLE (1 << 7)
  462. # define RADEON_Z_ENABLE (1 << 8)
  463. # define RADEON_ZBLOCK16 (1 << 15)
  464. #define RADEON_RB3D_DEPTHOFFSET 0x1c24
  465. #define RADEON_RB3D_DEPTHCLEARVALUE 0x3230
  466. #define RADEON_RB3D_DEPTHPITCH 0x1c28
  467. #define RADEON_RB3D_PLANEMASK 0x1d84
  468. #define RADEON_RB3D_STENCILREFMASK 0x1d7c
  469. #define RADEON_RB3D_ZCACHE_MODE 0x3250
  470. #define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254
  471. # define RADEON_RB3D_ZC_FLUSH (1 << 0)
  472. # define RADEON_RB3D_ZC_FREE (1 << 2)
  473. # define RADEON_RB3D_ZC_FLUSH_ALL 0x5
  474. # define RADEON_RB3D_ZC_BUSY (1 << 31)
  475. #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
  476. # define RADEON_Z_TEST_MASK (7 << 4)
  477. # define RADEON_Z_TEST_ALWAYS (7 << 4)
  478. # define RADEON_Z_HIERARCHY_ENABLE (1 << 8)
  479. # define RADEON_STENCIL_TEST_ALWAYS (7 << 12)
  480. # define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16)
  481. # define RADEON_STENCIL_ZPASS_REPLACE (2 << 20)
  482. # define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24)
  483. # define RADEON_Z_COMPRESSION_ENABLE (1 << 28)
  484. # define RADEON_FORCE_Z_DIRTY (1 << 29)
  485. # define RADEON_Z_WRITE_ENABLE (1 << 30)
  486. # define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31)
  487. #define RADEON_RBBM_SOFT_RESET 0x00f0
  488. # define RADEON_SOFT_RESET_CP (1 << 0)
  489. # define RADEON_SOFT_RESET_HI (1 << 1)
  490. # define RADEON_SOFT_RESET_SE (1 << 2)
  491. # define RADEON_SOFT_RESET_RE (1 << 3)
  492. # define RADEON_SOFT_RESET_PP (1 << 4)
  493. # define RADEON_SOFT_RESET_E2 (1 << 5)
  494. # define RADEON_SOFT_RESET_RB (1 << 6)
  495. # define RADEON_SOFT_RESET_HDP (1 << 7)
  496. #define RADEON_RBBM_STATUS 0x0e40
  497. # define RADEON_RBBM_FIFOCNT_MASK 0x007f
  498. # define RADEON_RBBM_ACTIVE (1 << 31)
  499. #define RADEON_RE_LINE_PATTERN 0x1cd0
  500. #define RADEON_RE_MISC 0x26c4
  501. #define RADEON_RE_TOP_LEFT 0x26c0
  502. #define RADEON_RE_WIDTH_HEIGHT 0x1c44
  503. #define RADEON_RE_STIPPLE_ADDR 0x1cc8
  504. #define RADEON_RE_STIPPLE_DATA 0x1ccc
  505. #define RADEON_SCISSOR_TL_0 0x1cd8
  506. #define RADEON_SCISSOR_BR_0 0x1cdc
  507. #define RADEON_SCISSOR_TL_1 0x1ce0
  508. #define RADEON_SCISSOR_BR_1 0x1ce4
  509. #define RADEON_SCISSOR_TL_2 0x1ce8
  510. #define RADEON_SCISSOR_BR_2 0x1cec
  511. #define RADEON_SE_COORD_FMT 0x1c50
  512. #define RADEON_SE_CNTL 0x1c4c
  513. # define RADEON_FFACE_CULL_CW (0 << 0)
  514. # define RADEON_BFACE_SOLID (3 << 1)
  515. # define RADEON_FFACE_SOLID (3 << 3)
  516. # define RADEON_FLAT_SHADE_VTX_LAST (3 << 6)
  517. # define RADEON_DIFFUSE_SHADE_FLAT (1 << 8)
  518. # define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8)
  519. # define RADEON_ALPHA_SHADE_FLAT (1 << 10)
  520. # define RADEON_ALPHA_SHADE_GOURAUD (2 << 10)
  521. # define RADEON_SPECULAR_SHADE_FLAT (1 << 12)
  522. # define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12)
  523. # define RADEON_FOG_SHADE_FLAT (1 << 14)
  524. # define RADEON_FOG_SHADE_GOURAUD (2 << 14)
  525. # define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24)
  526. # define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25)
  527. # define RADEON_VTX_PIX_CENTER_OGL (1 << 27)
  528. # define RADEON_ROUND_MODE_TRUNC (0 << 28)
  529. # define RADEON_ROUND_PREC_8TH_PIX (1 << 30)
  530. #define RADEON_SE_CNTL_STATUS 0x2140
  531. #define RADEON_SE_LINE_WIDTH 0x1db8
  532. #define RADEON_SE_VPORT_XSCALE 0x1d98
  533. #define RADEON_SE_ZBIAS_FACTOR 0x1db0
  534. #define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210
  535. #define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254
  536. #define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200
  537. # define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16
  538. # define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28
  539. #define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204
  540. #define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208
  541. # define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16
  542. #define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C
  543. #define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8
  544. #define RADEON_SURFACE_ACCESS_CLR 0x0bfc
  545. #define RADEON_SURFACE_CNTL 0x0b00
  546. # define RADEON_SURF_TRANSLATION_DIS (1 << 8)
  547. # define RADEON_NONSURF_AP0_SWP_MASK (3 << 20)
  548. # define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20)
  549. # define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20)
  550. # define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20)
  551. # define RADEON_NONSURF_AP1_SWP_MASK (3 << 22)
  552. # define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22)
  553. # define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22)
  554. # define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22)
  555. #define RADEON_SURFACE0_INFO 0x0b0c
  556. # define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0)
  557. # define RADEON_SURF_TILE_MODE_MASK (3 << 16)
  558. # define RADEON_SURF_TILE_MODE_MACRO (0 << 16)
  559. # define RADEON_SURF_TILE_MODE_MICRO (1 << 16)
  560. # define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16)
  561. # define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16)
  562. #define RADEON_SURFACE0_LOWER_BOUND 0x0b04
  563. #define RADEON_SURFACE0_UPPER_BOUND 0x0b08
  564. # define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0)
  565. #define RADEON_SURFACE1_INFO 0x0b1c
  566. #define RADEON_SURFACE1_LOWER_BOUND 0x0b14
  567. #define RADEON_SURFACE1_UPPER_BOUND 0x0b18
  568. #define RADEON_SURFACE2_INFO 0x0b2c
  569. #define RADEON_SURFACE2_LOWER_BOUND 0x0b24
  570. #define RADEON_SURFACE2_UPPER_BOUND 0x0b28
  571. #define RADEON_SURFACE3_INFO 0x0b3c
  572. #define RADEON_SURFACE3_LOWER_BOUND 0x0b34
  573. #define RADEON_SURFACE3_UPPER_BOUND 0x0b38
  574. #define RADEON_SURFACE4_INFO 0x0b4c
  575. #define RADEON_SURFACE4_LOWER_BOUND 0x0b44
  576. #define RADEON_SURFACE4_UPPER_BOUND 0x0b48
  577. #define RADEON_SURFACE5_INFO 0x0b5c
  578. #define RADEON_SURFACE5_LOWER_BOUND 0x0b54
  579. #define RADEON_SURFACE5_UPPER_BOUND 0x0b58
  580. #define RADEON_SURFACE6_INFO 0x0b6c
  581. #define RADEON_SURFACE6_LOWER_BOUND 0x0b64
  582. #define RADEON_SURFACE6_UPPER_BOUND 0x0b68
  583. #define RADEON_SURFACE7_INFO 0x0b7c
  584. #define RADEON_SURFACE7_LOWER_BOUND 0x0b74
  585. #define RADEON_SURFACE7_UPPER_BOUND 0x0b78
  586. #define RADEON_SW_SEMAPHORE 0x013c
  587. #define RADEON_WAIT_UNTIL 0x1720
  588. # define RADEON_WAIT_CRTC_PFLIP (1 << 0)
  589. # define RADEON_WAIT_2D_IDLE (1 << 14)
  590. # define RADEON_WAIT_3D_IDLE (1 << 15)
  591. # define RADEON_WAIT_2D_IDLECLEAN (1 << 16)
  592. # define RADEON_WAIT_3D_IDLECLEAN (1 << 17)
  593. # define RADEON_WAIT_HOST_IDLECLEAN (1 << 18)
  594. #define RADEON_RB3D_ZMASKOFFSET 0x3234
  595. #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
  596. # define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0)
  597. # define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0)
  598. /* CP registers */
  599. #define RADEON_CP_ME_RAM_ADDR 0x07d4
  600. #define RADEON_CP_ME_RAM_RADDR 0x07d8
  601. #define RADEON_CP_ME_RAM_DATAH 0x07dc
  602. #define RADEON_CP_ME_RAM_DATAL 0x07e0
  603. #define RADEON_CP_RB_BASE 0x0700
  604. #define RADEON_CP_RB_CNTL 0x0704
  605. # define RADEON_BUF_SWAP_32BIT (2 << 16)
  606. #define RADEON_CP_RB_RPTR_ADDR 0x070c
  607. #define RADEON_CP_RB_RPTR 0x0710
  608. #define RADEON_CP_RB_WPTR 0x0714
  609. #define RADEON_CP_RB_WPTR_DELAY 0x0718
  610. # define RADEON_PRE_WRITE_TIMER_SHIFT 0
  611. # define RADEON_PRE_WRITE_LIMIT_SHIFT 23
  612. #define RADEON_CP_IB_BASE 0x0738
  613. #define RADEON_CP_CSQ_CNTL 0x0740
  614. # define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0)
  615. # define RADEON_CSQ_PRIDIS_INDDIS (0 << 28)
  616. # define RADEON_CSQ_PRIPIO_INDDIS (1 << 28)
  617. # define RADEON_CSQ_PRIBM_INDDIS (2 << 28)
  618. # define RADEON_CSQ_PRIPIO_INDBM (3 << 28)
  619. # define RADEON_CSQ_PRIBM_INDBM (4 << 28)
  620. # define RADEON_CSQ_PRIPIO_INDPIO (15 << 28)
  621. #define RADEON_AIC_CNTL 0x01d0
  622. # define RADEON_PCIGART_TRANSLATE_EN (1 << 0)
  623. #define RADEON_AIC_STAT 0x01d4
  624. #define RADEON_AIC_PT_BASE 0x01d8
  625. #define RADEON_AIC_LO_ADDR 0x01dc
  626. #define RADEON_AIC_HI_ADDR 0x01e0
  627. #define RADEON_AIC_TLB_ADDR 0x01e4
  628. #define RADEON_AIC_TLB_DATA 0x01e8
  629. /* CP command packets */
  630. #define RADEON_CP_PACKET0 0x00000000
  631. # define RADEON_ONE_REG_WR (1 << 15)
  632. #define RADEON_CP_PACKET1 0x40000000
  633. #define RADEON_CP_PACKET2 0x80000000
  634. #define RADEON_CP_PACKET3 0xC0000000
  635. # define RADEON_CP_NOP 0x00001000
  636. # define RADEON_CP_NEXT_CHAR 0x00001900
  637. # define RADEON_CP_PLY_NEXTSCAN 0x00001D00
  638. # define RADEON_CP_SET_SCISSORS 0x00001E00
  639. /* GEN_INDX_PRIM is unsupported starting with R300 */
  640. # define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300
  641. # define RADEON_WAIT_FOR_IDLE 0x00002600
  642. # define RADEON_3D_DRAW_VBUF 0x00002800
  643. # define RADEON_3D_DRAW_IMMD 0x00002900
  644. # define RADEON_3D_DRAW_INDX 0x00002A00
  645. # define RADEON_CP_LOAD_PALETTE 0x00002C00
  646. # define RADEON_3D_LOAD_VBPNTR 0x00002F00
  647. # define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000
  648. # define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100
  649. # define RADEON_3D_CLEAR_ZMASK 0x00003200
  650. # define RADEON_CP_INDX_BUFFER 0x00003300
  651. # define RADEON_CP_3D_DRAW_VBUF_2 0x00003400
  652. # define RADEON_CP_3D_DRAW_IMMD_2 0x00003500
  653. # define RADEON_CP_3D_DRAW_INDX_2 0x00003600
  654. # define RADEON_3D_CLEAR_HIZ 0x00003700
  655. # define RADEON_CP_3D_CLEAR_CMASK 0x00003802
  656. # define RADEON_CNTL_HOSTDATA_BLT 0x00009400
  657. # define RADEON_CNTL_PAINT_MULTI 0x00009A00
  658. # define RADEON_CNTL_BITBLT_MULTI 0x00009B00
  659. # define RADEON_CNTL_SET_SCISSORS 0xC0001E00
  660. #define RADEON_CP_PACKET_MASK 0xC0000000
  661. #define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000
  662. #define RADEON_CP_PACKET0_REG_MASK 0x000007ff
  663. #define RADEON_CP_PACKET1_REG0_MASK 0x000007ff
  664. #define RADEON_CP_PACKET1_REG1_MASK 0x003ff800
  665. #define RADEON_VTX_Z_PRESENT (1 << 31)
  666. #define RADEON_VTX_PKCOLOR_PRESENT (1 << 3)
  667. #define RADEON_PRIM_TYPE_NONE (0 << 0)
  668. #define RADEON_PRIM_TYPE_POINT (1 << 0)
  669. #define RADEON_PRIM_TYPE_LINE (2 << 0)
  670. #define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0)
  671. #define RADEON_PRIM_TYPE_TRI_LIST (4 << 0)
  672. #define RADEON_PRIM_TYPE_TRI_FAN (5 << 0)
  673. #define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0)
  674. #define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0)
  675. #define RADEON_PRIM_TYPE_RECT_LIST (8 << 0)
  676. #define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
  677. #define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
  678. #define RADEON_PRIM_TYPE_MASK 0xf
  679. #define RADEON_PRIM_WALK_IND (1 << 4)
  680. #define RADEON_PRIM_WALK_LIST (2 << 4)
  681. #define RADEON_PRIM_WALK_RING (3 << 4)
  682. #define RADEON_COLOR_ORDER_BGRA (0 << 6)
  683. #define RADEON_COLOR_ORDER_RGBA (1 << 6)
  684. #define RADEON_MAOS_ENABLE (1 << 7)
  685. #define RADEON_VTX_FMT_R128_MODE (0 << 8)
  686. #define RADEON_VTX_FMT_RADEON_MODE (1 << 8)
  687. #define RADEON_NUM_VERTICES_SHIFT 16
  688. #define RADEON_COLOR_FORMAT_CI8 2
  689. #define RADEON_COLOR_FORMAT_ARGB1555 3
  690. #define RADEON_COLOR_FORMAT_RGB565 4
  691. #define RADEON_COLOR_FORMAT_ARGB8888 6
  692. #define RADEON_COLOR_FORMAT_RGB332 7
  693. #define RADEON_COLOR_FORMAT_RGB8 9
  694. #define RADEON_COLOR_FORMAT_ARGB4444 15
  695. #define RADEON_TXFORMAT_I8 0
  696. #define RADEON_TXFORMAT_AI88 1
  697. #define RADEON_TXFORMAT_RGB332 2
  698. #define RADEON_TXFORMAT_ARGB1555 3
  699. #define RADEON_TXFORMAT_RGB565 4
  700. #define RADEON_TXFORMAT_ARGB4444 5
  701. #define RADEON_TXFORMAT_ARGB8888 6
  702. #define RADEON_TXFORMAT_RGBA8888 7
  703. #define RADEON_TXFORMAT_Y8 8
  704. #define RADEON_TXFORMAT_VYUY422 10
  705. #define RADEON_TXFORMAT_YVYU422 11
  706. #define RADEON_TXFORMAT_DXT1 12
  707. #define RADEON_TXFORMAT_DXT23 14
  708. #define RADEON_TXFORMAT_DXT45 15
  709. #define R200_PP_TXCBLEND_0 0x2f00
  710. #define R200_PP_TXCBLEND_1 0x2f10
  711. #define R200_PP_TXCBLEND_2 0x2f20
  712. #define R200_PP_TXCBLEND_3 0x2f30
  713. #define R200_PP_TXCBLEND_4 0x2f40
  714. #define R200_PP_TXCBLEND_5 0x2f50
  715. #define R200_PP_TXCBLEND_6 0x2f60
  716. #define R200_PP_TXCBLEND_7 0x2f70
  717. #define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268
  718. #define R200_PP_TFACTOR_0 0x2ee0
  719. #define R200_SE_VTX_FMT_0 0x2088
  720. #define R200_SE_VAP_CNTL 0x2080
  721. #define R200_SE_TCL_MATRIX_SEL_0 0x2230
  722. #define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8
  723. #define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0
  724. #define R200_PP_TXFILTER_5 0x2ca0
  725. #define R200_PP_TXFILTER_4 0x2c80
  726. #define R200_PP_TXFILTER_3 0x2c60
  727. #define R200_PP_TXFILTER_2 0x2c40
  728. #define R200_PP_TXFILTER_1 0x2c20
  729. #define R200_PP_TXFILTER_0 0x2c00
  730. #define R200_PP_TXOFFSET_5 0x2d78
  731. #define R200_PP_TXOFFSET_4 0x2d60
  732. #define R200_PP_TXOFFSET_3 0x2d48
  733. #define R200_PP_TXOFFSET_2 0x2d30
  734. #define R200_PP_TXOFFSET_1 0x2d18
  735. #define R200_PP_TXOFFSET_0 0x2d00
  736. #define R200_PP_CUBIC_FACES_0 0x2c18
  737. #define R200_PP_CUBIC_FACES_1 0x2c38
  738. #define R200_PP_CUBIC_FACES_2 0x2c58
  739. #define R200_PP_CUBIC_FACES_3 0x2c78
  740. #define R200_PP_CUBIC_FACES_4 0x2c98
  741. #define R200_PP_CUBIC_FACES_5 0x2cb8
  742. #define R200_PP_CUBIC_OFFSET_F1_0 0x2d04
  743. #define R200_PP_CUBIC_OFFSET_F2_0 0x2d08
  744. #define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c
  745. #define R200_PP_CUBIC_OFFSET_F4_0 0x2d10
  746. #define R200_PP_CUBIC_OFFSET_F5_0 0x2d14
  747. #define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c
  748. #define R200_PP_CUBIC_OFFSET_F2_1 0x2d20
  749. #define R200_PP_CUBIC_OFFSET_F3_1 0x2d24
  750. #define R200_PP_CUBIC_OFFSET_F4_1 0x2d28
  751. #define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c
  752. #define R200_PP_CUBIC_OFFSET_F1_2 0x2d34
  753. #define R200_PP_CUBIC_OFFSET_F2_2 0x2d38
  754. #define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c
  755. #define R200_PP_CUBIC_OFFSET_F4_2 0x2d40
  756. #define R200_PP_CUBIC_OFFSET_F5_2 0x2d44
  757. #define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c
  758. #define R200_PP_CUBIC_OFFSET_F2_3 0x2d50
  759. #define R200_PP_CUBIC_OFFSET_F3_3 0x2d54
  760. #define R200_PP_CUBIC_OFFSET_F4_3 0x2d58
  761. #define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c
  762. #define R200_PP_CUBIC_OFFSET_F1_4 0x2d64
  763. #define R200_PP_CUBIC_OFFSET_F2_4 0x2d68
  764. #define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c
  765. #define R200_PP_CUBIC_OFFSET_F4_4 0x2d70
  766. #define R200_PP_CUBIC_OFFSET_F5_4 0x2d74
  767. #define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c
  768. #define R200_PP_CUBIC_OFFSET_F2_5 0x2d80
  769. #define R200_PP_CUBIC_OFFSET_F3_5 0x2d84
  770. #define R200_PP_CUBIC_OFFSET_F4_5 0x2d88
  771. #define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c
  772. #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
  773. #define R200_SE_VTE_CNTL 0x20b0
  774. #define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250
  775. #define R200_PP_TAM_DEBUG3 0x2d9c
  776. #define R200_PP_CNTL_X 0x2cc4
  777. #define R200_SE_VAP_CNTL_STATUS 0x2140
  778. #define R200_RE_SCISSOR_TL_0 0x1cd8
  779. #define R200_RE_SCISSOR_TL_1 0x1ce0
  780. #define R200_RE_SCISSOR_TL_2 0x1ce8
  781. #define R200_RB3D_DEPTHXY_OFFSET 0x1d60
  782. #define R200_RE_AUX_SCISSOR_CNTL 0x26f0
  783. #define R200_SE_VTX_STATE_CNTL 0x2180
  784. #define R200_RE_POINTSIZE 0x2648
  785. #define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254
  786. #define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */
  787. #define RADEON_PP_TEX_SIZE_1 0x1d0c
  788. #define RADEON_PP_TEX_SIZE_2 0x1d14
  789. #define RADEON_PP_CUBIC_FACES_0 0x1d24
  790. #define RADEON_PP_CUBIC_FACES_1 0x1d28
  791. #define RADEON_PP_CUBIC_FACES_2 0x1d2c
  792. #define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */
  793. #define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00
  794. #define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14
  795. #define RADEON_SE_TCL_STATE_FLUSH 0x2284
  796. #define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001
  797. #define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000
  798. #define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012
  799. #define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100
  800. #define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200
  801. #define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001
  802. #define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002
  803. #define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b
  804. #define R200_3D_DRAW_IMMD_2 0xC0003500
  805. #define R200_SE_VTX_FMT_1 0x208c
  806. #define R200_RE_CNTL 0x1c50
  807. #define R200_RB3D_BLENDCOLOR 0x3218
  808. #define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4
  809. #define R200_PP_TRI_PERF 0x2cf8
  810. #define R200_PP_AFS_0 0x2f80
  811. #define R200_PP_AFS_1 0x2f00 /* same as txcblend_0 */
  812. #define R200_VAP_PVS_CNTL_1 0x22D0
  813. /* Constants */
  814. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  815. #define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0
  816. #define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1
  817. #define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2
  818. #define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3
  819. #define RADEON_LAST_DISPATCH 1
  820. #define RADEON_MAX_VB_AGE 0x7fffffff
  821. #define RADEON_MAX_VB_VERTS (0xffff)
  822. #define RADEON_RING_HIGH_MARK 128
  823. #define RADEON_PCIGART_TABLE_SIZE (32*1024)
  824. #define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
  825. #define RADEON_WRITE(reg,val) DRM_WRITE32( dev_priv->mmio, (reg), (val) )
  826. #define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
  827. #define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
  828. #define RADEON_WRITE_PLL( addr, val ) \
  829. do { \
  830. RADEON_WRITE8( RADEON_CLOCK_CNTL_INDEX, \
  831. ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \
  832. RADEON_WRITE( RADEON_CLOCK_CNTL_DATA, (val) ); \
  833. } while (0)
  834. #define RADEON_WRITE_PCIE( addr, val ) \
  835. do { \
  836. RADEON_WRITE8( RADEON_PCIE_INDEX, \
  837. ((addr) & 0xff)); \
  838. RADEON_WRITE( RADEON_PCIE_DATA, (val) ); \
  839. } while (0)
  840. #define CP_PACKET0( reg, n ) \
  841. (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
  842. #define CP_PACKET0_TABLE( reg, n ) \
  843. (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2))
  844. #define CP_PACKET1( reg0, reg1 ) \
  845. (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2))
  846. #define CP_PACKET2() \
  847. (RADEON_CP_PACKET2)
  848. #define CP_PACKET3( pkt, n ) \
  849. (RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
  850. /* ================================================================
  851. * Engine control helper macros
  852. */
  853. #define RADEON_WAIT_UNTIL_2D_IDLE() do { \
  854. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  855. OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
  856. RADEON_WAIT_HOST_IDLECLEAN) ); \
  857. } while (0)
  858. #define RADEON_WAIT_UNTIL_3D_IDLE() do { \
  859. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  860. OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \
  861. RADEON_WAIT_HOST_IDLECLEAN) ); \
  862. } while (0)
  863. #define RADEON_WAIT_UNTIL_IDLE() do { \
  864. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  865. OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
  866. RADEON_WAIT_3D_IDLECLEAN | \
  867. RADEON_WAIT_HOST_IDLECLEAN) ); \
  868. } while (0)
  869. #define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \
  870. OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
  871. OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \
  872. } while (0)
  873. #define RADEON_FLUSH_CACHE() do { \
  874. OUT_RING( CP_PACKET0( RADEON_RB2D_DSTCACHE_CTLSTAT, 0 ) ); \
  875. OUT_RING( RADEON_RB2D_DC_FLUSH ); \
  876. } while (0)
  877. #define RADEON_PURGE_CACHE() do { \
  878. OUT_RING( CP_PACKET0( RADEON_RB2D_DSTCACHE_CTLSTAT, 0 ) ); \
  879. OUT_RING( RADEON_RB2D_DC_FLUSH_ALL ); \
  880. } while (0)
  881. #define RADEON_FLUSH_ZCACHE() do { \
  882. OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
  883. OUT_RING( RADEON_RB3D_ZC_FLUSH ); \
  884. } while (0)
  885. #define RADEON_PURGE_ZCACHE() do { \
  886. OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
  887. OUT_RING( RADEON_RB3D_ZC_FLUSH_ALL ); \
  888. } while (0)
  889. /* ================================================================
  890. * Misc helper macros
  891. */
  892. /* Perfbox functionality only.
  893. */
  894. #define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
  895. do { \
  896. if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \
  897. u32 head = GET_RING_HEAD( dev_priv ); \
  898. if (head == dev_priv->ring.tail) \
  899. dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \
  900. } \
  901. } while (0)
  902. #define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
  903. do { \
  904. drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv; \
  905. if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \
  906. int __ret = radeon_do_cp_idle( dev_priv ); \
  907. if ( __ret ) return __ret; \
  908. sarea_priv->last_dispatch = 0; \
  909. radeon_freelist_reset( dev ); \
  910. } \
  911. } while (0)
  912. #define RADEON_DISPATCH_AGE( age ) do { \
  913. OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \
  914. OUT_RING( age ); \
  915. } while (0)
  916. #define RADEON_FRAME_AGE( age ) do { \
  917. OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \
  918. OUT_RING( age ); \
  919. } while (0)
  920. #define RADEON_CLEAR_AGE( age ) do { \
  921. OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \
  922. OUT_RING( age ); \
  923. } while (0)
  924. /* ================================================================
  925. * Ring control
  926. */
  927. #define RADEON_VERBOSE 0
  928. #define RING_LOCALS int write, _nr; unsigned int mask; u32 *ring;
  929. #define BEGIN_RING( n ) do { \
  930. if ( RADEON_VERBOSE ) { \
  931. DRM_INFO( "BEGIN_RING( %d ) in %s\n", \
  932. n, __FUNCTION__ ); \
  933. } \
  934. if ( dev_priv->ring.space <= (n) * sizeof(u32) ) { \
  935. COMMIT_RING(); \
  936. radeon_wait_ring( dev_priv, (n) * sizeof(u32) ); \
  937. } \
  938. _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
  939. ring = dev_priv->ring.start; \
  940. write = dev_priv->ring.tail; \
  941. mask = dev_priv->ring.tail_mask; \
  942. } while (0)
  943. #define ADVANCE_RING() do { \
  944. if ( RADEON_VERBOSE ) { \
  945. DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
  946. write, dev_priv->ring.tail ); \
  947. } \
  948. if (((dev_priv->ring.tail + _nr) & mask) != write) { \
  949. DRM_ERROR( \
  950. "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
  951. ((dev_priv->ring.tail + _nr) & mask), \
  952. write, __LINE__); \
  953. } else \
  954. dev_priv->ring.tail = write; \
  955. } while (0)
  956. #define COMMIT_RING() do { \
  957. /* Flush writes to ring */ \
  958. DRM_MEMORYBARRIER(); \
  959. GET_RING_HEAD( dev_priv ); \
  960. RADEON_WRITE( RADEON_CP_RB_WPTR, dev_priv->ring.tail ); \
  961. /* read from PCI bus to ensure correct posting */ \
  962. RADEON_READ( RADEON_CP_RB_RPTR ); \
  963. } while (0)
  964. #define OUT_RING( x ) do { \
  965. if ( RADEON_VERBOSE ) { \
  966. DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
  967. (unsigned int)(x), write ); \
  968. } \
  969. ring[write++] = (x); \
  970. write &= mask; \
  971. } while (0)
  972. #define OUT_RING_REG( reg, val ) do { \
  973. OUT_RING( CP_PACKET0( reg, 0 ) ); \
  974. OUT_RING( val ); \
  975. } while (0)
  976. #define OUT_RING_TABLE( tab, sz ) do { \
  977. int _size = (sz); \
  978. int *_tab = (int *)(tab); \
  979. \
  980. if (write + _size > mask) { \
  981. int _i = (mask+1) - write; \
  982. _size -= _i; \
  983. while (_i > 0 ) { \
  984. *(int *)(ring + write) = *_tab++; \
  985. write++; \
  986. _i--; \
  987. } \
  988. write = 0; \
  989. _tab += _i; \
  990. } \
  991. while (_size > 0) { \
  992. *(ring + write) = *_tab++; \
  993. write++; \
  994. _size--; \
  995. } \
  996. write &= mask; \
  997. } while (0)
  998. #endif /* __RADEON_DRV_H__ */