pata_oldpiix.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336
  1. /*
  2. * pata_oldpiix.c - Intel PATA/SATA controllers
  3. *
  4. * (C) 2005 Red Hat <alan@redhat.com>
  5. *
  6. * Some parts based on ata_piix.c by Jeff Garzik and others.
  7. *
  8. * Early PIIX differs significantly from the later PIIX as it lacks
  9. * SITRE and the slave timing registers. This means that you have to
  10. * set timing per channel, or be clever. Libata tells us whenever it
  11. * does drive selection and we use this to reload the timings.
  12. *
  13. * Because of these behaviour differences PIIX gets its own driver module.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/pci.h>
  18. #include <linux/init.h>
  19. #include <linux/blkdev.h>
  20. #include <linux/delay.h>
  21. #include <linux/device.h>
  22. #include <scsi/scsi_host.h>
  23. #include <linux/libata.h>
  24. #include <linux/ata.h>
  25. #define DRV_NAME "pata_oldpiix"
  26. #define DRV_VERSION "0.5.2"
  27. /**
  28. * oldpiix_pre_reset - probe begin
  29. * @ap: ATA port
  30. *
  31. * Set up cable type and use generic probe init
  32. */
  33. static int oldpiix_pre_reset(struct ata_port *ap)
  34. {
  35. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  36. static const struct pci_bits oldpiix_enable_bits[] = {
  37. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  38. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  39. };
  40. if (!pci_test_config_bits(pdev, &oldpiix_enable_bits[ap->port_no]))
  41. return -ENOENT;
  42. ap->cbl = ATA_CBL_PATA40;
  43. return ata_std_prereset(ap);
  44. }
  45. /**
  46. * oldpiix_pata_error_handler - Probe specified port on PATA host controller
  47. * @ap: Port to probe
  48. * @classes:
  49. *
  50. * LOCKING:
  51. * None (inherited from caller).
  52. */
  53. static void oldpiix_pata_error_handler(struct ata_port *ap)
  54. {
  55. ata_bmdma_drive_eh(ap, oldpiix_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
  56. }
  57. /**
  58. * oldpiix_set_piomode - Initialize host controller PATA PIO timings
  59. * @ap: Port whose timings we are configuring
  60. * @adev: um
  61. *
  62. * Set PIO mode for device, in host controller PCI config space.
  63. *
  64. * LOCKING:
  65. * None (inherited from caller).
  66. */
  67. static void oldpiix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  68. {
  69. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  70. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  71. unsigned int idetm_port= ap->port_no ? 0x42 : 0x40;
  72. u16 idetm_data;
  73. int control = 0;
  74. /*
  75. * See Intel Document 298600-004 for the timing programing rules
  76. * for PIIX/ICH. Note that the early PIIX does not have the slave
  77. * timing port at 0x44.
  78. */
  79. static const /* ISP RTC */
  80. u8 timings[][2] = { { 0, 0 },
  81. { 0, 0 },
  82. { 1, 0 },
  83. { 2, 1 },
  84. { 2, 3 }, };
  85. if (pio > 2)
  86. control |= 1; /* TIME1 enable */
  87. if (ata_pio_need_iordy(adev))
  88. control |= 2; /* IE IORDY */
  89. /* Intel specifies that the PPE functionality is for disk only */
  90. if (adev->class == ATA_DEV_ATA)
  91. control |= 4; /* PPE enable */
  92. pci_read_config_word(dev, idetm_port, &idetm_data);
  93. /* Enable PPE, IE and TIME as appropriate. Clear the other
  94. drive timing bits */
  95. if (adev->devno == 0) {
  96. idetm_data &= 0xCCE0;
  97. idetm_data |= control;
  98. } else {
  99. idetm_data &= 0xCC0E;
  100. idetm_data |= (control << 4);
  101. }
  102. idetm_data |= (timings[pio][0] << 12) |
  103. (timings[pio][1] << 8);
  104. pci_write_config_word(dev, idetm_port, idetm_data);
  105. /* Track which port is configured */
  106. ap->private_data = adev;
  107. }
  108. /**
  109. * oldpiix_set_dmamode - Initialize host controller PATA DMA timings
  110. * @ap: Port whose timings we are configuring
  111. * @adev: Device to program
  112. * @isich: True if the device is an ICH and has IOCFG registers
  113. *
  114. * Set MWDMA mode for device, in host controller PCI config space.
  115. *
  116. * LOCKING:
  117. * None (inherited from caller).
  118. */
  119. static void oldpiix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  120. {
  121. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  122. u8 idetm_port = ap->port_no ? 0x42 : 0x40;
  123. u16 idetm_data;
  124. static const /* ISP RTC */
  125. u8 timings[][2] = { { 0, 0 },
  126. { 0, 0 },
  127. { 1, 0 },
  128. { 2, 1 },
  129. { 2, 3 }, };
  130. /*
  131. * MWDMA is driven by the PIO timings. We must also enable
  132. * IORDY unconditionally along with TIME1. PPE has already
  133. * been set when the PIO timing was set.
  134. */
  135. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  136. unsigned int control;
  137. const unsigned int needed_pio[3] = {
  138. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  139. };
  140. int pio = needed_pio[mwdma] - XFER_PIO_0;
  141. pci_read_config_word(dev, idetm_port, &idetm_data);
  142. control = 3; /* IORDY|TIME0 */
  143. /* Intel specifies that the PPE functionality is for disk only */
  144. if (adev->class == ATA_DEV_ATA)
  145. control |= 4; /* PPE enable */
  146. /* If the drive MWDMA is faster than it can do PIO then
  147. we must force PIO into PIO0 */
  148. if (adev->pio_mode < needed_pio[mwdma])
  149. /* Enable DMA timing only */
  150. control |= 8; /* PIO cycles in PIO0 */
  151. /* Mask out the relevant control and timing bits we will load. Also
  152. clear the other drive TIME register as a precaution */
  153. if (adev->devno == 0) {
  154. idetm_data &= 0xCCE0;
  155. idetm_data |= control;
  156. } else {
  157. idetm_data &= 0xCC0E;
  158. idetm_data |= (control << 4);
  159. }
  160. idetm_data |= (timings[pio][0] << 12) | (timings[pio][1] << 8);
  161. pci_write_config_word(dev, idetm_port, idetm_data);
  162. /* Track which port is configured */
  163. ap->private_data = adev;
  164. }
  165. /**
  166. * oldpiix_qc_issue_prot - command issue
  167. * @qc: command pending
  168. *
  169. * Called when the libata layer is about to issue a command. We wrap
  170. * this interface so that we can load the correct ATA timings if
  171. * neccessary. Our logic also clears TIME0/TIME1 for the other device so
  172. * that, even if we get this wrong, cycles to the other device will
  173. * be made PIO0.
  174. */
  175. static unsigned int oldpiix_qc_issue_prot(struct ata_queued_cmd *qc)
  176. {
  177. struct ata_port *ap = qc->ap;
  178. struct ata_device *adev = qc->dev;
  179. if (adev != ap->private_data) {
  180. if (adev->dma_mode)
  181. oldpiix_set_dmamode(ap, adev);
  182. else if (adev->pio_mode)
  183. oldpiix_set_piomode(ap, adev);
  184. }
  185. return ata_qc_issue_prot(qc);
  186. }
  187. static struct scsi_host_template oldpiix_sht = {
  188. .module = THIS_MODULE,
  189. .name = DRV_NAME,
  190. .ioctl = ata_scsi_ioctl,
  191. .queuecommand = ata_scsi_queuecmd,
  192. .can_queue = ATA_DEF_QUEUE,
  193. .this_id = ATA_SHT_THIS_ID,
  194. .sg_tablesize = LIBATA_MAX_PRD,
  195. .max_sectors = ATA_MAX_SECTORS,
  196. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  197. .emulated = ATA_SHT_EMULATED,
  198. .use_clustering = ATA_SHT_USE_CLUSTERING,
  199. .proc_name = DRV_NAME,
  200. .dma_boundary = ATA_DMA_BOUNDARY,
  201. .slave_configure = ata_scsi_slave_config,
  202. .bios_param = ata_std_bios_param,
  203. };
  204. static const struct ata_port_operations oldpiix_pata_ops = {
  205. .port_disable = ata_port_disable,
  206. .set_piomode = oldpiix_set_piomode,
  207. .set_dmamode = oldpiix_set_dmamode,
  208. .mode_filter = ata_pci_default_filter,
  209. .tf_load = ata_tf_load,
  210. .tf_read = ata_tf_read,
  211. .check_status = ata_check_status,
  212. .exec_command = ata_exec_command,
  213. .dev_select = ata_std_dev_select,
  214. .freeze = ata_bmdma_freeze,
  215. .thaw = ata_bmdma_thaw,
  216. .error_handler = oldpiix_pata_error_handler,
  217. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  218. .bmdma_setup = ata_bmdma_setup,
  219. .bmdma_start = ata_bmdma_start,
  220. .bmdma_stop = ata_bmdma_stop,
  221. .bmdma_status = ata_bmdma_status,
  222. .qc_prep = ata_qc_prep,
  223. .qc_issue = oldpiix_qc_issue_prot,
  224. .data_xfer = ata_pio_data_xfer,
  225. .irq_handler = ata_interrupt,
  226. .irq_clear = ata_bmdma_irq_clear,
  227. .port_start = ata_port_start,
  228. .port_stop = ata_port_stop,
  229. .host_stop = ata_host_stop,
  230. };
  231. /**
  232. * oldpiix_init_one - Register PIIX ATA PCI device with kernel services
  233. * @pdev: PCI device to register
  234. * @ent: Entry in oldpiix_pci_tbl matching with @pdev
  235. *
  236. * Called from kernel PCI layer. We probe for combined mode (sigh),
  237. * and then hand over control to libata, for it to do the rest.
  238. *
  239. * LOCKING:
  240. * Inherited from PCI layer (may sleep).
  241. *
  242. * RETURNS:
  243. * Zero on success, or -ERRNO value.
  244. */
  245. static int oldpiix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  246. {
  247. static int printed_version;
  248. static struct ata_port_info info = {
  249. .sht = &oldpiix_sht,
  250. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_SRST,
  251. .pio_mask = 0x1f, /* pio0-4 */
  252. .mwdma_mask = 0x07, /* mwdma1-2 */
  253. .port_ops = &oldpiix_pata_ops,
  254. };
  255. static struct ata_port_info *port_info[2] = { &info, &info };
  256. if (!printed_version++)
  257. dev_printk(KERN_DEBUG, &pdev->dev,
  258. "version " DRV_VERSION "\n");
  259. return ata_pci_init_one(pdev, port_info, 2);
  260. }
  261. static const struct pci_device_id oldpiix_pci_tbl[] = {
  262. { PCI_DEVICE(0x8086, 0x1230), },
  263. { } /* terminate list */
  264. };
  265. static struct pci_driver oldpiix_pci_driver = {
  266. .name = DRV_NAME,
  267. .id_table = oldpiix_pci_tbl,
  268. .probe = oldpiix_init_one,
  269. .remove = ata_pci_remove_one,
  270. };
  271. static int __init oldpiix_init(void)
  272. {
  273. return pci_register_driver(&oldpiix_pci_driver);
  274. }
  275. static void __exit oldpiix_exit(void)
  276. {
  277. pci_unregister_driver(&oldpiix_pci_driver);
  278. }
  279. module_init(oldpiix_init);
  280. module_exit(oldpiix_exit);
  281. MODULE_AUTHOR("Alan Cox");
  282. MODULE_DESCRIPTION("SCSI low-level driver for early PIIX series controllers");
  283. MODULE_LICENSE("GPL");
  284. MODULE_DEVICE_TABLE(pci, oldpiix_pci_tbl);
  285. MODULE_VERSION(DRV_VERSION);