libata-core.c 148 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176
  1. /*
  2. * libata-core.c - helper library for ATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2004 Red Hat, Inc. All rights reserved.
  9. * Copyright 2003-2004 Jeff Garzik
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/DocBook/libata.*
  29. *
  30. * Hardware documentation available from http://www.t13.org/ and
  31. * http://www.sata-io.org/
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/list.h>
  39. #include <linux/mm.h>
  40. #include <linux/highmem.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/blkdev.h>
  43. #include <linux/delay.h>
  44. #include <linux/timer.h>
  45. #include <linux/interrupt.h>
  46. #include <linux/completion.h>
  47. #include <linux/suspend.h>
  48. #include <linux/workqueue.h>
  49. #include <linux/jiffies.h>
  50. #include <linux/scatterlist.h>
  51. #include <scsi/scsi.h>
  52. #include <scsi/scsi_cmnd.h>
  53. #include <scsi/scsi_host.h>
  54. #include <linux/libata.h>
  55. #include <asm/io.h>
  56. #include <asm/semaphore.h>
  57. #include <asm/byteorder.h>
  58. #include "libata.h"
  59. /* debounce timing parameters in msecs { interval, duration, timeout } */
  60. const unsigned long sata_deb_timing_normal[] = { 5, 100, 2000 };
  61. const unsigned long sata_deb_timing_hotplug[] = { 25, 500, 2000 };
  62. const unsigned long sata_deb_timing_long[] = { 100, 2000, 5000 };
  63. static unsigned int ata_dev_init_params(struct ata_device *dev,
  64. u16 heads, u16 sectors);
  65. static unsigned int ata_dev_set_xfermode(struct ata_device *dev);
  66. static void ata_dev_xfermask(struct ata_device *dev);
  67. static unsigned int ata_unique_id = 1;
  68. static struct workqueue_struct *ata_wq;
  69. struct workqueue_struct *ata_aux_wq;
  70. int atapi_enabled = 1;
  71. module_param(atapi_enabled, int, 0444);
  72. MODULE_PARM_DESC(atapi_enabled, "Enable discovery of ATAPI devices (0=off, 1=on)");
  73. int atapi_dmadir = 0;
  74. module_param(atapi_dmadir, int, 0444);
  75. MODULE_PARM_DESC(atapi_dmadir, "Enable ATAPI DMADIR bridge support (0=off, 1=on)");
  76. int libata_fua = 0;
  77. module_param_named(fua, libata_fua, int, 0444);
  78. MODULE_PARM_DESC(fua, "FUA support (0=off, 1=on)");
  79. static int ata_probe_timeout = ATA_TMOUT_INTERNAL / HZ;
  80. module_param(ata_probe_timeout, int, 0444);
  81. MODULE_PARM_DESC(ata_probe_timeout, "Set ATA probing timeout (seconds)");
  82. MODULE_AUTHOR("Jeff Garzik");
  83. MODULE_DESCRIPTION("Library module for ATA devices");
  84. MODULE_LICENSE("GPL");
  85. MODULE_VERSION(DRV_VERSION);
  86. /**
  87. * ata_tf_to_fis - Convert ATA taskfile to SATA FIS structure
  88. * @tf: Taskfile to convert
  89. * @fis: Buffer into which data will output
  90. * @pmp: Port multiplier port
  91. *
  92. * Converts a standard ATA taskfile to a Serial ATA
  93. * FIS structure (Register - Host to Device).
  94. *
  95. * LOCKING:
  96. * Inherited from caller.
  97. */
  98. void ata_tf_to_fis(const struct ata_taskfile *tf, u8 *fis, u8 pmp)
  99. {
  100. fis[0] = 0x27; /* Register - Host to Device FIS */
  101. fis[1] = (pmp & 0xf) | (1 << 7); /* Port multiplier number,
  102. bit 7 indicates Command FIS */
  103. fis[2] = tf->command;
  104. fis[3] = tf->feature;
  105. fis[4] = tf->lbal;
  106. fis[5] = tf->lbam;
  107. fis[6] = tf->lbah;
  108. fis[7] = tf->device;
  109. fis[8] = tf->hob_lbal;
  110. fis[9] = tf->hob_lbam;
  111. fis[10] = tf->hob_lbah;
  112. fis[11] = tf->hob_feature;
  113. fis[12] = tf->nsect;
  114. fis[13] = tf->hob_nsect;
  115. fis[14] = 0;
  116. fis[15] = tf->ctl;
  117. fis[16] = 0;
  118. fis[17] = 0;
  119. fis[18] = 0;
  120. fis[19] = 0;
  121. }
  122. /**
  123. * ata_tf_from_fis - Convert SATA FIS to ATA taskfile
  124. * @fis: Buffer from which data will be input
  125. * @tf: Taskfile to output
  126. *
  127. * Converts a serial ATA FIS structure to a standard ATA taskfile.
  128. *
  129. * LOCKING:
  130. * Inherited from caller.
  131. */
  132. void ata_tf_from_fis(const u8 *fis, struct ata_taskfile *tf)
  133. {
  134. tf->command = fis[2]; /* status */
  135. tf->feature = fis[3]; /* error */
  136. tf->lbal = fis[4];
  137. tf->lbam = fis[5];
  138. tf->lbah = fis[6];
  139. tf->device = fis[7];
  140. tf->hob_lbal = fis[8];
  141. tf->hob_lbam = fis[9];
  142. tf->hob_lbah = fis[10];
  143. tf->nsect = fis[12];
  144. tf->hob_nsect = fis[13];
  145. }
  146. static const u8 ata_rw_cmds[] = {
  147. /* pio multi */
  148. ATA_CMD_READ_MULTI,
  149. ATA_CMD_WRITE_MULTI,
  150. ATA_CMD_READ_MULTI_EXT,
  151. ATA_CMD_WRITE_MULTI_EXT,
  152. 0,
  153. 0,
  154. 0,
  155. ATA_CMD_WRITE_MULTI_FUA_EXT,
  156. /* pio */
  157. ATA_CMD_PIO_READ,
  158. ATA_CMD_PIO_WRITE,
  159. ATA_CMD_PIO_READ_EXT,
  160. ATA_CMD_PIO_WRITE_EXT,
  161. 0,
  162. 0,
  163. 0,
  164. 0,
  165. /* dma */
  166. ATA_CMD_READ,
  167. ATA_CMD_WRITE,
  168. ATA_CMD_READ_EXT,
  169. ATA_CMD_WRITE_EXT,
  170. 0,
  171. 0,
  172. 0,
  173. ATA_CMD_WRITE_FUA_EXT
  174. };
  175. /**
  176. * ata_rwcmd_protocol - set taskfile r/w commands and protocol
  177. * @qc: command to examine and configure
  178. *
  179. * Examine the device configuration and tf->flags to calculate
  180. * the proper read/write commands and protocol to use.
  181. *
  182. * LOCKING:
  183. * caller.
  184. */
  185. int ata_rwcmd_protocol(struct ata_queued_cmd *qc)
  186. {
  187. struct ata_taskfile *tf = &qc->tf;
  188. struct ata_device *dev = qc->dev;
  189. u8 cmd;
  190. int index, fua, lba48, write;
  191. fua = (tf->flags & ATA_TFLAG_FUA) ? 4 : 0;
  192. lba48 = (tf->flags & ATA_TFLAG_LBA48) ? 2 : 0;
  193. write = (tf->flags & ATA_TFLAG_WRITE) ? 1 : 0;
  194. if (dev->flags & ATA_DFLAG_PIO) {
  195. tf->protocol = ATA_PROT_PIO;
  196. index = dev->multi_count ? 0 : 8;
  197. } else if (lba48 && (qc->ap->flags & ATA_FLAG_PIO_LBA48)) {
  198. /* Unable to use DMA due to host limitation */
  199. tf->protocol = ATA_PROT_PIO;
  200. index = dev->multi_count ? 0 : 8;
  201. } else {
  202. tf->protocol = ATA_PROT_DMA;
  203. index = 16;
  204. }
  205. cmd = ata_rw_cmds[index + fua + lba48 + write];
  206. if (cmd) {
  207. tf->command = cmd;
  208. return 0;
  209. }
  210. return -1;
  211. }
  212. /**
  213. * ata_pack_xfermask - Pack pio, mwdma and udma masks into xfer_mask
  214. * @pio_mask: pio_mask
  215. * @mwdma_mask: mwdma_mask
  216. * @udma_mask: udma_mask
  217. *
  218. * Pack @pio_mask, @mwdma_mask and @udma_mask into a single
  219. * unsigned int xfer_mask.
  220. *
  221. * LOCKING:
  222. * None.
  223. *
  224. * RETURNS:
  225. * Packed xfer_mask.
  226. */
  227. static unsigned int ata_pack_xfermask(unsigned int pio_mask,
  228. unsigned int mwdma_mask,
  229. unsigned int udma_mask)
  230. {
  231. return ((pio_mask << ATA_SHIFT_PIO) & ATA_MASK_PIO) |
  232. ((mwdma_mask << ATA_SHIFT_MWDMA) & ATA_MASK_MWDMA) |
  233. ((udma_mask << ATA_SHIFT_UDMA) & ATA_MASK_UDMA);
  234. }
  235. /**
  236. * ata_unpack_xfermask - Unpack xfer_mask into pio, mwdma and udma masks
  237. * @xfer_mask: xfer_mask to unpack
  238. * @pio_mask: resulting pio_mask
  239. * @mwdma_mask: resulting mwdma_mask
  240. * @udma_mask: resulting udma_mask
  241. *
  242. * Unpack @xfer_mask into @pio_mask, @mwdma_mask and @udma_mask.
  243. * Any NULL distination masks will be ignored.
  244. */
  245. static void ata_unpack_xfermask(unsigned int xfer_mask,
  246. unsigned int *pio_mask,
  247. unsigned int *mwdma_mask,
  248. unsigned int *udma_mask)
  249. {
  250. if (pio_mask)
  251. *pio_mask = (xfer_mask & ATA_MASK_PIO) >> ATA_SHIFT_PIO;
  252. if (mwdma_mask)
  253. *mwdma_mask = (xfer_mask & ATA_MASK_MWDMA) >> ATA_SHIFT_MWDMA;
  254. if (udma_mask)
  255. *udma_mask = (xfer_mask & ATA_MASK_UDMA) >> ATA_SHIFT_UDMA;
  256. }
  257. static const struct ata_xfer_ent {
  258. int shift, bits;
  259. u8 base;
  260. } ata_xfer_tbl[] = {
  261. { ATA_SHIFT_PIO, ATA_BITS_PIO, XFER_PIO_0 },
  262. { ATA_SHIFT_MWDMA, ATA_BITS_MWDMA, XFER_MW_DMA_0 },
  263. { ATA_SHIFT_UDMA, ATA_BITS_UDMA, XFER_UDMA_0 },
  264. { -1, },
  265. };
  266. /**
  267. * ata_xfer_mask2mode - Find matching XFER_* for the given xfer_mask
  268. * @xfer_mask: xfer_mask of interest
  269. *
  270. * Return matching XFER_* value for @xfer_mask. Only the highest
  271. * bit of @xfer_mask is considered.
  272. *
  273. * LOCKING:
  274. * None.
  275. *
  276. * RETURNS:
  277. * Matching XFER_* value, 0 if no match found.
  278. */
  279. static u8 ata_xfer_mask2mode(unsigned int xfer_mask)
  280. {
  281. int highbit = fls(xfer_mask) - 1;
  282. const struct ata_xfer_ent *ent;
  283. for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
  284. if (highbit >= ent->shift && highbit < ent->shift + ent->bits)
  285. return ent->base + highbit - ent->shift;
  286. return 0;
  287. }
  288. /**
  289. * ata_xfer_mode2mask - Find matching xfer_mask for XFER_*
  290. * @xfer_mode: XFER_* of interest
  291. *
  292. * Return matching xfer_mask for @xfer_mode.
  293. *
  294. * LOCKING:
  295. * None.
  296. *
  297. * RETURNS:
  298. * Matching xfer_mask, 0 if no match found.
  299. */
  300. static unsigned int ata_xfer_mode2mask(u8 xfer_mode)
  301. {
  302. const struct ata_xfer_ent *ent;
  303. for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
  304. if (xfer_mode >= ent->base && xfer_mode < ent->base + ent->bits)
  305. return 1 << (ent->shift + xfer_mode - ent->base);
  306. return 0;
  307. }
  308. /**
  309. * ata_xfer_mode2shift - Find matching xfer_shift for XFER_*
  310. * @xfer_mode: XFER_* of interest
  311. *
  312. * Return matching xfer_shift for @xfer_mode.
  313. *
  314. * LOCKING:
  315. * None.
  316. *
  317. * RETURNS:
  318. * Matching xfer_shift, -1 if no match found.
  319. */
  320. static int ata_xfer_mode2shift(unsigned int xfer_mode)
  321. {
  322. const struct ata_xfer_ent *ent;
  323. for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
  324. if (xfer_mode >= ent->base && xfer_mode < ent->base + ent->bits)
  325. return ent->shift;
  326. return -1;
  327. }
  328. /**
  329. * ata_mode_string - convert xfer_mask to string
  330. * @xfer_mask: mask of bits supported; only highest bit counts.
  331. *
  332. * Determine string which represents the highest speed
  333. * (highest bit in @modemask).
  334. *
  335. * LOCKING:
  336. * None.
  337. *
  338. * RETURNS:
  339. * Constant C string representing highest speed listed in
  340. * @mode_mask, or the constant C string "<n/a>".
  341. */
  342. static const char *ata_mode_string(unsigned int xfer_mask)
  343. {
  344. static const char * const xfer_mode_str[] = {
  345. "PIO0",
  346. "PIO1",
  347. "PIO2",
  348. "PIO3",
  349. "PIO4",
  350. "PIO5",
  351. "PIO6",
  352. "MWDMA0",
  353. "MWDMA1",
  354. "MWDMA2",
  355. "MWDMA3",
  356. "MWDMA4",
  357. "UDMA/16",
  358. "UDMA/25",
  359. "UDMA/33",
  360. "UDMA/44",
  361. "UDMA/66",
  362. "UDMA/100",
  363. "UDMA/133",
  364. "UDMA7",
  365. };
  366. int highbit;
  367. highbit = fls(xfer_mask) - 1;
  368. if (highbit >= 0 && highbit < ARRAY_SIZE(xfer_mode_str))
  369. return xfer_mode_str[highbit];
  370. return "<n/a>";
  371. }
  372. static const char *sata_spd_string(unsigned int spd)
  373. {
  374. static const char * const spd_str[] = {
  375. "1.5 Gbps",
  376. "3.0 Gbps",
  377. };
  378. if (spd == 0 || (spd - 1) >= ARRAY_SIZE(spd_str))
  379. return "<unknown>";
  380. return spd_str[spd - 1];
  381. }
  382. void ata_dev_disable(struct ata_device *dev)
  383. {
  384. if (ata_dev_enabled(dev) && ata_msg_drv(dev->ap)) {
  385. ata_dev_printk(dev, KERN_WARNING, "disabled\n");
  386. dev->class++;
  387. }
  388. }
  389. /**
  390. * ata_pio_devchk - PATA device presence detection
  391. * @ap: ATA channel to examine
  392. * @device: Device to examine (starting at zero)
  393. *
  394. * This technique was originally described in
  395. * Hale Landis's ATADRVR (www.ata-atapi.com), and
  396. * later found its way into the ATA/ATAPI spec.
  397. *
  398. * Write a pattern to the ATA shadow registers,
  399. * and if a device is present, it will respond by
  400. * correctly storing and echoing back the
  401. * ATA shadow register contents.
  402. *
  403. * LOCKING:
  404. * caller.
  405. */
  406. static unsigned int ata_pio_devchk(struct ata_port *ap,
  407. unsigned int device)
  408. {
  409. struct ata_ioports *ioaddr = &ap->ioaddr;
  410. u8 nsect, lbal;
  411. ap->ops->dev_select(ap, device);
  412. outb(0x55, ioaddr->nsect_addr);
  413. outb(0xaa, ioaddr->lbal_addr);
  414. outb(0xaa, ioaddr->nsect_addr);
  415. outb(0x55, ioaddr->lbal_addr);
  416. outb(0x55, ioaddr->nsect_addr);
  417. outb(0xaa, ioaddr->lbal_addr);
  418. nsect = inb(ioaddr->nsect_addr);
  419. lbal = inb(ioaddr->lbal_addr);
  420. if ((nsect == 0x55) && (lbal == 0xaa))
  421. return 1; /* we found a device */
  422. return 0; /* nothing found */
  423. }
  424. /**
  425. * ata_mmio_devchk - PATA device presence detection
  426. * @ap: ATA channel to examine
  427. * @device: Device to examine (starting at zero)
  428. *
  429. * This technique was originally described in
  430. * Hale Landis's ATADRVR (www.ata-atapi.com), and
  431. * later found its way into the ATA/ATAPI spec.
  432. *
  433. * Write a pattern to the ATA shadow registers,
  434. * and if a device is present, it will respond by
  435. * correctly storing and echoing back the
  436. * ATA shadow register contents.
  437. *
  438. * LOCKING:
  439. * caller.
  440. */
  441. static unsigned int ata_mmio_devchk(struct ata_port *ap,
  442. unsigned int device)
  443. {
  444. struct ata_ioports *ioaddr = &ap->ioaddr;
  445. u8 nsect, lbal;
  446. ap->ops->dev_select(ap, device);
  447. writeb(0x55, (void __iomem *) ioaddr->nsect_addr);
  448. writeb(0xaa, (void __iomem *) ioaddr->lbal_addr);
  449. writeb(0xaa, (void __iomem *) ioaddr->nsect_addr);
  450. writeb(0x55, (void __iomem *) ioaddr->lbal_addr);
  451. writeb(0x55, (void __iomem *) ioaddr->nsect_addr);
  452. writeb(0xaa, (void __iomem *) ioaddr->lbal_addr);
  453. nsect = readb((void __iomem *) ioaddr->nsect_addr);
  454. lbal = readb((void __iomem *) ioaddr->lbal_addr);
  455. if ((nsect == 0x55) && (lbal == 0xaa))
  456. return 1; /* we found a device */
  457. return 0; /* nothing found */
  458. }
  459. /**
  460. * ata_devchk - PATA device presence detection
  461. * @ap: ATA channel to examine
  462. * @device: Device to examine (starting at zero)
  463. *
  464. * Dispatch ATA device presence detection, depending
  465. * on whether we are using PIO or MMIO to talk to the
  466. * ATA shadow registers.
  467. *
  468. * LOCKING:
  469. * caller.
  470. */
  471. static unsigned int ata_devchk(struct ata_port *ap,
  472. unsigned int device)
  473. {
  474. if (ap->flags & ATA_FLAG_MMIO)
  475. return ata_mmio_devchk(ap, device);
  476. return ata_pio_devchk(ap, device);
  477. }
  478. /**
  479. * ata_dev_classify - determine device type based on ATA-spec signature
  480. * @tf: ATA taskfile register set for device to be identified
  481. *
  482. * Determine from taskfile register contents whether a device is
  483. * ATA or ATAPI, as per "Signature and persistence" section
  484. * of ATA/PI spec (volume 1, sect 5.14).
  485. *
  486. * LOCKING:
  487. * None.
  488. *
  489. * RETURNS:
  490. * Device type, %ATA_DEV_ATA, %ATA_DEV_ATAPI, or %ATA_DEV_UNKNOWN
  491. * the event of failure.
  492. */
  493. unsigned int ata_dev_classify(const struct ata_taskfile *tf)
  494. {
  495. /* Apple's open source Darwin code hints that some devices only
  496. * put a proper signature into the LBA mid/high registers,
  497. * So, we only check those. It's sufficient for uniqueness.
  498. */
  499. if (((tf->lbam == 0) && (tf->lbah == 0)) ||
  500. ((tf->lbam == 0x3c) && (tf->lbah == 0xc3))) {
  501. DPRINTK("found ATA device by sig\n");
  502. return ATA_DEV_ATA;
  503. }
  504. if (((tf->lbam == 0x14) && (tf->lbah == 0xeb)) ||
  505. ((tf->lbam == 0x69) && (tf->lbah == 0x96))) {
  506. DPRINTK("found ATAPI device by sig\n");
  507. return ATA_DEV_ATAPI;
  508. }
  509. DPRINTK("unknown device\n");
  510. return ATA_DEV_UNKNOWN;
  511. }
  512. /**
  513. * ata_dev_try_classify - Parse returned ATA device signature
  514. * @ap: ATA channel to examine
  515. * @device: Device to examine (starting at zero)
  516. * @r_err: Value of error register on completion
  517. *
  518. * After an event -- SRST, E.D.D., or SATA COMRESET -- occurs,
  519. * an ATA/ATAPI-defined set of values is placed in the ATA
  520. * shadow registers, indicating the results of device detection
  521. * and diagnostics.
  522. *
  523. * Select the ATA device, and read the values from the ATA shadow
  524. * registers. Then parse according to the Error register value,
  525. * and the spec-defined values examined by ata_dev_classify().
  526. *
  527. * LOCKING:
  528. * caller.
  529. *
  530. * RETURNS:
  531. * Device type - %ATA_DEV_ATA, %ATA_DEV_ATAPI or %ATA_DEV_NONE.
  532. */
  533. static unsigned int
  534. ata_dev_try_classify(struct ata_port *ap, unsigned int device, u8 *r_err)
  535. {
  536. struct ata_taskfile tf;
  537. unsigned int class;
  538. u8 err;
  539. ap->ops->dev_select(ap, device);
  540. memset(&tf, 0, sizeof(tf));
  541. ap->ops->tf_read(ap, &tf);
  542. err = tf.feature;
  543. if (r_err)
  544. *r_err = err;
  545. /* see if device passed diags: if master then continue and warn later */
  546. if (err == 0 && device == 0)
  547. /* diagnostic fail : do nothing _YET_ */
  548. ap->device[device].horkage |= ATA_HORKAGE_DIAGNOSTIC;
  549. else if (err == 1)
  550. /* do nothing */ ;
  551. else if ((device == 0) && (err == 0x81))
  552. /* do nothing */ ;
  553. else
  554. return ATA_DEV_NONE;
  555. /* determine if device is ATA or ATAPI */
  556. class = ata_dev_classify(&tf);
  557. if (class == ATA_DEV_UNKNOWN)
  558. return ATA_DEV_NONE;
  559. if ((class == ATA_DEV_ATA) && (ata_chk_status(ap) == 0))
  560. return ATA_DEV_NONE;
  561. return class;
  562. }
  563. /**
  564. * ata_id_string - Convert IDENTIFY DEVICE page into string
  565. * @id: IDENTIFY DEVICE results we will examine
  566. * @s: string into which data is output
  567. * @ofs: offset into identify device page
  568. * @len: length of string to return. must be an even number.
  569. *
  570. * The strings in the IDENTIFY DEVICE page are broken up into
  571. * 16-bit chunks. Run through the string, and output each
  572. * 8-bit chunk linearly, regardless of platform.
  573. *
  574. * LOCKING:
  575. * caller.
  576. */
  577. void ata_id_string(const u16 *id, unsigned char *s,
  578. unsigned int ofs, unsigned int len)
  579. {
  580. unsigned int c;
  581. while (len > 0) {
  582. c = id[ofs] >> 8;
  583. *s = c;
  584. s++;
  585. c = id[ofs] & 0xff;
  586. *s = c;
  587. s++;
  588. ofs++;
  589. len -= 2;
  590. }
  591. }
  592. /**
  593. * ata_id_c_string - Convert IDENTIFY DEVICE page into C string
  594. * @id: IDENTIFY DEVICE results we will examine
  595. * @s: string into which data is output
  596. * @ofs: offset into identify device page
  597. * @len: length of string to return. must be an odd number.
  598. *
  599. * This function is identical to ata_id_string except that it
  600. * trims trailing spaces and terminates the resulting string with
  601. * null. @len must be actual maximum length (even number) + 1.
  602. *
  603. * LOCKING:
  604. * caller.
  605. */
  606. void ata_id_c_string(const u16 *id, unsigned char *s,
  607. unsigned int ofs, unsigned int len)
  608. {
  609. unsigned char *p;
  610. WARN_ON(!(len & 1));
  611. ata_id_string(id, s, ofs, len - 1);
  612. p = s + strnlen(s, len - 1);
  613. while (p > s && p[-1] == ' ')
  614. p--;
  615. *p = '\0';
  616. }
  617. static u64 ata_id_n_sectors(const u16 *id)
  618. {
  619. if (ata_id_has_lba(id)) {
  620. if (ata_id_has_lba48(id))
  621. return ata_id_u64(id, 100);
  622. else
  623. return ata_id_u32(id, 60);
  624. } else {
  625. if (ata_id_current_chs_valid(id))
  626. return ata_id_u32(id, 57);
  627. else
  628. return id[1] * id[3] * id[6];
  629. }
  630. }
  631. /**
  632. * ata_noop_dev_select - Select device 0/1 on ATA bus
  633. * @ap: ATA channel to manipulate
  634. * @device: ATA device (numbered from zero) to select
  635. *
  636. * This function performs no actual function.
  637. *
  638. * May be used as the dev_select() entry in ata_port_operations.
  639. *
  640. * LOCKING:
  641. * caller.
  642. */
  643. void ata_noop_dev_select (struct ata_port *ap, unsigned int device)
  644. {
  645. }
  646. /**
  647. * ata_std_dev_select - Select device 0/1 on ATA bus
  648. * @ap: ATA channel to manipulate
  649. * @device: ATA device (numbered from zero) to select
  650. *
  651. * Use the method defined in the ATA specification to
  652. * make either device 0, or device 1, active on the
  653. * ATA channel. Works with both PIO and MMIO.
  654. *
  655. * May be used as the dev_select() entry in ata_port_operations.
  656. *
  657. * LOCKING:
  658. * caller.
  659. */
  660. void ata_std_dev_select (struct ata_port *ap, unsigned int device)
  661. {
  662. u8 tmp;
  663. if (device == 0)
  664. tmp = ATA_DEVICE_OBS;
  665. else
  666. tmp = ATA_DEVICE_OBS | ATA_DEV1;
  667. if (ap->flags & ATA_FLAG_MMIO) {
  668. writeb(tmp, (void __iomem *) ap->ioaddr.device_addr);
  669. } else {
  670. outb(tmp, ap->ioaddr.device_addr);
  671. }
  672. ata_pause(ap); /* needed; also flushes, for mmio */
  673. }
  674. /**
  675. * ata_dev_select - Select device 0/1 on ATA bus
  676. * @ap: ATA channel to manipulate
  677. * @device: ATA device (numbered from zero) to select
  678. * @wait: non-zero to wait for Status register BSY bit to clear
  679. * @can_sleep: non-zero if context allows sleeping
  680. *
  681. * Use the method defined in the ATA specification to
  682. * make either device 0, or device 1, active on the
  683. * ATA channel.
  684. *
  685. * This is a high-level version of ata_std_dev_select(),
  686. * which additionally provides the services of inserting
  687. * the proper pauses and status polling, where needed.
  688. *
  689. * LOCKING:
  690. * caller.
  691. */
  692. void ata_dev_select(struct ata_port *ap, unsigned int device,
  693. unsigned int wait, unsigned int can_sleep)
  694. {
  695. if (ata_msg_probe(ap))
  696. ata_port_printk(ap, KERN_INFO, "ata_dev_select: ENTER, ata%u: "
  697. "device %u, wait %u\n", ap->id, device, wait);
  698. if (wait)
  699. ata_wait_idle(ap);
  700. ap->ops->dev_select(ap, device);
  701. if (wait) {
  702. if (can_sleep && ap->device[device].class == ATA_DEV_ATAPI)
  703. msleep(150);
  704. ata_wait_idle(ap);
  705. }
  706. }
  707. /**
  708. * ata_dump_id - IDENTIFY DEVICE info debugging output
  709. * @id: IDENTIFY DEVICE page to dump
  710. *
  711. * Dump selected 16-bit words from the given IDENTIFY DEVICE
  712. * page.
  713. *
  714. * LOCKING:
  715. * caller.
  716. */
  717. static inline void ata_dump_id(const u16 *id)
  718. {
  719. DPRINTK("49==0x%04x "
  720. "53==0x%04x "
  721. "63==0x%04x "
  722. "64==0x%04x "
  723. "75==0x%04x \n",
  724. id[49],
  725. id[53],
  726. id[63],
  727. id[64],
  728. id[75]);
  729. DPRINTK("80==0x%04x "
  730. "81==0x%04x "
  731. "82==0x%04x "
  732. "83==0x%04x "
  733. "84==0x%04x \n",
  734. id[80],
  735. id[81],
  736. id[82],
  737. id[83],
  738. id[84]);
  739. DPRINTK("88==0x%04x "
  740. "93==0x%04x\n",
  741. id[88],
  742. id[93]);
  743. }
  744. /**
  745. * ata_id_xfermask - Compute xfermask from the given IDENTIFY data
  746. * @id: IDENTIFY data to compute xfer mask from
  747. *
  748. * Compute the xfermask for this device. This is not as trivial
  749. * as it seems if we must consider early devices correctly.
  750. *
  751. * FIXME: pre IDE drive timing (do we care ?).
  752. *
  753. * LOCKING:
  754. * None.
  755. *
  756. * RETURNS:
  757. * Computed xfermask
  758. */
  759. static unsigned int ata_id_xfermask(const u16 *id)
  760. {
  761. unsigned int pio_mask, mwdma_mask, udma_mask;
  762. /* Usual case. Word 53 indicates word 64 is valid */
  763. if (id[ATA_ID_FIELD_VALID] & (1 << 1)) {
  764. pio_mask = id[ATA_ID_PIO_MODES] & 0x03;
  765. pio_mask <<= 3;
  766. pio_mask |= 0x7;
  767. } else {
  768. /* If word 64 isn't valid then Word 51 high byte holds
  769. * the PIO timing number for the maximum. Turn it into
  770. * a mask.
  771. */
  772. pio_mask = (2 << (id[ATA_ID_OLD_PIO_MODES] & 0xFF)) - 1 ;
  773. /* But wait.. there's more. Design your standards by
  774. * committee and you too can get a free iordy field to
  775. * process. However its the speeds not the modes that
  776. * are supported... Note drivers using the timing API
  777. * will get this right anyway
  778. */
  779. }
  780. mwdma_mask = id[ATA_ID_MWDMA_MODES] & 0x07;
  781. if (ata_id_is_cfa(id)) {
  782. /*
  783. * Process compact flash extended modes
  784. */
  785. int pio = id[163] & 0x7;
  786. int dma = (id[163] >> 3) & 7;
  787. if (pio)
  788. pio_mask |= (1 << 5);
  789. if (pio > 1)
  790. pio_mask |= (1 << 6);
  791. if (dma)
  792. mwdma_mask |= (1 << 3);
  793. if (dma > 1)
  794. mwdma_mask |= (1 << 4);
  795. }
  796. udma_mask = 0;
  797. if (id[ATA_ID_FIELD_VALID] & (1 << 2))
  798. udma_mask = id[ATA_ID_UDMA_MODES] & 0xff;
  799. return ata_pack_xfermask(pio_mask, mwdma_mask, udma_mask);
  800. }
  801. /**
  802. * ata_port_queue_task - Queue port_task
  803. * @ap: The ata_port to queue port_task for
  804. * @fn: workqueue function to be scheduled
  805. * @data: data value to pass to workqueue function
  806. * @delay: delay time for workqueue function
  807. *
  808. * Schedule @fn(@data) for execution after @delay jiffies using
  809. * port_task. There is one port_task per port and it's the
  810. * user(low level driver)'s responsibility to make sure that only
  811. * one task is active at any given time.
  812. *
  813. * libata core layer takes care of synchronization between
  814. * port_task and EH. ata_port_queue_task() may be ignored for EH
  815. * synchronization.
  816. *
  817. * LOCKING:
  818. * Inherited from caller.
  819. */
  820. void ata_port_queue_task(struct ata_port *ap, void (*fn)(void *), void *data,
  821. unsigned long delay)
  822. {
  823. int rc;
  824. if (ap->pflags & ATA_PFLAG_FLUSH_PORT_TASK)
  825. return;
  826. PREPARE_WORK(&ap->port_task, fn, data);
  827. if (!delay)
  828. rc = queue_work(ata_wq, &ap->port_task);
  829. else
  830. rc = queue_delayed_work(ata_wq, &ap->port_task, delay);
  831. /* rc == 0 means that another user is using port task */
  832. WARN_ON(rc == 0);
  833. }
  834. /**
  835. * ata_port_flush_task - Flush port_task
  836. * @ap: The ata_port to flush port_task for
  837. *
  838. * After this function completes, port_task is guranteed not to
  839. * be running or scheduled.
  840. *
  841. * LOCKING:
  842. * Kernel thread context (may sleep)
  843. */
  844. void ata_port_flush_task(struct ata_port *ap)
  845. {
  846. unsigned long flags;
  847. DPRINTK("ENTER\n");
  848. spin_lock_irqsave(ap->lock, flags);
  849. ap->pflags |= ATA_PFLAG_FLUSH_PORT_TASK;
  850. spin_unlock_irqrestore(ap->lock, flags);
  851. DPRINTK("flush #1\n");
  852. flush_workqueue(ata_wq);
  853. /*
  854. * At this point, if a task is running, it's guaranteed to see
  855. * the FLUSH flag; thus, it will never queue pio tasks again.
  856. * Cancel and flush.
  857. */
  858. if (!cancel_delayed_work(&ap->port_task)) {
  859. if (ata_msg_ctl(ap))
  860. ata_port_printk(ap, KERN_DEBUG, "%s: flush #2\n",
  861. __FUNCTION__);
  862. flush_workqueue(ata_wq);
  863. }
  864. spin_lock_irqsave(ap->lock, flags);
  865. ap->pflags &= ~ATA_PFLAG_FLUSH_PORT_TASK;
  866. spin_unlock_irqrestore(ap->lock, flags);
  867. if (ata_msg_ctl(ap))
  868. ata_port_printk(ap, KERN_DEBUG, "%s: EXIT\n", __FUNCTION__);
  869. }
  870. void ata_qc_complete_internal(struct ata_queued_cmd *qc)
  871. {
  872. struct completion *waiting = qc->private_data;
  873. complete(waiting);
  874. }
  875. /**
  876. * ata_exec_internal - execute libata internal command
  877. * @dev: Device to which the command is sent
  878. * @tf: Taskfile registers for the command and the result
  879. * @cdb: CDB for packet command
  880. * @dma_dir: Data tranfer direction of the command
  881. * @buf: Data buffer of the command
  882. * @buflen: Length of data buffer
  883. *
  884. * Executes libata internal command with timeout. @tf contains
  885. * command on entry and result on return. Timeout and error
  886. * conditions are reported via return value. No recovery action
  887. * is taken after a command times out. It's caller's duty to
  888. * clean up after timeout.
  889. *
  890. * LOCKING:
  891. * None. Should be called with kernel context, might sleep.
  892. *
  893. * RETURNS:
  894. * Zero on success, AC_ERR_* mask on failure
  895. */
  896. unsigned ata_exec_internal(struct ata_device *dev,
  897. struct ata_taskfile *tf, const u8 *cdb,
  898. int dma_dir, void *buf, unsigned int buflen)
  899. {
  900. struct ata_port *ap = dev->ap;
  901. u8 command = tf->command;
  902. struct ata_queued_cmd *qc;
  903. unsigned int tag, preempted_tag;
  904. u32 preempted_sactive, preempted_qc_active;
  905. DECLARE_COMPLETION_ONSTACK(wait);
  906. unsigned long flags;
  907. unsigned int err_mask;
  908. int rc;
  909. spin_lock_irqsave(ap->lock, flags);
  910. /* no internal command while frozen */
  911. if (ap->pflags & ATA_PFLAG_FROZEN) {
  912. spin_unlock_irqrestore(ap->lock, flags);
  913. return AC_ERR_SYSTEM;
  914. }
  915. /* initialize internal qc */
  916. /* XXX: Tag 0 is used for drivers with legacy EH as some
  917. * drivers choke if any other tag is given. This breaks
  918. * ata_tag_internal() test for those drivers. Don't use new
  919. * EH stuff without converting to it.
  920. */
  921. if (ap->ops->error_handler)
  922. tag = ATA_TAG_INTERNAL;
  923. else
  924. tag = 0;
  925. if (test_and_set_bit(tag, &ap->qc_allocated))
  926. BUG();
  927. qc = __ata_qc_from_tag(ap, tag);
  928. qc->tag = tag;
  929. qc->scsicmd = NULL;
  930. qc->ap = ap;
  931. qc->dev = dev;
  932. ata_qc_reinit(qc);
  933. preempted_tag = ap->active_tag;
  934. preempted_sactive = ap->sactive;
  935. preempted_qc_active = ap->qc_active;
  936. ap->active_tag = ATA_TAG_POISON;
  937. ap->sactive = 0;
  938. ap->qc_active = 0;
  939. /* prepare & issue qc */
  940. qc->tf = *tf;
  941. if (cdb)
  942. memcpy(qc->cdb, cdb, ATAPI_CDB_LEN);
  943. qc->flags |= ATA_QCFLAG_RESULT_TF;
  944. qc->dma_dir = dma_dir;
  945. if (dma_dir != DMA_NONE) {
  946. ata_sg_init_one(qc, buf, buflen);
  947. qc->nsect = buflen / ATA_SECT_SIZE;
  948. }
  949. qc->private_data = &wait;
  950. qc->complete_fn = ata_qc_complete_internal;
  951. ata_qc_issue(qc);
  952. spin_unlock_irqrestore(ap->lock, flags);
  953. rc = wait_for_completion_timeout(&wait, ata_probe_timeout);
  954. ata_port_flush_task(ap);
  955. if (!rc) {
  956. spin_lock_irqsave(ap->lock, flags);
  957. /* We're racing with irq here. If we lose, the
  958. * following test prevents us from completing the qc
  959. * twice. If we win, the port is frozen and will be
  960. * cleaned up by ->post_internal_cmd().
  961. */
  962. if (qc->flags & ATA_QCFLAG_ACTIVE) {
  963. qc->err_mask |= AC_ERR_TIMEOUT;
  964. if (ap->ops->error_handler)
  965. ata_port_freeze(ap);
  966. else
  967. ata_qc_complete(qc);
  968. if (ata_msg_warn(ap))
  969. ata_dev_printk(dev, KERN_WARNING,
  970. "qc timeout (cmd 0x%x)\n", command);
  971. }
  972. spin_unlock_irqrestore(ap->lock, flags);
  973. }
  974. /* do post_internal_cmd */
  975. if (ap->ops->post_internal_cmd)
  976. ap->ops->post_internal_cmd(qc);
  977. if (qc->flags & ATA_QCFLAG_FAILED && !qc->err_mask) {
  978. if (ata_msg_warn(ap))
  979. ata_dev_printk(dev, KERN_WARNING,
  980. "zero err_mask for failed "
  981. "internal command, assuming AC_ERR_OTHER\n");
  982. qc->err_mask |= AC_ERR_OTHER;
  983. }
  984. /* finish up */
  985. spin_lock_irqsave(ap->lock, flags);
  986. *tf = qc->result_tf;
  987. err_mask = qc->err_mask;
  988. ata_qc_free(qc);
  989. ap->active_tag = preempted_tag;
  990. ap->sactive = preempted_sactive;
  991. ap->qc_active = preempted_qc_active;
  992. /* XXX - Some LLDDs (sata_mv) disable port on command failure.
  993. * Until those drivers are fixed, we detect the condition
  994. * here, fail the command with AC_ERR_SYSTEM and reenable the
  995. * port.
  996. *
  997. * Note that this doesn't change any behavior as internal
  998. * command failure results in disabling the device in the
  999. * higher layer for LLDDs without new reset/EH callbacks.
  1000. *
  1001. * Kill the following code as soon as those drivers are fixed.
  1002. */
  1003. if (ap->flags & ATA_FLAG_DISABLED) {
  1004. err_mask |= AC_ERR_SYSTEM;
  1005. ata_port_probe(ap);
  1006. }
  1007. spin_unlock_irqrestore(ap->lock, flags);
  1008. return err_mask;
  1009. }
  1010. /**
  1011. * ata_do_simple_cmd - execute simple internal command
  1012. * @dev: Device to which the command is sent
  1013. * @cmd: Opcode to execute
  1014. *
  1015. * Execute a 'simple' command, that only consists of the opcode
  1016. * 'cmd' itself, without filling any other registers
  1017. *
  1018. * LOCKING:
  1019. * Kernel thread context (may sleep).
  1020. *
  1021. * RETURNS:
  1022. * Zero on success, AC_ERR_* mask on failure
  1023. */
  1024. unsigned int ata_do_simple_cmd(struct ata_device *dev, u8 cmd)
  1025. {
  1026. struct ata_taskfile tf;
  1027. ata_tf_init(dev, &tf);
  1028. tf.command = cmd;
  1029. tf.flags |= ATA_TFLAG_DEVICE;
  1030. tf.protocol = ATA_PROT_NODATA;
  1031. return ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
  1032. }
  1033. /**
  1034. * ata_pio_need_iordy - check if iordy needed
  1035. * @adev: ATA device
  1036. *
  1037. * Check if the current speed of the device requires IORDY. Used
  1038. * by various controllers for chip configuration.
  1039. */
  1040. unsigned int ata_pio_need_iordy(const struct ata_device *adev)
  1041. {
  1042. int pio;
  1043. int speed = adev->pio_mode - XFER_PIO_0;
  1044. if (speed < 2)
  1045. return 0;
  1046. if (speed > 2)
  1047. return 1;
  1048. /* If we have no drive specific rule, then PIO 2 is non IORDY */
  1049. if (adev->id[ATA_ID_FIELD_VALID] & 2) { /* EIDE */
  1050. pio = adev->id[ATA_ID_EIDE_PIO];
  1051. /* Is the speed faster than the drive allows non IORDY ? */
  1052. if (pio) {
  1053. /* This is cycle times not frequency - watch the logic! */
  1054. if (pio > 240) /* PIO2 is 240nS per cycle */
  1055. return 1;
  1056. return 0;
  1057. }
  1058. }
  1059. return 0;
  1060. }
  1061. /**
  1062. * ata_dev_read_id - Read ID data from the specified device
  1063. * @dev: target device
  1064. * @p_class: pointer to class of the target device (may be changed)
  1065. * @post_reset: is this read ID post-reset?
  1066. * @id: buffer to read IDENTIFY data into
  1067. *
  1068. * Read ID data from the specified device. ATA_CMD_ID_ATA is
  1069. * performed on ATA devices and ATA_CMD_ID_ATAPI on ATAPI
  1070. * devices. This function also issues ATA_CMD_INIT_DEV_PARAMS
  1071. * for pre-ATA4 drives.
  1072. *
  1073. * LOCKING:
  1074. * Kernel thread context (may sleep)
  1075. *
  1076. * RETURNS:
  1077. * 0 on success, -errno otherwise.
  1078. */
  1079. int ata_dev_read_id(struct ata_device *dev, unsigned int *p_class,
  1080. int post_reset, u16 *id)
  1081. {
  1082. struct ata_port *ap = dev->ap;
  1083. unsigned int class = *p_class;
  1084. struct ata_taskfile tf;
  1085. unsigned int err_mask = 0;
  1086. const char *reason;
  1087. int rc;
  1088. if (ata_msg_ctl(ap))
  1089. ata_dev_printk(dev, KERN_DEBUG, "%s: ENTER, host %u, dev %u\n",
  1090. __FUNCTION__, ap->id, dev->devno);
  1091. ata_dev_select(ap, dev->devno, 1, 1); /* select device 0/1 */
  1092. retry:
  1093. ata_tf_init(dev, &tf);
  1094. switch (class) {
  1095. case ATA_DEV_ATA:
  1096. tf.command = ATA_CMD_ID_ATA;
  1097. break;
  1098. case ATA_DEV_ATAPI:
  1099. tf.command = ATA_CMD_ID_ATAPI;
  1100. break;
  1101. default:
  1102. rc = -ENODEV;
  1103. reason = "unsupported class";
  1104. goto err_out;
  1105. }
  1106. tf.protocol = ATA_PROT_PIO;
  1107. err_mask = ata_exec_internal(dev, &tf, NULL, DMA_FROM_DEVICE,
  1108. id, sizeof(id[0]) * ATA_ID_WORDS);
  1109. if (err_mask) {
  1110. rc = -EIO;
  1111. reason = "I/O error";
  1112. goto err_out;
  1113. }
  1114. swap_buf_le16(id, ATA_ID_WORDS);
  1115. /* sanity check */
  1116. rc = -EINVAL;
  1117. reason = "device reports illegal type";
  1118. if (class == ATA_DEV_ATA) {
  1119. if (!ata_id_is_ata(id) && !ata_id_is_cfa(id))
  1120. goto err_out;
  1121. } else {
  1122. if (ata_id_is_ata(id))
  1123. goto err_out;
  1124. }
  1125. if (post_reset && class == ATA_DEV_ATA) {
  1126. /*
  1127. * The exact sequence expected by certain pre-ATA4 drives is:
  1128. * SRST RESET
  1129. * IDENTIFY
  1130. * INITIALIZE DEVICE PARAMETERS
  1131. * anything else..
  1132. * Some drives were very specific about that exact sequence.
  1133. */
  1134. if (ata_id_major_version(id) < 4 || !ata_id_has_lba(id)) {
  1135. err_mask = ata_dev_init_params(dev, id[3], id[6]);
  1136. if (err_mask) {
  1137. rc = -EIO;
  1138. reason = "INIT_DEV_PARAMS failed";
  1139. goto err_out;
  1140. }
  1141. /* current CHS translation info (id[53-58]) might be
  1142. * changed. reread the identify device info.
  1143. */
  1144. post_reset = 0;
  1145. goto retry;
  1146. }
  1147. }
  1148. *p_class = class;
  1149. return 0;
  1150. err_out:
  1151. if (ata_msg_warn(ap))
  1152. ata_dev_printk(dev, KERN_WARNING, "failed to IDENTIFY "
  1153. "(%s, err_mask=0x%x)\n", reason, err_mask);
  1154. return rc;
  1155. }
  1156. static inline u8 ata_dev_knobble(struct ata_device *dev)
  1157. {
  1158. return ((dev->ap->cbl == ATA_CBL_SATA) && (!ata_id_is_sata(dev->id)));
  1159. }
  1160. static void ata_dev_config_ncq(struct ata_device *dev,
  1161. char *desc, size_t desc_sz)
  1162. {
  1163. struct ata_port *ap = dev->ap;
  1164. int hdepth = 0, ddepth = ata_id_queue_depth(dev->id);
  1165. if (!ata_id_has_ncq(dev->id)) {
  1166. desc[0] = '\0';
  1167. return;
  1168. }
  1169. if (ap->flags & ATA_FLAG_NCQ) {
  1170. hdepth = min(ap->scsi_host->can_queue, ATA_MAX_QUEUE - 1);
  1171. dev->flags |= ATA_DFLAG_NCQ;
  1172. }
  1173. if (hdepth >= ddepth)
  1174. snprintf(desc, desc_sz, "NCQ (depth %d)", ddepth);
  1175. else
  1176. snprintf(desc, desc_sz, "NCQ (depth %d/%d)", hdepth, ddepth);
  1177. }
  1178. static void ata_set_port_max_cmd_len(struct ata_port *ap)
  1179. {
  1180. int i;
  1181. if (ap->scsi_host) {
  1182. unsigned int len = 0;
  1183. for (i = 0; i < ATA_MAX_DEVICES; i++)
  1184. len = max(len, ap->device[i].cdb_len);
  1185. ap->scsi_host->max_cmd_len = len;
  1186. }
  1187. }
  1188. /**
  1189. * ata_dev_configure - Configure the specified ATA/ATAPI device
  1190. * @dev: Target device to configure
  1191. * @print_info: Enable device info printout
  1192. *
  1193. * Configure @dev according to @dev->id. Generic and low-level
  1194. * driver specific fixups are also applied.
  1195. *
  1196. * LOCKING:
  1197. * Kernel thread context (may sleep)
  1198. *
  1199. * RETURNS:
  1200. * 0 on success, -errno otherwise
  1201. */
  1202. int ata_dev_configure(struct ata_device *dev, int print_info)
  1203. {
  1204. struct ata_port *ap = dev->ap;
  1205. const u16 *id = dev->id;
  1206. unsigned int xfer_mask;
  1207. char revbuf[7]; /* XYZ-99\0 */
  1208. int rc;
  1209. if (!ata_dev_enabled(dev) && ata_msg_info(ap)) {
  1210. ata_dev_printk(dev, KERN_INFO,
  1211. "%s: ENTER/EXIT (host %u, dev %u) -- nodev\n",
  1212. __FUNCTION__, ap->id, dev->devno);
  1213. return 0;
  1214. }
  1215. if (ata_msg_probe(ap))
  1216. ata_dev_printk(dev, KERN_DEBUG, "%s: ENTER, host %u, dev %u\n",
  1217. __FUNCTION__, ap->id, dev->devno);
  1218. /* print device capabilities */
  1219. if (ata_msg_probe(ap))
  1220. ata_dev_printk(dev, KERN_DEBUG,
  1221. "%s: cfg 49:%04x 82:%04x 83:%04x 84:%04x "
  1222. "85:%04x 86:%04x 87:%04x 88:%04x\n",
  1223. __FUNCTION__,
  1224. id[49], id[82], id[83], id[84],
  1225. id[85], id[86], id[87], id[88]);
  1226. /* initialize to-be-configured parameters */
  1227. dev->flags &= ~ATA_DFLAG_CFG_MASK;
  1228. dev->max_sectors = 0;
  1229. dev->cdb_len = 0;
  1230. dev->n_sectors = 0;
  1231. dev->cylinders = 0;
  1232. dev->heads = 0;
  1233. dev->sectors = 0;
  1234. /*
  1235. * common ATA, ATAPI feature tests
  1236. */
  1237. /* find max transfer mode; for printk only */
  1238. xfer_mask = ata_id_xfermask(id);
  1239. if (ata_msg_probe(ap))
  1240. ata_dump_id(id);
  1241. /* ATA-specific feature tests */
  1242. if (dev->class == ATA_DEV_ATA) {
  1243. if (ata_id_is_cfa(id)) {
  1244. if (id[162] & 1) /* CPRM may make this media unusable */
  1245. ata_dev_printk(dev, KERN_WARNING, "ata%u: device %u supports DRM functions and may not be fully accessable.\n",
  1246. ap->id, dev->devno);
  1247. snprintf(revbuf, 7, "CFA");
  1248. }
  1249. else
  1250. snprintf(revbuf, 7, "ATA-%d", ata_id_major_version(id));
  1251. dev->n_sectors = ata_id_n_sectors(id);
  1252. if (ata_id_has_lba(id)) {
  1253. const char *lba_desc;
  1254. char ncq_desc[20];
  1255. lba_desc = "LBA";
  1256. dev->flags |= ATA_DFLAG_LBA;
  1257. if (ata_id_has_lba48(id)) {
  1258. dev->flags |= ATA_DFLAG_LBA48;
  1259. lba_desc = "LBA48";
  1260. }
  1261. /* config NCQ */
  1262. ata_dev_config_ncq(dev, ncq_desc, sizeof(ncq_desc));
  1263. /* print device info to dmesg */
  1264. if (ata_msg_drv(ap) && print_info)
  1265. ata_dev_printk(dev, KERN_INFO, "%s, "
  1266. "max %s, %Lu sectors: %s %s\n",
  1267. revbuf,
  1268. ata_mode_string(xfer_mask),
  1269. (unsigned long long)dev->n_sectors,
  1270. lba_desc, ncq_desc);
  1271. } else {
  1272. /* CHS */
  1273. /* Default translation */
  1274. dev->cylinders = id[1];
  1275. dev->heads = id[3];
  1276. dev->sectors = id[6];
  1277. if (ata_id_current_chs_valid(id)) {
  1278. /* Current CHS translation is valid. */
  1279. dev->cylinders = id[54];
  1280. dev->heads = id[55];
  1281. dev->sectors = id[56];
  1282. }
  1283. /* print device info to dmesg */
  1284. if (ata_msg_drv(ap) && print_info)
  1285. ata_dev_printk(dev, KERN_INFO, "%s, "
  1286. "max %s, %Lu sectors: CHS %u/%u/%u\n",
  1287. revbuf,
  1288. ata_mode_string(xfer_mask),
  1289. (unsigned long long)dev->n_sectors,
  1290. dev->cylinders, dev->heads,
  1291. dev->sectors);
  1292. }
  1293. if (dev->id[59] & 0x100) {
  1294. dev->multi_count = dev->id[59] & 0xff;
  1295. if (ata_msg_drv(ap) && print_info)
  1296. ata_dev_printk(dev, KERN_INFO,
  1297. "ata%u: dev %u multi count %u\n",
  1298. ap->id, dev->devno, dev->multi_count);
  1299. }
  1300. dev->cdb_len = 16;
  1301. }
  1302. /* ATAPI-specific feature tests */
  1303. else if (dev->class == ATA_DEV_ATAPI) {
  1304. char *cdb_intr_string = "";
  1305. rc = atapi_cdb_len(id);
  1306. if ((rc < 12) || (rc > ATAPI_CDB_LEN)) {
  1307. if (ata_msg_warn(ap))
  1308. ata_dev_printk(dev, KERN_WARNING,
  1309. "unsupported CDB len\n");
  1310. rc = -EINVAL;
  1311. goto err_out_nosup;
  1312. }
  1313. dev->cdb_len = (unsigned int) rc;
  1314. if (ata_id_cdb_intr(dev->id)) {
  1315. dev->flags |= ATA_DFLAG_CDB_INTR;
  1316. cdb_intr_string = ", CDB intr";
  1317. }
  1318. /* print device info to dmesg */
  1319. if (ata_msg_drv(ap) && print_info)
  1320. ata_dev_printk(dev, KERN_INFO, "ATAPI, max %s%s\n",
  1321. ata_mode_string(xfer_mask),
  1322. cdb_intr_string);
  1323. }
  1324. if (dev->horkage & ATA_HORKAGE_DIAGNOSTIC) {
  1325. /* Let the user know. We don't want to disallow opens for
  1326. rescue purposes, or in case the vendor is just a blithering
  1327. idiot */
  1328. if (print_info) {
  1329. ata_dev_printk(dev, KERN_WARNING,
  1330. "Drive reports diagnostics failure. This may indicate a drive\n");
  1331. ata_dev_printk(dev, KERN_WARNING,
  1332. "fault or invalid emulation. Contact drive vendor for information.\n");
  1333. }
  1334. }
  1335. ata_set_port_max_cmd_len(ap);
  1336. /* limit bridge transfers to udma5, 200 sectors */
  1337. if (ata_dev_knobble(dev)) {
  1338. if (ata_msg_drv(ap) && print_info)
  1339. ata_dev_printk(dev, KERN_INFO,
  1340. "applying bridge limits\n");
  1341. dev->udma_mask &= ATA_UDMA5;
  1342. dev->max_sectors = ATA_MAX_SECTORS;
  1343. }
  1344. if (ap->ops->dev_config)
  1345. ap->ops->dev_config(ap, dev);
  1346. if (ata_msg_probe(ap))
  1347. ata_dev_printk(dev, KERN_DEBUG, "%s: EXIT, drv_stat = 0x%x\n",
  1348. __FUNCTION__, ata_chk_status(ap));
  1349. return 0;
  1350. err_out_nosup:
  1351. if (ata_msg_probe(ap))
  1352. ata_dev_printk(dev, KERN_DEBUG,
  1353. "%s: EXIT, err\n", __FUNCTION__);
  1354. return rc;
  1355. }
  1356. /**
  1357. * ata_bus_probe - Reset and probe ATA bus
  1358. * @ap: Bus to probe
  1359. *
  1360. * Master ATA bus probing function. Initiates a hardware-dependent
  1361. * bus reset, then attempts to identify any devices found on
  1362. * the bus.
  1363. *
  1364. * LOCKING:
  1365. * PCI/etc. bus probe sem.
  1366. *
  1367. * RETURNS:
  1368. * Zero on success, negative errno otherwise.
  1369. */
  1370. int ata_bus_probe(struct ata_port *ap)
  1371. {
  1372. unsigned int classes[ATA_MAX_DEVICES];
  1373. int tries[ATA_MAX_DEVICES];
  1374. int i, rc, down_xfermask;
  1375. struct ata_device *dev;
  1376. ata_port_probe(ap);
  1377. for (i = 0; i < ATA_MAX_DEVICES; i++)
  1378. tries[i] = ATA_PROBE_MAX_TRIES;
  1379. retry:
  1380. down_xfermask = 0;
  1381. /* reset and determine device classes */
  1382. ap->ops->phy_reset(ap);
  1383. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  1384. dev = &ap->device[i];
  1385. if (!(ap->flags & ATA_FLAG_DISABLED) &&
  1386. dev->class != ATA_DEV_UNKNOWN)
  1387. classes[dev->devno] = dev->class;
  1388. else
  1389. classes[dev->devno] = ATA_DEV_NONE;
  1390. dev->class = ATA_DEV_UNKNOWN;
  1391. }
  1392. ata_port_probe(ap);
  1393. /* after the reset the device state is PIO 0 and the controller
  1394. state is undefined. Record the mode */
  1395. for (i = 0; i < ATA_MAX_DEVICES; i++)
  1396. ap->device[i].pio_mode = XFER_PIO_0;
  1397. /* read IDENTIFY page and configure devices */
  1398. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  1399. dev = &ap->device[i];
  1400. if (tries[i])
  1401. dev->class = classes[i];
  1402. if (!ata_dev_enabled(dev))
  1403. continue;
  1404. rc = ata_dev_read_id(dev, &dev->class, 1, dev->id);
  1405. if (rc)
  1406. goto fail;
  1407. rc = ata_dev_configure(dev, 1);
  1408. if (rc)
  1409. goto fail;
  1410. }
  1411. /* configure transfer mode */
  1412. rc = ata_set_mode(ap, &dev);
  1413. if (rc) {
  1414. down_xfermask = 1;
  1415. goto fail;
  1416. }
  1417. for (i = 0; i < ATA_MAX_DEVICES; i++)
  1418. if (ata_dev_enabled(&ap->device[i]))
  1419. return 0;
  1420. /* no device present, disable port */
  1421. ata_port_disable(ap);
  1422. ap->ops->port_disable(ap);
  1423. return -ENODEV;
  1424. fail:
  1425. switch (rc) {
  1426. case -EINVAL:
  1427. case -ENODEV:
  1428. tries[dev->devno] = 0;
  1429. break;
  1430. case -EIO:
  1431. sata_down_spd_limit(ap);
  1432. /* fall through */
  1433. default:
  1434. tries[dev->devno]--;
  1435. if (down_xfermask &&
  1436. ata_down_xfermask_limit(dev, tries[dev->devno] == 1))
  1437. tries[dev->devno] = 0;
  1438. }
  1439. if (!tries[dev->devno]) {
  1440. ata_down_xfermask_limit(dev, 1);
  1441. ata_dev_disable(dev);
  1442. }
  1443. goto retry;
  1444. }
  1445. /**
  1446. * ata_port_probe - Mark port as enabled
  1447. * @ap: Port for which we indicate enablement
  1448. *
  1449. * Modify @ap data structure such that the system
  1450. * thinks that the entire port is enabled.
  1451. *
  1452. * LOCKING: host lock, or some other form of
  1453. * serialization.
  1454. */
  1455. void ata_port_probe(struct ata_port *ap)
  1456. {
  1457. ap->flags &= ~ATA_FLAG_DISABLED;
  1458. }
  1459. /**
  1460. * sata_print_link_status - Print SATA link status
  1461. * @ap: SATA port to printk link status about
  1462. *
  1463. * This function prints link speed and status of a SATA link.
  1464. *
  1465. * LOCKING:
  1466. * None.
  1467. */
  1468. static void sata_print_link_status(struct ata_port *ap)
  1469. {
  1470. u32 sstatus, scontrol, tmp;
  1471. if (sata_scr_read(ap, SCR_STATUS, &sstatus))
  1472. return;
  1473. sata_scr_read(ap, SCR_CONTROL, &scontrol);
  1474. if (ata_port_online(ap)) {
  1475. tmp = (sstatus >> 4) & 0xf;
  1476. ata_port_printk(ap, KERN_INFO,
  1477. "SATA link up %s (SStatus %X SControl %X)\n",
  1478. sata_spd_string(tmp), sstatus, scontrol);
  1479. } else {
  1480. ata_port_printk(ap, KERN_INFO,
  1481. "SATA link down (SStatus %X SControl %X)\n",
  1482. sstatus, scontrol);
  1483. }
  1484. }
  1485. /**
  1486. * __sata_phy_reset - Wake/reset a low-level SATA PHY
  1487. * @ap: SATA port associated with target SATA PHY.
  1488. *
  1489. * This function issues commands to standard SATA Sxxx
  1490. * PHY registers, to wake up the phy (and device), and
  1491. * clear any reset condition.
  1492. *
  1493. * LOCKING:
  1494. * PCI/etc. bus probe sem.
  1495. *
  1496. */
  1497. void __sata_phy_reset(struct ata_port *ap)
  1498. {
  1499. u32 sstatus;
  1500. unsigned long timeout = jiffies + (HZ * 5);
  1501. if (ap->flags & ATA_FLAG_SATA_RESET) {
  1502. /* issue phy wake/reset */
  1503. sata_scr_write_flush(ap, SCR_CONTROL, 0x301);
  1504. /* Couldn't find anything in SATA I/II specs, but
  1505. * AHCI-1.1 10.4.2 says at least 1 ms. */
  1506. mdelay(1);
  1507. }
  1508. /* phy wake/clear reset */
  1509. sata_scr_write_flush(ap, SCR_CONTROL, 0x300);
  1510. /* wait for phy to become ready, if necessary */
  1511. do {
  1512. msleep(200);
  1513. sata_scr_read(ap, SCR_STATUS, &sstatus);
  1514. if ((sstatus & 0xf) != 1)
  1515. break;
  1516. } while (time_before(jiffies, timeout));
  1517. /* print link status */
  1518. sata_print_link_status(ap);
  1519. /* TODO: phy layer with polling, timeouts, etc. */
  1520. if (!ata_port_offline(ap))
  1521. ata_port_probe(ap);
  1522. else
  1523. ata_port_disable(ap);
  1524. if (ap->flags & ATA_FLAG_DISABLED)
  1525. return;
  1526. if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
  1527. ata_port_disable(ap);
  1528. return;
  1529. }
  1530. ap->cbl = ATA_CBL_SATA;
  1531. }
  1532. /**
  1533. * sata_phy_reset - Reset SATA bus.
  1534. * @ap: SATA port associated with target SATA PHY.
  1535. *
  1536. * This function resets the SATA bus, and then probes
  1537. * the bus for devices.
  1538. *
  1539. * LOCKING:
  1540. * PCI/etc. bus probe sem.
  1541. *
  1542. */
  1543. void sata_phy_reset(struct ata_port *ap)
  1544. {
  1545. __sata_phy_reset(ap);
  1546. if (ap->flags & ATA_FLAG_DISABLED)
  1547. return;
  1548. ata_bus_reset(ap);
  1549. }
  1550. /**
  1551. * ata_dev_pair - return other device on cable
  1552. * @adev: device
  1553. *
  1554. * Obtain the other device on the same cable, or if none is
  1555. * present NULL is returned
  1556. */
  1557. struct ata_device *ata_dev_pair(struct ata_device *adev)
  1558. {
  1559. struct ata_port *ap = adev->ap;
  1560. struct ata_device *pair = &ap->device[1 - adev->devno];
  1561. if (!ata_dev_enabled(pair))
  1562. return NULL;
  1563. return pair;
  1564. }
  1565. /**
  1566. * ata_port_disable - Disable port.
  1567. * @ap: Port to be disabled.
  1568. *
  1569. * Modify @ap data structure such that the system
  1570. * thinks that the entire port is disabled, and should
  1571. * never attempt to probe or communicate with devices
  1572. * on this port.
  1573. *
  1574. * LOCKING: host lock, or some other form of
  1575. * serialization.
  1576. */
  1577. void ata_port_disable(struct ata_port *ap)
  1578. {
  1579. ap->device[0].class = ATA_DEV_NONE;
  1580. ap->device[1].class = ATA_DEV_NONE;
  1581. ap->flags |= ATA_FLAG_DISABLED;
  1582. }
  1583. /**
  1584. * sata_down_spd_limit - adjust SATA spd limit downward
  1585. * @ap: Port to adjust SATA spd limit for
  1586. *
  1587. * Adjust SATA spd limit of @ap downward. Note that this
  1588. * function only adjusts the limit. The change must be applied
  1589. * using sata_set_spd().
  1590. *
  1591. * LOCKING:
  1592. * Inherited from caller.
  1593. *
  1594. * RETURNS:
  1595. * 0 on success, negative errno on failure
  1596. */
  1597. int sata_down_spd_limit(struct ata_port *ap)
  1598. {
  1599. u32 sstatus, spd, mask;
  1600. int rc, highbit;
  1601. rc = sata_scr_read(ap, SCR_STATUS, &sstatus);
  1602. if (rc)
  1603. return rc;
  1604. mask = ap->sata_spd_limit;
  1605. if (mask <= 1)
  1606. return -EINVAL;
  1607. highbit = fls(mask) - 1;
  1608. mask &= ~(1 << highbit);
  1609. spd = (sstatus >> 4) & 0xf;
  1610. if (spd <= 1)
  1611. return -EINVAL;
  1612. spd--;
  1613. mask &= (1 << spd) - 1;
  1614. if (!mask)
  1615. return -EINVAL;
  1616. ap->sata_spd_limit = mask;
  1617. ata_port_printk(ap, KERN_WARNING, "limiting SATA link speed to %s\n",
  1618. sata_spd_string(fls(mask)));
  1619. return 0;
  1620. }
  1621. static int __sata_set_spd_needed(struct ata_port *ap, u32 *scontrol)
  1622. {
  1623. u32 spd, limit;
  1624. if (ap->sata_spd_limit == UINT_MAX)
  1625. limit = 0;
  1626. else
  1627. limit = fls(ap->sata_spd_limit);
  1628. spd = (*scontrol >> 4) & 0xf;
  1629. *scontrol = (*scontrol & ~0xf0) | ((limit & 0xf) << 4);
  1630. return spd != limit;
  1631. }
  1632. /**
  1633. * sata_set_spd_needed - is SATA spd configuration needed
  1634. * @ap: Port in question
  1635. *
  1636. * Test whether the spd limit in SControl matches
  1637. * @ap->sata_spd_limit. This function is used to determine
  1638. * whether hardreset is necessary to apply SATA spd
  1639. * configuration.
  1640. *
  1641. * LOCKING:
  1642. * Inherited from caller.
  1643. *
  1644. * RETURNS:
  1645. * 1 if SATA spd configuration is needed, 0 otherwise.
  1646. */
  1647. int sata_set_spd_needed(struct ata_port *ap)
  1648. {
  1649. u32 scontrol;
  1650. if (sata_scr_read(ap, SCR_CONTROL, &scontrol))
  1651. return 0;
  1652. return __sata_set_spd_needed(ap, &scontrol);
  1653. }
  1654. /**
  1655. * sata_set_spd - set SATA spd according to spd limit
  1656. * @ap: Port to set SATA spd for
  1657. *
  1658. * Set SATA spd of @ap according to sata_spd_limit.
  1659. *
  1660. * LOCKING:
  1661. * Inherited from caller.
  1662. *
  1663. * RETURNS:
  1664. * 0 if spd doesn't need to be changed, 1 if spd has been
  1665. * changed. Negative errno if SCR registers are inaccessible.
  1666. */
  1667. int sata_set_spd(struct ata_port *ap)
  1668. {
  1669. u32 scontrol;
  1670. int rc;
  1671. if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
  1672. return rc;
  1673. if (!__sata_set_spd_needed(ap, &scontrol))
  1674. return 0;
  1675. if ((rc = sata_scr_write(ap, SCR_CONTROL, scontrol)))
  1676. return rc;
  1677. return 1;
  1678. }
  1679. /*
  1680. * This mode timing computation functionality is ported over from
  1681. * drivers/ide/ide-timing.h and was originally written by Vojtech Pavlik
  1682. */
  1683. /*
  1684. * PIO 0-4, MWDMA 0-2 and UDMA 0-6 timings (in nanoseconds).
  1685. * These were taken from ATA/ATAPI-6 standard, rev 0a, except
  1686. * for UDMA6, which is currently supported only by Maxtor drives.
  1687. *
  1688. * For PIO 5/6 MWDMA 3/4 see the CFA specification 3.0.
  1689. */
  1690. static const struct ata_timing ata_timing[] = {
  1691. { XFER_UDMA_6, 0, 0, 0, 0, 0, 0, 0, 15 },
  1692. { XFER_UDMA_5, 0, 0, 0, 0, 0, 0, 0, 20 },
  1693. { XFER_UDMA_4, 0, 0, 0, 0, 0, 0, 0, 30 },
  1694. { XFER_UDMA_3, 0, 0, 0, 0, 0, 0, 0, 45 },
  1695. { XFER_MW_DMA_4, 25, 0, 0, 0, 55, 20, 80, 0 },
  1696. { XFER_MW_DMA_3, 25, 0, 0, 0, 65, 25, 100, 0 },
  1697. { XFER_UDMA_2, 0, 0, 0, 0, 0, 0, 0, 60 },
  1698. { XFER_UDMA_1, 0, 0, 0, 0, 0, 0, 0, 80 },
  1699. { XFER_UDMA_0, 0, 0, 0, 0, 0, 0, 0, 120 },
  1700. /* { XFER_UDMA_SLOW, 0, 0, 0, 0, 0, 0, 0, 150 }, */
  1701. { XFER_MW_DMA_2, 25, 0, 0, 0, 70, 25, 120, 0 },
  1702. { XFER_MW_DMA_1, 45, 0, 0, 0, 80, 50, 150, 0 },
  1703. { XFER_MW_DMA_0, 60, 0, 0, 0, 215, 215, 480, 0 },
  1704. { XFER_SW_DMA_2, 60, 0, 0, 0, 120, 120, 240, 0 },
  1705. { XFER_SW_DMA_1, 90, 0, 0, 0, 240, 240, 480, 0 },
  1706. { XFER_SW_DMA_0, 120, 0, 0, 0, 480, 480, 960, 0 },
  1707. { XFER_PIO_6, 10, 55, 20, 80, 55, 20, 80, 0 },
  1708. { XFER_PIO_5, 15, 65, 25, 100, 65, 25, 100, 0 },
  1709. { XFER_PIO_4, 25, 70, 25, 120, 70, 25, 120, 0 },
  1710. { XFER_PIO_3, 30, 80, 70, 180, 80, 70, 180, 0 },
  1711. { XFER_PIO_2, 30, 290, 40, 330, 100, 90, 240, 0 },
  1712. { XFER_PIO_1, 50, 290, 93, 383, 125, 100, 383, 0 },
  1713. { XFER_PIO_0, 70, 290, 240, 600, 165, 150, 600, 0 },
  1714. /* { XFER_PIO_SLOW, 120, 290, 240, 960, 290, 240, 960, 0 }, */
  1715. { 0xFF }
  1716. };
  1717. #define ENOUGH(v,unit) (((v)-1)/(unit)+1)
  1718. #define EZ(v,unit) ((v)?ENOUGH(v,unit):0)
  1719. static void ata_timing_quantize(const struct ata_timing *t, struct ata_timing *q, int T, int UT)
  1720. {
  1721. q->setup = EZ(t->setup * 1000, T);
  1722. q->act8b = EZ(t->act8b * 1000, T);
  1723. q->rec8b = EZ(t->rec8b * 1000, T);
  1724. q->cyc8b = EZ(t->cyc8b * 1000, T);
  1725. q->active = EZ(t->active * 1000, T);
  1726. q->recover = EZ(t->recover * 1000, T);
  1727. q->cycle = EZ(t->cycle * 1000, T);
  1728. q->udma = EZ(t->udma * 1000, UT);
  1729. }
  1730. void ata_timing_merge(const struct ata_timing *a, const struct ata_timing *b,
  1731. struct ata_timing *m, unsigned int what)
  1732. {
  1733. if (what & ATA_TIMING_SETUP ) m->setup = max(a->setup, b->setup);
  1734. if (what & ATA_TIMING_ACT8B ) m->act8b = max(a->act8b, b->act8b);
  1735. if (what & ATA_TIMING_REC8B ) m->rec8b = max(a->rec8b, b->rec8b);
  1736. if (what & ATA_TIMING_CYC8B ) m->cyc8b = max(a->cyc8b, b->cyc8b);
  1737. if (what & ATA_TIMING_ACTIVE ) m->active = max(a->active, b->active);
  1738. if (what & ATA_TIMING_RECOVER) m->recover = max(a->recover, b->recover);
  1739. if (what & ATA_TIMING_CYCLE ) m->cycle = max(a->cycle, b->cycle);
  1740. if (what & ATA_TIMING_UDMA ) m->udma = max(a->udma, b->udma);
  1741. }
  1742. static const struct ata_timing* ata_timing_find_mode(unsigned short speed)
  1743. {
  1744. const struct ata_timing *t;
  1745. for (t = ata_timing; t->mode != speed; t++)
  1746. if (t->mode == 0xFF)
  1747. return NULL;
  1748. return t;
  1749. }
  1750. int ata_timing_compute(struct ata_device *adev, unsigned short speed,
  1751. struct ata_timing *t, int T, int UT)
  1752. {
  1753. const struct ata_timing *s;
  1754. struct ata_timing p;
  1755. /*
  1756. * Find the mode.
  1757. */
  1758. if (!(s = ata_timing_find_mode(speed)))
  1759. return -EINVAL;
  1760. memcpy(t, s, sizeof(*s));
  1761. /*
  1762. * If the drive is an EIDE drive, it can tell us it needs extended
  1763. * PIO/MW_DMA cycle timing.
  1764. */
  1765. if (adev->id[ATA_ID_FIELD_VALID] & 2) { /* EIDE drive */
  1766. memset(&p, 0, sizeof(p));
  1767. if(speed >= XFER_PIO_0 && speed <= XFER_SW_DMA_0) {
  1768. if (speed <= XFER_PIO_2) p.cycle = p.cyc8b = adev->id[ATA_ID_EIDE_PIO];
  1769. else p.cycle = p.cyc8b = adev->id[ATA_ID_EIDE_PIO_IORDY];
  1770. } else if(speed >= XFER_MW_DMA_0 && speed <= XFER_MW_DMA_2) {
  1771. p.cycle = adev->id[ATA_ID_EIDE_DMA_MIN];
  1772. }
  1773. ata_timing_merge(&p, t, t, ATA_TIMING_CYCLE | ATA_TIMING_CYC8B);
  1774. }
  1775. /*
  1776. * Convert the timing to bus clock counts.
  1777. */
  1778. ata_timing_quantize(t, t, T, UT);
  1779. /*
  1780. * Even in DMA/UDMA modes we still use PIO access for IDENTIFY,
  1781. * S.M.A.R.T * and some other commands. We have to ensure that the
  1782. * DMA cycle timing is slower/equal than the fastest PIO timing.
  1783. */
  1784. if (speed > XFER_PIO_4) {
  1785. ata_timing_compute(adev, adev->pio_mode, &p, T, UT);
  1786. ata_timing_merge(&p, t, t, ATA_TIMING_ALL);
  1787. }
  1788. /*
  1789. * Lengthen active & recovery time so that cycle time is correct.
  1790. */
  1791. if (t->act8b + t->rec8b < t->cyc8b) {
  1792. t->act8b += (t->cyc8b - (t->act8b + t->rec8b)) / 2;
  1793. t->rec8b = t->cyc8b - t->act8b;
  1794. }
  1795. if (t->active + t->recover < t->cycle) {
  1796. t->active += (t->cycle - (t->active + t->recover)) / 2;
  1797. t->recover = t->cycle - t->active;
  1798. }
  1799. return 0;
  1800. }
  1801. /**
  1802. * ata_down_xfermask_limit - adjust dev xfer masks downward
  1803. * @dev: Device to adjust xfer masks
  1804. * @force_pio0: Force PIO0
  1805. *
  1806. * Adjust xfer masks of @dev downward. Note that this function
  1807. * does not apply the change. Invoking ata_set_mode() afterwards
  1808. * will apply the limit.
  1809. *
  1810. * LOCKING:
  1811. * Inherited from caller.
  1812. *
  1813. * RETURNS:
  1814. * 0 on success, negative errno on failure
  1815. */
  1816. int ata_down_xfermask_limit(struct ata_device *dev, int force_pio0)
  1817. {
  1818. unsigned long xfer_mask;
  1819. int highbit;
  1820. xfer_mask = ata_pack_xfermask(dev->pio_mask, dev->mwdma_mask,
  1821. dev->udma_mask);
  1822. if (!xfer_mask)
  1823. goto fail;
  1824. /* don't gear down to MWDMA from UDMA, go directly to PIO */
  1825. if (xfer_mask & ATA_MASK_UDMA)
  1826. xfer_mask &= ~ATA_MASK_MWDMA;
  1827. highbit = fls(xfer_mask) - 1;
  1828. xfer_mask &= ~(1 << highbit);
  1829. if (force_pio0)
  1830. xfer_mask &= 1 << ATA_SHIFT_PIO;
  1831. if (!xfer_mask)
  1832. goto fail;
  1833. ata_unpack_xfermask(xfer_mask, &dev->pio_mask, &dev->mwdma_mask,
  1834. &dev->udma_mask);
  1835. ata_dev_printk(dev, KERN_WARNING, "limiting speed to %s\n",
  1836. ata_mode_string(xfer_mask));
  1837. return 0;
  1838. fail:
  1839. return -EINVAL;
  1840. }
  1841. static int ata_dev_set_mode(struct ata_device *dev)
  1842. {
  1843. unsigned int err_mask;
  1844. int rc;
  1845. dev->flags &= ~ATA_DFLAG_PIO;
  1846. if (dev->xfer_shift == ATA_SHIFT_PIO)
  1847. dev->flags |= ATA_DFLAG_PIO;
  1848. err_mask = ata_dev_set_xfermode(dev);
  1849. if (err_mask) {
  1850. ata_dev_printk(dev, KERN_ERR, "failed to set xfermode "
  1851. "(err_mask=0x%x)\n", err_mask);
  1852. return -EIO;
  1853. }
  1854. rc = ata_dev_revalidate(dev, 0);
  1855. if (rc)
  1856. return rc;
  1857. DPRINTK("xfer_shift=%u, xfer_mode=0x%x\n",
  1858. dev->xfer_shift, (int)dev->xfer_mode);
  1859. ata_dev_printk(dev, KERN_INFO, "configured for %s\n",
  1860. ata_mode_string(ata_xfer_mode2mask(dev->xfer_mode)));
  1861. return 0;
  1862. }
  1863. /**
  1864. * ata_set_mode - Program timings and issue SET FEATURES - XFER
  1865. * @ap: port on which timings will be programmed
  1866. * @r_failed_dev: out paramter for failed device
  1867. *
  1868. * Set ATA device disk transfer mode (PIO3, UDMA6, etc.). If
  1869. * ata_set_mode() fails, pointer to the failing device is
  1870. * returned in @r_failed_dev.
  1871. *
  1872. * LOCKING:
  1873. * PCI/etc. bus probe sem.
  1874. *
  1875. * RETURNS:
  1876. * 0 on success, negative errno otherwise
  1877. */
  1878. int ata_set_mode(struct ata_port *ap, struct ata_device **r_failed_dev)
  1879. {
  1880. struct ata_device *dev;
  1881. int i, rc = 0, used_dma = 0, found = 0;
  1882. /* has private set_mode? */
  1883. if (ap->ops->set_mode) {
  1884. /* FIXME: make ->set_mode handle no device case and
  1885. * return error code and failing device on failure.
  1886. */
  1887. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  1888. if (ata_dev_ready(&ap->device[i])) {
  1889. ap->ops->set_mode(ap);
  1890. break;
  1891. }
  1892. }
  1893. return 0;
  1894. }
  1895. /* step 1: calculate xfer_mask */
  1896. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  1897. unsigned int pio_mask, dma_mask;
  1898. dev = &ap->device[i];
  1899. if (!ata_dev_enabled(dev))
  1900. continue;
  1901. ata_dev_xfermask(dev);
  1902. pio_mask = ata_pack_xfermask(dev->pio_mask, 0, 0);
  1903. dma_mask = ata_pack_xfermask(0, dev->mwdma_mask, dev->udma_mask);
  1904. dev->pio_mode = ata_xfer_mask2mode(pio_mask);
  1905. dev->dma_mode = ata_xfer_mask2mode(dma_mask);
  1906. found = 1;
  1907. if (dev->dma_mode)
  1908. used_dma = 1;
  1909. }
  1910. if (!found)
  1911. goto out;
  1912. /* step 2: always set host PIO timings */
  1913. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  1914. dev = &ap->device[i];
  1915. if (!ata_dev_enabled(dev))
  1916. continue;
  1917. if (!dev->pio_mode) {
  1918. ata_dev_printk(dev, KERN_WARNING, "no PIO support\n");
  1919. rc = -EINVAL;
  1920. goto out;
  1921. }
  1922. dev->xfer_mode = dev->pio_mode;
  1923. dev->xfer_shift = ATA_SHIFT_PIO;
  1924. if (ap->ops->set_piomode)
  1925. ap->ops->set_piomode(ap, dev);
  1926. }
  1927. /* step 3: set host DMA timings */
  1928. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  1929. dev = &ap->device[i];
  1930. if (!ata_dev_enabled(dev) || !dev->dma_mode)
  1931. continue;
  1932. dev->xfer_mode = dev->dma_mode;
  1933. dev->xfer_shift = ata_xfer_mode2shift(dev->dma_mode);
  1934. if (ap->ops->set_dmamode)
  1935. ap->ops->set_dmamode(ap, dev);
  1936. }
  1937. /* step 4: update devices' xfer mode */
  1938. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  1939. dev = &ap->device[i];
  1940. /* don't udpate suspended devices' xfer mode */
  1941. if (!ata_dev_ready(dev))
  1942. continue;
  1943. rc = ata_dev_set_mode(dev);
  1944. if (rc)
  1945. goto out;
  1946. }
  1947. /* Record simplex status. If we selected DMA then the other
  1948. * host channels are not permitted to do so.
  1949. */
  1950. if (used_dma && (ap->host->flags & ATA_HOST_SIMPLEX))
  1951. ap->host->simplex_claimed = 1;
  1952. /* step5: chip specific finalisation */
  1953. if (ap->ops->post_set_mode)
  1954. ap->ops->post_set_mode(ap);
  1955. out:
  1956. if (rc)
  1957. *r_failed_dev = dev;
  1958. return rc;
  1959. }
  1960. /**
  1961. * ata_tf_to_host - issue ATA taskfile to host controller
  1962. * @ap: port to which command is being issued
  1963. * @tf: ATA taskfile register set
  1964. *
  1965. * Issues ATA taskfile register set to ATA host controller,
  1966. * with proper synchronization with interrupt handler and
  1967. * other threads.
  1968. *
  1969. * LOCKING:
  1970. * spin_lock_irqsave(host lock)
  1971. */
  1972. static inline void ata_tf_to_host(struct ata_port *ap,
  1973. const struct ata_taskfile *tf)
  1974. {
  1975. ap->ops->tf_load(ap, tf);
  1976. ap->ops->exec_command(ap, tf);
  1977. }
  1978. /**
  1979. * ata_busy_sleep - sleep until BSY clears, or timeout
  1980. * @ap: port containing status register to be polled
  1981. * @tmout_pat: impatience timeout
  1982. * @tmout: overall timeout
  1983. *
  1984. * Sleep until ATA Status register bit BSY clears,
  1985. * or a timeout occurs.
  1986. *
  1987. * LOCKING: None.
  1988. */
  1989. unsigned int ata_busy_sleep (struct ata_port *ap,
  1990. unsigned long tmout_pat, unsigned long tmout)
  1991. {
  1992. unsigned long timer_start, timeout;
  1993. u8 status;
  1994. status = ata_busy_wait(ap, ATA_BUSY, 300);
  1995. timer_start = jiffies;
  1996. timeout = timer_start + tmout_pat;
  1997. while ((status & ATA_BUSY) && (time_before(jiffies, timeout))) {
  1998. msleep(50);
  1999. status = ata_busy_wait(ap, ATA_BUSY, 3);
  2000. }
  2001. if (status & ATA_BUSY)
  2002. ata_port_printk(ap, KERN_WARNING,
  2003. "port is slow to respond, please be patient\n");
  2004. timeout = timer_start + tmout;
  2005. while ((status & ATA_BUSY) && (time_before(jiffies, timeout))) {
  2006. msleep(50);
  2007. status = ata_chk_status(ap);
  2008. }
  2009. if (status & ATA_BUSY) {
  2010. ata_port_printk(ap, KERN_ERR, "port failed to respond "
  2011. "(%lu secs)\n", tmout / HZ);
  2012. return 1;
  2013. }
  2014. return 0;
  2015. }
  2016. static void ata_bus_post_reset(struct ata_port *ap, unsigned int devmask)
  2017. {
  2018. struct ata_ioports *ioaddr = &ap->ioaddr;
  2019. unsigned int dev0 = devmask & (1 << 0);
  2020. unsigned int dev1 = devmask & (1 << 1);
  2021. unsigned long timeout;
  2022. /* if device 0 was found in ata_devchk, wait for its
  2023. * BSY bit to clear
  2024. */
  2025. if (dev0)
  2026. ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
  2027. /* if device 1 was found in ata_devchk, wait for
  2028. * register access, then wait for BSY to clear
  2029. */
  2030. timeout = jiffies + ATA_TMOUT_BOOT;
  2031. while (dev1) {
  2032. u8 nsect, lbal;
  2033. ap->ops->dev_select(ap, 1);
  2034. if (ap->flags & ATA_FLAG_MMIO) {
  2035. nsect = readb((void __iomem *) ioaddr->nsect_addr);
  2036. lbal = readb((void __iomem *) ioaddr->lbal_addr);
  2037. } else {
  2038. nsect = inb(ioaddr->nsect_addr);
  2039. lbal = inb(ioaddr->lbal_addr);
  2040. }
  2041. if ((nsect == 1) && (lbal == 1))
  2042. break;
  2043. if (time_after(jiffies, timeout)) {
  2044. dev1 = 0;
  2045. break;
  2046. }
  2047. msleep(50); /* give drive a breather */
  2048. }
  2049. if (dev1)
  2050. ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
  2051. /* is all this really necessary? */
  2052. ap->ops->dev_select(ap, 0);
  2053. if (dev1)
  2054. ap->ops->dev_select(ap, 1);
  2055. if (dev0)
  2056. ap->ops->dev_select(ap, 0);
  2057. }
  2058. static unsigned int ata_bus_softreset(struct ata_port *ap,
  2059. unsigned int devmask)
  2060. {
  2061. struct ata_ioports *ioaddr = &ap->ioaddr;
  2062. DPRINTK("ata%u: bus reset via SRST\n", ap->id);
  2063. /* software reset. causes dev0 to be selected */
  2064. if (ap->flags & ATA_FLAG_MMIO) {
  2065. writeb(ap->ctl, (void __iomem *) ioaddr->ctl_addr);
  2066. udelay(20); /* FIXME: flush */
  2067. writeb(ap->ctl | ATA_SRST, (void __iomem *) ioaddr->ctl_addr);
  2068. udelay(20); /* FIXME: flush */
  2069. writeb(ap->ctl, (void __iomem *) ioaddr->ctl_addr);
  2070. } else {
  2071. outb(ap->ctl, ioaddr->ctl_addr);
  2072. udelay(10);
  2073. outb(ap->ctl | ATA_SRST, ioaddr->ctl_addr);
  2074. udelay(10);
  2075. outb(ap->ctl, ioaddr->ctl_addr);
  2076. }
  2077. /* spec mandates ">= 2ms" before checking status.
  2078. * We wait 150ms, because that was the magic delay used for
  2079. * ATAPI devices in Hale Landis's ATADRVR, for the period of time
  2080. * between when the ATA command register is written, and then
  2081. * status is checked. Because waiting for "a while" before
  2082. * checking status is fine, post SRST, we perform this magic
  2083. * delay here as well.
  2084. *
  2085. * Old drivers/ide uses the 2mS rule and then waits for ready
  2086. */
  2087. msleep(150);
  2088. /* Before we perform post reset processing we want to see if
  2089. * the bus shows 0xFF because the odd clown forgets the D7
  2090. * pulldown resistor.
  2091. */
  2092. if (ata_check_status(ap) == 0xFF) {
  2093. ata_port_printk(ap, KERN_ERR, "SRST failed (status 0xFF)\n");
  2094. return AC_ERR_OTHER;
  2095. }
  2096. ata_bus_post_reset(ap, devmask);
  2097. return 0;
  2098. }
  2099. /**
  2100. * ata_bus_reset - reset host port and associated ATA channel
  2101. * @ap: port to reset
  2102. *
  2103. * This is typically the first time we actually start issuing
  2104. * commands to the ATA channel. We wait for BSY to clear, then
  2105. * issue EXECUTE DEVICE DIAGNOSTIC command, polling for its
  2106. * result. Determine what devices, if any, are on the channel
  2107. * by looking at the device 0/1 error register. Look at the signature
  2108. * stored in each device's taskfile registers, to determine if
  2109. * the device is ATA or ATAPI.
  2110. *
  2111. * LOCKING:
  2112. * PCI/etc. bus probe sem.
  2113. * Obtains host lock.
  2114. *
  2115. * SIDE EFFECTS:
  2116. * Sets ATA_FLAG_DISABLED if bus reset fails.
  2117. */
  2118. void ata_bus_reset(struct ata_port *ap)
  2119. {
  2120. struct ata_ioports *ioaddr = &ap->ioaddr;
  2121. unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
  2122. u8 err;
  2123. unsigned int dev0, dev1 = 0, devmask = 0;
  2124. DPRINTK("ENTER, host %u, port %u\n", ap->id, ap->port_no);
  2125. /* determine if device 0/1 are present */
  2126. if (ap->flags & ATA_FLAG_SATA_RESET)
  2127. dev0 = 1;
  2128. else {
  2129. dev0 = ata_devchk(ap, 0);
  2130. if (slave_possible)
  2131. dev1 = ata_devchk(ap, 1);
  2132. }
  2133. if (dev0)
  2134. devmask |= (1 << 0);
  2135. if (dev1)
  2136. devmask |= (1 << 1);
  2137. /* select device 0 again */
  2138. ap->ops->dev_select(ap, 0);
  2139. /* issue bus reset */
  2140. if (ap->flags & ATA_FLAG_SRST)
  2141. if (ata_bus_softreset(ap, devmask))
  2142. goto err_out;
  2143. /*
  2144. * determine by signature whether we have ATA or ATAPI devices
  2145. */
  2146. ap->device[0].class = ata_dev_try_classify(ap, 0, &err);
  2147. if ((slave_possible) && (err != 0x81))
  2148. ap->device[1].class = ata_dev_try_classify(ap, 1, &err);
  2149. /* re-enable interrupts */
  2150. if (ap->ioaddr.ctl_addr) /* FIXME: hack. create a hook instead */
  2151. ata_irq_on(ap);
  2152. /* is double-select really necessary? */
  2153. if (ap->device[1].class != ATA_DEV_NONE)
  2154. ap->ops->dev_select(ap, 1);
  2155. if (ap->device[0].class != ATA_DEV_NONE)
  2156. ap->ops->dev_select(ap, 0);
  2157. /* if no devices were detected, disable this port */
  2158. if ((ap->device[0].class == ATA_DEV_NONE) &&
  2159. (ap->device[1].class == ATA_DEV_NONE))
  2160. goto err_out;
  2161. if (ap->flags & (ATA_FLAG_SATA_RESET | ATA_FLAG_SRST)) {
  2162. /* set up device control for ATA_FLAG_SATA_RESET */
  2163. if (ap->flags & ATA_FLAG_MMIO)
  2164. writeb(ap->ctl, (void __iomem *) ioaddr->ctl_addr);
  2165. else
  2166. outb(ap->ctl, ioaddr->ctl_addr);
  2167. }
  2168. DPRINTK("EXIT\n");
  2169. return;
  2170. err_out:
  2171. ata_port_printk(ap, KERN_ERR, "disabling port\n");
  2172. ap->ops->port_disable(ap);
  2173. DPRINTK("EXIT\n");
  2174. }
  2175. /**
  2176. * sata_phy_debounce - debounce SATA phy status
  2177. * @ap: ATA port to debounce SATA phy status for
  2178. * @params: timing parameters { interval, duratinon, timeout } in msec
  2179. *
  2180. * Make sure SStatus of @ap reaches stable state, determined by
  2181. * holding the same value where DET is not 1 for @duration polled
  2182. * every @interval, before @timeout. Timeout constraints the
  2183. * beginning of the stable state. Because, after hot unplugging,
  2184. * DET gets stuck at 1 on some controllers, this functions waits
  2185. * until timeout then returns 0 if DET is stable at 1.
  2186. *
  2187. * LOCKING:
  2188. * Kernel thread context (may sleep)
  2189. *
  2190. * RETURNS:
  2191. * 0 on success, -errno on failure.
  2192. */
  2193. int sata_phy_debounce(struct ata_port *ap, const unsigned long *params)
  2194. {
  2195. unsigned long interval_msec = params[0];
  2196. unsigned long duration = params[1] * HZ / 1000;
  2197. unsigned long timeout = jiffies + params[2] * HZ / 1000;
  2198. unsigned long last_jiffies;
  2199. u32 last, cur;
  2200. int rc;
  2201. if ((rc = sata_scr_read(ap, SCR_STATUS, &cur)))
  2202. return rc;
  2203. cur &= 0xf;
  2204. last = cur;
  2205. last_jiffies = jiffies;
  2206. while (1) {
  2207. msleep(interval_msec);
  2208. if ((rc = sata_scr_read(ap, SCR_STATUS, &cur)))
  2209. return rc;
  2210. cur &= 0xf;
  2211. /* DET stable? */
  2212. if (cur == last) {
  2213. if (cur == 1 && time_before(jiffies, timeout))
  2214. continue;
  2215. if (time_after(jiffies, last_jiffies + duration))
  2216. return 0;
  2217. continue;
  2218. }
  2219. /* unstable, start over */
  2220. last = cur;
  2221. last_jiffies = jiffies;
  2222. /* check timeout */
  2223. if (time_after(jiffies, timeout))
  2224. return -EBUSY;
  2225. }
  2226. }
  2227. /**
  2228. * sata_phy_resume - resume SATA phy
  2229. * @ap: ATA port to resume SATA phy for
  2230. * @params: timing parameters { interval, duratinon, timeout } in msec
  2231. *
  2232. * Resume SATA phy of @ap and debounce it.
  2233. *
  2234. * LOCKING:
  2235. * Kernel thread context (may sleep)
  2236. *
  2237. * RETURNS:
  2238. * 0 on success, -errno on failure.
  2239. */
  2240. int sata_phy_resume(struct ata_port *ap, const unsigned long *params)
  2241. {
  2242. u32 scontrol;
  2243. int rc;
  2244. if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
  2245. return rc;
  2246. scontrol = (scontrol & 0x0f0) | 0x300;
  2247. if ((rc = sata_scr_write(ap, SCR_CONTROL, scontrol)))
  2248. return rc;
  2249. /* Some PHYs react badly if SStatus is pounded immediately
  2250. * after resuming. Delay 200ms before debouncing.
  2251. */
  2252. msleep(200);
  2253. return sata_phy_debounce(ap, params);
  2254. }
  2255. static void ata_wait_spinup(struct ata_port *ap)
  2256. {
  2257. struct ata_eh_context *ehc = &ap->eh_context;
  2258. unsigned long end, secs;
  2259. int rc;
  2260. /* first, debounce phy if SATA */
  2261. if (ap->cbl == ATA_CBL_SATA) {
  2262. rc = sata_phy_debounce(ap, sata_deb_timing_hotplug);
  2263. /* if debounced successfully and offline, no need to wait */
  2264. if ((rc == 0 || rc == -EOPNOTSUPP) && ata_port_offline(ap))
  2265. return;
  2266. }
  2267. /* okay, let's give the drive time to spin up */
  2268. end = ehc->i.hotplug_timestamp + ATA_SPINUP_WAIT * HZ / 1000;
  2269. secs = ((end - jiffies) + HZ - 1) / HZ;
  2270. if (time_after(jiffies, end))
  2271. return;
  2272. if (secs > 5)
  2273. ata_port_printk(ap, KERN_INFO, "waiting for device to spin up "
  2274. "(%lu secs)\n", secs);
  2275. schedule_timeout_uninterruptible(end - jiffies);
  2276. }
  2277. /**
  2278. * ata_std_prereset - prepare for reset
  2279. * @ap: ATA port to be reset
  2280. *
  2281. * @ap is about to be reset. Initialize it.
  2282. *
  2283. * LOCKING:
  2284. * Kernel thread context (may sleep)
  2285. *
  2286. * RETURNS:
  2287. * 0 on success, -errno otherwise.
  2288. */
  2289. int ata_std_prereset(struct ata_port *ap)
  2290. {
  2291. struct ata_eh_context *ehc = &ap->eh_context;
  2292. const unsigned long *timing = sata_ehc_deb_timing(ehc);
  2293. int rc;
  2294. /* handle link resume & hotplug spinup */
  2295. if ((ehc->i.flags & ATA_EHI_RESUME_LINK) &&
  2296. (ap->flags & ATA_FLAG_HRST_TO_RESUME))
  2297. ehc->i.action |= ATA_EH_HARDRESET;
  2298. if ((ehc->i.flags & ATA_EHI_HOTPLUGGED) &&
  2299. (ap->flags & ATA_FLAG_SKIP_D2H_BSY))
  2300. ata_wait_spinup(ap);
  2301. /* if we're about to do hardreset, nothing more to do */
  2302. if (ehc->i.action & ATA_EH_HARDRESET)
  2303. return 0;
  2304. /* if SATA, resume phy */
  2305. if (ap->cbl == ATA_CBL_SATA) {
  2306. rc = sata_phy_resume(ap, timing);
  2307. if (rc && rc != -EOPNOTSUPP) {
  2308. /* phy resume failed */
  2309. ata_port_printk(ap, KERN_WARNING, "failed to resume "
  2310. "link for reset (errno=%d)\n", rc);
  2311. return rc;
  2312. }
  2313. }
  2314. /* Wait for !BSY if the controller can wait for the first D2H
  2315. * Reg FIS and we don't know that no device is attached.
  2316. */
  2317. if (!(ap->flags & ATA_FLAG_SKIP_D2H_BSY) && !ata_port_offline(ap))
  2318. ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
  2319. return 0;
  2320. }
  2321. /**
  2322. * ata_std_softreset - reset host port via ATA SRST
  2323. * @ap: port to reset
  2324. * @classes: resulting classes of attached devices
  2325. *
  2326. * Reset host port using ATA SRST.
  2327. *
  2328. * LOCKING:
  2329. * Kernel thread context (may sleep)
  2330. *
  2331. * RETURNS:
  2332. * 0 on success, -errno otherwise.
  2333. */
  2334. int ata_std_softreset(struct ata_port *ap, unsigned int *classes)
  2335. {
  2336. unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
  2337. unsigned int devmask = 0, err_mask;
  2338. u8 err;
  2339. DPRINTK("ENTER\n");
  2340. if (ata_port_offline(ap)) {
  2341. classes[0] = ATA_DEV_NONE;
  2342. goto out;
  2343. }
  2344. /* determine if device 0/1 are present */
  2345. if (ata_devchk(ap, 0))
  2346. devmask |= (1 << 0);
  2347. if (slave_possible && ata_devchk(ap, 1))
  2348. devmask |= (1 << 1);
  2349. /* select device 0 again */
  2350. ap->ops->dev_select(ap, 0);
  2351. /* issue bus reset */
  2352. DPRINTK("about to softreset, devmask=%x\n", devmask);
  2353. err_mask = ata_bus_softreset(ap, devmask);
  2354. if (err_mask) {
  2355. ata_port_printk(ap, KERN_ERR, "SRST failed (err_mask=0x%x)\n",
  2356. err_mask);
  2357. return -EIO;
  2358. }
  2359. /* determine by signature whether we have ATA or ATAPI devices */
  2360. classes[0] = ata_dev_try_classify(ap, 0, &err);
  2361. if (slave_possible && err != 0x81)
  2362. classes[1] = ata_dev_try_classify(ap, 1, &err);
  2363. out:
  2364. DPRINTK("EXIT, classes[0]=%u [1]=%u\n", classes[0], classes[1]);
  2365. return 0;
  2366. }
  2367. /**
  2368. * sata_std_hardreset - reset host port via SATA phy reset
  2369. * @ap: port to reset
  2370. * @class: resulting class of attached device
  2371. *
  2372. * SATA phy-reset host port using DET bits of SControl register.
  2373. *
  2374. * LOCKING:
  2375. * Kernel thread context (may sleep)
  2376. *
  2377. * RETURNS:
  2378. * 0 on success, -errno otherwise.
  2379. */
  2380. int sata_std_hardreset(struct ata_port *ap, unsigned int *class)
  2381. {
  2382. struct ata_eh_context *ehc = &ap->eh_context;
  2383. const unsigned long *timing = sata_ehc_deb_timing(ehc);
  2384. u32 scontrol;
  2385. int rc;
  2386. DPRINTK("ENTER\n");
  2387. if (sata_set_spd_needed(ap)) {
  2388. /* SATA spec says nothing about how to reconfigure
  2389. * spd. To be on the safe side, turn off phy during
  2390. * reconfiguration. This works for at least ICH7 AHCI
  2391. * and Sil3124.
  2392. */
  2393. if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
  2394. return rc;
  2395. scontrol = (scontrol & 0x0f0) | 0x304;
  2396. if ((rc = sata_scr_write(ap, SCR_CONTROL, scontrol)))
  2397. return rc;
  2398. sata_set_spd(ap);
  2399. }
  2400. /* issue phy wake/reset */
  2401. if ((rc = sata_scr_read(ap, SCR_CONTROL, &scontrol)))
  2402. return rc;
  2403. scontrol = (scontrol & 0x0f0) | 0x301;
  2404. if ((rc = sata_scr_write_flush(ap, SCR_CONTROL, scontrol)))
  2405. return rc;
  2406. /* Couldn't find anything in SATA I/II specs, but AHCI-1.1
  2407. * 10.4.2 says at least 1 ms.
  2408. */
  2409. msleep(1);
  2410. /* bring phy back */
  2411. sata_phy_resume(ap, timing);
  2412. /* TODO: phy layer with polling, timeouts, etc. */
  2413. if (ata_port_offline(ap)) {
  2414. *class = ATA_DEV_NONE;
  2415. DPRINTK("EXIT, link offline\n");
  2416. return 0;
  2417. }
  2418. if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
  2419. ata_port_printk(ap, KERN_ERR,
  2420. "COMRESET failed (device not ready)\n");
  2421. return -EIO;
  2422. }
  2423. ap->ops->dev_select(ap, 0); /* probably unnecessary */
  2424. *class = ata_dev_try_classify(ap, 0, NULL);
  2425. DPRINTK("EXIT, class=%u\n", *class);
  2426. return 0;
  2427. }
  2428. /**
  2429. * ata_std_postreset - standard postreset callback
  2430. * @ap: the target ata_port
  2431. * @classes: classes of attached devices
  2432. *
  2433. * This function is invoked after a successful reset. Note that
  2434. * the device might have been reset more than once using
  2435. * different reset methods before postreset is invoked.
  2436. *
  2437. * LOCKING:
  2438. * Kernel thread context (may sleep)
  2439. */
  2440. void ata_std_postreset(struct ata_port *ap, unsigned int *classes)
  2441. {
  2442. u32 serror;
  2443. DPRINTK("ENTER\n");
  2444. /* print link status */
  2445. sata_print_link_status(ap);
  2446. /* clear SError */
  2447. if (sata_scr_read(ap, SCR_ERROR, &serror) == 0)
  2448. sata_scr_write(ap, SCR_ERROR, serror);
  2449. /* re-enable interrupts */
  2450. if (!ap->ops->error_handler) {
  2451. /* FIXME: hack. create a hook instead */
  2452. if (ap->ioaddr.ctl_addr)
  2453. ata_irq_on(ap);
  2454. }
  2455. /* is double-select really necessary? */
  2456. if (classes[0] != ATA_DEV_NONE)
  2457. ap->ops->dev_select(ap, 1);
  2458. if (classes[1] != ATA_DEV_NONE)
  2459. ap->ops->dev_select(ap, 0);
  2460. /* bail out if no device is present */
  2461. if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
  2462. DPRINTK("EXIT, no device\n");
  2463. return;
  2464. }
  2465. /* set up device control */
  2466. if (ap->ioaddr.ctl_addr) {
  2467. if (ap->flags & ATA_FLAG_MMIO)
  2468. writeb(ap->ctl, (void __iomem *) ap->ioaddr.ctl_addr);
  2469. else
  2470. outb(ap->ctl, ap->ioaddr.ctl_addr);
  2471. }
  2472. DPRINTK("EXIT\n");
  2473. }
  2474. /**
  2475. * ata_dev_same_device - Determine whether new ID matches configured device
  2476. * @dev: device to compare against
  2477. * @new_class: class of the new device
  2478. * @new_id: IDENTIFY page of the new device
  2479. *
  2480. * Compare @new_class and @new_id against @dev and determine
  2481. * whether @dev is the device indicated by @new_class and
  2482. * @new_id.
  2483. *
  2484. * LOCKING:
  2485. * None.
  2486. *
  2487. * RETURNS:
  2488. * 1 if @dev matches @new_class and @new_id, 0 otherwise.
  2489. */
  2490. static int ata_dev_same_device(struct ata_device *dev, unsigned int new_class,
  2491. const u16 *new_id)
  2492. {
  2493. const u16 *old_id = dev->id;
  2494. unsigned char model[2][41], serial[2][21];
  2495. u64 new_n_sectors;
  2496. if (dev->class != new_class) {
  2497. ata_dev_printk(dev, KERN_INFO, "class mismatch %d != %d\n",
  2498. dev->class, new_class);
  2499. return 0;
  2500. }
  2501. ata_id_c_string(old_id, model[0], ATA_ID_PROD_OFS, sizeof(model[0]));
  2502. ata_id_c_string(new_id, model[1], ATA_ID_PROD_OFS, sizeof(model[1]));
  2503. ata_id_c_string(old_id, serial[0], ATA_ID_SERNO_OFS, sizeof(serial[0]));
  2504. ata_id_c_string(new_id, serial[1], ATA_ID_SERNO_OFS, sizeof(serial[1]));
  2505. new_n_sectors = ata_id_n_sectors(new_id);
  2506. if (strcmp(model[0], model[1])) {
  2507. ata_dev_printk(dev, KERN_INFO, "model number mismatch "
  2508. "'%s' != '%s'\n", model[0], model[1]);
  2509. return 0;
  2510. }
  2511. if (strcmp(serial[0], serial[1])) {
  2512. ata_dev_printk(dev, KERN_INFO, "serial number mismatch "
  2513. "'%s' != '%s'\n", serial[0], serial[1]);
  2514. return 0;
  2515. }
  2516. if (dev->class == ATA_DEV_ATA && dev->n_sectors != new_n_sectors) {
  2517. ata_dev_printk(dev, KERN_INFO, "n_sectors mismatch "
  2518. "%llu != %llu\n",
  2519. (unsigned long long)dev->n_sectors,
  2520. (unsigned long long)new_n_sectors);
  2521. return 0;
  2522. }
  2523. return 1;
  2524. }
  2525. /**
  2526. * ata_dev_revalidate - Revalidate ATA device
  2527. * @dev: device to revalidate
  2528. * @post_reset: is this revalidation after reset?
  2529. *
  2530. * Re-read IDENTIFY page and make sure @dev is still attached to
  2531. * the port.
  2532. *
  2533. * LOCKING:
  2534. * Kernel thread context (may sleep)
  2535. *
  2536. * RETURNS:
  2537. * 0 on success, negative errno otherwise
  2538. */
  2539. int ata_dev_revalidate(struct ata_device *dev, int post_reset)
  2540. {
  2541. unsigned int class = dev->class;
  2542. u16 *id = (void *)dev->ap->sector_buf;
  2543. int rc;
  2544. if (!ata_dev_enabled(dev)) {
  2545. rc = -ENODEV;
  2546. goto fail;
  2547. }
  2548. /* read ID data */
  2549. rc = ata_dev_read_id(dev, &class, post_reset, id);
  2550. if (rc)
  2551. goto fail;
  2552. /* is the device still there? */
  2553. if (!ata_dev_same_device(dev, class, id)) {
  2554. rc = -ENODEV;
  2555. goto fail;
  2556. }
  2557. memcpy(dev->id, id, sizeof(id[0]) * ATA_ID_WORDS);
  2558. /* configure device according to the new ID */
  2559. rc = ata_dev_configure(dev, 0);
  2560. if (rc == 0)
  2561. return 0;
  2562. fail:
  2563. ata_dev_printk(dev, KERN_ERR, "revalidation failed (errno=%d)\n", rc);
  2564. return rc;
  2565. }
  2566. static const char * const ata_dma_blacklist [] = {
  2567. "WDC AC11000H", NULL,
  2568. "WDC AC22100H", NULL,
  2569. "WDC AC32500H", NULL,
  2570. "WDC AC33100H", NULL,
  2571. "WDC AC31600H", NULL,
  2572. "WDC AC32100H", "24.09P07",
  2573. "WDC AC23200L", "21.10N21",
  2574. "Compaq CRD-8241B", NULL,
  2575. "CRD-8400B", NULL,
  2576. "CRD-8480B", NULL,
  2577. "CRD-8482B", NULL,
  2578. "CRD-84", NULL,
  2579. "SanDisk SDP3B", NULL,
  2580. "SanDisk SDP3B-64", NULL,
  2581. "SANYO CD-ROM CRD", NULL,
  2582. "HITACHI CDR-8", NULL,
  2583. "HITACHI CDR-8335", NULL,
  2584. "HITACHI CDR-8435", NULL,
  2585. "Toshiba CD-ROM XM-6202B", NULL,
  2586. "TOSHIBA CD-ROM XM-1702BC", NULL,
  2587. "CD-532E-A", NULL,
  2588. "E-IDE CD-ROM CR-840", NULL,
  2589. "CD-ROM Drive/F5A", NULL,
  2590. "WPI CDD-820", NULL,
  2591. "SAMSUNG CD-ROM SC-148C", NULL,
  2592. "SAMSUNG CD-ROM SC", NULL,
  2593. "SanDisk SDP3B-64", NULL,
  2594. "ATAPI CD-ROM DRIVE 40X MAXIMUM",NULL,
  2595. "_NEC DV5800A", NULL,
  2596. "SAMSUNG CD-ROM SN-124", "N001"
  2597. };
  2598. static int ata_strim(char *s, size_t len)
  2599. {
  2600. len = strnlen(s, len);
  2601. /* ATAPI specifies that empty space is blank-filled; remove blanks */
  2602. while ((len > 0) && (s[len - 1] == ' ')) {
  2603. len--;
  2604. s[len] = 0;
  2605. }
  2606. return len;
  2607. }
  2608. static int ata_dma_blacklisted(const struct ata_device *dev)
  2609. {
  2610. unsigned char model_num[40];
  2611. unsigned char model_rev[16];
  2612. unsigned int nlen, rlen;
  2613. int i;
  2614. /* We don't support polling DMA.
  2615. * DMA blacklist those ATAPI devices with CDB-intr (and use PIO)
  2616. * if the LLDD handles only interrupts in the HSM_ST_LAST state.
  2617. */
  2618. if ((dev->ap->flags & ATA_FLAG_PIO_POLLING) &&
  2619. (dev->flags & ATA_DFLAG_CDB_INTR))
  2620. return 1;
  2621. ata_id_string(dev->id, model_num, ATA_ID_PROD_OFS,
  2622. sizeof(model_num));
  2623. ata_id_string(dev->id, model_rev, ATA_ID_FW_REV_OFS,
  2624. sizeof(model_rev));
  2625. nlen = ata_strim(model_num, sizeof(model_num));
  2626. rlen = ata_strim(model_rev, sizeof(model_rev));
  2627. for (i = 0; i < ARRAY_SIZE(ata_dma_blacklist); i += 2) {
  2628. if (!strncmp(ata_dma_blacklist[i], model_num, nlen)) {
  2629. if (ata_dma_blacklist[i+1] == NULL)
  2630. return 1;
  2631. if (!strncmp(ata_dma_blacklist[i], model_rev, rlen))
  2632. return 1;
  2633. }
  2634. }
  2635. return 0;
  2636. }
  2637. /**
  2638. * ata_dev_xfermask - Compute supported xfermask of the given device
  2639. * @dev: Device to compute xfermask for
  2640. *
  2641. * Compute supported xfermask of @dev and store it in
  2642. * dev->*_mask. This function is responsible for applying all
  2643. * known limits including host controller limits, device
  2644. * blacklist, etc...
  2645. *
  2646. * LOCKING:
  2647. * None.
  2648. */
  2649. static void ata_dev_xfermask(struct ata_device *dev)
  2650. {
  2651. struct ata_port *ap = dev->ap;
  2652. struct ata_host *host = ap->host;
  2653. unsigned long xfer_mask;
  2654. /* controller modes available */
  2655. xfer_mask = ata_pack_xfermask(ap->pio_mask,
  2656. ap->mwdma_mask, ap->udma_mask);
  2657. /* Apply cable rule here. Don't apply it early because when
  2658. * we handle hot plug the cable type can itself change.
  2659. */
  2660. if (ap->cbl == ATA_CBL_PATA40)
  2661. xfer_mask &= ~(0xF8 << ATA_SHIFT_UDMA);
  2662. xfer_mask &= ata_pack_xfermask(dev->pio_mask,
  2663. dev->mwdma_mask, dev->udma_mask);
  2664. xfer_mask &= ata_id_xfermask(dev->id);
  2665. /*
  2666. * CFA Advanced TrueIDE timings are not allowed on a shared
  2667. * cable
  2668. */
  2669. if (ata_dev_pair(dev)) {
  2670. /* No PIO5 or PIO6 */
  2671. xfer_mask &= ~(0x03 << (ATA_SHIFT_PIO + 5));
  2672. /* No MWDMA3 or MWDMA 4 */
  2673. xfer_mask &= ~(0x03 << (ATA_SHIFT_MWDMA + 3));
  2674. }
  2675. if (ata_dma_blacklisted(dev)) {
  2676. xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
  2677. ata_dev_printk(dev, KERN_WARNING,
  2678. "device is on DMA blacklist, disabling DMA\n");
  2679. }
  2680. if ((host->flags & ATA_HOST_SIMPLEX) && host->simplex_claimed) {
  2681. xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
  2682. ata_dev_printk(dev, KERN_WARNING, "simplex DMA is claimed by "
  2683. "other device, disabling DMA\n");
  2684. }
  2685. if (ap->ops->mode_filter)
  2686. xfer_mask = ap->ops->mode_filter(ap, dev, xfer_mask);
  2687. ata_unpack_xfermask(xfer_mask, &dev->pio_mask,
  2688. &dev->mwdma_mask, &dev->udma_mask);
  2689. }
  2690. /**
  2691. * ata_dev_set_xfermode - Issue SET FEATURES - XFER MODE command
  2692. * @dev: Device to which command will be sent
  2693. *
  2694. * Issue SET FEATURES - XFER MODE command to device @dev
  2695. * on port @ap.
  2696. *
  2697. * LOCKING:
  2698. * PCI/etc. bus probe sem.
  2699. *
  2700. * RETURNS:
  2701. * 0 on success, AC_ERR_* mask otherwise.
  2702. */
  2703. static unsigned int ata_dev_set_xfermode(struct ata_device *dev)
  2704. {
  2705. struct ata_taskfile tf;
  2706. unsigned int err_mask;
  2707. /* set up set-features taskfile */
  2708. DPRINTK("set features - xfer mode\n");
  2709. ata_tf_init(dev, &tf);
  2710. tf.command = ATA_CMD_SET_FEATURES;
  2711. tf.feature = SETFEATURES_XFER;
  2712. tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
  2713. tf.protocol = ATA_PROT_NODATA;
  2714. tf.nsect = dev->xfer_mode;
  2715. err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
  2716. DPRINTK("EXIT, err_mask=%x\n", err_mask);
  2717. return err_mask;
  2718. }
  2719. /**
  2720. * ata_dev_init_params - Issue INIT DEV PARAMS command
  2721. * @dev: Device to which command will be sent
  2722. * @heads: Number of heads (taskfile parameter)
  2723. * @sectors: Number of sectors (taskfile parameter)
  2724. *
  2725. * LOCKING:
  2726. * Kernel thread context (may sleep)
  2727. *
  2728. * RETURNS:
  2729. * 0 on success, AC_ERR_* mask otherwise.
  2730. */
  2731. static unsigned int ata_dev_init_params(struct ata_device *dev,
  2732. u16 heads, u16 sectors)
  2733. {
  2734. struct ata_taskfile tf;
  2735. unsigned int err_mask;
  2736. /* Number of sectors per track 1-255. Number of heads 1-16 */
  2737. if (sectors < 1 || sectors > 255 || heads < 1 || heads > 16)
  2738. return AC_ERR_INVALID;
  2739. /* set up init dev params taskfile */
  2740. DPRINTK("init dev params \n");
  2741. ata_tf_init(dev, &tf);
  2742. tf.command = ATA_CMD_INIT_DEV_PARAMS;
  2743. tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
  2744. tf.protocol = ATA_PROT_NODATA;
  2745. tf.nsect = sectors;
  2746. tf.device |= (heads - 1) & 0x0f; /* max head = num. of heads - 1 */
  2747. err_mask = ata_exec_internal(dev, &tf, NULL, DMA_NONE, NULL, 0);
  2748. DPRINTK("EXIT, err_mask=%x\n", err_mask);
  2749. return err_mask;
  2750. }
  2751. /**
  2752. * ata_sg_clean - Unmap DMA memory associated with command
  2753. * @qc: Command containing DMA memory to be released
  2754. *
  2755. * Unmap all mapped DMA memory associated with this command.
  2756. *
  2757. * LOCKING:
  2758. * spin_lock_irqsave(host lock)
  2759. */
  2760. static void ata_sg_clean(struct ata_queued_cmd *qc)
  2761. {
  2762. struct ata_port *ap = qc->ap;
  2763. struct scatterlist *sg = qc->__sg;
  2764. int dir = qc->dma_dir;
  2765. void *pad_buf = NULL;
  2766. WARN_ON(!(qc->flags & ATA_QCFLAG_DMAMAP));
  2767. WARN_ON(sg == NULL);
  2768. if (qc->flags & ATA_QCFLAG_SINGLE)
  2769. WARN_ON(qc->n_elem > 1);
  2770. VPRINTK("unmapping %u sg elements\n", qc->n_elem);
  2771. /* if we padded the buffer out to 32-bit bound, and data
  2772. * xfer direction is from-device, we must copy from the
  2773. * pad buffer back into the supplied buffer
  2774. */
  2775. if (qc->pad_len && !(qc->tf.flags & ATA_TFLAG_WRITE))
  2776. pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
  2777. if (qc->flags & ATA_QCFLAG_SG) {
  2778. if (qc->n_elem)
  2779. dma_unmap_sg(ap->dev, sg, qc->n_elem, dir);
  2780. /* restore last sg */
  2781. sg[qc->orig_n_elem - 1].length += qc->pad_len;
  2782. if (pad_buf) {
  2783. struct scatterlist *psg = &qc->pad_sgent;
  2784. void *addr = kmap_atomic(psg->page, KM_IRQ0);
  2785. memcpy(addr + psg->offset, pad_buf, qc->pad_len);
  2786. kunmap_atomic(addr, KM_IRQ0);
  2787. }
  2788. } else {
  2789. if (qc->n_elem)
  2790. dma_unmap_single(ap->dev,
  2791. sg_dma_address(&sg[0]), sg_dma_len(&sg[0]),
  2792. dir);
  2793. /* restore sg */
  2794. sg->length += qc->pad_len;
  2795. if (pad_buf)
  2796. memcpy(qc->buf_virt + sg->length - qc->pad_len,
  2797. pad_buf, qc->pad_len);
  2798. }
  2799. qc->flags &= ~ATA_QCFLAG_DMAMAP;
  2800. qc->__sg = NULL;
  2801. }
  2802. /**
  2803. * ata_fill_sg - Fill PCI IDE PRD table
  2804. * @qc: Metadata associated with taskfile to be transferred
  2805. *
  2806. * Fill PCI IDE PRD (scatter-gather) table with segments
  2807. * associated with the current disk command.
  2808. *
  2809. * LOCKING:
  2810. * spin_lock_irqsave(host lock)
  2811. *
  2812. */
  2813. static void ata_fill_sg(struct ata_queued_cmd *qc)
  2814. {
  2815. struct ata_port *ap = qc->ap;
  2816. struct scatterlist *sg;
  2817. unsigned int idx;
  2818. WARN_ON(qc->__sg == NULL);
  2819. WARN_ON(qc->n_elem == 0 && qc->pad_len == 0);
  2820. idx = 0;
  2821. ata_for_each_sg(sg, qc) {
  2822. u32 addr, offset;
  2823. u32 sg_len, len;
  2824. /* determine if physical DMA addr spans 64K boundary.
  2825. * Note h/w doesn't support 64-bit, so we unconditionally
  2826. * truncate dma_addr_t to u32.
  2827. */
  2828. addr = (u32) sg_dma_address(sg);
  2829. sg_len = sg_dma_len(sg);
  2830. while (sg_len) {
  2831. offset = addr & 0xffff;
  2832. len = sg_len;
  2833. if ((offset + sg_len) > 0x10000)
  2834. len = 0x10000 - offset;
  2835. ap->prd[idx].addr = cpu_to_le32(addr);
  2836. ap->prd[idx].flags_len = cpu_to_le32(len & 0xffff);
  2837. VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
  2838. idx++;
  2839. sg_len -= len;
  2840. addr += len;
  2841. }
  2842. }
  2843. if (idx)
  2844. ap->prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
  2845. }
  2846. /**
  2847. * ata_check_atapi_dma - Check whether ATAPI DMA can be supported
  2848. * @qc: Metadata associated with taskfile to check
  2849. *
  2850. * Allow low-level driver to filter ATA PACKET commands, returning
  2851. * a status indicating whether or not it is OK to use DMA for the
  2852. * supplied PACKET command.
  2853. *
  2854. * LOCKING:
  2855. * spin_lock_irqsave(host lock)
  2856. *
  2857. * RETURNS: 0 when ATAPI DMA can be used
  2858. * nonzero otherwise
  2859. */
  2860. int ata_check_atapi_dma(struct ata_queued_cmd *qc)
  2861. {
  2862. struct ata_port *ap = qc->ap;
  2863. int rc = 0; /* Assume ATAPI DMA is OK by default */
  2864. if (ap->ops->check_atapi_dma)
  2865. rc = ap->ops->check_atapi_dma(qc);
  2866. return rc;
  2867. }
  2868. /**
  2869. * ata_qc_prep - Prepare taskfile for submission
  2870. * @qc: Metadata associated with taskfile to be prepared
  2871. *
  2872. * Prepare ATA taskfile for submission.
  2873. *
  2874. * LOCKING:
  2875. * spin_lock_irqsave(host lock)
  2876. */
  2877. void ata_qc_prep(struct ata_queued_cmd *qc)
  2878. {
  2879. if (!(qc->flags & ATA_QCFLAG_DMAMAP))
  2880. return;
  2881. ata_fill_sg(qc);
  2882. }
  2883. void ata_noop_qc_prep(struct ata_queued_cmd *qc) { }
  2884. /**
  2885. * ata_sg_init_one - Associate command with memory buffer
  2886. * @qc: Command to be associated
  2887. * @buf: Memory buffer
  2888. * @buflen: Length of memory buffer, in bytes.
  2889. *
  2890. * Initialize the data-related elements of queued_cmd @qc
  2891. * to point to a single memory buffer, @buf of byte length @buflen.
  2892. *
  2893. * LOCKING:
  2894. * spin_lock_irqsave(host lock)
  2895. */
  2896. void ata_sg_init_one(struct ata_queued_cmd *qc, void *buf, unsigned int buflen)
  2897. {
  2898. struct scatterlist *sg;
  2899. qc->flags |= ATA_QCFLAG_SINGLE;
  2900. memset(&qc->sgent, 0, sizeof(qc->sgent));
  2901. qc->__sg = &qc->sgent;
  2902. qc->n_elem = 1;
  2903. qc->orig_n_elem = 1;
  2904. qc->buf_virt = buf;
  2905. qc->nbytes = buflen;
  2906. sg = qc->__sg;
  2907. sg_init_one(sg, buf, buflen);
  2908. }
  2909. /**
  2910. * ata_sg_init - Associate command with scatter-gather table.
  2911. * @qc: Command to be associated
  2912. * @sg: Scatter-gather table.
  2913. * @n_elem: Number of elements in s/g table.
  2914. *
  2915. * Initialize the data-related elements of queued_cmd @qc
  2916. * to point to a scatter-gather table @sg, containing @n_elem
  2917. * elements.
  2918. *
  2919. * LOCKING:
  2920. * spin_lock_irqsave(host lock)
  2921. */
  2922. void ata_sg_init(struct ata_queued_cmd *qc, struct scatterlist *sg,
  2923. unsigned int n_elem)
  2924. {
  2925. qc->flags |= ATA_QCFLAG_SG;
  2926. qc->__sg = sg;
  2927. qc->n_elem = n_elem;
  2928. qc->orig_n_elem = n_elem;
  2929. }
  2930. /**
  2931. * ata_sg_setup_one - DMA-map the memory buffer associated with a command.
  2932. * @qc: Command with memory buffer to be mapped.
  2933. *
  2934. * DMA-map the memory buffer associated with queued_cmd @qc.
  2935. *
  2936. * LOCKING:
  2937. * spin_lock_irqsave(host lock)
  2938. *
  2939. * RETURNS:
  2940. * Zero on success, negative on error.
  2941. */
  2942. static int ata_sg_setup_one(struct ata_queued_cmd *qc)
  2943. {
  2944. struct ata_port *ap = qc->ap;
  2945. int dir = qc->dma_dir;
  2946. struct scatterlist *sg = qc->__sg;
  2947. dma_addr_t dma_address;
  2948. int trim_sg = 0;
  2949. /* we must lengthen transfers to end on a 32-bit boundary */
  2950. qc->pad_len = sg->length & 3;
  2951. if (qc->pad_len) {
  2952. void *pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
  2953. struct scatterlist *psg = &qc->pad_sgent;
  2954. WARN_ON(qc->dev->class != ATA_DEV_ATAPI);
  2955. memset(pad_buf, 0, ATA_DMA_PAD_SZ);
  2956. if (qc->tf.flags & ATA_TFLAG_WRITE)
  2957. memcpy(pad_buf, qc->buf_virt + sg->length - qc->pad_len,
  2958. qc->pad_len);
  2959. sg_dma_address(psg) = ap->pad_dma + (qc->tag * ATA_DMA_PAD_SZ);
  2960. sg_dma_len(psg) = ATA_DMA_PAD_SZ;
  2961. /* trim sg */
  2962. sg->length -= qc->pad_len;
  2963. if (sg->length == 0)
  2964. trim_sg = 1;
  2965. DPRINTK("padding done, sg->length=%u pad_len=%u\n",
  2966. sg->length, qc->pad_len);
  2967. }
  2968. if (trim_sg) {
  2969. qc->n_elem--;
  2970. goto skip_map;
  2971. }
  2972. dma_address = dma_map_single(ap->dev, qc->buf_virt,
  2973. sg->length, dir);
  2974. if (dma_mapping_error(dma_address)) {
  2975. /* restore sg */
  2976. sg->length += qc->pad_len;
  2977. return -1;
  2978. }
  2979. sg_dma_address(sg) = dma_address;
  2980. sg_dma_len(sg) = sg->length;
  2981. skip_map:
  2982. DPRINTK("mapped buffer of %d bytes for %s\n", sg_dma_len(sg),
  2983. qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
  2984. return 0;
  2985. }
  2986. /**
  2987. * ata_sg_setup - DMA-map the scatter-gather table associated with a command.
  2988. * @qc: Command with scatter-gather table to be mapped.
  2989. *
  2990. * DMA-map the scatter-gather table associated with queued_cmd @qc.
  2991. *
  2992. * LOCKING:
  2993. * spin_lock_irqsave(host lock)
  2994. *
  2995. * RETURNS:
  2996. * Zero on success, negative on error.
  2997. *
  2998. */
  2999. static int ata_sg_setup(struct ata_queued_cmd *qc)
  3000. {
  3001. struct ata_port *ap = qc->ap;
  3002. struct scatterlist *sg = qc->__sg;
  3003. struct scatterlist *lsg = &sg[qc->n_elem - 1];
  3004. int n_elem, pre_n_elem, dir, trim_sg = 0;
  3005. VPRINTK("ENTER, ata%u\n", ap->id);
  3006. WARN_ON(!(qc->flags & ATA_QCFLAG_SG));
  3007. /* we must lengthen transfers to end on a 32-bit boundary */
  3008. qc->pad_len = lsg->length & 3;
  3009. if (qc->pad_len) {
  3010. void *pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
  3011. struct scatterlist *psg = &qc->pad_sgent;
  3012. unsigned int offset;
  3013. WARN_ON(qc->dev->class != ATA_DEV_ATAPI);
  3014. memset(pad_buf, 0, ATA_DMA_PAD_SZ);
  3015. /*
  3016. * psg->page/offset are used to copy to-be-written
  3017. * data in this function or read data in ata_sg_clean.
  3018. */
  3019. offset = lsg->offset + lsg->length - qc->pad_len;
  3020. psg->page = nth_page(lsg->page, offset >> PAGE_SHIFT);
  3021. psg->offset = offset_in_page(offset);
  3022. if (qc->tf.flags & ATA_TFLAG_WRITE) {
  3023. void *addr = kmap_atomic(psg->page, KM_IRQ0);
  3024. memcpy(pad_buf, addr + psg->offset, qc->pad_len);
  3025. kunmap_atomic(addr, KM_IRQ0);
  3026. }
  3027. sg_dma_address(psg) = ap->pad_dma + (qc->tag * ATA_DMA_PAD_SZ);
  3028. sg_dma_len(psg) = ATA_DMA_PAD_SZ;
  3029. /* trim last sg */
  3030. lsg->length -= qc->pad_len;
  3031. if (lsg->length == 0)
  3032. trim_sg = 1;
  3033. DPRINTK("padding done, sg[%d].length=%u pad_len=%u\n",
  3034. qc->n_elem - 1, lsg->length, qc->pad_len);
  3035. }
  3036. pre_n_elem = qc->n_elem;
  3037. if (trim_sg && pre_n_elem)
  3038. pre_n_elem--;
  3039. if (!pre_n_elem) {
  3040. n_elem = 0;
  3041. goto skip_map;
  3042. }
  3043. dir = qc->dma_dir;
  3044. n_elem = dma_map_sg(ap->dev, sg, pre_n_elem, dir);
  3045. if (n_elem < 1) {
  3046. /* restore last sg */
  3047. lsg->length += qc->pad_len;
  3048. return -1;
  3049. }
  3050. DPRINTK("%d sg elements mapped\n", n_elem);
  3051. skip_map:
  3052. qc->n_elem = n_elem;
  3053. return 0;
  3054. }
  3055. /**
  3056. * swap_buf_le16 - swap halves of 16-bit words in place
  3057. * @buf: Buffer to swap
  3058. * @buf_words: Number of 16-bit words in buffer.
  3059. *
  3060. * Swap halves of 16-bit words if needed to convert from
  3061. * little-endian byte order to native cpu byte order, or
  3062. * vice-versa.
  3063. *
  3064. * LOCKING:
  3065. * Inherited from caller.
  3066. */
  3067. void swap_buf_le16(u16 *buf, unsigned int buf_words)
  3068. {
  3069. #ifdef __BIG_ENDIAN
  3070. unsigned int i;
  3071. for (i = 0; i < buf_words; i++)
  3072. buf[i] = le16_to_cpu(buf[i]);
  3073. #endif /* __BIG_ENDIAN */
  3074. }
  3075. /**
  3076. * ata_mmio_data_xfer - Transfer data by MMIO
  3077. * @adev: device for this I/O
  3078. * @buf: data buffer
  3079. * @buflen: buffer length
  3080. * @write_data: read/write
  3081. *
  3082. * Transfer data from/to the device data register by MMIO.
  3083. *
  3084. * LOCKING:
  3085. * Inherited from caller.
  3086. */
  3087. void ata_mmio_data_xfer(struct ata_device *adev, unsigned char *buf,
  3088. unsigned int buflen, int write_data)
  3089. {
  3090. struct ata_port *ap = adev->ap;
  3091. unsigned int i;
  3092. unsigned int words = buflen >> 1;
  3093. u16 *buf16 = (u16 *) buf;
  3094. void __iomem *mmio = (void __iomem *)ap->ioaddr.data_addr;
  3095. /* Transfer multiple of 2 bytes */
  3096. if (write_data) {
  3097. for (i = 0; i < words; i++)
  3098. writew(le16_to_cpu(buf16[i]), mmio);
  3099. } else {
  3100. for (i = 0; i < words; i++)
  3101. buf16[i] = cpu_to_le16(readw(mmio));
  3102. }
  3103. /* Transfer trailing 1 byte, if any. */
  3104. if (unlikely(buflen & 0x01)) {
  3105. u16 align_buf[1] = { 0 };
  3106. unsigned char *trailing_buf = buf + buflen - 1;
  3107. if (write_data) {
  3108. memcpy(align_buf, trailing_buf, 1);
  3109. writew(le16_to_cpu(align_buf[0]), mmio);
  3110. } else {
  3111. align_buf[0] = cpu_to_le16(readw(mmio));
  3112. memcpy(trailing_buf, align_buf, 1);
  3113. }
  3114. }
  3115. }
  3116. /**
  3117. * ata_pio_data_xfer - Transfer data by PIO
  3118. * @adev: device to target
  3119. * @buf: data buffer
  3120. * @buflen: buffer length
  3121. * @write_data: read/write
  3122. *
  3123. * Transfer data from/to the device data register by PIO.
  3124. *
  3125. * LOCKING:
  3126. * Inherited from caller.
  3127. */
  3128. void ata_pio_data_xfer(struct ata_device *adev, unsigned char *buf,
  3129. unsigned int buflen, int write_data)
  3130. {
  3131. struct ata_port *ap = adev->ap;
  3132. unsigned int words = buflen >> 1;
  3133. /* Transfer multiple of 2 bytes */
  3134. if (write_data)
  3135. outsw(ap->ioaddr.data_addr, buf, words);
  3136. else
  3137. insw(ap->ioaddr.data_addr, buf, words);
  3138. /* Transfer trailing 1 byte, if any. */
  3139. if (unlikely(buflen & 0x01)) {
  3140. u16 align_buf[1] = { 0 };
  3141. unsigned char *trailing_buf = buf + buflen - 1;
  3142. if (write_data) {
  3143. memcpy(align_buf, trailing_buf, 1);
  3144. outw(le16_to_cpu(align_buf[0]), ap->ioaddr.data_addr);
  3145. } else {
  3146. align_buf[0] = cpu_to_le16(inw(ap->ioaddr.data_addr));
  3147. memcpy(trailing_buf, align_buf, 1);
  3148. }
  3149. }
  3150. }
  3151. /**
  3152. * ata_pio_data_xfer_noirq - Transfer data by PIO
  3153. * @adev: device to target
  3154. * @buf: data buffer
  3155. * @buflen: buffer length
  3156. * @write_data: read/write
  3157. *
  3158. * Transfer data from/to the device data register by PIO. Do the
  3159. * transfer with interrupts disabled.
  3160. *
  3161. * LOCKING:
  3162. * Inherited from caller.
  3163. */
  3164. void ata_pio_data_xfer_noirq(struct ata_device *adev, unsigned char *buf,
  3165. unsigned int buflen, int write_data)
  3166. {
  3167. unsigned long flags;
  3168. local_irq_save(flags);
  3169. ata_pio_data_xfer(adev, buf, buflen, write_data);
  3170. local_irq_restore(flags);
  3171. }
  3172. /**
  3173. * ata_pio_sector - Transfer ATA_SECT_SIZE (512 bytes) of data.
  3174. * @qc: Command on going
  3175. *
  3176. * Transfer ATA_SECT_SIZE of data from/to the ATA device.
  3177. *
  3178. * LOCKING:
  3179. * Inherited from caller.
  3180. */
  3181. static void ata_pio_sector(struct ata_queued_cmd *qc)
  3182. {
  3183. int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
  3184. struct scatterlist *sg = qc->__sg;
  3185. struct ata_port *ap = qc->ap;
  3186. struct page *page;
  3187. unsigned int offset;
  3188. unsigned char *buf;
  3189. if (qc->cursect == (qc->nsect - 1))
  3190. ap->hsm_task_state = HSM_ST_LAST;
  3191. page = sg[qc->cursg].page;
  3192. offset = sg[qc->cursg].offset + qc->cursg_ofs * ATA_SECT_SIZE;
  3193. /* get the current page and offset */
  3194. page = nth_page(page, (offset >> PAGE_SHIFT));
  3195. offset %= PAGE_SIZE;
  3196. DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
  3197. if (PageHighMem(page)) {
  3198. unsigned long flags;
  3199. /* FIXME: use a bounce buffer */
  3200. local_irq_save(flags);
  3201. buf = kmap_atomic(page, KM_IRQ0);
  3202. /* do the actual data transfer */
  3203. ap->ops->data_xfer(qc->dev, buf + offset, ATA_SECT_SIZE, do_write);
  3204. kunmap_atomic(buf, KM_IRQ0);
  3205. local_irq_restore(flags);
  3206. } else {
  3207. buf = page_address(page);
  3208. ap->ops->data_xfer(qc->dev, buf + offset, ATA_SECT_SIZE, do_write);
  3209. }
  3210. qc->cursect++;
  3211. qc->cursg_ofs++;
  3212. if ((qc->cursg_ofs * ATA_SECT_SIZE) == (&sg[qc->cursg])->length) {
  3213. qc->cursg++;
  3214. qc->cursg_ofs = 0;
  3215. }
  3216. }
  3217. /**
  3218. * ata_pio_sectors - Transfer one or many 512-byte sectors.
  3219. * @qc: Command on going
  3220. *
  3221. * Transfer one or many ATA_SECT_SIZE of data from/to the
  3222. * ATA device for the DRQ request.
  3223. *
  3224. * LOCKING:
  3225. * Inherited from caller.
  3226. */
  3227. static void ata_pio_sectors(struct ata_queued_cmd *qc)
  3228. {
  3229. if (is_multi_taskfile(&qc->tf)) {
  3230. /* READ/WRITE MULTIPLE */
  3231. unsigned int nsect;
  3232. WARN_ON(qc->dev->multi_count == 0);
  3233. nsect = min(qc->nsect - qc->cursect, qc->dev->multi_count);
  3234. while (nsect--)
  3235. ata_pio_sector(qc);
  3236. } else
  3237. ata_pio_sector(qc);
  3238. }
  3239. /**
  3240. * atapi_send_cdb - Write CDB bytes to hardware
  3241. * @ap: Port to which ATAPI device is attached.
  3242. * @qc: Taskfile currently active
  3243. *
  3244. * When device has indicated its readiness to accept
  3245. * a CDB, this function is called. Send the CDB.
  3246. *
  3247. * LOCKING:
  3248. * caller.
  3249. */
  3250. static void atapi_send_cdb(struct ata_port *ap, struct ata_queued_cmd *qc)
  3251. {
  3252. /* send SCSI cdb */
  3253. DPRINTK("send cdb\n");
  3254. WARN_ON(qc->dev->cdb_len < 12);
  3255. ap->ops->data_xfer(qc->dev, qc->cdb, qc->dev->cdb_len, 1);
  3256. ata_altstatus(ap); /* flush */
  3257. switch (qc->tf.protocol) {
  3258. case ATA_PROT_ATAPI:
  3259. ap->hsm_task_state = HSM_ST;
  3260. break;
  3261. case ATA_PROT_ATAPI_NODATA:
  3262. ap->hsm_task_state = HSM_ST_LAST;
  3263. break;
  3264. case ATA_PROT_ATAPI_DMA:
  3265. ap->hsm_task_state = HSM_ST_LAST;
  3266. /* initiate bmdma */
  3267. ap->ops->bmdma_start(qc);
  3268. break;
  3269. }
  3270. }
  3271. /**
  3272. * __atapi_pio_bytes - Transfer data from/to the ATAPI device.
  3273. * @qc: Command on going
  3274. * @bytes: number of bytes
  3275. *
  3276. * Transfer Transfer data from/to the ATAPI device.
  3277. *
  3278. * LOCKING:
  3279. * Inherited from caller.
  3280. *
  3281. */
  3282. static void __atapi_pio_bytes(struct ata_queued_cmd *qc, unsigned int bytes)
  3283. {
  3284. int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
  3285. struct scatterlist *sg = qc->__sg;
  3286. struct ata_port *ap = qc->ap;
  3287. struct page *page;
  3288. unsigned char *buf;
  3289. unsigned int offset, count;
  3290. if (qc->curbytes + bytes >= qc->nbytes)
  3291. ap->hsm_task_state = HSM_ST_LAST;
  3292. next_sg:
  3293. if (unlikely(qc->cursg >= qc->n_elem)) {
  3294. /*
  3295. * The end of qc->sg is reached and the device expects
  3296. * more data to transfer. In order not to overrun qc->sg
  3297. * and fulfill length specified in the byte count register,
  3298. * - for read case, discard trailing data from the device
  3299. * - for write case, padding zero data to the device
  3300. */
  3301. u16 pad_buf[1] = { 0 };
  3302. unsigned int words = bytes >> 1;
  3303. unsigned int i;
  3304. if (words) /* warning if bytes > 1 */
  3305. ata_dev_printk(qc->dev, KERN_WARNING,
  3306. "%u bytes trailing data\n", bytes);
  3307. for (i = 0; i < words; i++)
  3308. ap->ops->data_xfer(qc->dev, (unsigned char*)pad_buf, 2, do_write);
  3309. ap->hsm_task_state = HSM_ST_LAST;
  3310. return;
  3311. }
  3312. sg = &qc->__sg[qc->cursg];
  3313. page = sg->page;
  3314. offset = sg->offset + qc->cursg_ofs;
  3315. /* get the current page and offset */
  3316. page = nth_page(page, (offset >> PAGE_SHIFT));
  3317. offset %= PAGE_SIZE;
  3318. /* don't overrun current sg */
  3319. count = min(sg->length - qc->cursg_ofs, bytes);
  3320. /* don't cross page boundaries */
  3321. count = min(count, (unsigned int)PAGE_SIZE - offset);
  3322. DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
  3323. if (PageHighMem(page)) {
  3324. unsigned long flags;
  3325. /* FIXME: use bounce buffer */
  3326. local_irq_save(flags);
  3327. buf = kmap_atomic(page, KM_IRQ0);
  3328. /* do the actual data transfer */
  3329. ap->ops->data_xfer(qc->dev, buf + offset, count, do_write);
  3330. kunmap_atomic(buf, KM_IRQ0);
  3331. local_irq_restore(flags);
  3332. } else {
  3333. buf = page_address(page);
  3334. ap->ops->data_xfer(qc->dev, buf + offset, count, do_write);
  3335. }
  3336. bytes -= count;
  3337. qc->curbytes += count;
  3338. qc->cursg_ofs += count;
  3339. if (qc->cursg_ofs == sg->length) {
  3340. qc->cursg++;
  3341. qc->cursg_ofs = 0;
  3342. }
  3343. if (bytes)
  3344. goto next_sg;
  3345. }
  3346. /**
  3347. * atapi_pio_bytes - Transfer data from/to the ATAPI device.
  3348. * @qc: Command on going
  3349. *
  3350. * Transfer Transfer data from/to the ATAPI device.
  3351. *
  3352. * LOCKING:
  3353. * Inherited from caller.
  3354. */
  3355. static void atapi_pio_bytes(struct ata_queued_cmd *qc)
  3356. {
  3357. struct ata_port *ap = qc->ap;
  3358. struct ata_device *dev = qc->dev;
  3359. unsigned int ireason, bc_lo, bc_hi, bytes;
  3360. int i_write, do_write = (qc->tf.flags & ATA_TFLAG_WRITE) ? 1 : 0;
  3361. /* Abuse qc->result_tf for temp storage of intermediate TF
  3362. * here to save some kernel stack usage.
  3363. * For normal completion, qc->result_tf is not relevant. For
  3364. * error, qc->result_tf is later overwritten by ata_qc_complete().
  3365. * So, the correctness of qc->result_tf is not affected.
  3366. */
  3367. ap->ops->tf_read(ap, &qc->result_tf);
  3368. ireason = qc->result_tf.nsect;
  3369. bc_lo = qc->result_tf.lbam;
  3370. bc_hi = qc->result_tf.lbah;
  3371. bytes = (bc_hi << 8) | bc_lo;
  3372. /* shall be cleared to zero, indicating xfer of data */
  3373. if (ireason & (1 << 0))
  3374. goto err_out;
  3375. /* make sure transfer direction matches expected */
  3376. i_write = ((ireason & (1 << 1)) == 0) ? 1 : 0;
  3377. if (do_write != i_write)
  3378. goto err_out;
  3379. VPRINTK("ata%u: xfering %d bytes\n", ap->id, bytes);
  3380. __atapi_pio_bytes(qc, bytes);
  3381. return;
  3382. err_out:
  3383. ata_dev_printk(dev, KERN_INFO, "ATAPI check failed\n");
  3384. qc->err_mask |= AC_ERR_HSM;
  3385. ap->hsm_task_state = HSM_ST_ERR;
  3386. }
  3387. /**
  3388. * ata_hsm_ok_in_wq - Check if the qc can be handled in the workqueue.
  3389. * @ap: the target ata_port
  3390. * @qc: qc on going
  3391. *
  3392. * RETURNS:
  3393. * 1 if ok in workqueue, 0 otherwise.
  3394. */
  3395. static inline int ata_hsm_ok_in_wq(struct ata_port *ap, struct ata_queued_cmd *qc)
  3396. {
  3397. if (qc->tf.flags & ATA_TFLAG_POLLING)
  3398. return 1;
  3399. if (ap->hsm_task_state == HSM_ST_FIRST) {
  3400. if (qc->tf.protocol == ATA_PROT_PIO &&
  3401. (qc->tf.flags & ATA_TFLAG_WRITE))
  3402. return 1;
  3403. if (is_atapi_taskfile(&qc->tf) &&
  3404. !(qc->dev->flags & ATA_DFLAG_CDB_INTR))
  3405. return 1;
  3406. }
  3407. return 0;
  3408. }
  3409. /**
  3410. * ata_hsm_qc_complete - finish a qc running on standard HSM
  3411. * @qc: Command to complete
  3412. * @in_wq: 1 if called from workqueue, 0 otherwise
  3413. *
  3414. * Finish @qc which is running on standard HSM.
  3415. *
  3416. * LOCKING:
  3417. * If @in_wq is zero, spin_lock_irqsave(host lock).
  3418. * Otherwise, none on entry and grabs host lock.
  3419. */
  3420. static void ata_hsm_qc_complete(struct ata_queued_cmd *qc, int in_wq)
  3421. {
  3422. struct ata_port *ap = qc->ap;
  3423. unsigned long flags;
  3424. if (ap->ops->error_handler) {
  3425. if (in_wq) {
  3426. spin_lock_irqsave(ap->lock, flags);
  3427. /* EH might have kicked in while host lock is
  3428. * released.
  3429. */
  3430. qc = ata_qc_from_tag(ap, qc->tag);
  3431. if (qc) {
  3432. if (likely(!(qc->err_mask & AC_ERR_HSM))) {
  3433. ata_irq_on(ap);
  3434. ata_qc_complete(qc);
  3435. } else
  3436. ata_port_freeze(ap);
  3437. }
  3438. spin_unlock_irqrestore(ap->lock, flags);
  3439. } else {
  3440. if (likely(!(qc->err_mask & AC_ERR_HSM)))
  3441. ata_qc_complete(qc);
  3442. else
  3443. ata_port_freeze(ap);
  3444. }
  3445. } else {
  3446. if (in_wq) {
  3447. spin_lock_irqsave(ap->lock, flags);
  3448. ata_irq_on(ap);
  3449. ata_qc_complete(qc);
  3450. spin_unlock_irqrestore(ap->lock, flags);
  3451. } else
  3452. ata_qc_complete(qc);
  3453. }
  3454. ata_altstatus(ap); /* flush */
  3455. }
  3456. /**
  3457. * ata_hsm_move - move the HSM to the next state.
  3458. * @ap: the target ata_port
  3459. * @qc: qc on going
  3460. * @status: current device status
  3461. * @in_wq: 1 if called from workqueue, 0 otherwise
  3462. *
  3463. * RETURNS:
  3464. * 1 when poll next status needed, 0 otherwise.
  3465. */
  3466. int ata_hsm_move(struct ata_port *ap, struct ata_queued_cmd *qc,
  3467. u8 status, int in_wq)
  3468. {
  3469. unsigned long flags = 0;
  3470. int poll_next;
  3471. WARN_ON((qc->flags & ATA_QCFLAG_ACTIVE) == 0);
  3472. /* Make sure ata_qc_issue_prot() does not throw things
  3473. * like DMA polling into the workqueue. Notice that
  3474. * in_wq is not equivalent to (qc->tf.flags & ATA_TFLAG_POLLING).
  3475. */
  3476. WARN_ON(in_wq != ata_hsm_ok_in_wq(ap, qc));
  3477. fsm_start:
  3478. DPRINTK("ata%u: protocol %d task_state %d (dev_stat 0x%X)\n",
  3479. ap->id, qc->tf.protocol, ap->hsm_task_state, status);
  3480. switch (ap->hsm_task_state) {
  3481. case HSM_ST_FIRST:
  3482. /* Send first data block or PACKET CDB */
  3483. /* If polling, we will stay in the work queue after
  3484. * sending the data. Otherwise, interrupt handler
  3485. * takes over after sending the data.
  3486. */
  3487. poll_next = (qc->tf.flags & ATA_TFLAG_POLLING);
  3488. /* check device status */
  3489. if (unlikely((status & ATA_DRQ) == 0)) {
  3490. /* handle BSY=0, DRQ=0 as error */
  3491. if (likely(status & (ATA_ERR | ATA_DF)))
  3492. /* device stops HSM for abort/error */
  3493. qc->err_mask |= AC_ERR_DEV;
  3494. else
  3495. /* HSM violation. Let EH handle this */
  3496. qc->err_mask |= AC_ERR_HSM;
  3497. ap->hsm_task_state = HSM_ST_ERR;
  3498. goto fsm_start;
  3499. }
  3500. /* Device should not ask for data transfer (DRQ=1)
  3501. * when it finds something wrong.
  3502. * We ignore DRQ here and stop the HSM by
  3503. * changing hsm_task_state to HSM_ST_ERR and
  3504. * let the EH abort the command or reset the device.
  3505. */
  3506. if (unlikely(status & (ATA_ERR | ATA_DF))) {
  3507. printk(KERN_WARNING "ata%d: DRQ=1 with device error, dev_stat 0x%X\n",
  3508. ap->id, status);
  3509. qc->err_mask |= AC_ERR_HSM;
  3510. ap->hsm_task_state = HSM_ST_ERR;
  3511. goto fsm_start;
  3512. }
  3513. /* Send the CDB (atapi) or the first data block (ata pio out).
  3514. * During the state transition, interrupt handler shouldn't
  3515. * be invoked before the data transfer is complete and
  3516. * hsm_task_state is changed. Hence, the following locking.
  3517. */
  3518. if (in_wq)
  3519. spin_lock_irqsave(ap->lock, flags);
  3520. if (qc->tf.protocol == ATA_PROT_PIO) {
  3521. /* PIO data out protocol.
  3522. * send first data block.
  3523. */
  3524. /* ata_pio_sectors() might change the state
  3525. * to HSM_ST_LAST. so, the state is changed here
  3526. * before ata_pio_sectors().
  3527. */
  3528. ap->hsm_task_state = HSM_ST;
  3529. ata_pio_sectors(qc);
  3530. ata_altstatus(ap); /* flush */
  3531. } else
  3532. /* send CDB */
  3533. atapi_send_cdb(ap, qc);
  3534. if (in_wq)
  3535. spin_unlock_irqrestore(ap->lock, flags);
  3536. /* if polling, ata_pio_task() handles the rest.
  3537. * otherwise, interrupt handler takes over from here.
  3538. */
  3539. break;
  3540. case HSM_ST:
  3541. /* complete command or read/write the data register */
  3542. if (qc->tf.protocol == ATA_PROT_ATAPI) {
  3543. /* ATAPI PIO protocol */
  3544. if ((status & ATA_DRQ) == 0) {
  3545. /* No more data to transfer or device error.
  3546. * Device error will be tagged in HSM_ST_LAST.
  3547. */
  3548. ap->hsm_task_state = HSM_ST_LAST;
  3549. goto fsm_start;
  3550. }
  3551. /* Device should not ask for data transfer (DRQ=1)
  3552. * when it finds something wrong.
  3553. * We ignore DRQ here and stop the HSM by
  3554. * changing hsm_task_state to HSM_ST_ERR and
  3555. * let the EH abort the command or reset the device.
  3556. */
  3557. if (unlikely(status & (ATA_ERR | ATA_DF))) {
  3558. printk(KERN_WARNING "ata%d: DRQ=1 with device error, dev_stat 0x%X\n",
  3559. ap->id, status);
  3560. qc->err_mask |= AC_ERR_HSM;
  3561. ap->hsm_task_state = HSM_ST_ERR;
  3562. goto fsm_start;
  3563. }
  3564. atapi_pio_bytes(qc);
  3565. if (unlikely(ap->hsm_task_state == HSM_ST_ERR))
  3566. /* bad ireason reported by device */
  3567. goto fsm_start;
  3568. } else {
  3569. /* ATA PIO protocol */
  3570. if (unlikely((status & ATA_DRQ) == 0)) {
  3571. /* handle BSY=0, DRQ=0 as error */
  3572. if (likely(status & (ATA_ERR | ATA_DF)))
  3573. /* device stops HSM for abort/error */
  3574. qc->err_mask |= AC_ERR_DEV;
  3575. else
  3576. /* HSM violation. Let EH handle this */
  3577. qc->err_mask |= AC_ERR_HSM;
  3578. ap->hsm_task_state = HSM_ST_ERR;
  3579. goto fsm_start;
  3580. }
  3581. /* For PIO reads, some devices may ask for
  3582. * data transfer (DRQ=1) alone with ERR=1.
  3583. * We respect DRQ here and transfer one
  3584. * block of junk data before changing the
  3585. * hsm_task_state to HSM_ST_ERR.
  3586. *
  3587. * For PIO writes, ERR=1 DRQ=1 doesn't make
  3588. * sense since the data block has been
  3589. * transferred to the device.
  3590. */
  3591. if (unlikely(status & (ATA_ERR | ATA_DF))) {
  3592. /* data might be corrputed */
  3593. qc->err_mask |= AC_ERR_DEV;
  3594. if (!(qc->tf.flags & ATA_TFLAG_WRITE)) {
  3595. ata_pio_sectors(qc);
  3596. ata_altstatus(ap);
  3597. status = ata_wait_idle(ap);
  3598. }
  3599. if (status & (ATA_BUSY | ATA_DRQ))
  3600. qc->err_mask |= AC_ERR_HSM;
  3601. /* ata_pio_sectors() might change the
  3602. * state to HSM_ST_LAST. so, the state
  3603. * is changed after ata_pio_sectors().
  3604. */
  3605. ap->hsm_task_state = HSM_ST_ERR;
  3606. goto fsm_start;
  3607. }
  3608. ata_pio_sectors(qc);
  3609. if (ap->hsm_task_state == HSM_ST_LAST &&
  3610. (!(qc->tf.flags & ATA_TFLAG_WRITE))) {
  3611. /* all data read */
  3612. ata_altstatus(ap);
  3613. status = ata_wait_idle(ap);
  3614. goto fsm_start;
  3615. }
  3616. }
  3617. ata_altstatus(ap); /* flush */
  3618. poll_next = 1;
  3619. break;
  3620. case HSM_ST_LAST:
  3621. if (unlikely(!ata_ok(status))) {
  3622. qc->err_mask |= __ac_err_mask(status);
  3623. ap->hsm_task_state = HSM_ST_ERR;
  3624. goto fsm_start;
  3625. }
  3626. /* no more data to transfer */
  3627. DPRINTK("ata%u: dev %u command complete, drv_stat 0x%x\n",
  3628. ap->id, qc->dev->devno, status);
  3629. WARN_ON(qc->err_mask);
  3630. ap->hsm_task_state = HSM_ST_IDLE;
  3631. /* complete taskfile transaction */
  3632. ata_hsm_qc_complete(qc, in_wq);
  3633. poll_next = 0;
  3634. break;
  3635. case HSM_ST_ERR:
  3636. /* make sure qc->err_mask is available to
  3637. * know what's wrong and recover
  3638. */
  3639. WARN_ON(qc->err_mask == 0);
  3640. ap->hsm_task_state = HSM_ST_IDLE;
  3641. /* complete taskfile transaction */
  3642. ata_hsm_qc_complete(qc, in_wq);
  3643. poll_next = 0;
  3644. break;
  3645. default:
  3646. poll_next = 0;
  3647. BUG();
  3648. }
  3649. return poll_next;
  3650. }
  3651. static void ata_pio_task(void *_data)
  3652. {
  3653. struct ata_queued_cmd *qc = _data;
  3654. struct ata_port *ap = qc->ap;
  3655. u8 status;
  3656. int poll_next;
  3657. fsm_start:
  3658. WARN_ON(ap->hsm_task_state == HSM_ST_IDLE);
  3659. /*
  3660. * This is purely heuristic. This is a fast path.
  3661. * Sometimes when we enter, BSY will be cleared in
  3662. * a chk-status or two. If not, the drive is probably seeking
  3663. * or something. Snooze for a couple msecs, then
  3664. * chk-status again. If still busy, queue delayed work.
  3665. */
  3666. status = ata_busy_wait(ap, ATA_BUSY, 5);
  3667. if (status & ATA_BUSY) {
  3668. msleep(2);
  3669. status = ata_busy_wait(ap, ATA_BUSY, 10);
  3670. if (status & ATA_BUSY) {
  3671. ata_port_queue_task(ap, ata_pio_task, qc, ATA_SHORT_PAUSE);
  3672. return;
  3673. }
  3674. }
  3675. /* move the HSM */
  3676. poll_next = ata_hsm_move(ap, qc, status, 1);
  3677. /* another command or interrupt handler
  3678. * may be running at this point.
  3679. */
  3680. if (poll_next)
  3681. goto fsm_start;
  3682. }
  3683. /**
  3684. * ata_qc_new - Request an available ATA command, for queueing
  3685. * @ap: Port associated with device @dev
  3686. * @dev: Device from whom we request an available command structure
  3687. *
  3688. * LOCKING:
  3689. * None.
  3690. */
  3691. static struct ata_queued_cmd *ata_qc_new(struct ata_port *ap)
  3692. {
  3693. struct ata_queued_cmd *qc = NULL;
  3694. unsigned int i;
  3695. /* no command while frozen */
  3696. if (unlikely(ap->pflags & ATA_PFLAG_FROZEN))
  3697. return NULL;
  3698. /* the last tag is reserved for internal command. */
  3699. for (i = 0; i < ATA_MAX_QUEUE - 1; i++)
  3700. if (!test_and_set_bit(i, &ap->qc_allocated)) {
  3701. qc = __ata_qc_from_tag(ap, i);
  3702. break;
  3703. }
  3704. if (qc)
  3705. qc->tag = i;
  3706. return qc;
  3707. }
  3708. /**
  3709. * ata_qc_new_init - Request an available ATA command, and initialize it
  3710. * @dev: Device from whom we request an available command structure
  3711. *
  3712. * LOCKING:
  3713. * None.
  3714. */
  3715. struct ata_queued_cmd *ata_qc_new_init(struct ata_device *dev)
  3716. {
  3717. struct ata_port *ap = dev->ap;
  3718. struct ata_queued_cmd *qc;
  3719. qc = ata_qc_new(ap);
  3720. if (qc) {
  3721. qc->scsicmd = NULL;
  3722. qc->ap = ap;
  3723. qc->dev = dev;
  3724. ata_qc_reinit(qc);
  3725. }
  3726. return qc;
  3727. }
  3728. /**
  3729. * ata_qc_free - free unused ata_queued_cmd
  3730. * @qc: Command to complete
  3731. *
  3732. * Designed to free unused ata_queued_cmd object
  3733. * in case something prevents using it.
  3734. *
  3735. * LOCKING:
  3736. * spin_lock_irqsave(host lock)
  3737. */
  3738. void ata_qc_free(struct ata_queued_cmd *qc)
  3739. {
  3740. struct ata_port *ap = qc->ap;
  3741. unsigned int tag;
  3742. WARN_ON(qc == NULL); /* ata_qc_from_tag _might_ return NULL */
  3743. qc->flags = 0;
  3744. tag = qc->tag;
  3745. if (likely(ata_tag_valid(tag))) {
  3746. qc->tag = ATA_TAG_POISON;
  3747. clear_bit(tag, &ap->qc_allocated);
  3748. }
  3749. }
  3750. void __ata_qc_complete(struct ata_queued_cmd *qc)
  3751. {
  3752. struct ata_port *ap = qc->ap;
  3753. WARN_ON(qc == NULL); /* ata_qc_from_tag _might_ return NULL */
  3754. WARN_ON(!(qc->flags & ATA_QCFLAG_ACTIVE));
  3755. if (likely(qc->flags & ATA_QCFLAG_DMAMAP))
  3756. ata_sg_clean(qc);
  3757. /* command should be marked inactive atomically with qc completion */
  3758. if (qc->tf.protocol == ATA_PROT_NCQ)
  3759. ap->sactive &= ~(1 << qc->tag);
  3760. else
  3761. ap->active_tag = ATA_TAG_POISON;
  3762. /* atapi: mark qc as inactive to prevent the interrupt handler
  3763. * from completing the command twice later, before the error handler
  3764. * is called. (when rc != 0 and atapi request sense is needed)
  3765. */
  3766. qc->flags &= ~ATA_QCFLAG_ACTIVE;
  3767. ap->qc_active &= ~(1 << qc->tag);
  3768. /* call completion callback */
  3769. qc->complete_fn(qc);
  3770. }
  3771. /**
  3772. * ata_qc_complete - Complete an active ATA command
  3773. * @qc: Command to complete
  3774. * @err_mask: ATA Status register contents
  3775. *
  3776. * Indicate to the mid and upper layers that an ATA
  3777. * command has completed, with either an ok or not-ok status.
  3778. *
  3779. * LOCKING:
  3780. * spin_lock_irqsave(host lock)
  3781. */
  3782. void ata_qc_complete(struct ata_queued_cmd *qc)
  3783. {
  3784. struct ata_port *ap = qc->ap;
  3785. /* XXX: New EH and old EH use different mechanisms to
  3786. * synchronize EH with regular execution path.
  3787. *
  3788. * In new EH, a failed qc is marked with ATA_QCFLAG_FAILED.
  3789. * Normal execution path is responsible for not accessing a
  3790. * failed qc. libata core enforces the rule by returning NULL
  3791. * from ata_qc_from_tag() for failed qcs.
  3792. *
  3793. * Old EH depends on ata_qc_complete() nullifying completion
  3794. * requests if ATA_QCFLAG_EH_SCHEDULED is set. Old EH does
  3795. * not synchronize with interrupt handler. Only PIO task is
  3796. * taken care of.
  3797. */
  3798. if (ap->ops->error_handler) {
  3799. WARN_ON(ap->pflags & ATA_PFLAG_FROZEN);
  3800. if (unlikely(qc->err_mask))
  3801. qc->flags |= ATA_QCFLAG_FAILED;
  3802. if (unlikely(qc->flags & ATA_QCFLAG_FAILED)) {
  3803. if (!ata_tag_internal(qc->tag)) {
  3804. /* always fill result TF for failed qc */
  3805. ap->ops->tf_read(ap, &qc->result_tf);
  3806. ata_qc_schedule_eh(qc);
  3807. return;
  3808. }
  3809. }
  3810. /* read result TF if requested */
  3811. if (qc->flags & ATA_QCFLAG_RESULT_TF)
  3812. ap->ops->tf_read(ap, &qc->result_tf);
  3813. __ata_qc_complete(qc);
  3814. } else {
  3815. if (qc->flags & ATA_QCFLAG_EH_SCHEDULED)
  3816. return;
  3817. /* read result TF if failed or requested */
  3818. if (qc->err_mask || qc->flags & ATA_QCFLAG_RESULT_TF)
  3819. ap->ops->tf_read(ap, &qc->result_tf);
  3820. __ata_qc_complete(qc);
  3821. }
  3822. }
  3823. /**
  3824. * ata_qc_complete_multiple - Complete multiple qcs successfully
  3825. * @ap: port in question
  3826. * @qc_active: new qc_active mask
  3827. * @finish_qc: LLDD callback invoked before completing a qc
  3828. *
  3829. * Complete in-flight commands. This functions is meant to be
  3830. * called from low-level driver's interrupt routine to complete
  3831. * requests normally. ap->qc_active and @qc_active is compared
  3832. * and commands are completed accordingly.
  3833. *
  3834. * LOCKING:
  3835. * spin_lock_irqsave(host lock)
  3836. *
  3837. * RETURNS:
  3838. * Number of completed commands on success, -errno otherwise.
  3839. */
  3840. int ata_qc_complete_multiple(struct ata_port *ap, u32 qc_active,
  3841. void (*finish_qc)(struct ata_queued_cmd *))
  3842. {
  3843. int nr_done = 0;
  3844. u32 done_mask;
  3845. int i;
  3846. done_mask = ap->qc_active ^ qc_active;
  3847. if (unlikely(done_mask & qc_active)) {
  3848. ata_port_printk(ap, KERN_ERR, "illegal qc_active transition "
  3849. "(%08x->%08x)\n", ap->qc_active, qc_active);
  3850. return -EINVAL;
  3851. }
  3852. for (i = 0; i < ATA_MAX_QUEUE; i++) {
  3853. struct ata_queued_cmd *qc;
  3854. if (!(done_mask & (1 << i)))
  3855. continue;
  3856. if ((qc = ata_qc_from_tag(ap, i))) {
  3857. if (finish_qc)
  3858. finish_qc(qc);
  3859. ata_qc_complete(qc);
  3860. nr_done++;
  3861. }
  3862. }
  3863. return nr_done;
  3864. }
  3865. static inline int ata_should_dma_map(struct ata_queued_cmd *qc)
  3866. {
  3867. struct ata_port *ap = qc->ap;
  3868. switch (qc->tf.protocol) {
  3869. case ATA_PROT_NCQ:
  3870. case ATA_PROT_DMA:
  3871. case ATA_PROT_ATAPI_DMA:
  3872. return 1;
  3873. case ATA_PROT_ATAPI:
  3874. case ATA_PROT_PIO:
  3875. if (ap->flags & ATA_FLAG_PIO_DMA)
  3876. return 1;
  3877. /* fall through */
  3878. default:
  3879. return 0;
  3880. }
  3881. /* never reached */
  3882. }
  3883. /**
  3884. * ata_qc_issue - issue taskfile to device
  3885. * @qc: command to issue to device
  3886. *
  3887. * Prepare an ATA command to submission to device.
  3888. * This includes mapping the data into a DMA-able
  3889. * area, filling in the S/G table, and finally
  3890. * writing the taskfile to hardware, starting the command.
  3891. *
  3892. * LOCKING:
  3893. * spin_lock_irqsave(host lock)
  3894. */
  3895. void ata_qc_issue(struct ata_queued_cmd *qc)
  3896. {
  3897. struct ata_port *ap = qc->ap;
  3898. /* Make sure only one non-NCQ command is outstanding. The
  3899. * check is skipped for old EH because it reuses active qc to
  3900. * request ATAPI sense.
  3901. */
  3902. WARN_ON(ap->ops->error_handler && ata_tag_valid(ap->active_tag));
  3903. if (qc->tf.protocol == ATA_PROT_NCQ) {
  3904. WARN_ON(ap->sactive & (1 << qc->tag));
  3905. ap->sactive |= 1 << qc->tag;
  3906. } else {
  3907. WARN_ON(ap->sactive);
  3908. ap->active_tag = qc->tag;
  3909. }
  3910. qc->flags |= ATA_QCFLAG_ACTIVE;
  3911. ap->qc_active |= 1 << qc->tag;
  3912. if (ata_should_dma_map(qc)) {
  3913. if (qc->flags & ATA_QCFLAG_SG) {
  3914. if (ata_sg_setup(qc))
  3915. goto sg_err;
  3916. } else if (qc->flags & ATA_QCFLAG_SINGLE) {
  3917. if (ata_sg_setup_one(qc))
  3918. goto sg_err;
  3919. }
  3920. } else {
  3921. qc->flags &= ~ATA_QCFLAG_DMAMAP;
  3922. }
  3923. ap->ops->qc_prep(qc);
  3924. qc->err_mask |= ap->ops->qc_issue(qc);
  3925. if (unlikely(qc->err_mask))
  3926. goto err;
  3927. return;
  3928. sg_err:
  3929. qc->flags &= ~ATA_QCFLAG_DMAMAP;
  3930. qc->err_mask |= AC_ERR_SYSTEM;
  3931. err:
  3932. ata_qc_complete(qc);
  3933. }
  3934. /**
  3935. * ata_qc_issue_prot - issue taskfile to device in proto-dependent manner
  3936. * @qc: command to issue to device
  3937. *
  3938. * Using various libata functions and hooks, this function
  3939. * starts an ATA command. ATA commands are grouped into
  3940. * classes called "protocols", and issuing each type of protocol
  3941. * is slightly different.
  3942. *
  3943. * May be used as the qc_issue() entry in ata_port_operations.
  3944. *
  3945. * LOCKING:
  3946. * spin_lock_irqsave(host lock)
  3947. *
  3948. * RETURNS:
  3949. * Zero on success, AC_ERR_* mask on failure
  3950. */
  3951. unsigned int ata_qc_issue_prot(struct ata_queued_cmd *qc)
  3952. {
  3953. struct ata_port *ap = qc->ap;
  3954. /* Use polling pio if the LLD doesn't handle
  3955. * interrupt driven pio and atapi CDB interrupt.
  3956. */
  3957. if (ap->flags & ATA_FLAG_PIO_POLLING) {
  3958. switch (qc->tf.protocol) {
  3959. case ATA_PROT_PIO:
  3960. case ATA_PROT_ATAPI:
  3961. case ATA_PROT_ATAPI_NODATA:
  3962. qc->tf.flags |= ATA_TFLAG_POLLING;
  3963. break;
  3964. case ATA_PROT_ATAPI_DMA:
  3965. if (qc->dev->flags & ATA_DFLAG_CDB_INTR)
  3966. /* see ata_dma_blacklisted() */
  3967. BUG();
  3968. break;
  3969. default:
  3970. break;
  3971. }
  3972. }
  3973. /* select the device */
  3974. ata_dev_select(ap, qc->dev->devno, 1, 0);
  3975. /* start the command */
  3976. switch (qc->tf.protocol) {
  3977. case ATA_PROT_NODATA:
  3978. if (qc->tf.flags & ATA_TFLAG_POLLING)
  3979. ata_qc_set_polling(qc);
  3980. ata_tf_to_host(ap, &qc->tf);
  3981. ap->hsm_task_state = HSM_ST_LAST;
  3982. if (qc->tf.flags & ATA_TFLAG_POLLING)
  3983. ata_port_queue_task(ap, ata_pio_task, qc, 0);
  3984. break;
  3985. case ATA_PROT_DMA:
  3986. WARN_ON(qc->tf.flags & ATA_TFLAG_POLLING);
  3987. ap->ops->tf_load(ap, &qc->tf); /* load tf registers */
  3988. ap->ops->bmdma_setup(qc); /* set up bmdma */
  3989. ap->ops->bmdma_start(qc); /* initiate bmdma */
  3990. ap->hsm_task_state = HSM_ST_LAST;
  3991. break;
  3992. case ATA_PROT_PIO:
  3993. if (qc->tf.flags & ATA_TFLAG_POLLING)
  3994. ata_qc_set_polling(qc);
  3995. ata_tf_to_host(ap, &qc->tf);
  3996. if (qc->tf.flags & ATA_TFLAG_WRITE) {
  3997. /* PIO data out protocol */
  3998. ap->hsm_task_state = HSM_ST_FIRST;
  3999. ata_port_queue_task(ap, ata_pio_task, qc, 0);
  4000. /* always send first data block using
  4001. * the ata_pio_task() codepath.
  4002. */
  4003. } else {
  4004. /* PIO data in protocol */
  4005. ap->hsm_task_state = HSM_ST;
  4006. if (qc->tf.flags & ATA_TFLAG_POLLING)
  4007. ata_port_queue_task(ap, ata_pio_task, qc, 0);
  4008. /* if polling, ata_pio_task() handles the rest.
  4009. * otherwise, interrupt handler takes over from here.
  4010. */
  4011. }
  4012. break;
  4013. case ATA_PROT_ATAPI:
  4014. case ATA_PROT_ATAPI_NODATA:
  4015. if (qc->tf.flags & ATA_TFLAG_POLLING)
  4016. ata_qc_set_polling(qc);
  4017. ata_tf_to_host(ap, &qc->tf);
  4018. ap->hsm_task_state = HSM_ST_FIRST;
  4019. /* send cdb by polling if no cdb interrupt */
  4020. if ((!(qc->dev->flags & ATA_DFLAG_CDB_INTR)) ||
  4021. (qc->tf.flags & ATA_TFLAG_POLLING))
  4022. ata_port_queue_task(ap, ata_pio_task, qc, 0);
  4023. break;
  4024. case ATA_PROT_ATAPI_DMA:
  4025. WARN_ON(qc->tf.flags & ATA_TFLAG_POLLING);
  4026. ap->ops->tf_load(ap, &qc->tf); /* load tf registers */
  4027. ap->ops->bmdma_setup(qc); /* set up bmdma */
  4028. ap->hsm_task_state = HSM_ST_FIRST;
  4029. /* send cdb by polling if no cdb interrupt */
  4030. if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
  4031. ata_port_queue_task(ap, ata_pio_task, qc, 0);
  4032. break;
  4033. default:
  4034. WARN_ON(1);
  4035. return AC_ERR_SYSTEM;
  4036. }
  4037. return 0;
  4038. }
  4039. /**
  4040. * ata_host_intr - Handle host interrupt for given (port, task)
  4041. * @ap: Port on which interrupt arrived (possibly...)
  4042. * @qc: Taskfile currently active in engine
  4043. *
  4044. * Handle host interrupt for given queued command. Currently,
  4045. * only DMA interrupts are handled. All other commands are
  4046. * handled via polling with interrupts disabled (nIEN bit).
  4047. *
  4048. * LOCKING:
  4049. * spin_lock_irqsave(host lock)
  4050. *
  4051. * RETURNS:
  4052. * One if interrupt was handled, zero if not (shared irq).
  4053. */
  4054. inline unsigned int ata_host_intr (struct ata_port *ap,
  4055. struct ata_queued_cmd *qc)
  4056. {
  4057. u8 status, host_stat = 0;
  4058. VPRINTK("ata%u: protocol %d task_state %d\n",
  4059. ap->id, qc->tf.protocol, ap->hsm_task_state);
  4060. /* Check whether we are expecting interrupt in this state */
  4061. switch (ap->hsm_task_state) {
  4062. case HSM_ST_FIRST:
  4063. /* Some pre-ATAPI-4 devices assert INTRQ
  4064. * at this state when ready to receive CDB.
  4065. */
  4066. /* Check the ATA_DFLAG_CDB_INTR flag is enough here.
  4067. * The flag was turned on only for atapi devices.
  4068. * No need to check is_atapi_taskfile(&qc->tf) again.
  4069. */
  4070. if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
  4071. goto idle_irq;
  4072. break;
  4073. case HSM_ST_LAST:
  4074. if (qc->tf.protocol == ATA_PROT_DMA ||
  4075. qc->tf.protocol == ATA_PROT_ATAPI_DMA) {
  4076. /* check status of DMA engine */
  4077. host_stat = ap->ops->bmdma_status(ap);
  4078. VPRINTK("ata%u: host_stat 0x%X\n", ap->id, host_stat);
  4079. /* if it's not our irq... */
  4080. if (!(host_stat & ATA_DMA_INTR))
  4081. goto idle_irq;
  4082. /* before we do anything else, clear DMA-Start bit */
  4083. ap->ops->bmdma_stop(qc);
  4084. if (unlikely(host_stat & ATA_DMA_ERR)) {
  4085. /* error when transfering data to/from memory */
  4086. qc->err_mask |= AC_ERR_HOST_BUS;
  4087. ap->hsm_task_state = HSM_ST_ERR;
  4088. }
  4089. }
  4090. break;
  4091. case HSM_ST:
  4092. break;
  4093. default:
  4094. goto idle_irq;
  4095. }
  4096. /* check altstatus */
  4097. status = ata_altstatus(ap);
  4098. if (status & ATA_BUSY)
  4099. goto idle_irq;
  4100. /* check main status, clearing INTRQ */
  4101. status = ata_chk_status(ap);
  4102. if (unlikely(status & ATA_BUSY))
  4103. goto idle_irq;
  4104. /* ack bmdma irq events */
  4105. ap->ops->irq_clear(ap);
  4106. ata_hsm_move(ap, qc, status, 0);
  4107. return 1; /* irq handled */
  4108. idle_irq:
  4109. ap->stats.idle_irq++;
  4110. #ifdef ATA_IRQ_TRAP
  4111. if ((ap->stats.idle_irq % 1000) == 0) {
  4112. ata_irq_ack(ap, 0); /* debug trap */
  4113. ata_port_printk(ap, KERN_WARNING, "irq trap\n");
  4114. return 1;
  4115. }
  4116. #endif
  4117. return 0; /* irq not handled */
  4118. }
  4119. /**
  4120. * ata_interrupt - Default ATA host interrupt handler
  4121. * @irq: irq line (unused)
  4122. * @dev_instance: pointer to our ata_host information structure
  4123. * @regs: unused
  4124. *
  4125. * Default interrupt handler for PCI IDE devices. Calls
  4126. * ata_host_intr() for each port that is not disabled.
  4127. *
  4128. * LOCKING:
  4129. * Obtains host lock during operation.
  4130. *
  4131. * RETURNS:
  4132. * IRQ_NONE or IRQ_HANDLED.
  4133. */
  4134. irqreturn_t ata_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
  4135. {
  4136. struct ata_host *host = dev_instance;
  4137. unsigned int i;
  4138. unsigned int handled = 0;
  4139. unsigned long flags;
  4140. /* TODO: make _irqsave conditional on x86 PCI IDE legacy mode */
  4141. spin_lock_irqsave(&host->lock, flags);
  4142. for (i = 0; i < host->n_ports; i++) {
  4143. struct ata_port *ap;
  4144. ap = host->ports[i];
  4145. if (ap &&
  4146. !(ap->flags & ATA_FLAG_DISABLED)) {
  4147. struct ata_queued_cmd *qc;
  4148. qc = ata_qc_from_tag(ap, ap->active_tag);
  4149. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)) &&
  4150. (qc->flags & ATA_QCFLAG_ACTIVE))
  4151. handled |= ata_host_intr(ap, qc);
  4152. }
  4153. }
  4154. spin_unlock_irqrestore(&host->lock, flags);
  4155. return IRQ_RETVAL(handled);
  4156. }
  4157. /**
  4158. * sata_scr_valid - test whether SCRs are accessible
  4159. * @ap: ATA port to test SCR accessibility for
  4160. *
  4161. * Test whether SCRs are accessible for @ap.
  4162. *
  4163. * LOCKING:
  4164. * None.
  4165. *
  4166. * RETURNS:
  4167. * 1 if SCRs are accessible, 0 otherwise.
  4168. */
  4169. int sata_scr_valid(struct ata_port *ap)
  4170. {
  4171. return ap->cbl == ATA_CBL_SATA && ap->ops->scr_read;
  4172. }
  4173. /**
  4174. * sata_scr_read - read SCR register of the specified port
  4175. * @ap: ATA port to read SCR for
  4176. * @reg: SCR to read
  4177. * @val: Place to store read value
  4178. *
  4179. * Read SCR register @reg of @ap into *@val. This function is
  4180. * guaranteed to succeed if the cable type of the port is SATA
  4181. * and the port implements ->scr_read.
  4182. *
  4183. * LOCKING:
  4184. * None.
  4185. *
  4186. * RETURNS:
  4187. * 0 on success, negative errno on failure.
  4188. */
  4189. int sata_scr_read(struct ata_port *ap, int reg, u32 *val)
  4190. {
  4191. if (sata_scr_valid(ap)) {
  4192. *val = ap->ops->scr_read(ap, reg);
  4193. return 0;
  4194. }
  4195. return -EOPNOTSUPP;
  4196. }
  4197. /**
  4198. * sata_scr_write - write SCR register of the specified port
  4199. * @ap: ATA port to write SCR for
  4200. * @reg: SCR to write
  4201. * @val: value to write
  4202. *
  4203. * Write @val to SCR register @reg of @ap. This function is
  4204. * guaranteed to succeed if the cable type of the port is SATA
  4205. * and the port implements ->scr_read.
  4206. *
  4207. * LOCKING:
  4208. * None.
  4209. *
  4210. * RETURNS:
  4211. * 0 on success, negative errno on failure.
  4212. */
  4213. int sata_scr_write(struct ata_port *ap, int reg, u32 val)
  4214. {
  4215. if (sata_scr_valid(ap)) {
  4216. ap->ops->scr_write(ap, reg, val);
  4217. return 0;
  4218. }
  4219. return -EOPNOTSUPP;
  4220. }
  4221. /**
  4222. * sata_scr_write_flush - write SCR register of the specified port and flush
  4223. * @ap: ATA port to write SCR for
  4224. * @reg: SCR to write
  4225. * @val: value to write
  4226. *
  4227. * This function is identical to sata_scr_write() except that this
  4228. * function performs flush after writing to the register.
  4229. *
  4230. * LOCKING:
  4231. * None.
  4232. *
  4233. * RETURNS:
  4234. * 0 on success, negative errno on failure.
  4235. */
  4236. int sata_scr_write_flush(struct ata_port *ap, int reg, u32 val)
  4237. {
  4238. if (sata_scr_valid(ap)) {
  4239. ap->ops->scr_write(ap, reg, val);
  4240. ap->ops->scr_read(ap, reg);
  4241. return 0;
  4242. }
  4243. return -EOPNOTSUPP;
  4244. }
  4245. /**
  4246. * ata_port_online - test whether the given port is online
  4247. * @ap: ATA port to test
  4248. *
  4249. * Test whether @ap is online. Note that this function returns 0
  4250. * if online status of @ap cannot be obtained, so
  4251. * ata_port_online(ap) != !ata_port_offline(ap).
  4252. *
  4253. * LOCKING:
  4254. * None.
  4255. *
  4256. * RETURNS:
  4257. * 1 if the port online status is available and online.
  4258. */
  4259. int ata_port_online(struct ata_port *ap)
  4260. {
  4261. u32 sstatus;
  4262. if (!sata_scr_read(ap, SCR_STATUS, &sstatus) && (sstatus & 0xf) == 0x3)
  4263. return 1;
  4264. return 0;
  4265. }
  4266. /**
  4267. * ata_port_offline - test whether the given port is offline
  4268. * @ap: ATA port to test
  4269. *
  4270. * Test whether @ap is offline. Note that this function returns
  4271. * 0 if offline status of @ap cannot be obtained, so
  4272. * ata_port_online(ap) != !ata_port_offline(ap).
  4273. *
  4274. * LOCKING:
  4275. * None.
  4276. *
  4277. * RETURNS:
  4278. * 1 if the port offline status is available and offline.
  4279. */
  4280. int ata_port_offline(struct ata_port *ap)
  4281. {
  4282. u32 sstatus;
  4283. if (!sata_scr_read(ap, SCR_STATUS, &sstatus) && (sstatus & 0xf) != 0x3)
  4284. return 1;
  4285. return 0;
  4286. }
  4287. int ata_flush_cache(struct ata_device *dev)
  4288. {
  4289. unsigned int err_mask;
  4290. u8 cmd;
  4291. if (!ata_try_flush_cache(dev))
  4292. return 0;
  4293. if (ata_id_has_flush_ext(dev->id))
  4294. cmd = ATA_CMD_FLUSH_EXT;
  4295. else
  4296. cmd = ATA_CMD_FLUSH;
  4297. err_mask = ata_do_simple_cmd(dev, cmd);
  4298. if (err_mask) {
  4299. ata_dev_printk(dev, KERN_ERR, "failed to flush cache\n");
  4300. return -EIO;
  4301. }
  4302. return 0;
  4303. }
  4304. static int ata_host_request_pm(struct ata_host *host, pm_message_t mesg,
  4305. unsigned int action, unsigned int ehi_flags,
  4306. int wait)
  4307. {
  4308. unsigned long flags;
  4309. int i, rc;
  4310. for (i = 0; i < host->n_ports; i++) {
  4311. struct ata_port *ap = host->ports[i];
  4312. /* Previous resume operation might still be in
  4313. * progress. Wait for PM_PENDING to clear.
  4314. */
  4315. if (ap->pflags & ATA_PFLAG_PM_PENDING) {
  4316. ata_port_wait_eh(ap);
  4317. WARN_ON(ap->pflags & ATA_PFLAG_PM_PENDING);
  4318. }
  4319. /* request PM ops to EH */
  4320. spin_lock_irqsave(ap->lock, flags);
  4321. ap->pm_mesg = mesg;
  4322. if (wait) {
  4323. rc = 0;
  4324. ap->pm_result = &rc;
  4325. }
  4326. ap->pflags |= ATA_PFLAG_PM_PENDING;
  4327. ap->eh_info.action |= action;
  4328. ap->eh_info.flags |= ehi_flags;
  4329. ata_port_schedule_eh(ap);
  4330. spin_unlock_irqrestore(ap->lock, flags);
  4331. /* wait and check result */
  4332. if (wait) {
  4333. ata_port_wait_eh(ap);
  4334. WARN_ON(ap->pflags & ATA_PFLAG_PM_PENDING);
  4335. if (rc)
  4336. return rc;
  4337. }
  4338. }
  4339. return 0;
  4340. }
  4341. /**
  4342. * ata_host_suspend - suspend host
  4343. * @host: host to suspend
  4344. * @mesg: PM message
  4345. *
  4346. * Suspend @host. Actual operation is performed by EH. This
  4347. * function requests EH to perform PM operations and waits for EH
  4348. * to finish.
  4349. *
  4350. * LOCKING:
  4351. * Kernel thread context (may sleep).
  4352. *
  4353. * RETURNS:
  4354. * 0 on success, -errno on failure.
  4355. */
  4356. int ata_host_suspend(struct ata_host *host, pm_message_t mesg)
  4357. {
  4358. int i, j, rc;
  4359. rc = ata_host_request_pm(host, mesg, 0, ATA_EHI_QUIET, 1);
  4360. if (rc)
  4361. goto fail;
  4362. /* EH is quiescent now. Fail if we have any ready device.
  4363. * This happens if hotplug occurs between completion of device
  4364. * suspension and here.
  4365. */
  4366. for (i = 0; i < host->n_ports; i++) {
  4367. struct ata_port *ap = host->ports[i];
  4368. for (j = 0; j < ATA_MAX_DEVICES; j++) {
  4369. struct ata_device *dev = &ap->device[j];
  4370. if (ata_dev_ready(dev)) {
  4371. ata_port_printk(ap, KERN_WARNING,
  4372. "suspend failed, device %d "
  4373. "still active\n", dev->devno);
  4374. rc = -EBUSY;
  4375. goto fail;
  4376. }
  4377. }
  4378. }
  4379. host->dev->power.power_state = mesg;
  4380. return 0;
  4381. fail:
  4382. ata_host_resume(host);
  4383. return rc;
  4384. }
  4385. /**
  4386. * ata_host_resume - resume host
  4387. * @host: host to resume
  4388. *
  4389. * Resume @host. Actual operation is performed by EH. This
  4390. * function requests EH to perform PM operations and returns.
  4391. * Note that all resume operations are performed parallely.
  4392. *
  4393. * LOCKING:
  4394. * Kernel thread context (may sleep).
  4395. */
  4396. void ata_host_resume(struct ata_host *host)
  4397. {
  4398. ata_host_request_pm(host, PMSG_ON, ATA_EH_SOFTRESET,
  4399. ATA_EHI_NO_AUTOPSY | ATA_EHI_QUIET, 0);
  4400. host->dev->power.power_state = PMSG_ON;
  4401. }
  4402. /**
  4403. * ata_port_start - Set port up for dma.
  4404. * @ap: Port to initialize
  4405. *
  4406. * Called just after data structures for each port are
  4407. * initialized. Allocates space for PRD table.
  4408. *
  4409. * May be used as the port_start() entry in ata_port_operations.
  4410. *
  4411. * LOCKING:
  4412. * Inherited from caller.
  4413. */
  4414. int ata_port_start (struct ata_port *ap)
  4415. {
  4416. struct device *dev = ap->dev;
  4417. int rc;
  4418. ap->prd = dma_alloc_coherent(dev, ATA_PRD_TBL_SZ, &ap->prd_dma, GFP_KERNEL);
  4419. if (!ap->prd)
  4420. return -ENOMEM;
  4421. rc = ata_pad_alloc(ap, dev);
  4422. if (rc) {
  4423. dma_free_coherent(dev, ATA_PRD_TBL_SZ, ap->prd, ap->prd_dma);
  4424. return rc;
  4425. }
  4426. DPRINTK("prd alloc, virt %p, dma %llx\n", ap->prd, (unsigned long long) ap->prd_dma);
  4427. return 0;
  4428. }
  4429. /**
  4430. * ata_port_stop - Undo ata_port_start()
  4431. * @ap: Port to shut down
  4432. *
  4433. * Frees the PRD table.
  4434. *
  4435. * May be used as the port_stop() entry in ata_port_operations.
  4436. *
  4437. * LOCKING:
  4438. * Inherited from caller.
  4439. */
  4440. void ata_port_stop (struct ata_port *ap)
  4441. {
  4442. struct device *dev = ap->dev;
  4443. dma_free_coherent(dev, ATA_PRD_TBL_SZ, ap->prd, ap->prd_dma);
  4444. ata_pad_free(ap, dev);
  4445. }
  4446. void ata_host_stop (struct ata_host *host)
  4447. {
  4448. if (host->mmio_base)
  4449. iounmap(host->mmio_base);
  4450. }
  4451. /**
  4452. * ata_dev_init - Initialize an ata_device structure
  4453. * @dev: Device structure to initialize
  4454. *
  4455. * Initialize @dev in preparation for probing.
  4456. *
  4457. * LOCKING:
  4458. * Inherited from caller.
  4459. */
  4460. void ata_dev_init(struct ata_device *dev)
  4461. {
  4462. struct ata_port *ap = dev->ap;
  4463. unsigned long flags;
  4464. /* SATA spd limit is bound to the first device */
  4465. ap->sata_spd_limit = ap->hw_sata_spd_limit;
  4466. /* High bits of dev->flags are used to record warm plug
  4467. * requests which occur asynchronously. Synchronize using
  4468. * host lock.
  4469. */
  4470. spin_lock_irqsave(ap->lock, flags);
  4471. dev->flags &= ~ATA_DFLAG_INIT_MASK;
  4472. spin_unlock_irqrestore(ap->lock, flags);
  4473. memset((void *)dev + ATA_DEVICE_CLEAR_OFFSET, 0,
  4474. sizeof(*dev) - ATA_DEVICE_CLEAR_OFFSET);
  4475. dev->pio_mask = UINT_MAX;
  4476. dev->mwdma_mask = UINT_MAX;
  4477. dev->udma_mask = UINT_MAX;
  4478. }
  4479. /**
  4480. * ata_port_init - Initialize an ata_port structure
  4481. * @ap: Structure to initialize
  4482. * @host: Collection of hosts to which @ap belongs
  4483. * @ent: Probe information provided by low-level driver
  4484. * @port_no: Port number associated with this ata_port
  4485. *
  4486. * Initialize a new ata_port structure.
  4487. *
  4488. * LOCKING:
  4489. * Inherited from caller.
  4490. */
  4491. void ata_port_init(struct ata_port *ap, struct ata_host *host,
  4492. const struct ata_probe_ent *ent, unsigned int port_no)
  4493. {
  4494. unsigned int i;
  4495. ap->lock = &host->lock;
  4496. ap->flags = ATA_FLAG_DISABLED;
  4497. ap->id = ata_unique_id++;
  4498. ap->ctl = ATA_DEVCTL_OBS;
  4499. ap->host = host;
  4500. ap->dev = ent->dev;
  4501. ap->port_no = port_no;
  4502. if (port_no == 1 && ent->pinfo2) {
  4503. ap->pio_mask = ent->pinfo2->pio_mask;
  4504. ap->mwdma_mask = ent->pinfo2->mwdma_mask;
  4505. ap->udma_mask = ent->pinfo2->udma_mask;
  4506. ap->flags |= ent->pinfo2->flags;
  4507. ap->ops = ent->pinfo2->port_ops;
  4508. } else {
  4509. ap->pio_mask = ent->pio_mask;
  4510. ap->mwdma_mask = ent->mwdma_mask;
  4511. ap->udma_mask = ent->udma_mask;
  4512. ap->flags |= ent->port_flags;
  4513. ap->ops = ent->port_ops;
  4514. }
  4515. ap->hw_sata_spd_limit = UINT_MAX;
  4516. ap->active_tag = ATA_TAG_POISON;
  4517. ap->last_ctl = 0xFF;
  4518. #if defined(ATA_VERBOSE_DEBUG)
  4519. /* turn on all debugging levels */
  4520. ap->msg_enable = 0x00FF;
  4521. #elif defined(ATA_DEBUG)
  4522. ap->msg_enable = ATA_MSG_DRV | ATA_MSG_INFO | ATA_MSG_CTL | ATA_MSG_WARN | ATA_MSG_ERR;
  4523. #else
  4524. ap->msg_enable = ATA_MSG_DRV | ATA_MSG_ERR | ATA_MSG_WARN;
  4525. #endif
  4526. INIT_WORK(&ap->port_task, NULL, NULL);
  4527. INIT_WORK(&ap->hotplug_task, ata_scsi_hotplug, ap);
  4528. INIT_WORK(&ap->scsi_rescan_task, ata_scsi_dev_rescan, ap);
  4529. INIT_LIST_HEAD(&ap->eh_done_q);
  4530. init_waitqueue_head(&ap->eh_wait_q);
  4531. /* set cable type */
  4532. ap->cbl = ATA_CBL_NONE;
  4533. if (ap->flags & ATA_FLAG_SATA)
  4534. ap->cbl = ATA_CBL_SATA;
  4535. for (i = 0; i < ATA_MAX_DEVICES; i++) {
  4536. struct ata_device *dev = &ap->device[i];
  4537. dev->ap = ap;
  4538. dev->devno = i;
  4539. ata_dev_init(dev);
  4540. }
  4541. #ifdef ATA_IRQ_TRAP
  4542. ap->stats.unhandled_irq = 1;
  4543. ap->stats.idle_irq = 1;
  4544. #endif
  4545. memcpy(&ap->ioaddr, &ent->port[port_no], sizeof(struct ata_ioports));
  4546. }
  4547. /**
  4548. * ata_port_init_shost - Initialize SCSI host associated with ATA port
  4549. * @ap: ATA port to initialize SCSI host for
  4550. * @shost: SCSI host associated with @ap
  4551. *
  4552. * Initialize SCSI host @shost associated with ATA port @ap.
  4553. *
  4554. * LOCKING:
  4555. * Inherited from caller.
  4556. */
  4557. static void ata_port_init_shost(struct ata_port *ap, struct Scsi_Host *shost)
  4558. {
  4559. ap->scsi_host = shost;
  4560. shost->unique_id = ap->id;
  4561. shost->max_id = 16;
  4562. shost->max_lun = 1;
  4563. shost->max_channel = 1;
  4564. shost->max_cmd_len = 12;
  4565. }
  4566. /**
  4567. * ata_port_add - Attach low-level ATA driver to system
  4568. * @ent: Information provided by low-level driver
  4569. * @host: Collections of ports to which we add
  4570. * @port_no: Port number associated with this host
  4571. *
  4572. * Attach low-level ATA driver to system.
  4573. *
  4574. * LOCKING:
  4575. * PCI/etc. bus probe sem.
  4576. *
  4577. * RETURNS:
  4578. * New ata_port on success, for NULL on error.
  4579. */
  4580. static struct ata_port * ata_port_add(const struct ata_probe_ent *ent,
  4581. struct ata_host *host,
  4582. unsigned int port_no)
  4583. {
  4584. struct Scsi_Host *shost;
  4585. struct ata_port *ap;
  4586. DPRINTK("ENTER\n");
  4587. if (!ent->port_ops->error_handler &&
  4588. !(ent->port_flags & (ATA_FLAG_SATA_RESET | ATA_FLAG_SRST))) {
  4589. printk(KERN_ERR "ata%u: no reset mechanism available\n",
  4590. port_no);
  4591. return NULL;
  4592. }
  4593. shost = scsi_host_alloc(ent->sht, sizeof(struct ata_port));
  4594. if (!shost)
  4595. return NULL;
  4596. shost->transportt = &ata_scsi_transport_template;
  4597. ap = ata_shost_to_port(shost);
  4598. ata_port_init(ap, host, ent, port_no);
  4599. ata_port_init_shost(ap, shost);
  4600. return ap;
  4601. }
  4602. /**
  4603. * ata_sas_host_init - Initialize a host struct
  4604. * @host: host to initialize
  4605. * @dev: device host is attached to
  4606. * @flags: host flags
  4607. * @ops: port_ops
  4608. *
  4609. * LOCKING:
  4610. * PCI/etc. bus probe sem.
  4611. *
  4612. */
  4613. void ata_host_init(struct ata_host *host, struct device *dev,
  4614. unsigned long flags, const struct ata_port_operations *ops)
  4615. {
  4616. spin_lock_init(&host->lock);
  4617. host->dev = dev;
  4618. host->flags = flags;
  4619. host->ops = ops;
  4620. }
  4621. /**
  4622. * ata_device_add - Register hardware device with ATA and SCSI layers
  4623. * @ent: Probe information describing hardware device to be registered
  4624. *
  4625. * This function processes the information provided in the probe
  4626. * information struct @ent, allocates the necessary ATA and SCSI
  4627. * host information structures, initializes them, and registers
  4628. * everything with requisite kernel subsystems.
  4629. *
  4630. * This function requests irqs, probes the ATA bus, and probes
  4631. * the SCSI bus.
  4632. *
  4633. * LOCKING:
  4634. * PCI/etc. bus probe sem.
  4635. *
  4636. * RETURNS:
  4637. * Number of ports registered. Zero on error (no ports registered).
  4638. */
  4639. int ata_device_add(const struct ata_probe_ent *ent)
  4640. {
  4641. unsigned int i;
  4642. struct device *dev = ent->dev;
  4643. struct ata_host *host;
  4644. int rc;
  4645. DPRINTK("ENTER\n");
  4646. if (ent->irq == 0) {
  4647. dev_printk(KERN_ERR, dev, "is not available: No interrupt assigned.\n");
  4648. return 0;
  4649. }
  4650. /* alloc a container for our list of ATA ports (buses) */
  4651. host = kzalloc(sizeof(struct ata_host) +
  4652. (ent->n_ports * sizeof(void *)), GFP_KERNEL);
  4653. if (!host)
  4654. return 0;
  4655. ata_host_init(host, dev, ent->_host_flags, ent->port_ops);
  4656. host->n_ports = ent->n_ports;
  4657. host->irq = ent->irq;
  4658. host->irq2 = ent->irq2;
  4659. host->mmio_base = ent->mmio_base;
  4660. host->private_data = ent->private_data;
  4661. /* register each port bound to this device */
  4662. for (i = 0; i < host->n_ports; i++) {
  4663. struct ata_port *ap;
  4664. unsigned long xfer_mode_mask;
  4665. int irq_line = ent->irq;
  4666. ap = ata_port_add(ent, host, i);
  4667. if (!ap)
  4668. goto err_out;
  4669. host->ports[i] = ap;
  4670. /* dummy? */
  4671. if (ent->dummy_port_mask & (1 << i)) {
  4672. ata_port_printk(ap, KERN_INFO, "DUMMY\n");
  4673. ap->ops = &ata_dummy_port_ops;
  4674. continue;
  4675. }
  4676. /* start port */
  4677. rc = ap->ops->port_start(ap);
  4678. if (rc) {
  4679. host->ports[i] = NULL;
  4680. scsi_host_put(ap->scsi_host);
  4681. goto err_out;
  4682. }
  4683. /* Report the secondary IRQ for second channel legacy */
  4684. if (i == 1 && ent->irq2)
  4685. irq_line = ent->irq2;
  4686. xfer_mode_mask =(ap->udma_mask << ATA_SHIFT_UDMA) |
  4687. (ap->mwdma_mask << ATA_SHIFT_MWDMA) |
  4688. (ap->pio_mask << ATA_SHIFT_PIO);
  4689. /* print per-port info to dmesg */
  4690. ata_port_printk(ap, KERN_INFO, "%cATA max %s cmd 0x%lX "
  4691. "ctl 0x%lX bmdma 0x%lX irq %d\n",
  4692. ap->flags & ATA_FLAG_SATA ? 'S' : 'P',
  4693. ata_mode_string(xfer_mode_mask),
  4694. ap->ioaddr.cmd_addr,
  4695. ap->ioaddr.ctl_addr,
  4696. ap->ioaddr.bmdma_addr,
  4697. irq_line);
  4698. ata_chk_status(ap);
  4699. host->ops->irq_clear(ap);
  4700. ata_eh_freeze_port(ap); /* freeze port before requesting IRQ */
  4701. }
  4702. /* obtain irq, that may be shared between channels */
  4703. rc = request_irq(ent->irq, ent->port_ops->irq_handler, ent->irq_flags,
  4704. DRV_NAME, host);
  4705. if (rc) {
  4706. dev_printk(KERN_ERR, dev, "irq %lu request failed: %d\n",
  4707. ent->irq, rc);
  4708. goto err_out;
  4709. }
  4710. /* do we have a second IRQ for the other channel, eg legacy mode */
  4711. if (ent->irq2) {
  4712. /* We will get weird core code crashes later if this is true
  4713. so trap it now */
  4714. BUG_ON(ent->irq == ent->irq2);
  4715. rc = request_irq(ent->irq2, ent->port_ops->irq_handler, ent->irq_flags,
  4716. DRV_NAME, host);
  4717. if (rc) {
  4718. dev_printk(KERN_ERR, dev, "irq %lu request failed: %d\n",
  4719. ent->irq2, rc);
  4720. goto err_out_free_irq;
  4721. }
  4722. }
  4723. /* perform each probe synchronously */
  4724. DPRINTK("probe begin\n");
  4725. for (i = 0; i < host->n_ports; i++) {
  4726. struct ata_port *ap = host->ports[i];
  4727. u32 scontrol;
  4728. int rc;
  4729. /* init sata_spd_limit to the current value */
  4730. if (sata_scr_read(ap, SCR_CONTROL, &scontrol) == 0) {
  4731. int spd = (scontrol >> 4) & 0xf;
  4732. ap->hw_sata_spd_limit &= (1 << spd) - 1;
  4733. }
  4734. ap->sata_spd_limit = ap->hw_sata_spd_limit;
  4735. rc = scsi_add_host(ap->scsi_host, dev);
  4736. if (rc) {
  4737. ata_port_printk(ap, KERN_ERR, "scsi_add_host failed\n");
  4738. /* FIXME: do something useful here */
  4739. /* FIXME: handle unconditional calls to
  4740. * scsi_scan_host and ata_host_remove, below,
  4741. * at the very least
  4742. */
  4743. }
  4744. if (ap->ops->error_handler) {
  4745. struct ata_eh_info *ehi = &ap->eh_info;
  4746. unsigned long flags;
  4747. ata_port_probe(ap);
  4748. /* kick EH for boot probing */
  4749. spin_lock_irqsave(ap->lock, flags);
  4750. ehi->probe_mask = (1 << ATA_MAX_DEVICES) - 1;
  4751. ehi->action |= ATA_EH_SOFTRESET;
  4752. ehi->flags |= ATA_EHI_NO_AUTOPSY | ATA_EHI_QUIET;
  4753. ap->pflags |= ATA_PFLAG_LOADING;
  4754. ata_port_schedule_eh(ap);
  4755. spin_unlock_irqrestore(ap->lock, flags);
  4756. /* wait for EH to finish */
  4757. ata_port_wait_eh(ap);
  4758. } else {
  4759. DPRINTK("ata%u: bus probe begin\n", ap->id);
  4760. rc = ata_bus_probe(ap);
  4761. DPRINTK("ata%u: bus probe end\n", ap->id);
  4762. if (rc) {
  4763. /* FIXME: do something useful here?
  4764. * Current libata behavior will
  4765. * tear down everything when
  4766. * the module is removed
  4767. * or the h/w is unplugged.
  4768. */
  4769. }
  4770. }
  4771. }
  4772. /* probes are done, now scan each port's disk(s) */
  4773. DPRINTK("host probe begin\n");
  4774. for (i = 0; i < host->n_ports; i++) {
  4775. struct ata_port *ap = host->ports[i];
  4776. ata_scsi_scan_host(ap);
  4777. }
  4778. dev_set_drvdata(dev, host);
  4779. VPRINTK("EXIT, returning %u\n", ent->n_ports);
  4780. return ent->n_ports; /* success */
  4781. err_out_free_irq:
  4782. free_irq(ent->irq, host);
  4783. err_out:
  4784. for (i = 0; i < host->n_ports; i++) {
  4785. struct ata_port *ap = host->ports[i];
  4786. if (ap) {
  4787. ap->ops->port_stop(ap);
  4788. scsi_host_put(ap->scsi_host);
  4789. }
  4790. }
  4791. kfree(host);
  4792. VPRINTK("EXIT, returning 0\n");
  4793. return 0;
  4794. }
  4795. /**
  4796. * ata_port_detach - Detach ATA port in prepration of device removal
  4797. * @ap: ATA port to be detached
  4798. *
  4799. * Detach all ATA devices and the associated SCSI devices of @ap;
  4800. * then, remove the associated SCSI host. @ap is guaranteed to
  4801. * be quiescent on return from this function.
  4802. *
  4803. * LOCKING:
  4804. * Kernel thread context (may sleep).
  4805. */
  4806. void ata_port_detach(struct ata_port *ap)
  4807. {
  4808. unsigned long flags;
  4809. int i;
  4810. if (!ap->ops->error_handler)
  4811. goto skip_eh;
  4812. /* tell EH we're leaving & flush EH */
  4813. spin_lock_irqsave(ap->lock, flags);
  4814. ap->pflags |= ATA_PFLAG_UNLOADING;
  4815. spin_unlock_irqrestore(ap->lock, flags);
  4816. ata_port_wait_eh(ap);
  4817. /* EH is now guaranteed to see UNLOADING, so no new device
  4818. * will be attached. Disable all existing devices.
  4819. */
  4820. spin_lock_irqsave(ap->lock, flags);
  4821. for (i = 0; i < ATA_MAX_DEVICES; i++)
  4822. ata_dev_disable(&ap->device[i]);
  4823. spin_unlock_irqrestore(ap->lock, flags);
  4824. /* Final freeze & EH. All in-flight commands are aborted. EH
  4825. * will be skipped and retrials will be terminated with bad
  4826. * target.
  4827. */
  4828. spin_lock_irqsave(ap->lock, flags);
  4829. ata_port_freeze(ap); /* won't be thawed */
  4830. spin_unlock_irqrestore(ap->lock, flags);
  4831. ata_port_wait_eh(ap);
  4832. /* Flush hotplug task. The sequence is similar to
  4833. * ata_port_flush_task().
  4834. */
  4835. flush_workqueue(ata_aux_wq);
  4836. cancel_delayed_work(&ap->hotplug_task);
  4837. flush_workqueue(ata_aux_wq);
  4838. skip_eh:
  4839. /* remove the associated SCSI host */
  4840. scsi_remove_host(ap->scsi_host);
  4841. }
  4842. /**
  4843. * ata_host_remove - PCI layer callback for device removal
  4844. * @host: ATA host set that was removed
  4845. *
  4846. * Unregister all objects associated with this host set. Free those
  4847. * objects.
  4848. *
  4849. * LOCKING:
  4850. * Inherited from calling layer (may sleep).
  4851. */
  4852. void ata_host_remove(struct ata_host *host)
  4853. {
  4854. unsigned int i;
  4855. for (i = 0; i < host->n_ports; i++)
  4856. ata_port_detach(host->ports[i]);
  4857. free_irq(host->irq, host);
  4858. if (host->irq2)
  4859. free_irq(host->irq2, host);
  4860. for (i = 0; i < host->n_ports; i++) {
  4861. struct ata_port *ap = host->ports[i];
  4862. ata_scsi_release(ap->scsi_host);
  4863. if ((ap->flags & ATA_FLAG_NO_LEGACY) == 0) {
  4864. struct ata_ioports *ioaddr = &ap->ioaddr;
  4865. /* FIXME: Add -ac IDE pci mods to remove these special cases */
  4866. if (ioaddr->cmd_addr == ATA_PRIMARY_CMD)
  4867. release_region(ATA_PRIMARY_CMD, 8);
  4868. else if (ioaddr->cmd_addr == ATA_SECONDARY_CMD)
  4869. release_region(ATA_SECONDARY_CMD, 8);
  4870. }
  4871. scsi_host_put(ap->scsi_host);
  4872. }
  4873. if (host->ops->host_stop)
  4874. host->ops->host_stop(host);
  4875. kfree(host);
  4876. }
  4877. /**
  4878. * ata_scsi_release - SCSI layer callback hook for host unload
  4879. * @host: libata host to be unloaded
  4880. *
  4881. * Performs all duties necessary to shut down a libata port...
  4882. * Kill port kthread, disable port, and release resources.
  4883. *
  4884. * LOCKING:
  4885. * Inherited from SCSI layer.
  4886. *
  4887. * RETURNS:
  4888. * One.
  4889. */
  4890. int ata_scsi_release(struct Scsi_Host *shost)
  4891. {
  4892. struct ata_port *ap = ata_shost_to_port(shost);
  4893. DPRINTK("ENTER\n");
  4894. ap->ops->port_disable(ap);
  4895. ap->ops->port_stop(ap);
  4896. DPRINTK("EXIT\n");
  4897. return 1;
  4898. }
  4899. struct ata_probe_ent *
  4900. ata_probe_ent_alloc(struct device *dev, const struct ata_port_info *port)
  4901. {
  4902. struct ata_probe_ent *probe_ent;
  4903. probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
  4904. if (!probe_ent) {
  4905. printk(KERN_ERR DRV_NAME "(%s): out of memory\n",
  4906. kobject_name(&(dev->kobj)));
  4907. return NULL;
  4908. }
  4909. INIT_LIST_HEAD(&probe_ent->node);
  4910. probe_ent->dev = dev;
  4911. probe_ent->sht = port->sht;
  4912. probe_ent->port_flags = port->flags;
  4913. probe_ent->pio_mask = port->pio_mask;
  4914. probe_ent->mwdma_mask = port->mwdma_mask;
  4915. probe_ent->udma_mask = port->udma_mask;
  4916. probe_ent->port_ops = port->port_ops;
  4917. return probe_ent;
  4918. }
  4919. /**
  4920. * ata_std_ports - initialize ioaddr with standard port offsets.
  4921. * @ioaddr: IO address structure to be initialized
  4922. *
  4923. * Utility function which initializes data_addr, error_addr,
  4924. * feature_addr, nsect_addr, lbal_addr, lbam_addr, lbah_addr,
  4925. * device_addr, status_addr, and command_addr to standard offsets
  4926. * relative to cmd_addr.
  4927. *
  4928. * Does not set ctl_addr, altstatus_addr, bmdma_addr, or scr_addr.
  4929. */
  4930. void ata_std_ports(struct ata_ioports *ioaddr)
  4931. {
  4932. ioaddr->data_addr = ioaddr->cmd_addr + ATA_REG_DATA;
  4933. ioaddr->error_addr = ioaddr->cmd_addr + ATA_REG_ERR;
  4934. ioaddr->feature_addr = ioaddr->cmd_addr + ATA_REG_FEATURE;
  4935. ioaddr->nsect_addr = ioaddr->cmd_addr + ATA_REG_NSECT;
  4936. ioaddr->lbal_addr = ioaddr->cmd_addr + ATA_REG_LBAL;
  4937. ioaddr->lbam_addr = ioaddr->cmd_addr + ATA_REG_LBAM;
  4938. ioaddr->lbah_addr = ioaddr->cmd_addr + ATA_REG_LBAH;
  4939. ioaddr->device_addr = ioaddr->cmd_addr + ATA_REG_DEVICE;
  4940. ioaddr->status_addr = ioaddr->cmd_addr + ATA_REG_STATUS;
  4941. ioaddr->command_addr = ioaddr->cmd_addr + ATA_REG_CMD;
  4942. }
  4943. #ifdef CONFIG_PCI
  4944. void ata_pci_host_stop (struct ata_host *host)
  4945. {
  4946. struct pci_dev *pdev = to_pci_dev(host->dev);
  4947. pci_iounmap(pdev, host->mmio_base);
  4948. }
  4949. /**
  4950. * ata_pci_remove_one - PCI layer callback for device removal
  4951. * @pdev: PCI device that was removed
  4952. *
  4953. * PCI layer indicates to libata via this hook that
  4954. * hot-unplug or module unload event has occurred.
  4955. * Handle this by unregistering all objects associated
  4956. * with this PCI device. Free those objects. Then finally
  4957. * release PCI resources and disable device.
  4958. *
  4959. * LOCKING:
  4960. * Inherited from PCI layer (may sleep).
  4961. */
  4962. void ata_pci_remove_one (struct pci_dev *pdev)
  4963. {
  4964. struct device *dev = pci_dev_to_dev(pdev);
  4965. struct ata_host *host = dev_get_drvdata(dev);
  4966. ata_host_remove(host);
  4967. pci_release_regions(pdev);
  4968. pci_disable_device(pdev);
  4969. dev_set_drvdata(dev, NULL);
  4970. }
  4971. /* move to PCI subsystem */
  4972. int pci_test_config_bits(struct pci_dev *pdev, const struct pci_bits *bits)
  4973. {
  4974. unsigned long tmp = 0;
  4975. switch (bits->width) {
  4976. case 1: {
  4977. u8 tmp8 = 0;
  4978. pci_read_config_byte(pdev, bits->reg, &tmp8);
  4979. tmp = tmp8;
  4980. break;
  4981. }
  4982. case 2: {
  4983. u16 tmp16 = 0;
  4984. pci_read_config_word(pdev, bits->reg, &tmp16);
  4985. tmp = tmp16;
  4986. break;
  4987. }
  4988. case 4: {
  4989. u32 tmp32 = 0;
  4990. pci_read_config_dword(pdev, bits->reg, &tmp32);
  4991. tmp = tmp32;
  4992. break;
  4993. }
  4994. default:
  4995. return -EINVAL;
  4996. }
  4997. tmp &= bits->mask;
  4998. return (tmp == bits->val) ? 1 : 0;
  4999. }
  5000. void ata_pci_device_do_suspend(struct pci_dev *pdev, pm_message_t mesg)
  5001. {
  5002. pci_save_state(pdev);
  5003. if (mesg.event == PM_EVENT_SUSPEND) {
  5004. pci_disable_device(pdev);
  5005. pci_set_power_state(pdev, PCI_D3hot);
  5006. }
  5007. }
  5008. void ata_pci_device_do_resume(struct pci_dev *pdev)
  5009. {
  5010. pci_set_power_state(pdev, PCI_D0);
  5011. pci_restore_state(pdev);
  5012. pci_enable_device(pdev);
  5013. pci_set_master(pdev);
  5014. }
  5015. int ata_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  5016. {
  5017. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  5018. int rc = 0;
  5019. rc = ata_host_suspend(host, mesg);
  5020. if (rc)
  5021. return rc;
  5022. ata_pci_device_do_suspend(pdev, mesg);
  5023. return 0;
  5024. }
  5025. int ata_pci_device_resume(struct pci_dev *pdev)
  5026. {
  5027. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  5028. ata_pci_device_do_resume(pdev);
  5029. ata_host_resume(host);
  5030. return 0;
  5031. }
  5032. #endif /* CONFIG_PCI */
  5033. static int __init ata_init(void)
  5034. {
  5035. ata_probe_timeout *= HZ;
  5036. ata_wq = create_workqueue("ata");
  5037. if (!ata_wq)
  5038. return -ENOMEM;
  5039. ata_aux_wq = create_singlethread_workqueue("ata_aux");
  5040. if (!ata_aux_wq) {
  5041. destroy_workqueue(ata_wq);
  5042. return -ENOMEM;
  5043. }
  5044. printk(KERN_DEBUG "libata version " DRV_VERSION " loaded.\n");
  5045. return 0;
  5046. }
  5047. static void __exit ata_exit(void)
  5048. {
  5049. destroy_workqueue(ata_wq);
  5050. destroy_workqueue(ata_aux_wq);
  5051. }
  5052. module_init(ata_init);
  5053. module_exit(ata_exit);
  5054. static unsigned long ratelimit_time;
  5055. static DEFINE_SPINLOCK(ata_ratelimit_lock);
  5056. int ata_ratelimit(void)
  5057. {
  5058. int rc;
  5059. unsigned long flags;
  5060. spin_lock_irqsave(&ata_ratelimit_lock, flags);
  5061. if (time_after(jiffies, ratelimit_time)) {
  5062. rc = 1;
  5063. ratelimit_time = jiffies + (HZ/5);
  5064. } else
  5065. rc = 0;
  5066. spin_unlock_irqrestore(&ata_ratelimit_lock, flags);
  5067. return rc;
  5068. }
  5069. /**
  5070. * ata_wait_register - wait until register value changes
  5071. * @reg: IO-mapped register
  5072. * @mask: Mask to apply to read register value
  5073. * @val: Wait condition
  5074. * @interval_msec: polling interval in milliseconds
  5075. * @timeout_msec: timeout in milliseconds
  5076. *
  5077. * Waiting for some bits of register to change is a common
  5078. * operation for ATA controllers. This function reads 32bit LE
  5079. * IO-mapped register @reg and tests for the following condition.
  5080. *
  5081. * (*@reg & mask) != val
  5082. *
  5083. * If the condition is met, it returns; otherwise, the process is
  5084. * repeated after @interval_msec until timeout.
  5085. *
  5086. * LOCKING:
  5087. * Kernel thread context (may sleep)
  5088. *
  5089. * RETURNS:
  5090. * The final register value.
  5091. */
  5092. u32 ata_wait_register(void __iomem *reg, u32 mask, u32 val,
  5093. unsigned long interval_msec,
  5094. unsigned long timeout_msec)
  5095. {
  5096. unsigned long timeout;
  5097. u32 tmp;
  5098. tmp = ioread32(reg);
  5099. /* Calculate timeout _after_ the first read to make sure
  5100. * preceding writes reach the controller before starting to
  5101. * eat away the timeout.
  5102. */
  5103. timeout = jiffies + (timeout_msec * HZ) / 1000;
  5104. while ((tmp & mask) == val && time_before(jiffies, timeout)) {
  5105. msleep(interval_msec);
  5106. tmp = ioread32(reg);
  5107. }
  5108. return tmp;
  5109. }
  5110. /*
  5111. * Dummy port_ops
  5112. */
  5113. static void ata_dummy_noret(struct ata_port *ap) { }
  5114. static int ata_dummy_ret0(struct ata_port *ap) { return 0; }
  5115. static void ata_dummy_qc_noret(struct ata_queued_cmd *qc) { }
  5116. static u8 ata_dummy_check_status(struct ata_port *ap)
  5117. {
  5118. return ATA_DRDY;
  5119. }
  5120. static unsigned int ata_dummy_qc_issue(struct ata_queued_cmd *qc)
  5121. {
  5122. return AC_ERR_SYSTEM;
  5123. }
  5124. const struct ata_port_operations ata_dummy_port_ops = {
  5125. .port_disable = ata_port_disable,
  5126. .check_status = ata_dummy_check_status,
  5127. .check_altstatus = ata_dummy_check_status,
  5128. .dev_select = ata_noop_dev_select,
  5129. .qc_prep = ata_noop_qc_prep,
  5130. .qc_issue = ata_dummy_qc_issue,
  5131. .freeze = ata_dummy_noret,
  5132. .thaw = ata_dummy_noret,
  5133. .error_handler = ata_dummy_noret,
  5134. .post_internal_cmd = ata_dummy_qc_noret,
  5135. .irq_clear = ata_dummy_noret,
  5136. .port_start = ata_dummy_ret0,
  5137. .port_stop = ata_dummy_noret,
  5138. };
  5139. /*
  5140. * libata is essentially a library of internal helper functions for
  5141. * low-level ATA host controller drivers. As such, the API/ABI is
  5142. * likely to change as new drivers are added and updated.
  5143. * Do not depend on ABI/API stability.
  5144. */
  5145. EXPORT_SYMBOL_GPL(sata_deb_timing_normal);
  5146. EXPORT_SYMBOL_GPL(sata_deb_timing_hotplug);
  5147. EXPORT_SYMBOL_GPL(sata_deb_timing_long);
  5148. EXPORT_SYMBOL_GPL(ata_dummy_port_ops);
  5149. EXPORT_SYMBOL_GPL(ata_std_bios_param);
  5150. EXPORT_SYMBOL_GPL(ata_std_ports);
  5151. EXPORT_SYMBOL_GPL(ata_host_init);
  5152. EXPORT_SYMBOL_GPL(ata_device_add);
  5153. EXPORT_SYMBOL_GPL(ata_port_detach);
  5154. EXPORT_SYMBOL_GPL(ata_host_remove);
  5155. EXPORT_SYMBOL_GPL(ata_sg_init);
  5156. EXPORT_SYMBOL_GPL(ata_sg_init_one);
  5157. EXPORT_SYMBOL_GPL(ata_hsm_move);
  5158. EXPORT_SYMBOL_GPL(ata_qc_complete);
  5159. EXPORT_SYMBOL_GPL(ata_qc_complete_multiple);
  5160. EXPORT_SYMBOL_GPL(ata_qc_issue_prot);
  5161. EXPORT_SYMBOL_GPL(ata_tf_load);
  5162. EXPORT_SYMBOL_GPL(ata_tf_read);
  5163. EXPORT_SYMBOL_GPL(ata_noop_dev_select);
  5164. EXPORT_SYMBOL_GPL(ata_std_dev_select);
  5165. EXPORT_SYMBOL_GPL(ata_tf_to_fis);
  5166. EXPORT_SYMBOL_GPL(ata_tf_from_fis);
  5167. EXPORT_SYMBOL_GPL(ata_check_status);
  5168. EXPORT_SYMBOL_GPL(ata_altstatus);
  5169. EXPORT_SYMBOL_GPL(ata_exec_command);
  5170. EXPORT_SYMBOL_GPL(ata_port_start);
  5171. EXPORT_SYMBOL_GPL(ata_port_stop);
  5172. EXPORT_SYMBOL_GPL(ata_host_stop);
  5173. EXPORT_SYMBOL_GPL(ata_interrupt);
  5174. EXPORT_SYMBOL_GPL(ata_mmio_data_xfer);
  5175. EXPORT_SYMBOL_GPL(ata_pio_data_xfer);
  5176. EXPORT_SYMBOL_GPL(ata_pio_data_xfer_noirq);
  5177. EXPORT_SYMBOL_GPL(ata_qc_prep);
  5178. EXPORT_SYMBOL_GPL(ata_noop_qc_prep);
  5179. EXPORT_SYMBOL_GPL(ata_bmdma_setup);
  5180. EXPORT_SYMBOL_GPL(ata_bmdma_start);
  5181. EXPORT_SYMBOL_GPL(ata_bmdma_irq_clear);
  5182. EXPORT_SYMBOL_GPL(ata_bmdma_status);
  5183. EXPORT_SYMBOL_GPL(ata_bmdma_stop);
  5184. EXPORT_SYMBOL_GPL(ata_bmdma_freeze);
  5185. EXPORT_SYMBOL_GPL(ata_bmdma_thaw);
  5186. EXPORT_SYMBOL_GPL(ata_bmdma_drive_eh);
  5187. EXPORT_SYMBOL_GPL(ata_bmdma_error_handler);
  5188. EXPORT_SYMBOL_GPL(ata_bmdma_post_internal_cmd);
  5189. EXPORT_SYMBOL_GPL(ata_port_probe);
  5190. EXPORT_SYMBOL_GPL(sata_set_spd);
  5191. EXPORT_SYMBOL_GPL(sata_phy_debounce);
  5192. EXPORT_SYMBOL_GPL(sata_phy_resume);
  5193. EXPORT_SYMBOL_GPL(sata_phy_reset);
  5194. EXPORT_SYMBOL_GPL(__sata_phy_reset);
  5195. EXPORT_SYMBOL_GPL(ata_bus_reset);
  5196. EXPORT_SYMBOL_GPL(ata_std_prereset);
  5197. EXPORT_SYMBOL_GPL(ata_std_softreset);
  5198. EXPORT_SYMBOL_GPL(sata_std_hardreset);
  5199. EXPORT_SYMBOL_GPL(ata_std_postreset);
  5200. EXPORT_SYMBOL_GPL(ata_dev_revalidate);
  5201. EXPORT_SYMBOL_GPL(ata_dev_classify);
  5202. EXPORT_SYMBOL_GPL(ata_dev_pair);
  5203. EXPORT_SYMBOL_GPL(ata_port_disable);
  5204. EXPORT_SYMBOL_GPL(ata_ratelimit);
  5205. EXPORT_SYMBOL_GPL(ata_wait_register);
  5206. EXPORT_SYMBOL_GPL(ata_busy_sleep);
  5207. EXPORT_SYMBOL_GPL(ata_port_queue_task);
  5208. EXPORT_SYMBOL_GPL(ata_scsi_ioctl);
  5209. EXPORT_SYMBOL_GPL(ata_scsi_queuecmd);
  5210. EXPORT_SYMBOL_GPL(ata_scsi_slave_config);
  5211. EXPORT_SYMBOL_GPL(ata_scsi_slave_destroy);
  5212. EXPORT_SYMBOL_GPL(ata_scsi_change_queue_depth);
  5213. EXPORT_SYMBOL_GPL(ata_scsi_release);
  5214. EXPORT_SYMBOL_GPL(ata_host_intr);
  5215. EXPORT_SYMBOL_GPL(sata_scr_valid);
  5216. EXPORT_SYMBOL_GPL(sata_scr_read);
  5217. EXPORT_SYMBOL_GPL(sata_scr_write);
  5218. EXPORT_SYMBOL_GPL(sata_scr_write_flush);
  5219. EXPORT_SYMBOL_GPL(ata_port_online);
  5220. EXPORT_SYMBOL_GPL(ata_port_offline);
  5221. EXPORT_SYMBOL_GPL(ata_host_suspend);
  5222. EXPORT_SYMBOL_GPL(ata_host_resume);
  5223. EXPORT_SYMBOL_GPL(ata_id_string);
  5224. EXPORT_SYMBOL_GPL(ata_id_c_string);
  5225. EXPORT_SYMBOL_GPL(ata_scsi_simulate);
  5226. EXPORT_SYMBOL_GPL(ata_pio_need_iordy);
  5227. EXPORT_SYMBOL_GPL(ata_timing_compute);
  5228. EXPORT_SYMBOL_GPL(ata_timing_merge);
  5229. #ifdef CONFIG_PCI
  5230. EXPORT_SYMBOL_GPL(pci_test_config_bits);
  5231. EXPORT_SYMBOL_GPL(ata_pci_host_stop);
  5232. EXPORT_SYMBOL_GPL(ata_pci_init_native_mode);
  5233. EXPORT_SYMBOL_GPL(ata_pci_init_one);
  5234. EXPORT_SYMBOL_GPL(ata_pci_remove_one);
  5235. EXPORT_SYMBOL_GPL(ata_pci_device_do_suspend);
  5236. EXPORT_SYMBOL_GPL(ata_pci_device_do_resume);
  5237. EXPORT_SYMBOL_GPL(ata_pci_device_suspend);
  5238. EXPORT_SYMBOL_GPL(ata_pci_device_resume);
  5239. EXPORT_SYMBOL_GPL(ata_pci_default_filter);
  5240. EXPORT_SYMBOL_GPL(ata_pci_clear_simplex);
  5241. #endif /* CONFIG_PCI */
  5242. EXPORT_SYMBOL_GPL(ata_scsi_device_suspend);
  5243. EXPORT_SYMBOL_GPL(ata_scsi_device_resume);
  5244. EXPORT_SYMBOL_GPL(ata_eng_timeout);
  5245. EXPORT_SYMBOL_GPL(ata_port_schedule_eh);
  5246. EXPORT_SYMBOL_GPL(ata_port_abort);
  5247. EXPORT_SYMBOL_GPL(ata_port_freeze);
  5248. EXPORT_SYMBOL_GPL(ata_eh_freeze_port);
  5249. EXPORT_SYMBOL_GPL(ata_eh_thaw_port);
  5250. EXPORT_SYMBOL_GPL(ata_eh_qc_complete);
  5251. EXPORT_SYMBOL_GPL(ata_eh_qc_retry);
  5252. EXPORT_SYMBOL_GPL(ata_do_eh);