iwl-trans-pcie-tx.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/etherdevice.h>
  30. #include <linux/slab.h>
  31. #include <linux/sched.h>
  32. /* TODO: remove include to iwl-dev.h */
  33. #include "iwl-dev.h"
  34. #include "iwl-debug.h"
  35. #include "iwl-csr.h"
  36. #include "iwl-prph.h"
  37. #include "iwl-io.h"
  38. #include "iwl-agn-hw.h"
  39. #include "iwl-helpers.h"
  40. #include "iwl-trans-pcie-int.h"
  41. #define IWL_TX_CRC_SIZE 4
  42. #define IWL_TX_DELIMITER_SIZE 4
  43. /**
  44. * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
  45. */
  46. void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
  47. struct iwl_tx_queue *txq,
  48. u16 byte_cnt)
  49. {
  50. struct iwlagn_scd_bc_tbl *scd_bc_tbl;
  51. struct iwl_trans_pcie *trans_pcie =
  52. IWL_TRANS_GET_PCIE_TRANS(trans);
  53. int write_ptr = txq->q.write_ptr;
  54. int txq_id = txq->q.id;
  55. u8 sec_ctl = 0;
  56. u8 sta_id = 0;
  57. u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
  58. __le16 bc_ent;
  59. struct iwl_tx_cmd *tx_cmd =
  60. (struct iwl_tx_cmd *) txq->cmd[txq->q.write_ptr]->payload;
  61. scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
  62. WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
  63. sta_id = tx_cmd->sta_id;
  64. sec_ctl = tx_cmd->sec_ctl;
  65. switch (sec_ctl & TX_CMD_SEC_MSK) {
  66. case TX_CMD_SEC_CCM:
  67. len += CCMP_MIC_LEN;
  68. break;
  69. case TX_CMD_SEC_TKIP:
  70. len += TKIP_ICV_LEN;
  71. break;
  72. case TX_CMD_SEC_WEP:
  73. len += WEP_IV_LEN + WEP_ICV_LEN;
  74. break;
  75. }
  76. bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
  77. scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
  78. if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
  79. scd_bc_tbl[txq_id].
  80. tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
  81. }
  82. /**
  83. * iwl_txq_update_write_ptr - Send new write index to hardware
  84. */
  85. void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
  86. {
  87. u32 reg = 0;
  88. int txq_id = txq->q.id;
  89. if (txq->need_update == 0)
  90. return;
  91. if (hw_params(trans).shadow_reg_enable) {
  92. /* shadow register enabled */
  93. iwl_write32(bus(trans), HBUS_TARG_WRPTR,
  94. txq->q.write_ptr | (txq_id << 8));
  95. } else {
  96. /* if we're trying to save power */
  97. if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
  98. /* wake up nic if it's powered down ...
  99. * uCode will wake up, and interrupt us again, so next
  100. * time we'll skip this part. */
  101. reg = iwl_read32(bus(trans), CSR_UCODE_DRV_GP1);
  102. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  103. IWL_DEBUG_INFO(trans,
  104. "Tx queue %d requesting wakeup,"
  105. " GP1 = 0x%x\n", txq_id, reg);
  106. iwl_set_bit(bus(trans), CSR_GP_CNTRL,
  107. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  108. return;
  109. }
  110. iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
  111. txq->q.write_ptr | (txq_id << 8));
  112. /*
  113. * else not in power-save mode,
  114. * uCode will never sleep when we're
  115. * trying to tx (during RFKILL, we're not trying to tx).
  116. */
  117. } else
  118. iwl_write32(bus(trans), HBUS_TARG_WRPTR,
  119. txq->q.write_ptr | (txq_id << 8));
  120. }
  121. txq->need_update = 0;
  122. }
  123. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  124. {
  125. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  126. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  127. if (sizeof(dma_addr_t) > sizeof(u32))
  128. addr |=
  129. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  130. return addr;
  131. }
  132. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  133. {
  134. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  135. return le16_to_cpu(tb->hi_n_len) >> 4;
  136. }
  137. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  138. dma_addr_t addr, u16 len)
  139. {
  140. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  141. u16 hi_n_len = len << 4;
  142. put_unaligned_le32(addr, &tb->lo);
  143. if (sizeof(dma_addr_t) > sizeof(u32))
  144. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  145. tb->hi_n_len = cpu_to_le16(hi_n_len);
  146. tfd->num_tbs = idx + 1;
  147. }
  148. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  149. {
  150. return tfd->num_tbs & 0x1f;
  151. }
  152. static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
  153. struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
  154. {
  155. int i;
  156. int num_tbs;
  157. /* Sanity check on number of chunks */
  158. num_tbs = iwl_tfd_get_num_tbs(tfd);
  159. if (num_tbs >= IWL_NUM_OF_TBS) {
  160. IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
  161. /* @todo issue fatal error, it is quite serious situation */
  162. return;
  163. }
  164. /* Unmap tx_cmd */
  165. if (num_tbs)
  166. dma_unmap_single(bus(trans)->dev,
  167. dma_unmap_addr(meta, mapping),
  168. dma_unmap_len(meta, len),
  169. DMA_BIDIRECTIONAL);
  170. /* Unmap chunks, if any. */
  171. for (i = 1; i < num_tbs; i++)
  172. dma_unmap_single(bus(trans)->dev, iwl_tfd_tb_get_addr(tfd, i),
  173. iwl_tfd_tb_get_len(tfd, i), dma_dir);
  174. }
  175. /**
  176. * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  177. * @trans - transport private data
  178. * @txq - tx queue
  179. * @index - the index of the TFD to be freed
  180. *@dma_dir - the direction of the DMA mapping
  181. *
  182. * Does NOT advance any TFD circular buffer read/write indexes
  183. * Does NOT free the TFD itself (which is within circular buffer)
  184. */
  185. void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
  186. int index, enum dma_data_direction dma_dir)
  187. {
  188. struct iwl_tfd *tfd_tmp = txq->tfds;
  189. iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], dma_dir);
  190. /* free SKB */
  191. if (txq->skbs) {
  192. struct sk_buff *skb;
  193. skb = txq->skbs[index];
  194. /* Can be called from irqs-disabled context
  195. * If skb is not NULL, it means that the whole queue is being
  196. * freed and that the queue is not empty - free the skb
  197. */
  198. if (skb) {
  199. iwl_free_skb(priv(trans), skb);
  200. txq->skbs[index] = NULL;
  201. }
  202. }
  203. }
  204. int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
  205. struct iwl_tx_queue *txq,
  206. dma_addr_t addr, u16 len,
  207. u8 reset)
  208. {
  209. struct iwl_queue *q;
  210. struct iwl_tfd *tfd, *tfd_tmp;
  211. u32 num_tbs;
  212. q = &txq->q;
  213. tfd_tmp = txq->tfds;
  214. tfd = &tfd_tmp[q->write_ptr];
  215. if (reset)
  216. memset(tfd, 0, sizeof(*tfd));
  217. num_tbs = iwl_tfd_get_num_tbs(tfd);
  218. /* Each TFD can point to a maximum 20 Tx buffers */
  219. if (num_tbs >= IWL_NUM_OF_TBS) {
  220. IWL_ERR(trans, "Error can not send more than %d chunks\n",
  221. IWL_NUM_OF_TBS);
  222. return -EINVAL;
  223. }
  224. if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
  225. return -EINVAL;
  226. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  227. IWL_ERR(trans, "Unaligned address = %llx\n",
  228. (unsigned long long)addr);
  229. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  230. return 0;
  231. }
  232. /*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
  233. * DMA services
  234. *
  235. * Theory of operation
  236. *
  237. * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
  238. * of buffer descriptors, each of which points to one or more data buffers for
  239. * the device to read from or fill. Driver and device exchange status of each
  240. * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
  241. * entries in each circular buffer, to protect against confusing empty and full
  242. * queue states.
  243. *
  244. * The device reads or writes the data in the queues via the device's several
  245. * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
  246. *
  247. * For Tx queue, there are low mark and high mark limits. If, after queuing
  248. * the packet for Tx, free space become < low mark, Tx queue stopped. When
  249. * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
  250. * Tx queue resumed.
  251. *
  252. ***************************************************/
  253. int iwl_queue_space(const struct iwl_queue *q)
  254. {
  255. int s = q->read_ptr - q->write_ptr;
  256. if (q->read_ptr > q->write_ptr)
  257. s -= q->n_bd;
  258. if (s <= 0)
  259. s += q->n_window;
  260. /* keep some reserve to not confuse empty and full situations */
  261. s -= 2;
  262. if (s < 0)
  263. s = 0;
  264. return s;
  265. }
  266. /**
  267. * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
  268. */
  269. int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
  270. {
  271. q->n_bd = count;
  272. q->n_window = slots_num;
  273. q->id = id;
  274. /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
  275. * and iwl_queue_dec_wrap are broken. */
  276. if (WARN_ON(!is_power_of_2(count)))
  277. return -EINVAL;
  278. /* slots_num must be power-of-two size, otherwise
  279. * get_cmd_index is broken. */
  280. if (WARN_ON(!is_power_of_2(slots_num)))
  281. return -EINVAL;
  282. q->low_mark = q->n_window / 4;
  283. if (q->low_mark < 4)
  284. q->low_mark = 4;
  285. q->high_mark = q->n_window / 8;
  286. if (q->high_mark < 2)
  287. q->high_mark = 2;
  288. q->write_ptr = q->read_ptr = 0;
  289. return 0;
  290. }
  291. static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
  292. struct iwl_tx_queue *txq)
  293. {
  294. struct iwl_trans_pcie *trans_pcie =
  295. IWL_TRANS_GET_PCIE_TRANS(trans);
  296. struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
  297. int txq_id = txq->q.id;
  298. int read_ptr = txq->q.read_ptr;
  299. u8 sta_id = 0;
  300. __le16 bc_ent;
  301. struct iwl_tx_cmd *tx_cmd =
  302. (struct iwl_tx_cmd *) txq->cmd[txq->q.read_ptr]->payload;
  303. WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
  304. if (txq_id != trans->shrd->cmd_queue)
  305. sta_id = tx_cmd->sta_id;
  306. bc_ent = cpu_to_le16(1 | (sta_id << 12));
  307. scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
  308. if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
  309. scd_bc_tbl[txq_id].
  310. tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
  311. }
  312. static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
  313. u16 txq_id)
  314. {
  315. u32 tbl_dw_addr;
  316. u32 tbl_dw;
  317. u16 scd_q2ratid;
  318. struct iwl_trans_pcie *trans_pcie =
  319. IWL_TRANS_GET_PCIE_TRANS(trans);
  320. scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  321. tbl_dw_addr = trans_pcie->scd_base_addr +
  322. SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
  323. tbl_dw = iwl_read_targ_mem(bus(trans), tbl_dw_addr);
  324. if (txq_id & 0x1)
  325. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  326. else
  327. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  328. iwl_write_targ_mem(bus(trans), tbl_dw_addr, tbl_dw);
  329. return 0;
  330. }
  331. static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
  332. {
  333. /* Simply stop the queue, but don't change any configuration;
  334. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  335. iwl_write_prph(bus(trans),
  336. SCD_QUEUE_STATUS_BITS(txq_id),
  337. (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
  338. (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  339. }
  340. void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
  341. int txq_id, u32 index)
  342. {
  343. iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
  344. (index & 0xff) | (txq_id << 8));
  345. iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(txq_id), index);
  346. }
  347. void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
  348. struct iwl_tx_queue *txq,
  349. int tx_fifo_id, int scd_retry)
  350. {
  351. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  352. int txq_id = txq->q.id;
  353. int active =
  354. test_bit(txq_id, &trans_pcie->txq_ctx_active_msk) ? 1 : 0;
  355. iwl_write_prph(bus(trans), SCD_QUEUE_STATUS_BITS(txq_id),
  356. (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  357. (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
  358. (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
  359. SCD_QUEUE_STTS_REG_MSK);
  360. txq->sched_retry = scd_retry;
  361. IWL_DEBUG_INFO(trans, "%s %s Queue %d on FIFO %d\n",
  362. active ? "Activate" : "Deactivate",
  363. scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
  364. }
  365. static inline int get_fifo_from_tid(struct iwl_trans_pcie *trans_pcie,
  366. u8 ctx, u16 tid)
  367. {
  368. const u8 *ac_to_fifo = trans_pcie->ac_to_fifo[ctx];
  369. if (likely(tid < ARRAY_SIZE(tid_to_ac)))
  370. return ac_to_fifo[tid_to_ac[tid]];
  371. /* no support for TIDs 8-15 yet */
  372. return -EINVAL;
  373. }
  374. void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans,
  375. enum iwl_rxon_context_id ctx, int sta_id,
  376. int tid, int frame_limit)
  377. {
  378. int tx_fifo, txq_id, ssn_idx;
  379. u16 ra_tid;
  380. unsigned long flags;
  381. struct iwl_tid_data *tid_data;
  382. struct iwl_trans_pcie *trans_pcie =
  383. IWL_TRANS_GET_PCIE_TRANS(trans);
  384. if (WARN_ON(sta_id == IWL_INVALID_STATION))
  385. return;
  386. if (WARN_ON(tid >= IWL_MAX_TID_COUNT))
  387. return;
  388. tx_fifo = get_fifo_from_tid(trans_pcie, ctx, tid);
  389. if (WARN_ON(tx_fifo < 0)) {
  390. IWL_ERR(trans, "txq_agg_setup, bad fifo: %d\n", tx_fifo);
  391. return;
  392. }
  393. spin_lock_irqsave(&trans->shrd->sta_lock, flags);
  394. tid_data = &trans->shrd->tid_data[sta_id][tid];
  395. ssn_idx = SEQ_TO_SN(tid_data->seq_number);
  396. txq_id = tid_data->agg.txq_id;
  397. spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
  398. ra_tid = BUILD_RAxTID(sta_id, tid);
  399. spin_lock_irqsave(&trans->shrd->lock, flags);
  400. /* Stop this Tx queue before configuring it */
  401. iwlagn_tx_queue_stop_scheduler(trans, txq_id);
  402. /* Map receiver-address / traffic-ID to this queue */
  403. iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
  404. /* Set this queue as a chain-building queue */
  405. iwl_set_bits_prph(bus(trans), SCD_QUEUECHAIN_SEL, (1<<txq_id));
  406. /* enable aggregations for the queue */
  407. iwl_set_bits_prph(bus(trans), SCD_AGGR_SEL, (1<<txq_id));
  408. /* Place first TFD at index corresponding to start sequence number.
  409. * Assumes that ssn_idx is valid (!= 0xFFF) */
  410. trans_pcie->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  411. trans_pcie->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  412. iwl_trans_set_wr_ptrs(trans, txq_id, ssn_idx);
  413. /* Set up Tx window size and frame limit for this queue */
  414. iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
  415. SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
  416. sizeof(u32),
  417. ((frame_limit <<
  418. SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
  419. SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
  420. ((frame_limit <<
  421. SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  422. SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
  423. iwl_set_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
  424. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  425. iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
  426. tx_fifo, 1);
  427. trans_pcie->txq[txq_id].sta_id = sta_id;
  428. trans_pcie->txq[txq_id].tid = tid;
  429. spin_unlock_irqrestore(&trans->shrd->lock, flags);
  430. }
  431. /*
  432. * Find first available (lowest unused) Tx Queue, mark it "active".
  433. * Called only when finding queue for aggregation.
  434. * Should never return anything < 7, because they should already
  435. * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
  436. */
  437. static int iwlagn_txq_ctx_activate_free(struct iwl_trans *trans)
  438. {
  439. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  440. int txq_id;
  441. for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
  442. if (!test_and_set_bit(txq_id,
  443. &trans_pcie->txq_ctx_active_msk))
  444. return txq_id;
  445. return -1;
  446. }
  447. int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans,
  448. enum iwl_rxon_context_id ctx, int sta_id,
  449. int tid, u16 *ssn)
  450. {
  451. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  452. struct iwl_tid_data *tid_data;
  453. unsigned long flags;
  454. int txq_id;
  455. txq_id = iwlagn_txq_ctx_activate_free(trans);
  456. if (txq_id == -1) {
  457. IWL_ERR(trans, "No free aggregation queue available\n");
  458. return -ENXIO;
  459. }
  460. spin_lock_irqsave(&trans->shrd->sta_lock, flags);
  461. tid_data = &trans->shrd->tid_data[sta_id][tid];
  462. *ssn = SEQ_TO_SN(tid_data->seq_number);
  463. tid_data->agg.txq_id = txq_id;
  464. iwl_set_swq_id(&trans_pcie->txq[txq_id], get_ac_from_tid(tid), txq_id);
  465. tid_data = &trans->shrd->tid_data[sta_id][tid];
  466. if (tid_data->tfds_in_queue == 0) {
  467. IWL_DEBUG_HT(trans, "HW queue is empty\n");
  468. tid_data->agg.state = IWL_AGG_ON;
  469. iwl_start_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid);
  470. } else {
  471. IWL_DEBUG_HT(trans, "HW queue is NOT empty: %d packets in HW"
  472. "queue\n", tid_data->tfds_in_queue);
  473. tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
  474. }
  475. spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
  476. return 0;
  477. }
  478. void iwl_trans_pcie_txq_agg_disable(struct iwl_trans *trans, int txq_id)
  479. {
  480. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  481. iwlagn_tx_queue_stop_scheduler(trans, txq_id);
  482. iwl_clear_bits_prph(bus(trans), SCD_AGGR_SEL, (1 << txq_id));
  483. trans_pcie->txq[txq_id].q.read_ptr = 0;
  484. trans_pcie->txq[txq_id].q.write_ptr = 0;
  485. /* supposes that ssn_idx is valid (!= 0xFFF) */
  486. iwl_trans_set_wr_ptrs(trans, txq_id, 0);
  487. iwl_clear_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
  488. iwl_txq_ctx_deactivate(trans_pcie, txq_id);
  489. iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], 0, 0);
  490. }
  491. int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans,
  492. enum iwl_rxon_context_id ctx, int sta_id,
  493. int tid)
  494. {
  495. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  496. unsigned long flags;
  497. int read_ptr, write_ptr;
  498. struct iwl_tid_data *tid_data;
  499. int txq_id;
  500. spin_lock_irqsave(&trans->shrd->sta_lock, flags);
  501. tid_data = &trans->shrd->tid_data[sta_id][tid];
  502. txq_id = tid_data->agg.txq_id;
  503. if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) ||
  504. (IWLAGN_FIRST_AMPDU_QUEUE +
  505. hw_params(trans).num_ampdu_queues <= txq_id)) {
  506. IWL_ERR(trans,
  507. "queue number out of range: %d, must be %d to %d\n",
  508. txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
  509. IWLAGN_FIRST_AMPDU_QUEUE +
  510. hw_params(trans).num_ampdu_queues - 1);
  511. spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
  512. return -EINVAL;
  513. }
  514. switch (trans->shrd->tid_data[sta_id][tid].agg.state) {
  515. case IWL_EMPTYING_HW_QUEUE_ADDBA:
  516. /*
  517. * This can happen if the peer stops aggregation
  518. * again before we've had a chance to drain the
  519. * queue we selected previously, i.e. before the
  520. * session was really started completely.
  521. */
  522. IWL_DEBUG_HT(trans, "AGG stop before setup done\n");
  523. goto turn_off;
  524. case IWL_AGG_ON:
  525. break;
  526. default:
  527. IWL_WARN(trans, "Stopping AGG while state not ON"
  528. "or starting\n");
  529. }
  530. write_ptr = trans_pcie->txq[txq_id].q.write_ptr;
  531. read_ptr = trans_pcie->txq[txq_id].q.read_ptr;
  532. /* The queue is not empty */
  533. if (write_ptr != read_ptr) {
  534. IWL_DEBUG_HT(trans, "Stopping a non empty AGG HW QUEUE\n");
  535. trans->shrd->tid_data[sta_id][tid].agg.state =
  536. IWL_EMPTYING_HW_QUEUE_DELBA;
  537. spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
  538. return 0;
  539. }
  540. IWL_DEBUG_HT(trans, "HW queue is empty\n");
  541. turn_off:
  542. trans->shrd->tid_data[sta_id][tid].agg.state = IWL_AGG_OFF;
  543. /* do not restore/save irqs */
  544. spin_unlock(&trans->shrd->sta_lock);
  545. spin_lock(&trans->shrd->lock);
  546. iwl_trans_pcie_txq_agg_disable(trans, txq_id);
  547. spin_unlock_irqrestore(&trans->shrd->lock, flags);
  548. iwl_stop_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid);
  549. return 0;
  550. }
  551. /*************** HOST COMMAND QUEUE FUNCTIONS *****/
  552. /**
  553. * iwl_enqueue_hcmd - enqueue a uCode command
  554. * @priv: device private data point
  555. * @cmd: a point to the ucode command structure
  556. *
  557. * The function returns < 0 values to indicate the operation is
  558. * failed. On success, it turns the index (> 0) of command in the
  559. * command queue.
  560. */
  561. static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  562. {
  563. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  564. struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
  565. struct iwl_queue *q = &txq->q;
  566. struct iwl_device_cmd *out_cmd;
  567. struct iwl_cmd_meta *out_meta;
  568. dma_addr_t phys_addr;
  569. unsigned long flags;
  570. u32 idx;
  571. u16 copy_size, cmd_size;
  572. bool is_ct_kill = false;
  573. bool had_nocopy = false;
  574. int i;
  575. u8 *cmd_dest;
  576. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  577. const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
  578. int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
  579. int trace_idx;
  580. #endif
  581. if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
  582. IWL_WARN(trans, "fw recovery, no hcmd send\n");
  583. return -EIO;
  584. }
  585. if ((trans->shrd->ucode_owner == IWL_OWNERSHIP_TM) &&
  586. !(cmd->flags & CMD_ON_DEMAND)) {
  587. IWL_DEBUG_HC(trans, "tm own the uCode, no regular hcmd send\n");
  588. return -EIO;
  589. }
  590. copy_size = sizeof(out_cmd->hdr);
  591. cmd_size = sizeof(out_cmd->hdr);
  592. /* need one for the header if the first is NOCOPY */
  593. BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
  594. for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
  595. if (!cmd->len[i])
  596. continue;
  597. if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
  598. had_nocopy = true;
  599. } else {
  600. /* NOCOPY must not be followed by normal! */
  601. if (WARN_ON(had_nocopy))
  602. return -EINVAL;
  603. copy_size += cmd->len[i];
  604. }
  605. cmd_size += cmd->len[i];
  606. }
  607. /*
  608. * If any of the command structures end up being larger than
  609. * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
  610. * allocated into separate TFDs, then we will need to
  611. * increase the size of the buffers.
  612. */
  613. if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
  614. return -EINVAL;
  615. if (iwl_is_rfkill(trans->shrd) || iwl_is_ctkill(trans->shrd)) {
  616. IWL_WARN(trans, "Not sending command - %s KILL\n",
  617. iwl_is_rfkill(trans->shrd) ? "RF" : "CT");
  618. return -EIO;
  619. }
  620. spin_lock_irqsave(&trans->hcmd_lock, flags);
  621. if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
  622. spin_unlock_irqrestore(&trans->hcmd_lock, flags);
  623. IWL_ERR(trans, "No space in command queue\n");
  624. is_ct_kill = iwl_check_for_ct_kill(priv(trans));
  625. if (!is_ct_kill) {
  626. IWL_ERR(trans, "Restarting adapter queue is full\n");
  627. iwlagn_fw_error(priv(trans), false);
  628. }
  629. return -ENOSPC;
  630. }
  631. idx = get_cmd_index(q, q->write_ptr);
  632. out_cmd = txq->cmd[idx];
  633. out_meta = &txq->meta[idx];
  634. memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
  635. if (cmd->flags & CMD_WANT_SKB)
  636. out_meta->source = cmd;
  637. /* set up the header */
  638. out_cmd->hdr.cmd = cmd->id;
  639. out_cmd->hdr.flags = 0;
  640. out_cmd->hdr.sequence =
  641. cpu_to_le16(QUEUE_TO_SEQ(trans->shrd->cmd_queue) |
  642. INDEX_TO_SEQ(q->write_ptr));
  643. /* and copy the data that needs to be copied */
  644. cmd_dest = out_cmd->payload;
  645. for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
  646. if (!cmd->len[i])
  647. continue;
  648. if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
  649. break;
  650. memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
  651. cmd_dest += cmd->len[i];
  652. }
  653. IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, "
  654. "%d bytes at %d[%d]:%d\n",
  655. get_cmd_string(out_cmd->hdr.cmd),
  656. out_cmd->hdr.cmd,
  657. le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
  658. q->write_ptr, idx, trans->shrd->cmd_queue);
  659. phys_addr = dma_map_single(bus(trans)->dev, &out_cmd->hdr, copy_size,
  660. DMA_BIDIRECTIONAL);
  661. if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
  662. idx = -ENOMEM;
  663. goto out;
  664. }
  665. dma_unmap_addr_set(out_meta, mapping, phys_addr);
  666. dma_unmap_len_set(out_meta, len, copy_size);
  667. iwlagn_txq_attach_buf_to_tfd(trans, txq,
  668. phys_addr, copy_size, 1);
  669. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  670. trace_bufs[0] = &out_cmd->hdr;
  671. trace_lens[0] = copy_size;
  672. trace_idx = 1;
  673. #endif
  674. for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
  675. if (!cmd->len[i])
  676. continue;
  677. if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
  678. continue;
  679. phys_addr = dma_map_single(bus(trans)->dev,
  680. (void *)cmd->data[i],
  681. cmd->len[i], DMA_BIDIRECTIONAL);
  682. if (dma_mapping_error(bus(trans)->dev, phys_addr)) {
  683. iwlagn_unmap_tfd(trans, out_meta,
  684. &txq->tfds[q->write_ptr],
  685. DMA_BIDIRECTIONAL);
  686. idx = -ENOMEM;
  687. goto out;
  688. }
  689. iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
  690. cmd->len[i], 0);
  691. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  692. trace_bufs[trace_idx] = cmd->data[i];
  693. trace_lens[trace_idx] = cmd->len[i];
  694. trace_idx++;
  695. #endif
  696. }
  697. out_meta->flags = cmd->flags;
  698. txq->need_update = 1;
  699. /* check that tracing gets all possible blocks */
  700. BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
  701. #ifdef CONFIG_IWLWIFI_DEVICE_TRACING
  702. trace_iwlwifi_dev_hcmd(priv(trans), cmd->flags,
  703. trace_bufs[0], trace_lens[0],
  704. trace_bufs[1], trace_lens[1],
  705. trace_bufs[2], trace_lens[2]);
  706. #endif
  707. /* Increment and update queue's write index */
  708. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  709. iwl_txq_update_write_ptr(trans, txq);
  710. out:
  711. spin_unlock_irqrestore(&trans->hcmd_lock, flags);
  712. return idx;
  713. }
  714. /**
  715. * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
  716. *
  717. * When FW advances 'R' index, all entries between old and new 'R' index
  718. * need to be reclaimed. As result, some free space forms. If there is
  719. * enough free space (> low mark), wake the stack that feeds us.
  720. */
  721. static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
  722. int idx)
  723. {
  724. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  725. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  726. struct iwl_queue *q = &txq->q;
  727. int nfreed = 0;
  728. if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
  729. IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
  730. "index %d is out of range [0-%d] %d %d.\n", __func__,
  731. txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
  732. return;
  733. }
  734. for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
  735. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  736. if (nfreed++ > 0) {
  737. IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
  738. q->write_ptr, q->read_ptr);
  739. iwlagn_fw_error(priv(trans), false);
  740. }
  741. }
  742. }
  743. /**
  744. * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
  745. * @rxb: Rx buffer to reclaim
  746. * @handler_status: return value of the handler of the command
  747. * (put in setup_rx_handlers)
  748. *
  749. * If an Rx buffer has an async callback associated with it the callback
  750. * will be executed. The attached skb (if present) will only be freed
  751. * if the callback returns 1
  752. */
  753. void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_mem_buffer *rxb,
  754. int handler_status)
  755. {
  756. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  757. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  758. int txq_id = SEQ_TO_QUEUE(sequence);
  759. int index = SEQ_TO_INDEX(sequence);
  760. int cmd_index;
  761. struct iwl_device_cmd *cmd;
  762. struct iwl_cmd_meta *meta;
  763. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  764. struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
  765. unsigned long flags;
  766. /* If a Tx command is being handled and it isn't in the actual
  767. * command queue then there a command routing bug has been introduced
  768. * in the queue management code. */
  769. if (WARN(txq_id != trans->shrd->cmd_queue,
  770. "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
  771. txq_id, trans->shrd->cmd_queue, sequence,
  772. trans_pcie->txq[trans->shrd->cmd_queue].q.read_ptr,
  773. trans_pcie->txq[trans->shrd->cmd_queue].q.write_ptr)) {
  774. iwl_print_hex_error(trans, pkt, 32);
  775. return;
  776. }
  777. cmd_index = get_cmd_index(&txq->q, index);
  778. cmd = txq->cmd[cmd_index];
  779. meta = &txq->meta[cmd_index];
  780. txq->time_stamp = jiffies;
  781. iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
  782. DMA_BIDIRECTIONAL);
  783. /* Input error checking is done when commands are added to queue. */
  784. if (meta->flags & CMD_WANT_SKB) {
  785. meta->source->reply_page = (unsigned long)rxb_addr(rxb);
  786. meta->source->handler_status = handler_status;
  787. rxb->page = NULL;
  788. }
  789. spin_lock_irqsave(&trans->hcmd_lock, flags);
  790. iwl_hcmd_queue_reclaim(trans, txq_id, index);
  791. if (!(meta->flags & CMD_ASYNC)) {
  792. clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
  793. IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
  794. get_cmd_string(cmd->hdr.cmd));
  795. wake_up(&trans->shrd->wait_command_queue);
  796. }
  797. meta->flags = 0;
  798. spin_unlock_irqrestore(&trans->hcmd_lock, flags);
  799. }
  800. #define HOST_COMPLETE_TIMEOUT (2 * HZ)
  801. static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  802. {
  803. int ret;
  804. /* An asynchronous command can not expect an SKB to be set. */
  805. if (WARN_ON(cmd->flags & CMD_WANT_SKB))
  806. return -EINVAL;
  807. if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
  808. return -EBUSY;
  809. ret = iwl_enqueue_hcmd(trans, cmd);
  810. if (ret < 0) {
  811. IWL_ERR(trans, "Error sending %s: enqueue_hcmd failed: %d\n",
  812. get_cmd_string(cmd->id), ret);
  813. return ret;
  814. }
  815. return 0;
  816. }
  817. static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  818. {
  819. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  820. int cmd_idx;
  821. int ret;
  822. lockdep_assert_held(&trans->shrd->mutex);
  823. IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
  824. get_cmd_string(cmd->id));
  825. set_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
  826. IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
  827. get_cmd_string(cmd->id));
  828. cmd_idx = iwl_enqueue_hcmd(trans, cmd);
  829. if (cmd_idx < 0) {
  830. ret = cmd_idx;
  831. clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
  832. IWL_ERR(trans, "Error sending %s: enqueue_hcmd failed: %d\n",
  833. get_cmd_string(cmd->id), ret);
  834. return ret;
  835. }
  836. ret = wait_event_timeout(trans->shrd->wait_command_queue,
  837. !test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status),
  838. HOST_COMPLETE_TIMEOUT);
  839. if (!ret) {
  840. if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
  841. struct iwl_priv *priv = priv(trans);
  842. struct iwl_tx_queue *txq =
  843. &trans_pcie->txq[priv->shrd->cmd_queue];
  844. struct iwl_queue *q = &txq->q;
  845. IWL_ERR(trans,
  846. "Error sending %s: time out after %dms.\n",
  847. get_cmd_string(cmd->id),
  848. jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
  849. IWL_ERR(trans,
  850. "Current CMD queue read_ptr %d write_ptr %d\n",
  851. q->read_ptr, q->write_ptr);
  852. clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
  853. IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command"
  854. "%s\n", get_cmd_string(cmd->id));
  855. ret = -ETIMEDOUT;
  856. goto cancel;
  857. }
  858. }
  859. if (test_bit(STATUS_RF_KILL_HW, &trans->shrd->status)) {
  860. IWL_ERR(trans, "Command %s aborted: RF KILL Switch\n",
  861. get_cmd_string(cmd->id));
  862. ret = -ECANCELED;
  863. goto fail;
  864. }
  865. if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
  866. IWL_ERR(trans, "Command %s failed: FW Error\n",
  867. get_cmd_string(cmd->id));
  868. ret = -EIO;
  869. goto fail;
  870. }
  871. if ((cmd->flags & CMD_WANT_SKB) && !cmd->reply_page) {
  872. IWL_ERR(trans, "Error: Response NULL in '%s'\n",
  873. get_cmd_string(cmd->id));
  874. ret = -EIO;
  875. goto cancel;
  876. }
  877. return 0;
  878. cancel:
  879. if (cmd->flags & CMD_WANT_SKB) {
  880. /*
  881. * Cancel the CMD_WANT_SKB flag for the cmd in the
  882. * TX cmd queue. Otherwise in case the cmd comes
  883. * in later, it will possibly set an invalid
  884. * address (cmd->meta.source).
  885. */
  886. trans_pcie->txq[trans->shrd->cmd_queue].meta[cmd_idx].flags &=
  887. ~CMD_WANT_SKB;
  888. }
  889. fail:
  890. if (cmd->reply_page) {
  891. iwl_free_pages(trans->shrd, cmd->reply_page);
  892. cmd->reply_page = 0;
  893. }
  894. return ret;
  895. }
  896. int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
  897. {
  898. if (cmd->flags & CMD_ASYNC)
  899. return iwl_send_cmd_async(trans, cmd);
  900. return iwl_send_cmd_sync(trans, cmd);
  901. }
  902. /* Frees buffers until index _not_ inclusive */
  903. int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
  904. struct sk_buff_head *skbs)
  905. {
  906. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  907. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  908. struct iwl_queue *q = &txq->q;
  909. int last_to_free;
  910. int freed = 0;
  911. /* This function is not meant to release cmd queue*/
  912. if (WARN_ON(txq_id == trans->shrd->cmd_queue))
  913. return 0;
  914. /*Since we free until index _not_ inclusive, the one before index is
  915. * the last we will free. This one must be used */
  916. last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
  917. if ((index >= q->n_bd) ||
  918. (iwl_queue_used(q, last_to_free) == 0)) {
  919. IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
  920. "last_to_free %d is out of range [0-%d] %d %d.\n",
  921. __func__, txq_id, last_to_free, q->n_bd,
  922. q->write_ptr, q->read_ptr);
  923. return 0;
  924. }
  925. IWL_DEBUG_TX_REPLY(trans, "reclaim: [%d, %d, %d]\n", txq_id,
  926. q->read_ptr, index);
  927. if (WARN_ON(!skb_queue_empty(skbs)))
  928. return 0;
  929. for (;
  930. q->read_ptr != index;
  931. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  932. if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
  933. continue;
  934. __skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
  935. txq->skbs[txq->q.read_ptr] = NULL;
  936. iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
  937. iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
  938. freed++;
  939. }
  940. return freed;
  941. }