iwl-agn.c 141 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/wireless.h>
  42. #include <linux/firmware.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_arp.h>
  45. #include <net/mac80211.h>
  46. #include <asm/div64.h>
  47. #define DRV_NAME "iwlagn"
  48. #include "iwl-eeprom.h"
  49. #include "iwl-dev.h"
  50. #include "iwl-core.h"
  51. #include "iwl-io.h"
  52. #include "iwl-helpers.h"
  53. #include "iwl-sta.h"
  54. #include "iwl-calib.h"
  55. #include "iwl-agn.h"
  56. /******************************************************************************
  57. *
  58. * module boiler plate
  59. *
  60. ******************************************************************************/
  61. /*
  62. * module name, copyright, version, etc.
  63. */
  64. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  65. #ifdef CONFIG_IWLWIFI_DEBUG
  66. #define VD "d"
  67. #else
  68. #define VD
  69. #endif
  70. #define DRV_VERSION IWLWIFI_VERSION VD
  71. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  72. MODULE_VERSION(DRV_VERSION);
  73. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  74. MODULE_LICENSE("GPL");
  75. MODULE_ALIAS("iwl4965");
  76. static int iwlagn_ant_coupling;
  77. static bool iwlagn_bt_ch_announce = 1;
  78. /**
  79. * iwl_commit_rxon - commit staging_rxon to hardware
  80. *
  81. * The RXON command in staging_rxon is committed to the hardware and
  82. * the active_rxon structure is updated with the new data. This
  83. * function correctly transitions out of the RXON_ASSOC_MSK state if
  84. * a HW tune is required based on the RXON structure changes.
  85. */
  86. int iwl_commit_rxon(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
  87. {
  88. /* cast away the const for active_rxon in this function */
  89. struct iwl_rxon_cmd *active_rxon = (void *)&ctx->active;
  90. int ret;
  91. bool new_assoc =
  92. !!(ctx->staging.filter_flags & RXON_FILTER_ASSOC_MSK);
  93. bool old_assoc = !!(ctx->active.filter_flags & RXON_FILTER_ASSOC_MSK);
  94. if (!iwl_is_alive(priv))
  95. return -EBUSY;
  96. /* always get timestamp with Rx frame */
  97. ctx->staging.flags |= RXON_FLG_TSF2HOST_MSK;
  98. ret = iwl_check_rxon_cmd(priv, ctx);
  99. if (ret) {
  100. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  101. return -EINVAL;
  102. }
  103. /*
  104. * receive commit_rxon request
  105. * abort any previous channel switch if still in process
  106. */
  107. if (priv->switch_rxon.switch_in_progress &&
  108. (priv->switch_rxon.channel != ctx->staging.channel)) {
  109. IWL_DEBUG_11H(priv, "abort channel switch on %d\n",
  110. le16_to_cpu(priv->switch_rxon.channel));
  111. iwl_chswitch_done(priv, false);
  112. }
  113. /* If we don't need to send a full RXON, we can use
  114. * iwl_rxon_assoc_cmd which is used to reconfigure filter
  115. * and other flags for the current radio configuration. */
  116. if (!iwl_full_rxon_required(priv, ctx)) {
  117. ret = iwl_send_rxon_assoc(priv, ctx);
  118. if (ret) {
  119. IWL_ERR(priv, "Error setting RXON_ASSOC (%d)\n", ret);
  120. return ret;
  121. }
  122. memcpy(active_rxon, &ctx->staging, sizeof(*active_rxon));
  123. iwl_print_rx_config_cmd(priv, ctx);
  124. return 0;
  125. }
  126. /* If we are currently associated and the new config requires
  127. * an RXON_ASSOC and the new config wants the associated mask enabled,
  128. * we must clear the associated from the active configuration
  129. * before we apply the new config */
  130. if (iwl_is_associated_ctx(ctx) && new_assoc) {
  131. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  132. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  133. ret = iwl_send_cmd_pdu(priv, ctx->rxon_cmd,
  134. sizeof(struct iwl_rxon_cmd),
  135. active_rxon);
  136. /* If the mask clearing failed then we set
  137. * active_rxon back to what it was previously */
  138. if (ret) {
  139. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  140. IWL_ERR(priv, "Error clearing ASSOC_MSK (%d)\n", ret);
  141. return ret;
  142. }
  143. iwl_clear_ucode_stations(priv, ctx);
  144. iwl_restore_stations(priv, ctx);
  145. ret = iwl_restore_default_wep_keys(priv, ctx);
  146. if (ret) {
  147. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  148. return ret;
  149. }
  150. }
  151. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  152. "* with%s RXON_FILTER_ASSOC_MSK\n"
  153. "* channel = %d\n"
  154. "* bssid = %pM\n",
  155. (new_assoc ? "" : "out"),
  156. le16_to_cpu(ctx->staging.channel),
  157. ctx->staging.bssid_addr);
  158. iwl_set_rxon_hwcrypto(priv, ctx, !priv->cfg->mod_params->sw_crypto);
  159. if (!old_assoc) {
  160. /*
  161. * First of all, before setting associated, we need to
  162. * send RXON timing so the device knows about the DTIM
  163. * period and other timing values
  164. */
  165. ret = iwl_send_rxon_timing(priv, ctx);
  166. if (ret) {
  167. IWL_ERR(priv, "Error setting RXON timing!\n");
  168. return ret;
  169. }
  170. }
  171. if (priv->cfg->ops->hcmd->set_pan_params) {
  172. ret = priv->cfg->ops->hcmd->set_pan_params(priv);
  173. if (ret)
  174. return ret;
  175. }
  176. /* Apply the new configuration
  177. * RXON unassoc clears the station table in uCode so restoration of
  178. * stations is needed after it (the RXON command) completes
  179. */
  180. if (!new_assoc) {
  181. ret = iwl_send_cmd_pdu(priv, ctx->rxon_cmd,
  182. sizeof(struct iwl_rxon_cmd), &ctx->staging);
  183. if (ret) {
  184. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  185. return ret;
  186. }
  187. IWL_DEBUG_INFO(priv, "Return from !new_assoc RXON.\n");
  188. memcpy(active_rxon, &ctx->staging, sizeof(*active_rxon));
  189. iwl_clear_ucode_stations(priv, ctx);
  190. iwl_restore_stations(priv, ctx);
  191. ret = iwl_restore_default_wep_keys(priv, ctx);
  192. if (ret) {
  193. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  194. return ret;
  195. }
  196. }
  197. priv->start_calib = 0;
  198. if (new_assoc) {
  199. /* Apply the new configuration
  200. * RXON assoc doesn't clear the station table in uCode,
  201. */
  202. ret = iwl_send_cmd_pdu(priv, ctx->rxon_cmd,
  203. sizeof(struct iwl_rxon_cmd), &ctx->staging);
  204. if (ret) {
  205. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  206. return ret;
  207. }
  208. memcpy(active_rxon, &ctx->staging, sizeof(*active_rxon));
  209. }
  210. iwl_print_rx_config_cmd(priv, ctx);
  211. iwl_init_sensitivity(priv);
  212. /* If we issue a new RXON command which required a tune then we must
  213. * send a new TXPOWER command or we won't be able to Tx any frames */
  214. ret = iwl_set_tx_power(priv, priv->tx_power_user_lmt, true);
  215. if (ret) {
  216. IWL_ERR(priv, "Error sending TX power (%d)\n", ret);
  217. return ret;
  218. }
  219. return 0;
  220. }
  221. void iwl_update_chain_flags(struct iwl_priv *priv)
  222. {
  223. struct iwl_rxon_context *ctx;
  224. if (priv->cfg->ops->hcmd->set_rxon_chain) {
  225. for_each_context(priv, ctx) {
  226. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  227. iwlcore_commit_rxon(priv, ctx);
  228. }
  229. }
  230. }
  231. static void iwl_clear_free_frames(struct iwl_priv *priv)
  232. {
  233. struct list_head *element;
  234. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  235. priv->frames_count);
  236. while (!list_empty(&priv->free_frames)) {
  237. element = priv->free_frames.next;
  238. list_del(element);
  239. kfree(list_entry(element, struct iwl_frame, list));
  240. priv->frames_count--;
  241. }
  242. if (priv->frames_count) {
  243. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  244. priv->frames_count);
  245. priv->frames_count = 0;
  246. }
  247. }
  248. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  249. {
  250. struct iwl_frame *frame;
  251. struct list_head *element;
  252. if (list_empty(&priv->free_frames)) {
  253. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  254. if (!frame) {
  255. IWL_ERR(priv, "Could not allocate frame!\n");
  256. return NULL;
  257. }
  258. priv->frames_count++;
  259. return frame;
  260. }
  261. element = priv->free_frames.next;
  262. list_del(element);
  263. return list_entry(element, struct iwl_frame, list);
  264. }
  265. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  266. {
  267. memset(frame, 0, sizeof(*frame));
  268. list_add(&frame->list, &priv->free_frames);
  269. }
  270. static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
  271. struct ieee80211_hdr *hdr,
  272. int left)
  273. {
  274. if (!priv->ibss_beacon)
  275. return 0;
  276. if (priv->ibss_beacon->len > left)
  277. return 0;
  278. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  279. return priv->ibss_beacon->len;
  280. }
  281. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  282. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  283. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  284. u8 *beacon, u32 frame_size)
  285. {
  286. u16 tim_idx;
  287. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  288. /*
  289. * The index is relative to frame start but we start looking at the
  290. * variable-length part of the beacon.
  291. */
  292. tim_idx = mgmt->u.beacon.variable - beacon;
  293. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  294. while ((tim_idx < (frame_size - 2)) &&
  295. (beacon[tim_idx] != WLAN_EID_TIM))
  296. tim_idx += beacon[tim_idx+1] + 2;
  297. /* If TIM field was found, set variables */
  298. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  299. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  300. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  301. } else
  302. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  303. }
  304. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  305. struct iwl_frame *frame)
  306. {
  307. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  308. u32 frame_size;
  309. u32 rate_flags;
  310. u32 rate;
  311. /*
  312. * We have to set up the TX command, the TX Beacon command, and the
  313. * beacon contents.
  314. */
  315. lockdep_assert_held(&priv->mutex);
  316. if (!priv->beacon_ctx) {
  317. IWL_ERR(priv, "trying to build beacon w/o beacon context!\n");
  318. return -EINVAL;
  319. }
  320. /* Initialize memory */
  321. tx_beacon_cmd = &frame->u.beacon;
  322. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  323. /* Set up TX beacon contents */
  324. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  325. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  326. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  327. return 0;
  328. /* Set up TX command fields */
  329. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  330. tx_beacon_cmd->tx.sta_id = priv->beacon_ctx->bcast_sta_id;
  331. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  332. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  333. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  334. /* Set up TX beacon command fields */
  335. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  336. frame_size);
  337. /* Set up packet rate and flags */
  338. rate = iwl_rate_get_lowest_plcp(priv, priv->beacon_ctx);
  339. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  340. priv->hw_params.valid_tx_ant);
  341. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  342. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  343. rate_flags |= RATE_MCS_CCK_MSK;
  344. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  345. rate_flags);
  346. return sizeof(*tx_beacon_cmd) + frame_size;
  347. }
  348. static int iwl_send_beacon_cmd(struct iwl_priv *priv)
  349. {
  350. struct iwl_frame *frame;
  351. unsigned int frame_size;
  352. int rc;
  353. frame = iwl_get_free_frame(priv);
  354. if (!frame) {
  355. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  356. "command.\n");
  357. return -ENOMEM;
  358. }
  359. frame_size = iwl_hw_get_beacon_cmd(priv, frame);
  360. if (!frame_size) {
  361. IWL_ERR(priv, "Error configuring the beacon command\n");
  362. iwl_free_frame(priv, frame);
  363. return -EINVAL;
  364. }
  365. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  366. &frame->u.cmd[0]);
  367. iwl_free_frame(priv, frame);
  368. return rc;
  369. }
  370. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  371. {
  372. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  373. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  374. if (sizeof(dma_addr_t) > sizeof(u32))
  375. addr |=
  376. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  377. return addr;
  378. }
  379. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  380. {
  381. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  382. return le16_to_cpu(tb->hi_n_len) >> 4;
  383. }
  384. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  385. dma_addr_t addr, u16 len)
  386. {
  387. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  388. u16 hi_n_len = len << 4;
  389. put_unaligned_le32(addr, &tb->lo);
  390. if (sizeof(dma_addr_t) > sizeof(u32))
  391. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  392. tb->hi_n_len = cpu_to_le16(hi_n_len);
  393. tfd->num_tbs = idx + 1;
  394. }
  395. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  396. {
  397. return tfd->num_tbs & 0x1f;
  398. }
  399. /**
  400. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  401. * @priv - driver private data
  402. * @txq - tx queue
  403. *
  404. * Does NOT advance any TFD circular buffer read/write indexes
  405. * Does NOT free the TFD itself (which is within circular buffer)
  406. */
  407. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  408. {
  409. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  410. struct iwl_tfd *tfd;
  411. struct pci_dev *dev = priv->pci_dev;
  412. int index = txq->q.read_ptr;
  413. int i;
  414. int num_tbs;
  415. tfd = &tfd_tmp[index];
  416. /* Sanity check on number of chunks */
  417. num_tbs = iwl_tfd_get_num_tbs(tfd);
  418. if (num_tbs >= IWL_NUM_OF_TBS) {
  419. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  420. /* @todo issue fatal error, it is quite serious situation */
  421. return;
  422. }
  423. /* Unmap tx_cmd */
  424. if (num_tbs)
  425. pci_unmap_single(dev,
  426. dma_unmap_addr(&txq->meta[index], mapping),
  427. dma_unmap_len(&txq->meta[index], len),
  428. PCI_DMA_BIDIRECTIONAL);
  429. /* Unmap chunks, if any. */
  430. for (i = 1; i < num_tbs; i++)
  431. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  432. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  433. /* free SKB */
  434. if (txq->txb) {
  435. struct sk_buff *skb;
  436. skb = txq->txb[txq->q.read_ptr].skb;
  437. /* can be called from irqs-disabled context */
  438. if (skb) {
  439. dev_kfree_skb_any(skb);
  440. txq->txb[txq->q.read_ptr].skb = NULL;
  441. }
  442. }
  443. }
  444. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  445. struct iwl_tx_queue *txq,
  446. dma_addr_t addr, u16 len,
  447. u8 reset, u8 pad)
  448. {
  449. struct iwl_queue *q;
  450. struct iwl_tfd *tfd, *tfd_tmp;
  451. u32 num_tbs;
  452. q = &txq->q;
  453. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  454. tfd = &tfd_tmp[q->write_ptr];
  455. if (reset)
  456. memset(tfd, 0, sizeof(*tfd));
  457. num_tbs = iwl_tfd_get_num_tbs(tfd);
  458. /* Each TFD can point to a maximum 20 Tx buffers */
  459. if (num_tbs >= IWL_NUM_OF_TBS) {
  460. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  461. IWL_NUM_OF_TBS);
  462. return -EINVAL;
  463. }
  464. BUG_ON(addr & ~DMA_BIT_MASK(36));
  465. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  466. IWL_ERR(priv, "Unaligned address = %llx\n",
  467. (unsigned long long)addr);
  468. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  469. return 0;
  470. }
  471. /*
  472. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  473. * given Tx queue, and enable the DMA channel used for that queue.
  474. *
  475. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  476. * channels supported in hardware.
  477. */
  478. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  479. struct iwl_tx_queue *txq)
  480. {
  481. int txq_id = txq->q.id;
  482. /* Circular buffer (TFD queue in DRAM) physical base address */
  483. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  484. txq->q.dma_addr >> 8);
  485. return 0;
  486. }
  487. /******************************************************************************
  488. *
  489. * Generic RX handler implementations
  490. *
  491. ******************************************************************************/
  492. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  493. struct iwl_rx_mem_buffer *rxb)
  494. {
  495. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  496. struct iwl_alive_resp *palive;
  497. struct delayed_work *pwork;
  498. palive = &pkt->u.alive_frame;
  499. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  500. "0x%01X 0x%01X\n",
  501. palive->is_valid, palive->ver_type,
  502. palive->ver_subtype);
  503. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  504. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  505. memcpy(&priv->card_alive_init,
  506. &pkt->u.alive_frame,
  507. sizeof(struct iwl_init_alive_resp));
  508. pwork = &priv->init_alive_start;
  509. } else {
  510. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  511. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  512. sizeof(struct iwl_alive_resp));
  513. pwork = &priv->alive_start;
  514. }
  515. /* We delay the ALIVE response by 5ms to
  516. * give the HW RF Kill time to activate... */
  517. if (palive->is_valid == UCODE_VALID_OK)
  518. queue_delayed_work(priv->workqueue, pwork,
  519. msecs_to_jiffies(5));
  520. else
  521. IWL_WARN(priv, "uCode did not respond OK.\n");
  522. }
  523. static void iwl_bg_beacon_update(struct work_struct *work)
  524. {
  525. struct iwl_priv *priv =
  526. container_of(work, struct iwl_priv, beacon_update);
  527. struct sk_buff *beacon;
  528. mutex_lock(&priv->mutex);
  529. if (!priv->beacon_ctx) {
  530. IWL_ERR(priv, "updating beacon w/o beacon context!\n");
  531. goto out;
  532. }
  533. if (priv->beacon_ctx->vif->type != NL80211_IFTYPE_AP) {
  534. /*
  535. * The ucode will send beacon notifications even in
  536. * IBSS mode, but we don't want to process them. But
  537. * we need to defer the type check to here due to
  538. * requiring locking around the beacon_ctx access.
  539. */
  540. goto out;
  541. }
  542. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  543. beacon = ieee80211_beacon_get(priv->hw, priv->beacon_ctx->vif);
  544. if (!beacon) {
  545. IWL_ERR(priv, "update beacon failed\n");
  546. goto out;
  547. }
  548. /* new beacon skb is allocated every time; dispose previous.*/
  549. if (priv->ibss_beacon)
  550. dev_kfree_skb(priv->ibss_beacon);
  551. priv->ibss_beacon = beacon;
  552. iwl_send_beacon_cmd(priv);
  553. out:
  554. mutex_unlock(&priv->mutex);
  555. }
  556. static void iwl_bg_bt_runtime_config(struct work_struct *work)
  557. {
  558. struct iwl_priv *priv =
  559. container_of(work, struct iwl_priv, bt_runtime_config);
  560. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  561. return;
  562. /* dont send host command if rf-kill is on */
  563. if (!iwl_is_ready_rf(priv))
  564. return;
  565. priv->cfg->ops->hcmd->send_bt_config(priv);
  566. }
  567. static void iwl_bg_bt_full_concurrency(struct work_struct *work)
  568. {
  569. struct iwl_priv *priv =
  570. container_of(work, struct iwl_priv, bt_full_concurrency);
  571. struct iwl_rxon_context *ctx;
  572. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  573. return;
  574. /* dont send host command if rf-kill is on */
  575. if (!iwl_is_ready_rf(priv))
  576. return;
  577. IWL_DEBUG_INFO(priv, "BT coex in %s mode\n",
  578. priv->bt_full_concurrent ?
  579. "full concurrency" : "3-wire");
  580. /*
  581. * LQ & RXON updated cmds must be sent before BT Config cmd
  582. * to avoid 3-wire collisions
  583. */
  584. mutex_lock(&priv->mutex);
  585. for_each_context(priv, ctx) {
  586. if (priv->cfg->ops->hcmd->set_rxon_chain)
  587. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  588. iwlcore_commit_rxon(priv, ctx);
  589. }
  590. mutex_unlock(&priv->mutex);
  591. priv->cfg->ops->hcmd->send_bt_config(priv);
  592. }
  593. /**
  594. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  595. *
  596. * This callback is provided in order to send a statistics request.
  597. *
  598. * This timer function is continually reset to execute within
  599. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  600. * was received. We need to ensure we receive the statistics in order
  601. * to update the temperature used for calibrating the TXPOWER.
  602. */
  603. static void iwl_bg_statistics_periodic(unsigned long data)
  604. {
  605. struct iwl_priv *priv = (struct iwl_priv *)data;
  606. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  607. return;
  608. /* dont send host command if rf-kill is on */
  609. if (!iwl_is_ready_rf(priv))
  610. return;
  611. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  612. }
  613. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  614. u32 start_idx, u32 num_events,
  615. u32 mode)
  616. {
  617. u32 i;
  618. u32 ptr; /* SRAM byte address of log data */
  619. u32 ev, time, data; /* event log data */
  620. unsigned long reg_flags;
  621. if (mode == 0)
  622. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  623. else
  624. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  625. /* Make sure device is powered up for SRAM reads */
  626. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  627. if (iwl_grab_nic_access(priv)) {
  628. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  629. return;
  630. }
  631. /* Set starting address; reads will auto-increment */
  632. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  633. rmb();
  634. /*
  635. * "time" is actually "data" for mode 0 (no timestamp).
  636. * place event id # at far right for easier visual parsing.
  637. */
  638. for (i = 0; i < num_events; i++) {
  639. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  640. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  641. if (mode == 0) {
  642. trace_iwlwifi_dev_ucode_cont_event(priv,
  643. 0, time, ev);
  644. } else {
  645. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  646. trace_iwlwifi_dev_ucode_cont_event(priv,
  647. time, data, ev);
  648. }
  649. }
  650. /* Allow device to power down */
  651. iwl_release_nic_access(priv);
  652. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  653. }
  654. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  655. {
  656. u32 capacity; /* event log capacity in # entries */
  657. u32 base; /* SRAM byte address of event log header */
  658. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  659. u32 num_wraps; /* # times uCode wrapped to top of log */
  660. u32 next_entry; /* index of next entry to be written by uCode */
  661. if (priv->ucode_type == UCODE_INIT)
  662. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  663. else
  664. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  665. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  666. capacity = iwl_read_targ_mem(priv, base);
  667. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  668. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  669. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  670. } else
  671. return;
  672. if (num_wraps == priv->event_log.num_wraps) {
  673. iwl_print_cont_event_trace(priv,
  674. base, priv->event_log.next_entry,
  675. next_entry - priv->event_log.next_entry,
  676. mode);
  677. priv->event_log.non_wraps_count++;
  678. } else {
  679. if ((num_wraps - priv->event_log.num_wraps) > 1)
  680. priv->event_log.wraps_more_count++;
  681. else
  682. priv->event_log.wraps_once_count++;
  683. trace_iwlwifi_dev_ucode_wrap_event(priv,
  684. num_wraps - priv->event_log.num_wraps,
  685. next_entry, priv->event_log.next_entry);
  686. if (next_entry < priv->event_log.next_entry) {
  687. iwl_print_cont_event_trace(priv, base,
  688. priv->event_log.next_entry,
  689. capacity - priv->event_log.next_entry,
  690. mode);
  691. iwl_print_cont_event_trace(priv, base, 0,
  692. next_entry, mode);
  693. } else {
  694. iwl_print_cont_event_trace(priv, base,
  695. next_entry, capacity - next_entry,
  696. mode);
  697. iwl_print_cont_event_trace(priv, base, 0,
  698. next_entry, mode);
  699. }
  700. }
  701. priv->event_log.num_wraps = num_wraps;
  702. priv->event_log.next_entry = next_entry;
  703. }
  704. /**
  705. * iwl_bg_ucode_trace - Timer callback to log ucode event
  706. *
  707. * The timer is continually set to execute every
  708. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  709. * this function is to perform continuous uCode event logging operation
  710. * if enabled
  711. */
  712. static void iwl_bg_ucode_trace(unsigned long data)
  713. {
  714. struct iwl_priv *priv = (struct iwl_priv *)data;
  715. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  716. return;
  717. if (priv->event_log.ucode_trace) {
  718. iwl_continuous_event_trace(priv);
  719. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  720. mod_timer(&priv->ucode_trace,
  721. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  722. }
  723. }
  724. static void iwl_rx_beacon_notif(struct iwl_priv *priv,
  725. struct iwl_rx_mem_buffer *rxb)
  726. {
  727. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  728. struct iwl4965_beacon_notif *beacon =
  729. (struct iwl4965_beacon_notif *)pkt->u.raw;
  730. #ifdef CONFIG_IWLWIFI_DEBUG
  731. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  732. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  733. "tsf %d %d rate %d\n",
  734. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  735. beacon->beacon_notify_hdr.failure_frame,
  736. le32_to_cpu(beacon->ibss_mgr_status),
  737. le32_to_cpu(beacon->high_tsf),
  738. le32_to_cpu(beacon->low_tsf), rate);
  739. #endif
  740. priv->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
  741. if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
  742. queue_work(priv->workqueue, &priv->beacon_update);
  743. }
  744. /* Handle notification from uCode that card's power state is changing
  745. * due to software, hardware, or critical temperature RFKILL */
  746. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  747. struct iwl_rx_mem_buffer *rxb)
  748. {
  749. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  750. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  751. unsigned long status = priv->status;
  752. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
  753. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  754. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  755. (flags & CT_CARD_DISABLED) ?
  756. "Reached" : "Not reached");
  757. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  758. CT_CARD_DISABLED)) {
  759. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  760. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  761. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  762. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  763. if (!(flags & RXON_CARD_DISABLED)) {
  764. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  765. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  766. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  767. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  768. }
  769. if (flags & CT_CARD_DISABLED)
  770. iwl_tt_enter_ct_kill(priv);
  771. }
  772. if (!(flags & CT_CARD_DISABLED))
  773. iwl_tt_exit_ct_kill(priv);
  774. if (flags & HW_CARD_DISABLED)
  775. set_bit(STATUS_RF_KILL_HW, &priv->status);
  776. else
  777. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  778. if (!(flags & RXON_CARD_DISABLED))
  779. iwl_scan_cancel(priv);
  780. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  781. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  782. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  783. test_bit(STATUS_RF_KILL_HW, &priv->status));
  784. else
  785. wake_up_interruptible(&priv->wait_command_queue);
  786. }
  787. int iwl_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  788. {
  789. if (src == IWL_PWR_SRC_VAUX) {
  790. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  791. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  792. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  793. ~APMG_PS_CTRL_MSK_PWR_SRC);
  794. } else {
  795. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  796. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  797. ~APMG_PS_CTRL_MSK_PWR_SRC);
  798. }
  799. return 0;
  800. }
  801. static void iwl_bg_tx_flush(struct work_struct *work)
  802. {
  803. struct iwl_priv *priv =
  804. container_of(work, struct iwl_priv, tx_flush);
  805. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  806. return;
  807. /* do nothing if rf-kill is on */
  808. if (!iwl_is_ready_rf(priv))
  809. return;
  810. if (priv->cfg->ops->lib->txfifo_flush) {
  811. IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
  812. iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
  813. }
  814. }
  815. /**
  816. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  817. *
  818. * Setup the RX handlers for each of the reply types sent from the uCode
  819. * to the host.
  820. *
  821. * This function chains into the hardware specific files for them to setup
  822. * any hardware specific handlers as well.
  823. */
  824. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  825. {
  826. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  827. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  828. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  829. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  830. iwl_rx_spectrum_measure_notif;
  831. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  832. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  833. iwl_rx_pm_debug_statistics_notif;
  834. priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
  835. /*
  836. * The same handler is used for both the REPLY to a discrete
  837. * statistics request from the host as well as for the periodic
  838. * statistics notifications (after received beacons) from the uCode.
  839. */
  840. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
  841. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  842. iwl_setup_rx_scan_handlers(priv);
  843. /* status change handler */
  844. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  845. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  846. iwl_rx_missed_beacon_notif;
  847. /* Rx handlers */
  848. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
  849. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
  850. /* block ack */
  851. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
  852. /* Set up hardware specific Rx handlers */
  853. priv->cfg->ops->lib->rx_handler_setup(priv);
  854. }
  855. /**
  856. * iwl_rx_handle - Main entry function for receiving responses from uCode
  857. *
  858. * Uses the priv->rx_handlers callback function array to invoke
  859. * the appropriate handlers, including command responses,
  860. * frame-received notifications, and other notifications.
  861. */
  862. void iwl_rx_handle(struct iwl_priv *priv)
  863. {
  864. struct iwl_rx_mem_buffer *rxb;
  865. struct iwl_rx_packet *pkt;
  866. struct iwl_rx_queue *rxq = &priv->rxq;
  867. u32 r, i;
  868. int reclaim;
  869. unsigned long flags;
  870. u8 fill_rx = 0;
  871. u32 count = 8;
  872. int total_empty;
  873. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  874. * buffer that the driver may process (last buffer filled by ucode). */
  875. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  876. i = rxq->read;
  877. /* Rx interrupt, but nothing sent from uCode */
  878. if (i == r)
  879. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  880. /* calculate total frames need to be restock after handling RX */
  881. total_empty = r - rxq->write_actual;
  882. if (total_empty < 0)
  883. total_empty += RX_QUEUE_SIZE;
  884. if (total_empty > (RX_QUEUE_SIZE / 2))
  885. fill_rx = 1;
  886. while (i != r) {
  887. int len;
  888. rxb = rxq->queue[i];
  889. /* If an RXB doesn't have a Rx queue slot associated with it,
  890. * then a bug has been introduced in the queue refilling
  891. * routines -- catch it here */
  892. BUG_ON(rxb == NULL);
  893. rxq->queue[i] = NULL;
  894. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  895. PAGE_SIZE << priv->hw_params.rx_page_order,
  896. PCI_DMA_FROMDEVICE);
  897. pkt = rxb_addr(rxb);
  898. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  899. len += sizeof(u32); /* account for status word */
  900. trace_iwlwifi_dev_rx(priv, pkt, len);
  901. /* Reclaim a command buffer only if this packet is a response
  902. * to a (driver-originated) command.
  903. * If the packet (e.g. Rx frame) originated from uCode,
  904. * there is no command buffer to reclaim.
  905. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  906. * but apparently a few don't get set; catch them here. */
  907. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  908. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  909. (pkt->hdr.cmd != REPLY_RX) &&
  910. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  911. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  912. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  913. (pkt->hdr.cmd != REPLY_TX);
  914. /* Based on type of command response or notification,
  915. * handle those that need handling via function in
  916. * rx_handlers table. See iwl_setup_rx_handlers() */
  917. if (priv->rx_handlers[pkt->hdr.cmd]) {
  918. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  919. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  920. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  921. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  922. } else {
  923. /* No handling needed */
  924. IWL_DEBUG_RX(priv,
  925. "r %d i %d No handler needed for %s, 0x%02x\n",
  926. r, i, get_cmd_string(pkt->hdr.cmd),
  927. pkt->hdr.cmd);
  928. }
  929. /*
  930. * XXX: After here, we should always check rxb->page
  931. * against NULL before touching it or its virtual
  932. * memory (pkt). Because some rx_handler might have
  933. * already taken or freed the pages.
  934. */
  935. if (reclaim) {
  936. /* Invoke any callbacks, transfer the buffer to caller,
  937. * and fire off the (possibly) blocking iwl_send_cmd()
  938. * as we reclaim the driver command queue */
  939. if (rxb->page)
  940. iwl_tx_cmd_complete(priv, rxb);
  941. else
  942. IWL_WARN(priv, "Claim null rxb?\n");
  943. }
  944. /* Reuse the page if possible. For notification packets and
  945. * SKBs that fail to Rx correctly, add them back into the
  946. * rx_free list for reuse later. */
  947. spin_lock_irqsave(&rxq->lock, flags);
  948. if (rxb->page != NULL) {
  949. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  950. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  951. PCI_DMA_FROMDEVICE);
  952. list_add_tail(&rxb->list, &rxq->rx_free);
  953. rxq->free_count++;
  954. } else
  955. list_add_tail(&rxb->list, &rxq->rx_used);
  956. spin_unlock_irqrestore(&rxq->lock, flags);
  957. i = (i + 1) & RX_QUEUE_MASK;
  958. /* If there are a lot of unused frames,
  959. * restock the Rx queue so ucode wont assert. */
  960. if (fill_rx) {
  961. count++;
  962. if (count >= 8) {
  963. rxq->read = i;
  964. iwlagn_rx_replenish_now(priv);
  965. count = 0;
  966. }
  967. }
  968. }
  969. /* Backtrack one entry */
  970. rxq->read = i;
  971. if (fill_rx)
  972. iwlagn_rx_replenish_now(priv);
  973. else
  974. iwlagn_rx_queue_restock(priv);
  975. }
  976. /* call this function to flush any scheduled tasklet */
  977. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  978. {
  979. /* wait to make sure we flush pending tasklet*/
  980. synchronize_irq(priv->pci_dev->irq);
  981. tasklet_kill(&priv->irq_tasklet);
  982. }
  983. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  984. {
  985. u32 inta, handled = 0;
  986. u32 inta_fh;
  987. unsigned long flags;
  988. u32 i;
  989. #ifdef CONFIG_IWLWIFI_DEBUG
  990. u32 inta_mask;
  991. #endif
  992. spin_lock_irqsave(&priv->lock, flags);
  993. /* Ack/clear/reset pending uCode interrupts.
  994. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  995. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  996. inta = iwl_read32(priv, CSR_INT);
  997. iwl_write32(priv, CSR_INT, inta);
  998. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  999. * Any new interrupts that happen after this, either while we're
  1000. * in this tasklet, or later, will show up in next ISR/tasklet. */
  1001. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1002. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  1003. #ifdef CONFIG_IWLWIFI_DEBUG
  1004. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  1005. /* just for debug */
  1006. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1007. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  1008. inta, inta_mask, inta_fh);
  1009. }
  1010. #endif
  1011. spin_unlock_irqrestore(&priv->lock, flags);
  1012. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  1013. * atomic, make sure that inta covers all the interrupts that
  1014. * we've discovered, even if FH interrupt came in just after
  1015. * reading CSR_INT. */
  1016. if (inta_fh & CSR49_FH_INT_RX_MASK)
  1017. inta |= CSR_INT_BIT_FH_RX;
  1018. if (inta_fh & CSR49_FH_INT_TX_MASK)
  1019. inta |= CSR_INT_BIT_FH_TX;
  1020. /* Now service all interrupt bits discovered above. */
  1021. if (inta & CSR_INT_BIT_HW_ERR) {
  1022. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1023. /* Tell the device to stop sending interrupts */
  1024. iwl_disable_interrupts(priv);
  1025. priv->isr_stats.hw++;
  1026. iwl_irq_handle_error(priv);
  1027. handled |= CSR_INT_BIT_HW_ERR;
  1028. return;
  1029. }
  1030. #ifdef CONFIG_IWLWIFI_DEBUG
  1031. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1032. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1033. if (inta & CSR_INT_BIT_SCD) {
  1034. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1035. "the frame/frames.\n");
  1036. priv->isr_stats.sch++;
  1037. }
  1038. /* Alive notification via Rx interrupt will do the real work */
  1039. if (inta & CSR_INT_BIT_ALIVE) {
  1040. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1041. priv->isr_stats.alive++;
  1042. }
  1043. }
  1044. #endif
  1045. /* Safely ignore these bits for debug checks below */
  1046. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1047. /* HW RF KILL switch toggled */
  1048. if (inta & CSR_INT_BIT_RF_KILL) {
  1049. int hw_rf_kill = 0;
  1050. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1051. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1052. hw_rf_kill = 1;
  1053. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1054. hw_rf_kill ? "disable radio" : "enable radio");
  1055. priv->isr_stats.rfkill++;
  1056. /* driver only loads ucode once setting the interface up.
  1057. * the driver allows loading the ucode even if the radio
  1058. * is killed. Hence update the killswitch state here. The
  1059. * rfkill handler will care about restarting if needed.
  1060. */
  1061. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1062. if (hw_rf_kill)
  1063. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1064. else
  1065. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1066. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1067. }
  1068. handled |= CSR_INT_BIT_RF_KILL;
  1069. }
  1070. /* Chip got too hot and stopped itself */
  1071. if (inta & CSR_INT_BIT_CT_KILL) {
  1072. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1073. priv->isr_stats.ctkill++;
  1074. handled |= CSR_INT_BIT_CT_KILL;
  1075. }
  1076. /* Error detected by uCode */
  1077. if (inta & CSR_INT_BIT_SW_ERR) {
  1078. IWL_ERR(priv, "Microcode SW error detected. "
  1079. " Restarting 0x%X.\n", inta);
  1080. priv->isr_stats.sw++;
  1081. priv->isr_stats.sw_err = inta;
  1082. iwl_irq_handle_error(priv);
  1083. handled |= CSR_INT_BIT_SW_ERR;
  1084. }
  1085. /*
  1086. * uCode wakes up after power-down sleep.
  1087. * Tell device about any new tx or host commands enqueued,
  1088. * and about any Rx buffers made available while asleep.
  1089. */
  1090. if (inta & CSR_INT_BIT_WAKEUP) {
  1091. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1092. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1093. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1094. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1095. priv->isr_stats.wakeup++;
  1096. handled |= CSR_INT_BIT_WAKEUP;
  1097. }
  1098. /* All uCode command responses, including Tx command responses,
  1099. * Rx "responses" (frame-received notification), and other
  1100. * notifications from uCode come through here*/
  1101. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1102. iwl_rx_handle(priv);
  1103. priv->isr_stats.rx++;
  1104. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1105. }
  1106. /* This "Tx" DMA channel is used only for loading uCode */
  1107. if (inta & CSR_INT_BIT_FH_TX) {
  1108. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1109. priv->isr_stats.tx++;
  1110. handled |= CSR_INT_BIT_FH_TX;
  1111. /* Wake up uCode load routine, now that load is complete */
  1112. priv->ucode_write_complete = 1;
  1113. wake_up_interruptible(&priv->wait_command_queue);
  1114. }
  1115. if (inta & ~handled) {
  1116. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1117. priv->isr_stats.unhandled++;
  1118. }
  1119. if (inta & ~(priv->inta_mask)) {
  1120. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1121. inta & ~priv->inta_mask);
  1122. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  1123. }
  1124. /* Re-enable all interrupts */
  1125. /* only Re-enable if diabled by irq */
  1126. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1127. iwl_enable_interrupts(priv);
  1128. #ifdef CONFIG_IWLWIFI_DEBUG
  1129. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1130. inta = iwl_read32(priv, CSR_INT);
  1131. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1132. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1133. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  1134. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  1135. }
  1136. #endif
  1137. }
  1138. /* tasklet for iwlagn interrupt */
  1139. static void iwl_irq_tasklet(struct iwl_priv *priv)
  1140. {
  1141. u32 inta = 0;
  1142. u32 handled = 0;
  1143. unsigned long flags;
  1144. u32 i;
  1145. #ifdef CONFIG_IWLWIFI_DEBUG
  1146. u32 inta_mask;
  1147. #endif
  1148. spin_lock_irqsave(&priv->lock, flags);
  1149. /* Ack/clear/reset pending uCode interrupts.
  1150. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  1151. */
  1152. /* There is a hardware bug in the interrupt mask function that some
  1153. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  1154. * they are disabled in the CSR_INT_MASK register. Furthermore the
  1155. * ICT interrupt handling mechanism has another bug that might cause
  1156. * these unmasked interrupts fail to be detected. We workaround the
  1157. * hardware bugs here by ACKing all the possible interrupts so that
  1158. * interrupt coalescing can still be achieved.
  1159. */
  1160. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  1161. inta = priv->_agn.inta;
  1162. #ifdef CONFIG_IWLWIFI_DEBUG
  1163. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  1164. /* just for debug */
  1165. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1166. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  1167. inta, inta_mask);
  1168. }
  1169. #endif
  1170. spin_unlock_irqrestore(&priv->lock, flags);
  1171. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  1172. priv->_agn.inta = 0;
  1173. /* Now service all interrupt bits discovered above. */
  1174. if (inta & CSR_INT_BIT_HW_ERR) {
  1175. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1176. /* Tell the device to stop sending interrupts */
  1177. iwl_disable_interrupts(priv);
  1178. priv->isr_stats.hw++;
  1179. iwl_irq_handle_error(priv);
  1180. handled |= CSR_INT_BIT_HW_ERR;
  1181. return;
  1182. }
  1183. #ifdef CONFIG_IWLWIFI_DEBUG
  1184. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1185. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1186. if (inta & CSR_INT_BIT_SCD) {
  1187. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1188. "the frame/frames.\n");
  1189. priv->isr_stats.sch++;
  1190. }
  1191. /* Alive notification via Rx interrupt will do the real work */
  1192. if (inta & CSR_INT_BIT_ALIVE) {
  1193. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1194. priv->isr_stats.alive++;
  1195. }
  1196. }
  1197. #endif
  1198. /* Safely ignore these bits for debug checks below */
  1199. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1200. /* HW RF KILL switch toggled */
  1201. if (inta & CSR_INT_BIT_RF_KILL) {
  1202. int hw_rf_kill = 0;
  1203. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1204. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1205. hw_rf_kill = 1;
  1206. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1207. hw_rf_kill ? "disable radio" : "enable radio");
  1208. priv->isr_stats.rfkill++;
  1209. /* driver only loads ucode once setting the interface up.
  1210. * the driver allows loading the ucode even if the radio
  1211. * is killed. Hence update the killswitch state here. The
  1212. * rfkill handler will care about restarting if needed.
  1213. */
  1214. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1215. if (hw_rf_kill)
  1216. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1217. else
  1218. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1219. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1220. }
  1221. handled |= CSR_INT_BIT_RF_KILL;
  1222. }
  1223. /* Chip got too hot and stopped itself */
  1224. if (inta & CSR_INT_BIT_CT_KILL) {
  1225. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1226. priv->isr_stats.ctkill++;
  1227. handled |= CSR_INT_BIT_CT_KILL;
  1228. }
  1229. /* Error detected by uCode */
  1230. if (inta & CSR_INT_BIT_SW_ERR) {
  1231. IWL_ERR(priv, "Microcode SW error detected. "
  1232. " Restarting 0x%X.\n", inta);
  1233. priv->isr_stats.sw++;
  1234. priv->isr_stats.sw_err = inta;
  1235. iwl_irq_handle_error(priv);
  1236. handled |= CSR_INT_BIT_SW_ERR;
  1237. }
  1238. /* uCode wakes up after power-down sleep */
  1239. if (inta & CSR_INT_BIT_WAKEUP) {
  1240. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1241. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1242. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1243. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1244. priv->isr_stats.wakeup++;
  1245. handled |= CSR_INT_BIT_WAKEUP;
  1246. }
  1247. /* All uCode command responses, including Tx command responses,
  1248. * Rx "responses" (frame-received notification), and other
  1249. * notifications from uCode come through here*/
  1250. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  1251. CSR_INT_BIT_RX_PERIODIC)) {
  1252. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  1253. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1254. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1255. iwl_write32(priv, CSR_FH_INT_STATUS,
  1256. CSR49_FH_INT_RX_MASK);
  1257. }
  1258. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1259. handled |= CSR_INT_BIT_RX_PERIODIC;
  1260. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1261. }
  1262. /* Sending RX interrupt require many steps to be done in the
  1263. * the device:
  1264. * 1- write interrupt to current index in ICT table.
  1265. * 2- dma RX frame.
  1266. * 3- update RX shared data to indicate last write index.
  1267. * 4- send interrupt.
  1268. * This could lead to RX race, driver could receive RX interrupt
  1269. * but the shared data changes does not reflect this;
  1270. * periodic interrupt will detect any dangling Rx activity.
  1271. */
  1272. /* Disable periodic interrupt; we use it as just a one-shot. */
  1273. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1274. CSR_INT_PERIODIC_DIS);
  1275. iwl_rx_handle(priv);
  1276. /*
  1277. * Enable periodic interrupt in 8 msec only if we received
  1278. * real RX interrupt (instead of just periodic int), to catch
  1279. * any dangling Rx interrupt. If it was just the periodic
  1280. * interrupt, there was no dangling Rx activity, and no need
  1281. * to extend the periodic interrupt; one-shot is enough.
  1282. */
  1283. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1284. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1285. CSR_INT_PERIODIC_ENA);
  1286. priv->isr_stats.rx++;
  1287. }
  1288. /* This "Tx" DMA channel is used only for loading uCode */
  1289. if (inta & CSR_INT_BIT_FH_TX) {
  1290. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1291. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1292. priv->isr_stats.tx++;
  1293. handled |= CSR_INT_BIT_FH_TX;
  1294. /* Wake up uCode load routine, now that load is complete */
  1295. priv->ucode_write_complete = 1;
  1296. wake_up_interruptible(&priv->wait_command_queue);
  1297. }
  1298. if (inta & ~handled) {
  1299. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1300. priv->isr_stats.unhandled++;
  1301. }
  1302. if (inta & ~(priv->inta_mask)) {
  1303. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1304. inta & ~priv->inta_mask);
  1305. }
  1306. /* Re-enable all interrupts */
  1307. /* only Re-enable if diabled by irq */
  1308. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1309. iwl_enable_interrupts(priv);
  1310. }
  1311. /* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
  1312. #define ACK_CNT_RATIO (50)
  1313. #define BA_TIMEOUT_CNT (5)
  1314. #define BA_TIMEOUT_MAX (16)
  1315. /**
  1316. * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
  1317. *
  1318. * When the ACK count ratio is 0 and aggregated BA timeout retries exceeding
  1319. * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
  1320. * operation state.
  1321. */
  1322. bool iwl_good_ack_health(struct iwl_priv *priv,
  1323. struct iwl_rx_packet *pkt)
  1324. {
  1325. bool rc = true;
  1326. int actual_ack_cnt_delta, expected_ack_cnt_delta;
  1327. int ba_timeout_delta;
  1328. actual_ack_cnt_delta =
  1329. le32_to_cpu(pkt->u.stats.tx.actual_ack_cnt) -
  1330. le32_to_cpu(priv->_agn.statistics.tx.actual_ack_cnt);
  1331. expected_ack_cnt_delta =
  1332. le32_to_cpu(pkt->u.stats.tx.expected_ack_cnt) -
  1333. le32_to_cpu(priv->_agn.statistics.tx.expected_ack_cnt);
  1334. ba_timeout_delta =
  1335. le32_to_cpu(pkt->u.stats.tx.agg.ba_timeout) -
  1336. le32_to_cpu(priv->_agn.statistics.tx.agg.ba_timeout);
  1337. if ((priv->_agn.agg_tids_count > 0) &&
  1338. (expected_ack_cnt_delta > 0) &&
  1339. (((actual_ack_cnt_delta * 100) / expected_ack_cnt_delta)
  1340. < ACK_CNT_RATIO) &&
  1341. (ba_timeout_delta > BA_TIMEOUT_CNT)) {
  1342. IWL_DEBUG_RADIO(priv, "actual_ack_cnt delta = %d,"
  1343. " expected_ack_cnt = %d\n",
  1344. actual_ack_cnt_delta, expected_ack_cnt_delta);
  1345. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1346. /*
  1347. * This is ifdef'ed on DEBUGFS because otherwise the
  1348. * statistics aren't available. If DEBUGFS is set but
  1349. * DEBUG is not, these will just compile out.
  1350. */
  1351. IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta = %d\n",
  1352. priv->_agn.delta_statistics.tx.rx_detected_cnt);
  1353. IWL_DEBUG_RADIO(priv,
  1354. "ack_or_ba_timeout_collision delta = %d\n",
  1355. priv->_agn.delta_statistics.tx.
  1356. ack_or_ba_timeout_collision);
  1357. #endif
  1358. IWL_DEBUG_RADIO(priv, "agg ba_timeout delta = %d\n",
  1359. ba_timeout_delta);
  1360. if (!actual_ack_cnt_delta &&
  1361. (ba_timeout_delta >= BA_TIMEOUT_MAX))
  1362. rc = false;
  1363. }
  1364. return rc;
  1365. }
  1366. /*****************************************************************************
  1367. *
  1368. * sysfs attributes
  1369. *
  1370. *****************************************************************************/
  1371. #ifdef CONFIG_IWLWIFI_DEBUG
  1372. /*
  1373. * The following adds a new attribute to the sysfs representation
  1374. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  1375. * used for controlling the debug level.
  1376. *
  1377. * See the level definitions in iwl for details.
  1378. *
  1379. * The debug_level being managed using sysfs below is a per device debug
  1380. * level that is used instead of the global debug level if it (the per
  1381. * device debug level) is set.
  1382. */
  1383. static ssize_t show_debug_level(struct device *d,
  1384. struct device_attribute *attr, char *buf)
  1385. {
  1386. struct iwl_priv *priv = dev_get_drvdata(d);
  1387. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  1388. }
  1389. static ssize_t store_debug_level(struct device *d,
  1390. struct device_attribute *attr,
  1391. const char *buf, size_t count)
  1392. {
  1393. struct iwl_priv *priv = dev_get_drvdata(d);
  1394. unsigned long val;
  1395. int ret;
  1396. ret = strict_strtoul(buf, 0, &val);
  1397. if (ret)
  1398. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  1399. else {
  1400. priv->debug_level = val;
  1401. if (iwl_alloc_traffic_mem(priv))
  1402. IWL_ERR(priv,
  1403. "Not enough memory to generate traffic log\n");
  1404. }
  1405. return strnlen(buf, count);
  1406. }
  1407. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  1408. show_debug_level, store_debug_level);
  1409. #endif /* CONFIG_IWLWIFI_DEBUG */
  1410. static ssize_t show_temperature(struct device *d,
  1411. struct device_attribute *attr, char *buf)
  1412. {
  1413. struct iwl_priv *priv = dev_get_drvdata(d);
  1414. if (!iwl_is_alive(priv))
  1415. return -EAGAIN;
  1416. return sprintf(buf, "%d\n", priv->temperature);
  1417. }
  1418. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  1419. static ssize_t show_tx_power(struct device *d,
  1420. struct device_attribute *attr, char *buf)
  1421. {
  1422. struct iwl_priv *priv = dev_get_drvdata(d);
  1423. if (!iwl_is_ready_rf(priv))
  1424. return sprintf(buf, "off\n");
  1425. else
  1426. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  1427. }
  1428. static ssize_t store_tx_power(struct device *d,
  1429. struct device_attribute *attr,
  1430. const char *buf, size_t count)
  1431. {
  1432. struct iwl_priv *priv = dev_get_drvdata(d);
  1433. unsigned long val;
  1434. int ret;
  1435. ret = strict_strtoul(buf, 10, &val);
  1436. if (ret)
  1437. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  1438. else {
  1439. ret = iwl_set_tx_power(priv, val, false);
  1440. if (ret)
  1441. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  1442. ret);
  1443. else
  1444. ret = count;
  1445. }
  1446. return ret;
  1447. }
  1448. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  1449. static struct attribute *iwl_sysfs_entries[] = {
  1450. &dev_attr_temperature.attr,
  1451. &dev_attr_tx_power.attr,
  1452. #ifdef CONFIG_IWLWIFI_DEBUG
  1453. &dev_attr_debug_level.attr,
  1454. #endif
  1455. NULL
  1456. };
  1457. static struct attribute_group iwl_attribute_group = {
  1458. .name = NULL, /* put in device directory */
  1459. .attrs = iwl_sysfs_entries,
  1460. };
  1461. /******************************************************************************
  1462. *
  1463. * uCode download functions
  1464. *
  1465. ******************************************************************************/
  1466. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1467. {
  1468. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1469. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1470. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1471. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1472. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1473. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1474. }
  1475. static void iwl_nic_start(struct iwl_priv *priv)
  1476. {
  1477. /* Remove all resets to allow NIC to operate */
  1478. iwl_write32(priv, CSR_RESET, 0);
  1479. }
  1480. struct iwlagn_ucode_capabilities {
  1481. u32 max_probe_length;
  1482. u32 standard_phy_calibration_size;
  1483. bool pan;
  1484. };
  1485. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  1486. static int iwl_mac_setup_register(struct iwl_priv *priv,
  1487. struct iwlagn_ucode_capabilities *capa);
  1488. #define UCODE_EXPERIMENTAL_INDEX 100
  1489. #define UCODE_EXPERIMENTAL_TAG "exp"
  1490. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  1491. {
  1492. const char *name_pre = priv->cfg->fw_name_pre;
  1493. char tag[8];
  1494. if (first) {
  1495. #ifdef CONFIG_IWLWIFI_DEBUG_EXPERIMENTAL_UCODE
  1496. priv->fw_index = UCODE_EXPERIMENTAL_INDEX;
  1497. strcpy(tag, UCODE_EXPERIMENTAL_TAG);
  1498. } else if (priv->fw_index == UCODE_EXPERIMENTAL_INDEX) {
  1499. #endif
  1500. priv->fw_index = priv->cfg->ucode_api_max;
  1501. sprintf(tag, "%d", priv->fw_index);
  1502. } else {
  1503. priv->fw_index--;
  1504. sprintf(tag, "%d", priv->fw_index);
  1505. }
  1506. if (priv->fw_index < priv->cfg->ucode_api_min) {
  1507. IWL_ERR(priv, "no suitable firmware found!\n");
  1508. return -ENOENT;
  1509. }
  1510. sprintf(priv->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  1511. IWL_DEBUG_INFO(priv, "attempting to load firmware %s'%s'\n",
  1512. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1513. ? "EXPERIMENTAL " : "",
  1514. priv->firmware_name);
  1515. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  1516. &priv->pci_dev->dev, GFP_KERNEL, priv,
  1517. iwl_ucode_callback);
  1518. }
  1519. struct iwlagn_firmware_pieces {
  1520. const void *inst, *data, *init, *init_data, *boot;
  1521. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  1522. u32 build;
  1523. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  1524. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  1525. };
  1526. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  1527. const struct firmware *ucode_raw,
  1528. struct iwlagn_firmware_pieces *pieces)
  1529. {
  1530. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1531. u32 api_ver, hdr_size;
  1532. const u8 *src;
  1533. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1534. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1535. switch (api_ver) {
  1536. default:
  1537. /*
  1538. * 4965 doesn't revision the firmware file format
  1539. * along with the API version, it always uses v1
  1540. * file format.
  1541. */
  1542. if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
  1543. CSR_HW_REV_TYPE_4965) {
  1544. hdr_size = 28;
  1545. if (ucode_raw->size < hdr_size) {
  1546. IWL_ERR(priv, "File size too small!\n");
  1547. return -EINVAL;
  1548. }
  1549. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1550. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1551. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1552. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1553. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1554. pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
  1555. src = ucode->u.v2.data;
  1556. break;
  1557. }
  1558. /* fall through for 4965 */
  1559. case 0:
  1560. case 1:
  1561. case 2:
  1562. hdr_size = 24;
  1563. if (ucode_raw->size < hdr_size) {
  1564. IWL_ERR(priv, "File size too small!\n");
  1565. return -EINVAL;
  1566. }
  1567. pieces->build = 0;
  1568. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1569. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1570. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1571. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1572. pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
  1573. src = ucode->u.v1.data;
  1574. break;
  1575. }
  1576. /* Verify size of file vs. image size info in file's header */
  1577. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1578. pieces->data_size + pieces->init_size +
  1579. pieces->init_data_size + pieces->boot_size) {
  1580. IWL_ERR(priv,
  1581. "uCode file size %d does not match expected size\n",
  1582. (int)ucode_raw->size);
  1583. return -EINVAL;
  1584. }
  1585. pieces->inst = src;
  1586. src += pieces->inst_size;
  1587. pieces->data = src;
  1588. src += pieces->data_size;
  1589. pieces->init = src;
  1590. src += pieces->init_size;
  1591. pieces->init_data = src;
  1592. src += pieces->init_data_size;
  1593. pieces->boot = src;
  1594. src += pieces->boot_size;
  1595. return 0;
  1596. }
  1597. static int iwlagn_wanted_ucode_alternative = 1;
  1598. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1599. const struct firmware *ucode_raw,
  1600. struct iwlagn_firmware_pieces *pieces,
  1601. struct iwlagn_ucode_capabilities *capa)
  1602. {
  1603. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1604. struct iwl_ucode_tlv *tlv;
  1605. size_t len = ucode_raw->size;
  1606. const u8 *data;
  1607. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1608. u64 alternatives;
  1609. u32 tlv_len;
  1610. enum iwl_ucode_tlv_type tlv_type;
  1611. const u8 *tlv_data;
  1612. if (len < sizeof(*ucode)) {
  1613. IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
  1614. return -EINVAL;
  1615. }
  1616. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
  1617. IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
  1618. le32_to_cpu(ucode->magic));
  1619. return -EINVAL;
  1620. }
  1621. /*
  1622. * Check which alternatives are present, and "downgrade"
  1623. * when the chosen alternative is not present, warning
  1624. * the user when that happens. Some files may not have
  1625. * any alternatives, so don't warn in that case.
  1626. */
  1627. alternatives = le64_to_cpu(ucode->alternatives);
  1628. tmp = wanted_alternative;
  1629. if (wanted_alternative > 63)
  1630. wanted_alternative = 63;
  1631. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1632. wanted_alternative--;
  1633. if (wanted_alternative && wanted_alternative != tmp)
  1634. IWL_WARN(priv,
  1635. "uCode alternative %d not available, choosing %d\n",
  1636. tmp, wanted_alternative);
  1637. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1638. pieces->build = le32_to_cpu(ucode->build);
  1639. data = ucode->data;
  1640. len -= sizeof(*ucode);
  1641. while (len >= sizeof(*tlv)) {
  1642. u16 tlv_alt;
  1643. len -= sizeof(*tlv);
  1644. tlv = (void *)data;
  1645. tlv_len = le32_to_cpu(tlv->length);
  1646. tlv_type = le16_to_cpu(tlv->type);
  1647. tlv_alt = le16_to_cpu(tlv->alternative);
  1648. tlv_data = tlv->data;
  1649. if (len < tlv_len) {
  1650. IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
  1651. len, tlv_len);
  1652. return -EINVAL;
  1653. }
  1654. len -= ALIGN(tlv_len, 4);
  1655. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1656. /*
  1657. * Alternative 0 is always valid.
  1658. *
  1659. * Skip alternative TLVs that are not selected.
  1660. */
  1661. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1662. continue;
  1663. switch (tlv_type) {
  1664. case IWL_UCODE_TLV_INST:
  1665. pieces->inst = tlv_data;
  1666. pieces->inst_size = tlv_len;
  1667. break;
  1668. case IWL_UCODE_TLV_DATA:
  1669. pieces->data = tlv_data;
  1670. pieces->data_size = tlv_len;
  1671. break;
  1672. case IWL_UCODE_TLV_INIT:
  1673. pieces->init = tlv_data;
  1674. pieces->init_size = tlv_len;
  1675. break;
  1676. case IWL_UCODE_TLV_INIT_DATA:
  1677. pieces->init_data = tlv_data;
  1678. pieces->init_data_size = tlv_len;
  1679. break;
  1680. case IWL_UCODE_TLV_BOOT:
  1681. pieces->boot = tlv_data;
  1682. pieces->boot_size = tlv_len;
  1683. break;
  1684. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1685. if (tlv_len != sizeof(u32))
  1686. goto invalid_tlv_len;
  1687. capa->max_probe_length =
  1688. le32_to_cpup((__le32 *)tlv_data);
  1689. break;
  1690. case IWL_UCODE_TLV_PAN:
  1691. if (tlv_len)
  1692. goto invalid_tlv_len;
  1693. capa->pan = true;
  1694. break;
  1695. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1696. if (tlv_len != sizeof(u32))
  1697. goto invalid_tlv_len;
  1698. pieces->init_evtlog_ptr =
  1699. le32_to_cpup((__le32 *)tlv_data);
  1700. break;
  1701. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1702. if (tlv_len != sizeof(u32))
  1703. goto invalid_tlv_len;
  1704. pieces->init_evtlog_size =
  1705. le32_to_cpup((__le32 *)tlv_data);
  1706. break;
  1707. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1708. if (tlv_len != sizeof(u32))
  1709. goto invalid_tlv_len;
  1710. pieces->init_errlog_ptr =
  1711. le32_to_cpup((__le32 *)tlv_data);
  1712. break;
  1713. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1714. if (tlv_len != sizeof(u32))
  1715. goto invalid_tlv_len;
  1716. pieces->inst_evtlog_ptr =
  1717. le32_to_cpup((__le32 *)tlv_data);
  1718. break;
  1719. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1720. if (tlv_len != sizeof(u32))
  1721. goto invalid_tlv_len;
  1722. pieces->inst_evtlog_size =
  1723. le32_to_cpup((__le32 *)tlv_data);
  1724. break;
  1725. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1726. if (tlv_len != sizeof(u32))
  1727. goto invalid_tlv_len;
  1728. pieces->inst_errlog_ptr =
  1729. le32_to_cpup((__le32 *)tlv_data);
  1730. break;
  1731. case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
  1732. if (tlv_len)
  1733. goto invalid_tlv_len;
  1734. priv->enhance_sensitivity_table = true;
  1735. break;
  1736. case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE:
  1737. if (tlv_len != sizeof(u32))
  1738. goto invalid_tlv_len;
  1739. capa->standard_phy_calibration_size =
  1740. le32_to_cpup((__le32 *)tlv_data);
  1741. break;
  1742. default:
  1743. IWL_WARN(priv, "unknown TLV: %d\n", tlv_type);
  1744. break;
  1745. }
  1746. }
  1747. if (len) {
  1748. IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
  1749. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
  1750. return -EINVAL;
  1751. }
  1752. return 0;
  1753. invalid_tlv_len:
  1754. IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len);
  1755. iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len);
  1756. return -EINVAL;
  1757. }
  1758. /**
  1759. * iwl_ucode_callback - callback when firmware was loaded
  1760. *
  1761. * If loaded successfully, copies the firmware into buffers
  1762. * for the card to fetch (via DMA).
  1763. */
  1764. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1765. {
  1766. struct iwl_priv *priv = context;
  1767. struct iwl_ucode_header *ucode;
  1768. int err;
  1769. struct iwlagn_firmware_pieces pieces;
  1770. const unsigned int api_max = priv->cfg->ucode_api_max;
  1771. const unsigned int api_min = priv->cfg->ucode_api_min;
  1772. u32 api_ver;
  1773. char buildstr[25];
  1774. u32 build;
  1775. struct iwlagn_ucode_capabilities ucode_capa = {
  1776. .max_probe_length = 200,
  1777. .standard_phy_calibration_size =
  1778. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE,
  1779. };
  1780. memset(&pieces, 0, sizeof(pieces));
  1781. if (!ucode_raw) {
  1782. if (priv->fw_index <= priv->cfg->ucode_api_max)
  1783. IWL_ERR(priv,
  1784. "request for firmware file '%s' failed.\n",
  1785. priv->firmware_name);
  1786. goto try_again;
  1787. }
  1788. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1789. priv->firmware_name, ucode_raw->size);
  1790. /* Make sure that we got at least the API version number */
  1791. if (ucode_raw->size < 4) {
  1792. IWL_ERR(priv, "File size way too small!\n");
  1793. goto try_again;
  1794. }
  1795. /* Data from ucode file: header followed by uCode images */
  1796. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1797. if (ucode->ver)
  1798. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1799. else
  1800. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1801. &ucode_capa);
  1802. if (err)
  1803. goto try_again;
  1804. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1805. build = pieces.build;
  1806. /*
  1807. * api_ver should match the api version forming part of the
  1808. * firmware filename ... but we don't check for that and only rely
  1809. * on the API version read from firmware header from here on forward
  1810. */
  1811. if (api_ver < api_min || api_ver > api_max) {
  1812. IWL_ERR(priv, "Driver unable to support your firmware API. "
  1813. "Driver supports v%u, firmware is v%u.\n",
  1814. api_max, api_ver);
  1815. goto try_again;
  1816. }
  1817. if (api_ver != api_max)
  1818. IWL_ERR(priv, "Firmware has old API version. Expected v%u, "
  1819. "got v%u. New firmware can be obtained "
  1820. "from http://www.intellinuxwireless.org.\n",
  1821. api_max, api_ver);
  1822. if (build)
  1823. sprintf(buildstr, " build %u%s", build,
  1824. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1825. ? " (EXP)" : "");
  1826. else
  1827. buildstr[0] = '\0';
  1828. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1829. IWL_UCODE_MAJOR(priv->ucode_ver),
  1830. IWL_UCODE_MINOR(priv->ucode_ver),
  1831. IWL_UCODE_API(priv->ucode_ver),
  1832. IWL_UCODE_SERIAL(priv->ucode_ver),
  1833. buildstr);
  1834. snprintf(priv->hw->wiphy->fw_version,
  1835. sizeof(priv->hw->wiphy->fw_version),
  1836. "%u.%u.%u.%u%s",
  1837. IWL_UCODE_MAJOR(priv->ucode_ver),
  1838. IWL_UCODE_MINOR(priv->ucode_ver),
  1839. IWL_UCODE_API(priv->ucode_ver),
  1840. IWL_UCODE_SERIAL(priv->ucode_ver),
  1841. buildstr);
  1842. /*
  1843. * For any of the failures below (before allocating pci memory)
  1844. * we will try to load a version with a smaller API -- maybe the
  1845. * user just got a corrupted version of the latest API.
  1846. */
  1847. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1848. priv->ucode_ver);
  1849. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1850. pieces.inst_size);
  1851. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1852. pieces.data_size);
  1853. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1854. pieces.init_size);
  1855. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1856. pieces.init_data_size);
  1857. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
  1858. pieces.boot_size);
  1859. /* Verify that uCode images will fit in card's SRAM */
  1860. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1861. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1862. pieces.inst_size);
  1863. goto try_again;
  1864. }
  1865. if (pieces.data_size > priv->hw_params.max_data_size) {
  1866. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1867. pieces.data_size);
  1868. goto try_again;
  1869. }
  1870. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1871. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1872. pieces.init_size);
  1873. goto try_again;
  1874. }
  1875. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1876. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1877. pieces.init_data_size);
  1878. goto try_again;
  1879. }
  1880. if (pieces.boot_size > priv->hw_params.max_bsm_size) {
  1881. IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
  1882. pieces.boot_size);
  1883. goto try_again;
  1884. }
  1885. /* Allocate ucode buffers for card's bus-master loading ... */
  1886. /* Runtime instructions and 2 copies of data:
  1887. * 1) unmodified from disk
  1888. * 2) backup cache for save/restore during power-downs */
  1889. priv->ucode_code.len = pieces.inst_size;
  1890. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1891. priv->ucode_data.len = pieces.data_size;
  1892. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1893. priv->ucode_data_backup.len = pieces.data_size;
  1894. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1895. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1896. !priv->ucode_data_backup.v_addr)
  1897. goto err_pci_alloc;
  1898. /* Initialization instructions and data */
  1899. if (pieces.init_size && pieces.init_data_size) {
  1900. priv->ucode_init.len = pieces.init_size;
  1901. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1902. priv->ucode_init_data.len = pieces.init_data_size;
  1903. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1904. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1905. goto err_pci_alloc;
  1906. }
  1907. /* Bootstrap (instructions only, no data) */
  1908. if (pieces.boot_size) {
  1909. priv->ucode_boot.len = pieces.boot_size;
  1910. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1911. if (!priv->ucode_boot.v_addr)
  1912. goto err_pci_alloc;
  1913. }
  1914. /* Now that we can no longer fail, copy information */
  1915. /*
  1916. * The (size - 16) / 12 formula is based on the information recorded
  1917. * for each event, which is of mode 1 (including timestamp) for all
  1918. * new microcodes that include this information.
  1919. */
  1920. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1921. if (pieces.init_evtlog_size)
  1922. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1923. else
  1924. priv->_agn.init_evtlog_size = priv->cfg->max_event_log_size;
  1925. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1926. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1927. if (pieces.inst_evtlog_size)
  1928. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1929. else
  1930. priv->_agn.inst_evtlog_size = priv->cfg->max_event_log_size;
  1931. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1932. if (ucode_capa.pan) {
  1933. priv->valid_contexts |= BIT(IWL_RXON_CTX_PAN);
  1934. priv->sta_key_max_num = STA_KEY_MAX_NUM_PAN;
  1935. } else
  1936. priv->sta_key_max_num = STA_KEY_MAX_NUM;
  1937. /* Copy images into buffers for card's bus-master reads ... */
  1938. /* Runtime instructions (first block of data in file) */
  1939. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
  1940. pieces.inst_size);
  1941. memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  1942. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1943. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1944. /*
  1945. * Runtime data
  1946. * NOTE: Copy into backup buffer will be done in iwl_up()
  1947. */
  1948. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
  1949. pieces.data_size);
  1950. memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
  1951. memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  1952. /* Initialization instructions */
  1953. if (pieces.init_size) {
  1954. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1955. pieces.init_size);
  1956. memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
  1957. }
  1958. /* Initialization data */
  1959. if (pieces.init_data_size) {
  1960. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1961. pieces.init_data_size);
  1962. memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
  1963. pieces.init_data_size);
  1964. }
  1965. /* Bootstrap instructions */
  1966. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
  1967. pieces.boot_size);
  1968. memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  1969. /*
  1970. * figure out the offset of chain noise reset and gain commands
  1971. * base on the size of standard phy calibration commands table size
  1972. */
  1973. if (ucode_capa.standard_phy_calibration_size >
  1974. IWL_MAX_PHY_CALIBRATE_TBL_SIZE)
  1975. ucode_capa.standard_phy_calibration_size =
  1976. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  1977. priv->_agn.phy_calib_chain_noise_reset_cmd =
  1978. ucode_capa.standard_phy_calibration_size;
  1979. priv->_agn.phy_calib_chain_noise_gain_cmd =
  1980. ucode_capa.standard_phy_calibration_size + 1;
  1981. /**************************************************
  1982. * This is still part of probe() in a sense...
  1983. *
  1984. * 9. Setup and register with mac80211 and debugfs
  1985. **************************************************/
  1986. err = iwl_mac_setup_register(priv, &ucode_capa);
  1987. if (err)
  1988. goto out_unbind;
  1989. err = iwl_dbgfs_register(priv, DRV_NAME);
  1990. if (err)
  1991. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1992. err = sysfs_create_group(&priv->pci_dev->dev.kobj,
  1993. &iwl_attribute_group);
  1994. if (err) {
  1995. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  1996. goto out_unbind;
  1997. }
  1998. /* We have our copies now, allow OS release its copies */
  1999. release_firmware(ucode_raw);
  2000. complete(&priv->_agn.firmware_loading_complete);
  2001. return;
  2002. try_again:
  2003. /* try next, if any */
  2004. if (iwl_request_firmware(priv, false))
  2005. goto out_unbind;
  2006. release_firmware(ucode_raw);
  2007. return;
  2008. err_pci_alloc:
  2009. IWL_ERR(priv, "failed to allocate pci memory\n");
  2010. iwl_dealloc_ucode_pci(priv);
  2011. out_unbind:
  2012. complete(&priv->_agn.firmware_loading_complete);
  2013. device_release_driver(&priv->pci_dev->dev);
  2014. release_firmware(ucode_raw);
  2015. }
  2016. static const char *desc_lookup_text[] = {
  2017. "OK",
  2018. "FAIL",
  2019. "BAD_PARAM",
  2020. "BAD_CHECKSUM",
  2021. "NMI_INTERRUPT_WDG",
  2022. "SYSASSERT",
  2023. "FATAL_ERROR",
  2024. "BAD_COMMAND",
  2025. "HW_ERROR_TUNE_LOCK",
  2026. "HW_ERROR_TEMPERATURE",
  2027. "ILLEGAL_CHAN_FREQ",
  2028. "VCC_NOT_STABLE",
  2029. "FH_ERROR",
  2030. "NMI_INTERRUPT_HOST",
  2031. "NMI_INTERRUPT_ACTION_PT",
  2032. "NMI_INTERRUPT_UNKNOWN",
  2033. "UCODE_VERSION_MISMATCH",
  2034. "HW_ERROR_ABS_LOCK",
  2035. "HW_ERROR_CAL_LOCK_FAIL",
  2036. "NMI_INTERRUPT_INST_ACTION_PT",
  2037. "NMI_INTERRUPT_DATA_ACTION_PT",
  2038. "NMI_TRM_HW_ER",
  2039. "NMI_INTERRUPT_TRM",
  2040. "NMI_INTERRUPT_BREAK_POINT"
  2041. "DEBUG_0",
  2042. "DEBUG_1",
  2043. "DEBUG_2",
  2044. "DEBUG_3",
  2045. };
  2046. static struct { char *name; u8 num; } advanced_lookup[] = {
  2047. { "NMI_INTERRUPT_WDG", 0x34 },
  2048. { "SYSASSERT", 0x35 },
  2049. { "UCODE_VERSION_MISMATCH", 0x37 },
  2050. { "BAD_COMMAND", 0x38 },
  2051. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  2052. { "FATAL_ERROR", 0x3D },
  2053. { "NMI_TRM_HW_ERR", 0x46 },
  2054. { "NMI_INTERRUPT_TRM", 0x4C },
  2055. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  2056. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  2057. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  2058. { "NMI_INTERRUPT_HOST", 0x66 },
  2059. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  2060. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  2061. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  2062. { "ADVANCED_SYSASSERT", 0 },
  2063. };
  2064. static const char *desc_lookup(u32 num)
  2065. {
  2066. int i;
  2067. int max = ARRAY_SIZE(desc_lookup_text);
  2068. if (num < max)
  2069. return desc_lookup_text[num];
  2070. max = ARRAY_SIZE(advanced_lookup) - 1;
  2071. for (i = 0; i < max; i++) {
  2072. if (advanced_lookup[i].num == num)
  2073. break;;
  2074. }
  2075. return advanced_lookup[i].name;
  2076. }
  2077. #define ERROR_START_OFFSET (1 * sizeof(u32))
  2078. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  2079. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  2080. {
  2081. u32 data2, line;
  2082. u32 desc, time, count, base, data1;
  2083. u32 blink1, blink2, ilink1, ilink2;
  2084. u32 pc, hcmd;
  2085. if (priv->ucode_type == UCODE_INIT) {
  2086. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  2087. if (!base)
  2088. base = priv->_agn.init_errlog_ptr;
  2089. } else {
  2090. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  2091. if (!base)
  2092. base = priv->_agn.inst_errlog_ptr;
  2093. }
  2094. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2095. IWL_ERR(priv,
  2096. "Not valid error log pointer 0x%08X for %s uCode\n",
  2097. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2098. return;
  2099. }
  2100. count = iwl_read_targ_mem(priv, base);
  2101. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  2102. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  2103. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  2104. priv->status, count);
  2105. }
  2106. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  2107. pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
  2108. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  2109. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  2110. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  2111. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  2112. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  2113. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  2114. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  2115. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  2116. hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
  2117. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  2118. blink1, blink2, ilink1, ilink2);
  2119. IWL_ERR(priv, "Desc Time "
  2120. "data1 data2 line\n");
  2121. IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  2122. desc_lookup(desc), desc, time, data1, data2, line);
  2123. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  2124. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  2125. pc, blink1, blink2, ilink1, ilink2, hcmd);
  2126. }
  2127. #define EVENT_START_OFFSET (4 * sizeof(u32))
  2128. /**
  2129. * iwl_print_event_log - Dump error event log to syslog
  2130. *
  2131. */
  2132. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  2133. u32 num_events, u32 mode,
  2134. int pos, char **buf, size_t bufsz)
  2135. {
  2136. u32 i;
  2137. u32 base; /* SRAM byte address of event log header */
  2138. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  2139. u32 ptr; /* SRAM byte address of log data */
  2140. u32 ev, time, data; /* event log data */
  2141. unsigned long reg_flags;
  2142. if (num_events == 0)
  2143. return pos;
  2144. if (priv->ucode_type == UCODE_INIT) {
  2145. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2146. if (!base)
  2147. base = priv->_agn.init_evtlog_ptr;
  2148. } else {
  2149. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2150. if (!base)
  2151. base = priv->_agn.inst_evtlog_ptr;
  2152. }
  2153. if (mode == 0)
  2154. event_size = 2 * sizeof(u32);
  2155. else
  2156. event_size = 3 * sizeof(u32);
  2157. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  2158. /* Make sure device is powered up for SRAM reads */
  2159. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  2160. iwl_grab_nic_access(priv);
  2161. /* Set starting address; reads will auto-increment */
  2162. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  2163. rmb();
  2164. /* "time" is actually "data" for mode 0 (no timestamp).
  2165. * place event id # at far right for easier visual parsing. */
  2166. for (i = 0; i < num_events; i++) {
  2167. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2168. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2169. if (mode == 0) {
  2170. /* data, ev */
  2171. if (bufsz) {
  2172. pos += scnprintf(*buf + pos, bufsz - pos,
  2173. "EVT_LOG:0x%08x:%04u\n",
  2174. time, ev);
  2175. } else {
  2176. trace_iwlwifi_dev_ucode_event(priv, 0,
  2177. time, ev);
  2178. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  2179. time, ev);
  2180. }
  2181. } else {
  2182. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2183. if (bufsz) {
  2184. pos += scnprintf(*buf + pos, bufsz - pos,
  2185. "EVT_LOGT:%010u:0x%08x:%04u\n",
  2186. time, data, ev);
  2187. } else {
  2188. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  2189. time, data, ev);
  2190. trace_iwlwifi_dev_ucode_event(priv, time,
  2191. data, ev);
  2192. }
  2193. }
  2194. }
  2195. /* Allow device to power down */
  2196. iwl_release_nic_access(priv);
  2197. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  2198. return pos;
  2199. }
  2200. /**
  2201. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  2202. */
  2203. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  2204. u32 num_wraps, u32 next_entry,
  2205. u32 size, u32 mode,
  2206. int pos, char **buf, size_t bufsz)
  2207. {
  2208. /*
  2209. * display the newest DEFAULT_LOG_ENTRIES entries
  2210. * i.e the entries just before the next ont that uCode would fill.
  2211. */
  2212. if (num_wraps) {
  2213. if (next_entry < size) {
  2214. pos = iwl_print_event_log(priv,
  2215. capacity - (size - next_entry),
  2216. size - next_entry, mode,
  2217. pos, buf, bufsz);
  2218. pos = iwl_print_event_log(priv, 0,
  2219. next_entry, mode,
  2220. pos, buf, bufsz);
  2221. } else
  2222. pos = iwl_print_event_log(priv, next_entry - size,
  2223. size, mode, pos, buf, bufsz);
  2224. } else {
  2225. if (next_entry < size) {
  2226. pos = iwl_print_event_log(priv, 0, next_entry,
  2227. mode, pos, buf, bufsz);
  2228. } else {
  2229. pos = iwl_print_event_log(priv, next_entry - size,
  2230. size, mode, pos, buf, bufsz);
  2231. }
  2232. }
  2233. return pos;
  2234. }
  2235. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  2236. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  2237. char **buf, bool display)
  2238. {
  2239. u32 base; /* SRAM byte address of event log header */
  2240. u32 capacity; /* event log capacity in # entries */
  2241. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  2242. u32 num_wraps; /* # times uCode wrapped to top of log */
  2243. u32 next_entry; /* index of next entry to be written by uCode */
  2244. u32 size; /* # entries that we'll print */
  2245. u32 logsize;
  2246. int pos = 0;
  2247. size_t bufsz = 0;
  2248. if (priv->ucode_type == UCODE_INIT) {
  2249. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2250. logsize = priv->_agn.init_evtlog_size;
  2251. if (!base)
  2252. base = priv->_agn.init_evtlog_ptr;
  2253. } else {
  2254. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2255. logsize = priv->_agn.inst_evtlog_size;
  2256. if (!base)
  2257. base = priv->_agn.inst_evtlog_ptr;
  2258. }
  2259. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2260. IWL_ERR(priv,
  2261. "Invalid event log pointer 0x%08X for %s uCode\n",
  2262. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2263. return -EINVAL;
  2264. }
  2265. /* event log header */
  2266. capacity = iwl_read_targ_mem(priv, base);
  2267. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  2268. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  2269. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  2270. if (capacity > logsize) {
  2271. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  2272. capacity, logsize);
  2273. capacity = logsize;
  2274. }
  2275. if (next_entry > logsize) {
  2276. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  2277. next_entry, logsize);
  2278. next_entry = logsize;
  2279. }
  2280. size = num_wraps ? capacity : next_entry;
  2281. /* bail out if nothing in log */
  2282. if (size == 0) {
  2283. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  2284. return pos;
  2285. }
  2286. /* enable/disable bt channel announcement */
  2287. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  2288. #ifdef CONFIG_IWLWIFI_DEBUG
  2289. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  2290. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2291. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2292. #else
  2293. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2294. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2295. #endif
  2296. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  2297. size);
  2298. #ifdef CONFIG_IWLWIFI_DEBUG
  2299. if (display) {
  2300. if (full_log)
  2301. bufsz = capacity * 48;
  2302. else
  2303. bufsz = size * 48;
  2304. *buf = kmalloc(bufsz, GFP_KERNEL);
  2305. if (!*buf)
  2306. return -ENOMEM;
  2307. }
  2308. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  2309. /*
  2310. * if uCode has wrapped back to top of log,
  2311. * start at the oldest entry,
  2312. * i.e the next one that uCode would fill.
  2313. */
  2314. if (num_wraps)
  2315. pos = iwl_print_event_log(priv, next_entry,
  2316. capacity - next_entry, mode,
  2317. pos, buf, bufsz);
  2318. /* (then/else) start at top of log */
  2319. pos = iwl_print_event_log(priv, 0,
  2320. next_entry, mode, pos, buf, bufsz);
  2321. } else
  2322. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2323. next_entry, size, mode,
  2324. pos, buf, bufsz);
  2325. #else
  2326. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2327. next_entry, size, mode,
  2328. pos, buf, bufsz);
  2329. #endif
  2330. return pos;
  2331. }
  2332. static void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  2333. {
  2334. struct iwl_ct_kill_config cmd;
  2335. struct iwl_ct_kill_throttling_config adv_cmd;
  2336. unsigned long flags;
  2337. int ret = 0;
  2338. spin_lock_irqsave(&priv->lock, flags);
  2339. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2340. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  2341. spin_unlock_irqrestore(&priv->lock, flags);
  2342. priv->thermal_throttle.ct_kill_toggle = false;
  2343. if (priv->cfg->support_ct_kill_exit) {
  2344. adv_cmd.critical_temperature_enter =
  2345. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2346. adv_cmd.critical_temperature_exit =
  2347. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  2348. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2349. sizeof(adv_cmd), &adv_cmd);
  2350. if (ret)
  2351. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2352. else
  2353. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2354. "succeeded, "
  2355. "critical temperature enter is %d,"
  2356. "exit is %d\n",
  2357. priv->hw_params.ct_kill_threshold,
  2358. priv->hw_params.ct_kill_exit_threshold);
  2359. } else {
  2360. cmd.critical_temperature_R =
  2361. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2362. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2363. sizeof(cmd), &cmd);
  2364. if (ret)
  2365. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2366. else
  2367. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2368. "succeeded, "
  2369. "critical temperature is %d\n",
  2370. priv->hw_params.ct_kill_threshold);
  2371. }
  2372. }
  2373. /**
  2374. * iwl_alive_start - called after REPLY_ALIVE notification received
  2375. * from protocol/runtime uCode (initialization uCode's
  2376. * Alive gets handled by iwl_init_alive_start()).
  2377. */
  2378. static void iwl_alive_start(struct iwl_priv *priv)
  2379. {
  2380. int ret = 0;
  2381. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2382. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  2383. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  2384. /* We had an error bringing up the hardware, so take it
  2385. * all the way back down so we can try again */
  2386. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  2387. goto restart;
  2388. }
  2389. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  2390. * This is a paranoid check, because we would not have gotten the
  2391. * "runtime" alive if code weren't properly loaded. */
  2392. if (iwl_verify_ucode(priv)) {
  2393. /* Runtime instruction load was bad;
  2394. * take it all the way back down so we can try again */
  2395. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  2396. goto restart;
  2397. }
  2398. ret = priv->cfg->ops->lib->alive_notify(priv);
  2399. if (ret) {
  2400. IWL_WARN(priv,
  2401. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  2402. goto restart;
  2403. }
  2404. /* After the ALIVE response, we can send host commands to the uCode */
  2405. set_bit(STATUS_ALIVE, &priv->status);
  2406. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  2407. /* Enable timer to monitor the driver queues */
  2408. mod_timer(&priv->monitor_recover,
  2409. jiffies +
  2410. msecs_to_jiffies(priv->cfg->monitor_recover_period));
  2411. }
  2412. if (iwl_is_rfkill(priv))
  2413. return;
  2414. ieee80211_wake_queues(priv->hw);
  2415. priv->active_rate = IWL_RATES_MASK;
  2416. /* Configure Tx antenna selection based on H/W config */
  2417. if (priv->cfg->ops->hcmd->set_tx_ant)
  2418. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  2419. if (iwl_is_associated_ctx(ctx)) {
  2420. struct iwl_rxon_cmd *active_rxon =
  2421. (struct iwl_rxon_cmd *)&ctx->active;
  2422. /* apply any changes in staging */
  2423. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2424. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2425. } else {
  2426. struct iwl_rxon_context *tmp;
  2427. /* Initialize our rx_config data */
  2428. for_each_context(priv, tmp)
  2429. iwl_connection_init_rx_config(priv, tmp);
  2430. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2431. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  2432. }
  2433. if (!priv->cfg->advanced_bt_coexist) {
  2434. /* Configure Bluetooth device coexistence support */
  2435. priv->cfg->ops->hcmd->send_bt_config(priv);
  2436. }
  2437. iwl_reset_run_time_calib(priv);
  2438. /* Configure the adapter for unassociated operation */
  2439. iwlcore_commit_rxon(priv, ctx);
  2440. /* At this point, the NIC is initialized and operational */
  2441. iwl_rf_kill_ct_config(priv);
  2442. iwl_leds_init(priv);
  2443. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  2444. set_bit(STATUS_READY, &priv->status);
  2445. wake_up_interruptible(&priv->wait_command_queue);
  2446. iwl_power_update_mode(priv, true);
  2447. IWL_DEBUG_INFO(priv, "Updated power mode\n");
  2448. return;
  2449. restart:
  2450. queue_work(priv->workqueue, &priv->restart);
  2451. }
  2452. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  2453. static void __iwl_down(struct iwl_priv *priv)
  2454. {
  2455. unsigned long flags;
  2456. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  2457. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  2458. if (!exit_pending)
  2459. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2460. /* Stop TX queues watchdog. We need to have STATUS_EXIT_PENDING bit set
  2461. * to prevent rearm timer */
  2462. if (priv->cfg->ops->lib->recover_from_tx_stall)
  2463. del_timer_sync(&priv->monitor_recover);
  2464. iwl_clear_ucode_stations(priv, NULL);
  2465. iwl_dealloc_bcast_stations(priv);
  2466. iwl_clear_driver_stations(priv);
  2467. /* reset BT coex data */
  2468. priv->bt_status = 0;
  2469. priv->bt_traffic_load = priv->cfg->bt_init_traffic_load;
  2470. priv->bt_sco_active = false;
  2471. priv->bt_full_concurrent = false;
  2472. priv->bt_ci_compliance = 0;
  2473. /* Unblock any waiting calls */
  2474. wake_up_interruptible_all(&priv->wait_command_queue);
  2475. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2476. * exiting the module */
  2477. if (!exit_pending)
  2478. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2479. /* stop and reset the on-board processor */
  2480. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2481. /* tell the device to stop sending interrupts */
  2482. spin_lock_irqsave(&priv->lock, flags);
  2483. iwl_disable_interrupts(priv);
  2484. spin_unlock_irqrestore(&priv->lock, flags);
  2485. iwl_synchronize_irq(priv);
  2486. if (priv->mac80211_registered)
  2487. ieee80211_stop_queues(priv->hw);
  2488. /* If we have not previously called iwl_init() then
  2489. * clear all bits but the RF Kill bit and return */
  2490. if (!iwl_is_init(priv)) {
  2491. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2492. STATUS_RF_KILL_HW |
  2493. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2494. STATUS_GEO_CONFIGURED |
  2495. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2496. STATUS_EXIT_PENDING;
  2497. goto exit;
  2498. }
  2499. /* ...otherwise clear out all the status bits but the RF Kill
  2500. * bit and continue taking the NIC down. */
  2501. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2502. STATUS_RF_KILL_HW |
  2503. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2504. STATUS_GEO_CONFIGURED |
  2505. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2506. STATUS_FW_ERROR |
  2507. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2508. STATUS_EXIT_PENDING;
  2509. /* device going down, Stop using ICT table */
  2510. iwl_disable_ict(priv);
  2511. iwlagn_txq_ctx_stop(priv);
  2512. iwlagn_rxq_stop(priv);
  2513. /* Power-down device's busmaster DMA clocks */
  2514. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2515. udelay(5);
  2516. /* Make sure (redundant) we've released our request to stay awake */
  2517. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2518. /* Stop the device, and put it in low power state */
  2519. priv->cfg->ops->lib->apm_ops.stop(priv);
  2520. exit:
  2521. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2522. if (priv->ibss_beacon)
  2523. dev_kfree_skb(priv->ibss_beacon);
  2524. priv->ibss_beacon = NULL;
  2525. /* clear out any free frames */
  2526. iwl_clear_free_frames(priv);
  2527. }
  2528. static void iwl_down(struct iwl_priv *priv)
  2529. {
  2530. mutex_lock(&priv->mutex);
  2531. __iwl_down(priv);
  2532. mutex_unlock(&priv->mutex);
  2533. iwl_cancel_deferred_work(priv);
  2534. }
  2535. #define HW_READY_TIMEOUT (50)
  2536. static int iwl_set_hw_ready(struct iwl_priv *priv)
  2537. {
  2538. int ret = 0;
  2539. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2540. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  2541. /* See if we got it */
  2542. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2543. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2544. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2545. HW_READY_TIMEOUT);
  2546. if (ret != -ETIMEDOUT)
  2547. priv->hw_ready = true;
  2548. else
  2549. priv->hw_ready = false;
  2550. IWL_DEBUG_INFO(priv, "hardware %s\n",
  2551. (priv->hw_ready == 1) ? "ready" : "not ready");
  2552. return ret;
  2553. }
  2554. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  2555. {
  2556. int ret = 0;
  2557. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  2558. ret = iwl_set_hw_ready(priv);
  2559. if (priv->hw_ready)
  2560. return ret;
  2561. /* If HW is not ready, prepare the conditions to check again */
  2562. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2563. CSR_HW_IF_CONFIG_REG_PREPARE);
  2564. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2565. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  2566. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  2567. /* HW should be ready by now, check again. */
  2568. if (ret != -ETIMEDOUT)
  2569. iwl_set_hw_ready(priv);
  2570. return ret;
  2571. }
  2572. #define MAX_HW_RESTARTS 5
  2573. static int __iwl_up(struct iwl_priv *priv)
  2574. {
  2575. struct iwl_rxon_context *ctx;
  2576. int i;
  2577. int ret;
  2578. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2579. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2580. return -EIO;
  2581. }
  2582. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2583. IWL_ERR(priv, "ucode not available for device bringup\n");
  2584. return -EIO;
  2585. }
  2586. for_each_context(priv, ctx) {
  2587. ret = iwl_alloc_bcast_station(priv, ctx, true);
  2588. if (ret) {
  2589. iwl_dealloc_bcast_stations(priv);
  2590. return ret;
  2591. }
  2592. }
  2593. iwl_prepare_card_hw(priv);
  2594. if (!priv->hw_ready) {
  2595. IWL_WARN(priv, "Exit HW not ready\n");
  2596. return -EIO;
  2597. }
  2598. /* If platform's RF_KILL switch is NOT set to KILL */
  2599. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2600. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2601. else
  2602. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2603. if (iwl_is_rfkill(priv)) {
  2604. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  2605. iwl_enable_interrupts(priv);
  2606. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2607. return 0;
  2608. }
  2609. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2610. /* must be initialised before iwl_hw_nic_init */
  2611. if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
  2612. priv->cmd_queue = IWL_IPAN_CMD_QUEUE_NUM;
  2613. else
  2614. priv->cmd_queue = IWL_DEFAULT_CMD_QUEUE_NUM;
  2615. ret = iwlagn_hw_nic_init(priv);
  2616. if (ret) {
  2617. IWL_ERR(priv, "Unable to init nic\n");
  2618. return ret;
  2619. }
  2620. /* make sure rfkill handshake bits are cleared */
  2621. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2622. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2623. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2624. /* clear (again), then enable host interrupts */
  2625. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2626. iwl_enable_interrupts(priv);
  2627. /* really make sure rfkill handshake bits are cleared */
  2628. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2629. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2630. /* Copy original ucode data image from disk into backup cache.
  2631. * This will be used to initialize the on-board processor's
  2632. * data SRAM for a clean start when the runtime program first loads. */
  2633. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2634. priv->ucode_data.len);
  2635. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2636. /* load bootstrap state machine,
  2637. * load bootstrap program into processor's memory,
  2638. * prepare to load the "initialize" uCode */
  2639. ret = priv->cfg->ops->lib->load_ucode(priv);
  2640. if (ret) {
  2641. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  2642. ret);
  2643. continue;
  2644. }
  2645. /* start card; "initialize" will load runtime ucode */
  2646. iwl_nic_start(priv);
  2647. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2648. return 0;
  2649. }
  2650. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2651. __iwl_down(priv);
  2652. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2653. /* tried to restart and config the device for as long as our
  2654. * patience could withstand */
  2655. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2656. return -EIO;
  2657. }
  2658. /*****************************************************************************
  2659. *
  2660. * Workqueue callbacks
  2661. *
  2662. *****************************************************************************/
  2663. static void iwl_bg_init_alive_start(struct work_struct *data)
  2664. {
  2665. struct iwl_priv *priv =
  2666. container_of(data, struct iwl_priv, init_alive_start.work);
  2667. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2668. return;
  2669. mutex_lock(&priv->mutex);
  2670. priv->cfg->ops->lib->init_alive_start(priv);
  2671. mutex_unlock(&priv->mutex);
  2672. }
  2673. static void iwl_bg_alive_start(struct work_struct *data)
  2674. {
  2675. struct iwl_priv *priv =
  2676. container_of(data, struct iwl_priv, alive_start.work);
  2677. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2678. return;
  2679. /* enable dram interrupt */
  2680. iwl_reset_ict(priv);
  2681. mutex_lock(&priv->mutex);
  2682. iwl_alive_start(priv);
  2683. mutex_unlock(&priv->mutex);
  2684. }
  2685. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2686. {
  2687. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2688. run_time_calib_work);
  2689. mutex_lock(&priv->mutex);
  2690. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2691. test_bit(STATUS_SCANNING, &priv->status)) {
  2692. mutex_unlock(&priv->mutex);
  2693. return;
  2694. }
  2695. if (priv->start_calib) {
  2696. if (priv->cfg->bt_statistics) {
  2697. iwl_chain_noise_calibration(priv,
  2698. (void *)&priv->_agn.statistics_bt);
  2699. iwl_sensitivity_calibration(priv,
  2700. (void *)&priv->_agn.statistics_bt);
  2701. } else {
  2702. iwl_chain_noise_calibration(priv,
  2703. (void *)&priv->_agn.statistics);
  2704. iwl_sensitivity_calibration(priv,
  2705. (void *)&priv->_agn.statistics);
  2706. }
  2707. }
  2708. mutex_unlock(&priv->mutex);
  2709. }
  2710. static void iwl_bg_restart(struct work_struct *data)
  2711. {
  2712. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2713. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2714. return;
  2715. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2716. struct iwl_rxon_context *ctx;
  2717. bool bt_sco, bt_full_concurrent;
  2718. u8 bt_ci_compliance;
  2719. u8 bt_load;
  2720. u8 bt_status;
  2721. mutex_lock(&priv->mutex);
  2722. for_each_context(priv, ctx)
  2723. ctx->vif = NULL;
  2724. priv->is_open = 0;
  2725. /*
  2726. * __iwl_down() will clear the BT status variables,
  2727. * which is correct, but when we restart we really
  2728. * want to keep them so restore them afterwards.
  2729. *
  2730. * The restart process will later pick them up and
  2731. * re-configure the hw when we reconfigure the BT
  2732. * command.
  2733. */
  2734. bt_sco = priv->bt_sco_active;
  2735. bt_full_concurrent = priv->bt_full_concurrent;
  2736. bt_ci_compliance = priv->bt_ci_compliance;
  2737. bt_load = priv->bt_traffic_load;
  2738. bt_status = priv->bt_status;
  2739. __iwl_down(priv);
  2740. priv->bt_sco_active = bt_sco;
  2741. priv->bt_full_concurrent = bt_full_concurrent;
  2742. priv->bt_ci_compliance = bt_ci_compliance;
  2743. priv->bt_traffic_load = bt_load;
  2744. priv->bt_status = bt_status;
  2745. mutex_unlock(&priv->mutex);
  2746. iwl_cancel_deferred_work(priv);
  2747. ieee80211_restart_hw(priv->hw);
  2748. } else {
  2749. iwl_down(priv);
  2750. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2751. return;
  2752. mutex_lock(&priv->mutex);
  2753. __iwl_up(priv);
  2754. mutex_unlock(&priv->mutex);
  2755. }
  2756. }
  2757. static void iwl_bg_rx_replenish(struct work_struct *data)
  2758. {
  2759. struct iwl_priv *priv =
  2760. container_of(data, struct iwl_priv, rx_replenish);
  2761. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2762. return;
  2763. mutex_lock(&priv->mutex);
  2764. iwlagn_rx_replenish(priv);
  2765. mutex_unlock(&priv->mutex);
  2766. }
  2767. #define IWL_DELAY_NEXT_SCAN (HZ*2)
  2768. void iwl_post_associate(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2769. {
  2770. struct iwl_rxon_context *ctx;
  2771. struct ieee80211_conf *conf = NULL;
  2772. int ret = 0;
  2773. if (!vif || !priv->is_open)
  2774. return;
  2775. ctx = iwl_rxon_ctx_from_vif(vif);
  2776. if (vif->type == NL80211_IFTYPE_AP) {
  2777. IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
  2778. return;
  2779. }
  2780. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2781. return;
  2782. iwl_scan_cancel_timeout(priv, 200);
  2783. conf = ieee80211_get_hw_conf(priv->hw);
  2784. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2785. iwlcore_commit_rxon(priv, ctx);
  2786. ret = iwl_send_rxon_timing(priv, ctx);
  2787. if (ret)
  2788. IWL_WARN(priv, "RXON timing - "
  2789. "Attempting to continue.\n");
  2790. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2791. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2792. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2793. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  2794. ctx->staging.assoc_id = cpu_to_le16(vif->bss_conf.aid);
  2795. IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
  2796. vif->bss_conf.aid, vif->bss_conf.beacon_int);
  2797. if (vif->bss_conf.use_short_preamble)
  2798. ctx->staging.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2799. else
  2800. ctx->staging.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2801. if (ctx->staging.flags & RXON_FLG_BAND_24G_MSK) {
  2802. if (vif->bss_conf.use_short_slot)
  2803. ctx->staging.flags |= RXON_FLG_SHORT_SLOT_MSK;
  2804. else
  2805. ctx->staging.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  2806. }
  2807. iwlcore_commit_rxon(priv, ctx);
  2808. IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
  2809. vif->bss_conf.aid, ctx->active.bssid_addr);
  2810. switch (vif->type) {
  2811. case NL80211_IFTYPE_STATION:
  2812. break;
  2813. case NL80211_IFTYPE_ADHOC:
  2814. iwl_send_beacon_cmd(priv);
  2815. break;
  2816. default:
  2817. IWL_ERR(priv, "%s Should not be called in %d mode\n",
  2818. __func__, vif->type);
  2819. break;
  2820. }
  2821. /* the chain noise calibration will enabled PM upon completion
  2822. * If chain noise has already been run, then we need to enable
  2823. * power management here */
  2824. if (priv->chain_noise_data.state == IWL_CHAIN_NOISE_DONE)
  2825. iwl_power_update_mode(priv, false);
  2826. /* Enable Rx differential gain and sensitivity calibrations */
  2827. iwl_chain_noise_reset(priv);
  2828. priv->start_calib = 1;
  2829. }
  2830. /*****************************************************************************
  2831. *
  2832. * mac80211 entry point functions
  2833. *
  2834. *****************************************************************************/
  2835. #define UCODE_READY_TIMEOUT (4 * HZ)
  2836. /*
  2837. * Not a mac80211 entry point function, but it fits in with all the
  2838. * other mac80211 functions grouped here.
  2839. */
  2840. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2841. struct iwlagn_ucode_capabilities *capa)
  2842. {
  2843. int ret;
  2844. struct ieee80211_hw *hw = priv->hw;
  2845. struct iwl_rxon_context *ctx;
  2846. hw->rate_control_algorithm = "iwl-agn-rs";
  2847. /* Tell mac80211 our characteristics */
  2848. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2849. IEEE80211_HW_AMPDU_AGGREGATION |
  2850. IEEE80211_HW_NEED_DTIM_PERIOD |
  2851. IEEE80211_HW_SPECTRUM_MGMT;
  2852. if (!priv->cfg->broken_powersave)
  2853. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2854. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2855. if (priv->cfg->sku & IWL_SKU_N)
  2856. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2857. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2858. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2859. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2860. for_each_context(priv, ctx) {
  2861. hw->wiphy->interface_modes |= ctx->interface_modes;
  2862. hw->wiphy->interface_modes |= ctx->exclusive_interface_modes;
  2863. }
  2864. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2865. WIPHY_FLAG_DISABLE_BEACON_HINTS;
  2866. /*
  2867. * For now, disable PS by default because it affects
  2868. * RX performance significantly.
  2869. */
  2870. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2871. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2872. /* we create the 802.11 header and a zero-length SSID element */
  2873. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2874. /* Default value; 4 EDCA QOS priorities */
  2875. hw->queues = 4;
  2876. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2877. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2878. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2879. &priv->bands[IEEE80211_BAND_2GHZ];
  2880. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2881. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2882. &priv->bands[IEEE80211_BAND_5GHZ];
  2883. ret = ieee80211_register_hw(priv->hw);
  2884. if (ret) {
  2885. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2886. return ret;
  2887. }
  2888. priv->mac80211_registered = 1;
  2889. return 0;
  2890. }
  2891. static int iwl_mac_start(struct ieee80211_hw *hw)
  2892. {
  2893. struct iwl_priv *priv = hw->priv;
  2894. int ret;
  2895. IWL_DEBUG_MAC80211(priv, "enter\n");
  2896. /* we should be verifying the device is ready to be opened */
  2897. mutex_lock(&priv->mutex);
  2898. ret = __iwl_up(priv);
  2899. mutex_unlock(&priv->mutex);
  2900. if (ret)
  2901. return ret;
  2902. if (iwl_is_rfkill(priv))
  2903. goto out;
  2904. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2905. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  2906. * mac80211 will not be run successfully. */
  2907. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2908. test_bit(STATUS_READY, &priv->status),
  2909. UCODE_READY_TIMEOUT);
  2910. if (!ret) {
  2911. if (!test_bit(STATUS_READY, &priv->status)) {
  2912. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  2913. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2914. return -ETIMEDOUT;
  2915. }
  2916. }
  2917. iwl_led_start(priv);
  2918. out:
  2919. priv->is_open = 1;
  2920. IWL_DEBUG_MAC80211(priv, "leave\n");
  2921. return 0;
  2922. }
  2923. static void iwl_mac_stop(struct ieee80211_hw *hw)
  2924. {
  2925. struct iwl_priv *priv = hw->priv;
  2926. IWL_DEBUG_MAC80211(priv, "enter\n");
  2927. if (!priv->is_open)
  2928. return;
  2929. priv->is_open = 0;
  2930. if (iwl_is_ready_rf(priv) || test_bit(STATUS_SCAN_HW, &priv->status)) {
  2931. /* stop mac, cancel any scan request and clear
  2932. * RXON_FILTER_ASSOC_MSK BIT
  2933. */
  2934. mutex_lock(&priv->mutex);
  2935. iwl_scan_cancel_timeout(priv, 100);
  2936. mutex_unlock(&priv->mutex);
  2937. }
  2938. iwl_down(priv);
  2939. flush_workqueue(priv->workqueue);
  2940. /* enable interrupts again in order to receive rfkill changes */
  2941. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2942. iwl_enable_interrupts(priv);
  2943. IWL_DEBUG_MAC80211(priv, "leave\n");
  2944. }
  2945. static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2946. {
  2947. struct iwl_priv *priv = hw->priv;
  2948. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2949. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2950. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2951. if (iwlagn_tx_skb(priv, skb))
  2952. dev_kfree_skb_any(skb);
  2953. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2954. return NETDEV_TX_OK;
  2955. }
  2956. void iwl_config_ap(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2957. {
  2958. struct iwl_rxon_context *ctx = iwl_rxon_ctx_from_vif(vif);
  2959. int ret = 0;
  2960. lockdep_assert_held(&priv->mutex);
  2961. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2962. return;
  2963. /* The following should be done only at AP bring up */
  2964. if (!iwl_is_associated_ctx(ctx)) {
  2965. /* RXON - unassoc (to set timing command) */
  2966. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2967. iwlcore_commit_rxon(priv, ctx);
  2968. /* RXON Timing */
  2969. ret = iwl_send_rxon_timing(priv, ctx);
  2970. if (ret)
  2971. IWL_WARN(priv, "RXON timing failed - "
  2972. "Attempting to continue.\n");
  2973. /* AP has all antennas */
  2974. priv->chain_noise_data.active_chains =
  2975. priv->hw_params.valid_rx_ant;
  2976. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2977. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2978. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  2979. ctx->staging.assoc_id = 0;
  2980. if (vif->bss_conf.use_short_preamble)
  2981. ctx->staging.flags |=
  2982. RXON_FLG_SHORT_PREAMBLE_MSK;
  2983. else
  2984. ctx->staging.flags &=
  2985. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2986. if (ctx->staging.flags & RXON_FLG_BAND_24G_MSK) {
  2987. if (vif->bss_conf.use_short_slot)
  2988. ctx->staging.flags |=
  2989. RXON_FLG_SHORT_SLOT_MSK;
  2990. else
  2991. ctx->staging.flags &=
  2992. ~RXON_FLG_SHORT_SLOT_MSK;
  2993. }
  2994. /* need to send beacon cmd before committing assoc RXON! */
  2995. iwl_send_beacon_cmd(priv);
  2996. /* restore RXON assoc */
  2997. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2998. iwlcore_commit_rxon(priv, ctx);
  2999. }
  3000. iwl_send_beacon_cmd(priv);
  3001. /* FIXME - we need to add code here to detect a totally new
  3002. * configuration, reset the AP, unassoc, rxon timing, assoc,
  3003. * clear sta table, add BCAST sta... */
  3004. }
  3005. static void iwl_mac_update_tkip_key(struct ieee80211_hw *hw,
  3006. struct ieee80211_vif *vif,
  3007. struct ieee80211_key_conf *keyconf,
  3008. struct ieee80211_sta *sta,
  3009. u32 iv32, u16 *phase1key)
  3010. {
  3011. struct iwl_priv *priv = hw->priv;
  3012. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  3013. IWL_DEBUG_MAC80211(priv, "enter\n");
  3014. iwl_update_tkip_key(priv, vif_priv->ctx, keyconf, sta,
  3015. iv32, phase1key);
  3016. IWL_DEBUG_MAC80211(priv, "leave\n");
  3017. }
  3018. static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3019. struct ieee80211_vif *vif,
  3020. struct ieee80211_sta *sta,
  3021. struct ieee80211_key_conf *key)
  3022. {
  3023. struct iwl_priv *priv = hw->priv;
  3024. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  3025. struct iwl_rxon_context *ctx = vif_priv->ctx;
  3026. int ret;
  3027. u8 sta_id;
  3028. bool is_default_wep_key = false;
  3029. IWL_DEBUG_MAC80211(priv, "enter\n");
  3030. if (priv->cfg->mod_params->sw_crypto) {
  3031. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  3032. return -EOPNOTSUPP;
  3033. }
  3034. sta_id = iwl_sta_id_or_broadcast(priv, vif_priv->ctx, sta);
  3035. if (sta_id == IWL_INVALID_STATION)
  3036. return -EINVAL;
  3037. mutex_lock(&priv->mutex);
  3038. iwl_scan_cancel_timeout(priv, 100);
  3039. /*
  3040. * If we are getting WEP group key and we didn't receive any key mapping
  3041. * so far, we are in legacy wep mode (group key only), otherwise we are
  3042. * in 1X mode.
  3043. * In legacy wep mode, we use another host command to the uCode.
  3044. */
  3045. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  3046. key->cipher == WLAN_CIPHER_SUITE_WEP104) &&
  3047. !sta) {
  3048. if (cmd == SET_KEY)
  3049. is_default_wep_key = !ctx->key_mapping_keys;
  3050. else
  3051. is_default_wep_key =
  3052. (key->hw_key_idx == HW_KEY_DEFAULT);
  3053. }
  3054. switch (cmd) {
  3055. case SET_KEY:
  3056. if (is_default_wep_key)
  3057. ret = iwl_set_default_wep_key(priv, vif_priv->ctx, key);
  3058. else
  3059. ret = iwl_set_dynamic_key(priv, vif_priv->ctx,
  3060. key, sta_id);
  3061. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  3062. break;
  3063. case DISABLE_KEY:
  3064. if (is_default_wep_key)
  3065. ret = iwl_remove_default_wep_key(priv, ctx, key);
  3066. else
  3067. ret = iwl_remove_dynamic_key(priv, ctx, key, sta_id);
  3068. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  3069. break;
  3070. default:
  3071. ret = -EINVAL;
  3072. }
  3073. mutex_unlock(&priv->mutex);
  3074. IWL_DEBUG_MAC80211(priv, "leave\n");
  3075. return ret;
  3076. }
  3077. static int iwl_mac_ampdu_action(struct ieee80211_hw *hw,
  3078. struct ieee80211_vif *vif,
  3079. enum ieee80211_ampdu_mlme_action action,
  3080. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  3081. {
  3082. struct iwl_priv *priv = hw->priv;
  3083. int ret = -EINVAL;
  3084. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  3085. sta->addr, tid);
  3086. if (!(priv->cfg->sku & IWL_SKU_N))
  3087. return -EACCES;
  3088. mutex_lock(&priv->mutex);
  3089. switch (action) {
  3090. case IEEE80211_AMPDU_RX_START:
  3091. IWL_DEBUG_HT(priv, "start Rx\n");
  3092. ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  3093. break;
  3094. case IEEE80211_AMPDU_RX_STOP:
  3095. IWL_DEBUG_HT(priv, "stop Rx\n");
  3096. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  3097. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  3098. ret = 0;
  3099. break;
  3100. case IEEE80211_AMPDU_TX_START:
  3101. IWL_DEBUG_HT(priv, "start Tx\n");
  3102. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  3103. if (ret == 0) {
  3104. priv->_agn.agg_tids_count++;
  3105. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  3106. priv->_agn.agg_tids_count);
  3107. }
  3108. break;
  3109. case IEEE80211_AMPDU_TX_STOP:
  3110. IWL_DEBUG_HT(priv, "stop Tx\n");
  3111. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  3112. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  3113. priv->_agn.agg_tids_count--;
  3114. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  3115. priv->_agn.agg_tids_count);
  3116. }
  3117. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  3118. ret = 0;
  3119. if (priv->cfg->use_rts_for_aggregation) {
  3120. struct iwl_station_priv *sta_priv =
  3121. (void *) sta->drv_priv;
  3122. /*
  3123. * switch off RTS/CTS if it was previously enabled
  3124. */
  3125. sta_priv->lq_sta.lq.general_params.flags &=
  3126. ~LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  3127. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  3128. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  3129. }
  3130. break;
  3131. case IEEE80211_AMPDU_TX_OPERATIONAL:
  3132. if (priv->cfg->use_rts_for_aggregation) {
  3133. struct iwl_station_priv *sta_priv =
  3134. (void *) sta->drv_priv;
  3135. /*
  3136. * switch to RTS/CTS if it is the prefer protection
  3137. * method for HT traffic
  3138. */
  3139. sta_priv->lq_sta.lq.general_params.flags |=
  3140. LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  3141. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  3142. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  3143. }
  3144. ret = 0;
  3145. break;
  3146. }
  3147. mutex_unlock(&priv->mutex);
  3148. return ret;
  3149. }
  3150. static void iwl_mac_sta_notify(struct ieee80211_hw *hw,
  3151. struct ieee80211_vif *vif,
  3152. enum sta_notify_cmd cmd,
  3153. struct ieee80211_sta *sta)
  3154. {
  3155. struct iwl_priv *priv = hw->priv;
  3156. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  3157. int sta_id;
  3158. switch (cmd) {
  3159. case STA_NOTIFY_SLEEP:
  3160. WARN_ON(!sta_priv->client);
  3161. sta_priv->asleep = true;
  3162. if (atomic_read(&sta_priv->pending_frames) > 0)
  3163. ieee80211_sta_block_awake(hw, sta, true);
  3164. break;
  3165. case STA_NOTIFY_AWAKE:
  3166. WARN_ON(!sta_priv->client);
  3167. if (!sta_priv->asleep)
  3168. break;
  3169. sta_priv->asleep = false;
  3170. sta_id = iwl_sta_id(sta);
  3171. if (sta_id != IWL_INVALID_STATION)
  3172. iwl_sta_modify_ps_wake(priv, sta_id);
  3173. break;
  3174. default:
  3175. break;
  3176. }
  3177. }
  3178. static int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  3179. struct ieee80211_vif *vif,
  3180. struct ieee80211_sta *sta)
  3181. {
  3182. struct iwl_priv *priv = hw->priv;
  3183. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  3184. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  3185. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  3186. int ret;
  3187. u8 sta_id;
  3188. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  3189. sta->addr);
  3190. mutex_lock(&priv->mutex);
  3191. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  3192. sta->addr);
  3193. sta_priv->common.sta_id = IWL_INVALID_STATION;
  3194. atomic_set(&sta_priv->pending_frames, 0);
  3195. if (vif->type == NL80211_IFTYPE_AP)
  3196. sta_priv->client = true;
  3197. ret = iwl_add_station_common(priv, vif_priv->ctx, sta->addr,
  3198. is_ap, sta, &sta_id);
  3199. if (ret) {
  3200. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  3201. sta->addr, ret);
  3202. /* Should we return success if return code is EEXIST ? */
  3203. mutex_unlock(&priv->mutex);
  3204. return ret;
  3205. }
  3206. sta_priv->common.sta_id = sta_id;
  3207. /* Initialize rate scaling */
  3208. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  3209. sta->addr);
  3210. iwl_rs_rate_init(priv, sta, sta_id);
  3211. mutex_unlock(&priv->mutex);
  3212. return 0;
  3213. }
  3214. static void iwl_mac_channel_switch(struct ieee80211_hw *hw,
  3215. struct ieee80211_channel_switch *ch_switch)
  3216. {
  3217. struct iwl_priv *priv = hw->priv;
  3218. const struct iwl_channel_info *ch_info;
  3219. struct ieee80211_conf *conf = &hw->conf;
  3220. struct ieee80211_channel *channel = ch_switch->channel;
  3221. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  3222. /*
  3223. * MULTI-FIXME
  3224. * When we add support for multiple interfaces, we need to
  3225. * revisit this. The channel switch command in the device
  3226. * only affects the BSS context, but what does that really
  3227. * mean? And what if we get a CSA on the second interface?
  3228. * This needs a lot of work.
  3229. */
  3230. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  3231. u16 ch;
  3232. unsigned long flags = 0;
  3233. IWL_DEBUG_MAC80211(priv, "enter\n");
  3234. if (iwl_is_rfkill(priv))
  3235. goto out_exit;
  3236. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  3237. test_bit(STATUS_SCANNING, &priv->status))
  3238. goto out_exit;
  3239. if (!iwl_is_associated_ctx(ctx))
  3240. goto out_exit;
  3241. /* channel switch in progress */
  3242. if (priv->switch_rxon.switch_in_progress == true)
  3243. goto out_exit;
  3244. mutex_lock(&priv->mutex);
  3245. if (priv->cfg->ops->lib->set_channel_switch) {
  3246. ch = channel->hw_value;
  3247. if (le16_to_cpu(ctx->active.channel) != ch) {
  3248. ch_info = iwl_get_channel_info(priv,
  3249. channel->band,
  3250. ch);
  3251. if (!is_channel_valid(ch_info)) {
  3252. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  3253. goto out;
  3254. }
  3255. spin_lock_irqsave(&priv->lock, flags);
  3256. priv->current_ht_config.smps = conf->smps_mode;
  3257. /* Configure HT40 channels */
  3258. ctx->ht.enabled = conf_is_ht(conf);
  3259. if (ctx->ht.enabled) {
  3260. if (conf_is_ht40_minus(conf)) {
  3261. ctx->ht.extension_chan_offset =
  3262. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  3263. ctx->ht.is_40mhz = true;
  3264. } else if (conf_is_ht40_plus(conf)) {
  3265. ctx->ht.extension_chan_offset =
  3266. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  3267. ctx->ht.is_40mhz = true;
  3268. } else {
  3269. ctx->ht.extension_chan_offset =
  3270. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  3271. ctx->ht.is_40mhz = false;
  3272. }
  3273. } else
  3274. ctx->ht.is_40mhz = false;
  3275. if ((le16_to_cpu(ctx->staging.channel) != ch))
  3276. ctx->staging.flags = 0;
  3277. iwl_set_rxon_channel(priv, channel, ctx);
  3278. iwl_set_rxon_ht(priv, ht_conf);
  3279. iwl_set_flags_for_band(priv, ctx, channel->band,
  3280. ctx->vif);
  3281. spin_unlock_irqrestore(&priv->lock, flags);
  3282. iwl_set_rate(priv);
  3283. /*
  3284. * at this point, staging_rxon has the
  3285. * configuration for channel switch
  3286. */
  3287. if (priv->cfg->ops->lib->set_channel_switch(priv,
  3288. ch_switch))
  3289. priv->switch_rxon.switch_in_progress = false;
  3290. }
  3291. }
  3292. out:
  3293. mutex_unlock(&priv->mutex);
  3294. out_exit:
  3295. if (!priv->switch_rxon.switch_in_progress)
  3296. ieee80211_chswitch_done(ctx->vif, false);
  3297. IWL_DEBUG_MAC80211(priv, "leave\n");
  3298. }
  3299. static void iwlagn_configure_filter(struct ieee80211_hw *hw,
  3300. unsigned int changed_flags,
  3301. unsigned int *total_flags,
  3302. u64 multicast)
  3303. {
  3304. struct iwl_priv *priv = hw->priv;
  3305. __le32 filter_or = 0, filter_nand = 0;
  3306. struct iwl_rxon_context *ctx;
  3307. #define CHK(test, flag) do { \
  3308. if (*total_flags & (test)) \
  3309. filter_or |= (flag); \
  3310. else \
  3311. filter_nand |= (flag); \
  3312. } while (0)
  3313. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  3314. changed_flags, *total_flags);
  3315. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  3316. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK);
  3317. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  3318. #undef CHK
  3319. mutex_lock(&priv->mutex);
  3320. for_each_context(priv, ctx) {
  3321. ctx->staging.filter_flags &= ~filter_nand;
  3322. ctx->staging.filter_flags |= filter_or;
  3323. iwlcore_commit_rxon(priv, ctx);
  3324. }
  3325. mutex_unlock(&priv->mutex);
  3326. /*
  3327. * Receiving all multicast frames is always enabled by the
  3328. * default flags setup in iwl_connection_init_rx_config()
  3329. * since we currently do not support programming multicast
  3330. * filters into the device.
  3331. */
  3332. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  3333. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  3334. }
  3335. static void iwl_mac_flush(struct ieee80211_hw *hw, bool drop)
  3336. {
  3337. struct iwl_priv *priv = hw->priv;
  3338. mutex_lock(&priv->mutex);
  3339. IWL_DEBUG_MAC80211(priv, "enter\n");
  3340. /* do not support "flush" */
  3341. if (!priv->cfg->ops->lib->txfifo_flush)
  3342. goto done;
  3343. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  3344. IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
  3345. goto done;
  3346. }
  3347. if (iwl_is_rfkill(priv)) {
  3348. IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
  3349. goto done;
  3350. }
  3351. /*
  3352. * mac80211 will not push any more frames for transmit
  3353. * until the flush is completed
  3354. */
  3355. if (drop) {
  3356. IWL_DEBUG_MAC80211(priv, "send flush command\n");
  3357. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  3358. IWL_ERR(priv, "flush request fail\n");
  3359. goto done;
  3360. }
  3361. }
  3362. IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
  3363. iwlagn_wait_tx_queue_empty(priv);
  3364. done:
  3365. mutex_unlock(&priv->mutex);
  3366. IWL_DEBUG_MAC80211(priv, "leave\n");
  3367. }
  3368. /*****************************************************************************
  3369. *
  3370. * driver setup and teardown
  3371. *
  3372. *****************************************************************************/
  3373. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  3374. {
  3375. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  3376. init_waitqueue_head(&priv->wait_command_queue);
  3377. INIT_WORK(&priv->restart, iwl_bg_restart);
  3378. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  3379. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  3380. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  3381. INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
  3382. INIT_WORK(&priv->bt_full_concurrency, iwl_bg_bt_full_concurrency);
  3383. INIT_WORK(&priv->bt_runtime_config, iwl_bg_bt_runtime_config);
  3384. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  3385. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  3386. iwl_setup_scan_deferred_work(priv);
  3387. if (priv->cfg->ops->lib->setup_deferred_work)
  3388. priv->cfg->ops->lib->setup_deferred_work(priv);
  3389. init_timer(&priv->statistics_periodic);
  3390. priv->statistics_periodic.data = (unsigned long)priv;
  3391. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  3392. init_timer(&priv->ucode_trace);
  3393. priv->ucode_trace.data = (unsigned long)priv;
  3394. priv->ucode_trace.function = iwl_bg_ucode_trace;
  3395. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  3396. init_timer(&priv->monitor_recover);
  3397. priv->monitor_recover.data = (unsigned long)priv;
  3398. priv->monitor_recover.function =
  3399. priv->cfg->ops->lib->recover_from_tx_stall;
  3400. }
  3401. if (!priv->cfg->use_isr_legacy)
  3402. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3403. iwl_irq_tasklet, (unsigned long)priv);
  3404. else
  3405. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3406. iwl_irq_tasklet_legacy, (unsigned long)priv);
  3407. }
  3408. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  3409. {
  3410. if (priv->cfg->ops->lib->cancel_deferred_work)
  3411. priv->cfg->ops->lib->cancel_deferred_work(priv);
  3412. cancel_delayed_work_sync(&priv->init_alive_start);
  3413. cancel_delayed_work(&priv->scan_check);
  3414. cancel_work_sync(&priv->start_internal_scan);
  3415. cancel_delayed_work(&priv->alive_start);
  3416. cancel_work_sync(&priv->run_time_calib_work);
  3417. cancel_work_sync(&priv->beacon_update);
  3418. cancel_work_sync(&priv->bt_full_concurrency);
  3419. cancel_work_sync(&priv->bt_runtime_config);
  3420. del_timer_sync(&priv->statistics_periodic);
  3421. del_timer_sync(&priv->ucode_trace);
  3422. }
  3423. static void iwl_init_hw_rates(struct iwl_priv *priv,
  3424. struct ieee80211_rate *rates)
  3425. {
  3426. int i;
  3427. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  3428. rates[i].bitrate = iwl_rates[i].ieee * 5;
  3429. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  3430. rates[i].hw_value_short = i;
  3431. rates[i].flags = 0;
  3432. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  3433. /*
  3434. * If CCK != 1M then set short preamble rate flag.
  3435. */
  3436. rates[i].flags |=
  3437. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  3438. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  3439. }
  3440. }
  3441. }
  3442. static int iwl_init_drv(struct iwl_priv *priv)
  3443. {
  3444. int ret;
  3445. priv->ibss_beacon = NULL;
  3446. spin_lock_init(&priv->sta_lock);
  3447. spin_lock_init(&priv->hcmd_lock);
  3448. INIT_LIST_HEAD(&priv->free_frames);
  3449. mutex_init(&priv->mutex);
  3450. mutex_init(&priv->sync_cmd_mutex);
  3451. priv->ieee_channels = NULL;
  3452. priv->ieee_rates = NULL;
  3453. priv->band = IEEE80211_BAND_2GHZ;
  3454. priv->iw_mode = NL80211_IFTYPE_STATION;
  3455. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  3456. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  3457. priv->_agn.agg_tids_count = 0;
  3458. /* initialize force reset */
  3459. priv->force_reset[IWL_RF_RESET].reset_duration =
  3460. IWL_DELAY_NEXT_FORCE_RF_RESET;
  3461. priv->force_reset[IWL_FW_RESET].reset_duration =
  3462. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  3463. /* Choose which receivers/antennas to use */
  3464. if (priv->cfg->ops->hcmd->set_rxon_chain)
  3465. priv->cfg->ops->hcmd->set_rxon_chain(priv,
  3466. &priv->contexts[IWL_RXON_CTX_BSS]);
  3467. iwl_init_scan_params(priv);
  3468. /* init bt coex */
  3469. if (priv->cfg->advanced_bt_coexist) {
  3470. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  3471. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  3472. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  3473. priv->bt_on_thresh = BT_ON_THRESHOLD_DEF;
  3474. priv->bt_duration = BT_DURATION_LIMIT_DEF;
  3475. priv->dynamic_frag_thresh = BT_FRAG_THRESHOLD_DEF;
  3476. priv->dynamic_agg_thresh = BT_AGG_THRESHOLD_DEF;
  3477. }
  3478. /* Set the tx_power_user_lmt to the lowest power level
  3479. * this value will get overwritten by channel max power avg
  3480. * from eeprom */
  3481. priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3482. ret = iwl_init_channel_map(priv);
  3483. if (ret) {
  3484. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3485. goto err;
  3486. }
  3487. ret = iwlcore_init_geos(priv);
  3488. if (ret) {
  3489. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  3490. goto err_free_channel_map;
  3491. }
  3492. iwl_init_hw_rates(priv, priv->ieee_rates);
  3493. return 0;
  3494. err_free_channel_map:
  3495. iwl_free_channel_map(priv);
  3496. err:
  3497. return ret;
  3498. }
  3499. static void iwl_uninit_drv(struct iwl_priv *priv)
  3500. {
  3501. iwl_calib_free_results(priv);
  3502. iwlcore_free_geos(priv);
  3503. iwl_free_channel_map(priv);
  3504. kfree(priv->scan_cmd);
  3505. }
  3506. static struct ieee80211_ops iwl_hw_ops = {
  3507. .tx = iwl_mac_tx,
  3508. .start = iwl_mac_start,
  3509. .stop = iwl_mac_stop,
  3510. .add_interface = iwl_mac_add_interface,
  3511. .remove_interface = iwl_mac_remove_interface,
  3512. .config = iwl_mac_config,
  3513. .configure_filter = iwlagn_configure_filter,
  3514. .set_key = iwl_mac_set_key,
  3515. .update_tkip_key = iwl_mac_update_tkip_key,
  3516. .conf_tx = iwl_mac_conf_tx,
  3517. .reset_tsf = iwl_mac_reset_tsf,
  3518. .bss_info_changed = iwl_bss_info_changed,
  3519. .ampdu_action = iwl_mac_ampdu_action,
  3520. .hw_scan = iwl_mac_hw_scan,
  3521. .sta_notify = iwl_mac_sta_notify,
  3522. .sta_add = iwlagn_mac_sta_add,
  3523. .sta_remove = iwl_mac_sta_remove,
  3524. .channel_switch = iwl_mac_channel_switch,
  3525. .flush = iwl_mac_flush,
  3526. .tx_last_beacon = iwl_mac_tx_last_beacon,
  3527. };
  3528. static void iwl_hw_detect(struct iwl_priv *priv)
  3529. {
  3530. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  3531. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  3532. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  3533. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", priv->rev_id);
  3534. }
  3535. static int iwl_set_hw_params(struct iwl_priv *priv)
  3536. {
  3537. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  3538. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  3539. if (priv->cfg->mod_params->amsdu_size_8K)
  3540. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  3541. else
  3542. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  3543. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  3544. if (priv->cfg->mod_params->disable_11n)
  3545. priv->cfg->sku &= ~IWL_SKU_N;
  3546. /* Device-specific setup */
  3547. return priv->cfg->ops->lib->set_hw_params(priv);
  3548. }
  3549. static const u8 iwlagn_bss_ac_to_fifo[] = {
  3550. IWL_TX_FIFO_VO,
  3551. IWL_TX_FIFO_VI,
  3552. IWL_TX_FIFO_BE,
  3553. IWL_TX_FIFO_BK,
  3554. };
  3555. static const u8 iwlagn_bss_ac_to_queue[] = {
  3556. 0, 1, 2, 3,
  3557. };
  3558. static const u8 iwlagn_pan_ac_to_fifo[] = {
  3559. IWL_TX_FIFO_VO_IPAN,
  3560. IWL_TX_FIFO_VI_IPAN,
  3561. IWL_TX_FIFO_BE_IPAN,
  3562. IWL_TX_FIFO_BK_IPAN,
  3563. };
  3564. static const u8 iwlagn_pan_ac_to_queue[] = {
  3565. 7, 6, 5, 4,
  3566. };
  3567. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3568. {
  3569. int err = 0, i;
  3570. struct iwl_priv *priv;
  3571. struct ieee80211_hw *hw;
  3572. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3573. unsigned long flags;
  3574. u16 pci_cmd, num_mac;
  3575. /************************
  3576. * 1. Allocating HW data
  3577. ************************/
  3578. /* Disabling hardware scan means that mac80211 will perform scans
  3579. * "the hard way", rather than using device's scan. */
  3580. if (cfg->mod_params->disable_hw_scan) {
  3581. if (iwl_debug_level & IWL_DL_INFO)
  3582. dev_printk(KERN_DEBUG, &(pdev->dev),
  3583. "Disabling hw_scan\n");
  3584. iwl_hw_ops.hw_scan = NULL;
  3585. }
  3586. hw = iwl_alloc_all(cfg, &iwl_hw_ops);
  3587. if (!hw) {
  3588. err = -ENOMEM;
  3589. goto out;
  3590. }
  3591. priv = hw->priv;
  3592. /* At this point both hw and priv are allocated. */
  3593. /*
  3594. * The default context is always valid,
  3595. * more may be discovered when firmware
  3596. * is loaded.
  3597. */
  3598. priv->valid_contexts = BIT(IWL_RXON_CTX_BSS);
  3599. for (i = 0; i < NUM_IWL_RXON_CTX; i++)
  3600. priv->contexts[i].ctxid = i;
  3601. priv->contexts[IWL_RXON_CTX_BSS].rxon_cmd = REPLY_RXON;
  3602. priv->contexts[IWL_RXON_CTX_BSS].rxon_timing_cmd = REPLY_RXON_TIMING;
  3603. priv->contexts[IWL_RXON_CTX_BSS].rxon_assoc_cmd = REPLY_RXON_ASSOC;
  3604. priv->contexts[IWL_RXON_CTX_BSS].qos_cmd = REPLY_QOS_PARAM;
  3605. priv->contexts[IWL_RXON_CTX_BSS].ap_sta_id = IWL_AP_ID;
  3606. priv->contexts[IWL_RXON_CTX_BSS].wep_key_cmd = REPLY_WEPKEY;
  3607. priv->contexts[IWL_RXON_CTX_BSS].ac_to_fifo = iwlagn_bss_ac_to_fifo;
  3608. priv->contexts[IWL_RXON_CTX_BSS].ac_to_queue = iwlagn_bss_ac_to_queue;
  3609. priv->contexts[IWL_RXON_CTX_BSS].exclusive_interface_modes =
  3610. BIT(NL80211_IFTYPE_ADHOC);
  3611. priv->contexts[IWL_RXON_CTX_BSS].interface_modes =
  3612. BIT(NL80211_IFTYPE_STATION);
  3613. priv->contexts[IWL_RXON_CTX_BSS].ibss_devtype = RXON_DEV_TYPE_IBSS;
  3614. priv->contexts[IWL_RXON_CTX_BSS].station_devtype = RXON_DEV_TYPE_ESS;
  3615. priv->contexts[IWL_RXON_CTX_BSS].unused_devtype = RXON_DEV_TYPE_ESS;
  3616. priv->contexts[IWL_RXON_CTX_PAN].rxon_cmd = REPLY_WIPAN_RXON;
  3617. priv->contexts[IWL_RXON_CTX_PAN].rxon_timing_cmd = REPLY_WIPAN_RXON_TIMING;
  3618. priv->contexts[IWL_RXON_CTX_PAN].rxon_assoc_cmd = REPLY_WIPAN_RXON_ASSOC;
  3619. priv->contexts[IWL_RXON_CTX_PAN].qos_cmd = REPLY_WIPAN_QOS_PARAM;
  3620. priv->contexts[IWL_RXON_CTX_PAN].ap_sta_id = IWL_AP_ID_PAN;
  3621. priv->contexts[IWL_RXON_CTX_PAN].wep_key_cmd = REPLY_WIPAN_WEPKEY;
  3622. priv->contexts[IWL_RXON_CTX_PAN].bcast_sta_id = IWLAGN_PAN_BCAST_ID;
  3623. priv->contexts[IWL_RXON_CTX_PAN].station_flags = STA_FLG_PAN_STATION;
  3624. priv->contexts[IWL_RXON_CTX_PAN].ac_to_fifo = iwlagn_pan_ac_to_fifo;
  3625. priv->contexts[IWL_RXON_CTX_PAN].ac_to_queue = iwlagn_pan_ac_to_queue;
  3626. priv->contexts[IWL_RXON_CTX_PAN].mcast_queue = IWL_IPAN_MCAST_QUEUE;
  3627. priv->contexts[IWL_RXON_CTX_PAN].interface_modes =
  3628. BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_AP);
  3629. priv->contexts[IWL_RXON_CTX_PAN].ap_devtype = RXON_DEV_TYPE_CP;
  3630. priv->contexts[IWL_RXON_CTX_PAN].station_devtype = RXON_DEV_TYPE_2STA;
  3631. priv->contexts[IWL_RXON_CTX_PAN].unused_devtype = RXON_DEV_TYPE_P2P;
  3632. BUILD_BUG_ON(NUM_IWL_RXON_CTX != 2);
  3633. SET_IEEE80211_DEV(hw, &pdev->dev);
  3634. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3635. priv->cfg = cfg;
  3636. priv->pci_dev = pdev;
  3637. priv->inta_mask = CSR_INI_SET_MASK;
  3638. /* is antenna coupling more than 35dB ? */
  3639. priv->bt_ant_couple_ok =
  3640. (iwlagn_ant_coupling > IWL_BT_ANTENNA_COUPLING_THRESHOLD) ?
  3641. true : false;
  3642. /* enable/disable bt channel announcement */
  3643. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  3644. if (iwl_alloc_traffic_mem(priv))
  3645. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3646. /**************************
  3647. * 2. Initializing PCI bus
  3648. **************************/
  3649. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  3650. PCIE_LINK_STATE_CLKPM);
  3651. if (pci_enable_device(pdev)) {
  3652. err = -ENODEV;
  3653. goto out_ieee80211_free_hw;
  3654. }
  3655. pci_set_master(pdev);
  3656. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3657. if (!err)
  3658. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3659. if (err) {
  3660. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3661. if (!err)
  3662. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3663. /* both attempts failed: */
  3664. if (err) {
  3665. IWL_WARN(priv, "No suitable DMA available.\n");
  3666. goto out_pci_disable_device;
  3667. }
  3668. }
  3669. err = pci_request_regions(pdev, DRV_NAME);
  3670. if (err)
  3671. goto out_pci_disable_device;
  3672. pci_set_drvdata(pdev, priv);
  3673. /***********************
  3674. * 3. Read REV register
  3675. ***********************/
  3676. priv->hw_base = pci_iomap(pdev, 0, 0);
  3677. if (!priv->hw_base) {
  3678. err = -ENODEV;
  3679. goto out_pci_release_regions;
  3680. }
  3681. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3682. (unsigned long long) pci_resource_len(pdev, 0));
  3683. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3684. /* these spin locks will be used in apm_ops.init and EEPROM access
  3685. * we should init now
  3686. */
  3687. spin_lock_init(&priv->reg_lock);
  3688. spin_lock_init(&priv->lock);
  3689. /*
  3690. * stop and reset the on-board processor just in case it is in a
  3691. * strange state ... like being left stranded by a primary kernel
  3692. * and this is now the kdump kernel trying to start up
  3693. */
  3694. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3695. iwl_hw_detect(priv);
  3696. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3697. priv->cfg->name, priv->hw_rev);
  3698. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3699. * PCI Tx retries from interfering with C3 CPU state */
  3700. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3701. iwl_prepare_card_hw(priv);
  3702. if (!priv->hw_ready) {
  3703. IWL_WARN(priv, "Failed, HW not ready\n");
  3704. goto out_iounmap;
  3705. }
  3706. /*****************
  3707. * 4. Read EEPROM
  3708. *****************/
  3709. /* Read the EEPROM */
  3710. err = iwl_eeprom_init(priv);
  3711. if (err) {
  3712. IWL_ERR(priv, "Unable to init EEPROM\n");
  3713. goto out_iounmap;
  3714. }
  3715. err = iwl_eeprom_check_version(priv);
  3716. if (err)
  3717. goto out_free_eeprom;
  3718. /* extract MAC Address */
  3719. iwl_eeprom_get_mac(priv, priv->addresses[0].addr);
  3720. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr);
  3721. priv->hw->wiphy->addresses = priv->addresses;
  3722. priv->hw->wiphy->n_addresses = 1;
  3723. num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS);
  3724. if (num_mac > 1) {
  3725. memcpy(priv->addresses[1].addr, priv->addresses[0].addr,
  3726. ETH_ALEN);
  3727. priv->addresses[1].addr[5]++;
  3728. priv->hw->wiphy->n_addresses++;
  3729. }
  3730. /************************
  3731. * 5. Setup HW constants
  3732. ************************/
  3733. if (iwl_set_hw_params(priv)) {
  3734. IWL_ERR(priv, "failed to set hw parameters\n");
  3735. goto out_free_eeprom;
  3736. }
  3737. /*******************
  3738. * 6. Setup priv
  3739. *******************/
  3740. err = iwl_init_drv(priv);
  3741. if (err)
  3742. goto out_free_eeprom;
  3743. /* At this point both hw and priv are initialized. */
  3744. /********************
  3745. * 7. Setup services
  3746. ********************/
  3747. spin_lock_irqsave(&priv->lock, flags);
  3748. iwl_disable_interrupts(priv);
  3749. spin_unlock_irqrestore(&priv->lock, flags);
  3750. pci_enable_msi(priv->pci_dev);
  3751. iwl_alloc_isr_ict(priv);
  3752. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr,
  3753. IRQF_SHARED, DRV_NAME, priv);
  3754. if (err) {
  3755. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3756. goto out_disable_msi;
  3757. }
  3758. iwl_setup_deferred_work(priv);
  3759. iwl_setup_rx_handlers(priv);
  3760. /*********************************************
  3761. * 8. Enable interrupts and read RFKILL state
  3762. *********************************************/
  3763. /* enable interrupts if needed: hw bug w/a */
  3764. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3765. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3766. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3767. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3768. }
  3769. iwl_enable_interrupts(priv);
  3770. /* If platform's RF_KILL switch is NOT set to KILL */
  3771. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3772. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3773. else
  3774. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3775. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3776. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3777. iwl_power_initialize(priv);
  3778. iwl_tt_initialize(priv);
  3779. init_completion(&priv->_agn.firmware_loading_complete);
  3780. err = iwl_request_firmware(priv, true);
  3781. if (err)
  3782. goto out_destroy_workqueue;
  3783. return 0;
  3784. out_destroy_workqueue:
  3785. destroy_workqueue(priv->workqueue);
  3786. priv->workqueue = NULL;
  3787. free_irq(priv->pci_dev->irq, priv);
  3788. iwl_free_isr_ict(priv);
  3789. out_disable_msi:
  3790. pci_disable_msi(priv->pci_dev);
  3791. iwl_uninit_drv(priv);
  3792. out_free_eeprom:
  3793. iwl_eeprom_free(priv);
  3794. out_iounmap:
  3795. pci_iounmap(pdev, priv->hw_base);
  3796. out_pci_release_regions:
  3797. pci_set_drvdata(pdev, NULL);
  3798. pci_release_regions(pdev);
  3799. out_pci_disable_device:
  3800. pci_disable_device(pdev);
  3801. out_ieee80211_free_hw:
  3802. iwl_free_traffic_mem(priv);
  3803. ieee80211_free_hw(priv->hw);
  3804. out:
  3805. return err;
  3806. }
  3807. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3808. {
  3809. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3810. unsigned long flags;
  3811. if (!priv)
  3812. return;
  3813. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3814. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3815. iwl_dbgfs_unregister(priv);
  3816. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3817. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3818. * to be called and iwl_down since we are removing the device
  3819. * we need to set STATUS_EXIT_PENDING bit.
  3820. */
  3821. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3822. if (priv->mac80211_registered) {
  3823. ieee80211_unregister_hw(priv->hw);
  3824. priv->mac80211_registered = 0;
  3825. } else {
  3826. iwl_down(priv);
  3827. }
  3828. /*
  3829. * Make sure device is reset to low power before unloading driver.
  3830. * This may be redundant with iwl_down(), but there are paths to
  3831. * run iwl_down() without calling apm_ops.stop(), and there are
  3832. * paths to avoid running iwl_down() at all before leaving driver.
  3833. * This (inexpensive) call *makes sure* device is reset.
  3834. */
  3835. priv->cfg->ops->lib->apm_ops.stop(priv);
  3836. iwl_tt_exit(priv);
  3837. /* make sure we flush any pending irq or
  3838. * tasklet for the driver
  3839. */
  3840. spin_lock_irqsave(&priv->lock, flags);
  3841. iwl_disable_interrupts(priv);
  3842. spin_unlock_irqrestore(&priv->lock, flags);
  3843. iwl_synchronize_irq(priv);
  3844. iwl_dealloc_ucode_pci(priv);
  3845. if (priv->rxq.bd)
  3846. iwlagn_rx_queue_free(priv, &priv->rxq);
  3847. iwlagn_hw_txq_ctx_free(priv);
  3848. iwl_eeprom_free(priv);
  3849. /*netif_stop_queue(dev); */
  3850. flush_workqueue(priv->workqueue);
  3851. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3852. * priv->workqueue... so we can't take down the workqueue
  3853. * until now... */
  3854. destroy_workqueue(priv->workqueue);
  3855. priv->workqueue = NULL;
  3856. iwl_free_traffic_mem(priv);
  3857. free_irq(priv->pci_dev->irq, priv);
  3858. pci_disable_msi(priv->pci_dev);
  3859. pci_iounmap(pdev, priv->hw_base);
  3860. pci_release_regions(pdev);
  3861. pci_disable_device(pdev);
  3862. pci_set_drvdata(pdev, NULL);
  3863. iwl_uninit_drv(priv);
  3864. iwl_free_isr_ict(priv);
  3865. if (priv->ibss_beacon)
  3866. dev_kfree_skb(priv->ibss_beacon);
  3867. ieee80211_free_hw(priv->hw);
  3868. }
  3869. /*****************************************************************************
  3870. *
  3871. * driver and module entry point
  3872. *
  3873. *****************************************************************************/
  3874. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3875. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3876. #ifdef CONFIG_IWL4965
  3877. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  3878. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  3879. #endif /* CONFIG_IWL4965 */
  3880. #ifdef CONFIG_IWL5000
  3881. /* 5100 Series WiFi */
  3882. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3883. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3884. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3885. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3886. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3887. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3888. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3889. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3890. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3891. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3892. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3893. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3894. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3895. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3896. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3897. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3898. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3899. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3900. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3901. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3902. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3903. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3904. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3905. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3906. /* 5300 Series WiFi */
  3907. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3908. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3909. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3910. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3911. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3912. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3913. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3914. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3915. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3916. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3917. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3918. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3919. /* 5350 Series WiFi/WiMax */
  3920. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3921. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3922. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3923. /* 5150 Series Wifi/WiMax */
  3924. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3925. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3926. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3927. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3928. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3929. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3930. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3931. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3932. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3933. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3934. /* 6x00 Series */
  3935. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3936. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3937. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3938. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3939. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3940. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3941. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3942. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3943. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3944. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3945. /* 6x00 Series Gen2a */
  3946. {IWL_PCI_DEVICE(0x0082, 0x1201, iwl6000g2a_2agn_cfg)},
  3947. {IWL_PCI_DEVICE(0x0085, 0x1211, iwl6000g2a_2agn_cfg)},
  3948. {IWL_PCI_DEVICE(0x0082, 0x1221, iwl6000g2a_2agn_cfg)},
  3949. {IWL_PCI_DEVICE(0x0082, 0x1206, iwl6000g2a_2abg_cfg)},
  3950. {IWL_PCI_DEVICE(0x0085, 0x1216, iwl6000g2a_2abg_cfg)},
  3951. {IWL_PCI_DEVICE(0x0082, 0x1226, iwl6000g2a_2abg_cfg)},
  3952. {IWL_PCI_DEVICE(0x0082, 0x1207, iwl6000g2a_2bg_cfg)},
  3953. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6000g2a_2agn_cfg)},
  3954. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6000g2a_2abg_cfg)},
  3955. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6000g2a_2bg_cfg)},
  3956. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6000g2a_2agn_cfg)},
  3957. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6000g2a_2abg_cfg)},
  3958. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6000g2a_2agn_cfg)},
  3959. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6000g2a_2abg_cfg)},
  3960. /* 6x00 Series Gen2b */
  3961. {IWL_PCI_DEVICE(0x008F, 0x5105, iwl6000g2b_bgn_cfg)},
  3962. {IWL_PCI_DEVICE(0x0090, 0x5115, iwl6000g2b_bgn_cfg)},
  3963. {IWL_PCI_DEVICE(0x008F, 0x5125, iwl6000g2b_bgn_cfg)},
  3964. {IWL_PCI_DEVICE(0x008F, 0x5107, iwl6000g2b_bg_cfg)},
  3965. {IWL_PCI_DEVICE(0x008F, 0x5201, iwl6000g2b_2agn_cfg)},
  3966. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3967. {IWL_PCI_DEVICE(0x008F, 0x5221, iwl6000g2b_2agn_cfg)},
  3968. {IWL_PCI_DEVICE(0x008F, 0x5206, iwl6000g2b_2abg_cfg)},
  3969. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3970. {IWL_PCI_DEVICE(0x008F, 0x5226, iwl6000g2b_2abg_cfg)},
  3971. {IWL_PCI_DEVICE(0x008F, 0x5207, iwl6000g2b_2bg_cfg)},
  3972. {IWL_PCI_DEVICE(0x008A, 0x5301, iwl6000g2b_bgn_cfg)},
  3973. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl6000g2b_bgn_cfg)},
  3974. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl6000g2b_bg_cfg)},
  3975. {IWL_PCI_DEVICE(0x008A, 0x5321, iwl6000g2b_bgn_cfg)},
  3976. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl6000g2b_bgn_cfg)},
  3977. {IWL_PCI_DEVICE(0x008B, 0x5311, iwl6000g2b_bgn_cfg)},
  3978. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl6000g2b_bgn_cfg)},
  3979. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3980. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6000g2b_2bgn_cfg)},
  3981. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3982. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6000g2b_2agn_cfg)},
  3983. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6000g2b_2bgn_cfg)},
  3984. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6000g2b_2abg_cfg)},
  3985. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6000g2b_2bg_cfg)},
  3986. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6000g2b_2agn_cfg)},
  3987. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6000g2b_2bgn_cfg)},
  3988. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6000g2b_2abg_cfg)},
  3989. /* 6x50 WiFi/WiMax Series */
  3990. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3991. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3992. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3993. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3994. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3995. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3996. /* 6x50 WiFi/WiMax Series Gen2 */
  3997. {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6050g2_bgn_cfg)},
  3998. {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6050g2_bgn_cfg)},
  3999. {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6050g2_bgn_cfg)},
  4000. {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6050g2_bgn_cfg)},
  4001. {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6050g2_bgn_cfg)},
  4002. {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6050g2_bgn_cfg)},
  4003. /* 1000 Series WiFi */
  4004. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  4005. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  4006. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  4007. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  4008. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  4009. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  4010. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  4011. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  4012. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  4013. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  4014. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  4015. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  4016. #endif /* CONFIG_IWL5000 */
  4017. {0}
  4018. };
  4019. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  4020. static struct pci_driver iwl_driver = {
  4021. .name = DRV_NAME,
  4022. .id_table = iwl_hw_card_ids,
  4023. .probe = iwl_pci_probe,
  4024. .remove = __devexit_p(iwl_pci_remove),
  4025. #ifdef CONFIG_PM
  4026. .suspend = iwl_pci_suspend,
  4027. .resume = iwl_pci_resume,
  4028. #endif
  4029. };
  4030. static int __init iwl_init(void)
  4031. {
  4032. int ret;
  4033. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  4034. pr_info(DRV_COPYRIGHT "\n");
  4035. ret = iwlagn_rate_control_register();
  4036. if (ret) {
  4037. pr_err("Unable to register rate control algorithm: %d\n", ret);
  4038. return ret;
  4039. }
  4040. ret = pci_register_driver(&iwl_driver);
  4041. if (ret) {
  4042. pr_err("Unable to initialize PCI module\n");
  4043. goto error_register;
  4044. }
  4045. return ret;
  4046. error_register:
  4047. iwlagn_rate_control_unregister();
  4048. return ret;
  4049. }
  4050. static void __exit iwl_exit(void)
  4051. {
  4052. pci_unregister_driver(&iwl_driver);
  4053. iwlagn_rate_control_unregister();
  4054. }
  4055. module_exit(iwl_exit);
  4056. module_init(iwl_init);
  4057. #ifdef CONFIG_IWLWIFI_DEBUG
  4058. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  4059. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  4060. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  4061. MODULE_PARM_DESC(debug, "debug output mask");
  4062. #endif
  4063. module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
  4064. MODULE_PARM_DESC(swcrypto50,
  4065. "using crypto in software (default 0 [hardware]) (deprecated)");
  4066. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  4067. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  4068. module_param_named(queues_num50,
  4069. iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  4070. MODULE_PARM_DESC(queues_num50,
  4071. "number of hw queues in 50xx series (deprecated)");
  4072. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  4073. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  4074. module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  4075. MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
  4076. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  4077. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  4078. module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
  4079. int, S_IRUGO);
  4080. MODULE_PARM_DESC(amsdu_size_8K50,
  4081. "enable 8K amsdu size in 50XX series (deprecated)");
  4082. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  4083. int, S_IRUGO);
  4084. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  4085. module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  4086. MODULE_PARM_DESC(fw_restart50,
  4087. "restart firmware in case of error (deprecated)");
  4088. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  4089. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  4090. module_param_named(
  4091. disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
  4092. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  4093. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  4094. S_IRUGO);
  4095. MODULE_PARM_DESC(ucode_alternative,
  4096. "specify ucode alternative to use from ucode file");
  4097. module_param_named(antenna_coupling, iwlagn_ant_coupling, int, S_IRUGO);
  4098. MODULE_PARM_DESC(antenna_coupling,
  4099. "specify antenna coupling in dB (defualt: 0 dB)");
  4100. module_param_named(bt_ch_announce, iwlagn_bt_ch_announce, bool, S_IRUGO);
  4101. MODULE_PARM_DESC(bt_ch_announce,
  4102. "Enable BT channel announcement mode (default: enable)");